xref: /linux/include/dt-bindings/clock/r8a7792-cpg-mssr.h (revision 3eb66e91a25497065c5322b1268cbc3953642227)
1*5d169ce7SKuninori Morimoto /* SPDX-License-Identifier: GPL-2.0+
234806f12SGeert Uytterhoeven  *
3*5d169ce7SKuninori Morimoto  * Copyright (C) 2015 Renesas Electronics Corp.
434806f12SGeert Uytterhoeven  */
534806f12SGeert Uytterhoeven 
634806f12SGeert Uytterhoeven #ifndef __DT_BINDINGS_CLOCK_R8A7792_CPG_MSSR_H__
734806f12SGeert Uytterhoeven #define __DT_BINDINGS_CLOCK_R8A7792_CPG_MSSR_H__
834806f12SGeert Uytterhoeven 
934806f12SGeert Uytterhoeven #include <dt-bindings/clock/renesas-cpg-mssr.h>
1034806f12SGeert Uytterhoeven 
1134806f12SGeert Uytterhoeven /* r8a7792 CPG Core Clocks */
1234806f12SGeert Uytterhoeven #define R8A7792_CLK_Z			0
1334806f12SGeert Uytterhoeven #define R8A7792_CLK_ZG			1
1434806f12SGeert Uytterhoeven #define R8A7792_CLK_ZTR			2
1534806f12SGeert Uytterhoeven #define R8A7792_CLK_ZTRD2		3
1634806f12SGeert Uytterhoeven #define R8A7792_CLK_ZT			4
1734806f12SGeert Uytterhoeven #define R8A7792_CLK_ZX			5
1834806f12SGeert Uytterhoeven #define R8A7792_CLK_ZS			6
1934806f12SGeert Uytterhoeven #define R8A7792_CLK_HP			7
2034806f12SGeert Uytterhoeven #define R8A7792_CLK_I			8
2134806f12SGeert Uytterhoeven #define R8A7792_CLK_B			9
2234806f12SGeert Uytterhoeven #define R8A7792_CLK_LB			10
2334806f12SGeert Uytterhoeven #define R8A7792_CLK_P			11
2434806f12SGeert Uytterhoeven #define R8A7792_CLK_CL			12
2534806f12SGeert Uytterhoeven #define R8A7792_CLK_M2			13
2634806f12SGeert Uytterhoeven #define R8A7792_CLK_IMP			14
2734806f12SGeert Uytterhoeven #define R8A7792_CLK_ZB3			15
2834806f12SGeert Uytterhoeven #define R8A7792_CLK_ZB3D2		16
2934806f12SGeert Uytterhoeven #define R8A7792_CLK_DDR			17
3034806f12SGeert Uytterhoeven #define R8A7792_CLK_SD			18
3134806f12SGeert Uytterhoeven #define R8A7792_CLK_MP			19
3234806f12SGeert Uytterhoeven #define R8A7792_CLK_QSPI		20
3334806f12SGeert Uytterhoeven #define R8A7792_CLK_CP			21
3434806f12SGeert Uytterhoeven #define R8A7792_CLK_CPEX		22
3534806f12SGeert Uytterhoeven #define R8A7792_CLK_RCAN		23
3634806f12SGeert Uytterhoeven #define R8A7792_CLK_R			24
3734806f12SGeert Uytterhoeven #define R8A7792_CLK_OSC			25
3834806f12SGeert Uytterhoeven 
3934806f12SGeert Uytterhoeven #endif /* __DT_BINDINGS_CLOCK_R8A7792_CPG_MSSR_H__ */
40