xref: /linux/include/dt-bindings/clock/r8a7790-cpg-mssr.h (revision 3eb66e91a25497065c5322b1268cbc3953642227)
1*5d169ce7SKuninori Morimoto /* SPDX-License-Identifier: GPL-2.0+
2cedd162bSGeert Uytterhoeven  *
3*5d169ce7SKuninori Morimoto  * Copyright (C) 2015 Renesas Electronics Corp.
4cedd162bSGeert Uytterhoeven  */
5cedd162bSGeert Uytterhoeven 
6cedd162bSGeert Uytterhoeven #ifndef __DT_BINDINGS_CLOCK_R8A7790_CPG_MSSR_H__
7cedd162bSGeert Uytterhoeven #define __DT_BINDINGS_CLOCK_R8A7790_CPG_MSSR_H__
8cedd162bSGeert Uytterhoeven 
9cedd162bSGeert Uytterhoeven #include <dt-bindings/clock/renesas-cpg-mssr.h>
10cedd162bSGeert Uytterhoeven 
11cedd162bSGeert Uytterhoeven /* r8a7790 CPG Core Clocks */
12cedd162bSGeert Uytterhoeven #define R8A7790_CLK_Z			0
13cedd162bSGeert Uytterhoeven #define R8A7790_CLK_Z2			1
14cedd162bSGeert Uytterhoeven #define R8A7790_CLK_ZG			2
15cedd162bSGeert Uytterhoeven #define R8A7790_CLK_ZTR			3
16cedd162bSGeert Uytterhoeven #define R8A7790_CLK_ZTRD2		4
17cedd162bSGeert Uytterhoeven #define R8A7790_CLK_ZT			5
18cedd162bSGeert Uytterhoeven #define R8A7790_CLK_ZX			6
19cedd162bSGeert Uytterhoeven #define R8A7790_CLK_ZS			7
20cedd162bSGeert Uytterhoeven #define R8A7790_CLK_HP			8
21cedd162bSGeert Uytterhoeven #define R8A7790_CLK_I			9
22cedd162bSGeert Uytterhoeven #define R8A7790_CLK_B			10
23cedd162bSGeert Uytterhoeven #define R8A7790_CLK_LB			11
24cedd162bSGeert Uytterhoeven #define R8A7790_CLK_P			12
25cedd162bSGeert Uytterhoeven #define R8A7790_CLK_CL			13
26cedd162bSGeert Uytterhoeven #define R8A7790_CLK_M2			14
27cedd162bSGeert Uytterhoeven #define R8A7790_CLK_ADSP		15
28cedd162bSGeert Uytterhoeven #define R8A7790_CLK_IMP			16
29cedd162bSGeert Uytterhoeven #define R8A7790_CLK_ZB3			17
30cedd162bSGeert Uytterhoeven #define R8A7790_CLK_ZB3D2		18
31cedd162bSGeert Uytterhoeven #define R8A7790_CLK_DDR			19
32cedd162bSGeert Uytterhoeven #define R8A7790_CLK_SDH			20
33cedd162bSGeert Uytterhoeven #define R8A7790_CLK_SD0			21
34cedd162bSGeert Uytterhoeven #define R8A7790_CLK_SD1			22
35cedd162bSGeert Uytterhoeven #define R8A7790_CLK_SD2			23
36cedd162bSGeert Uytterhoeven #define R8A7790_CLK_SD3			24
37cedd162bSGeert Uytterhoeven #define R8A7790_CLK_MMC0		25
38cedd162bSGeert Uytterhoeven #define R8A7790_CLK_MMC1		26
39cedd162bSGeert Uytterhoeven #define R8A7790_CLK_MP			27
40cedd162bSGeert Uytterhoeven #define R8A7790_CLK_SSP			28
41cedd162bSGeert Uytterhoeven #define R8A7790_CLK_SSPRS		29
42cedd162bSGeert Uytterhoeven #define R8A7790_CLK_QSPI		30
43cedd162bSGeert Uytterhoeven #define R8A7790_CLK_CP			31
44cedd162bSGeert Uytterhoeven #define R8A7790_CLK_RCAN		32
45cedd162bSGeert Uytterhoeven #define R8A7790_CLK_R			33
46cedd162bSGeert Uytterhoeven #define R8A7790_CLK_OSC			34
47cedd162bSGeert Uytterhoeven 
48cedd162bSGeert Uytterhoeven #endif /* __DT_BINDINGS_CLOCK_R8A7790_CPG_MSSR_H__ */
49