xref: /linux/include/dt-bindings/clock/qcom,milos-dispcc.h (revision 8d2b0853add1d7534dc0794e3c8e0b9e8c4ec640)
1*63edb206SLuca Weiss /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
2*63edb206SLuca Weiss /*
3*63edb206SLuca Weiss  * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
4*63edb206SLuca Weiss  * Copyright (c) 2025, Luca Weiss <luca.weiss@fairphone.com>
5*63edb206SLuca Weiss  */
6*63edb206SLuca Weiss 
7*63edb206SLuca Weiss #ifndef _DT_BINDINGS_CLK_QCOM_DISP_CC_MILOS_H
8*63edb206SLuca Weiss #define _DT_BINDINGS_CLK_QCOM_DISP_CC_MILOS_H
9*63edb206SLuca Weiss 
10*63edb206SLuca Weiss /* DISP_CC clocks */
11*63edb206SLuca Weiss #define DISP_CC_PLL0						0
12*63edb206SLuca Weiss #define DISP_CC_MDSS_ACCU_CLK					1
13*63edb206SLuca Weiss #define DISP_CC_MDSS_AHB1_CLK					2
14*63edb206SLuca Weiss #define DISP_CC_MDSS_AHB_CLK					3
15*63edb206SLuca Weiss #define DISP_CC_MDSS_AHB_CLK_SRC				4
16*63edb206SLuca Weiss #define DISP_CC_MDSS_BYTE0_CLK					5
17*63edb206SLuca Weiss #define DISP_CC_MDSS_BYTE0_CLK_SRC				6
18*63edb206SLuca Weiss #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				7
19*63edb206SLuca Weiss #define DISP_CC_MDSS_BYTE0_INTF_CLK				8
20*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_AUX_CLK				9
21*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC				10
22*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_CRYPTO_CLK				11
23*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_LINK_CLK				12
24*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC				13
25*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC			14
26*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK			15
27*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK				16
28*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC			17
29*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK				18
30*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC			19
31*63edb206SLuca Weiss #define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK		20
32*63edb206SLuca Weiss #define DISP_CC_MDSS_ESC0_CLK					21
33*63edb206SLuca Weiss #define DISP_CC_MDSS_ESC0_CLK_SRC				22
34*63edb206SLuca Weiss #define DISP_CC_MDSS_MDP1_CLK					23
35*63edb206SLuca Weiss #define DISP_CC_MDSS_MDP_CLK					24
36*63edb206SLuca Weiss #define DISP_CC_MDSS_MDP_CLK_SRC				25
37*63edb206SLuca Weiss #define DISP_CC_MDSS_MDP_LUT1_CLK				26
38*63edb206SLuca Weiss #define DISP_CC_MDSS_MDP_LUT_CLK				27
39*63edb206SLuca Weiss #define DISP_CC_MDSS_NON_GDSC_AHB_CLK				28
40*63edb206SLuca Weiss #define DISP_CC_MDSS_PCLK0_CLK					29
41*63edb206SLuca Weiss #define DISP_CC_MDSS_PCLK0_CLK_SRC				30
42*63edb206SLuca Weiss #define DISP_CC_MDSS_RSCC_AHB_CLK				31
43*63edb206SLuca Weiss #define DISP_CC_MDSS_RSCC_VSYNC_CLK				32
44*63edb206SLuca Weiss #define DISP_CC_MDSS_VSYNC1_CLK					33
45*63edb206SLuca Weiss #define DISP_CC_MDSS_VSYNC_CLK					34
46*63edb206SLuca Weiss #define DISP_CC_MDSS_VSYNC_CLK_SRC				35
47*63edb206SLuca Weiss #define DISP_CC_SLEEP_CLK					36
48*63edb206SLuca Weiss #define DISP_CC_SLEEP_CLK_SRC					37
49*63edb206SLuca Weiss #define DISP_CC_XO_CLK						38
50*63edb206SLuca Weiss #define DISP_CC_XO_CLK_SRC					39
51*63edb206SLuca Weiss 
52*63edb206SLuca Weiss /* DISP_CC resets */
53*63edb206SLuca Weiss #define DISP_CC_MDSS_CORE_BCR					0
54*63edb206SLuca Weiss #define DISP_CC_MDSS_CORE_INT2_BCR				1
55*63edb206SLuca Weiss #define DISP_CC_MDSS_RSCC_BCR					2
56*63edb206SLuca Weiss 
57*63edb206SLuca Weiss /* DISP_CC power domains */
58*63edb206SLuca Weiss #define DISP_CC_MDSS_CORE_GDSC					0
59*63edb206SLuca Weiss #define DISP_CC_MDSS_CORE_INT2_GDSC				1
60*63edb206SLuca Weiss 
61*63edb206SLuca Weiss #endif
62