xref: /linux/include/dt-bindings/clock/omap5.h (revision 2d5f60afd2b6fa9c583c4f01989f734e00e090ae)
19c92ab61SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2e11f1d68STero Kristo /*
3e11f1d68STero Kristo  * Copyright 2017 Texas Instruments, Inc.
4e11f1d68STero Kristo  */
5e11f1d68STero Kristo #ifndef __DT_BINDINGS_CLK_OMAP5_H
6e11f1d68STero Kristo #define __DT_BINDINGS_CLK_OMAP5_H
7e11f1d68STero Kristo 
8e11f1d68STero Kristo #define OMAP5_CLKCTRL_OFFSET	0x20
9e11f1d68STero Kristo #define OMAP5_CLKCTRL_INDEX(offset)	((offset) - OMAP5_CLKCTRL_OFFSET)
10e11f1d68STero Kristo 
11e11f1d68STero Kristo /* mpu clocks */
12e11f1d68STero Kristo #define OMAP5_MPU_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
13e11f1d68STero Kristo 
14e11f1d68STero Kristo /* dsp clocks */
15e11f1d68STero Kristo #define OMAP5_MMU_DSP_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
16e11f1d68STero Kristo 
17e11f1d68STero Kristo /* abe clocks */
18e11f1d68STero Kristo #define OMAP5_L4_ABE_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
19e11f1d68STero Kristo #define OMAP5_MCPDM_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
20e11f1d68STero Kristo #define OMAP5_DMIC_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x38)
21e11f1d68STero Kristo #define OMAP5_MCBSP1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x48)
22e11f1d68STero Kristo #define OMAP5_MCBSP2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x50)
23e11f1d68STero Kristo #define OMAP5_MCBSP3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x58)
24e11f1d68STero Kristo #define OMAP5_TIMER5_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x68)
25e11f1d68STero Kristo #define OMAP5_TIMER6_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x70)
26e11f1d68STero Kristo #define OMAP5_TIMER7_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x78)
27e11f1d68STero Kristo #define OMAP5_TIMER8_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x80)
28e11f1d68STero Kristo 
29e11f1d68STero Kristo /* l3main1 clocks */
30e11f1d68STero Kristo #define OMAP5_L3_MAIN_1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
31e11f1d68STero Kristo 
32e11f1d68STero Kristo /* l3main2 clocks */
33e11f1d68STero Kristo #define OMAP5_L3_MAIN_2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
34e11f1d68STero Kristo 
35e11f1d68STero Kristo /* ipu clocks */
36e11f1d68STero Kristo #define OMAP5_MMU_IPU_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
37e11f1d68STero Kristo 
38e11f1d68STero Kristo /* dma clocks */
39e11f1d68STero Kristo #define OMAP5_DMA_SYSTEM_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
40e11f1d68STero Kristo 
41e11f1d68STero Kristo /* emif clocks */
42e11f1d68STero Kristo #define OMAP5_DMM_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
43e11f1d68STero Kristo #define OMAP5_EMIF1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
44e11f1d68STero Kristo #define OMAP5_EMIF2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x38)
45e11f1d68STero Kristo 
46e11f1d68STero Kristo /* l4cfg clocks */
47e11f1d68STero Kristo #define OMAP5_L4_CFG_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
48e11f1d68STero Kristo #define OMAP5_SPINLOCK_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
49e11f1d68STero Kristo #define OMAP5_MAILBOX_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
50e11f1d68STero Kristo 
51e11f1d68STero Kristo /* l3instr clocks */
52e11f1d68STero Kristo #define OMAP5_L3_MAIN_3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
53e11f1d68STero Kristo #define OMAP5_L3_INSTR_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
54e11f1d68STero Kristo 
55e11f1d68STero Kristo /* l4per clocks */
56e11f1d68STero Kristo #define OMAP5_TIMER10_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
57e11f1d68STero Kristo #define OMAP5_TIMER11_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
58e11f1d68STero Kristo #define OMAP5_TIMER2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x38)
59e11f1d68STero Kristo #define OMAP5_TIMER3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x40)
60e11f1d68STero Kristo #define OMAP5_TIMER4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x48)
61e11f1d68STero Kristo #define OMAP5_TIMER9_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x50)
62e11f1d68STero Kristo #define OMAP5_GPIO2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x60)
63e11f1d68STero Kristo #define OMAP5_GPIO3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x68)
64e11f1d68STero Kristo #define OMAP5_GPIO4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x70)
65e11f1d68STero Kristo #define OMAP5_GPIO5_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x78)
66e11f1d68STero Kristo #define OMAP5_GPIO6_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x80)
67e11f1d68STero Kristo #define OMAP5_I2C1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xa0)
68e11f1d68STero Kristo #define OMAP5_I2C2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xa8)
69e11f1d68STero Kristo #define OMAP5_I2C3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xb0)
70e11f1d68STero Kristo #define OMAP5_I2C4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xb8)
71e11f1d68STero Kristo #define OMAP5_L4_PER_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xc0)
72e11f1d68STero Kristo #define OMAP5_MCSPI1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xf0)
73e11f1d68STero Kristo #define OMAP5_MCSPI2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xf8)
74e11f1d68STero Kristo #define OMAP5_MCSPI3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x100)
75e11f1d68STero Kristo #define OMAP5_MCSPI4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x108)
76e11f1d68STero Kristo #define OMAP5_GPIO7_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x110)
77e11f1d68STero Kristo #define OMAP5_GPIO8_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x118)
78e11f1d68STero Kristo #define OMAP5_MMC3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x120)
79e11f1d68STero Kristo #define OMAP5_MMC4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x128)
80e11f1d68STero Kristo #define OMAP5_UART1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x140)
81e11f1d68STero Kristo #define OMAP5_UART2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x148)
82e11f1d68STero Kristo #define OMAP5_UART3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x150)
83e11f1d68STero Kristo #define OMAP5_UART4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x158)
84e11f1d68STero Kristo #define OMAP5_MMC5_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x160)
85e11f1d68STero Kristo #define OMAP5_I2C5_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x168)
86e11f1d68STero Kristo #define OMAP5_UART5_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x170)
87e11f1d68STero Kristo #define OMAP5_UART6_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x178)
88e11f1d68STero Kristo 
89*2d5f60afSTero Kristo /* iva clocks */
90*2d5f60afSTero Kristo #define OMAP5_IVA_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
91*2d5f60afSTero Kristo #define OMAP5_SL2IF_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
92*2d5f60afSTero Kristo 
93e11f1d68STero Kristo /* dss clocks */
94e11f1d68STero Kristo #define OMAP5_DSS_CORE_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
95e11f1d68STero Kristo 
96fd568374STony Lindgren /* gpu clocks */
97fd568374STony Lindgren #define OMAP5_GPU_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
98fd568374STony Lindgren 
99e11f1d68STero Kristo /* l3init clocks */
100e11f1d68STero Kristo #define OMAP5_MMC1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
101e11f1d68STero Kristo #define OMAP5_MMC2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
102e11f1d68STero Kristo #define OMAP5_USB_HOST_HS_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x58)
103e11f1d68STero Kristo #define OMAP5_USB_TLL_HS_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x68)
104e11f1d68STero Kristo #define OMAP5_SATA_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x88)
105e11f1d68STero Kristo #define OMAP5_OCP2SCP1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xe0)
106e11f1d68STero Kristo #define OMAP5_OCP2SCP3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xe8)
107e11f1d68STero Kristo #define OMAP5_USB_OTG_SS_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xf0)
108e11f1d68STero Kristo 
109e11f1d68STero Kristo /* wkupaon clocks */
110e11f1d68STero Kristo #define OMAP5_L4_WKUP_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
111e11f1d68STero Kristo #define OMAP5_WD_TIMER2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
112e11f1d68STero Kristo #define OMAP5_GPIO1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x38)
113e11f1d68STero Kristo #define OMAP5_TIMER1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x40)
114e11f1d68STero Kristo #define OMAP5_COUNTER_32K_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x50)
115e11f1d68STero Kristo #define OMAP5_KBD_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x78)
116e11f1d68STero Kristo 
117e11f1d68STero Kristo #endif
118