18774e124SAndrzej Hajda /* 28774e124SAndrzej Hajda * Copyright (c) 2013 Samsung Electronics Co., Ltd. 38774e124SAndrzej Hajda * Author: Andrzej Haja <a.hajda@samsung.com> 48774e124SAndrzej Hajda * 58774e124SAndrzej Hajda * This program is free software; you can redistribute it and/or modify 68774e124SAndrzej Hajda * it under the terms of the GNU General Public License version 2 as 78774e124SAndrzej Hajda * published by the Free Software Foundation. 88774e124SAndrzej Hajda * 98774e124SAndrzej Hajda * Device Tree binding constants for Exynos5420 clock controller. 108774e124SAndrzej Hajda */ 118774e124SAndrzej Hajda 128774e124SAndrzej Hajda #ifndef _DT_BINDINGS_CLOCK_EXYNOS_5420_H 138774e124SAndrzej Hajda #define _DT_BINDINGS_CLOCK_EXYNOS_5420_H 148774e124SAndrzej Hajda 158774e124SAndrzej Hajda /* core clocks */ 168774e124SAndrzej Hajda #define CLK_FIN_PLL 1 178774e124SAndrzej Hajda #define CLK_FOUT_APLL 2 188774e124SAndrzej Hajda #define CLK_FOUT_CPLL 3 198774e124SAndrzej Hajda #define CLK_FOUT_DPLL 4 208774e124SAndrzej Hajda #define CLK_FOUT_EPLL 5 218774e124SAndrzej Hajda #define CLK_FOUT_RPLL 6 228774e124SAndrzej Hajda #define CLK_FOUT_IPLL 7 238774e124SAndrzej Hajda #define CLK_FOUT_SPLL 8 248774e124SAndrzej Hajda #define CLK_FOUT_VPLL 9 258774e124SAndrzej Hajda #define CLK_FOUT_MPLL 10 268774e124SAndrzej Hajda #define CLK_FOUT_BPLL 11 278774e124SAndrzej Hajda #define CLK_FOUT_KPLL 12 288774e124SAndrzej Hajda 298774e124SAndrzej Hajda /* gate for special clocks (sclk) */ 308774e124SAndrzej Hajda #define CLK_SCLK_UART0 128 318774e124SAndrzej Hajda #define CLK_SCLK_UART1 129 328774e124SAndrzej Hajda #define CLK_SCLK_UART2 130 338774e124SAndrzej Hajda #define CLK_SCLK_UART3 131 348774e124SAndrzej Hajda #define CLK_SCLK_MMC0 132 358774e124SAndrzej Hajda #define CLK_SCLK_MMC1 133 368774e124SAndrzej Hajda #define CLK_SCLK_MMC2 134 378774e124SAndrzej Hajda #define CLK_SCLK_SPI0 135 388774e124SAndrzej Hajda #define CLK_SCLK_SPI1 136 398774e124SAndrzej Hajda #define CLK_SCLK_SPI2 137 408774e124SAndrzej Hajda #define CLK_SCLK_I2S1 138 418774e124SAndrzej Hajda #define CLK_SCLK_I2S2 139 428774e124SAndrzej Hajda #define CLK_SCLK_PCM1 140 438774e124SAndrzej Hajda #define CLK_SCLK_PCM2 141 448774e124SAndrzej Hajda #define CLK_SCLK_SPDIF 142 458774e124SAndrzej Hajda #define CLK_SCLK_HDMI 143 468774e124SAndrzej Hajda #define CLK_SCLK_PIXEL 144 478774e124SAndrzej Hajda #define CLK_SCLK_DP1 145 488774e124SAndrzej Hajda #define CLK_SCLK_MIPI1 146 498774e124SAndrzej Hajda #define CLK_SCLK_FIMD1 147 508774e124SAndrzej Hajda #define CLK_SCLK_MAUDIO0 148 518774e124SAndrzej Hajda #define CLK_SCLK_MAUPCM0 149 528774e124SAndrzej Hajda #define CLK_SCLK_USBD300 150 538774e124SAndrzej Hajda #define CLK_SCLK_USBD301 151 548774e124SAndrzej Hajda #define CLK_SCLK_USBPHY300 152 558774e124SAndrzej Hajda #define CLK_SCLK_USBPHY301 153 568774e124SAndrzej Hajda #define CLK_SCLK_UNIPRO 154 578774e124SAndrzej Hajda #define CLK_SCLK_PWM 155 588774e124SAndrzej Hajda #define CLK_SCLK_GSCL_WA 156 598774e124SAndrzej Hajda #define CLK_SCLK_GSCL_WB 157 608774e124SAndrzej Hajda #define CLK_SCLK_HDMIPHY 158 6131116a64SShaik Ameer Basha #define CLK_MAU_EPLL 159 62b31ca2a0SShaik Ameer Basha #define CLK_SCLK_HSIC_12M 160 63b31ca2a0SShaik Ameer Basha #define CLK_SCLK_MPHY_IXTAL24 161 648774e124SAndrzej Hajda 658774e124SAndrzej Hajda /* gate clocks */ 668774e124SAndrzej Hajda #define CLK_ACLK66_PERIC 256 678774e124SAndrzej Hajda #define CLK_UART0 257 688774e124SAndrzej Hajda #define CLK_UART1 258 698774e124SAndrzej Hajda #define CLK_UART2 259 708774e124SAndrzej Hajda #define CLK_UART3 260 718774e124SAndrzej Hajda #define CLK_I2C0 261 728774e124SAndrzej Hajda #define CLK_I2C1 262 738774e124SAndrzej Hajda #define CLK_I2C2 263 748774e124SAndrzej Hajda #define CLK_I2C3 264 75faec151bSShaik Ameer Basha #define CLK_USI0 265 76faec151bSShaik Ameer Basha #define CLK_USI1 266 77faec151bSShaik Ameer Basha #define CLK_USI2 267 78faec151bSShaik Ameer Basha #define CLK_USI3 268 798774e124SAndrzej Hajda #define CLK_I2C_HDMI 269 808774e124SAndrzej Hajda #define CLK_TSADC 270 818774e124SAndrzej Hajda #define CLK_SPI0 271 828774e124SAndrzej Hajda #define CLK_SPI1 272 838774e124SAndrzej Hajda #define CLK_SPI2 273 848774e124SAndrzej Hajda #define CLK_KEYIF 274 858774e124SAndrzej Hajda #define CLK_I2S1 275 868774e124SAndrzej Hajda #define CLK_I2S2 276 878774e124SAndrzej Hajda #define CLK_PCM1 277 888774e124SAndrzej Hajda #define CLK_PCM2 278 898774e124SAndrzej Hajda #define CLK_PWM 279 908774e124SAndrzej Hajda #define CLK_SPDIF 280 91faec151bSShaik Ameer Basha #define CLK_USI4 281 92faec151bSShaik Ameer Basha #define CLK_USI5 282 93faec151bSShaik Ameer Basha #define CLK_USI6 283 948774e124SAndrzej Hajda #define CLK_ACLK66_PSGEN 300 958774e124SAndrzej Hajda #define CLK_CHIPID 301 968774e124SAndrzej Hajda #define CLK_SYSREG 302 978774e124SAndrzej Hajda #define CLK_TZPC0 303 988774e124SAndrzej Hajda #define CLK_TZPC1 304 998774e124SAndrzej Hajda #define CLK_TZPC2 305 1008774e124SAndrzej Hajda #define CLK_TZPC3 306 1018774e124SAndrzej Hajda #define CLK_TZPC4 307 1028774e124SAndrzej Hajda #define CLK_TZPC5 308 1038774e124SAndrzej Hajda #define CLK_TZPC6 309 1048774e124SAndrzej Hajda #define CLK_TZPC7 310 1058774e124SAndrzej Hajda #define CLK_TZPC8 311 1068774e124SAndrzej Hajda #define CLK_TZPC9 312 1078774e124SAndrzej Hajda #define CLK_HDMI_CEC 313 1088774e124SAndrzej Hajda #define CLK_SECKEY 314 1098774e124SAndrzej Hajda #define CLK_MCT 315 1108774e124SAndrzej Hajda #define CLK_WDT 316 1118774e124SAndrzej Hajda #define CLK_RTC 317 1128774e124SAndrzej Hajda #define CLK_TMU 318 1138774e124SAndrzej Hajda #define CLK_TMU_GPU 319 1148774e124SAndrzej Hajda #define CLK_PCLK66_GPIO 330 1158774e124SAndrzej Hajda #define CLK_ACLK200_FSYS2 350 1168774e124SAndrzej Hajda #define CLK_MMC0 351 1178774e124SAndrzej Hajda #define CLK_MMC1 352 1188774e124SAndrzej Hajda #define CLK_MMC2 353 1198774e124SAndrzej Hajda #define CLK_SROMC 354 1208774e124SAndrzej Hajda #define CLK_UFS 355 1218774e124SAndrzej Hajda #define CLK_ACLK200_FSYS 360 1228774e124SAndrzej Hajda #define CLK_TSI 361 1238774e124SAndrzej Hajda #define CLK_PDMA0 362 1248774e124SAndrzej Hajda #define CLK_PDMA1 363 1258774e124SAndrzej Hajda #define CLK_RTIC 364 1268774e124SAndrzej Hajda #define CLK_USBH20 365 1278774e124SAndrzej Hajda #define CLK_USBD300 366 1288774e124SAndrzej Hajda #define CLK_USBD301 367 1298774e124SAndrzej Hajda #define CLK_ACLK400_MSCL 380 1308774e124SAndrzej Hajda #define CLK_MSCL0 381 1318774e124SAndrzej Hajda #define CLK_MSCL1 382 1328774e124SAndrzej Hajda #define CLK_MSCL2 383 1338774e124SAndrzej Hajda #define CLK_SMMU_MSCL0 384 1348774e124SAndrzej Hajda #define CLK_SMMU_MSCL1 385 1358774e124SAndrzej Hajda #define CLK_SMMU_MSCL2 386 1368774e124SAndrzej Hajda #define CLK_ACLK333 400 1378774e124SAndrzej Hajda #define CLK_MFC 401 1388774e124SAndrzej Hajda #define CLK_SMMU_MFCL 402 1398774e124SAndrzej Hajda #define CLK_SMMU_MFCR 403 1408774e124SAndrzej Hajda #define CLK_ACLK200_DISP1 410 1418774e124SAndrzej Hajda #define CLK_DSIM1 411 1428774e124SAndrzej Hajda #define CLK_DP1 412 1438774e124SAndrzej Hajda #define CLK_HDMI 413 1448774e124SAndrzej Hajda #define CLK_ACLK300_DISP1 420 1458774e124SAndrzej Hajda #define CLK_FIMD1 421 146424b673aSShaik Ameer Basha #define CLK_SMMU_FIMD1M0 422 147424b673aSShaik Ameer Basha #define CLK_SMMU_FIMD1M1 423 1488774e124SAndrzej Hajda #define CLK_ACLK166 430 1498774e124SAndrzej Hajda #define CLK_MIXER 431 1508774e124SAndrzej Hajda #define CLK_ACLK266 440 1518774e124SAndrzej Hajda #define CLK_ROTATOR 441 1528774e124SAndrzej Hajda #define CLK_MDMA1 442 1538774e124SAndrzej Hajda #define CLK_SMMU_ROTATOR 443 1548774e124SAndrzej Hajda #define CLK_SMMU_MDMA1 444 1558774e124SAndrzej Hajda #define CLK_ACLK300_JPEG 450 1568774e124SAndrzej Hajda #define CLK_JPEG 451 1578774e124SAndrzej Hajda #define CLK_JPEG2 452 1588774e124SAndrzej Hajda #define CLK_SMMU_JPEG 453 1590a22c306SShaik Ameer Basha #define CLK_SMMU_JPEG2 454 1608774e124SAndrzej Hajda #define CLK_ACLK300_GSCL 460 1618774e124SAndrzej Hajda #define CLK_SMMU_GSCL0 461 1628774e124SAndrzej Hajda #define CLK_SMMU_GSCL1 462 1638774e124SAndrzej Hajda #define CLK_GSCL_WA 463 1648774e124SAndrzej Hajda #define CLK_GSCL_WB 464 1658774e124SAndrzej Hajda #define CLK_GSCL0 465 1668774e124SAndrzej Hajda #define CLK_GSCL1 466 16702932381SShaik Ameer Basha #define CLK_FIMC_3AA 467 1688774e124SAndrzej Hajda #define CLK_ACLK266_G2D 470 1698774e124SAndrzej Hajda #define CLK_SSS 471 1708774e124SAndrzej Hajda #define CLK_SLIM_SSS 472 1718774e124SAndrzej Hajda #define CLK_MDMA0 473 1728774e124SAndrzej Hajda #define CLK_ACLK333_G2D 480 1738774e124SAndrzej Hajda #define CLK_G2D 481 1748774e124SAndrzej Hajda #define CLK_ACLK333_432_GSCL 490 1758774e124SAndrzej Hajda #define CLK_SMMU_3AA 491 1768774e124SAndrzej Hajda #define CLK_SMMU_FIMCL0 492 1778774e124SAndrzej Hajda #define CLK_SMMU_FIMCL1 493 1788774e124SAndrzej Hajda #define CLK_SMMU_FIMCL3 494 1798774e124SAndrzej Hajda #define CLK_FIMC_LITE3 495 18002932381SShaik Ameer Basha #define CLK_FIMC_LITE0 496 18102932381SShaik Ameer Basha #define CLK_FIMC_LITE1 497 1828774e124SAndrzej Hajda #define CLK_ACLK_G3D 500 1838774e124SAndrzej Hajda #define CLK_G3D 501 1848774e124SAndrzej Hajda #define CLK_SMMU_MIXER 502 1853fac5941SShaik Ameer Basha #define CLK_SMMU_G2D 503 1863fac5941SShaik Ameer Basha #define CLK_SMMU_MDMA0 504 1870a22c306SShaik Ameer Basha #define CLK_MC 505 1880a22c306SShaik Ameer Basha #define CLK_TOP_RTC 506 1893a767b35SShaik Ameer Basha #define CLK_SCLK_UART_ISP 510 1903a767b35SShaik Ameer Basha #define CLK_SCLK_SPI0_ISP 511 1913a767b35SShaik Ameer Basha #define CLK_SCLK_SPI1_ISP 512 1923a767b35SShaik Ameer Basha #define CLK_SCLK_PWM_ISP 513 1933a767b35SShaik Ameer Basha #define CLK_SCLK_ISP_SENSOR0 514 1943a767b35SShaik Ameer Basha #define CLK_SCLK_ISP_SENSOR1 515 1953a767b35SShaik Ameer Basha #define CLK_SCLK_ISP_SENSOR2 516 1966520e968SAlim Akhtar #define CLK_ACLK432_SCALER 517 1976520e968SAlim Akhtar #define CLK_ACLK432_CAM 518 1986520e968SAlim Akhtar #define CLK_ACLK_FL1550_CAM 519 1996520e968SAlim Akhtar #define CLK_ACLK550_CAM 520 2008774e124SAndrzej Hajda 2018774e124SAndrzej Hajda /* mux clocks */ 2028774e124SAndrzej Hajda #define CLK_MOUT_HDMI 640 2032ce262f4SArun Kumar K #define CLK_MOUT_G3D 641 2042ce262f4SArun Kumar K #define CLK_MOUT_VPLL 642 20531116a64SShaik Ameer Basha #define CLK_MOUT_MAUDIO0 643 206*c0fb262bSArun Kumar K #define CLK_MOUT_USER_ACLK333 644 207*c0fb262bSArun Kumar K #define CLK_MOUT_SW_ACLK333 645 2088774e124SAndrzej Hajda 2098774e124SAndrzej Hajda /* divider clocks */ 2108774e124SAndrzej Hajda #define CLK_DOUT_PIXEL 768 2118774e124SAndrzej Hajda 2128774e124SAndrzej Hajda /* must be greater than maximal clock id */ 2138774e124SAndrzej Hajda #define CLK_NR_CLKS 769 2148774e124SAndrzej Hajda 2158774e124SAndrzej Hajda #endif /* _DT_BINDINGS_CLOCK_EXYNOS_5420_H */ 216