xref: /linux/drivers/usb/musb/musb_host.c (revision c57c41d2c6a1fdb3cfecb5edcee386d5db67ac02)
1550a7375SFelipe Balbi /*
2550a7375SFelipe Balbi  * MUSB OTG driver host support
3550a7375SFelipe Balbi  *
4550a7375SFelipe Balbi  * Copyright 2005 Mentor Graphics Corporation
5550a7375SFelipe Balbi  * Copyright (C) 2005-2006 by Texas Instruments
6550a7375SFelipe Balbi  * Copyright (C) 2006-2007 Nokia Corporation
7c7bbc056SSergei Shtylyov  * Copyright (C) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
8550a7375SFelipe Balbi  *
9550a7375SFelipe Balbi  * This program is free software; you can redistribute it and/or
10550a7375SFelipe Balbi  * modify it under the terms of the GNU General Public License
11550a7375SFelipe Balbi  * version 2 as published by the Free Software Foundation.
12550a7375SFelipe Balbi  *
13550a7375SFelipe Balbi  * This program is distributed in the hope that it will be useful, but
14550a7375SFelipe Balbi  * WITHOUT ANY WARRANTY; without even the implied warranty of
15550a7375SFelipe Balbi  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16550a7375SFelipe Balbi  * General Public License for more details.
17550a7375SFelipe Balbi  *
18550a7375SFelipe Balbi  * You should have received a copy of the GNU General Public License
19550a7375SFelipe Balbi  * along with this program; if not, write to the Free Software
20550a7375SFelipe Balbi  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21550a7375SFelipe Balbi  * 02110-1301 USA
22550a7375SFelipe Balbi  *
23550a7375SFelipe Balbi  * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
24550a7375SFelipe Balbi  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
25550a7375SFelipe Balbi  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN
26550a7375SFelipe Balbi  * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
27550a7375SFelipe Balbi  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
28550a7375SFelipe Balbi  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
29550a7375SFelipe Balbi  * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
30550a7375SFelipe Balbi  * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31550a7375SFelipe Balbi  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
32550a7375SFelipe Balbi  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33550a7375SFelipe Balbi  *
34550a7375SFelipe Balbi  */
35550a7375SFelipe Balbi 
36550a7375SFelipe Balbi #include <linux/module.h>
37550a7375SFelipe Balbi #include <linux/kernel.h>
38550a7375SFelipe Balbi #include <linux/delay.h>
39550a7375SFelipe Balbi #include <linux/sched.h>
40550a7375SFelipe Balbi #include <linux/slab.h>
41550a7375SFelipe Balbi #include <linux/errno.h>
42550a7375SFelipe Balbi #include <linux/list.h>
43496dda70SMaulik Mankad #include <linux/dma-mapping.h>
44550a7375SFelipe Balbi 
45550a7375SFelipe Balbi #include "musb_core.h"
46550a7375SFelipe Balbi #include "musb_host.h"
47550a7375SFelipe Balbi 
48550a7375SFelipe Balbi /* MUSB HOST status 22-mar-2006
49550a7375SFelipe Balbi  *
50550a7375SFelipe Balbi  * - There's still lots of partial code duplication for fault paths, so
51550a7375SFelipe Balbi  *   they aren't handled as consistently as they need to be.
52550a7375SFelipe Balbi  *
53550a7375SFelipe Balbi  * - PIO mostly behaved when last tested.
54550a7375SFelipe Balbi  *     + including ep0, with all usbtest cases 9, 10
55550a7375SFelipe Balbi  *     + usbtest 14 (ep0out) doesn't seem to run at all
56550a7375SFelipe Balbi  *     + double buffered OUT/TX endpoints saw stalls(!) with certain usbtest
57550a7375SFelipe Balbi  *       configurations, but otherwise double buffering passes basic tests.
58550a7375SFelipe Balbi  *     + for 2.6.N, for N > ~10, needs API changes for hcd framework.
59550a7375SFelipe Balbi  *
60550a7375SFelipe Balbi  * - DMA (CPPI) ... partially behaves, not currently recommended
61550a7375SFelipe Balbi  *     + about 1/15 the speed of typical EHCI implementations (PCI)
62550a7375SFelipe Balbi  *     + RX, all too often reqpkt seems to misbehave after tx
63550a7375SFelipe Balbi  *     + TX, no known issues (other than evident silicon issue)
64550a7375SFelipe Balbi  *
65550a7375SFelipe Balbi  * - DMA (Mentor/OMAP) ...has at least toggle update problems
66550a7375SFelipe Balbi  *
671e0320f0SAjay Kumar Gupta  * - [23-feb-2009] minimal traffic scheduling to avoid bulk RX packet
681e0320f0SAjay Kumar Gupta  *   starvation ... nothing yet for TX, interrupt, or bulk.
69550a7375SFelipe Balbi  *
70550a7375SFelipe Balbi  * - Not tested with HNP, but some SRP paths seem to behave.
71550a7375SFelipe Balbi  *
72550a7375SFelipe Balbi  * NOTE 24-August-2006:
73550a7375SFelipe Balbi  *
74550a7375SFelipe Balbi  * - Bulk traffic finally uses both sides of hardware ep1, freeing up an
75550a7375SFelipe Balbi  *   extra endpoint for periodic use enabling hub + keybd + mouse.  That
76550a7375SFelipe Balbi  *   mostly works, except that with "usbnet" it's easy to trigger cases
77550a7375SFelipe Balbi  *   with "ping" where RX loses.  (a) ping to davinci, even "ping -f",
78550a7375SFelipe Balbi  *   fine; but (b) ping _from_ davinci, even "ping -c 1", ICMP RX loses
79550a7375SFelipe Balbi  *   although ARP RX wins.  (That test was done with a full speed link.)
80550a7375SFelipe Balbi  */
81550a7375SFelipe Balbi 
82550a7375SFelipe Balbi 
83550a7375SFelipe Balbi /*
84550a7375SFelipe Balbi  * NOTE on endpoint usage:
85550a7375SFelipe Balbi  *
86550a7375SFelipe Balbi  * CONTROL transfers all go through ep0.  BULK ones go through dedicated IN
87550a7375SFelipe Balbi  * and OUT endpoints ... hardware is dedicated for those "async" queue(s).
88550a7375SFelipe Balbi  * (Yes, bulk _could_ use more of the endpoints than that, and would even
891e0320f0SAjay Kumar Gupta  * benefit from it.)
90550a7375SFelipe Balbi  *
91550a7375SFelipe Balbi  * INTERUPPT and ISOCHRONOUS transfers are scheduled to the other endpoints.
92550a7375SFelipe Balbi  * So far that scheduling is both dumb and optimistic:  the endpoint will be
93550a7375SFelipe Balbi  * "claimed" until its software queue is no longer refilled.  No multiplexing
94550a7375SFelipe Balbi  * of transfers between endpoints, or anything clever.
95550a7375SFelipe Balbi  */
96550a7375SFelipe Balbi 
9774c2e936SDaniel Mack struct musb *hcd_to_musb(struct usb_hcd *hcd)
9874c2e936SDaniel Mack {
9974c2e936SDaniel Mack 	return *(struct musb **) hcd->hcd_priv;
10074c2e936SDaniel Mack }
10174c2e936SDaniel Mack 
102550a7375SFelipe Balbi 
103550a7375SFelipe Balbi static void musb_ep_program(struct musb *musb, u8 epnum,
1046b6e9710SSergei Shtylyov 			struct urb *urb, int is_out,
1056b6e9710SSergei Shtylyov 			u8 *buf, u32 offset, u32 len);
106550a7375SFelipe Balbi 
107550a7375SFelipe Balbi /*
108550a7375SFelipe Balbi  * Clear TX fifo. Needed to avoid BABBLE errors.
109550a7375SFelipe Balbi  */
110c767c1c6SDavid Brownell static void musb_h_tx_flush_fifo(struct musb_hw_ep *ep)
111550a7375SFelipe Balbi {
1125c8a86e1SFelipe Balbi 	struct musb	*musb = ep->musb;
113550a7375SFelipe Balbi 	void __iomem	*epio = ep->regs;
114550a7375SFelipe Balbi 	u16		csr;
115bb1c9ef1SDavid Brownell 	u16		lastcsr = 0;
116550a7375SFelipe Balbi 	int		retries = 1000;
117550a7375SFelipe Balbi 
118550a7375SFelipe Balbi 	csr = musb_readw(epio, MUSB_TXCSR);
119550a7375SFelipe Balbi 	while (csr & MUSB_TXCSR_FIFONOTEMPTY) {
120bb1c9ef1SDavid Brownell 		if (csr != lastcsr)
1215c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "Host TX FIFONOTEMPTY csr: %02x\n", csr);
122bb1c9ef1SDavid Brownell 		lastcsr = csr;
123550a7375SFelipe Balbi 		csr |= MUSB_TXCSR_FLUSHFIFO;
124550a7375SFelipe Balbi 		musb_writew(epio, MUSB_TXCSR, csr);
125550a7375SFelipe Balbi 		csr = musb_readw(epio, MUSB_TXCSR);
126bb1c9ef1SDavid Brownell 		if (WARN(retries-- < 1,
127bb1c9ef1SDavid Brownell 				"Could not flush host TX%d fifo: csr: %04x\n",
128bb1c9ef1SDavid Brownell 				ep->epnum, csr))
129550a7375SFelipe Balbi 			return;
130550a7375SFelipe Balbi 		mdelay(1);
131550a7375SFelipe Balbi 	}
132550a7375SFelipe Balbi }
133550a7375SFelipe Balbi 
13478322c1aSDavid Brownell static void musb_h_ep0_flush_fifo(struct musb_hw_ep *ep)
13578322c1aSDavid Brownell {
13678322c1aSDavid Brownell 	void __iomem	*epio = ep->regs;
13778322c1aSDavid Brownell 	u16		csr;
13878322c1aSDavid Brownell 	int		retries = 5;
13978322c1aSDavid Brownell 
14078322c1aSDavid Brownell 	/* scrub any data left in the fifo */
14178322c1aSDavid Brownell 	do {
14278322c1aSDavid Brownell 		csr = musb_readw(epio, MUSB_TXCSR);
14378322c1aSDavid Brownell 		if (!(csr & (MUSB_CSR0_TXPKTRDY | MUSB_CSR0_RXPKTRDY)))
14478322c1aSDavid Brownell 			break;
14578322c1aSDavid Brownell 		musb_writew(epio, MUSB_TXCSR, MUSB_CSR0_FLUSHFIFO);
14678322c1aSDavid Brownell 		csr = musb_readw(epio, MUSB_TXCSR);
14778322c1aSDavid Brownell 		udelay(10);
14878322c1aSDavid Brownell 	} while (--retries);
14978322c1aSDavid Brownell 
15078322c1aSDavid Brownell 	WARN(!retries, "Could not flush host TX%d fifo: csr: %04x\n",
15178322c1aSDavid Brownell 			ep->epnum, csr);
15278322c1aSDavid Brownell 
15378322c1aSDavid Brownell 	/* and reset for the next transfer */
15478322c1aSDavid Brownell 	musb_writew(epio, MUSB_TXCSR, 0);
15578322c1aSDavid Brownell }
15678322c1aSDavid Brownell 
157550a7375SFelipe Balbi /*
158550a7375SFelipe Balbi  * Start transmit. Caller is responsible for locking shared resources.
159550a7375SFelipe Balbi  * musb must be locked.
160550a7375SFelipe Balbi  */
161550a7375SFelipe Balbi static inline void musb_h_tx_start(struct musb_hw_ep *ep)
162550a7375SFelipe Balbi {
163550a7375SFelipe Balbi 	u16	txcsr;
164550a7375SFelipe Balbi 
165550a7375SFelipe Balbi 	/* NOTE: no locks here; caller should lock and select EP */
166550a7375SFelipe Balbi 	if (ep->epnum) {
167550a7375SFelipe Balbi 		txcsr = musb_readw(ep->regs, MUSB_TXCSR);
168550a7375SFelipe Balbi 		txcsr |= MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_H_WZC_BITS;
169550a7375SFelipe Balbi 		musb_writew(ep->regs, MUSB_TXCSR, txcsr);
170550a7375SFelipe Balbi 	} else {
171550a7375SFelipe Balbi 		txcsr = MUSB_CSR0_H_SETUPPKT | MUSB_CSR0_TXPKTRDY;
172550a7375SFelipe Balbi 		musb_writew(ep->regs, MUSB_CSR0, txcsr);
173550a7375SFelipe Balbi 	}
174550a7375SFelipe Balbi 
175550a7375SFelipe Balbi }
176550a7375SFelipe Balbi 
177c7bbc056SSergei Shtylyov static inline void musb_h_tx_dma_start(struct musb_hw_ep *ep)
178550a7375SFelipe Balbi {
179550a7375SFelipe Balbi 	u16	txcsr;
180550a7375SFelipe Balbi 
181550a7375SFelipe Balbi 	/* NOTE: no locks here; caller should lock and select EP */
182550a7375SFelipe Balbi 	txcsr = musb_readw(ep->regs, MUSB_TXCSR);
183550a7375SFelipe Balbi 	txcsr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_H_WZC_BITS;
184c7bbc056SSergei Shtylyov 	if (is_cppi_enabled())
185c7bbc056SSergei Shtylyov 		txcsr |= MUSB_TXCSR_DMAMODE;
186550a7375SFelipe Balbi 	musb_writew(ep->regs, MUSB_TXCSR, txcsr);
187550a7375SFelipe Balbi }
188550a7375SFelipe Balbi 
1893e5c6dc7SSergei Shtylyov static void musb_ep_set_qh(struct musb_hw_ep *ep, int is_in, struct musb_qh *qh)
1903e5c6dc7SSergei Shtylyov {
1913e5c6dc7SSergei Shtylyov 	if (is_in != 0 || ep->is_shared_fifo)
1923e5c6dc7SSergei Shtylyov 		ep->in_qh  = qh;
1933e5c6dc7SSergei Shtylyov 	if (is_in == 0 || ep->is_shared_fifo)
1943e5c6dc7SSergei Shtylyov 		ep->out_qh = qh;
1953e5c6dc7SSergei Shtylyov }
1963e5c6dc7SSergei Shtylyov 
1973e5c6dc7SSergei Shtylyov static struct musb_qh *musb_ep_get_qh(struct musb_hw_ep *ep, int is_in)
1983e5c6dc7SSergei Shtylyov {
1993e5c6dc7SSergei Shtylyov 	return is_in ? ep->in_qh : ep->out_qh;
2003e5c6dc7SSergei Shtylyov }
2013e5c6dc7SSergei Shtylyov 
202550a7375SFelipe Balbi /*
203550a7375SFelipe Balbi  * Start the URB at the front of an endpoint's queue
204550a7375SFelipe Balbi  * end must be claimed from the caller.
205550a7375SFelipe Balbi  *
206550a7375SFelipe Balbi  * Context: controller locked, irqs blocked
207550a7375SFelipe Balbi  */
208550a7375SFelipe Balbi static void
209550a7375SFelipe Balbi musb_start_urb(struct musb *musb, int is_in, struct musb_qh *qh)
210550a7375SFelipe Balbi {
211550a7375SFelipe Balbi 	u16			frame;
212550a7375SFelipe Balbi 	u32			len;
213550a7375SFelipe Balbi 	void __iomem		*mbase =  musb->mregs;
214550a7375SFelipe Balbi 	struct urb		*urb = next_urb(qh);
2156b6e9710SSergei Shtylyov 	void			*buf = urb->transfer_buffer;
2166b6e9710SSergei Shtylyov 	u32			offset = 0;
217550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep = qh->hw_ep;
218550a7375SFelipe Balbi 	unsigned		pipe = urb->pipe;
219550a7375SFelipe Balbi 	u8			address = usb_pipedevice(pipe);
220550a7375SFelipe Balbi 	int			epnum = hw_ep->epnum;
221550a7375SFelipe Balbi 
222550a7375SFelipe Balbi 	/* initialize software qh state */
223550a7375SFelipe Balbi 	qh->offset = 0;
224550a7375SFelipe Balbi 	qh->segsize = 0;
225550a7375SFelipe Balbi 
226550a7375SFelipe Balbi 	/* gather right source of data */
227550a7375SFelipe Balbi 	switch (qh->type) {
228550a7375SFelipe Balbi 	case USB_ENDPOINT_XFER_CONTROL:
229550a7375SFelipe Balbi 		/* control transfers always start with SETUP */
230550a7375SFelipe Balbi 		is_in = 0;
231550a7375SFelipe Balbi 		musb->ep0_stage = MUSB_EP0_START;
232550a7375SFelipe Balbi 		buf = urb->setup_packet;
233550a7375SFelipe Balbi 		len = 8;
234550a7375SFelipe Balbi 		break;
235550a7375SFelipe Balbi 	case USB_ENDPOINT_XFER_ISOC:
236550a7375SFelipe Balbi 		qh->iso_idx = 0;
237550a7375SFelipe Balbi 		qh->frame = 0;
2386b6e9710SSergei Shtylyov 		offset = urb->iso_frame_desc[0].offset;
239550a7375SFelipe Balbi 		len = urb->iso_frame_desc[0].length;
240550a7375SFelipe Balbi 		break;
241550a7375SFelipe Balbi 	default:		/* bulk, interrupt */
2421e0320f0SAjay Kumar Gupta 		/* actual_length may be nonzero on retry paths */
2431e0320f0SAjay Kumar Gupta 		buf = urb->transfer_buffer + urb->actual_length;
2441e0320f0SAjay Kumar Gupta 		len = urb->transfer_buffer_length - urb->actual_length;
245550a7375SFelipe Balbi 	}
246550a7375SFelipe Balbi 
2475c8a86e1SFelipe Balbi 	dev_dbg(musb->controller, "qh %p urb %p dev%d ep%d%s%s, hw_ep %d, %p/%d\n",
248550a7375SFelipe Balbi 			qh, urb, address, qh->epnum,
249550a7375SFelipe Balbi 			is_in ? "in" : "out",
250550a7375SFelipe Balbi 			({char *s; switch (qh->type) {
251550a7375SFelipe Balbi 			case USB_ENDPOINT_XFER_CONTROL:	s = ""; break;
252550a7375SFelipe Balbi 			case USB_ENDPOINT_XFER_BULK:	s = "-bulk"; break;
253550a7375SFelipe Balbi 			case USB_ENDPOINT_XFER_ISOC:	s = "-iso"; break;
254550a7375SFelipe Balbi 			default:			s = "-intr"; break;
2552b84f92bSJoe Perches 			} s; }),
2566b6e9710SSergei Shtylyov 			epnum, buf + offset, len);
257550a7375SFelipe Balbi 
258550a7375SFelipe Balbi 	/* Configure endpoint */
2593e5c6dc7SSergei Shtylyov 	musb_ep_set_qh(hw_ep, is_in, qh);
2606b6e9710SSergei Shtylyov 	musb_ep_program(musb, epnum, urb, !is_in, buf, offset, len);
261550a7375SFelipe Balbi 
262550a7375SFelipe Balbi 	/* transmit may have more work: start it when it is time */
263550a7375SFelipe Balbi 	if (is_in)
264550a7375SFelipe Balbi 		return;
265550a7375SFelipe Balbi 
266550a7375SFelipe Balbi 	/* determine if the time is right for a periodic transfer */
267550a7375SFelipe Balbi 	switch (qh->type) {
268550a7375SFelipe Balbi 	case USB_ENDPOINT_XFER_ISOC:
269550a7375SFelipe Balbi 	case USB_ENDPOINT_XFER_INT:
2705c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "check whether there's still time for periodic Tx\n");
271550a7375SFelipe Balbi 		frame = musb_readw(mbase, MUSB_FRAME);
272550a7375SFelipe Balbi 		/* FIXME this doesn't implement that scheduling policy ...
273550a7375SFelipe Balbi 		 * or handle framecounter wrapping
274550a7375SFelipe Balbi 		 */
2758a1ea51fSAlan Stern 		if (1) {	/* Always assume URB_ISO_ASAP */
276550a7375SFelipe Balbi 			/* REVISIT the SOF irq handler shouldn't duplicate
277550a7375SFelipe Balbi 			 * this code; and we don't init urb->start_frame...
278550a7375SFelipe Balbi 			 */
279550a7375SFelipe Balbi 			qh->frame = 0;
280550a7375SFelipe Balbi 			goto start;
281550a7375SFelipe Balbi 		} else {
282550a7375SFelipe Balbi 			qh->frame = urb->start_frame;
283550a7375SFelipe Balbi 			/* enable SOF interrupt so we can count down */
2845c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "SOF for %d\n", epnum);
285550a7375SFelipe Balbi #if 1 /* ifndef	CONFIG_ARCH_DAVINCI */
286550a7375SFelipe Balbi 			musb_writeb(mbase, MUSB_INTRUSBE, 0xff);
287550a7375SFelipe Balbi #endif
288550a7375SFelipe Balbi 		}
289550a7375SFelipe Balbi 		break;
290550a7375SFelipe Balbi 	default:
291550a7375SFelipe Balbi start:
2925c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "Start TX%d %s\n", epnum,
293550a7375SFelipe Balbi 			hw_ep->tx_channel ? "dma" : "pio");
294550a7375SFelipe Balbi 
295550a7375SFelipe Balbi 		if (!hw_ep->tx_channel)
296550a7375SFelipe Balbi 			musb_h_tx_start(hw_ep);
297550a7375SFelipe Balbi 		else if (is_cppi_enabled() || tusb_dma_omap())
298c7bbc056SSergei Shtylyov 			musb_h_tx_dma_start(hw_ep);
299550a7375SFelipe Balbi 	}
300550a7375SFelipe Balbi }
301550a7375SFelipe Balbi 
302c9cd06b3SSergei Shtylyov /* Context: caller owns controller lock, IRQs are blocked */
303c9cd06b3SSergei Shtylyov static void musb_giveback(struct musb *musb, struct urb *urb, int status)
304550a7375SFelipe Balbi __releases(musb->lock)
305550a7375SFelipe Balbi __acquires(musb->lock)
306550a7375SFelipe Balbi {
3075c8a86e1SFelipe Balbi 	dev_dbg(musb->controller,
308bb1c9ef1SDavid Brownell 			"complete %p %pF (%d), dev%d ep%d%s, %d/%d\n",
309bb1c9ef1SDavid Brownell 			urb, urb->complete, status,
310550a7375SFelipe Balbi 			usb_pipedevice(urb->pipe),
311550a7375SFelipe Balbi 			usb_pipeendpoint(urb->pipe),
312550a7375SFelipe Balbi 			usb_pipein(urb->pipe) ? "in" : "out",
313550a7375SFelipe Balbi 			urb->actual_length, urb->transfer_buffer_length
314550a7375SFelipe Balbi 			);
315550a7375SFelipe Balbi 
3168b125df5SDaniel Mack 	usb_hcd_unlink_urb_from_ep(musb->hcd, urb);
317550a7375SFelipe Balbi 	spin_unlock(&musb->lock);
3188b125df5SDaniel Mack 	usb_hcd_giveback_urb(musb->hcd, urb, status);
319550a7375SFelipe Balbi 	spin_lock(&musb->lock);
320550a7375SFelipe Balbi }
321550a7375SFelipe Balbi 
322846099a6SSergei Shtylyov /* For bulk/interrupt endpoints only */
323846099a6SSergei Shtylyov static inline void musb_save_toggle(struct musb_qh *qh, int is_in,
324846099a6SSergei Shtylyov 				    struct urb *urb)
325550a7375SFelipe Balbi {
326846099a6SSergei Shtylyov 	void __iomem		*epio = qh->hw_ep->regs;
327550a7375SFelipe Balbi 	u16			csr;
328550a7375SFelipe Balbi 
329846099a6SSergei Shtylyov 	/*
330846099a6SSergei Shtylyov 	 * FIXME: the current Mentor DMA code seems to have
331550a7375SFelipe Balbi 	 * problems getting toggle correct.
332550a7375SFelipe Balbi 	 */
333550a7375SFelipe Balbi 
334846099a6SSergei Shtylyov 	if (is_in)
335846099a6SSergei Shtylyov 		csr = musb_readw(epio, MUSB_RXCSR) & MUSB_RXCSR_H_DATATOGGLE;
336550a7375SFelipe Balbi 	else
337846099a6SSergei Shtylyov 		csr = musb_readw(epio, MUSB_TXCSR) & MUSB_TXCSR_H_DATATOGGLE;
338550a7375SFelipe Balbi 
339846099a6SSergei Shtylyov 	usb_settoggle(urb->dev, qh->epnum, !is_in, csr ? 1 : 0);
340550a7375SFelipe Balbi }
341550a7375SFelipe Balbi 
342c9cd06b3SSergei Shtylyov /*
343c9cd06b3SSergei Shtylyov  * Advance this hardware endpoint's queue, completing the specified URB and
344c9cd06b3SSergei Shtylyov  * advancing to either the next URB queued to that qh, or else invalidating
345c9cd06b3SSergei Shtylyov  * that qh and advancing to the next qh scheduled after the current one.
346c9cd06b3SSergei Shtylyov  *
347c9cd06b3SSergei Shtylyov  * Context: caller owns controller lock, IRQs are blocked
348c9cd06b3SSergei Shtylyov  */
349c9cd06b3SSergei Shtylyov static void musb_advance_schedule(struct musb *musb, struct urb *urb,
350c9cd06b3SSergei Shtylyov 				  struct musb_hw_ep *hw_ep, int is_in)
351550a7375SFelipe Balbi {
352c9cd06b3SSergei Shtylyov 	struct musb_qh		*qh = musb_ep_get_qh(hw_ep, is_in);
353550a7375SFelipe Balbi 	struct musb_hw_ep	*ep = qh->hw_ep;
354550a7375SFelipe Balbi 	int			ready = qh->is_ready;
355c9cd06b3SSergei Shtylyov 	int			status;
356c9cd06b3SSergei Shtylyov 
357c9cd06b3SSergei Shtylyov 	status = (urb->status == -EINPROGRESS) ? 0 : urb->status;
358550a7375SFelipe Balbi 
359550a7375SFelipe Balbi 	/* save toggle eagerly, for paranoia */
360550a7375SFelipe Balbi 	switch (qh->type) {
361550a7375SFelipe Balbi 	case USB_ENDPOINT_XFER_BULK:
362550a7375SFelipe Balbi 	case USB_ENDPOINT_XFER_INT:
363846099a6SSergei Shtylyov 		musb_save_toggle(qh, is_in, urb);
364550a7375SFelipe Balbi 		break;
365550a7375SFelipe Balbi 	case USB_ENDPOINT_XFER_ISOC:
3661fe975f9SSergei Shtylyov 		if (status == 0 && urb->error_count)
367550a7375SFelipe Balbi 			status = -EXDEV;
368550a7375SFelipe Balbi 		break;
369550a7375SFelipe Balbi 	}
370550a7375SFelipe Balbi 
371550a7375SFelipe Balbi 	qh->is_ready = 0;
372c9cd06b3SSergei Shtylyov 	musb_giveback(musb, urb, status);
373550a7375SFelipe Balbi 	qh->is_ready = ready;
374550a7375SFelipe Balbi 
375550a7375SFelipe Balbi 	/* reclaim resources (and bandwidth) ASAP; deschedule it, and
376550a7375SFelipe Balbi 	 * invalidate qh as soon as list_empty(&hep->urb_list)
377550a7375SFelipe Balbi 	 */
378550a7375SFelipe Balbi 	if (list_empty(&qh->hep->urb_list)) {
379550a7375SFelipe Balbi 		struct list_head	*head;
3808c778db9SAjay Kumar Gupta 		struct dma_controller	*dma = musb->dma_controller;
381550a7375SFelipe Balbi 
3828c778db9SAjay Kumar Gupta 		if (is_in) {
383550a7375SFelipe Balbi 			ep->rx_reinit = 1;
3848c778db9SAjay Kumar Gupta 			if (ep->rx_channel) {
3858c778db9SAjay Kumar Gupta 				dma->channel_release(ep->rx_channel);
3868c778db9SAjay Kumar Gupta 				ep->rx_channel = NULL;
3878c778db9SAjay Kumar Gupta 			}
3888c778db9SAjay Kumar Gupta 		} else {
389550a7375SFelipe Balbi 			ep->tx_reinit = 1;
3908c778db9SAjay Kumar Gupta 			if (ep->tx_channel) {
3918c778db9SAjay Kumar Gupta 				dma->channel_release(ep->tx_channel);
3928c778db9SAjay Kumar Gupta 				ep->tx_channel = NULL;
3938c778db9SAjay Kumar Gupta 			}
3948c778db9SAjay Kumar Gupta 		}
395550a7375SFelipe Balbi 
3963e5c6dc7SSergei Shtylyov 		/* Clobber old pointers to this qh */
3973e5c6dc7SSergei Shtylyov 		musb_ep_set_qh(ep, is_in, NULL);
398550a7375SFelipe Balbi 		qh->hep->hcpriv = NULL;
399550a7375SFelipe Balbi 
400550a7375SFelipe Balbi 		switch (qh->type) {
401550a7375SFelipe Balbi 
40223d15e07SAjay Kumar Gupta 		case USB_ENDPOINT_XFER_CONTROL:
40323d15e07SAjay Kumar Gupta 		case USB_ENDPOINT_XFER_BULK:
40423d15e07SAjay Kumar Gupta 			/* fifo policy for these lists, except that NAKing
40523d15e07SAjay Kumar Gupta 			 * should rotate a qh to the end (for fairness).
40623d15e07SAjay Kumar Gupta 			 */
40723d15e07SAjay Kumar Gupta 			if (qh->mux == 1) {
40823d15e07SAjay Kumar Gupta 				head = qh->ring.prev;
40923d15e07SAjay Kumar Gupta 				list_del(&qh->ring);
41023d15e07SAjay Kumar Gupta 				kfree(qh);
41123d15e07SAjay Kumar Gupta 				qh = first_qh(head);
41223d15e07SAjay Kumar Gupta 				break;
41323d15e07SAjay Kumar Gupta 			}
41423d15e07SAjay Kumar Gupta 
415550a7375SFelipe Balbi 		case USB_ENDPOINT_XFER_ISOC:
416550a7375SFelipe Balbi 		case USB_ENDPOINT_XFER_INT:
417550a7375SFelipe Balbi 			/* this is where periodic bandwidth should be
418550a7375SFelipe Balbi 			 * de-allocated if it's tracked and allocated;
419550a7375SFelipe Balbi 			 * and where we'd update the schedule tree...
420550a7375SFelipe Balbi 			 */
421550a7375SFelipe Balbi 			kfree(qh);
422550a7375SFelipe Balbi 			qh = NULL;
423550a7375SFelipe Balbi 			break;
424550a7375SFelipe Balbi 		}
425550a7375SFelipe Balbi 	}
426550a7375SFelipe Balbi 
427a2fd814eSSergei Shtylyov 	if (qh != NULL && qh->is_ready) {
4285c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "... next ep%d %cX urb %p\n",
429c9cd06b3SSergei Shtylyov 		    hw_ep->epnum, is_in ? 'R' : 'T', next_urb(qh));
430550a7375SFelipe Balbi 		musb_start_urb(musb, is_in, qh);
431550a7375SFelipe Balbi 	}
432550a7375SFelipe Balbi }
433550a7375SFelipe Balbi 
434c767c1c6SDavid Brownell static u16 musb_h_flush_rxfifo(struct musb_hw_ep *hw_ep, u16 csr)
435550a7375SFelipe Balbi {
436550a7375SFelipe Balbi 	/* we don't want fifo to fill itself again;
437550a7375SFelipe Balbi 	 * ignore dma (various models),
438550a7375SFelipe Balbi 	 * leave toggle alone (may not have been saved yet)
439550a7375SFelipe Balbi 	 */
440550a7375SFelipe Balbi 	csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_RXPKTRDY;
441550a7375SFelipe Balbi 	csr &= ~(MUSB_RXCSR_H_REQPKT
442550a7375SFelipe Balbi 		| MUSB_RXCSR_H_AUTOREQ
443550a7375SFelipe Balbi 		| MUSB_RXCSR_AUTOCLEAR);
444550a7375SFelipe Balbi 
445550a7375SFelipe Balbi 	/* write 2x to allow double buffering */
446550a7375SFelipe Balbi 	musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
447550a7375SFelipe Balbi 	musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
448550a7375SFelipe Balbi 
449550a7375SFelipe Balbi 	/* flush writebuffer */
450550a7375SFelipe Balbi 	return musb_readw(hw_ep->regs, MUSB_RXCSR);
451550a7375SFelipe Balbi }
452550a7375SFelipe Balbi 
453550a7375SFelipe Balbi /*
454550a7375SFelipe Balbi  * PIO RX for a packet (or part of it).
455550a7375SFelipe Balbi  */
456550a7375SFelipe Balbi static bool
457550a7375SFelipe Balbi musb_host_packet_rx(struct musb *musb, struct urb *urb, u8 epnum, u8 iso_err)
458550a7375SFelipe Balbi {
459550a7375SFelipe Balbi 	u16			rx_count;
460550a7375SFelipe Balbi 	u8			*buf;
461550a7375SFelipe Balbi 	u16			csr;
462550a7375SFelipe Balbi 	bool			done = false;
463550a7375SFelipe Balbi 	u32			length;
464550a7375SFelipe Balbi 	int			do_flush = 0;
465550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep = musb->endpoints + epnum;
466550a7375SFelipe Balbi 	void __iomem		*epio = hw_ep->regs;
467550a7375SFelipe Balbi 	struct musb_qh		*qh = hw_ep->in_qh;
468550a7375SFelipe Balbi 	int			pipe = urb->pipe;
469550a7375SFelipe Balbi 	void			*buffer = urb->transfer_buffer;
470550a7375SFelipe Balbi 
471550a7375SFelipe Balbi 	/* musb_ep_select(mbase, epnum); */
472550a7375SFelipe Balbi 	rx_count = musb_readw(epio, MUSB_RXCOUNT);
4735c8a86e1SFelipe Balbi 	dev_dbg(musb->controller, "RX%d count %d, buffer %p len %d/%d\n", epnum, rx_count,
474550a7375SFelipe Balbi 			urb->transfer_buffer, qh->offset,
475550a7375SFelipe Balbi 			urb->transfer_buffer_length);
476550a7375SFelipe Balbi 
477550a7375SFelipe Balbi 	/* unload FIFO */
478550a7375SFelipe Balbi 	if (usb_pipeisoc(pipe)) {
479550a7375SFelipe Balbi 		int					status = 0;
480550a7375SFelipe Balbi 		struct usb_iso_packet_descriptor	*d;
481550a7375SFelipe Balbi 
482550a7375SFelipe Balbi 		if (iso_err) {
483550a7375SFelipe Balbi 			status = -EILSEQ;
484550a7375SFelipe Balbi 			urb->error_count++;
485550a7375SFelipe Balbi 		}
486550a7375SFelipe Balbi 
487550a7375SFelipe Balbi 		d = urb->iso_frame_desc + qh->iso_idx;
488550a7375SFelipe Balbi 		buf = buffer + d->offset;
489550a7375SFelipe Balbi 		length = d->length;
490550a7375SFelipe Balbi 		if (rx_count > length) {
491550a7375SFelipe Balbi 			if (status == 0) {
492550a7375SFelipe Balbi 				status = -EOVERFLOW;
493550a7375SFelipe Balbi 				urb->error_count++;
494550a7375SFelipe Balbi 			}
4955c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "** OVERFLOW %d into %d\n", rx_count, length);
496550a7375SFelipe Balbi 			do_flush = 1;
497550a7375SFelipe Balbi 		} else
498550a7375SFelipe Balbi 			length = rx_count;
499550a7375SFelipe Balbi 		urb->actual_length += length;
500550a7375SFelipe Balbi 		d->actual_length = length;
501550a7375SFelipe Balbi 
502550a7375SFelipe Balbi 		d->status = status;
503550a7375SFelipe Balbi 
504550a7375SFelipe Balbi 		/* see if we are done */
505550a7375SFelipe Balbi 		done = (++qh->iso_idx >= urb->number_of_packets);
506550a7375SFelipe Balbi 	} else {
507550a7375SFelipe Balbi 		/* non-isoch */
508550a7375SFelipe Balbi 		buf = buffer + qh->offset;
509550a7375SFelipe Balbi 		length = urb->transfer_buffer_length - qh->offset;
510550a7375SFelipe Balbi 		if (rx_count > length) {
511550a7375SFelipe Balbi 			if (urb->status == -EINPROGRESS)
512550a7375SFelipe Balbi 				urb->status = -EOVERFLOW;
5135c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "** OVERFLOW %d into %d\n", rx_count, length);
514550a7375SFelipe Balbi 			do_flush = 1;
515550a7375SFelipe Balbi 		} else
516550a7375SFelipe Balbi 			length = rx_count;
517550a7375SFelipe Balbi 		urb->actual_length += length;
518550a7375SFelipe Balbi 		qh->offset += length;
519550a7375SFelipe Balbi 
520550a7375SFelipe Balbi 		/* see if we are done */
521550a7375SFelipe Balbi 		done = (urb->actual_length == urb->transfer_buffer_length)
522550a7375SFelipe Balbi 			|| (rx_count < qh->maxpacket)
523550a7375SFelipe Balbi 			|| (urb->status != -EINPROGRESS);
524550a7375SFelipe Balbi 		if (done
525550a7375SFelipe Balbi 				&& (urb->status == -EINPROGRESS)
526550a7375SFelipe Balbi 				&& (urb->transfer_flags & URB_SHORT_NOT_OK)
527550a7375SFelipe Balbi 				&& (urb->actual_length
528550a7375SFelipe Balbi 					< urb->transfer_buffer_length))
529550a7375SFelipe Balbi 			urb->status = -EREMOTEIO;
530550a7375SFelipe Balbi 	}
531550a7375SFelipe Balbi 
532550a7375SFelipe Balbi 	musb_read_fifo(hw_ep, length, buf);
533550a7375SFelipe Balbi 
534550a7375SFelipe Balbi 	csr = musb_readw(epio, MUSB_RXCSR);
535550a7375SFelipe Balbi 	csr |= MUSB_RXCSR_H_WZC_BITS;
536550a7375SFelipe Balbi 	if (unlikely(do_flush))
537550a7375SFelipe Balbi 		musb_h_flush_rxfifo(hw_ep, csr);
538550a7375SFelipe Balbi 	else {
539550a7375SFelipe Balbi 		/* REVISIT this assumes AUTOCLEAR is never set */
540550a7375SFelipe Balbi 		csr &= ~(MUSB_RXCSR_RXPKTRDY | MUSB_RXCSR_H_REQPKT);
541550a7375SFelipe Balbi 		if (!done)
542550a7375SFelipe Balbi 			csr |= MUSB_RXCSR_H_REQPKT;
543550a7375SFelipe Balbi 		musb_writew(epio, MUSB_RXCSR, csr);
544550a7375SFelipe Balbi 	}
545550a7375SFelipe Balbi 
546550a7375SFelipe Balbi 	return done;
547550a7375SFelipe Balbi }
548550a7375SFelipe Balbi 
549550a7375SFelipe Balbi /* we don't always need to reinit a given side of an endpoint...
550550a7375SFelipe Balbi  * when we do, use tx/rx reinit routine and then construct a new CSR
551550a7375SFelipe Balbi  * to address data toggle, NYET, and DMA or PIO.
552550a7375SFelipe Balbi  *
553550a7375SFelipe Balbi  * it's possible that driver bugs (especially for DMA) or aborting a
554550a7375SFelipe Balbi  * transfer might have left the endpoint busier than it should be.
555550a7375SFelipe Balbi  * the busy/not-empty tests are basically paranoia.
556550a7375SFelipe Balbi  */
557550a7375SFelipe Balbi static void
558550a7375SFelipe Balbi musb_rx_reinit(struct musb *musb, struct musb_qh *qh, struct musb_hw_ep *ep)
559550a7375SFelipe Balbi {
560550a7375SFelipe Balbi 	u16	csr;
561550a7375SFelipe Balbi 
562550a7375SFelipe Balbi 	/* NOTE:  we know the "rx" fifo reinit never triggers for ep0.
563550a7375SFelipe Balbi 	 * That always uses tx_reinit since ep0 repurposes TX register
564550a7375SFelipe Balbi 	 * offsets; the initial SETUP packet is also a kind of OUT.
565550a7375SFelipe Balbi 	 */
566550a7375SFelipe Balbi 
567550a7375SFelipe Balbi 	/* if programmed for Tx, put it in RX mode */
568550a7375SFelipe Balbi 	if (ep->is_shared_fifo) {
569550a7375SFelipe Balbi 		csr = musb_readw(ep->regs, MUSB_TXCSR);
570550a7375SFelipe Balbi 		if (csr & MUSB_TXCSR_MODE) {
571550a7375SFelipe Balbi 			musb_h_tx_flush_fifo(ep);
572b6e434a5SSergei Shtylyov 			csr = musb_readw(ep->regs, MUSB_TXCSR);
573550a7375SFelipe Balbi 			musb_writew(ep->regs, MUSB_TXCSR,
574b6e434a5SSergei Shtylyov 				    csr | MUSB_TXCSR_FRCDATATOG);
575550a7375SFelipe Balbi 		}
576b6e434a5SSergei Shtylyov 
577b6e434a5SSergei Shtylyov 		/*
578b6e434a5SSergei Shtylyov 		 * Clear the MODE bit (and everything else) to enable Rx.
579b6e434a5SSergei Shtylyov 		 * NOTE: we mustn't clear the DMAMODE bit before DMAENAB.
580b6e434a5SSergei Shtylyov 		 */
581b6e434a5SSergei Shtylyov 		if (csr & MUSB_TXCSR_DMAMODE)
582b6e434a5SSergei Shtylyov 			musb_writew(ep->regs, MUSB_TXCSR, MUSB_TXCSR_DMAMODE);
583550a7375SFelipe Balbi 		musb_writew(ep->regs, MUSB_TXCSR, 0);
584550a7375SFelipe Balbi 
585550a7375SFelipe Balbi 	/* scrub all previous state, clearing toggle */
586550a7375SFelipe Balbi 	} else {
587550a7375SFelipe Balbi 		csr = musb_readw(ep->regs, MUSB_RXCSR);
588550a7375SFelipe Balbi 		if (csr & MUSB_RXCSR_RXPKTRDY)
589550a7375SFelipe Balbi 			WARNING("rx%d, packet/%d ready?\n", ep->epnum,
590550a7375SFelipe Balbi 				musb_readw(ep->regs, MUSB_RXCOUNT));
591550a7375SFelipe Balbi 
592550a7375SFelipe Balbi 		musb_h_flush_rxfifo(ep, MUSB_RXCSR_CLRDATATOG);
593550a7375SFelipe Balbi 	}
594550a7375SFelipe Balbi 
595550a7375SFelipe Balbi 	/* target addr and (for multipoint) hub addr/port */
596550a7375SFelipe Balbi 	if (musb->is_multipoint) {
597c6cf8b00SBryan Wu 		musb_write_rxfunaddr(ep->target_regs, qh->addr_reg);
598c6cf8b00SBryan Wu 		musb_write_rxhubaddr(ep->target_regs, qh->h_addr_reg);
599c6cf8b00SBryan Wu 		musb_write_rxhubport(ep->target_regs, qh->h_port_reg);
600c6cf8b00SBryan Wu 
601550a7375SFelipe Balbi 	} else
602550a7375SFelipe Balbi 		musb_writeb(musb->mregs, MUSB_FADDR, qh->addr_reg);
603550a7375SFelipe Balbi 
604550a7375SFelipe Balbi 	/* protocol/endpoint, interval/NAKlimit, i/o size */
605550a7375SFelipe Balbi 	musb_writeb(ep->regs, MUSB_RXTYPE, qh->type_reg);
606550a7375SFelipe Balbi 	musb_writeb(ep->regs, MUSB_RXINTERVAL, qh->intv_reg);
607550a7375SFelipe Balbi 	/* NOTE: bulk combining rewrites high bits of maxpacket */
6089f445cb2SCliff Cai 	/* Set RXMAXP with the FIFO size of the endpoint
6099f445cb2SCliff Cai 	 * to disable double buffer mode.
6109f445cb2SCliff Cai 	 */
61106624818SFelipe Balbi 	if (musb->double_buffer_not_ok)
6129f445cb2SCliff Cai 		musb_writew(ep->regs, MUSB_RXMAXP, ep->max_packet_sz_rx);
6139f445cb2SCliff Cai 	else
614a483d706SAjay Kumar Gupta 		musb_writew(ep->regs, MUSB_RXMAXP,
615a483d706SAjay Kumar Gupta 				qh->maxpacket | ((qh->hb_mult - 1) << 11));
616550a7375SFelipe Balbi 
617550a7375SFelipe Balbi 	ep->rx_reinit = 0;
618550a7375SFelipe Balbi }
619550a7375SFelipe Balbi 
6206b6e9710SSergei Shtylyov static bool musb_tx_dma_program(struct dma_controller *dma,
6216b6e9710SSergei Shtylyov 		struct musb_hw_ep *hw_ep, struct musb_qh *qh,
6226b6e9710SSergei Shtylyov 		struct urb *urb, u32 offset, u32 length)
6236b6e9710SSergei Shtylyov {
6246b6e9710SSergei Shtylyov 	struct dma_channel	*channel = hw_ep->tx_channel;
6256b6e9710SSergei Shtylyov 	void __iomem		*epio = hw_ep->regs;
6266b6e9710SSergei Shtylyov 	u16			pkt_size = qh->maxpacket;
6276b6e9710SSergei Shtylyov 	u16			csr;
6286b6e9710SSergei Shtylyov 	u8			mode;
6296b6e9710SSergei Shtylyov 
630aee5500fSMian Yousaf Kaukab #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
6316b6e9710SSergei Shtylyov 	if (length > channel->max_len)
6326b6e9710SSergei Shtylyov 		length = channel->max_len;
6336b6e9710SSergei Shtylyov 
6346b6e9710SSergei Shtylyov 	csr = musb_readw(epio, MUSB_TXCSR);
6356b6e9710SSergei Shtylyov 	if (length > pkt_size) {
6366b6e9710SSergei Shtylyov 		mode = 1;
637a483d706SAjay Kumar Gupta 		csr |= MUSB_TXCSR_DMAMODE | MUSB_TXCSR_DMAENAB;
638a483d706SAjay Kumar Gupta 		/* autoset shouldn't be set in high bandwidth */
639f2786281Ssupriya karanth 		/*
640f2786281Ssupriya karanth 		 * Enable Autoset according to table
641f2786281Ssupriya karanth 		 * below
642f2786281Ssupriya karanth 		 * bulk_split hb_mult	Autoset_Enable
643f2786281Ssupriya karanth 		 *	0	1	Yes(Normal)
644f2786281Ssupriya karanth 		 *	0	>1	No(High BW ISO)
645f2786281Ssupriya karanth 		 *	1	1	Yes(HS bulk)
646f2786281Ssupriya karanth 		 *	1	>1	Yes(FS bulk)
647f2786281Ssupriya karanth 		 */
648f2786281Ssupriya karanth 		if (qh->hb_mult == 1 || (qh->hb_mult > 1 &&
649f2786281Ssupriya karanth 					can_bulk_split(hw_ep->musb, qh->type)))
650a483d706SAjay Kumar Gupta 			csr |= MUSB_TXCSR_AUTOSET;
6516b6e9710SSergei Shtylyov 	} else {
6526b6e9710SSergei Shtylyov 		mode = 0;
6536b6e9710SSergei Shtylyov 		csr &= ~(MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAMODE);
6546b6e9710SSergei Shtylyov 		csr |= MUSB_TXCSR_DMAENAB; /* against programmer's guide */
6556b6e9710SSergei Shtylyov 	}
6566b6e9710SSergei Shtylyov 	channel->desired_mode = mode;
6576b6e9710SSergei Shtylyov 	musb_writew(epio, MUSB_TXCSR, csr);
6586b6e9710SSergei Shtylyov #else
6596b6e9710SSergei Shtylyov 	if (!is_cppi_enabled() && !tusb_dma_omap())
6606b6e9710SSergei Shtylyov 		return false;
6616b6e9710SSergei Shtylyov 
6626b6e9710SSergei Shtylyov 	channel->actual_len = 0;
6636b6e9710SSergei Shtylyov 
6646b6e9710SSergei Shtylyov 	/*
6656b6e9710SSergei Shtylyov 	 * TX uses "RNDIS" mode automatically but needs help
6666b6e9710SSergei Shtylyov 	 * to identify the zero-length-final-packet case.
6676b6e9710SSergei Shtylyov 	 */
6686b6e9710SSergei Shtylyov 	mode = (urb->transfer_flags & URB_ZERO_PACKET) ? 1 : 0;
6696b6e9710SSergei Shtylyov #endif
6706b6e9710SSergei Shtylyov 
6716b6e9710SSergei Shtylyov 	qh->segsize = length;
6726b6e9710SSergei Shtylyov 
6734c647338SSantosh Shilimkar 	/*
6744c647338SSantosh Shilimkar 	 * Ensure the data reaches to main memory before starting
6754c647338SSantosh Shilimkar 	 * DMA transfer
6764c647338SSantosh Shilimkar 	 */
6774c647338SSantosh Shilimkar 	wmb();
6784c647338SSantosh Shilimkar 
6796b6e9710SSergei Shtylyov 	if (!dma->channel_program(channel, pkt_size, mode,
6806b6e9710SSergei Shtylyov 			urb->transfer_dma + offset, length)) {
6816b6e9710SSergei Shtylyov 		dma->channel_release(channel);
6826b6e9710SSergei Shtylyov 		hw_ep->tx_channel = NULL;
6836b6e9710SSergei Shtylyov 
6846b6e9710SSergei Shtylyov 		csr = musb_readw(epio, MUSB_TXCSR);
6856b6e9710SSergei Shtylyov 		csr &= ~(MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAENAB);
6866b6e9710SSergei Shtylyov 		musb_writew(epio, MUSB_TXCSR, csr | MUSB_TXCSR_H_WZC_BITS);
6876b6e9710SSergei Shtylyov 		return false;
6886b6e9710SSergei Shtylyov 	}
6896b6e9710SSergei Shtylyov 	return true;
6906b6e9710SSergei Shtylyov }
691550a7375SFelipe Balbi 
692550a7375SFelipe Balbi /*
693550a7375SFelipe Balbi  * Program an HDRC endpoint as per the given URB
694550a7375SFelipe Balbi  * Context: irqs blocked, controller lock held
695550a7375SFelipe Balbi  */
696550a7375SFelipe Balbi static void musb_ep_program(struct musb *musb, u8 epnum,
6976b6e9710SSergei Shtylyov 			struct urb *urb, int is_out,
6986b6e9710SSergei Shtylyov 			u8 *buf, u32 offset, u32 len)
699550a7375SFelipe Balbi {
700550a7375SFelipe Balbi 	struct dma_controller	*dma_controller;
701550a7375SFelipe Balbi 	struct dma_channel	*dma_channel;
702550a7375SFelipe Balbi 	u8			dma_ok;
703550a7375SFelipe Balbi 	void __iomem		*mbase = musb->mregs;
704550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep = musb->endpoints + epnum;
705550a7375SFelipe Balbi 	void __iomem		*epio = hw_ep->regs;
7063e5c6dc7SSergei Shtylyov 	struct musb_qh		*qh = musb_ep_get_qh(hw_ep, !is_out);
7073e5c6dc7SSergei Shtylyov 	u16			packet_sz = qh->maxpacket;
7083132122cSAjay Kumar Gupta 	u8			use_dma = 1;
7093132122cSAjay Kumar Gupta 	u16			csr;
710550a7375SFelipe Balbi 
7115c8a86e1SFelipe Balbi 	dev_dbg(musb->controller, "%s hw%d urb %p spd%d dev%d ep%d%s "
712550a7375SFelipe Balbi 				"h_addr%02x h_port%02x bytes %d\n",
713550a7375SFelipe Balbi 			is_out ? "-->" : "<--",
714550a7375SFelipe Balbi 			epnum, urb, urb->dev->speed,
715550a7375SFelipe Balbi 			qh->addr_reg, qh->epnum, is_out ? "out" : "in",
716550a7375SFelipe Balbi 			qh->h_addr_reg, qh->h_port_reg,
717550a7375SFelipe Balbi 			len);
718550a7375SFelipe Balbi 
719550a7375SFelipe Balbi 	musb_ep_select(mbase, epnum);
720550a7375SFelipe Balbi 
7213132122cSAjay Kumar Gupta 	if (is_out && !len) {
7223132122cSAjay Kumar Gupta 		use_dma = 0;
7233132122cSAjay Kumar Gupta 		csr = musb_readw(epio, MUSB_TXCSR);
7243132122cSAjay Kumar Gupta 		csr &= ~MUSB_TXCSR_DMAENAB;
7253132122cSAjay Kumar Gupta 		musb_writew(epio, MUSB_TXCSR, csr);
7263132122cSAjay Kumar Gupta 		hw_ep->tx_channel = NULL;
7273132122cSAjay Kumar Gupta 	}
7283132122cSAjay Kumar Gupta 
729550a7375SFelipe Balbi 	/* candidate for DMA? */
730550a7375SFelipe Balbi 	dma_controller = musb->dma_controller;
7313132122cSAjay Kumar Gupta 	if (use_dma && is_dma_capable() && epnum && dma_controller) {
732550a7375SFelipe Balbi 		dma_channel = is_out ? hw_ep->tx_channel : hw_ep->rx_channel;
733550a7375SFelipe Balbi 		if (!dma_channel) {
734550a7375SFelipe Balbi 			dma_channel = dma_controller->channel_alloc(
735550a7375SFelipe Balbi 					dma_controller, hw_ep, is_out);
736550a7375SFelipe Balbi 			if (is_out)
737550a7375SFelipe Balbi 				hw_ep->tx_channel = dma_channel;
738550a7375SFelipe Balbi 			else
739550a7375SFelipe Balbi 				hw_ep->rx_channel = dma_channel;
740550a7375SFelipe Balbi 		}
741550a7375SFelipe Balbi 	} else
742550a7375SFelipe Balbi 		dma_channel = NULL;
743550a7375SFelipe Balbi 
744550a7375SFelipe Balbi 	/* make sure we clear DMAEnab, autoSet bits from previous run */
745550a7375SFelipe Balbi 
746550a7375SFelipe Balbi 	/* OUT/transmit/EP0 or IN/receive? */
747550a7375SFelipe Balbi 	if (is_out) {
748550a7375SFelipe Balbi 		u16	csr;
749550a7375SFelipe Balbi 		u16	int_txe;
750550a7375SFelipe Balbi 		u16	load_count;
751550a7375SFelipe Balbi 
752550a7375SFelipe Balbi 		csr = musb_readw(epio, MUSB_TXCSR);
753550a7375SFelipe Balbi 
754550a7375SFelipe Balbi 		/* disable interrupt in case we flush */
755b18d26f6SSebastian Andrzej Siewior 		int_txe = musb->intrtxe;
756550a7375SFelipe Balbi 		musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
757550a7375SFelipe Balbi 
758550a7375SFelipe Balbi 		/* general endpoint setup */
759550a7375SFelipe Balbi 		if (epnum) {
760550a7375SFelipe Balbi 			/* flush all old state, set default */
761a70b8442Ssupriya karanth 			/*
762a70b8442Ssupriya karanth 			 * We could be flushing valid
763a70b8442Ssupriya karanth 			 * packets in double buffering
764a70b8442Ssupriya karanth 			 * case
765a70b8442Ssupriya karanth 			 */
766a70b8442Ssupriya karanth 			if (!hw_ep->tx_double_buffered)
767550a7375SFelipe Balbi 				musb_h_tx_flush_fifo(hw_ep);
768b6e434a5SSergei Shtylyov 
769b6e434a5SSergei Shtylyov 			/*
770b6e434a5SSergei Shtylyov 			 * We must not clear the DMAMODE bit before or in
771b6e434a5SSergei Shtylyov 			 * the same cycle with the DMAENAB bit, so we clear
772b6e434a5SSergei Shtylyov 			 * the latter first...
773b6e434a5SSergei Shtylyov 			 */
774550a7375SFelipe Balbi 			csr &= ~(MUSB_TXCSR_H_NAKTIMEOUT
775b6e434a5SSergei Shtylyov 					| MUSB_TXCSR_AUTOSET
776b6e434a5SSergei Shtylyov 					| MUSB_TXCSR_DMAENAB
777550a7375SFelipe Balbi 					| MUSB_TXCSR_FRCDATATOG
778550a7375SFelipe Balbi 					| MUSB_TXCSR_H_RXSTALL
779550a7375SFelipe Balbi 					| MUSB_TXCSR_H_ERROR
780550a7375SFelipe Balbi 					| MUSB_TXCSR_TXPKTRDY
781550a7375SFelipe Balbi 					);
782550a7375SFelipe Balbi 			csr |= MUSB_TXCSR_MODE;
783550a7375SFelipe Balbi 
784a70b8442Ssupriya karanth 			if (!hw_ep->tx_double_buffered) {
785b6e434a5SSergei Shtylyov 				if (usb_gettoggle(urb->dev, qh->epnum, 1))
786550a7375SFelipe Balbi 					csr |= MUSB_TXCSR_H_WR_DATATOGGLE
787550a7375SFelipe Balbi 						| MUSB_TXCSR_H_DATATOGGLE;
788550a7375SFelipe Balbi 				else
789550a7375SFelipe Balbi 					csr |= MUSB_TXCSR_CLRDATATOG;
790a70b8442Ssupriya karanth 			}
791550a7375SFelipe Balbi 
792550a7375SFelipe Balbi 			musb_writew(epio, MUSB_TXCSR, csr);
793550a7375SFelipe Balbi 			/* REVISIT may need to clear FLUSHFIFO ... */
794b6e434a5SSergei Shtylyov 			csr &= ~MUSB_TXCSR_DMAMODE;
795550a7375SFelipe Balbi 			musb_writew(epio, MUSB_TXCSR, csr);
796550a7375SFelipe Balbi 			csr = musb_readw(epio, MUSB_TXCSR);
797550a7375SFelipe Balbi 		} else {
798550a7375SFelipe Balbi 			/* endpoint 0: just flush */
79978322c1aSDavid Brownell 			musb_h_ep0_flush_fifo(hw_ep);
800550a7375SFelipe Balbi 		}
801550a7375SFelipe Balbi 
802550a7375SFelipe Balbi 		/* target addr and (for multipoint) hub addr/port */
803550a7375SFelipe Balbi 		if (musb->is_multipoint) {
804c6cf8b00SBryan Wu 			musb_write_txfunaddr(mbase, epnum, qh->addr_reg);
805c6cf8b00SBryan Wu 			musb_write_txhubaddr(mbase, epnum, qh->h_addr_reg);
806c6cf8b00SBryan Wu 			musb_write_txhubport(mbase, epnum, qh->h_port_reg);
807550a7375SFelipe Balbi /* FIXME if !epnum, do the same for RX ... */
808550a7375SFelipe Balbi 		} else
809550a7375SFelipe Balbi 			musb_writeb(mbase, MUSB_FADDR, qh->addr_reg);
810550a7375SFelipe Balbi 
811550a7375SFelipe Balbi 		/* protocol/endpoint/interval/NAKlimit */
812550a7375SFelipe Balbi 		if (epnum) {
813550a7375SFelipe Balbi 			musb_writeb(epio, MUSB_TXTYPE, qh->type_reg);
814f2786281Ssupriya karanth 			if (musb->double_buffer_not_ok) {
815550a7375SFelipe Balbi 				musb_writew(epio, MUSB_TXMAXP,
81606624818SFelipe Balbi 						hw_ep->max_packet_sz_tx);
817f2786281Ssupriya karanth 			} else if (can_bulk_split(musb, qh->type)) {
818f2786281Ssupriya karanth 				qh->hb_mult = hw_ep->max_packet_sz_tx
819f2786281Ssupriya karanth 						/ packet_sz;
820ccc080c7SAjay Kumar Gupta 				musb_writew(epio, MUSB_TXMAXP, packet_sz
821f2786281Ssupriya karanth 					| ((qh->hb_mult) - 1) << 11);
822f2786281Ssupriya karanth 			} else {
823550a7375SFelipe Balbi 				musb_writew(epio, MUSB_TXMAXP,
82406624818SFelipe Balbi 						qh->maxpacket |
82506624818SFelipe Balbi 						((qh->hb_mult - 1) << 11));
826f2786281Ssupriya karanth 			}
827550a7375SFelipe Balbi 			musb_writeb(epio, MUSB_TXINTERVAL, qh->intv_reg);
828550a7375SFelipe Balbi 		} else {
829550a7375SFelipe Balbi 			musb_writeb(epio, MUSB_NAKLIMIT0, qh->intv_reg);
830550a7375SFelipe Balbi 			if (musb->is_multipoint)
831550a7375SFelipe Balbi 				musb_writeb(epio, MUSB_TYPE0,
832550a7375SFelipe Balbi 						qh->type_reg);
833550a7375SFelipe Balbi 		}
834550a7375SFelipe Balbi 
835550a7375SFelipe Balbi 		if (can_bulk_split(musb, qh->type))
836550a7375SFelipe Balbi 			load_count = min((u32) hw_ep->max_packet_sz_tx,
837550a7375SFelipe Balbi 						len);
838550a7375SFelipe Balbi 		else
839550a7375SFelipe Balbi 			load_count = min((u32) packet_sz, len);
840550a7375SFelipe Balbi 
8416b6e9710SSergei Shtylyov 		if (dma_channel && musb_tx_dma_program(dma_controller,
8426b6e9710SSergei Shtylyov 					hw_ep, qh, urb, offset, len))
843550a7375SFelipe Balbi 			load_count = 0;
844550a7375SFelipe Balbi 
845550a7375SFelipe Balbi 		if (load_count) {
846550a7375SFelipe Balbi 			/* PIO to load FIFO */
847550a7375SFelipe Balbi 			qh->segsize = load_count;
8488e8a5516SVirupax Sadashivpetimath 			if (!buf) {
8498e8a5516SVirupax Sadashivpetimath 				sg_miter_start(&qh->sg_miter, urb->sg, 1,
8508e8a5516SVirupax Sadashivpetimath 						SG_MITER_ATOMIC
8518e8a5516SVirupax Sadashivpetimath 						| SG_MITER_FROM_SG);
8528e8a5516SVirupax Sadashivpetimath 				if (!sg_miter_next(&qh->sg_miter)) {
8538e8a5516SVirupax Sadashivpetimath 					dev_err(musb->controller,
8548e8a5516SVirupax Sadashivpetimath 							"error: sg"
8558e8a5516SVirupax Sadashivpetimath 							"list empty\n");
8568e8a5516SVirupax Sadashivpetimath 					sg_miter_stop(&qh->sg_miter);
8578e8a5516SVirupax Sadashivpetimath 					goto finish;
8588e8a5516SVirupax Sadashivpetimath 				}
8598e8a5516SVirupax Sadashivpetimath 				buf = qh->sg_miter.addr + urb->sg->offset +
8608e8a5516SVirupax Sadashivpetimath 					urb->actual_length;
8618e8a5516SVirupax Sadashivpetimath 				load_count = min_t(u32, load_count,
8628e8a5516SVirupax Sadashivpetimath 						qh->sg_miter.length);
8638e8a5516SVirupax Sadashivpetimath 				musb_write_fifo(hw_ep, load_count, buf);
8648e8a5516SVirupax Sadashivpetimath 				qh->sg_miter.consumed = load_count;
8658e8a5516SVirupax Sadashivpetimath 				sg_miter_stop(&qh->sg_miter);
8668e8a5516SVirupax Sadashivpetimath 			} else
867550a7375SFelipe Balbi 				musb_write_fifo(hw_ep, load_count, buf);
868550a7375SFelipe Balbi 		}
8698e8a5516SVirupax Sadashivpetimath finish:
870550a7375SFelipe Balbi 		/* re-enable interrupt */
871550a7375SFelipe Balbi 		musb_writew(mbase, MUSB_INTRTXE, int_txe);
872550a7375SFelipe Balbi 
873550a7375SFelipe Balbi 	/* IN/receive */
874550a7375SFelipe Balbi 	} else {
875550a7375SFelipe Balbi 		u16	csr;
876550a7375SFelipe Balbi 
877550a7375SFelipe Balbi 		if (hw_ep->rx_reinit) {
878550a7375SFelipe Balbi 			musb_rx_reinit(musb, qh, hw_ep);
879550a7375SFelipe Balbi 
880550a7375SFelipe Balbi 			/* init new state: toggle and NYET, maybe DMA later */
881550a7375SFelipe Balbi 			if (usb_gettoggle(urb->dev, qh->epnum, 0))
882550a7375SFelipe Balbi 				csr = MUSB_RXCSR_H_WR_DATATOGGLE
883550a7375SFelipe Balbi 					| MUSB_RXCSR_H_DATATOGGLE;
884550a7375SFelipe Balbi 			else
885550a7375SFelipe Balbi 				csr = 0;
886550a7375SFelipe Balbi 			if (qh->type == USB_ENDPOINT_XFER_INT)
887550a7375SFelipe Balbi 				csr |= MUSB_RXCSR_DISNYET;
888550a7375SFelipe Balbi 
889550a7375SFelipe Balbi 		} else {
890550a7375SFelipe Balbi 			csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
891550a7375SFelipe Balbi 
892550a7375SFelipe Balbi 			if (csr & (MUSB_RXCSR_RXPKTRDY
893550a7375SFelipe Balbi 					| MUSB_RXCSR_DMAENAB
894550a7375SFelipe Balbi 					| MUSB_RXCSR_H_REQPKT))
895550a7375SFelipe Balbi 				ERR("broken !rx_reinit, ep%d csr %04x\n",
896550a7375SFelipe Balbi 						hw_ep->epnum, csr);
897550a7375SFelipe Balbi 
898550a7375SFelipe Balbi 			/* scrub any stale state, leaving toggle alone */
899550a7375SFelipe Balbi 			csr &= MUSB_RXCSR_DISNYET;
900550a7375SFelipe Balbi 		}
901550a7375SFelipe Balbi 
902550a7375SFelipe Balbi 		/* kick things off */
903550a7375SFelipe Balbi 
904550a7375SFelipe Balbi 		if ((is_cppi_enabled() || tusb_dma_omap()) && dma_channel) {
905c51e36dcSSergei Shtylyov 			/* Candidate for DMA */
906550a7375SFelipe Balbi 			dma_channel->actual_len = 0L;
907550a7375SFelipe Balbi 			qh->segsize = len;
908550a7375SFelipe Balbi 
909550a7375SFelipe Balbi 			/* AUTOREQ is in a DMA register */
910550a7375SFelipe Balbi 			musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
911c51e36dcSSergei Shtylyov 			csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
912550a7375SFelipe Balbi 
913c51e36dcSSergei Shtylyov 			/*
914c51e36dcSSergei Shtylyov 			 * Unless caller treats short RX transfers as
915550a7375SFelipe Balbi 			 * errors, we dare not queue multiple transfers.
916550a7375SFelipe Balbi 			 */
917c51e36dcSSergei Shtylyov 			dma_ok = dma_controller->channel_program(dma_channel,
918c51e36dcSSergei Shtylyov 					packet_sz, !(urb->transfer_flags &
919c51e36dcSSergei Shtylyov 						     URB_SHORT_NOT_OK),
9206b6e9710SSergei Shtylyov 					urb->transfer_dma + offset,
921550a7375SFelipe Balbi 					qh->segsize);
922550a7375SFelipe Balbi 			if (!dma_ok) {
923c51e36dcSSergei Shtylyov 				dma_controller->channel_release(dma_channel);
924c51e36dcSSergei Shtylyov 				hw_ep->rx_channel = dma_channel = NULL;
925550a7375SFelipe Balbi 			} else
926550a7375SFelipe Balbi 				csr |= MUSB_RXCSR_DMAENAB;
927550a7375SFelipe Balbi 		}
928550a7375SFelipe Balbi 
929550a7375SFelipe Balbi 		csr |= MUSB_RXCSR_H_REQPKT;
9305c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "RXCSR%d := %04x\n", epnum, csr);
931550a7375SFelipe Balbi 		musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
932550a7375SFelipe Balbi 		csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
933550a7375SFelipe Balbi 	}
934550a7375SFelipe Balbi }
935550a7375SFelipe Balbi 
936f283862fSAjay Kumar Gupta /* Schedule next QH from musb->in_bulk/out_bulk and move the current qh to
937f283862fSAjay Kumar Gupta  * the end; avoids starvation for other endpoints.
938f283862fSAjay Kumar Gupta  */
939f283862fSAjay Kumar Gupta static void musb_bulk_nak_timeout(struct musb *musb, struct musb_hw_ep *ep,
940f283862fSAjay Kumar Gupta 	int is_in)
941f283862fSAjay Kumar Gupta {
942f283862fSAjay Kumar Gupta 	struct dma_channel	*dma;
943f283862fSAjay Kumar Gupta 	struct urb		*urb;
944f283862fSAjay Kumar Gupta 	void __iomem		*mbase = musb->mregs;
945f283862fSAjay Kumar Gupta 	void __iomem		*epio = ep->regs;
946f283862fSAjay Kumar Gupta 	struct musb_qh		*cur_qh, *next_qh;
947f283862fSAjay Kumar Gupta 	u16			rx_csr, tx_csr;
948f283862fSAjay Kumar Gupta 
949f283862fSAjay Kumar Gupta 	musb_ep_select(mbase, ep->epnum);
950f283862fSAjay Kumar Gupta 	if (is_in) {
951f283862fSAjay Kumar Gupta 		dma = is_dma_capable() ? ep->rx_channel : NULL;
952f283862fSAjay Kumar Gupta 
953f283862fSAjay Kumar Gupta 		/* clear nak timeout bit */
954f283862fSAjay Kumar Gupta 		rx_csr = musb_readw(epio, MUSB_RXCSR);
955f283862fSAjay Kumar Gupta 		rx_csr |= MUSB_RXCSR_H_WZC_BITS;
956f283862fSAjay Kumar Gupta 		rx_csr &= ~MUSB_RXCSR_DATAERROR;
957f283862fSAjay Kumar Gupta 		musb_writew(epio, MUSB_RXCSR, rx_csr);
958f283862fSAjay Kumar Gupta 
959f283862fSAjay Kumar Gupta 		cur_qh = first_qh(&musb->in_bulk);
960f283862fSAjay Kumar Gupta 	} else {
961f283862fSAjay Kumar Gupta 		dma = is_dma_capable() ? ep->tx_channel : NULL;
962f283862fSAjay Kumar Gupta 
963f283862fSAjay Kumar Gupta 		/* clear nak timeout bit */
964f283862fSAjay Kumar Gupta 		tx_csr = musb_readw(epio, MUSB_TXCSR);
965f283862fSAjay Kumar Gupta 		tx_csr |= MUSB_TXCSR_H_WZC_BITS;
966f283862fSAjay Kumar Gupta 		tx_csr &= ~MUSB_TXCSR_H_NAKTIMEOUT;
967f283862fSAjay Kumar Gupta 		musb_writew(epio, MUSB_TXCSR, tx_csr);
968f283862fSAjay Kumar Gupta 
969f283862fSAjay Kumar Gupta 		cur_qh = first_qh(&musb->out_bulk);
970f283862fSAjay Kumar Gupta 	}
971f283862fSAjay Kumar Gupta 	if (cur_qh) {
972f283862fSAjay Kumar Gupta 		urb = next_urb(cur_qh);
973f283862fSAjay Kumar Gupta 		if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
974f283862fSAjay Kumar Gupta 			dma->status = MUSB_DMA_STATUS_CORE_ABORT;
975f283862fSAjay Kumar Gupta 			musb->dma_controller->channel_abort(dma);
976f283862fSAjay Kumar Gupta 			urb->actual_length += dma->actual_len;
977f283862fSAjay Kumar Gupta 			dma->actual_len = 0L;
978f283862fSAjay Kumar Gupta 		}
979f283862fSAjay Kumar Gupta 		musb_save_toggle(cur_qh, is_in, urb);
980f283862fSAjay Kumar Gupta 
981f283862fSAjay Kumar Gupta 		if (is_in) {
982f283862fSAjay Kumar Gupta 			/* move cur_qh to end of queue */
983f283862fSAjay Kumar Gupta 			list_move_tail(&cur_qh->ring, &musb->in_bulk);
984f283862fSAjay Kumar Gupta 
985f283862fSAjay Kumar Gupta 			/* get the next qh from musb->in_bulk */
986f283862fSAjay Kumar Gupta 			next_qh = first_qh(&musb->in_bulk);
987f283862fSAjay Kumar Gupta 
988f283862fSAjay Kumar Gupta 			/* set rx_reinit and schedule the next qh */
989f283862fSAjay Kumar Gupta 			ep->rx_reinit = 1;
990f283862fSAjay Kumar Gupta 		} else {
991f283862fSAjay Kumar Gupta 			/* move cur_qh to end of queue */
992f283862fSAjay Kumar Gupta 			list_move_tail(&cur_qh->ring, &musb->out_bulk);
993f283862fSAjay Kumar Gupta 
994f283862fSAjay Kumar Gupta 			/* get the next qh from musb->out_bulk */
995f283862fSAjay Kumar Gupta 			next_qh = first_qh(&musb->out_bulk);
996f283862fSAjay Kumar Gupta 
997f283862fSAjay Kumar Gupta 			/* set tx_reinit and schedule the next qh */
998f283862fSAjay Kumar Gupta 			ep->tx_reinit = 1;
999f283862fSAjay Kumar Gupta 		}
1000f283862fSAjay Kumar Gupta 		musb_start_urb(musb, is_in, next_qh);
1001f283862fSAjay Kumar Gupta 	}
1002f283862fSAjay Kumar Gupta }
1003550a7375SFelipe Balbi 
1004550a7375SFelipe Balbi /*
1005550a7375SFelipe Balbi  * Service the default endpoint (ep0) as host.
1006550a7375SFelipe Balbi  * Return true until it's time to start the status stage.
1007550a7375SFelipe Balbi  */
1008550a7375SFelipe Balbi static bool musb_h_ep0_continue(struct musb *musb, u16 len, struct urb *urb)
1009550a7375SFelipe Balbi {
1010550a7375SFelipe Balbi 	bool			 more = false;
1011550a7375SFelipe Balbi 	u8			*fifo_dest = NULL;
1012550a7375SFelipe Balbi 	u16			fifo_count = 0;
1013550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep = musb->control_ep;
1014550a7375SFelipe Balbi 	struct musb_qh		*qh = hw_ep->in_qh;
1015550a7375SFelipe Balbi 	struct usb_ctrlrequest	*request;
1016550a7375SFelipe Balbi 
1017550a7375SFelipe Balbi 	switch (musb->ep0_stage) {
1018550a7375SFelipe Balbi 	case MUSB_EP0_IN:
1019550a7375SFelipe Balbi 		fifo_dest = urb->transfer_buffer + urb->actual_length;
10203ecdb9acSSergei Shtylyov 		fifo_count = min_t(size_t, len, urb->transfer_buffer_length -
10213ecdb9acSSergei Shtylyov 				   urb->actual_length);
1022550a7375SFelipe Balbi 		if (fifo_count < len)
1023550a7375SFelipe Balbi 			urb->status = -EOVERFLOW;
1024550a7375SFelipe Balbi 
1025550a7375SFelipe Balbi 		musb_read_fifo(hw_ep, fifo_count, fifo_dest);
1026550a7375SFelipe Balbi 
1027550a7375SFelipe Balbi 		urb->actual_length += fifo_count;
1028550a7375SFelipe Balbi 		if (len < qh->maxpacket) {
1029550a7375SFelipe Balbi 			/* always terminate on short read; it's
1030550a7375SFelipe Balbi 			 * rarely reported as an error.
1031550a7375SFelipe Balbi 			 */
1032550a7375SFelipe Balbi 		} else if (urb->actual_length <
1033550a7375SFelipe Balbi 				urb->transfer_buffer_length)
1034550a7375SFelipe Balbi 			more = true;
1035550a7375SFelipe Balbi 		break;
1036550a7375SFelipe Balbi 	case MUSB_EP0_START:
1037550a7375SFelipe Balbi 		request = (struct usb_ctrlrequest *) urb->setup_packet;
1038550a7375SFelipe Balbi 
1039550a7375SFelipe Balbi 		if (!request->wLength) {
10405c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "start no-DATA\n");
1041550a7375SFelipe Balbi 			break;
1042550a7375SFelipe Balbi 		} else if (request->bRequestType & USB_DIR_IN) {
10435c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "start IN-DATA\n");
1044550a7375SFelipe Balbi 			musb->ep0_stage = MUSB_EP0_IN;
1045550a7375SFelipe Balbi 			more = true;
1046550a7375SFelipe Balbi 			break;
1047550a7375SFelipe Balbi 		} else {
10485c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "start OUT-DATA\n");
1049550a7375SFelipe Balbi 			musb->ep0_stage = MUSB_EP0_OUT;
1050550a7375SFelipe Balbi 			more = true;
1051550a7375SFelipe Balbi 		}
1052550a7375SFelipe Balbi 		/* FALLTHROUGH */
1053550a7375SFelipe Balbi 	case MUSB_EP0_OUT:
10543ecdb9acSSergei Shtylyov 		fifo_count = min_t(size_t, qh->maxpacket,
10553ecdb9acSSergei Shtylyov 				   urb->transfer_buffer_length -
10563ecdb9acSSergei Shtylyov 				   urb->actual_length);
1057550a7375SFelipe Balbi 		if (fifo_count) {
1058550a7375SFelipe Balbi 			fifo_dest = (u8 *) (urb->transfer_buffer
1059550a7375SFelipe Balbi 					+ urb->actual_length);
10605c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "Sending %d byte%s to ep0 fifo %p\n",
1061bb1c9ef1SDavid Brownell 					fifo_count,
1062bb1c9ef1SDavid Brownell 					(fifo_count == 1) ? "" : "s",
1063bb1c9ef1SDavid Brownell 					fifo_dest);
1064550a7375SFelipe Balbi 			musb_write_fifo(hw_ep, fifo_count, fifo_dest);
1065550a7375SFelipe Balbi 
1066550a7375SFelipe Balbi 			urb->actual_length += fifo_count;
1067550a7375SFelipe Balbi 			more = true;
1068550a7375SFelipe Balbi 		}
1069550a7375SFelipe Balbi 		break;
1070550a7375SFelipe Balbi 	default:
1071550a7375SFelipe Balbi 		ERR("bogus ep0 stage %d\n", musb->ep0_stage);
1072550a7375SFelipe Balbi 		break;
1073550a7375SFelipe Balbi 	}
1074550a7375SFelipe Balbi 
1075550a7375SFelipe Balbi 	return more;
1076550a7375SFelipe Balbi }
1077550a7375SFelipe Balbi 
1078550a7375SFelipe Balbi /*
1079550a7375SFelipe Balbi  * Handle default endpoint interrupt as host. Only called in IRQ time
1080c767c1c6SDavid Brownell  * from musb_interrupt().
1081550a7375SFelipe Balbi  *
1082550a7375SFelipe Balbi  * called with controller irqlocked
1083550a7375SFelipe Balbi  */
1084550a7375SFelipe Balbi irqreturn_t musb_h_ep0_irq(struct musb *musb)
1085550a7375SFelipe Balbi {
1086550a7375SFelipe Balbi 	struct urb		*urb;
1087550a7375SFelipe Balbi 	u16			csr, len;
1088550a7375SFelipe Balbi 	int			status = 0;
1089550a7375SFelipe Balbi 	void __iomem		*mbase = musb->mregs;
1090550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep = musb->control_ep;
1091550a7375SFelipe Balbi 	void __iomem		*epio = hw_ep->regs;
1092550a7375SFelipe Balbi 	struct musb_qh		*qh = hw_ep->in_qh;
1093550a7375SFelipe Balbi 	bool			complete = false;
1094550a7375SFelipe Balbi 	irqreturn_t		retval = IRQ_NONE;
1095550a7375SFelipe Balbi 
1096550a7375SFelipe Balbi 	/* ep0 only has one queue, "in" */
1097550a7375SFelipe Balbi 	urb = next_urb(qh);
1098550a7375SFelipe Balbi 
1099550a7375SFelipe Balbi 	musb_ep_select(mbase, 0);
1100550a7375SFelipe Balbi 	csr = musb_readw(epio, MUSB_CSR0);
1101550a7375SFelipe Balbi 	len = (csr & MUSB_CSR0_RXPKTRDY)
1102550a7375SFelipe Balbi 			? musb_readb(epio, MUSB_COUNT0)
1103550a7375SFelipe Balbi 			: 0;
1104550a7375SFelipe Balbi 
11055c8a86e1SFelipe Balbi 	dev_dbg(musb->controller, "<== csr0 %04x, qh %p, count %d, urb %p, stage %d\n",
1106550a7375SFelipe Balbi 		csr, qh, len, urb, musb->ep0_stage);
1107550a7375SFelipe Balbi 
1108550a7375SFelipe Balbi 	/* if we just did status stage, we are done */
1109550a7375SFelipe Balbi 	if (MUSB_EP0_STATUS == musb->ep0_stage) {
1110550a7375SFelipe Balbi 		retval = IRQ_HANDLED;
1111550a7375SFelipe Balbi 		complete = true;
1112550a7375SFelipe Balbi 	}
1113550a7375SFelipe Balbi 
1114550a7375SFelipe Balbi 	/* prepare status */
1115550a7375SFelipe Balbi 	if (csr & MUSB_CSR0_H_RXSTALL) {
11165c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "STALLING ENDPOINT\n");
1117550a7375SFelipe Balbi 		status = -EPIPE;
1118550a7375SFelipe Balbi 
1119550a7375SFelipe Balbi 	} else if (csr & MUSB_CSR0_H_ERROR) {
11205c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "no response, csr0 %04x\n", csr);
1121550a7375SFelipe Balbi 		status = -EPROTO;
1122550a7375SFelipe Balbi 
1123550a7375SFelipe Balbi 	} else if (csr & MUSB_CSR0_H_NAKTIMEOUT) {
11245c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "control NAK timeout\n");
1125550a7375SFelipe Balbi 
1126550a7375SFelipe Balbi 		/* NOTE:  this code path would be a good place to PAUSE a
1127550a7375SFelipe Balbi 		 * control transfer, if another one is queued, so that
11281e0320f0SAjay Kumar Gupta 		 * ep0 is more likely to stay busy.  That's already done
11291e0320f0SAjay Kumar Gupta 		 * for bulk RX transfers.
1130550a7375SFelipe Balbi 		 *
1131550a7375SFelipe Balbi 		 * if (qh->ring.next != &musb->control), then
1132550a7375SFelipe Balbi 		 * we have a candidate... NAKing is *NOT* an error
1133550a7375SFelipe Balbi 		 */
1134550a7375SFelipe Balbi 		musb_writew(epio, MUSB_CSR0, 0);
1135550a7375SFelipe Balbi 		retval = IRQ_HANDLED;
1136550a7375SFelipe Balbi 	}
1137550a7375SFelipe Balbi 
1138550a7375SFelipe Balbi 	if (status) {
11395c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "aborting\n");
1140550a7375SFelipe Balbi 		retval = IRQ_HANDLED;
1141550a7375SFelipe Balbi 		if (urb)
1142550a7375SFelipe Balbi 			urb->status = status;
1143550a7375SFelipe Balbi 		complete = true;
1144550a7375SFelipe Balbi 
1145550a7375SFelipe Balbi 		/* use the proper sequence to abort the transfer */
1146550a7375SFelipe Balbi 		if (csr & MUSB_CSR0_H_REQPKT) {
1147550a7375SFelipe Balbi 			csr &= ~MUSB_CSR0_H_REQPKT;
1148550a7375SFelipe Balbi 			musb_writew(epio, MUSB_CSR0, csr);
1149550a7375SFelipe Balbi 			csr &= ~MUSB_CSR0_H_NAKTIMEOUT;
1150550a7375SFelipe Balbi 			musb_writew(epio, MUSB_CSR0, csr);
1151550a7375SFelipe Balbi 		} else {
115278322c1aSDavid Brownell 			musb_h_ep0_flush_fifo(hw_ep);
1153550a7375SFelipe Balbi 		}
1154550a7375SFelipe Balbi 
1155550a7375SFelipe Balbi 		musb_writeb(epio, MUSB_NAKLIMIT0, 0);
1156550a7375SFelipe Balbi 
1157550a7375SFelipe Balbi 		/* clear it */
1158550a7375SFelipe Balbi 		musb_writew(epio, MUSB_CSR0, 0);
1159550a7375SFelipe Balbi 	}
1160550a7375SFelipe Balbi 
1161550a7375SFelipe Balbi 	if (unlikely(!urb)) {
1162550a7375SFelipe Balbi 		/* stop endpoint since we have no place for its data, this
1163550a7375SFelipe Balbi 		 * SHOULD NEVER HAPPEN! */
1164550a7375SFelipe Balbi 		ERR("no URB for end 0\n");
1165550a7375SFelipe Balbi 
116678322c1aSDavid Brownell 		musb_h_ep0_flush_fifo(hw_ep);
1167550a7375SFelipe Balbi 		goto done;
1168550a7375SFelipe Balbi 	}
1169550a7375SFelipe Balbi 
1170550a7375SFelipe Balbi 	if (!complete) {
1171550a7375SFelipe Balbi 		/* call common logic and prepare response */
1172550a7375SFelipe Balbi 		if (musb_h_ep0_continue(musb, len, urb)) {
1173550a7375SFelipe Balbi 			/* more packets required */
1174550a7375SFelipe Balbi 			csr = (MUSB_EP0_IN == musb->ep0_stage)
1175550a7375SFelipe Balbi 				?  MUSB_CSR0_H_REQPKT : MUSB_CSR0_TXPKTRDY;
1176550a7375SFelipe Balbi 		} else {
1177550a7375SFelipe Balbi 			/* data transfer complete; perform status phase */
1178550a7375SFelipe Balbi 			if (usb_pipeout(urb->pipe)
1179550a7375SFelipe Balbi 					|| !urb->transfer_buffer_length)
1180550a7375SFelipe Balbi 				csr = MUSB_CSR0_H_STATUSPKT
1181550a7375SFelipe Balbi 					| MUSB_CSR0_H_REQPKT;
1182550a7375SFelipe Balbi 			else
1183550a7375SFelipe Balbi 				csr = MUSB_CSR0_H_STATUSPKT
1184550a7375SFelipe Balbi 					| MUSB_CSR0_TXPKTRDY;
1185550a7375SFelipe Balbi 
1186550a7375SFelipe Balbi 			/* flag status stage */
1187550a7375SFelipe Balbi 			musb->ep0_stage = MUSB_EP0_STATUS;
1188550a7375SFelipe Balbi 
11895c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "ep0 STATUS, csr %04x\n", csr);
1190550a7375SFelipe Balbi 
1191550a7375SFelipe Balbi 		}
1192550a7375SFelipe Balbi 		musb_writew(epio, MUSB_CSR0, csr);
1193550a7375SFelipe Balbi 		retval = IRQ_HANDLED;
1194550a7375SFelipe Balbi 	} else
1195550a7375SFelipe Balbi 		musb->ep0_stage = MUSB_EP0_IDLE;
1196550a7375SFelipe Balbi 
1197550a7375SFelipe Balbi 	/* call completion handler if done */
1198550a7375SFelipe Balbi 	if (complete)
1199550a7375SFelipe Balbi 		musb_advance_schedule(musb, urb, hw_ep, 1);
1200550a7375SFelipe Balbi done:
1201550a7375SFelipe Balbi 	return retval;
1202550a7375SFelipe Balbi }
1203550a7375SFelipe Balbi 
1204550a7375SFelipe Balbi 
1205550a7375SFelipe Balbi #ifdef CONFIG_USB_INVENTRA_DMA
1206550a7375SFelipe Balbi 
1207550a7375SFelipe Balbi /* Host side TX (OUT) using Mentor DMA works as follows:
1208550a7375SFelipe Balbi 	submit_urb ->
1209550a7375SFelipe Balbi 		- if queue was empty, Program Endpoint
1210550a7375SFelipe Balbi 		- ... which starts DMA to fifo in mode 1 or 0
1211550a7375SFelipe Balbi 
1212550a7375SFelipe Balbi 	DMA Isr (transfer complete) -> TxAvail()
1213550a7375SFelipe Balbi 		- Stop DMA (~DmaEnab)	(<--- Alert ... currently happens
1214550a7375SFelipe Balbi 					only in musb_cleanup_urb)
1215550a7375SFelipe Balbi 		- TxPktRdy has to be set in mode 0 or for
1216550a7375SFelipe Balbi 			short packets in mode 1.
1217550a7375SFelipe Balbi */
1218550a7375SFelipe Balbi 
1219550a7375SFelipe Balbi #endif
1220550a7375SFelipe Balbi 
1221550a7375SFelipe Balbi /* Service a Tx-Available or dma completion irq for the endpoint */
1222550a7375SFelipe Balbi void musb_host_tx(struct musb *musb, u8 epnum)
1223550a7375SFelipe Balbi {
1224550a7375SFelipe Balbi 	int			pipe;
1225550a7375SFelipe Balbi 	bool			done = false;
1226550a7375SFelipe Balbi 	u16			tx_csr;
12276b6e9710SSergei Shtylyov 	size_t			length = 0;
12286b6e9710SSergei Shtylyov 	size_t			offset = 0;
1229550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep = musb->endpoints + epnum;
1230550a7375SFelipe Balbi 	void __iomem		*epio = hw_ep->regs;
12313e5c6dc7SSergei Shtylyov 	struct musb_qh		*qh = hw_ep->out_qh;
12323e5c6dc7SSergei Shtylyov 	struct urb		*urb = next_urb(qh);
1233550a7375SFelipe Balbi 	u32			status = 0;
1234550a7375SFelipe Balbi 	void __iomem		*mbase = musb->mregs;
1235550a7375SFelipe Balbi 	struct dma_channel	*dma;
1236f8afbf7fST. S., Anil Kumar 	bool			transfer_pending = false;
1237550a7375SFelipe Balbi 
1238550a7375SFelipe Balbi 	musb_ep_select(mbase, epnum);
1239550a7375SFelipe Balbi 	tx_csr = musb_readw(epio, MUSB_TXCSR);
1240550a7375SFelipe Balbi 
1241550a7375SFelipe Balbi 	/* with CPPI, DMA sometimes triggers "extra" irqs */
1242550a7375SFelipe Balbi 	if (!urb) {
12435c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "extra TX%d ready, csr %04x\n", epnum, tx_csr);
12446b6e9710SSergei Shtylyov 		return;
1245550a7375SFelipe Balbi 	}
1246550a7375SFelipe Balbi 
1247550a7375SFelipe Balbi 	pipe = urb->pipe;
1248550a7375SFelipe Balbi 	dma = is_dma_capable() ? hw_ep->tx_channel : NULL;
12495c8a86e1SFelipe Balbi 	dev_dbg(musb->controller, "OUT/TX%d end, csr %04x%s\n", epnum, tx_csr,
1250550a7375SFelipe Balbi 			dma ? ", dma" : "");
1251550a7375SFelipe Balbi 
1252550a7375SFelipe Balbi 	/* check for errors */
1253550a7375SFelipe Balbi 	if (tx_csr & MUSB_TXCSR_H_RXSTALL) {
1254550a7375SFelipe Balbi 		/* dma was disabled, fifo flushed */
12555c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "TX end %d stall\n", epnum);
1256550a7375SFelipe Balbi 
1257550a7375SFelipe Balbi 		/* stall; record URB status */
1258550a7375SFelipe Balbi 		status = -EPIPE;
1259550a7375SFelipe Balbi 
1260550a7375SFelipe Balbi 	} else if (tx_csr & MUSB_TXCSR_H_ERROR) {
1261550a7375SFelipe Balbi 		/* (NON-ISO) dma was disabled, fifo flushed */
12625c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "TX 3strikes on ep=%d\n", epnum);
1263550a7375SFelipe Balbi 
1264550a7375SFelipe Balbi 		status = -ETIMEDOUT;
1265550a7375SFelipe Balbi 
1266550a7375SFelipe Balbi 	} else if (tx_csr & MUSB_TXCSR_H_NAKTIMEOUT) {
1267f283862fSAjay Kumar Gupta 		if (USB_ENDPOINT_XFER_BULK == qh->type && qh->mux == 1
1268f283862fSAjay Kumar Gupta 				&& !list_is_singular(&musb->out_bulk)) {
1269f283862fSAjay Kumar Gupta 			dev_dbg(musb->controller,
1270f283862fSAjay Kumar Gupta 				"NAK timeout on TX%d ep\n", epnum);
1271f283862fSAjay Kumar Gupta 			musb_bulk_nak_timeout(musb, hw_ep, 0);
1272f283862fSAjay Kumar Gupta 		} else {
1273f283862fSAjay Kumar Gupta 			dev_dbg(musb->controller,
1274f283862fSAjay Kumar Gupta 				"TX end=%d device not responding\n", epnum);
1275550a7375SFelipe Balbi 			/* NOTE:  this code path would be a good place to PAUSE a
1276550a7375SFelipe Balbi 			 * transfer, if there's some other (nonperiodic) tx urb
1277550a7375SFelipe Balbi 			 * that could use this fifo.  (dma complicates it...)
12781e0320f0SAjay Kumar Gupta 			 * That's already done for bulk RX transfers.
1279550a7375SFelipe Balbi 			 *
1280550a7375SFelipe Balbi 			 * if (bulk && qh->ring.next != &musb->out_bulk), then
1281550a7375SFelipe Balbi 			 * we have a candidate... NAKing is *NOT* an error
1282550a7375SFelipe Balbi 			 */
1283550a7375SFelipe Balbi 			musb_ep_select(mbase, epnum);
1284550a7375SFelipe Balbi 			musb_writew(epio, MUSB_TXCSR,
1285550a7375SFelipe Balbi 					MUSB_TXCSR_H_WZC_BITS
1286550a7375SFelipe Balbi 					| MUSB_TXCSR_TXPKTRDY);
1287f283862fSAjay Kumar Gupta 		}
12886b6e9710SSergei Shtylyov 			return;
1289550a7375SFelipe Balbi 	}
1290550a7375SFelipe Balbi 
12918e8a5516SVirupax Sadashivpetimath done:
1292550a7375SFelipe Balbi 	if (status) {
1293550a7375SFelipe Balbi 		if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1294550a7375SFelipe Balbi 			dma->status = MUSB_DMA_STATUS_CORE_ABORT;
1295550a7375SFelipe Balbi 			(void) musb->dma_controller->channel_abort(dma);
1296550a7375SFelipe Balbi 		}
1297550a7375SFelipe Balbi 
1298550a7375SFelipe Balbi 		/* do the proper sequence to abort the transfer in the
1299550a7375SFelipe Balbi 		 * usb core; the dma engine should already be stopped.
1300550a7375SFelipe Balbi 		 */
1301550a7375SFelipe Balbi 		musb_h_tx_flush_fifo(hw_ep);
1302550a7375SFelipe Balbi 		tx_csr &= ~(MUSB_TXCSR_AUTOSET
1303550a7375SFelipe Balbi 				| MUSB_TXCSR_DMAENAB
1304550a7375SFelipe Balbi 				| MUSB_TXCSR_H_ERROR
1305550a7375SFelipe Balbi 				| MUSB_TXCSR_H_RXSTALL
1306550a7375SFelipe Balbi 				| MUSB_TXCSR_H_NAKTIMEOUT
1307550a7375SFelipe Balbi 				);
1308550a7375SFelipe Balbi 
1309550a7375SFelipe Balbi 		musb_ep_select(mbase, epnum);
1310550a7375SFelipe Balbi 		musb_writew(epio, MUSB_TXCSR, tx_csr);
1311550a7375SFelipe Balbi 		/* REVISIT may need to clear FLUSHFIFO ... */
1312550a7375SFelipe Balbi 		musb_writew(epio, MUSB_TXCSR, tx_csr);
1313550a7375SFelipe Balbi 		musb_writeb(epio, MUSB_TXINTERVAL, 0);
1314550a7375SFelipe Balbi 
1315550a7375SFelipe Balbi 		done = true;
1316550a7375SFelipe Balbi 	}
1317550a7375SFelipe Balbi 
1318550a7375SFelipe Balbi 	/* second cppi case */
1319550a7375SFelipe Balbi 	if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
13205c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "extra TX%d ready, csr %04x\n", epnum, tx_csr);
13216b6e9710SSergei Shtylyov 		return;
1322550a7375SFelipe Balbi 	}
1323550a7375SFelipe Balbi 
1324c7bbc056SSergei Shtylyov 	if (is_dma_capable() && dma && !status) {
1325c7bbc056SSergei Shtylyov 		/*
1326c7bbc056SSergei Shtylyov 		 * DMA has completed.  But if we're using DMA mode 1 (multi
1327c7bbc056SSergei Shtylyov 		 * packet DMA), we need a terminal TXPKTRDY interrupt before
1328c7bbc056SSergei Shtylyov 		 * we can consider this transfer completed, lest we trash
1329c7bbc056SSergei Shtylyov 		 * its last packet when writing the next URB's data.  So we
1330c7bbc056SSergei Shtylyov 		 * switch back to mode 0 to get that interrupt; we'll come
1331c7bbc056SSergei Shtylyov 		 * back here once it happens.
1332c7bbc056SSergei Shtylyov 		 */
1333c7bbc056SSergei Shtylyov 		if (tx_csr & MUSB_TXCSR_DMAMODE) {
1334c7bbc056SSergei Shtylyov 			/*
1335c7bbc056SSergei Shtylyov 			 * We shouldn't clear DMAMODE with DMAENAB set; so
1336c7bbc056SSergei Shtylyov 			 * clear them in a safe order.  That should be OK
1337c7bbc056SSergei Shtylyov 			 * once TXPKTRDY has been set (and I've never seen
1338c7bbc056SSergei Shtylyov 			 * it being 0 at this moment -- DMA interrupt latency
1339c7bbc056SSergei Shtylyov 			 * is significant) but if it hasn't been then we have
1340c7bbc056SSergei Shtylyov 			 * no choice but to stop being polite and ignore the
1341c7bbc056SSergei Shtylyov 			 * programmer's guide... :-)
1342c7bbc056SSergei Shtylyov 			 *
1343c7bbc056SSergei Shtylyov 			 * Note that we must write TXCSR with TXPKTRDY cleared
1344c7bbc056SSergei Shtylyov 			 * in order not to re-trigger the packet send (this bit
1345c7bbc056SSergei Shtylyov 			 * can't be cleared by CPU), and there's another caveat:
1346c7bbc056SSergei Shtylyov 			 * TXPKTRDY may be set shortly and then cleared in the
1347c7bbc056SSergei Shtylyov 			 * double-buffered FIFO mode, so we do an extra TXCSR
1348c7bbc056SSergei Shtylyov 			 * read for debouncing...
1349c7bbc056SSergei Shtylyov 			 */
1350c7bbc056SSergei Shtylyov 			tx_csr &= musb_readw(epio, MUSB_TXCSR);
1351c7bbc056SSergei Shtylyov 			if (tx_csr & MUSB_TXCSR_TXPKTRDY) {
1352c7bbc056SSergei Shtylyov 				tx_csr &= ~(MUSB_TXCSR_DMAENAB |
1353c7bbc056SSergei Shtylyov 					    MUSB_TXCSR_TXPKTRDY);
1354c7bbc056SSergei Shtylyov 				musb_writew(epio, MUSB_TXCSR,
1355c7bbc056SSergei Shtylyov 					    tx_csr | MUSB_TXCSR_H_WZC_BITS);
1356c7bbc056SSergei Shtylyov 			}
1357c7bbc056SSergei Shtylyov 			tx_csr &= ~(MUSB_TXCSR_DMAMODE |
1358c7bbc056SSergei Shtylyov 				    MUSB_TXCSR_TXPKTRDY);
1359c7bbc056SSergei Shtylyov 			musb_writew(epio, MUSB_TXCSR,
1360c7bbc056SSergei Shtylyov 				    tx_csr | MUSB_TXCSR_H_WZC_BITS);
1361c7bbc056SSergei Shtylyov 
1362c7bbc056SSergei Shtylyov 			/*
1363c7bbc056SSergei Shtylyov 			 * There is no guarantee that we'll get an interrupt
1364c7bbc056SSergei Shtylyov 			 * after clearing DMAMODE as we might have done this
1365c7bbc056SSergei Shtylyov 			 * too late (after TXPKTRDY was cleared by controller).
1366c7bbc056SSergei Shtylyov 			 * Re-read TXCSR as we have spoiled its previous value.
1367c7bbc056SSergei Shtylyov 			 */
1368c7bbc056SSergei Shtylyov 			tx_csr = musb_readw(epio, MUSB_TXCSR);
1369c7bbc056SSergei Shtylyov 		}
1370c7bbc056SSergei Shtylyov 
1371c7bbc056SSergei Shtylyov 		/*
1372c7bbc056SSergei Shtylyov 		 * We may get here from a DMA completion or TXPKTRDY interrupt.
1373c7bbc056SSergei Shtylyov 		 * In any case, we must check the FIFO status here and bail out
1374c7bbc056SSergei Shtylyov 		 * only if the FIFO still has data -- that should prevent the
1375c7bbc056SSergei Shtylyov 		 * "missed" TXPKTRDY interrupts and deal with double-buffered
1376c7bbc056SSergei Shtylyov 		 * FIFO mode too...
1377c7bbc056SSergei Shtylyov 		 */
1378c7bbc056SSergei Shtylyov 		if (tx_csr & (MUSB_TXCSR_FIFONOTEMPTY | MUSB_TXCSR_TXPKTRDY)) {
13795c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "DMA complete but packet still in FIFO, "
1380c7bbc056SSergei Shtylyov 			    "CSR %04x\n", tx_csr);
1381c7bbc056SSergei Shtylyov 			return;
1382c7bbc056SSergei Shtylyov 		}
1383c7bbc056SSergei Shtylyov 	}
1384c7bbc056SSergei Shtylyov 
1385550a7375SFelipe Balbi 	if (!status || dma || usb_pipeisoc(pipe)) {
1386550a7375SFelipe Balbi 		if (dma)
13876b6e9710SSergei Shtylyov 			length = dma->actual_len;
1388550a7375SFelipe Balbi 		else
13896b6e9710SSergei Shtylyov 			length = qh->segsize;
13906b6e9710SSergei Shtylyov 		qh->offset += length;
1391550a7375SFelipe Balbi 
1392550a7375SFelipe Balbi 		if (usb_pipeisoc(pipe)) {
1393550a7375SFelipe Balbi 			struct usb_iso_packet_descriptor	*d;
1394550a7375SFelipe Balbi 
1395550a7375SFelipe Balbi 			d = urb->iso_frame_desc + qh->iso_idx;
13966b6e9710SSergei Shtylyov 			d->actual_length = length;
13976b6e9710SSergei Shtylyov 			d->status = status;
1398550a7375SFelipe Balbi 			if (++qh->iso_idx >= urb->number_of_packets) {
1399550a7375SFelipe Balbi 				done = true;
1400550a7375SFelipe Balbi 			} else {
1401550a7375SFelipe Balbi 				d++;
14026b6e9710SSergei Shtylyov 				offset = d->offset;
14036b6e9710SSergei Shtylyov 				length = d->length;
1404550a7375SFelipe Balbi 			}
1405f8afbf7fST. S., Anil Kumar 		} else if (dma && urb->transfer_buffer_length == qh->offset) {
1406550a7375SFelipe Balbi 			done = true;
1407550a7375SFelipe Balbi 		} else {
1408550a7375SFelipe Balbi 			/* see if we need to send more data, or ZLP */
1409550a7375SFelipe Balbi 			if (qh->segsize < qh->maxpacket)
1410550a7375SFelipe Balbi 				done = true;
1411550a7375SFelipe Balbi 			else if (qh->offset == urb->transfer_buffer_length
1412550a7375SFelipe Balbi 					&& !(urb->transfer_flags
1413550a7375SFelipe Balbi 						& URB_ZERO_PACKET))
1414550a7375SFelipe Balbi 				done = true;
1415550a7375SFelipe Balbi 			if (!done) {
14166b6e9710SSergei Shtylyov 				offset = qh->offset;
14176b6e9710SSergei Shtylyov 				length = urb->transfer_buffer_length - offset;
1418f8afbf7fST. S., Anil Kumar 				transfer_pending = true;
1419550a7375SFelipe Balbi 			}
1420550a7375SFelipe Balbi 		}
1421550a7375SFelipe Balbi 	}
1422550a7375SFelipe Balbi 
1423550a7375SFelipe Balbi 	/* urb->status != -EINPROGRESS means request has been faulted,
1424550a7375SFelipe Balbi 	 * so we must abort this transfer after cleanup
1425550a7375SFelipe Balbi 	 */
1426550a7375SFelipe Balbi 	if (urb->status != -EINPROGRESS) {
1427550a7375SFelipe Balbi 		done = true;
1428550a7375SFelipe Balbi 		if (status == 0)
1429550a7375SFelipe Balbi 			status = urb->status;
1430550a7375SFelipe Balbi 	}
1431550a7375SFelipe Balbi 
1432550a7375SFelipe Balbi 	if (done) {
1433550a7375SFelipe Balbi 		/* set status */
1434550a7375SFelipe Balbi 		urb->status = status;
1435550a7375SFelipe Balbi 		urb->actual_length = qh->offset;
1436550a7375SFelipe Balbi 		musb_advance_schedule(musb, urb, hw_ep, USB_DIR_OUT);
14376b6e9710SSergei Shtylyov 		return;
1438f8afbf7fST. S., Anil Kumar 	} else if ((usb_pipeisoc(pipe) || transfer_pending) && dma) {
14396b6e9710SSergei Shtylyov 		if (musb_tx_dma_program(musb->dma_controller, hw_ep, qh, urb,
1440dfeffa53SAjay Kumar Gupta 				offset, length)) {
1441dfeffa53SAjay Kumar Gupta 			if (is_cppi_enabled() || tusb_dma_omap())
1442dfeffa53SAjay Kumar Gupta 				musb_h_tx_dma_start(hw_ep);
14436b6e9710SSergei Shtylyov 			return;
1444dfeffa53SAjay Kumar Gupta 		}
14456b6e9710SSergei Shtylyov 	} else	if (tx_csr & MUSB_TXCSR_DMAENAB) {
14465c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "not complete, but DMA enabled?\n");
14476b6e9710SSergei Shtylyov 		return;
14486b6e9710SSergei Shtylyov 	}
1449550a7375SFelipe Balbi 
14506b6e9710SSergei Shtylyov 	/*
14516b6e9710SSergei Shtylyov 	 * PIO: start next packet in this URB.
14526b6e9710SSergei Shtylyov 	 *
14536b6e9710SSergei Shtylyov 	 * REVISIT: some docs say that when hw_ep->tx_double_buffered,
14546b6e9710SSergei Shtylyov 	 * (and presumably, FIFO is not half-full) we should write *two*
14556b6e9710SSergei Shtylyov 	 * packets before updating TXCSR; other docs disagree...
1456550a7375SFelipe Balbi 	 */
14576b6e9710SSergei Shtylyov 	if (length > qh->maxpacket)
14586b6e9710SSergei Shtylyov 		length = qh->maxpacket;
1459496dda70SMaulik Mankad 	/* Unmap the buffer so that CPU can use it */
14608b125df5SDaniel Mack 	usb_hcd_unmap_urb_for_dma(musb->hcd, urb);
14618e8a5516SVirupax Sadashivpetimath 
14628e8a5516SVirupax Sadashivpetimath 	/*
14638e8a5516SVirupax Sadashivpetimath 	 * We need to map sg if the transfer_buffer is
14648e8a5516SVirupax Sadashivpetimath 	 * NULL.
14658e8a5516SVirupax Sadashivpetimath 	 */
14668e8a5516SVirupax Sadashivpetimath 	if (!urb->transfer_buffer)
1467ed74df12SVirupax Sadashivpetimath 		qh->use_sg = true;
14688e8a5516SVirupax Sadashivpetimath 
1469ed74df12SVirupax Sadashivpetimath 	if (qh->use_sg) {
14708e8a5516SVirupax Sadashivpetimath 		/* sg_miter_start is already done in musb_ep_program */
14718e8a5516SVirupax Sadashivpetimath 		if (!sg_miter_next(&qh->sg_miter)) {
14728e8a5516SVirupax Sadashivpetimath 			dev_err(musb->controller, "error: sg list empty\n");
14738e8a5516SVirupax Sadashivpetimath 			sg_miter_stop(&qh->sg_miter);
14748e8a5516SVirupax Sadashivpetimath 			status = -EINVAL;
14758e8a5516SVirupax Sadashivpetimath 			goto done;
14768e8a5516SVirupax Sadashivpetimath 		}
14778e8a5516SVirupax Sadashivpetimath 		urb->transfer_buffer = qh->sg_miter.addr;
14788e8a5516SVirupax Sadashivpetimath 		length = min_t(u32, length, qh->sg_miter.length);
14798e8a5516SVirupax Sadashivpetimath 		musb_write_fifo(hw_ep, length, urb->transfer_buffer);
14808e8a5516SVirupax Sadashivpetimath 		qh->sg_miter.consumed = length;
14818e8a5516SVirupax Sadashivpetimath 		sg_miter_stop(&qh->sg_miter);
14828e8a5516SVirupax Sadashivpetimath 	} else {
14836b6e9710SSergei Shtylyov 		musb_write_fifo(hw_ep, length, urb->transfer_buffer + offset);
14848e8a5516SVirupax Sadashivpetimath 	}
14858e8a5516SVirupax Sadashivpetimath 
14866b6e9710SSergei Shtylyov 	qh->segsize = length;
1487550a7375SFelipe Balbi 
1488ed74df12SVirupax Sadashivpetimath 	if (qh->use_sg) {
14898e8a5516SVirupax Sadashivpetimath 		if (offset + length >= urb->transfer_buffer_length)
1490ed74df12SVirupax Sadashivpetimath 			qh->use_sg = false;
14918e8a5516SVirupax Sadashivpetimath 	}
14928e8a5516SVirupax Sadashivpetimath 
1493550a7375SFelipe Balbi 	musb_ep_select(mbase, epnum);
1494550a7375SFelipe Balbi 	musb_writew(epio, MUSB_TXCSR,
1495550a7375SFelipe Balbi 			MUSB_TXCSR_H_WZC_BITS | MUSB_TXCSR_TXPKTRDY);
1496550a7375SFelipe Balbi }
1497550a7375SFelipe Balbi 
1498550a7375SFelipe Balbi 
1499550a7375SFelipe Balbi #ifdef CONFIG_USB_INVENTRA_DMA
1500550a7375SFelipe Balbi 
1501550a7375SFelipe Balbi /* Host side RX (IN) using Mentor DMA works as follows:
1502550a7375SFelipe Balbi 	submit_urb ->
1503550a7375SFelipe Balbi 		- if queue was empty, ProgramEndpoint
1504550a7375SFelipe Balbi 		- first IN token is sent out (by setting ReqPkt)
1505550a7375SFelipe Balbi 	LinuxIsr -> RxReady()
1506550a7375SFelipe Balbi 	/\	=> first packet is received
1507550a7375SFelipe Balbi 	|	- Set in mode 0 (DmaEnab, ~ReqPkt)
1508550a7375SFelipe Balbi 	|		-> DMA Isr (transfer complete) -> RxReady()
1509550a7375SFelipe Balbi 	|		    - Ack receive (~RxPktRdy), turn off DMA (~DmaEnab)
1510550a7375SFelipe Balbi 	|		    - if urb not complete, send next IN token (ReqPkt)
1511550a7375SFelipe Balbi 	|			   |		else complete urb.
1512550a7375SFelipe Balbi 	|			   |
1513550a7375SFelipe Balbi 	---------------------------
1514550a7375SFelipe Balbi  *
1515550a7375SFelipe Balbi  * Nuances of mode 1:
1516550a7375SFelipe Balbi  *	For short packets, no ack (+RxPktRdy) is sent automatically
1517550a7375SFelipe Balbi  *	(even if AutoClear is ON)
1518550a7375SFelipe Balbi  *	For full packets, ack (~RxPktRdy) and next IN token (+ReqPkt) is sent
1519550a7375SFelipe Balbi  *	automatically => major problem, as collecting the next packet becomes
1520550a7375SFelipe Balbi  *	difficult. Hence mode 1 is not used.
1521550a7375SFelipe Balbi  *
1522550a7375SFelipe Balbi  * REVISIT
1523550a7375SFelipe Balbi  *	All we care about at this driver level is that
1524550a7375SFelipe Balbi  *       (a) all URBs terminate with REQPKT cleared and fifo(s) empty;
1525550a7375SFelipe Balbi  *       (b) termination conditions are: short RX, or buffer full;
1526550a7375SFelipe Balbi  *       (c) fault modes include
1527550a7375SFelipe Balbi  *           - iff URB_SHORT_NOT_OK, short RX status is -EREMOTEIO.
1528550a7375SFelipe Balbi  *             (and that endpoint's dma queue stops immediately)
1529550a7375SFelipe Balbi  *           - overflow (full, PLUS more bytes in the terminal packet)
1530550a7375SFelipe Balbi  *
1531550a7375SFelipe Balbi  *	So for example, usb-storage sets URB_SHORT_NOT_OK, and would
1532550a7375SFelipe Balbi  *	thus be a great candidate for using mode 1 ... for all but the
1533550a7375SFelipe Balbi  *	last packet of one URB's transfer.
1534550a7375SFelipe Balbi  */
1535550a7375SFelipe Balbi 
1536550a7375SFelipe Balbi #endif
1537550a7375SFelipe Balbi 
1538550a7375SFelipe Balbi /*
1539550a7375SFelipe Balbi  * Service an RX interrupt for the given IN endpoint; docs cover bulk, iso,
1540550a7375SFelipe Balbi  * and high-bandwidth IN transfer cases.
1541550a7375SFelipe Balbi  */
1542550a7375SFelipe Balbi void musb_host_rx(struct musb *musb, u8 epnum)
1543550a7375SFelipe Balbi {
1544550a7375SFelipe Balbi 	struct urb		*urb;
1545550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep = musb->endpoints + epnum;
1546550a7375SFelipe Balbi 	void __iomem		*epio = hw_ep->regs;
1547550a7375SFelipe Balbi 	struct musb_qh		*qh = hw_ep->in_qh;
1548550a7375SFelipe Balbi 	size_t			xfer_len;
1549550a7375SFelipe Balbi 	void __iomem		*mbase = musb->mregs;
1550550a7375SFelipe Balbi 	int			pipe;
1551550a7375SFelipe Balbi 	u16			rx_csr, val;
1552550a7375SFelipe Balbi 	bool			iso_err = false;
1553550a7375SFelipe Balbi 	bool			done = false;
1554550a7375SFelipe Balbi 	u32			status;
1555550a7375SFelipe Balbi 	struct dma_channel	*dma;
15568e8a5516SVirupax Sadashivpetimath 	unsigned int sg_flags = SG_MITER_ATOMIC | SG_MITER_TO_SG;
1557550a7375SFelipe Balbi 
1558550a7375SFelipe Balbi 	musb_ep_select(mbase, epnum);
1559550a7375SFelipe Balbi 
1560550a7375SFelipe Balbi 	urb = next_urb(qh);
1561550a7375SFelipe Balbi 	dma = is_dma_capable() ? hw_ep->rx_channel : NULL;
1562550a7375SFelipe Balbi 	status = 0;
1563550a7375SFelipe Balbi 	xfer_len = 0;
1564550a7375SFelipe Balbi 
1565550a7375SFelipe Balbi 	rx_csr = musb_readw(epio, MUSB_RXCSR);
1566550a7375SFelipe Balbi 	val = rx_csr;
1567550a7375SFelipe Balbi 
1568550a7375SFelipe Balbi 	if (unlikely(!urb)) {
1569550a7375SFelipe Balbi 		/* REVISIT -- THIS SHOULD NEVER HAPPEN ... but, at least
1570550a7375SFelipe Balbi 		 * usbtest #11 (unlinks) triggers it regularly, sometimes
1571550a7375SFelipe Balbi 		 * with fifo full.  (Only with DMA??)
1572550a7375SFelipe Balbi 		 */
15735c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "BOGUS RX%d ready, csr %04x, count %d\n", epnum, val,
1574550a7375SFelipe Balbi 			musb_readw(epio, MUSB_RXCOUNT));
1575550a7375SFelipe Balbi 		musb_h_flush_rxfifo(hw_ep, MUSB_RXCSR_CLRDATATOG);
1576550a7375SFelipe Balbi 		return;
1577550a7375SFelipe Balbi 	}
1578550a7375SFelipe Balbi 
1579550a7375SFelipe Balbi 	pipe = urb->pipe;
1580550a7375SFelipe Balbi 
15815c8a86e1SFelipe Balbi 	dev_dbg(musb->controller, "<== hw %d rxcsr %04x, urb actual %d (+dma %zu)\n",
1582550a7375SFelipe Balbi 		epnum, rx_csr, urb->actual_length,
1583550a7375SFelipe Balbi 		dma ? dma->actual_len : 0);
1584550a7375SFelipe Balbi 
1585550a7375SFelipe Balbi 	/* check for errors, concurrent stall & unlink is not really
1586550a7375SFelipe Balbi 	 * handled yet! */
1587550a7375SFelipe Balbi 	if (rx_csr & MUSB_RXCSR_H_RXSTALL) {
15885c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "RX end %d STALL\n", epnum);
1589550a7375SFelipe Balbi 
1590550a7375SFelipe Balbi 		/* stall; record URB status */
1591550a7375SFelipe Balbi 		status = -EPIPE;
1592550a7375SFelipe Balbi 
1593550a7375SFelipe Balbi 	} else if (rx_csr & MUSB_RXCSR_H_ERROR) {
15945c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "end %d RX proto error\n", epnum);
1595550a7375SFelipe Balbi 
1596550a7375SFelipe Balbi 		status = -EPROTO;
1597550a7375SFelipe Balbi 		musb_writeb(epio, MUSB_RXINTERVAL, 0);
1598550a7375SFelipe Balbi 
1599550a7375SFelipe Balbi 	} else if (rx_csr & MUSB_RXCSR_DATAERROR) {
1600550a7375SFelipe Balbi 
1601550a7375SFelipe Balbi 		if (USB_ENDPOINT_XFER_ISOC != qh->type) {
16025c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "RX end %d NAK timeout\n", epnum);
16031e0320f0SAjay Kumar Gupta 
16041e0320f0SAjay Kumar Gupta 			/* NOTE: NAKing is *NOT* an error, so we want to
16051e0320f0SAjay Kumar Gupta 			 * continue.  Except ... if there's a request for
16061e0320f0SAjay Kumar Gupta 			 * another QH, use that instead of starving it.
16071e0320f0SAjay Kumar Gupta 			 *
16081e0320f0SAjay Kumar Gupta 			 * Devices like Ethernet and serial adapters keep
16091e0320f0SAjay Kumar Gupta 			 * reads posted at all times, which will starve
16101e0320f0SAjay Kumar Gupta 			 * other devices without this logic.
16111e0320f0SAjay Kumar Gupta 			 */
16121e0320f0SAjay Kumar Gupta 			if (usb_pipebulk(urb->pipe)
16131e0320f0SAjay Kumar Gupta 					&& qh->mux == 1
16141e0320f0SAjay Kumar Gupta 					&& !list_is_singular(&musb->in_bulk)) {
1615f283862fSAjay Kumar Gupta 				musb_bulk_nak_timeout(musb, hw_ep, 1);
16161e0320f0SAjay Kumar Gupta 				return;
16171e0320f0SAjay Kumar Gupta 			}
1618550a7375SFelipe Balbi 			musb_ep_select(mbase, epnum);
16191e0320f0SAjay Kumar Gupta 			rx_csr |= MUSB_RXCSR_H_WZC_BITS;
16201e0320f0SAjay Kumar Gupta 			rx_csr &= ~MUSB_RXCSR_DATAERROR;
16211e0320f0SAjay Kumar Gupta 			musb_writew(epio, MUSB_RXCSR, rx_csr);
1622550a7375SFelipe Balbi 
1623550a7375SFelipe Balbi 			goto finish;
1624550a7375SFelipe Balbi 		} else {
16255c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "RX end %d ISO data error\n", epnum);
1626550a7375SFelipe Balbi 			/* packet error reported later */
1627550a7375SFelipe Balbi 			iso_err = true;
1628550a7375SFelipe Balbi 		}
1629a483d706SAjay Kumar Gupta 	} else if (rx_csr & MUSB_RXCSR_INCOMPRX) {
16305c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "end %d high bandwidth incomplete ISO packet RX\n",
1631a483d706SAjay Kumar Gupta 				epnum);
1632a483d706SAjay Kumar Gupta 		status = -EPROTO;
1633550a7375SFelipe Balbi 	}
1634550a7375SFelipe Balbi 
1635550a7375SFelipe Balbi 	/* faults abort the transfer */
1636550a7375SFelipe Balbi 	if (status) {
1637550a7375SFelipe Balbi 		/* clean up dma and collect transfer count */
1638550a7375SFelipe Balbi 		if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1639550a7375SFelipe Balbi 			dma->status = MUSB_DMA_STATUS_CORE_ABORT;
1640550a7375SFelipe Balbi 			(void) musb->dma_controller->channel_abort(dma);
1641550a7375SFelipe Balbi 			xfer_len = dma->actual_len;
1642550a7375SFelipe Balbi 		}
1643550a7375SFelipe Balbi 		musb_h_flush_rxfifo(hw_ep, MUSB_RXCSR_CLRDATATOG);
1644550a7375SFelipe Balbi 		musb_writeb(epio, MUSB_RXINTERVAL, 0);
1645550a7375SFelipe Balbi 		done = true;
1646550a7375SFelipe Balbi 		goto finish;
1647550a7375SFelipe Balbi 	}
1648550a7375SFelipe Balbi 
1649550a7375SFelipe Balbi 	if (unlikely(dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY)) {
1650550a7375SFelipe Balbi 		/* SHOULD NEVER HAPPEN ... but at least DaVinci has done it */
1651550a7375SFelipe Balbi 		ERR("RX%d dma busy, csr %04x\n", epnum, rx_csr);
1652550a7375SFelipe Balbi 		goto finish;
1653550a7375SFelipe Balbi 	}
1654550a7375SFelipe Balbi 
1655550a7375SFelipe Balbi 	/* thorough shutdown for now ... given more precise fault handling
1656550a7375SFelipe Balbi 	 * and better queueing support, we might keep a DMA pipeline going
1657550a7375SFelipe Balbi 	 * while processing this irq for earlier completions.
1658550a7375SFelipe Balbi 	 */
1659550a7375SFelipe Balbi 
1660550a7375SFelipe Balbi 	/* FIXME this is _way_ too much in-line logic for Mentor DMA */
1661550a7375SFelipe Balbi 
1662aee5500fSMian Yousaf Kaukab #if !defined(CONFIG_USB_INVENTRA_DMA) && !defined(CONFIG_USB_UX500_DMA)
1663550a7375SFelipe Balbi 	if (rx_csr & MUSB_RXCSR_H_REQPKT)  {
1664550a7375SFelipe Balbi 		/* REVISIT this happened for a while on some short reads...
1665550a7375SFelipe Balbi 		 * the cleanup still needs investigation... looks bad...
1666550a7375SFelipe Balbi 		 * and also duplicates dma cleanup code above ... plus,
1667550a7375SFelipe Balbi 		 * shouldn't this be the "half full" double buffer case?
1668550a7375SFelipe Balbi 		 */
1669550a7375SFelipe Balbi 		if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1670550a7375SFelipe Balbi 			dma->status = MUSB_DMA_STATUS_CORE_ABORT;
1671550a7375SFelipe Balbi 			(void) musb->dma_controller->channel_abort(dma);
1672550a7375SFelipe Balbi 			xfer_len = dma->actual_len;
1673550a7375SFelipe Balbi 			done = true;
1674550a7375SFelipe Balbi 		}
1675550a7375SFelipe Balbi 
16765c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "RXCSR%d %04x, reqpkt, len %zu%s\n", epnum, rx_csr,
1677550a7375SFelipe Balbi 				xfer_len, dma ? ", dma" : "");
1678550a7375SFelipe Balbi 		rx_csr &= ~MUSB_RXCSR_H_REQPKT;
1679550a7375SFelipe Balbi 
1680550a7375SFelipe Balbi 		musb_ep_select(mbase, epnum);
1681550a7375SFelipe Balbi 		musb_writew(epio, MUSB_RXCSR,
1682550a7375SFelipe Balbi 				MUSB_RXCSR_H_WZC_BITS | rx_csr);
1683550a7375SFelipe Balbi 	}
1684550a7375SFelipe Balbi #endif
1685550a7375SFelipe Balbi 	if (dma && (rx_csr & MUSB_RXCSR_DMAENAB)) {
1686550a7375SFelipe Balbi 		xfer_len = dma->actual_len;
1687550a7375SFelipe Balbi 
1688550a7375SFelipe Balbi 		val &= ~(MUSB_RXCSR_DMAENAB
1689550a7375SFelipe Balbi 			| MUSB_RXCSR_H_AUTOREQ
1690550a7375SFelipe Balbi 			| MUSB_RXCSR_AUTOCLEAR
1691550a7375SFelipe Balbi 			| MUSB_RXCSR_RXPKTRDY);
1692550a7375SFelipe Balbi 		musb_writew(hw_ep->regs, MUSB_RXCSR, val);
1693550a7375SFelipe Balbi 
1694*c57c41d2SGeorge Cherian #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA) || \
1695*c57c41d2SGeorge Cherian 	defined(CONFIG_USB_TI_CPPI41_DMA)
1696f82a689fSAjay Kumar Gupta 		if (usb_pipeisoc(pipe)) {
1697f82a689fSAjay Kumar Gupta 			struct usb_iso_packet_descriptor *d;
1698f82a689fSAjay Kumar Gupta 
1699f82a689fSAjay Kumar Gupta 			d = urb->iso_frame_desc + qh->iso_idx;
1700f82a689fSAjay Kumar Gupta 			d->actual_length = xfer_len;
1701f82a689fSAjay Kumar Gupta 
1702f82a689fSAjay Kumar Gupta 			/* even if there was an error, we did the dma
1703f82a689fSAjay Kumar Gupta 			 * for iso_frame_desc->length
1704f82a689fSAjay Kumar Gupta 			 */
170572887c86SMárton Németh 			if (d->status != -EILSEQ && d->status != -EOVERFLOW)
1706f82a689fSAjay Kumar Gupta 				d->status = 0;
1707f82a689fSAjay Kumar Gupta 
1708*c57c41d2SGeorge Cherian 			if (++qh->iso_idx >= urb->number_of_packets) {
1709f82a689fSAjay Kumar Gupta 				done = true;
1710*c57c41d2SGeorge Cherian 			} else {
1711*c57c41d2SGeorge Cherian #if defined(CONFIG_USB_TI_CPPI41_DMA)
1712*c57c41d2SGeorge Cherian 				struct dma_controller   *c;
1713*c57c41d2SGeorge Cherian 				dma_addr_t *buf;
1714*c57c41d2SGeorge Cherian 				u32 length, ret;
1715*c57c41d2SGeorge Cherian 
1716*c57c41d2SGeorge Cherian 				c = musb->dma_controller;
1717*c57c41d2SGeorge Cherian 				buf = (void *)
1718*c57c41d2SGeorge Cherian 					urb->iso_frame_desc[qh->iso_idx].offset
1719*c57c41d2SGeorge Cherian 					+ (u32)urb->transfer_dma;
1720*c57c41d2SGeorge Cherian 
1721*c57c41d2SGeorge Cherian 				length =
1722*c57c41d2SGeorge Cherian 					urb->iso_frame_desc[qh->iso_idx].length;
1723*c57c41d2SGeorge Cherian 
1724*c57c41d2SGeorge Cherian 				val |= MUSB_RXCSR_DMAENAB;
1725*c57c41d2SGeorge Cherian 				musb_writew(hw_ep->regs, MUSB_RXCSR, val);
1726*c57c41d2SGeorge Cherian 
1727*c57c41d2SGeorge Cherian 				ret = c->channel_program(dma, qh->maxpacket,
1728*c57c41d2SGeorge Cherian 						0, (u32) buf, length);
1729*c57c41d2SGeorge Cherian #endif
1730f82a689fSAjay Kumar Gupta 				done = false;
1731*c57c41d2SGeorge Cherian 			}
1732f82a689fSAjay Kumar Gupta 
1733f82a689fSAjay Kumar Gupta 		} else  {
1734550a7375SFelipe Balbi 		/* done if urb buffer is full or short packet is recd */
1735550a7375SFelipe Balbi 		done = (urb->actual_length + xfer_len >=
1736550a7375SFelipe Balbi 				urb->transfer_buffer_length
1737550a7375SFelipe Balbi 			|| dma->actual_len < qh->maxpacket);
1738f82a689fSAjay Kumar Gupta 		}
1739550a7375SFelipe Balbi 
1740550a7375SFelipe Balbi 		/* send IN token for next packet, without AUTOREQ */
1741550a7375SFelipe Balbi 		if (!done) {
1742550a7375SFelipe Balbi 			val |= MUSB_RXCSR_H_REQPKT;
1743550a7375SFelipe Balbi 			musb_writew(epio, MUSB_RXCSR,
1744550a7375SFelipe Balbi 				MUSB_RXCSR_H_WZC_BITS | val);
1745550a7375SFelipe Balbi 		}
1746550a7375SFelipe Balbi 
17475c8a86e1SFelipe Balbi 		dev_dbg(musb->controller, "ep %d dma %s, rxcsr %04x, rxcount %d\n", epnum,
1748550a7375SFelipe Balbi 			done ? "off" : "reset",
1749550a7375SFelipe Balbi 			musb_readw(epio, MUSB_RXCSR),
1750550a7375SFelipe Balbi 			musb_readw(epio, MUSB_RXCOUNT));
1751550a7375SFelipe Balbi #else
1752550a7375SFelipe Balbi 		done = true;
1753550a7375SFelipe Balbi #endif
1754550a7375SFelipe Balbi 	} else if (urb->status == -EINPROGRESS) {
1755550a7375SFelipe Balbi 		/* if no errors, be sure a packet is ready for unloading */
1756550a7375SFelipe Balbi 		if (unlikely(!(rx_csr & MUSB_RXCSR_RXPKTRDY))) {
1757550a7375SFelipe Balbi 			status = -EPROTO;
1758550a7375SFelipe Balbi 			ERR("Rx interrupt with no errors or packet!\n");
1759550a7375SFelipe Balbi 
1760550a7375SFelipe Balbi 			/* FIXME this is another "SHOULD NEVER HAPPEN" */
1761550a7375SFelipe Balbi 
1762550a7375SFelipe Balbi /* SCRUB (RX) */
1763550a7375SFelipe Balbi 			/* do the proper sequence to abort the transfer */
1764550a7375SFelipe Balbi 			musb_ep_select(mbase, epnum);
1765550a7375SFelipe Balbi 			val &= ~MUSB_RXCSR_H_REQPKT;
1766550a7375SFelipe Balbi 			musb_writew(epio, MUSB_RXCSR, val);
1767550a7375SFelipe Balbi 			goto finish;
1768550a7375SFelipe Balbi 		}
1769550a7375SFelipe Balbi 
1770550a7375SFelipe Balbi 		/* we are expecting IN packets */
1771*c57c41d2SGeorge Cherian #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA) || \
1772*c57c41d2SGeorge Cherian 	defined(CONFIG_USB_TI_CPPI41_DMA)
1773550a7375SFelipe Balbi 		if (dma) {
1774550a7375SFelipe Balbi 			struct dma_controller	*c;
1775550a7375SFelipe Balbi 			u16			rx_count;
1776f82a689fSAjay Kumar Gupta 			int			ret, length;
1777f82a689fSAjay Kumar Gupta 			dma_addr_t		buf;
1778550a7375SFelipe Balbi 
1779550a7375SFelipe Balbi 			rx_count = musb_readw(epio, MUSB_RXCOUNT);
1780550a7375SFelipe Balbi 
178191e3af64SFelipe Balbi 			dev_dbg(musb->controller, "RX%d count %d, buffer 0x%llx len %d/%d\n",
1782550a7375SFelipe Balbi 					epnum, rx_count,
178391e3af64SFelipe Balbi 					(unsigned long long) urb->transfer_dma
1784550a7375SFelipe Balbi 					+ urb->actual_length,
1785550a7375SFelipe Balbi 					qh->offset,
1786550a7375SFelipe Balbi 					urb->transfer_buffer_length);
1787550a7375SFelipe Balbi 
1788550a7375SFelipe Balbi 			c = musb->dma_controller;
1789550a7375SFelipe Balbi 
1790f82a689fSAjay Kumar Gupta 			if (usb_pipeisoc(pipe)) {
17918b4959d6SFelipe Balbi 				int d_status = 0;
1792f82a689fSAjay Kumar Gupta 				struct usb_iso_packet_descriptor *d;
1793f82a689fSAjay Kumar Gupta 
1794f82a689fSAjay Kumar Gupta 				d = urb->iso_frame_desc + qh->iso_idx;
1795f82a689fSAjay Kumar Gupta 
1796f82a689fSAjay Kumar Gupta 				if (iso_err) {
17978b4959d6SFelipe Balbi 					d_status = -EILSEQ;
1798f82a689fSAjay Kumar Gupta 					urb->error_count++;
1799f82a689fSAjay Kumar Gupta 				}
1800f82a689fSAjay Kumar Gupta 				if (rx_count > d->length) {
18018b4959d6SFelipe Balbi 					if (d_status == 0) {
18028b4959d6SFelipe Balbi 						d_status = -EOVERFLOW;
1803f82a689fSAjay Kumar Gupta 						urb->error_count++;
1804f82a689fSAjay Kumar Gupta 					}
18055c8a86e1SFelipe Balbi 					dev_dbg(musb->controller, "** OVERFLOW %d into %d\n",\
1806f82a689fSAjay Kumar Gupta 					    rx_count, d->length);
1807f82a689fSAjay Kumar Gupta 
1808f82a689fSAjay Kumar Gupta 					length = d->length;
1809f82a689fSAjay Kumar Gupta 				} else
1810f82a689fSAjay Kumar Gupta 					length = rx_count;
18118b4959d6SFelipe Balbi 				d->status = d_status;
1812f82a689fSAjay Kumar Gupta 				buf = urb->transfer_dma + d->offset;
1813f82a689fSAjay Kumar Gupta 			} else {
1814f82a689fSAjay Kumar Gupta 				length = rx_count;
1815f82a689fSAjay Kumar Gupta 				buf = urb->transfer_dma +
1816f82a689fSAjay Kumar Gupta 						urb->actual_length;
1817f82a689fSAjay Kumar Gupta 			}
1818f82a689fSAjay Kumar Gupta 
1819550a7375SFelipe Balbi 			dma->desired_mode = 0;
1820550a7375SFelipe Balbi #ifdef USE_MODE1
1821550a7375SFelipe Balbi 			/* because of the issue below, mode 1 will
1822550a7375SFelipe Balbi 			 * only rarely behave with correct semantics.
1823550a7375SFelipe Balbi 			 */
1824550a7375SFelipe Balbi 			if ((urb->transfer_flags &
1825550a7375SFelipe Balbi 						URB_SHORT_NOT_OK)
1826550a7375SFelipe Balbi 				&& (urb->transfer_buffer_length -
1827550a7375SFelipe Balbi 						urb->actual_length)
1828550a7375SFelipe Balbi 					> qh->maxpacket)
1829550a7375SFelipe Balbi 				dma->desired_mode = 1;
1830f82a689fSAjay Kumar Gupta 			if (rx_count < hw_ep->max_packet_sz_rx) {
1831f82a689fSAjay Kumar Gupta 				length = rx_count;
1832ae926976SSonic Zhang 				dma->desired_mode = 0;
1833f82a689fSAjay Kumar Gupta 			} else {
1834f82a689fSAjay Kumar Gupta 				length = urb->transfer_buffer_length;
1835f82a689fSAjay Kumar Gupta 			}
1836550a7375SFelipe Balbi #endif
1837550a7375SFelipe Balbi 
1838550a7375SFelipe Balbi /* Disadvantage of using mode 1:
1839550a7375SFelipe Balbi  *	It's basically usable only for mass storage class; essentially all
1840550a7375SFelipe Balbi  *	other protocols also terminate transfers on short packets.
1841550a7375SFelipe Balbi  *
1842550a7375SFelipe Balbi  * Details:
1843550a7375SFelipe Balbi  *	An extra IN token is sent at the end of the transfer (due to AUTOREQ)
1844550a7375SFelipe Balbi  *	If you try to use mode 1 for (transfer_buffer_length - 512), and try
1845550a7375SFelipe Balbi  *	to use the extra IN token to grab the last packet using mode 0, then
1846550a7375SFelipe Balbi  *	the problem is that you cannot be sure when the device will send the
1847550a7375SFelipe Balbi  *	last packet and RxPktRdy set. Sometimes the packet is recd too soon
1848550a7375SFelipe Balbi  *	such that it gets lost when RxCSR is re-set at the end of the mode 1
1849550a7375SFelipe Balbi  *	transfer, while sometimes it is recd just a little late so that if you
1850550a7375SFelipe Balbi  *	try to configure for mode 0 soon after the mode 1 transfer is
1851550a7375SFelipe Balbi  *	completed, you will find rxcount 0. Okay, so you might think why not
1852550a7375SFelipe Balbi  *	wait for an interrupt when the pkt is recd. Well, you won't get any!
1853550a7375SFelipe Balbi  */
1854550a7375SFelipe Balbi 
1855550a7375SFelipe Balbi 			val = musb_readw(epio, MUSB_RXCSR);
1856550a7375SFelipe Balbi 			val &= ~MUSB_RXCSR_H_REQPKT;
1857550a7375SFelipe Balbi 
1858550a7375SFelipe Balbi 			if (dma->desired_mode == 0)
1859550a7375SFelipe Balbi 				val &= ~MUSB_RXCSR_H_AUTOREQ;
1860550a7375SFelipe Balbi 			else
1861550a7375SFelipe Balbi 				val |= MUSB_RXCSR_H_AUTOREQ;
1862a483d706SAjay Kumar Gupta 			val |= MUSB_RXCSR_DMAENAB;
1863a483d706SAjay Kumar Gupta 
1864a483d706SAjay Kumar Gupta 			/* autoclear shouldn't be set in high bandwidth */
1865a483d706SAjay Kumar Gupta 			if (qh->hb_mult == 1)
1866a483d706SAjay Kumar Gupta 				val |= MUSB_RXCSR_AUTOCLEAR;
1867550a7375SFelipe Balbi 
1868550a7375SFelipe Balbi 			musb_writew(epio, MUSB_RXCSR,
1869550a7375SFelipe Balbi 				MUSB_RXCSR_H_WZC_BITS | val);
1870550a7375SFelipe Balbi 
1871550a7375SFelipe Balbi 			/* REVISIT if when actual_length != 0,
1872550a7375SFelipe Balbi 			 * transfer_buffer_length needs to be
1873550a7375SFelipe Balbi 			 * adjusted first...
1874550a7375SFelipe Balbi 			 */
1875550a7375SFelipe Balbi 			ret = c->channel_program(
1876550a7375SFelipe Balbi 				dma, qh->maxpacket,
1877f82a689fSAjay Kumar Gupta 				dma->desired_mode, buf, length);
1878550a7375SFelipe Balbi 
1879550a7375SFelipe Balbi 			if (!ret) {
1880550a7375SFelipe Balbi 				c->channel_release(dma);
1881550a7375SFelipe Balbi 				hw_ep->rx_channel = NULL;
1882550a7375SFelipe Balbi 				dma = NULL;
18832ed9127cSMantesh Sarasetti 				val = musb_readw(epio, MUSB_RXCSR);
18842ed9127cSMantesh Sarasetti 				val &= ~(MUSB_RXCSR_DMAENAB
18852ed9127cSMantesh Sarasetti 					| MUSB_RXCSR_H_AUTOREQ
18862ed9127cSMantesh Sarasetti 					| MUSB_RXCSR_AUTOCLEAR);
18872ed9127cSMantesh Sarasetti 				musb_writew(epio, MUSB_RXCSR, val);
1888550a7375SFelipe Balbi 			}
1889550a7375SFelipe Balbi 		}
1890550a7375SFelipe Balbi #endif	/* Mentor DMA */
1891550a7375SFelipe Balbi 
1892550a7375SFelipe Balbi 		if (!dma) {
18938e8a5516SVirupax Sadashivpetimath 			unsigned int received_len;
18948e8a5516SVirupax Sadashivpetimath 
1895496dda70SMaulik Mankad 			/* Unmap the buffer so that CPU can use it */
18968b125df5SDaniel Mack 			usb_hcd_unmap_urb_for_dma(musb->hcd, urb);
18978e8a5516SVirupax Sadashivpetimath 
18988e8a5516SVirupax Sadashivpetimath 			/*
18998e8a5516SVirupax Sadashivpetimath 			 * We need to map sg if the transfer_buffer is
19008e8a5516SVirupax Sadashivpetimath 			 * NULL.
19018e8a5516SVirupax Sadashivpetimath 			 */
19028e8a5516SVirupax Sadashivpetimath 			if (!urb->transfer_buffer) {
1903ed74df12SVirupax Sadashivpetimath 				qh->use_sg = true;
19048e8a5516SVirupax Sadashivpetimath 				sg_miter_start(&qh->sg_miter, urb->sg, 1,
19058e8a5516SVirupax Sadashivpetimath 						sg_flags);
19068e8a5516SVirupax Sadashivpetimath 			}
19078e8a5516SVirupax Sadashivpetimath 
1908ed74df12SVirupax Sadashivpetimath 			if (qh->use_sg) {
19098e8a5516SVirupax Sadashivpetimath 				if (!sg_miter_next(&qh->sg_miter)) {
19108e8a5516SVirupax Sadashivpetimath 					dev_err(musb->controller, "error: sg list empty\n");
19118e8a5516SVirupax Sadashivpetimath 					sg_miter_stop(&qh->sg_miter);
19128e8a5516SVirupax Sadashivpetimath 					status = -EINVAL;
19138e8a5516SVirupax Sadashivpetimath 					done = true;
19148e8a5516SVirupax Sadashivpetimath 					goto finish;
19158e8a5516SVirupax Sadashivpetimath 				}
19168e8a5516SVirupax Sadashivpetimath 				urb->transfer_buffer = qh->sg_miter.addr;
19178e8a5516SVirupax Sadashivpetimath 				received_len = urb->actual_length;
19188e8a5516SVirupax Sadashivpetimath 				qh->offset = 0x0;
19198e8a5516SVirupax Sadashivpetimath 				done = musb_host_packet_rx(musb, urb, epnum,
19208e8a5516SVirupax Sadashivpetimath 						iso_err);
19218e8a5516SVirupax Sadashivpetimath 				/* Calculate the number of bytes received */
19228e8a5516SVirupax Sadashivpetimath 				received_len = urb->actual_length -
19238e8a5516SVirupax Sadashivpetimath 					received_len;
19248e8a5516SVirupax Sadashivpetimath 				qh->sg_miter.consumed = received_len;
19258e8a5516SVirupax Sadashivpetimath 				sg_miter_stop(&qh->sg_miter);
19268e8a5516SVirupax Sadashivpetimath 			} else {
1927550a7375SFelipe Balbi 				done = musb_host_packet_rx(musb, urb,
1928550a7375SFelipe Balbi 						epnum, iso_err);
19298e8a5516SVirupax Sadashivpetimath 			}
19305c8a86e1SFelipe Balbi 			dev_dbg(musb->controller, "read %spacket\n", done ? "last " : "");
1931550a7375SFelipe Balbi 		}
1932550a7375SFelipe Balbi 	}
1933550a7375SFelipe Balbi 
1934550a7375SFelipe Balbi finish:
1935550a7375SFelipe Balbi 	urb->actual_length += xfer_len;
1936550a7375SFelipe Balbi 	qh->offset += xfer_len;
1937550a7375SFelipe Balbi 	if (done) {
1938ed74df12SVirupax Sadashivpetimath 		if (qh->use_sg)
1939ed74df12SVirupax Sadashivpetimath 			qh->use_sg = false;
19408e8a5516SVirupax Sadashivpetimath 
1941550a7375SFelipe Balbi 		if (urb->status == -EINPROGRESS)
1942550a7375SFelipe Balbi 			urb->status = status;
1943550a7375SFelipe Balbi 		musb_advance_schedule(musb, urb, hw_ep, USB_DIR_IN);
1944550a7375SFelipe Balbi 	}
1945550a7375SFelipe Balbi }
1946550a7375SFelipe Balbi 
1947550a7375SFelipe Balbi /* schedule nodes correspond to peripheral endpoints, like an OHCI QH.
1948550a7375SFelipe Balbi  * the software schedule associates multiple such nodes with a given
1949550a7375SFelipe Balbi  * host side hardware endpoint + direction; scheduling may activate
1950550a7375SFelipe Balbi  * that hardware endpoint.
1951550a7375SFelipe Balbi  */
1952550a7375SFelipe Balbi static int musb_schedule(
1953550a7375SFelipe Balbi 	struct musb		*musb,
1954550a7375SFelipe Balbi 	struct musb_qh		*qh,
1955550a7375SFelipe Balbi 	int			is_in)
1956550a7375SFelipe Balbi {
1957550a7375SFelipe Balbi 	int			idle;
1958550a7375SFelipe Balbi 	int			best_diff;
1959550a7375SFelipe Balbi 	int			best_end, epnum;
1960550a7375SFelipe Balbi 	struct musb_hw_ep	*hw_ep = NULL;
1961550a7375SFelipe Balbi 	struct list_head	*head = NULL;
19625274dab6SSwaminathan S 	u8			toggle;
19635274dab6SSwaminathan S 	u8			txtype;
19645274dab6SSwaminathan S 	struct urb		*urb = next_urb(qh);
1965550a7375SFelipe Balbi 
1966550a7375SFelipe Balbi 	/* use fixed hardware for control and bulk */
196723d15e07SAjay Kumar Gupta 	if (qh->type == USB_ENDPOINT_XFER_CONTROL) {
1968550a7375SFelipe Balbi 		head = &musb->control;
1969550a7375SFelipe Balbi 		hw_ep = musb->control_ep;
1970550a7375SFelipe Balbi 		goto success;
1971550a7375SFelipe Balbi 	}
1972550a7375SFelipe Balbi 
1973550a7375SFelipe Balbi 	/* else, periodic transfers get muxed to other endpoints */
1974550a7375SFelipe Balbi 
19755d67a851SSergei Shtylyov 	/*
19765d67a851SSergei Shtylyov 	 * We know this qh hasn't been scheduled, so all we need to do
1977550a7375SFelipe Balbi 	 * is choose which hardware endpoint to put it on ...
1978550a7375SFelipe Balbi 	 *
1979550a7375SFelipe Balbi 	 * REVISIT what we really want here is a regular schedule tree
19805d67a851SSergei Shtylyov 	 * like e.g. OHCI uses.
1981550a7375SFelipe Balbi 	 */
1982550a7375SFelipe Balbi 	best_diff = 4096;
1983550a7375SFelipe Balbi 	best_end = -1;
1984550a7375SFelipe Balbi 
19855d67a851SSergei Shtylyov 	for (epnum = 1, hw_ep = musb->endpoints + 1;
19865d67a851SSergei Shtylyov 			epnum < musb->nr_endpoints;
19875d67a851SSergei Shtylyov 			epnum++, hw_ep++) {
1988550a7375SFelipe Balbi 		int	diff;
1989550a7375SFelipe Balbi 
19903e5c6dc7SSergei Shtylyov 		if (musb_ep_get_qh(hw_ep, is_in) != NULL)
19915d67a851SSergei Shtylyov 			continue;
19925d67a851SSergei Shtylyov 
1993550a7375SFelipe Balbi 		if (hw_ep == musb->bulk_ep)
1994550a7375SFelipe Balbi 			continue;
1995550a7375SFelipe Balbi 
1996550a7375SFelipe Balbi 		if (is_in)
1997a483d706SAjay Kumar Gupta 			diff = hw_ep->max_packet_sz_rx;
1998550a7375SFelipe Balbi 		else
1999a483d706SAjay Kumar Gupta 			diff = hw_ep->max_packet_sz_tx;
2000a483d706SAjay Kumar Gupta 		diff -= (qh->maxpacket * qh->hb_mult);
2001550a7375SFelipe Balbi 
200223d15e07SAjay Kumar Gupta 		if (diff >= 0 && best_diff > diff) {
20035274dab6SSwaminathan S 
20045274dab6SSwaminathan S 			/*
20055274dab6SSwaminathan S 			 * Mentor controller has a bug in that if we schedule
20065274dab6SSwaminathan S 			 * a BULK Tx transfer on an endpoint that had earlier
20075274dab6SSwaminathan S 			 * handled ISOC then the BULK transfer has to start on
20085274dab6SSwaminathan S 			 * a zero toggle.  If the BULK transfer starts on a 1
20095274dab6SSwaminathan S 			 * toggle then this transfer will fail as the mentor
20105274dab6SSwaminathan S 			 * controller starts the Bulk transfer on a 0 toggle
20115274dab6SSwaminathan S 			 * irrespective of the programming of the toggle bits
20125274dab6SSwaminathan S 			 * in the TXCSR register.  Check for this condition
20135274dab6SSwaminathan S 			 * while allocating the EP for a Tx Bulk transfer.  If
20145274dab6SSwaminathan S 			 * so skip this EP.
20155274dab6SSwaminathan S 			 */
20165274dab6SSwaminathan S 			hw_ep = musb->endpoints + epnum;
20175274dab6SSwaminathan S 			toggle = usb_gettoggle(urb->dev, qh->epnum, !is_in);
20185274dab6SSwaminathan S 			txtype = (musb_readb(hw_ep->regs, MUSB_TXTYPE)
20195274dab6SSwaminathan S 					>> 4) & 0x3;
20205274dab6SSwaminathan S 			if (!is_in && (qh->type == USB_ENDPOINT_XFER_BULK) &&
20215274dab6SSwaminathan S 				toggle && (txtype == USB_ENDPOINT_XFER_ISOC))
20225274dab6SSwaminathan S 				continue;
20235274dab6SSwaminathan S 
2024550a7375SFelipe Balbi 			best_diff = diff;
2025550a7375SFelipe Balbi 			best_end = epnum;
2026550a7375SFelipe Balbi 		}
2027550a7375SFelipe Balbi 	}
202823d15e07SAjay Kumar Gupta 	/* use bulk reserved ep1 if no other ep is free */
2029aa5cbbecSFelipe Balbi 	if (best_end < 0 && qh->type == USB_ENDPOINT_XFER_BULK) {
203023d15e07SAjay Kumar Gupta 		hw_ep = musb->bulk_ep;
203123d15e07SAjay Kumar Gupta 		if (is_in)
203223d15e07SAjay Kumar Gupta 			head = &musb->in_bulk;
203323d15e07SAjay Kumar Gupta 		else
203423d15e07SAjay Kumar Gupta 			head = &musb->out_bulk;
20351e0320f0SAjay Kumar Gupta 
2036f283862fSAjay Kumar Gupta 		/* Enable bulk RX/TX NAK timeout scheme when bulk requests are
20375ae477b0SRahul Bedarkar 		 * multiplexed. This scheme does not work in high speed to full
20381e0320f0SAjay Kumar Gupta 		 * speed scenario as NAK interrupts are not coming from a
20391e0320f0SAjay Kumar Gupta 		 * full speed device connected to a high speed device.
20401e0320f0SAjay Kumar Gupta 		 * NAK timeout interval is 8 (128 uframe or 16ms) for HS and
20411e0320f0SAjay Kumar Gupta 		 * 4 (8 frame or 8ms) for FS device.
20421e0320f0SAjay Kumar Gupta 		 */
2043f283862fSAjay Kumar Gupta 		if (qh->dev)
20441e0320f0SAjay Kumar Gupta 			qh->intv_reg =
20451e0320f0SAjay Kumar Gupta 				(USB_SPEED_HIGH == qh->dev->speed) ? 8 : 4;
204623d15e07SAjay Kumar Gupta 		goto success;
204723d15e07SAjay Kumar Gupta 	} else if (best_end < 0) {
2048550a7375SFelipe Balbi 		return -ENOSPC;
204923d15e07SAjay Kumar Gupta 	}
2050550a7375SFelipe Balbi 
2051550a7375SFelipe Balbi 	idle = 1;
205223d15e07SAjay Kumar Gupta 	qh->mux = 0;
2053550a7375SFelipe Balbi 	hw_ep = musb->endpoints + best_end;
20545c8a86e1SFelipe Balbi 	dev_dbg(musb->controller, "qh %p periodic slot %d\n", qh, best_end);
2055550a7375SFelipe Balbi success:
205623d15e07SAjay Kumar Gupta 	if (head) {
205723d15e07SAjay Kumar Gupta 		idle = list_empty(head);
205823d15e07SAjay Kumar Gupta 		list_add_tail(&qh->ring, head);
205923d15e07SAjay Kumar Gupta 		qh->mux = 1;
206023d15e07SAjay Kumar Gupta 	}
2061550a7375SFelipe Balbi 	qh->hw_ep = hw_ep;
2062550a7375SFelipe Balbi 	qh->hep->hcpriv = qh;
2063550a7375SFelipe Balbi 	if (idle)
2064550a7375SFelipe Balbi 		musb_start_urb(musb, is_in, qh);
2065550a7375SFelipe Balbi 	return 0;
2066550a7375SFelipe Balbi }
2067550a7375SFelipe Balbi 
2068550a7375SFelipe Balbi static int musb_urb_enqueue(
2069550a7375SFelipe Balbi 	struct usb_hcd			*hcd,
2070550a7375SFelipe Balbi 	struct urb			*urb,
2071550a7375SFelipe Balbi 	gfp_t				mem_flags)
2072550a7375SFelipe Balbi {
2073550a7375SFelipe Balbi 	unsigned long			flags;
2074550a7375SFelipe Balbi 	struct musb			*musb = hcd_to_musb(hcd);
2075550a7375SFelipe Balbi 	struct usb_host_endpoint	*hep = urb->ep;
207674bb3508SDavid Brownell 	struct musb_qh			*qh;
2077550a7375SFelipe Balbi 	struct usb_endpoint_descriptor	*epd = &hep->desc;
2078550a7375SFelipe Balbi 	int				ret;
2079550a7375SFelipe Balbi 	unsigned			type_reg;
2080550a7375SFelipe Balbi 	unsigned			interval;
2081550a7375SFelipe Balbi 
2082550a7375SFelipe Balbi 	/* host role must be active */
2083550a7375SFelipe Balbi 	if (!is_host_active(musb) || !musb->is_active)
2084550a7375SFelipe Balbi 		return -ENODEV;
2085550a7375SFelipe Balbi 
2086550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
2087550a7375SFelipe Balbi 	ret = usb_hcd_link_urb_to_ep(hcd, urb);
208874bb3508SDavid Brownell 	qh = ret ? NULL : hep->hcpriv;
208974bb3508SDavid Brownell 	if (qh)
209074bb3508SDavid Brownell 		urb->hcpriv = qh;
2091550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
2092550a7375SFelipe Balbi 
2093550a7375SFelipe Balbi 	/* DMA mapping was already done, if needed, and this urb is on
209474bb3508SDavid Brownell 	 * hep->urb_list now ... so we're done, unless hep wasn't yet
209574bb3508SDavid Brownell 	 * scheduled onto a live qh.
2096550a7375SFelipe Balbi 	 *
2097550a7375SFelipe Balbi 	 * REVISIT best to keep hep->hcpriv valid until the endpoint gets
2098550a7375SFelipe Balbi 	 * disabled, testing for empty qh->ring and avoiding qh setup costs
2099550a7375SFelipe Balbi 	 * except for the first urb queued after a config change.
2100550a7375SFelipe Balbi 	 */
210174bb3508SDavid Brownell 	if (qh || ret)
210274bb3508SDavid Brownell 		return ret;
2103550a7375SFelipe Balbi 
2104550a7375SFelipe Balbi 	/* Allocate and initialize qh, minimizing the work done each time
2105550a7375SFelipe Balbi 	 * hw_ep gets reprogrammed, or with irqs blocked.  Then schedule it.
2106550a7375SFelipe Balbi 	 *
2107550a7375SFelipe Balbi 	 * REVISIT consider a dedicated qh kmem_cache, so it's harder
2108550a7375SFelipe Balbi 	 * for bugs in other kernel code to break this driver...
2109550a7375SFelipe Balbi 	 */
2110550a7375SFelipe Balbi 	qh = kzalloc(sizeof *qh, mem_flags);
2111550a7375SFelipe Balbi 	if (!qh) {
21122492e674SAjay Kumar Gupta 		spin_lock_irqsave(&musb->lock, flags);
2113550a7375SFelipe Balbi 		usb_hcd_unlink_urb_from_ep(hcd, urb);
21142492e674SAjay Kumar Gupta 		spin_unlock_irqrestore(&musb->lock, flags);
2115550a7375SFelipe Balbi 		return -ENOMEM;
2116550a7375SFelipe Balbi 	}
2117550a7375SFelipe Balbi 
2118550a7375SFelipe Balbi 	qh->hep = hep;
2119550a7375SFelipe Balbi 	qh->dev = urb->dev;
2120550a7375SFelipe Balbi 	INIT_LIST_HEAD(&qh->ring);
2121550a7375SFelipe Balbi 	qh->is_ready = 1;
2122550a7375SFelipe Balbi 
212329cc8897SKuninori Morimoto 	qh->maxpacket = usb_endpoint_maxp(epd);
2124a483d706SAjay Kumar Gupta 	qh->type = usb_endpoint_type(epd);
2125550a7375SFelipe Balbi 
2126a483d706SAjay Kumar Gupta 	/* Bits 11 & 12 of wMaxPacketSize encode high bandwidth multiplier.
2127a483d706SAjay Kumar Gupta 	 * Some musb cores don't support high bandwidth ISO transfers; and
2128a483d706SAjay Kumar Gupta 	 * we don't (yet!) support high bandwidth interrupt transfers.
2129a483d706SAjay Kumar Gupta 	 */
2130a483d706SAjay Kumar Gupta 	qh->hb_mult = 1 + ((qh->maxpacket >> 11) & 0x03);
2131a483d706SAjay Kumar Gupta 	if (qh->hb_mult > 1) {
2132a483d706SAjay Kumar Gupta 		int ok = (qh->type == USB_ENDPOINT_XFER_ISOC);
2133a483d706SAjay Kumar Gupta 
2134a483d706SAjay Kumar Gupta 		if (ok)
2135a483d706SAjay Kumar Gupta 			ok = (usb_pipein(urb->pipe) && musb->hb_iso_rx)
2136a483d706SAjay Kumar Gupta 				|| (usb_pipeout(urb->pipe) && musb->hb_iso_tx);
2137a483d706SAjay Kumar Gupta 		if (!ok) {
2138550a7375SFelipe Balbi 			ret = -EMSGSIZE;
2139550a7375SFelipe Balbi 			goto done;
2140550a7375SFelipe Balbi 		}
2141a483d706SAjay Kumar Gupta 		qh->maxpacket &= 0x7ff;
2142a483d706SAjay Kumar Gupta 	}
2143550a7375SFelipe Balbi 
214496bcd090SJulia Lawall 	qh->epnum = usb_endpoint_num(epd);
2145550a7375SFelipe Balbi 
2146550a7375SFelipe Balbi 	/* NOTE: urb->dev->devnum is wrong during SET_ADDRESS */
2147550a7375SFelipe Balbi 	qh->addr_reg = (u8) usb_pipedevice(urb->pipe);
2148550a7375SFelipe Balbi 
2149550a7375SFelipe Balbi 	/* precompute rxtype/txtype/type0 register */
2150550a7375SFelipe Balbi 	type_reg = (qh->type << 4) | qh->epnum;
2151550a7375SFelipe Balbi 	switch (urb->dev->speed) {
2152550a7375SFelipe Balbi 	case USB_SPEED_LOW:
2153550a7375SFelipe Balbi 		type_reg |= 0xc0;
2154550a7375SFelipe Balbi 		break;
2155550a7375SFelipe Balbi 	case USB_SPEED_FULL:
2156550a7375SFelipe Balbi 		type_reg |= 0x80;
2157550a7375SFelipe Balbi 		break;
2158550a7375SFelipe Balbi 	default:
2159550a7375SFelipe Balbi 		type_reg |= 0x40;
2160550a7375SFelipe Balbi 	}
2161550a7375SFelipe Balbi 	qh->type_reg = type_reg;
2162550a7375SFelipe Balbi 
2163136733d6SSergei Shtylyov 	/* Precompute RXINTERVAL/TXINTERVAL register */
2164550a7375SFelipe Balbi 	switch (qh->type) {
2165550a7375SFelipe Balbi 	case USB_ENDPOINT_XFER_INT:
2166136733d6SSergei Shtylyov 		/*
2167136733d6SSergei Shtylyov 		 * Full/low speeds use the  linear encoding,
2168136733d6SSergei Shtylyov 		 * high speed uses the logarithmic encoding.
2169136733d6SSergei Shtylyov 		 */
2170136733d6SSergei Shtylyov 		if (urb->dev->speed <= USB_SPEED_FULL) {
2171136733d6SSergei Shtylyov 			interval = max_t(u8, epd->bInterval, 1);
2172136733d6SSergei Shtylyov 			break;
2173550a7375SFelipe Balbi 		}
2174550a7375SFelipe Balbi 		/* FALLTHROUGH */
2175550a7375SFelipe Balbi 	case USB_ENDPOINT_XFER_ISOC:
2176136733d6SSergei Shtylyov 		/* ISO always uses logarithmic encoding */
2177136733d6SSergei Shtylyov 		interval = min_t(u8, epd->bInterval, 16);
2178550a7375SFelipe Balbi 		break;
2179550a7375SFelipe Balbi 	default:
2180550a7375SFelipe Balbi 		/* REVISIT we actually want to use NAK limits, hinting to the
2181550a7375SFelipe Balbi 		 * transfer scheduling logic to try some other qh, e.g. try
2182550a7375SFelipe Balbi 		 * for 2 msec first:
2183550a7375SFelipe Balbi 		 *
2184550a7375SFelipe Balbi 		 * interval = (USB_SPEED_HIGH == urb->dev->speed) ? 16 : 2;
2185550a7375SFelipe Balbi 		 *
2186550a7375SFelipe Balbi 		 * The downside of disabling this is that transfer scheduling
2187550a7375SFelipe Balbi 		 * gets VERY unfair for nonperiodic transfers; a misbehaving
21881e0320f0SAjay Kumar Gupta 		 * peripheral could make that hurt.  That's perfectly normal
21891e0320f0SAjay Kumar Gupta 		 * for reads from network or serial adapters ... so we have
21901e0320f0SAjay Kumar Gupta 		 * partial NAKlimit support for bulk RX.
2191550a7375SFelipe Balbi 		 *
21921e0320f0SAjay Kumar Gupta 		 * The upside of disabling it is simpler transfer scheduling.
2193550a7375SFelipe Balbi 		 */
2194550a7375SFelipe Balbi 		interval = 0;
2195550a7375SFelipe Balbi 	}
2196550a7375SFelipe Balbi 	qh->intv_reg = interval;
2197550a7375SFelipe Balbi 
2198550a7375SFelipe Balbi 	/* precompute addressing for external hub/tt ports */
2199550a7375SFelipe Balbi 	if (musb->is_multipoint) {
2200550a7375SFelipe Balbi 		struct usb_device	*parent = urb->dev->parent;
2201550a7375SFelipe Balbi 
2202550a7375SFelipe Balbi 		if (parent != hcd->self.root_hub) {
2203550a7375SFelipe Balbi 			qh->h_addr_reg = (u8) parent->devnum;
2204550a7375SFelipe Balbi 
2205550a7375SFelipe Balbi 			/* set up tt info if needed */
2206550a7375SFelipe Balbi 			if (urb->dev->tt) {
2207550a7375SFelipe Balbi 				qh->h_port_reg = (u8) urb->dev->ttport;
2208ae5ad296SAjay Kumar Gupta 				if (urb->dev->tt->hub)
2209ae5ad296SAjay Kumar Gupta 					qh->h_addr_reg =
2210ae5ad296SAjay Kumar Gupta 						(u8) urb->dev->tt->hub->devnum;
2211ae5ad296SAjay Kumar Gupta 				if (urb->dev->tt->multi)
2212550a7375SFelipe Balbi 					qh->h_addr_reg |= 0x80;
2213550a7375SFelipe Balbi 			}
2214550a7375SFelipe Balbi 		}
2215550a7375SFelipe Balbi 	}
2216550a7375SFelipe Balbi 
2217550a7375SFelipe Balbi 	/* invariant: hep->hcpriv is null OR the qh that's already scheduled.
2218550a7375SFelipe Balbi 	 * until we get real dma queues (with an entry for each urb/buffer),
2219550a7375SFelipe Balbi 	 * we only have work to do in the former case.
2220550a7375SFelipe Balbi 	 */
2221550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
22223067779bSyuzheng ma 	if (hep->hcpriv || !next_urb(qh)) {
2223550a7375SFelipe Balbi 		/* some concurrent activity submitted another urb to hep...
2224550a7375SFelipe Balbi 		 * odd, rare, error prone, but legal.
2225550a7375SFelipe Balbi 		 */
2226550a7375SFelipe Balbi 		kfree(qh);
2227714bc5efSDan Carpenter 		qh = NULL;
2228550a7375SFelipe Balbi 		ret = 0;
2229550a7375SFelipe Balbi 	} else
2230550a7375SFelipe Balbi 		ret = musb_schedule(musb, qh,
2231550a7375SFelipe Balbi 				epd->bEndpointAddress & USB_ENDPOINT_DIR_MASK);
2232550a7375SFelipe Balbi 
2233550a7375SFelipe Balbi 	if (ret == 0) {
2234550a7375SFelipe Balbi 		urb->hcpriv = qh;
2235550a7375SFelipe Balbi 		/* FIXME set urb->start_frame for iso/intr, it's tested in
2236550a7375SFelipe Balbi 		 * musb_start_urb(), but otherwise only konicawc cares ...
2237550a7375SFelipe Balbi 		 */
2238550a7375SFelipe Balbi 	}
2239550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
2240550a7375SFelipe Balbi 
2241550a7375SFelipe Balbi done:
2242550a7375SFelipe Balbi 	if (ret != 0) {
22432492e674SAjay Kumar Gupta 		spin_lock_irqsave(&musb->lock, flags);
2244550a7375SFelipe Balbi 		usb_hcd_unlink_urb_from_ep(hcd, urb);
22452492e674SAjay Kumar Gupta 		spin_unlock_irqrestore(&musb->lock, flags);
2246550a7375SFelipe Balbi 		kfree(qh);
2247550a7375SFelipe Balbi 	}
2248550a7375SFelipe Balbi 	return ret;
2249550a7375SFelipe Balbi }
2250550a7375SFelipe Balbi 
2251550a7375SFelipe Balbi 
2252550a7375SFelipe Balbi /*
2253550a7375SFelipe Balbi  * abort a transfer that's at the head of a hardware queue.
2254550a7375SFelipe Balbi  * called with controller locked, irqs blocked
2255550a7375SFelipe Balbi  * that hardware queue advances to the next transfer, unless prevented
2256550a7375SFelipe Balbi  */
225781ec4e4aSSergei Shtylyov static int musb_cleanup_urb(struct urb *urb, struct musb_qh *qh)
2258550a7375SFelipe Balbi {
2259550a7375SFelipe Balbi 	struct musb_hw_ep	*ep = qh->hw_ep;
22605c8a86e1SFelipe Balbi 	struct musb		*musb = ep->musb;
2261550a7375SFelipe Balbi 	void __iomem		*epio = ep->regs;
2262550a7375SFelipe Balbi 	unsigned		hw_end = ep->epnum;
2263550a7375SFelipe Balbi 	void __iomem		*regs = ep->musb->mregs;
226481ec4e4aSSergei Shtylyov 	int			is_in = usb_pipein(urb->pipe);
2265550a7375SFelipe Balbi 	int			status = 0;
226681ec4e4aSSergei Shtylyov 	u16			csr;
2267550a7375SFelipe Balbi 
2268550a7375SFelipe Balbi 	musb_ep_select(regs, hw_end);
2269550a7375SFelipe Balbi 
2270550a7375SFelipe Balbi 	if (is_dma_capable()) {
2271550a7375SFelipe Balbi 		struct dma_channel	*dma;
2272550a7375SFelipe Balbi 
2273550a7375SFelipe Balbi 		dma = is_in ? ep->rx_channel : ep->tx_channel;
2274550a7375SFelipe Balbi 		if (dma) {
2275550a7375SFelipe Balbi 			status = ep->musb->dma_controller->channel_abort(dma);
22765c8a86e1SFelipe Balbi 			dev_dbg(musb->controller,
2277550a7375SFelipe Balbi 				"abort %cX%d DMA for urb %p --> %d\n",
2278550a7375SFelipe Balbi 				is_in ? 'R' : 'T', ep->epnum,
2279550a7375SFelipe Balbi 				urb, status);
2280550a7375SFelipe Balbi 			urb->actual_length += dma->actual_len;
2281550a7375SFelipe Balbi 		}
2282550a7375SFelipe Balbi 	}
2283550a7375SFelipe Balbi 
2284550a7375SFelipe Balbi 	/* turn off DMA requests, discard state, stop polling ... */
2285692933b2SAjay Kumar Gupta 	if (ep->epnum && is_in) {
2286550a7375SFelipe Balbi 		/* giveback saves bulk toggle */
2287550a7375SFelipe Balbi 		csr = musb_h_flush_rxfifo(ep, 0);
2288550a7375SFelipe Balbi 
2289550a7375SFelipe Balbi 		/* REVISIT we still get an irq; should likely clear the
2290550a7375SFelipe Balbi 		 * endpoint's irq status here to avoid bogus irqs.
2291550a7375SFelipe Balbi 		 * clearing that status is platform-specific...
2292550a7375SFelipe Balbi 		 */
229378322c1aSDavid Brownell 	} else if (ep->epnum) {
2294550a7375SFelipe Balbi 		musb_h_tx_flush_fifo(ep);
2295550a7375SFelipe Balbi 		csr = musb_readw(epio, MUSB_TXCSR);
2296550a7375SFelipe Balbi 		csr &= ~(MUSB_TXCSR_AUTOSET
2297550a7375SFelipe Balbi 			| MUSB_TXCSR_DMAENAB
2298550a7375SFelipe Balbi 			| MUSB_TXCSR_H_RXSTALL
2299550a7375SFelipe Balbi 			| MUSB_TXCSR_H_NAKTIMEOUT
2300550a7375SFelipe Balbi 			| MUSB_TXCSR_H_ERROR
2301550a7375SFelipe Balbi 			| MUSB_TXCSR_TXPKTRDY);
2302550a7375SFelipe Balbi 		musb_writew(epio, MUSB_TXCSR, csr);
2303550a7375SFelipe Balbi 		/* REVISIT may need to clear FLUSHFIFO ... */
2304550a7375SFelipe Balbi 		musb_writew(epio, MUSB_TXCSR, csr);
2305550a7375SFelipe Balbi 		/* flush cpu writebuffer */
2306550a7375SFelipe Balbi 		csr = musb_readw(epio, MUSB_TXCSR);
230778322c1aSDavid Brownell 	} else  {
230878322c1aSDavid Brownell 		musb_h_ep0_flush_fifo(ep);
2309550a7375SFelipe Balbi 	}
2310550a7375SFelipe Balbi 	if (status == 0)
2311550a7375SFelipe Balbi 		musb_advance_schedule(ep->musb, urb, ep, is_in);
2312550a7375SFelipe Balbi 	return status;
2313550a7375SFelipe Balbi }
2314550a7375SFelipe Balbi 
2315550a7375SFelipe Balbi static int musb_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
2316550a7375SFelipe Balbi {
2317550a7375SFelipe Balbi 	struct musb		*musb = hcd_to_musb(hcd);
2318550a7375SFelipe Balbi 	struct musb_qh		*qh;
2319550a7375SFelipe Balbi 	unsigned long		flags;
232022a0d6f1SSergei Shtylyov 	int			is_in  = usb_pipein(urb->pipe);
2321550a7375SFelipe Balbi 	int			ret;
2322550a7375SFelipe Balbi 
23235c8a86e1SFelipe Balbi 	dev_dbg(musb->controller, "urb=%p, dev%d ep%d%s\n", urb,
2324550a7375SFelipe Balbi 			usb_pipedevice(urb->pipe),
2325550a7375SFelipe Balbi 			usb_pipeendpoint(urb->pipe),
232622a0d6f1SSergei Shtylyov 			is_in ? "in" : "out");
2327550a7375SFelipe Balbi 
2328550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
2329550a7375SFelipe Balbi 	ret = usb_hcd_check_unlink_urb(hcd, urb, status);
2330550a7375SFelipe Balbi 	if (ret)
2331550a7375SFelipe Balbi 		goto done;
2332550a7375SFelipe Balbi 
2333550a7375SFelipe Balbi 	qh = urb->hcpriv;
2334550a7375SFelipe Balbi 	if (!qh)
2335550a7375SFelipe Balbi 		goto done;
2336550a7375SFelipe Balbi 
233722a0d6f1SSergei Shtylyov 	/*
233822a0d6f1SSergei Shtylyov 	 * Any URB not actively programmed into endpoint hardware can be
2339a2fd814eSSergei Shtylyov 	 * immediately given back; that's any URB not at the head of an
2340550a7375SFelipe Balbi 	 * endpoint queue, unless someday we get real DMA queues.  And even
2341a2fd814eSSergei Shtylyov 	 * if it's at the head, it might not be known to the hardware...
2342550a7375SFelipe Balbi 	 *
234322a0d6f1SSergei Shtylyov 	 * Otherwise abort current transfer, pending DMA, etc.; urb->status
2344550a7375SFelipe Balbi 	 * has already been updated.  This is a synchronous abort; it'd be
2345550a7375SFelipe Balbi 	 * OK to hold off until after some IRQ, though.
234622a0d6f1SSergei Shtylyov 	 *
234722a0d6f1SSergei Shtylyov 	 * NOTE: qh is invalid unless !list_empty(&hep->urb_list)
2348550a7375SFelipe Balbi 	 */
234922a0d6f1SSergei Shtylyov 	if (!qh->is_ready
235022a0d6f1SSergei Shtylyov 			|| urb->urb_list.prev != &qh->hep->urb_list
235122a0d6f1SSergei Shtylyov 			|| musb_ep_get_qh(qh->hw_ep, is_in) != qh) {
2352550a7375SFelipe Balbi 		int	ready = qh->is_ready;
2353550a7375SFelipe Balbi 
2354550a7375SFelipe Balbi 		qh->is_ready = 0;
2355c9cd06b3SSergei Shtylyov 		musb_giveback(musb, urb, 0);
2356550a7375SFelipe Balbi 		qh->is_ready = ready;
2357a2fd814eSSergei Shtylyov 
2358a2fd814eSSergei Shtylyov 		/* If nothing else (usually musb_giveback) is using it
2359a2fd814eSSergei Shtylyov 		 * and its URB list has emptied, recycle this qh.
2360a2fd814eSSergei Shtylyov 		 */
2361a2fd814eSSergei Shtylyov 		if (ready && list_empty(&qh->hep->urb_list)) {
2362a2fd814eSSergei Shtylyov 			qh->hep->hcpriv = NULL;
2363a2fd814eSSergei Shtylyov 			list_del(&qh->ring);
2364a2fd814eSSergei Shtylyov 			kfree(qh);
2365a2fd814eSSergei Shtylyov 		}
2366550a7375SFelipe Balbi 	} else
236781ec4e4aSSergei Shtylyov 		ret = musb_cleanup_urb(urb, qh);
2368550a7375SFelipe Balbi done:
2369550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
2370550a7375SFelipe Balbi 	return ret;
2371550a7375SFelipe Balbi }
2372550a7375SFelipe Balbi 
2373550a7375SFelipe Balbi /* disable an endpoint */
2374550a7375SFelipe Balbi static void
2375550a7375SFelipe Balbi musb_h_disable(struct usb_hcd *hcd, struct usb_host_endpoint *hep)
2376550a7375SFelipe Balbi {
237722a0d6f1SSergei Shtylyov 	u8			is_in = hep->desc.bEndpointAddress & USB_DIR_IN;
2378550a7375SFelipe Balbi 	unsigned long		flags;
2379550a7375SFelipe Balbi 	struct musb		*musb = hcd_to_musb(hcd);
2380dc61d238SSergei Shtylyov 	struct musb_qh		*qh;
2381dc61d238SSergei Shtylyov 	struct urb		*urb;
2382550a7375SFelipe Balbi 
2383550a7375SFelipe Balbi 	spin_lock_irqsave(&musb->lock, flags);
2384550a7375SFelipe Balbi 
2385dc61d238SSergei Shtylyov 	qh = hep->hcpriv;
2386dc61d238SSergei Shtylyov 	if (qh == NULL)
2387dc61d238SSergei Shtylyov 		goto exit;
2388dc61d238SSergei Shtylyov 
2389550a7375SFelipe Balbi 	/* NOTE: qh is invalid unless !list_empty(&hep->urb_list) */
2390550a7375SFelipe Balbi 
239122a0d6f1SSergei Shtylyov 	/* Kick the first URB off the hardware, if needed */
2392550a7375SFelipe Balbi 	qh->is_ready = 0;
239322a0d6f1SSergei Shtylyov 	if (musb_ep_get_qh(qh->hw_ep, is_in) == qh) {
2394550a7375SFelipe Balbi 		urb = next_urb(qh);
2395550a7375SFelipe Balbi 
2396550a7375SFelipe Balbi 		/* make software (then hardware) stop ASAP */
2397550a7375SFelipe Balbi 		if (!urb->unlinked)
2398550a7375SFelipe Balbi 			urb->status = -ESHUTDOWN;
2399550a7375SFelipe Balbi 
2400550a7375SFelipe Balbi 		/* cleanup */
240181ec4e4aSSergei Shtylyov 		musb_cleanup_urb(urb, qh);
2402550a7375SFelipe Balbi 
2403dc61d238SSergei Shtylyov 		/* Then nuke all the others ... and advance the
2404dc61d238SSergei Shtylyov 		 * queue on hw_ep (e.g. bulk ring) when we're done.
2405dc61d238SSergei Shtylyov 		 */
2406dc61d238SSergei Shtylyov 		while (!list_empty(&hep->urb_list)) {
2407dc61d238SSergei Shtylyov 			urb = next_urb(qh);
2408dc61d238SSergei Shtylyov 			urb->status = -ESHUTDOWN;
2409dc61d238SSergei Shtylyov 			musb_advance_schedule(musb, urb, qh->hw_ep, is_in);
2410dc61d238SSergei Shtylyov 		}
2411dc61d238SSergei Shtylyov 	} else {
2412dc61d238SSergei Shtylyov 		/* Just empty the queue; the hardware is busy with
2413dc61d238SSergei Shtylyov 		 * other transfers, and since !qh->is_ready nothing
2414dc61d238SSergei Shtylyov 		 * will activate any of these as it advances.
2415dc61d238SSergei Shtylyov 		 */
2416dc61d238SSergei Shtylyov 		while (!list_empty(&hep->urb_list))
2417c9cd06b3SSergei Shtylyov 			musb_giveback(musb, next_urb(qh), -ESHUTDOWN);
2418550a7375SFelipe Balbi 
2419dc61d238SSergei Shtylyov 		hep->hcpriv = NULL;
2420dc61d238SSergei Shtylyov 		list_del(&qh->ring);
2421dc61d238SSergei Shtylyov 		kfree(qh);
2422dc61d238SSergei Shtylyov 	}
2423dc61d238SSergei Shtylyov exit:
2424550a7375SFelipe Balbi 	spin_unlock_irqrestore(&musb->lock, flags);
2425550a7375SFelipe Balbi }
2426550a7375SFelipe Balbi 
2427550a7375SFelipe Balbi static int musb_h_get_frame_number(struct usb_hcd *hcd)
2428550a7375SFelipe Balbi {
2429550a7375SFelipe Balbi 	struct musb	*musb = hcd_to_musb(hcd);
2430550a7375SFelipe Balbi 
2431550a7375SFelipe Balbi 	return musb_readw(musb->mregs, MUSB_FRAME);
2432550a7375SFelipe Balbi }
2433550a7375SFelipe Balbi 
2434550a7375SFelipe Balbi static int musb_h_start(struct usb_hcd *hcd)
2435550a7375SFelipe Balbi {
2436550a7375SFelipe Balbi 	struct musb	*musb = hcd_to_musb(hcd);
2437550a7375SFelipe Balbi 
2438550a7375SFelipe Balbi 	/* NOTE: musb_start() is called when the hub driver turns
2439550a7375SFelipe Balbi 	 * on port power, or when (OTG) peripheral starts.
2440550a7375SFelipe Balbi 	 */
2441550a7375SFelipe Balbi 	hcd->state = HC_STATE_RUNNING;
2442550a7375SFelipe Balbi 	musb->port1_status = 0;
2443550a7375SFelipe Balbi 	return 0;
2444550a7375SFelipe Balbi }
2445550a7375SFelipe Balbi 
2446550a7375SFelipe Balbi static void musb_h_stop(struct usb_hcd *hcd)
2447550a7375SFelipe Balbi {
2448550a7375SFelipe Balbi 	musb_stop(hcd_to_musb(hcd));
2449550a7375SFelipe Balbi 	hcd->state = HC_STATE_HALT;
2450550a7375SFelipe Balbi }
2451550a7375SFelipe Balbi 
2452550a7375SFelipe Balbi static int musb_bus_suspend(struct usb_hcd *hcd)
2453550a7375SFelipe Balbi {
2454550a7375SFelipe Balbi 	struct musb	*musb = hcd_to_musb(hcd);
245589368d3dSDavid Brownell 	u8		devctl;
2456550a7375SFelipe Balbi 
245794f72136SDaniel Mack 	musb_port_suspend(musb, true);
245894f72136SDaniel Mack 
245989368d3dSDavid Brownell 	if (!is_host_active(musb))
2460550a7375SFelipe Balbi 		return 0;
2461550a7375SFelipe Balbi 
246289368d3dSDavid Brownell 	switch (musb->xceiv->state) {
246389368d3dSDavid Brownell 	case OTG_STATE_A_SUSPEND:
246489368d3dSDavid Brownell 		return 0;
246589368d3dSDavid Brownell 	case OTG_STATE_A_WAIT_VRISE:
246689368d3dSDavid Brownell 		/* ID could be grounded even if there's no device
246789368d3dSDavid Brownell 		 * on the other end of the cable.  NOTE that the
246889368d3dSDavid Brownell 		 * A_WAIT_VRISE timers are messy with MUSB...
246989368d3dSDavid Brownell 		 */
247089368d3dSDavid Brownell 		devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
247189368d3dSDavid Brownell 		if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
247289368d3dSDavid Brownell 			musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
247389368d3dSDavid Brownell 		break;
247489368d3dSDavid Brownell 	default:
247589368d3dSDavid Brownell 		break;
247689368d3dSDavid Brownell 	}
247789368d3dSDavid Brownell 
247889368d3dSDavid Brownell 	if (musb->is_active) {
247989368d3dSDavid Brownell 		WARNING("trying to suspend as %s while active\n",
248042c0bf1cSFelipe Balbi 				usb_otg_state_string(musb->xceiv->state));
2481550a7375SFelipe Balbi 		return -EBUSY;
2482550a7375SFelipe Balbi 	} else
2483550a7375SFelipe Balbi 		return 0;
2484550a7375SFelipe Balbi }
2485550a7375SFelipe Balbi 
2486550a7375SFelipe Balbi static int musb_bus_resume(struct usb_hcd *hcd)
2487550a7375SFelipe Balbi {
2488869c5978SDaniel Mack 	struct musb *musb = hcd_to_musb(hcd);
2489869c5978SDaniel Mack 
2490869c5978SDaniel Mack 	if (musb->config &&
2491869c5978SDaniel Mack 	    musb->config->host_port_deassert_reset_at_resume)
2492869c5978SDaniel Mack 		musb_port_reset(musb, false);
2493869c5978SDaniel Mack 
2494550a7375SFelipe Balbi 	return 0;
2495550a7375SFelipe Balbi }
2496550a7375SFelipe Balbi 
24978408fd1dSRuslan Bilovol #ifndef CONFIG_MUSB_PIO_ONLY
24988408fd1dSRuslan Bilovol 
24998408fd1dSRuslan Bilovol #define MUSB_USB_DMA_ALIGN 4
25008408fd1dSRuslan Bilovol 
25018408fd1dSRuslan Bilovol struct musb_temp_buffer {
25028408fd1dSRuslan Bilovol 	void *kmalloc_ptr;
25038408fd1dSRuslan Bilovol 	void *old_xfer_buffer;
25048408fd1dSRuslan Bilovol 	u8 data[0];
25058408fd1dSRuslan Bilovol };
25068408fd1dSRuslan Bilovol 
25078408fd1dSRuslan Bilovol static void musb_free_temp_buffer(struct urb *urb)
25088408fd1dSRuslan Bilovol {
25098408fd1dSRuslan Bilovol 	enum dma_data_direction dir;
25108408fd1dSRuslan Bilovol 	struct musb_temp_buffer *temp;
25118408fd1dSRuslan Bilovol 
25128408fd1dSRuslan Bilovol 	if (!(urb->transfer_flags & URB_ALIGNED_TEMP_BUFFER))
25138408fd1dSRuslan Bilovol 		return;
25148408fd1dSRuslan Bilovol 
25158408fd1dSRuslan Bilovol 	dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
25168408fd1dSRuslan Bilovol 
25178408fd1dSRuslan Bilovol 	temp = container_of(urb->transfer_buffer, struct musb_temp_buffer,
25188408fd1dSRuslan Bilovol 			    data);
25198408fd1dSRuslan Bilovol 
25208408fd1dSRuslan Bilovol 	if (dir == DMA_FROM_DEVICE) {
25218408fd1dSRuslan Bilovol 		memcpy(temp->old_xfer_buffer, temp->data,
25228408fd1dSRuslan Bilovol 		       urb->transfer_buffer_length);
25238408fd1dSRuslan Bilovol 	}
25248408fd1dSRuslan Bilovol 	urb->transfer_buffer = temp->old_xfer_buffer;
25258408fd1dSRuslan Bilovol 	kfree(temp->kmalloc_ptr);
25268408fd1dSRuslan Bilovol 
25278408fd1dSRuslan Bilovol 	urb->transfer_flags &= ~URB_ALIGNED_TEMP_BUFFER;
25288408fd1dSRuslan Bilovol }
25298408fd1dSRuslan Bilovol 
25308408fd1dSRuslan Bilovol static int musb_alloc_temp_buffer(struct urb *urb, gfp_t mem_flags)
25318408fd1dSRuslan Bilovol {
25328408fd1dSRuslan Bilovol 	enum dma_data_direction dir;
25338408fd1dSRuslan Bilovol 	struct musb_temp_buffer *temp;
25348408fd1dSRuslan Bilovol 	void *kmalloc_ptr;
25358408fd1dSRuslan Bilovol 	size_t kmalloc_size;
25368408fd1dSRuslan Bilovol 
25378408fd1dSRuslan Bilovol 	if (urb->num_sgs || urb->sg ||
25388408fd1dSRuslan Bilovol 	    urb->transfer_buffer_length == 0 ||
25398408fd1dSRuslan Bilovol 	    !((uintptr_t)urb->transfer_buffer & (MUSB_USB_DMA_ALIGN - 1)))
25408408fd1dSRuslan Bilovol 		return 0;
25418408fd1dSRuslan Bilovol 
25428408fd1dSRuslan Bilovol 	dir = usb_urb_dir_in(urb) ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
25438408fd1dSRuslan Bilovol 
25448408fd1dSRuslan Bilovol 	/* Allocate a buffer with enough padding for alignment */
25458408fd1dSRuslan Bilovol 	kmalloc_size = urb->transfer_buffer_length +
25468408fd1dSRuslan Bilovol 		sizeof(struct musb_temp_buffer) + MUSB_USB_DMA_ALIGN - 1;
25478408fd1dSRuslan Bilovol 
25488408fd1dSRuslan Bilovol 	kmalloc_ptr = kmalloc(kmalloc_size, mem_flags);
25498408fd1dSRuslan Bilovol 	if (!kmalloc_ptr)
25508408fd1dSRuslan Bilovol 		return -ENOMEM;
25518408fd1dSRuslan Bilovol 
25528408fd1dSRuslan Bilovol 	/* Position our struct temp_buffer such that data is aligned */
25538408fd1dSRuslan Bilovol 	temp = PTR_ALIGN(kmalloc_ptr, MUSB_USB_DMA_ALIGN);
25548408fd1dSRuslan Bilovol 
25558408fd1dSRuslan Bilovol 
25568408fd1dSRuslan Bilovol 	temp->kmalloc_ptr = kmalloc_ptr;
25578408fd1dSRuslan Bilovol 	temp->old_xfer_buffer = urb->transfer_buffer;
25588408fd1dSRuslan Bilovol 	if (dir == DMA_TO_DEVICE)
25598408fd1dSRuslan Bilovol 		memcpy(temp->data, urb->transfer_buffer,
25608408fd1dSRuslan Bilovol 		       urb->transfer_buffer_length);
25618408fd1dSRuslan Bilovol 	urb->transfer_buffer = temp->data;
25628408fd1dSRuslan Bilovol 
25638408fd1dSRuslan Bilovol 	urb->transfer_flags |= URB_ALIGNED_TEMP_BUFFER;
25648408fd1dSRuslan Bilovol 
25658408fd1dSRuslan Bilovol 	return 0;
25668408fd1dSRuslan Bilovol }
25678408fd1dSRuslan Bilovol 
25688408fd1dSRuslan Bilovol static int musb_map_urb_for_dma(struct usb_hcd *hcd, struct urb *urb,
25698408fd1dSRuslan Bilovol 				      gfp_t mem_flags)
25708408fd1dSRuslan Bilovol {
25718408fd1dSRuslan Bilovol 	struct musb	*musb = hcd_to_musb(hcd);
25728408fd1dSRuslan Bilovol 	int ret;
25738408fd1dSRuslan Bilovol 
25748408fd1dSRuslan Bilovol 	/*
25758408fd1dSRuslan Bilovol 	 * The DMA engine in RTL1.8 and above cannot handle
25768408fd1dSRuslan Bilovol 	 * DMA addresses that are not aligned to a 4 byte boundary.
25778408fd1dSRuslan Bilovol 	 * For such engine implemented (un)map_urb_for_dma hooks.
25788408fd1dSRuslan Bilovol 	 * Do not use these hooks for RTL<1.8
25798408fd1dSRuslan Bilovol 	 */
25808408fd1dSRuslan Bilovol 	if (musb->hwvers < MUSB_HWVERS_1800)
25818408fd1dSRuslan Bilovol 		return usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
25828408fd1dSRuslan Bilovol 
25838408fd1dSRuslan Bilovol 	ret = musb_alloc_temp_buffer(urb, mem_flags);
25848408fd1dSRuslan Bilovol 	if (ret)
25858408fd1dSRuslan Bilovol 		return ret;
25868408fd1dSRuslan Bilovol 
25878408fd1dSRuslan Bilovol 	ret = usb_hcd_map_urb_for_dma(hcd, urb, mem_flags);
25888408fd1dSRuslan Bilovol 	if (ret)
25898408fd1dSRuslan Bilovol 		musb_free_temp_buffer(urb);
25908408fd1dSRuslan Bilovol 
25918408fd1dSRuslan Bilovol 	return ret;
25928408fd1dSRuslan Bilovol }
25938408fd1dSRuslan Bilovol 
25948408fd1dSRuslan Bilovol static void musb_unmap_urb_for_dma(struct usb_hcd *hcd, struct urb *urb)
25958408fd1dSRuslan Bilovol {
25968408fd1dSRuslan Bilovol 	struct musb	*musb = hcd_to_musb(hcd);
25978408fd1dSRuslan Bilovol 
25988408fd1dSRuslan Bilovol 	usb_hcd_unmap_urb_for_dma(hcd, urb);
25998408fd1dSRuslan Bilovol 
26008408fd1dSRuslan Bilovol 	/* Do not use this hook for RTL<1.8 (see description above) */
26018408fd1dSRuslan Bilovol 	if (musb->hwvers < MUSB_HWVERS_1800)
26028408fd1dSRuslan Bilovol 		return;
26038408fd1dSRuslan Bilovol 
26048408fd1dSRuslan Bilovol 	musb_free_temp_buffer(urb);
26058408fd1dSRuslan Bilovol }
26068408fd1dSRuslan Bilovol #endif /* !CONFIG_MUSB_PIO_ONLY */
26078408fd1dSRuslan Bilovol 
260874c2e936SDaniel Mack static const struct hc_driver musb_hc_driver = {
2609550a7375SFelipe Balbi 	.description		= "musb-hcd",
2610550a7375SFelipe Balbi 	.product_desc		= "MUSB HDRC host driver",
261174c2e936SDaniel Mack 	.hcd_priv_size		= sizeof(struct musb *),
2612550a7375SFelipe Balbi 	.flags			= HCD_USB2 | HCD_MEMORY,
2613550a7375SFelipe Balbi 
2614550a7375SFelipe Balbi 	/* not using irq handler or reset hooks from usbcore, since
2615550a7375SFelipe Balbi 	 * those must be shared with peripheral code for OTG configs
2616550a7375SFelipe Balbi 	 */
2617550a7375SFelipe Balbi 
2618550a7375SFelipe Balbi 	.start			= musb_h_start,
2619550a7375SFelipe Balbi 	.stop			= musb_h_stop,
2620550a7375SFelipe Balbi 
2621550a7375SFelipe Balbi 	.get_frame_number	= musb_h_get_frame_number,
2622550a7375SFelipe Balbi 
2623550a7375SFelipe Balbi 	.urb_enqueue		= musb_urb_enqueue,
2624550a7375SFelipe Balbi 	.urb_dequeue		= musb_urb_dequeue,
2625550a7375SFelipe Balbi 	.endpoint_disable	= musb_h_disable,
2626550a7375SFelipe Balbi 
26278408fd1dSRuslan Bilovol #ifndef CONFIG_MUSB_PIO_ONLY
26288408fd1dSRuslan Bilovol 	.map_urb_for_dma	= musb_map_urb_for_dma,
26298408fd1dSRuslan Bilovol 	.unmap_urb_for_dma	= musb_unmap_urb_for_dma,
26308408fd1dSRuslan Bilovol #endif
26318408fd1dSRuslan Bilovol 
2632550a7375SFelipe Balbi 	.hub_status_data	= musb_hub_status_data,
2633550a7375SFelipe Balbi 	.hub_control		= musb_hub_control,
2634550a7375SFelipe Balbi 	.bus_suspend		= musb_bus_suspend,
2635550a7375SFelipe Balbi 	.bus_resume		= musb_bus_resume,
2636550a7375SFelipe Balbi 	/* .start_port_reset	= NULL, */
2637550a7375SFelipe Balbi 	/* .hub_irq_enable	= NULL, */
2638550a7375SFelipe Balbi };
26390b3eba44SDaniel Mack 
264074c2e936SDaniel Mack int musb_host_alloc(struct musb *musb)
264174c2e936SDaniel Mack {
264274c2e936SDaniel Mack 	struct device	*dev = musb->controller;
264374c2e936SDaniel Mack 
264474c2e936SDaniel Mack 	/* usbcore sets dev->driver_data to hcd, and sometimes uses that... */
264574c2e936SDaniel Mack 	musb->hcd = usb_create_hcd(&musb_hc_driver, dev, dev_name(dev));
264674c2e936SDaniel Mack 	if (!musb->hcd)
264774c2e936SDaniel Mack 		return -EINVAL;
264874c2e936SDaniel Mack 
264974c2e936SDaniel Mack 	*musb->hcd->hcd_priv = (unsigned long) musb;
265074c2e936SDaniel Mack 	musb->hcd->self.uses_pio_for_control = 1;
265174c2e936SDaniel Mack 	musb->hcd->uses_new_polling = 1;
265274c2e936SDaniel Mack 	musb->hcd->has_tt = 1;
265374c2e936SDaniel Mack 
265474c2e936SDaniel Mack 	return 0;
265574c2e936SDaniel Mack }
265674c2e936SDaniel Mack 
265774c2e936SDaniel Mack void musb_host_cleanup(struct musb *musb)
265874c2e936SDaniel Mack {
265990474288SSebastian Andrzej Siewior 	if (musb->port_mode == MUSB_PORT_MODE_GADGET)
266090474288SSebastian Andrzej Siewior 		return;
266174c2e936SDaniel Mack 	usb_remove_hcd(musb->hcd);
266274c2e936SDaniel Mack 	musb->hcd = NULL;
266374c2e936SDaniel Mack }
266474c2e936SDaniel Mack 
266574c2e936SDaniel Mack void musb_host_free(struct musb *musb)
266674c2e936SDaniel Mack {
266774c2e936SDaniel Mack 	usb_put_hcd(musb->hcd);
266874c2e936SDaniel Mack }
266974c2e936SDaniel Mack 
26702cc65feaSDaniel Mack int musb_host_setup(struct musb *musb, int power_budget)
26712cc65feaSDaniel Mack {
26722cc65feaSDaniel Mack 	int ret;
26732cc65feaSDaniel Mack 	struct usb_hcd *hcd = musb->hcd;
26742cc65feaSDaniel Mack 
26752cc65feaSDaniel Mack 	MUSB_HST_MODE(musb);
26762cc65feaSDaniel Mack 	musb->xceiv->otg->default_a = 1;
26772cc65feaSDaniel Mack 	musb->xceiv->state = OTG_STATE_A_IDLE;
26782cc65feaSDaniel Mack 
26792cc65feaSDaniel Mack 	otg_set_host(musb->xceiv->otg, &hcd->self);
26802cc65feaSDaniel Mack 	hcd->self.otg_port = 1;
26812cc65feaSDaniel Mack 	musb->xceiv->otg->host = &hcd->self;
26822cc65feaSDaniel Mack 	hcd->power_budget = 2 * (power_budget ? : 250);
26832cc65feaSDaniel Mack 
26842cc65feaSDaniel Mack 	ret = usb_add_hcd(hcd, 0, 0);
26852cc65feaSDaniel Mack 	if (ret < 0)
26862cc65feaSDaniel Mack 		return ret;
26872cc65feaSDaniel Mack 
26883c9740a1SPeter Chen 	device_wakeup_enable(hcd->self.controller);
26892cc65feaSDaniel Mack 	return 0;
26902cc65feaSDaniel Mack }
26912cc65feaSDaniel Mack 
26920b3eba44SDaniel Mack void musb_host_resume_root_hub(struct musb *musb)
26930b3eba44SDaniel Mack {
269474c2e936SDaniel Mack 	usb_hcd_resume_root_hub(musb->hcd);
26950b3eba44SDaniel Mack }
26960b3eba44SDaniel Mack 
26970b3eba44SDaniel Mack void musb_host_poke_root_hub(struct musb *musb)
26980b3eba44SDaniel Mack {
26990b3eba44SDaniel Mack 	MUSB_HST_MODE(musb);
270074c2e936SDaniel Mack 	if (musb->hcd->status_urb)
270174c2e936SDaniel Mack 		usb_hcd_poll_rh_status(musb->hcd);
27020b3eba44SDaniel Mack 	else
270374c2e936SDaniel Mack 		usb_hcd_resume_root_hub(musb->hcd);
27040b3eba44SDaniel Mack }
2705