xref: /linux/drivers/usb/host/xhci-ring.c (revision 603d6637aeb9a14cd0087d7c24c3777bfa51fcbf)
1 /*
2  * xHCI host controller driver
3  *
4  * Copyright (C) 2008 Intel Corp.
5  *
6  * Author: Sarah Sharp
7  * Some code borrowed from the Linux EHCI driver.
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
16  * for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software Foundation,
20  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21  */
22 
23 /*
24  * Ring initialization rules:
25  * 1. Each segment is initialized to zero, except for link TRBs.
26  * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
27  *    Consumer Cycle State (CCS), depending on ring function.
28  * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29  *
30  * Ring behavior rules:
31  * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
32  *    least one free TRB in the ring.  This is useful if you want to turn that
33  *    into a link TRB and expand the ring.
34  * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35  *    link TRB, then load the pointer with the address in the link TRB.  If the
36  *    link TRB had its toggle bit set, you may need to update the ring cycle
37  *    state (see cycle bit rules).  You may have to do this multiple times
38  *    until you reach a non-link TRB.
39  * 3. A ring is full if enqueue++ (for the definition of increment above)
40  *    equals the dequeue pointer.
41  *
42  * Cycle bit rules:
43  * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44  *    in a link TRB, it must toggle the ring cycle state.
45  * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46  *    in a link TRB, it must toggle the ring cycle state.
47  *
48  * Producer rules:
49  * 1. Check if ring is full before you enqueue.
50  * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51  *    Update enqueue pointer between each write (which may update the ring
52  *    cycle state).
53  * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
54  *    and endpoint rings.  If HC is the producer for the event ring,
55  *    and it generates an interrupt according to interrupt modulation rules.
56  *
57  * Consumer rules:
58  * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
59  *    the TRB is owned by the consumer.
60  * 2. Update dequeue pointer (which may update the ring cycle state) and
61  *    continue processing TRBs until you reach a TRB which is not owned by you.
62  * 3. Notify the producer.  SW is the consumer for the event ring, and it
63  *   updates event ring dequeue pointer.  HC is the consumer for the command and
64  *   endpoint rings; it generates events on the event ring for these.
65  */
66 
67 #include <linux/scatterlist.h>
68 #include <linux/slab.h>
69 #include "xhci.h"
70 
71 static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 		struct xhci_virt_device *virt_dev,
73 		struct xhci_event_cmd *event);
74 
75 /*
76  * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77  * address of the TRB.
78  */
79 dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
80 		union xhci_trb *trb)
81 {
82 	unsigned long segment_offset;
83 
84 	if (!seg || !trb || trb < seg->trbs)
85 		return 0;
86 	/* offset in TRBs */
87 	segment_offset = trb - seg->trbs;
88 	if (segment_offset > TRBS_PER_SEGMENT)
89 		return 0;
90 	return seg->dma + (segment_offset * sizeof(*trb));
91 }
92 
93 /* Does this link TRB point to the first segment in a ring,
94  * or was the previous TRB the last TRB on the last segment in the ERST?
95  */
96 static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
97 		struct xhci_segment *seg, union xhci_trb *trb)
98 {
99 	if (ring == xhci->event_ring)
100 		return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 			(seg->next == xhci->event_ring->first_seg);
102 	else
103 		return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
104 }
105 
106 /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107  * segment?  I.e. would the updated event TRB pointer step off the end of the
108  * event seg?
109  */
110 static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
111 		struct xhci_segment *seg, union xhci_trb *trb)
112 {
113 	if (ring == xhci->event_ring)
114 		return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 	else
116 		return TRB_TYPE_LINK_LE32(trb->link.control);
117 }
118 
119 static int enqueue_is_link_trb(struct xhci_ring *ring)
120 {
121 	struct xhci_link_trb *link = &ring->enqueue->link;
122 	return TRB_TYPE_LINK_LE32(link->control);
123 }
124 
125 /* Updates trb to point to the next TRB in the ring, and updates seg if the next
126  * TRB is in a new segment.  This does not skip over link TRBs, and it does not
127  * effect the ring dequeue or enqueue pointers.
128  */
129 static void next_trb(struct xhci_hcd *xhci,
130 		struct xhci_ring *ring,
131 		struct xhci_segment **seg,
132 		union xhci_trb **trb)
133 {
134 	if (last_trb(xhci, ring, *seg, *trb)) {
135 		*seg = (*seg)->next;
136 		*trb = ((*seg)->trbs);
137 	} else {
138 		(*trb)++;
139 	}
140 }
141 
142 /*
143  * See Cycle bit rules. SW is the consumer for the event ring only.
144  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
145  */
146 static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
147 {
148 	union xhci_trb *next;
149 	unsigned long long addr;
150 
151 	ring->deq_updates++;
152 
153 	/* If this is not event ring, there is one more usable TRB */
154 	if (ring->type != TYPE_EVENT &&
155 			!last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
156 		ring->num_trbs_free++;
157 	next = ++(ring->dequeue);
158 
159 	/* Update the dequeue pointer further if that was a link TRB or we're at
160 	 * the end of an event ring segment (which doesn't have link TRBS)
161 	 */
162 	while (last_trb(xhci, ring, ring->deq_seg, next)) {
163 		if (ring->type == TYPE_EVENT &&	last_trb_on_last_seg(xhci,
164 				ring, ring->deq_seg, next)) {
165 			ring->cycle_state = (ring->cycle_state ? 0 : 1);
166 		}
167 		ring->deq_seg = ring->deq_seg->next;
168 		ring->dequeue = ring->deq_seg->trbs;
169 		next = ring->dequeue;
170 	}
171 	addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
172 }
173 
174 /*
175  * See Cycle bit rules. SW is the consumer for the event ring only.
176  * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
177  *
178  * If we've just enqueued a TRB that is in the middle of a TD (meaning the
179  * chain bit is set), then set the chain bit in all the following link TRBs.
180  * If we've enqueued the last TRB in a TD, make sure the following link TRBs
181  * have their chain bit cleared (so that each Link TRB is a separate TD).
182  *
183  * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
184  * set, but other sections talk about dealing with the chain bit set.  This was
185  * fixed in the 0.96 specification errata, but we have to assume that all 0.95
186  * xHCI hardware can't handle the chain bit being cleared on a link TRB.
187  *
188  * @more_trbs_coming:	Will you enqueue more TRBs before calling
189  *			prepare_transfer()?
190  */
191 static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
192 			bool more_trbs_coming)
193 {
194 	u32 chain;
195 	union xhci_trb *next;
196 	unsigned long long addr;
197 
198 	chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
199 	/* If this is not event ring, there is one less usable TRB */
200 	if (ring->type != TYPE_EVENT &&
201 			!last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
202 		ring->num_trbs_free--;
203 	next = ++(ring->enqueue);
204 
205 	ring->enq_updates++;
206 	/* Update the dequeue pointer further if that was a link TRB or we're at
207 	 * the end of an event ring segment (which doesn't have link TRBS)
208 	 */
209 	while (last_trb(xhci, ring, ring->enq_seg, next)) {
210 		if (ring->type != TYPE_EVENT) {
211 			/*
212 			 * If the caller doesn't plan on enqueueing more
213 			 * TDs before ringing the doorbell, then we
214 			 * don't want to give the link TRB to the
215 			 * hardware just yet.  We'll give the link TRB
216 			 * back in prepare_ring() just before we enqueue
217 			 * the TD at the top of the ring.
218 			 */
219 			if (!chain && !more_trbs_coming)
220 				break;
221 
222 			/* If we're not dealing with 0.95 hardware or
223 			 * isoc rings on AMD 0.96 host,
224 			 * carry over the chain bit of the previous TRB
225 			 * (which may mean the chain bit is cleared).
226 			 */
227 			if (!(ring->type == TYPE_ISOC &&
228 					(xhci->quirks & XHCI_AMD_0x96_HOST))
229 						&& !xhci_link_trb_quirk(xhci)) {
230 				next->link.control &=
231 					cpu_to_le32(~TRB_CHAIN);
232 				next->link.control |=
233 					cpu_to_le32(chain);
234 			}
235 			/* Give this link TRB to the hardware */
236 			wmb();
237 			next->link.control ^= cpu_to_le32(TRB_CYCLE);
238 
239 			/* Toggle the cycle bit after the last ring segment. */
240 			if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
241 				ring->cycle_state = (ring->cycle_state ? 0 : 1);
242 			}
243 		}
244 		ring->enq_seg = ring->enq_seg->next;
245 		ring->enqueue = ring->enq_seg->trbs;
246 		next = ring->enqueue;
247 	}
248 	addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
249 }
250 
251 /*
252  * Check to see if there's room to enqueue num_trbs on the ring and make sure
253  * enqueue pointer will not advance into dequeue segment. See rules above.
254  */
255 static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
256 		unsigned int num_trbs)
257 {
258 	int num_trbs_in_deq_seg;
259 
260 	if (ring->num_trbs_free < num_trbs)
261 		return 0;
262 
263 	if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
264 		num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
265 		if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
266 			return 0;
267 	}
268 
269 	return 1;
270 }
271 
272 /* Ring the host controller doorbell after placing a command on the ring */
273 void xhci_ring_cmd_db(struct xhci_hcd *xhci)
274 {
275 	xhci_dbg(xhci, "// Ding dong!\n");
276 	xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
277 	/* Flush PCI posted writes */
278 	xhci_readl(xhci, &xhci->dba->doorbell[0]);
279 }
280 
281 void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
282 		unsigned int slot_id,
283 		unsigned int ep_index,
284 		unsigned int stream_id)
285 {
286 	__le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
287 	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
288 	unsigned int ep_state = ep->ep_state;
289 
290 	/* Don't ring the doorbell for this endpoint if there are pending
291 	 * cancellations because we don't want to interrupt processing.
292 	 * We don't want to restart any stream rings if there's a set dequeue
293 	 * pointer command pending because the device can choose to start any
294 	 * stream once the endpoint is on the HW schedule.
295 	 * FIXME - check all the stream rings for pending cancellations.
296 	 */
297 	if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
298 	    (ep_state & EP_HALTED))
299 		return;
300 	xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
301 	/* The CPU has better things to do at this point than wait for a
302 	 * write-posting flush.  It'll get there soon enough.
303 	 */
304 }
305 
306 /* Ring the doorbell for any rings with pending URBs */
307 static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
308 		unsigned int slot_id,
309 		unsigned int ep_index)
310 {
311 	unsigned int stream_id;
312 	struct xhci_virt_ep *ep;
313 
314 	ep = &xhci->devs[slot_id]->eps[ep_index];
315 
316 	/* A ring has pending URBs if its TD list is not empty */
317 	if (!(ep->ep_state & EP_HAS_STREAMS)) {
318 		if (!(list_empty(&ep->ring->td_list)))
319 			xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
320 		return;
321 	}
322 
323 	for (stream_id = 1; stream_id < ep->stream_info->num_streams;
324 			stream_id++) {
325 		struct xhci_stream_info *stream_info = ep->stream_info;
326 		if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
327 			xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
328 						stream_id);
329 	}
330 }
331 
332 /*
333  * Find the segment that trb is in.  Start searching in start_seg.
334  * If we must move past a segment that has a link TRB with a toggle cycle state
335  * bit set, then we will toggle the value pointed at by cycle_state.
336  */
337 static struct xhci_segment *find_trb_seg(
338 		struct xhci_segment *start_seg,
339 		union xhci_trb	*trb, int *cycle_state)
340 {
341 	struct xhci_segment *cur_seg = start_seg;
342 	struct xhci_generic_trb *generic_trb;
343 
344 	while (cur_seg->trbs > trb ||
345 			&cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
346 		generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
347 		if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
348 			*cycle_state ^= 0x1;
349 		cur_seg = cur_seg->next;
350 		if (cur_seg == start_seg)
351 			/* Looped over the entire list.  Oops! */
352 			return NULL;
353 	}
354 	return cur_seg;
355 }
356 
357 
358 static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
359 		unsigned int slot_id, unsigned int ep_index,
360 		unsigned int stream_id)
361 {
362 	struct xhci_virt_ep *ep;
363 
364 	ep = &xhci->devs[slot_id]->eps[ep_index];
365 	/* Common case: no streams */
366 	if (!(ep->ep_state & EP_HAS_STREAMS))
367 		return ep->ring;
368 
369 	if (stream_id == 0) {
370 		xhci_warn(xhci,
371 				"WARN: Slot ID %u, ep index %u has streams, "
372 				"but URB has no stream ID.\n",
373 				slot_id, ep_index);
374 		return NULL;
375 	}
376 
377 	if (stream_id < ep->stream_info->num_streams)
378 		return ep->stream_info->stream_rings[stream_id];
379 
380 	xhci_warn(xhci,
381 			"WARN: Slot ID %u, ep index %u has "
382 			"stream IDs 1 to %u allocated, "
383 			"but stream ID %u is requested.\n",
384 			slot_id, ep_index,
385 			ep->stream_info->num_streams - 1,
386 			stream_id);
387 	return NULL;
388 }
389 
390 /* Get the right ring for the given URB.
391  * If the endpoint supports streams, boundary check the URB's stream ID.
392  * If the endpoint doesn't support streams, return the singular endpoint ring.
393  */
394 static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
395 		struct urb *urb)
396 {
397 	return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
398 		xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
399 }
400 
401 /*
402  * Move the xHC's endpoint ring dequeue pointer past cur_td.
403  * Record the new state of the xHC's endpoint ring dequeue segment,
404  * dequeue pointer, and new consumer cycle state in state.
405  * Update our internal representation of the ring's dequeue pointer.
406  *
407  * We do this in three jumps:
408  *  - First we update our new ring state to be the same as when the xHC stopped.
409  *  - Then we traverse the ring to find the segment that contains
410  *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
411  *    any link TRBs with the toggle cycle bit set.
412  *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
413  *    if we've moved it past a link TRB with the toggle cycle bit set.
414  *
415  * Some of the uses of xhci_generic_trb are grotty, but if they're done
416  * with correct __le32 accesses they should work fine.  Only users of this are
417  * in here.
418  */
419 void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
420 		unsigned int slot_id, unsigned int ep_index,
421 		unsigned int stream_id, struct xhci_td *cur_td,
422 		struct xhci_dequeue_state *state)
423 {
424 	struct xhci_virt_device *dev = xhci->devs[slot_id];
425 	struct xhci_ring *ep_ring;
426 	struct xhci_generic_trb *trb;
427 	struct xhci_ep_ctx *ep_ctx;
428 	dma_addr_t addr;
429 
430 	ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
431 			ep_index, stream_id);
432 	if (!ep_ring) {
433 		xhci_warn(xhci, "WARN can't find new dequeue state "
434 				"for invalid stream ID %u.\n",
435 				stream_id);
436 		return;
437 	}
438 	state->new_cycle_state = 0;
439 	xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
440 	state->new_deq_seg = find_trb_seg(cur_td->start_seg,
441 			dev->eps[ep_index].stopped_trb,
442 			&state->new_cycle_state);
443 	if (!state->new_deq_seg) {
444 		WARN_ON(1);
445 		return;
446 	}
447 
448 	/* Dig out the cycle state saved by the xHC during the stop ep cmd */
449 	xhci_dbg(xhci, "Finding endpoint context\n");
450 	ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
451 	state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
452 
453 	state->new_deq_ptr = cur_td->last_trb;
454 	xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
455 	state->new_deq_seg = find_trb_seg(state->new_deq_seg,
456 			state->new_deq_ptr,
457 			&state->new_cycle_state);
458 	if (!state->new_deq_seg) {
459 		WARN_ON(1);
460 		return;
461 	}
462 
463 	trb = &state->new_deq_ptr->generic;
464 	if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
465 	    (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
466 		state->new_cycle_state ^= 0x1;
467 	next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
468 
469 	/*
470 	 * If there is only one segment in a ring, find_trb_seg()'s while loop
471 	 * will not run, and it will return before it has a chance to see if it
472 	 * needs to toggle the cycle bit.  It can't tell if the stalled transfer
473 	 * ended just before the link TRB on a one-segment ring, or if the TD
474 	 * wrapped around the top of the ring, because it doesn't have the TD in
475 	 * question.  Look for the one-segment case where stalled TRB's address
476 	 * is greater than the new dequeue pointer address.
477 	 */
478 	if (ep_ring->first_seg == ep_ring->first_seg->next &&
479 			state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
480 		state->new_cycle_state ^= 0x1;
481 	xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
482 
483 	/* Don't update the ring cycle state for the producer (us). */
484 	xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
485 			state->new_deq_seg);
486 	addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
487 	xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
488 			(unsigned long long) addr);
489 }
490 
491 /* flip_cycle means flip the cycle bit of all but the first and last TRB.
492  * (The last TRB actually points to the ring enqueue pointer, which is not part
493  * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
494  */
495 static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
496 		struct xhci_td *cur_td, bool flip_cycle)
497 {
498 	struct xhci_segment *cur_seg;
499 	union xhci_trb *cur_trb;
500 
501 	for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
502 			true;
503 			next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
504 		if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
505 			/* Unchain any chained Link TRBs, but
506 			 * leave the pointers intact.
507 			 */
508 			cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
509 			/* Flip the cycle bit (link TRBs can't be the first
510 			 * or last TRB).
511 			 */
512 			if (flip_cycle)
513 				cur_trb->generic.field[3] ^=
514 					cpu_to_le32(TRB_CYCLE);
515 			xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
516 			xhci_dbg(xhci, "Address = %p (0x%llx dma); "
517 					"in seg %p (0x%llx dma)\n",
518 					cur_trb,
519 					(unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
520 					cur_seg,
521 					(unsigned long long)cur_seg->dma);
522 		} else {
523 			cur_trb->generic.field[0] = 0;
524 			cur_trb->generic.field[1] = 0;
525 			cur_trb->generic.field[2] = 0;
526 			/* Preserve only the cycle bit of this TRB */
527 			cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
528 			/* Flip the cycle bit except on the first or last TRB */
529 			if (flip_cycle && cur_trb != cur_td->first_trb &&
530 					cur_trb != cur_td->last_trb)
531 				cur_trb->generic.field[3] ^=
532 					cpu_to_le32(TRB_CYCLE);
533 			cur_trb->generic.field[3] |= cpu_to_le32(
534 				TRB_TYPE(TRB_TR_NOOP));
535 			xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
536 					(unsigned long long)
537 					xhci_trb_virt_to_dma(cur_seg, cur_trb));
538 		}
539 		if (cur_trb == cur_td->last_trb)
540 			break;
541 	}
542 }
543 
544 static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
545 		unsigned int ep_index, unsigned int stream_id,
546 		struct xhci_segment *deq_seg,
547 		union xhci_trb *deq_ptr, u32 cycle_state);
548 
549 void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
550 		unsigned int slot_id, unsigned int ep_index,
551 		unsigned int stream_id,
552 		struct xhci_dequeue_state *deq_state)
553 {
554 	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
555 
556 	xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
557 			"new deq ptr = %p (0x%llx dma), new cycle = %u\n",
558 			deq_state->new_deq_seg,
559 			(unsigned long long)deq_state->new_deq_seg->dma,
560 			deq_state->new_deq_ptr,
561 			(unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
562 			deq_state->new_cycle_state);
563 	queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
564 			deq_state->new_deq_seg,
565 			deq_state->new_deq_ptr,
566 			(u32) deq_state->new_cycle_state);
567 	/* Stop the TD queueing code from ringing the doorbell until
568 	 * this command completes.  The HC won't set the dequeue pointer
569 	 * if the ring is running, and ringing the doorbell starts the
570 	 * ring running.
571 	 */
572 	ep->ep_state |= SET_DEQ_PENDING;
573 }
574 
575 static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
576 		struct xhci_virt_ep *ep)
577 {
578 	ep->ep_state &= ~EP_HALT_PENDING;
579 	/* Can't del_timer_sync in interrupt, so we attempt to cancel.  If the
580 	 * timer is running on another CPU, we don't decrement stop_cmds_pending
581 	 * (since we didn't successfully stop the watchdog timer).
582 	 */
583 	if (del_timer(&ep->stop_cmd_timer))
584 		ep->stop_cmds_pending--;
585 }
586 
587 /* Must be called with xhci->lock held in interrupt context */
588 static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
589 		struct xhci_td *cur_td, int status, char *adjective)
590 {
591 	struct usb_hcd *hcd;
592 	struct urb	*urb;
593 	struct urb_priv	*urb_priv;
594 
595 	urb = cur_td->urb;
596 	urb_priv = urb->hcpriv;
597 	urb_priv->td_cnt++;
598 	hcd = bus_to_hcd(urb->dev->bus);
599 
600 	/* Only giveback urb when this is the last td in urb */
601 	if (urb_priv->td_cnt == urb_priv->length) {
602 		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
603 			xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
604 			if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs	== 0) {
605 				if (xhci->quirks & XHCI_AMD_PLL_FIX)
606 					usb_amd_quirk_pll_enable();
607 			}
608 		}
609 		usb_hcd_unlink_urb_from_ep(hcd, urb);
610 
611 		spin_unlock(&xhci->lock);
612 		usb_hcd_giveback_urb(hcd, urb, status);
613 		xhci_urb_free_priv(xhci, urb_priv);
614 		spin_lock(&xhci->lock);
615 	}
616 }
617 
618 /*
619  * When we get a command completion for a Stop Endpoint Command, we need to
620  * unlink any cancelled TDs from the ring.  There are two ways to do that:
621  *
622  *  1. If the HW was in the middle of processing the TD that needs to be
623  *     cancelled, then we must move the ring's dequeue pointer past the last TRB
624  *     in the TD with a Set Dequeue Pointer Command.
625  *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
626  *     bit cleared) so that the HW will skip over them.
627  */
628 static void handle_stopped_endpoint(struct xhci_hcd *xhci,
629 		union xhci_trb *trb, struct xhci_event_cmd *event)
630 {
631 	unsigned int slot_id;
632 	unsigned int ep_index;
633 	struct xhci_virt_device *virt_dev;
634 	struct xhci_ring *ep_ring;
635 	struct xhci_virt_ep *ep;
636 	struct list_head *entry;
637 	struct xhci_td *cur_td = NULL;
638 	struct xhci_td *last_unlinked_td;
639 
640 	struct xhci_dequeue_state deq_state;
641 
642 	if (unlikely(TRB_TO_SUSPEND_PORT(
643 			     le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
644 		slot_id = TRB_TO_SLOT_ID(
645 			le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
646 		virt_dev = xhci->devs[slot_id];
647 		if (virt_dev)
648 			handle_cmd_in_cmd_wait_list(xhci, virt_dev,
649 				event);
650 		else
651 			xhci_warn(xhci, "Stop endpoint command "
652 				"completion for disabled slot %u\n",
653 				slot_id);
654 		return;
655 	}
656 
657 	memset(&deq_state, 0, sizeof(deq_state));
658 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
659 	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
660 	ep = &xhci->devs[slot_id]->eps[ep_index];
661 
662 	if (list_empty(&ep->cancelled_td_list)) {
663 		xhci_stop_watchdog_timer_in_irq(xhci, ep);
664 		ep->stopped_td = NULL;
665 		ep->stopped_trb = NULL;
666 		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
667 		return;
668 	}
669 
670 	/* Fix up the ep ring first, so HW stops executing cancelled TDs.
671 	 * We have the xHCI lock, so nothing can modify this list until we drop
672 	 * it.  We're also in the event handler, so we can't get re-interrupted
673 	 * if another Stop Endpoint command completes
674 	 */
675 	list_for_each(entry, &ep->cancelled_td_list) {
676 		cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
677 		xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
678 				(unsigned long long)xhci_trb_virt_to_dma(
679 					cur_td->start_seg, cur_td->first_trb));
680 		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
681 		if (!ep_ring) {
682 			/* This shouldn't happen unless a driver is mucking
683 			 * with the stream ID after submission.  This will
684 			 * leave the TD on the hardware ring, and the hardware
685 			 * will try to execute it, and may access a buffer
686 			 * that has already been freed.  In the best case, the
687 			 * hardware will execute it, and the event handler will
688 			 * ignore the completion event for that TD, since it was
689 			 * removed from the td_list for that endpoint.  In
690 			 * short, don't muck with the stream ID after
691 			 * submission.
692 			 */
693 			xhci_warn(xhci, "WARN Cancelled URB %p "
694 					"has invalid stream ID %u.\n",
695 					cur_td->urb,
696 					cur_td->urb->stream_id);
697 			goto remove_finished_td;
698 		}
699 		/*
700 		 * If we stopped on the TD we need to cancel, then we have to
701 		 * move the xHC endpoint ring dequeue pointer past this TD.
702 		 */
703 		if (cur_td == ep->stopped_td)
704 			xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
705 					cur_td->urb->stream_id,
706 					cur_td, &deq_state);
707 		else
708 			td_to_noop(xhci, ep_ring, cur_td, false);
709 remove_finished_td:
710 		/*
711 		 * The event handler won't see a completion for this TD anymore,
712 		 * so remove it from the endpoint ring's TD list.  Keep it in
713 		 * the cancelled TD list for URB completion later.
714 		 */
715 		list_del_init(&cur_td->td_list);
716 	}
717 	last_unlinked_td = cur_td;
718 	xhci_stop_watchdog_timer_in_irq(xhci, ep);
719 
720 	/* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
721 	if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
722 		xhci_queue_new_dequeue_state(xhci,
723 				slot_id, ep_index,
724 				ep->stopped_td->urb->stream_id,
725 				&deq_state);
726 		xhci_ring_cmd_db(xhci);
727 	} else {
728 		/* Otherwise ring the doorbell(s) to restart queued transfers */
729 		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
730 	}
731 	ep->stopped_td = NULL;
732 	ep->stopped_trb = NULL;
733 
734 	/*
735 	 * Drop the lock and complete the URBs in the cancelled TD list.
736 	 * New TDs to be cancelled might be added to the end of the list before
737 	 * we can complete all the URBs for the TDs we already unlinked.
738 	 * So stop when we've completed the URB for the last TD we unlinked.
739 	 */
740 	do {
741 		cur_td = list_entry(ep->cancelled_td_list.next,
742 				struct xhci_td, cancelled_td_list);
743 		list_del_init(&cur_td->cancelled_td_list);
744 
745 		/* Clean up the cancelled URB */
746 		/* Doesn't matter what we pass for status, since the core will
747 		 * just overwrite it (because the URB has been unlinked).
748 		 */
749 		xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
750 
751 		/* Stop processing the cancelled list if the watchdog timer is
752 		 * running.
753 		 */
754 		if (xhci->xhc_state & XHCI_STATE_DYING)
755 			return;
756 	} while (cur_td != last_unlinked_td);
757 
758 	/* Return to the event handler with xhci->lock re-acquired */
759 }
760 
761 /* Watchdog timer function for when a stop endpoint command fails to complete.
762  * In this case, we assume the host controller is broken or dying or dead.  The
763  * host may still be completing some other events, so we have to be careful to
764  * let the event ring handler and the URB dequeueing/enqueueing functions know
765  * through xhci->state.
766  *
767  * The timer may also fire if the host takes a very long time to respond to the
768  * command, and the stop endpoint command completion handler cannot delete the
769  * timer before the timer function is called.  Another endpoint cancellation may
770  * sneak in before the timer function can grab the lock, and that may queue
771  * another stop endpoint command and add the timer back.  So we cannot use a
772  * simple flag to say whether there is a pending stop endpoint command for a
773  * particular endpoint.
774  *
775  * Instead we use a combination of that flag and a counter for the number of
776  * pending stop endpoint commands.  If the timer is the tail end of the last
777  * stop endpoint command, and the endpoint's command is still pending, we assume
778  * the host is dying.
779  */
780 void xhci_stop_endpoint_command_watchdog(unsigned long arg)
781 {
782 	struct xhci_hcd *xhci;
783 	struct xhci_virt_ep *ep;
784 	struct xhci_virt_ep *temp_ep;
785 	struct xhci_ring *ring;
786 	struct xhci_td *cur_td;
787 	int ret, i, j;
788 	unsigned long flags;
789 
790 	ep = (struct xhci_virt_ep *) arg;
791 	xhci = ep->xhci;
792 
793 	spin_lock_irqsave(&xhci->lock, flags);
794 
795 	ep->stop_cmds_pending--;
796 	if (xhci->xhc_state & XHCI_STATE_DYING) {
797 		xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
798 				"xHCI as DYING, exiting.\n");
799 		spin_unlock_irqrestore(&xhci->lock, flags);
800 		return;
801 	}
802 	if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
803 		xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
804 				"exiting.\n");
805 		spin_unlock_irqrestore(&xhci->lock, flags);
806 		return;
807 	}
808 
809 	xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
810 	xhci_warn(xhci, "Assuming host is dying, halting host.\n");
811 	/* Oops, HC is dead or dying or at least not responding to the stop
812 	 * endpoint command.
813 	 */
814 	xhci->xhc_state |= XHCI_STATE_DYING;
815 	/* Disable interrupts from the host controller and start halting it */
816 	xhci_quiesce(xhci);
817 	spin_unlock_irqrestore(&xhci->lock, flags);
818 
819 	ret = xhci_halt(xhci);
820 
821 	spin_lock_irqsave(&xhci->lock, flags);
822 	if (ret < 0) {
823 		/* This is bad; the host is not responding to commands and it's
824 		 * not allowing itself to be halted.  At least interrupts are
825 		 * disabled. If we call usb_hc_died(), it will attempt to
826 		 * disconnect all device drivers under this host.  Those
827 		 * disconnect() methods will wait for all URBs to be unlinked,
828 		 * so we must complete them.
829 		 */
830 		xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
831 		xhci_warn(xhci, "Completing active URBs anyway.\n");
832 		/* We could turn all TDs on the rings to no-ops.  This won't
833 		 * help if the host has cached part of the ring, and is slow if
834 		 * we want to preserve the cycle bit.  Skip it and hope the host
835 		 * doesn't touch the memory.
836 		 */
837 	}
838 	for (i = 0; i < MAX_HC_SLOTS; i++) {
839 		if (!xhci->devs[i])
840 			continue;
841 		for (j = 0; j < 31; j++) {
842 			temp_ep = &xhci->devs[i]->eps[j];
843 			ring = temp_ep->ring;
844 			if (!ring)
845 				continue;
846 			xhci_dbg(xhci, "Killing URBs for slot ID %u, "
847 					"ep index %u\n", i, j);
848 			while (!list_empty(&ring->td_list)) {
849 				cur_td = list_first_entry(&ring->td_list,
850 						struct xhci_td,
851 						td_list);
852 				list_del_init(&cur_td->td_list);
853 				if (!list_empty(&cur_td->cancelled_td_list))
854 					list_del_init(&cur_td->cancelled_td_list);
855 				xhci_giveback_urb_in_irq(xhci, cur_td,
856 						-ESHUTDOWN, "killed");
857 			}
858 			while (!list_empty(&temp_ep->cancelled_td_list)) {
859 				cur_td = list_first_entry(
860 						&temp_ep->cancelled_td_list,
861 						struct xhci_td,
862 						cancelled_td_list);
863 				list_del_init(&cur_td->cancelled_td_list);
864 				xhci_giveback_urb_in_irq(xhci, cur_td,
865 						-ESHUTDOWN, "killed");
866 			}
867 		}
868 	}
869 	spin_unlock_irqrestore(&xhci->lock, flags);
870 	xhci_dbg(xhci, "Calling usb_hc_died()\n");
871 	usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
872 	xhci_dbg(xhci, "xHCI host controller is dead.\n");
873 }
874 
875 
876 static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
877 		struct xhci_virt_device *dev,
878 		struct xhci_ring *ep_ring,
879 		unsigned int ep_index)
880 {
881 	union xhci_trb *dequeue_temp;
882 	int num_trbs_free_temp;
883 	bool revert = false;
884 
885 	num_trbs_free_temp = ep_ring->num_trbs_free;
886 	dequeue_temp = ep_ring->dequeue;
887 
888 	while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
889 		/* We have more usable TRBs */
890 		ep_ring->num_trbs_free++;
891 		ep_ring->dequeue++;
892 		if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
893 				ep_ring->dequeue)) {
894 			if (ep_ring->dequeue ==
895 					dev->eps[ep_index].queued_deq_ptr)
896 				break;
897 			ep_ring->deq_seg = ep_ring->deq_seg->next;
898 			ep_ring->dequeue = ep_ring->deq_seg->trbs;
899 		}
900 		if (ep_ring->dequeue == dequeue_temp) {
901 			revert = true;
902 			break;
903 		}
904 	}
905 
906 	if (revert) {
907 		xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
908 		ep_ring->num_trbs_free = num_trbs_free_temp;
909 	}
910 }
911 
912 /*
913  * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
914  * we need to clear the set deq pending flag in the endpoint ring state, so that
915  * the TD queueing code can ring the doorbell again.  We also need to ring the
916  * endpoint doorbell to restart the ring, but only if there aren't more
917  * cancellations pending.
918  */
919 static void handle_set_deq_completion(struct xhci_hcd *xhci,
920 		struct xhci_event_cmd *event,
921 		union xhci_trb *trb)
922 {
923 	unsigned int slot_id;
924 	unsigned int ep_index;
925 	unsigned int stream_id;
926 	struct xhci_ring *ep_ring;
927 	struct xhci_virt_device *dev;
928 	struct xhci_ep_ctx *ep_ctx;
929 	struct xhci_slot_ctx *slot_ctx;
930 
931 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
932 	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
933 	stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
934 	dev = xhci->devs[slot_id];
935 
936 	ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
937 	if (!ep_ring) {
938 		xhci_warn(xhci, "WARN Set TR deq ptr command for "
939 				"freed stream ID %u\n",
940 				stream_id);
941 		/* XXX: Harmless??? */
942 		dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
943 		return;
944 	}
945 
946 	ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
947 	slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
948 
949 	if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
950 		unsigned int ep_state;
951 		unsigned int slot_state;
952 
953 		switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
954 		case COMP_TRB_ERR:
955 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
956 					"of stream ID configuration\n");
957 			break;
958 		case COMP_CTX_STATE:
959 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
960 					"to incorrect slot or ep state.\n");
961 			ep_state = le32_to_cpu(ep_ctx->ep_info);
962 			ep_state &= EP_STATE_MASK;
963 			slot_state = le32_to_cpu(slot_ctx->dev_state);
964 			slot_state = GET_SLOT_STATE(slot_state);
965 			xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
966 					slot_state, ep_state);
967 			break;
968 		case COMP_EBADSLT:
969 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
970 					"slot %u was not enabled.\n", slot_id);
971 			break;
972 		default:
973 			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
974 					"completion code of %u.\n",
975 				  GET_COMP_CODE(le32_to_cpu(event->status)));
976 			break;
977 		}
978 		/* OK what do we do now?  The endpoint state is hosed, and we
979 		 * should never get to this point if the synchronization between
980 		 * queueing, and endpoint state are correct.  This might happen
981 		 * if the device gets disconnected after we've finished
982 		 * cancelling URBs, which might not be an error...
983 		 */
984 	} else {
985 		xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
986 			 le64_to_cpu(ep_ctx->deq));
987 		if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
988 					 dev->eps[ep_index].queued_deq_ptr) ==
989 		    (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
990 			/* Update the ring's dequeue segment and dequeue pointer
991 			 * to reflect the new position.
992 			 */
993 			update_ring_for_set_deq_completion(xhci, dev,
994 				ep_ring, ep_index);
995 		} else {
996 			xhci_warn(xhci, "Mismatch between completed Set TR Deq "
997 					"Ptr command & xHCI internal state.\n");
998 			xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
999 					dev->eps[ep_index].queued_deq_seg,
1000 					dev->eps[ep_index].queued_deq_ptr);
1001 		}
1002 	}
1003 
1004 	dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1005 	dev->eps[ep_index].queued_deq_seg = NULL;
1006 	dev->eps[ep_index].queued_deq_ptr = NULL;
1007 	/* Restart any rings with pending URBs */
1008 	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1009 }
1010 
1011 static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1012 		struct xhci_event_cmd *event,
1013 		union xhci_trb *trb)
1014 {
1015 	int slot_id;
1016 	unsigned int ep_index;
1017 
1018 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1019 	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1020 	/* This command will only fail if the endpoint wasn't halted,
1021 	 * but we don't care.
1022 	 */
1023 	xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
1024 		 GET_COMP_CODE(le32_to_cpu(event->status)));
1025 
1026 	/* HW with the reset endpoint quirk needs to have a configure endpoint
1027 	 * command complete before the endpoint can be used.  Queue that here
1028 	 * because the HW can't handle two commands being queued in a row.
1029 	 */
1030 	if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1031 		xhci_dbg(xhci, "Queueing configure endpoint command\n");
1032 		xhci_queue_configure_endpoint(xhci,
1033 				xhci->devs[slot_id]->in_ctx->dma, slot_id,
1034 				false);
1035 		xhci_ring_cmd_db(xhci);
1036 	} else {
1037 		/* Clear our internal halted state and restart the ring(s) */
1038 		xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1039 		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1040 	}
1041 }
1042 
1043 /* Check to see if a command in the device's command queue matches this one.
1044  * Signal the completion or free the command, and return 1.  Return 0 if the
1045  * completed command isn't at the head of the command list.
1046  */
1047 static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1048 		struct xhci_virt_device *virt_dev,
1049 		struct xhci_event_cmd *event)
1050 {
1051 	struct xhci_command *command;
1052 
1053 	if (list_empty(&virt_dev->cmd_list))
1054 		return 0;
1055 
1056 	command = list_entry(virt_dev->cmd_list.next,
1057 			struct xhci_command, cmd_list);
1058 	if (xhci->cmd_ring->dequeue != command->command_trb)
1059 		return 0;
1060 
1061 	command->status = GET_COMP_CODE(le32_to_cpu(event->status));
1062 	list_del(&command->cmd_list);
1063 	if (command->completion)
1064 		complete(command->completion);
1065 	else
1066 		xhci_free_command(xhci, command);
1067 	return 1;
1068 }
1069 
1070 static void handle_cmd_completion(struct xhci_hcd *xhci,
1071 		struct xhci_event_cmd *event)
1072 {
1073 	int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1074 	u64 cmd_dma;
1075 	dma_addr_t cmd_dequeue_dma;
1076 	struct xhci_input_control_ctx *ctrl_ctx;
1077 	struct xhci_virt_device *virt_dev;
1078 	unsigned int ep_index;
1079 	struct xhci_ring *ep_ring;
1080 	unsigned int ep_state;
1081 
1082 	cmd_dma = le64_to_cpu(event->cmd_trb);
1083 	cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1084 			xhci->cmd_ring->dequeue);
1085 	/* Is the command ring deq ptr out of sync with the deq seg ptr? */
1086 	if (cmd_dequeue_dma == 0) {
1087 		xhci->error_bitmask |= 1 << 4;
1088 		return;
1089 	}
1090 	/* Does the DMA address match our internal dequeue pointer address? */
1091 	if (cmd_dma != (u64) cmd_dequeue_dma) {
1092 		xhci->error_bitmask |= 1 << 5;
1093 		return;
1094 	}
1095 	switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1096 		& TRB_TYPE_BITMASK) {
1097 	case TRB_TYPE(TRB_ENABLE_SLOT):
1098 		if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
1099 			xhci->slot_id = slot_id;
1100 		else
1101 			xhci->slot_id = 0;
1102 		complete(&xhci->addr_dev);
1103 		break;
1104 	case TRB_TYPE(TRB_DISABLE_SLOT):
1105 		if (xhci->devs[slot_id]) {
1106 			if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1107 				/* Delete default control endpoint resources */
1108 				xhci_free_device_endpoint_resources(xhci,
1109 						xhci->devs[slot_id], true);
1110 			xhci_free_virt_device(xhci, slot_id);
1111 		}
1112 		break;
1113 	case TRB_TYPE(TRB_CONFIG_EP):
1114 		virt_dev = xhci->devs[slot_id];
1115 		if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1116 			break;
1117 		/*
1118 		 * Configure endpoint commands can come from the USB core
1119 		 * configuration or alt setting changes, or because the HW
1120 		 * needed an extra configure endpoint command after a reset
1121 		 * endpoint command or streams were being configured.
1122 		 * If the command was for a halted endpoint, the xHCI driver
1123 		 * is not waiting on the configure endpoint command.
1124 		 */
1125 		ctrl_ctx = xhci_get_input_control_ctx(xhci,
1126 				virt_dev->in_ctx);
1127 		/* Input ctx add_flags are the endpoint index plus one */
1128 		ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
1129 		/* A usb_set_interface() call directly after clearing a halted
1130 		 * condition may race on this quirky hardware.  Not worth
1131 		 * worrying about, since this is prototype hardware.  Not sure
1132 		 * if this will work for streams, but streams support was
1133 		 * untested on this prototype.
1134 		 */
1135 		if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1136 				ep_index != (unsigned int) -1 &&
1137 		    le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1138 		    le32_to_cpu(ctrl_ctx->drop_flags)) {
1139 			ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1140 			ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1141 			if (!(ep_state & EP_HALTED))
1142 				goto bandwidth_change;
1143 			xhci_dbg(xhci, "Completed config ep cmd - "
1144 					"last ep index = %d, state = %d\n",
1145 					ep_index, ep_state);
1146 			/* Clear internal halted state and restart ring(s) */
1147 			xhci->devs[slot_id]->eps[ep_index].ep_state &=
1148 				~EP_HALTED;
1149 			ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1150 			break;
1151 		}
1152 bandwidth_change:
1153 		xhci_dbg(xhci, "Completed config ep cmd\n");
1154 		xhci->devs[slot_id]->cmd_status =
1155 			GET_COMP_CODE(le32_to_cpu(event->status));
1156 		complete(&xhci->devs[slot_id]->cmd_completion);
1157 		break;
1158 	case TRB_TYPE(TRB_EVAL_CONTEXT):
1159 		virt_dev = xhci->devs[slot_id];
1160 		if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1161 			break;
1162 		xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
1163 		complete(&xhci->devs[slot_id]->cmd_completion);
1164 		break;
1165 	case TRB_TYPE(TRB_ADDR_DEV):
1166 		xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
1167 		complete(&xhci->addr_dev);
1168 		break;
1169 	case TRB_TYPE(TRB_STOP_RING):
1170 		handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
1171 		break;
1172 	case TRB_TYPE(TRB_SET_DEQ):
1173 		handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1174 		break;
1175 	case TRB_TYPE(TRB_CMD_NOOP):
1176 		break;
1177 	case TRB_TYPE(TRB_RESET_EP):
1178 		handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1179 		break;
1180 	case TRB_TYPE(TRB_RESET_DEV):
1181 		xhci_dbg(xhci, "Completed reset device command.\n");
1182 		slot_id = TRB_TO_SLOT_ID(
1183 			le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
1184 		virt_dev = xhci->devs[slot_id];
1185 		if (virt_dev)
1186 			handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1187 		else
1188 			xhci_warn(xhci, "Reset device command completion "
1189 					"for disabled slot %u\n", slot_id);
1190 		break;
1191 	case TRB_TYPE(TRB_NEC_GET_FW):
1192 		if (!(xhci->quirks & XHCI_NEC_HOST)) {
1193 			xhci->error_bitmask |= 1 << 6;
1194 			break;
1195 		}
1196 		xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
1197 			 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1198 			 NEC_FW_MINOR(le32_to_cpu(event->status)));
1199 		break;
1200 	default:
1201 		/* Skip over unknown commands on the event ring */
1202 		xhci->error_bitmask |= 1 << 6;
1203 		break;
1204 	}
1205 	inc_deq(xhci, xhci->cmd_ring);
1206 }
1207 
1208 static void handle_vendor_event(struct xhci_hcd *xhci,
1209 		union xhci_trb *event)
1210 {
1211 	u32 trb_type;
1212 
1213 	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1214 	xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1215 	if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1216 		handle_cmd_completion(xhci, &event->event_cmd);
1217 }
1218 
1219 /* @port_id: the one-based port ID from the hardware (indexed from array of all
1220  * port registers -- USB 3.0 and USB 2.0).
1221  *
1222  * Returns a zero-based port number, which is suitable for indexing into each of
1223  * the split roothubs' port arrays and bus state arrays.
1224  * Add one to it in order to call xhci_find_slot_id_by_port.
1225  */
1226 static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1227 		struct xhci_hcd *xhci, u32 port_id)
1228 {
1229 	unsigned int i;
1230 	unsigned int num_similar_speed_ports = 0;
1231 
1232 	/* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1233 	 * and usb2_ports are 0-based indexes.  Count the number of similar
1234 	 * speed ports, up to 1 port before this port.
1235 	 */
1236 	for (i = 0; i < (port_id - 1); i++) {
1237 		u8 port_speed = xhci->port_array[i];
1238 
1239 		/*
1240 		 * Skip ports that don't have known speeds, or have duplicate
1241 		 * Extended Capabilities port speed entries.
1242 		 */
1243 		if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1244 			continue;
1245 
1246 		/*
1247 		 * USB 3.0 ports are always under a USB 3.0 hub.  USB 2.0 and
1248 		 * 1.1 ports are under the USB 2.0 hub.  If the port speed
1249 		 * matches the device speed, it's a similar speed port.
1250 		 */
1251 		if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1252 			num_similar_speed_ports++;
1253 	}
1254 	return num_similar_speed_ports;
1255 }
1256 
1257 static void handle_device_notification(struct xhci_hcd *xhci,
1258 		union xhci_trb *event)
1259 {
1260 	u32 slot_id;
1261 	struct usb_device *udev;
1262 
1263 	slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
1264 	if (!xhci->devs[slot_id]) {
1265 		xhci_warn(xhci, "Device Notification event for "
1266 				"unused slot %u\n", slot_id);
1267 		return;
1268 	}
1269 
1270 	xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1271 			slot_id);
1272 	udev = xhci->devs[slot_id]->udev;
1273 	if (udev && udev->parent)
1274 		usb_wakeup_notification(udev->parent, udev->portnum);
1275 }
1276 
1277 static void handle_port_status(struct xhci_hcd *xhci,
1278 		union xhci_trb *event)
1279 {
1280 	struct usb_hcd *hcd;
1281 	u32 port_id;
1282 	u32 temp, temp1;
1283 	int max_ports;
1284 	int slot_id;
1285 	unsigned int faked_port_index;
1286 	u8 major_revision;
1287 	struct xhci_bus_state *bus_state;
1288 	__le32 __iomem **port_array;
1289 	bool bogus_port_status = false;
1290 
1291 	/* Port status change events always have a successful completion code */
1292 	if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
1293 		xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1294 		xhci->error_bitmask |= 1 << 8;
1295 	}
1296 	port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
1297 	xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1298 
1299 	max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1300 	if ((port_id <= 0) || (port_id > max_ports)) {
1301 		xhci_warn(xhci, "Invalid port id %d\n", port_id);
1302 		bogus_port_status = true;
1303 		goto cleanup;
1304 	}
1305 
1306 	/* Figure out which usb_hcd this port is attached to:
1307 	 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1308 	 */
1309 	major_revision = xhci->port_array[port_id - 1];
1310 	if (major_revision == 0) {
1311 		xhci_warn(xhci, "Event for port %u not in "
1312 				"Extended Capabilities, ignoring.\n",
1313 				port_id);
1314 		bogus_port_status = true;
1315 		goto cleanup;
1316 	}
1317 	if (major_revision == DUPLICATE_ENTRY) {
1318 		xhci_warn(xhci, "Event for port %u duplicated in"
1319 				"Extended Capabilities, ignoring.\n",
1320 				port_id);
1321 		bogus_port_status = true;
1322 		goto cleanup;
1323 	}
1324 
1325 	/*
1326 	 * Hardware port IDs reported by a Port Status Change Event include USB
1327 	 * 3.0 and USB 2.0 ports.  We want to check if the port has reported a
1328 	 * resume event, but we first need to translate the hardware port ID
1329 	 * into the index into the ports on the correct split roothub, and the
1330 	 * correct bus_state structure.
1331 	 */
1332 	/* Find the right roothub. */
1333 	hcd = xhci_to_hcd(xhci);
1334 	if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1335 		hcd = xhci->shared_hcd;
1336 	bus_state = &xhci->bus_state[hcd_index(hcd)];
1337 	if (hcd->speed == HCD_USB3)
1338 		port_array = xhci->usb3_ports;
1339 	else
1340 		port_array = xhci->usb2_ports;
1341 	/* Find the faked port hub number */
1342 	faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1343 			port_id);
1344 
1345 	temp = xhci_readl(xhci, port_array[faked_port_index]);
1346 	if (hcd->state == HC_STATE_SUSPENDED) {
1347 		xhci_dbg(xhci, "resume root hub\n");
1348 		usb_hcd_resume_root_hub(hcd);
1349 	}
1350 
1351 	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1352 		xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1353 
1354 		temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1355 		if (!(temp1 & CMD_RUN)) {
1356 			xhci_warn(xhci, "xHC is not running.\n");
1357 			goto cleanup;
1358 		}
1359 
1360 		if (DEV_SUPERSPEED(temp)) {
1361 			xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1362 			/* Set a flag to say the port signaled remote wakeup,
1363 			 * so we can tell the difference between the end of
1364 			 * device and host initiated resume.
1365 			 */
1366 			bus_state->port_remote_wakeup |= 1 << faked_port_index;
1367 			xhci_test_and_clear_bit(xhci, port_array,
1368 					faked_port_index, PORT_PLC);
1369 			xhci_set_link_state(xhci, port_array, faked_port_index,
1370 						XDEV_U0);
1371 			/* Need to wait until the next link state change
1372 			 * indicates the device is actually in U0.
1373 			 */
1374 			bogus_port_status = true;
1375 			goto cleanup;
1376 		} else {
1377 			xhci_dbg(xhci, "resume HS port %d\n", port_id);
1378 			bus_state->resume_done[faked_port_index] = jiffies +
1379 				msecs_to_jiffies(20);
1380 			set_bit(faked_port_index, &bus_state->resuming_ports);
1381 			mod_timer(&hcd->rh_timer,
1382 				  bus_state->resume_done[faked_port_index]);
1383 			/* Do the rest in GetPortStatus */
1384 		}
1385 	}
1386 
1387 	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1388 			DEV_SUPERSPEED(temp)) {
1389 		xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1390 		/* We've just brought the device into U0 through either the
1391 		 * Resume state after a device remote wakeup, or through the
1392 		 * U3Exit state after a host-initiated resume.  If it's a device
1393 		 * initiated remote wake, don't pass up the link state change,
1394 		 * so the roothub behavior is consistent with external
1395 		 * USB 3.0 hub behavior.
1396 		 */
1397 		slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1398 				faked_port_index + 1);
1399 		if (slot_id && xhci->devs[slot_id])
1400 			xhci_ring_device(xhci, slot_id);
1401 		if (bus_state->port_remote_wakeup && (1 << faked_port_index)) {
1402 			bus_state->port_remote_wakeup &=
1403 				~(1 << faked_port_index);
1404 			xhci_test_and_clear_bit(xhci, port_array,
1405 					faked_port_index, PORT_PLC);
1406 			usb_wakeup_notification(hcd->self.root_hub,
1407 					faked_port_index + 1);
1408 			bogus_port_status = true;
1409 			goto cleanup;
1410 		}
1411 	}
1412 
1413 	if (hcd->speed != HCD_USB3)
1414 		xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1415 					PORT_PLC);
1416 
1417 cleanup:
1418 	/* Update event ring dequeue pointer before dropping the lock */
1419 	inc_deq(xhci, xhci->event_ring);
1420 
1421 	/* Don't make the USB core poll the roothub if we got a bad port status
1422 	 * change event.  Besides, at that point we can't tell which roothub
1423 	 * (USB 2.0 or USB 3.0) to kick.
1424 	 */
1425 	if (bogus_port_status)
1426 		return;
1427 
1428 	spin_unlock(&xhci->lock);
1429 	/* Pass this up to the core */
1430 	usb_hcd_poll_rh_status(hcd);
1431 	spin_lock(&xhci->lock);
1432 }
1433 
1434 /*
1435  * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1436  * at end_trb, which may be in another segment.  If the suspect DMA address is a
1437  * TRB in this TD, this function returns that TRB's segment.  Otherwise it
1438  * returns 0.
1439  */
1440 struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1441 		union xhci_trb	*start_trb,
1442 		union xhci_trb	*end_trb,
1443 		dma_addr_t	suspect_dma)
1444 {
1445 	dma_addr_t start_dma;
1446 	dma_addr_t end_seg_dma;
1447 	dma_addr_t end_trb_dma;
1448 	struct xhci_segment *cur_seg;
1449 
1450 	start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1451 	cur_seg = start_seg;
1452 
1453 	do {
1454 		if (start_dma == 0)
1455 			return NULL;
1456 		/* We may get an event for a Link TRB in the middle of a TD */
1457 		end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1458 				&cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1459 		/* If the end TRB isn't in this segment, this is set to 0 */
1460 		end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1461 
1462 		if (end_trb_dma > 0) {
1463 			/* The end TRB is in this segment, so suspect should be here */
1464 			if (start_dma <= end_trb_dma) {
1465 				if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1466 					return cur_seg;
1467 			} else {
1468 				/* Case for one segment with
1469 				 * a TD wrapped around to the top
1470 				 */
1471 				if ((suspect_dma >= start_dma &&
1472 							suspect_dma <= end_seg_dma) ||
1473 						(suspect_dma >= cur_seg->dma &&
1474 						 suspect_dma <= end_trb_dma))
1475 					return cur_seg;
1476 			}
1477 			return NULL;
1478 		} else {
1479 			/* Might still be somewhere in this segment */
1480 			if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1481 				return cur_seg;
1482 		}
1483 		cur_seg = cur_seg->next;
1484 		start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1485 	} while (cur_seg != start_seg);
1486 
1487 	return NULL;
1488 }
1489 
1490 static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1491 		unsigned int slot_id, unsigned int ep_index,
1492 		unsigned int stream_id,
1493 		struct xhci_td *td, union xhci_trb *event_trb)
1494 {
1495 	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1496 	ep->ep_state |= EP_HALTED;
1497 	ep->stopped_td = td;
1498 	ep->stopped_trb = event_trb;
1499 	ep->stopped_stream = stream_id;
1500 
1501 	xhci_queue_reset_ep(xhci, slot_id, ep_index);
1502 	xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1503 
1504 	ep->stopped_td = NULL;
1505 	ep->stopped_trb = NULL;
1506 	ep->stopped_stream = 0;
1507 
1508 	xhci_ring_cmd_db(xhci);
1509 }
1510 
1511 /* Check if an error has halted the endpoint ring.  The class driver will
1512  * cleanup the halt for a non-default control endpoint if we indicate a stall.
1513  * However, a babble and other errors also halt the endpoint ring, and the class
1514  * driver won't clear the halt in that case, so we need to issue a Set Transfer
1515  * Ring Dequeue Pointer command manually.
1516  */
1517 static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1518 		struct xhci_ep_ctx *ep_ctx,
1519 		unsigned int trb_comp_code)
1520 {
1521 	/* TRB completion codes that may require a manual halt cleanup */
1522 	if (trb_comp_code == COMP_TX_ERR ||
1523 			trb_comp_code == COMP_BABBLE ||
1524 			trb_comp_code == COMP_SPLIT_ERR)
1525 		/* The 0.96 spec says a babbling control endpoint
1526 		 * is not halted. The 0.96 spec says it is.  Some HW
1527 		 * claims to be 0.95 compliant, but it halts the control
1528 		 * endpoint anyway.  Check if a babble halted the
1529 		 * endpoint.
1530 		 */
1531 		if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1532 		    cpu_to_le32(EP_STATE_HALTED))
1533 			return 1;
1534 
1535 	return 0;
1536 }
1537 
1538 int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1539 {
1540 	if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1541 		/* Vendor defined "informational" completion code,
1542 		 * treat as not-an-error.
1543 		 */
1544 		xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1545 				trb_comp_code);
1546 		xhci_dbg(xhci, "Treating code as success.\n");
1547 		return 1;
1548 	}
1549 	return 0;
1550 }
1551 
1552 /*
1553  * Finish the td processing, remove the td from td list;
1554  * Return 1 if the urb can be given back.
1555  */
1556 static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1557 	union xhci_trb *event_trb, struct xhci_transfer_event *event,
1558 	struct xhci_virt_ep *ep, int *status, bool skip)
1559 {
1560 	struct xhci_virt_device *xdev;
1561 	struct xhci_ring *ep_ring;
1562 	unsigned int slot_id;
1563 	int ep_index;
1564 	struct urb *urb = NULL;
1565 	struct xhci_ep_ctx *ep_ctx;
1566 	int ret = 0;
1567 	struct urb_priv	*urb_priv;
1568 	u32 trb_comp_code;
1569 
1570 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1571 	xdev = xhci->devs[slot_id];
1572 	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1573 	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1574 	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1575 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1576 
1577 	if (skip)
1578 		goto td_cleanup;
1579 
1580 	if (trb_comp_code == COMP_STOP_INVAL ||
1581 			trb_comp_code == COMP_STOP) {
1582 		/* The Endpoint Stop Command completion will take care of any
1583 		 * stopped TDs.  A stopped TD may be restarted, so don't update
1584 		 * the ring dequeue pointer or take this TD off any lists yet.
1585 		 */
1586 		ep->stopped_td = td;
1587 		ep->stopped_trb = event_trb;
1588 		return 0;
1589 	} else {
1590 		if (trb_comp_code == COMP_STALL) {
1591 			/* The transfer is completed from the driver's
1592 			 * perspective, but we need to issue a set dequeue
1593 			 * command for this stalled endpoint to move the dequeue
1594 			 * pointer past the TD.  We can't do that here because
1595 			 * the halt condition must be cleared first.  Let the
1596 			 * USB class driver clear the stall later.
1597 			 */
1598 			ep->stopped_td = td;
1599 			ep->stopped_trb = event_trb;
1600 			ep->stopped_stream = ep_ring->stream_id;
1601 		} else if (xhci_requires_manual_halt_cleanup(xhci,
1602 					ep_ctx, trb_comp_code)) {
1603 			/* Other types of errors halt the endpoint, but the
1604 			 * class driver doesn't call usb_reset_endpoint() unless
1605 			 * the error is -EPIPE.  Clear the halted status in the
1606 			 * xHCI hardware manually.
1607 			 */
1608 			xhci_cleanup_halted_endpoint(xhci,
1609 					slot_id, ep_index, ep_ring->stream_id,
1610 					td, event_trb);
1611 		} else {
1612 			/* Update ring dequeue pointer */
1613 			while (ep_ring->dequeue != td->last_trb)
1614 				inc_deq(xhci, ep_ring);
1615 			inc_deq(xhci, ep_ring);
1616 		}
1617 
1618 td_cleanup:
1619 		/* Clean up the endpoint's TD list */
1620 		urb = td->urb;
1621 		urb_priv = urb->hcpriv;
1622 
1623 		/* Do one last check of the actual transfer length.
1624 		 * If the host controller said we transferred more data than
1625 		 * the buffer length, urb->actual_length will be a very big
1626 		 * number (since it's unsigned).  Play it safe and say we didn't
1627 		 * transfer anything.
1628 		 */
1629 		if (urb->actual_length > urb->transfer_buffer_length) {
1630 			xhci_warn(xhci, "URB transfer length is wrong, "
1631 					"xHC issue? req. len = %u, "
1632 					"act. len = %u\n",
1633 					urb->transfer_buffer_length,
1634 					urb->actual_length);
1635 			urb->actual_length = 0;
1636 			if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1637 				*status = -EREMOTEIO;
1638 			else
1639 				*status = 0;
1640 		}
1641 		list_del_init(&td->td_list);
1642 		/* Was this TD slated to be cancelled but completed anyway? */
1643 		if (!list_empty(&td->cancelled_td_list))
1644 			list_del_init(&td->cancelled_td_list);
1645 
1646 		urb_priv->td_cnt++;
1647 		/* Giveback the urb when all the tds are completed */
1648 		if (urb_priv->td_cnt == urb_priv->length) {
1649 			ret = 1;
1650 			if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1651 				xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1652 				if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1653 					== 0) {
1654 					if (xhci->quirks & XHCI_AMD_PLL_FIX)
1655 						usb_amd_quirk_pll_enable();
1656 				}
1657 			}
1658 		}
1659 	}
1660 
1661 	return ret;
1662 }
1663 
1664 /*
1665  * Process control tds, update urb status and actual_length.
1666  */
1667 static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1668 	union xhci_trb *event_trb, struct xhci_transfer_event *event,
1669 	struct xhci_virt_ep *ep, int *status)
1670 {
1671 	struct xhci_virt_device *xdev;
1672 	struct xhci_ring *ep_ring;
1673 	unsigned int slot_id;
1674 	int ep_index;
1675 	struct xhci_ep_ctx *ep_ctx;
1676 	u32 trb_comp_code;
1677 
1678 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1679 	xdev = xhci->devs[slot_id];
1680 	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1681 	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1682 	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
1683 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1684 
1685 	switch (trb_comp_code) {
1686 	case COMP_SUCCESS:
1687 		if (event_trb == ep_ring->dequeue) {
1688 			xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1689 					"without IOC set??\n");
1690 			*status = -ESHUTDOWN;
1691 		} else if (event_trb != td->last_trb) {
1692 			xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1693 					"without IOC set??\n");
1694 			*status = -ESHUTDOWN;
1695 		} else {
1696 			*status = 0;
1697 		}
1698 		break;
1699 	case COMP_SHORT_TX:
1700 		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1701 			*status = -EREMOTEIO;
1702 		else
1703 			*status = 0;
1704 		break;
1705 	case COMP_STOP_INVAL:
1706 	case COMP_STOP:
1707 		return finish_td(xhci, td, event_trb, event, ep, status, false);
1708 	default:
1709 		if (!xhci_requires_manual_halt_cleanup(xhci,
1710 					ep_ctx, trb_comp_code))
1711 			break;
1712 		xhci_dbg(xhci, "TRB error code %u, "
1713 				"halted endpoint index = %u\n",
1714 				trb_comp_code, ep_index);
1715 		/* else fall through */
1716 	case COMP_STALL:
1717 		/* Did we transfer part of the data (middle) phase? */
1718 		if (event_trb != ep_ring->dequeue &&
1719 				event_trb != td->last_trb)
1720 			td->urb->actual_length =
1721 				td->urb->transfer_buffer_length
1722 				- TRB_LEN(le32_to_cpu(event->transfer_len));
1723 		else
1724 			td->urb->actual_length = 0;
1725 
1726 		xhci_cleanup_halted_endpoint(xhci,
1727 			slot_id, ep_index, 0, td, event_trb);
1728 		return finish_td(xhci, td, event_trb, event, ep, status, true);
1729 	}
1730 	/*
1731 	 * Did we transfer any data, despite the errors that might have
1732 	 * happened?  I.e. did we get past the setup stage?
1733 	 */
1734 	if (event_trb != ep_ring->dequeue) {
1735 		/* The event was for the status stage */
1736 		if (event_trb == td->last_trb) {
1737 			if (td->urb->actual_length != 0) {
1738 				/* Don't overwrite a previously set error code
1739 				 */
1740 				if ((*status == -EINPROGRESS || *status == 0) &&
1741 						(td->urb->transfer_flags
1742 						 & URB_SHORT_NOT_OK))
1743 					/* Did we already see a short data
1744 					 * stage? */
1745 					*status = -EREMOTEIO;
1746 			} else {
1747 				td->urb->actual_length =
1748 					td->urb->transfer_buffer_length;
1749 			}
1750 		} else {
1751 		/* Maybe the event was for the data stage? */
1752 			td->urb->actual_length =
1753 				td->urb->transfer_buffer_length -
1754 				TRB_LEN(le32_to_cpu(event->transfer_len));
1755 			xhci_dbg(xhci, "Waiting for status "
1756 					"stage event\n");
1757 			return 0;
1758 		}
1759 	}
1760 
1761 	return finish_td(xhci, td, event_trb, event, ep, status, false);
1762 }
1763 
1764 /*
1765  * Process isochronous tds, update urb packet status and actual_length.
1766  */
1767 static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1768 	union xhci_trb *event_trb, struct xhci_transfer_event *event,
1769 	struct xhci_virt_ep *ep, int *status)
1770 {
1771 	struct xhci_ring *ep_ring;
1772 	struct urb_priv *urb_priv;
1773 	int idx;
1774 	int len = 0;
1775 	union xhci_trb *cur_trb;
1776 	struct xhci_segment *cur_seg;
1777 	struct usb_iso_packet_descriptor *frame;
1778 	u32 trb_comp_code;
1779 	bool skip_td = false;
1780 
1781 	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1782 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1783 	urb_priv = td->urb->hcpriv;
1784 	idx = urb_priv->td_cnt;
1785 	frame = &td->urb->iso_frame_desc[idx];
1786 
1787 	/* handle completion code */
1788 	switch (trb_comp_code) {
1789 	case COMP_SUCCESS:
1790 		if (TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
1791 			frame->status = 0;
1792 			break;
1793 		}
1794 		if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
1795 			trb_comp_code = COMP_SHORT_TX;
1796 	case COMP_SHORT_TX:
1797 		frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
1798 				-EREMOTEIO : 0;
1799 		break;
1800 	case COMP_BW_OVER:
1801 		frame->status = -ECOMM;
1802 		skip_td = true;
1803 		break;
1804 	case COMP_BUFF_OVER:
1805 	case COMP_BABBLE:
1806 		frame->status = -EOVERFLOW;
1807 		skip_td = true;
1808 		break;
1809 	case COMP_DEV_ERR:
1810 	case COMP_STALL:
1811 	case COMP_TX_ERR:
1812 		frame->status = -EPROTO;
1813 		skip_td = true;
1814 		break;
1815 	case COMP_STOP:
1816 	case COMP_STOP_INVAL:
1817 		break;
1818 	default:
1819 		frame->status = -1;
1820 		break;
1821 	}
1822 
1823 	if (trb_comp_code == COMP_SUCCESS || skip_td) {
1824 		frame->actual_length = frame->length;
1825 		td->urb->actual_length += frame->length;
1826 	} else {
1827 		for (cur_trb = ep_ring->dequeue,
1828 		     cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1829 		     next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1830 			if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1831 			    !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
1832 				len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
1833 		}
1834 		len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1835 			TRB_LEN(le32_to_cpu(event->transfer_len));
1836 
1837 		if (trb_comp_code != COMP_STOP_INVAL) {
1838 			frame->actual_length = len;
1839 			td->urb->actual_length += len;
1840 		}
1841 	}
1842 
1843 	return finish_td(xhci, td, event_trb, event, ep, status, false);
1844 }
1845 
1846 static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1847 			struct xhci_transfer_event *event,
1848 			struct xhci_virt_ep *ep, int *status)
1849 {
1850 	struct xhci_ring *ep_ring;
1851 	struct urb_priv *urb_priv;
1852 	struct usb_iso_packet_descriptor *frame;
1853 	int idx;
1854 
1855 	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1856 	urb_priv = td->urb->hcpriv;
1857 	idx = urb_priv->td_cnt;
1858 	frame = &td->urb->iso_frame_desc[idx];
1859 
1860 	/* The transfer is partly done. */
1861 	frame->status = -EXDEV;
1862 
1863 	/* calc actual length */
1864 	frame->actual_length = 0;
1865 
1866 	/* Update ring dequeue pointer */
1867 	while (ep_ring->dequeue != td->last_trb)
1868 		inc_deq(xhci, ep_ring);
1869 	inc_deq(xhci, ep_ring);
1870 
1871 	return finish_td(xhci, td, NULL, event, ep, status, true);
1872 }
1873 
1874 /*
1875  * Process bulk and interrupt tds, update urb status and actual_length.
1876  */
1877 static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1878 	union xhci_trb *event_trb, struct xhci_transfer_event *event,
1879 	struct xhci_virt_ep *ep, int *status)
1880 {
1881 	struct xhci_ring *ep_ring;
1882 	union xhci_trb *cur_trb;
1883 	struct xhci_segment *cur_seg;
1884 	u32 trb_comp_code;
1885 
1886 	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1887 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1888 
1889 	switch (trb_comp_code) {
1890 	case COMP_SUCCESS:
1891 		/* Double check that the HW transferred everything. */
1892 		if (event_trb != td->last_trb ||
1893 				TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
1894 			xhci_warn(xhci, "WARN Successful completion "
1895 					"on short TX\n");
1896 			if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1897 				*status = -EREMOTEIO;
1898 			else
1899 				*status = 0;
1900 			if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
1901 				trb_comp_code = COMP_SHORT_TX;
1902 		} else {
1903 			*status = 0;
1904 		}
1905 		break;
1906 	case COMP_SHORT_TX:
1907 		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1908 			*status = -EREMOTEIO;
1909 		else
1910 			*status = 0;
1911 		break;
1912 	default:
1913 		/* Others already handled above */
1914 		break;
1915 	}
1916 	if (trb_comp_code == COMP_SHORT_TX)
1917 		xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
1918 				"%d bytes untransferred\n",
1919 				td->urb->ep->desc.bEndpointAddress,
1920 				td->urb->transfer_buffer_length,
1921 				TRB_LEN(le32_to_cpu(event->transfer_len)));
1922 	/* Fast path - was this the last TRB in the TD for this URB? */
1923 	if (event_trb == td->last_trb) {
1924 		if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
1925 			td->urb->actual_length =
1926 				td->urb->transfer_buffer_length -
1927 				TRB_LEN(le32_to_cpu(event->transfer_len));
1928 			if (td->urb->transfer_buffer_length <
1929 					td->urb->actual_length) {
1930 				xhci_warn(xhci, "HC gave bad length "
1931 						"of %d bytes left\n",
1932 					  TRB_LEN(le32_to_cpu(event->transfer_len)));
1933 				td->urb->actual_length = 0;
1934 				if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1935 					*status = -EREMOTEIO;
1936 				else
1937 					*status = 0;
1938 			}
1939 			/* Don't overwrite a previously set error code */
1940 			if (*status == -EINPROGRESS) {
1941 				if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1942 					*status = -EREMOTEIO;
1943 				else
1944 					*status = 0;
1945 			}
1946 		} else {
1947 			td->urb->actual_length =
1948 				td->urb->transfer_buffer_length;
1949 			/* Ignore a short packet completion if the
1950 			 * untransferred length was zero.
1951 			 */
1952 			if (*status == -EREMOTEIO)
1953 				*status = 0;
1954 		}
1955 	} else {
1956 		/* Slow path - walk the list, starting from the dequeue
1957 		 * pointer, to get the actual length transferred.
1958 		 */
1959 		td->urb->actual_length = 0;
1960 		for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1961 				cur_trb != event_trb;
1962 				next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
1963 			if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1964 			    !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
1965 				td->urb->actual_length +=
1966 					TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
1967 		}
1968 		/* If the ring didn't stop on a Link or No-op TRB, add
1969 		 * in the actual bytes transferred from the Normal TRB
1970 		 */
1971 		if (trb_comp_code != COMP_STOP_INVAL)
1972 			td->urb->actual_length +=
1973 				TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1974 				TRB_LEN(le32_to_cpu(event->transfer_len));
1975 	}
1976 
1977 	return finish_td(xhci, td, event_trb, event, ep, status, false);
1978 }
1979 
1980 /*
1981  * If this function returns an error condition, it means it got a Transfer
1982  * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1983  * At this point, the host controller is probably hosed and should be reset.
1984  */
1985 static int handle_tx_event(struct xhci_hcd *xhci,
1986 		struct xhci_transfer_event *event)
1987 {
1988 	struct xhci_virt_device *xdev;
1989 	struct xhci_virt_ep *ep;
1990 	struct xhci_ring *ep_ring;
1991 	unsigned int slot_id;
1992 	int ep_index;
1993 	struct xhci_td *td = NULL;
1994 	dma_addr_t event_dma;
1995 	struct xhci_segment *event_seg;
1996 	union xhci_trb *event_trb;
1997 	struct urb *urb = NULL;
1998 	int status = -EINPROGRESS;
1999 	struct urb_priv *urb_priv;
2000 	struct xhci_ep_ctx *ep_ctx;
2001 	struct list_head *tmp;
2002 	u32 trb_comp_code;
2003 	int ret = 0;
2004 	int td_num = 0;
2005 
2006 	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2007 	xdev = xhci->devs[slot_id];
2008 	if (!xdev) {
2009 		xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2010 		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2011 			 (unsigned long long) xhci_trb_virt_to_dma(
2012 				 xhci->event_ring->deq_seg,
2013 				 xhci->event_ring->dequeue),
2014 			 lower_32_bits(le64_to_cpu(event->buffer)),
2015 			 upper_32_bits(le64_to_cpu(event->buffer)),
2016 			 le32_to_cpu(event->transfer_len),
2017 			 le32_to_cpu(event->flags));
2018 		xhci_dbg(xhci, "Event ring:\n");
2019 		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2020 		return -ENODEV;
2021 	}
2022 
2023 	/* Endpoint ID is 1 based, our index is zero based */
2024 	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2025 	ep = &xdev->eps[ep_index];
2026 	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2027 	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2028 	if (!ep_ring ||
2029 	    (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2030 	    EP_STATE_DISABLED) {
2031 		xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2032 				"or incorrect stream ring\n");
2033 		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2034 			 (unsigned long long) xhci_trb_virt_to_dma(
2035 				 xhci->event_ring->deq_seg,
2036 				 xhci->event_ring->dequeue),
2037 			 lower_32_bits(le64_to_cpu(event->buffer)),
2038 			 upper_32_bits(le64_to_cpu(event->buffer)),
2039 			 le32_to_cpu(event->transfer_len),
2040 			 le32_to_cpu(event->flags));
2041 		xhci_dbg(xhci, "Event ring:\n");
2042 		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2043 		return -ENODEV;
2044 	}
2045 
2046 	/* Count current td numbers if ep->skip is set */
2047 	if (ep->skip) {
2048 		list_for_each(tmp, &ep_ring->td_list)
2049 			td_num++;
2050 	}
2051 
2052 	event_dma = le64_to_cpu(event->buffer);
2053 	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2054 	/* Look for common error cases */
2055 	switch (trb_comp_code) {
2056 	/* Skip codes that require special handling depending on
2057 	 * transfer type
2058 	 */
2059 	case COMP_SUCCESS:
2060 		if (TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2061 			break;
2062 		if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2063 			trb_comp_code = COMP_SHORT_TX;
2064 		else
2065 			xhci_warn(xhci, "WARN Successful completion on short TX: "
2066 					"needs XHCI_TRUST_TX_LENGTH quirk?\n");
2067 	case COMP_SHORT_TX:
2068 		break;
2069 	case COMP_STOP:
2070 		xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2071 		break;
2072 	case COMP_STOP_INVAL:
2073 		xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2074 		break;
2075 	case COMP_STALL:
2076 		xhci_dbg(xhci, "Stalled endpoint\n");
2077 		ep->ep_state |= EP_HALTED;
2078 		status = -EPIPE;
2079 		break;
2080 	case COMP_TRB_ERR:
2081 		xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2082 		status = -EILSEQ;
2083 		break;
2084 	case COMP_SPLIT_ERR:
2085 	case COMP_TX_ERR:
2086 		xhci_dbg(xhci, "Transfer error on endpoint\n");
2087 		status = -EPROTO;
2088 		break;
2089 	case COMP_BABBLE:
2090 		xhci_dbg(xhci, "Babble error on endpoint\n");
2091 		status = -EOVERFLOW;
2092 		break;
2093 	case COMP_DB_ERR:
2094 		xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2095 		status = -ENOSR;
2096 		break;
2097 	case COMP_BW_OVER:
2098 		xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2099 		break;
2100 	case COMP_BUFF_OVER:
2101 		xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2102 		break;
2103 	case COMP_UNDERRUN:
2104 		/*
2105 		 * When the Isoch ring is empty, the xHC will generate
2106 		 * a Ring Overrun Event for IN Isoch endpoint or Ring
2107 		 * Underrun Event for OUT Isoch endpoint.
2108 		 */
2109 		xhci_dbg(xhci, "underrun event on endpoint\n");
2110 		if (!list_empty(&ep_ring->td_list))
2111 			xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2112 					"still with TDs queued?\n",
2113 				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2114 				 ep_index);
2115 		goto cleanup;
2116 	case COMP_OVERRUN:
2117 		xhci_dbg(xhci, "overrun event on endpoint\n");
2118 		if (!list_empty(&ep_ring->td_list))
2119 			xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2120 					"still with TDs queued?\n",
2121 				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2122 				 ep_index);
2123 		goto cleanup;
2124 	case COMP_DEV_ERR:
2125 		xhci_warn(xhci, "WARN: detect an incompatible device");
2126 		status = -EPROTO;
2127 		break;
2128 	case COMP_MISSED_INT:
2129 		/*
2130 		 * When encounter missed service error, one or more isoc tds
2131 		 * may be missed by xHC.
2132 		 * Set skip flag of the ep_ring; Complete the missed tds as
2133 		 * short transfer when process the ep_ring next time.
2134 		 */
2135 		ep->skip = true;
2136 		xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2137 		goto cleanup;
2138 	default:
2139 		if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2140 			status = 0;
2141 			break;
2142 		}
2143 		xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2144 				"busted\n");
2145 		goto cleanup;
2146 	}
2147 
2148 	do {
2149 		/* This TRB should be in the TD at the head of this ring's
2150 		 * TD list.
2151 		 */
2152 		if (list_empty(&ep_ring->td_list)) {
2153 			xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2154 					"with no TDs queued?\n",
2155 				  TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2156 				  ep_index);
2157 			xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2158 				 (le32_to_cpu(event->flags) &
2159 				  TRB_TYPE_BITMASK)>>10);
2160 			xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2161 			if (ep->skip) {
2162 				ep->skip = false;
2163 				xhci_dbg(xhci, "td_list is empty while skip "
2164 						"flag set. Clear skip flag.\n");
2165 			}
2166 			ret = 0;
2167 			goto cleanup;
2168 		}
2169 
2170 		/* We've skipped all the TDs on the ep ring when ep->skip set */
2171 		if (ep->skip && td_num == 0) {
2172 			ep->skip = false;
2173 			xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2174 						"Clear skip flag.\n");
2175 			ret = 0;
2176 			goto cleanup;
2177 		}
2178 
2179 		td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
2180 		if (ep->skip)
2181 			td_num--;
2182 
2183 		/* Is this a TRB in the currently executing TD? */
2184 		event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2185 				td->last_trb, event_dma);
2186 
2187 		/*
2188 		 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2189 		 * is not in the current TD pointed by ep_ring->dequeue because
2190 		 * that the hardware dequeue pointer still at the previous TRB
2191 		 * of the current TD. The previous TRB maybe a Link TD or the
2192 		 * last TRB of the previous TD. The command completion handle
2193 		 * will take care the rest.
2194 		 */
2195 		if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2196 			ret = 0;
2197 			goto cleanup;
2198 		}
2199 
2200 		if (!event_seg) {
2201 			if (!ep->skip ||
2202 			    !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2203 				/* Some host controllers give a spurious
2204 				 * successful event after a short transfer.
2205 				 * Ignore it.
2206 				 */
2207 				if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2208 						ep_ring->last_td_was_short) {
2209 					ep_ring->last_td_was_short = false;
2210 					ret = 0;
2211 					goto cleanup;
2212 				}
2213 				/* HC is busted, give up! */
2214 				xhci_err(xhci,
2215 					"ERROR Transfer event TRB DMA ptr not "
2216 					"part of current TD\n");
2217 				return -ESHUTDOWN;
2218 			}
2219 
2220 			ret = skip_isoc_td(xhci, td, event, ep, &status);
2221 			goto cleanup;
2222 		}
2223 		if (trb_comp_code == COMP_SHORT_TX)
2224 			ep_ring->last_td_was_short = true;
2225 		else
2226 			ep_ring->last_td_was_short = false;
2227 
2228 		if (ep->skip) {
2229 			xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2230 			ep->skip = false;
2231 		}
2232 
2233 		event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2234 						sizeof(*event_trb)];
2235 		/*
2236 		 * No-op TRB should not trigger interrupts.
2237 		 * If event_trb is a no-op TRB, it means the
2238 		 * corresponding TD has been cancelled. Just ignore
2239 		 * the TD.
2240 		 */
2241 		if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
2242 			xhci_dbg(xhci,
2243 				 "event_trb is a no-op TRB. Skip it\n");
2244 			goto cleanup;
2245 		}
2246 
2247 		/* Now update the urb's actual_length and give back to
2248 		 * the core
2249 		 */
2250 		if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2251 			ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2252 						 &status);
2253 		else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2254 			ret = process_isoc_td(xhci, td, event_trb, event, ep,
2255 						 &status);
2256 		else
2257 			ret = process_bulk_intr_td(xhci, td, event_trb, event,
2258 						 ep, &status);
2259 
2260 cleanup:
2261 		/*
2262 		 * Do not update event ring dequeue pointer if ep->skip is set.
2263 		 * Will roll back to continue process missed tds.
2264 		 */
2265 		if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
2266 			inc_deq(xhci, xhci->event_ring);
2267 		}
2268 
2269 		if (ret) {
2270 			urb = td->urb;
2271 			urb_priv = urb->hcpriv;
2272 			/* Leave the TD around for the reset endpoint function
2273 			 * to use(but only if it's not a control endpoint,
2274 			 * since we already queued the Set TR dequeue pointer
2275 			 * command for stalled control endpoints).
2276 			 */
2277 			if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2278 				(trb_comp_code != COMP_STALL &&
2279 					trb_comp_code != COMP_BABBLE))
2280 				xhci_urb_free_priv(xhci, urb_priv);
2281 
2282 			usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
2283 			if ((urb->actual_length != urb->transfer_buffer_length &&
2284 						(urb->transfer_flags &
2285 						 URB_SHORT_NOT_OK)) ||
2286 					(status != 0 &&
2287 					 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2288 				xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2289 						"expected = %d, status = %d\n",
2290 						urb, urb->actual_length,
2291 						urb->transfer_buffer_length,
2292 						status);
2293 			spin_unlock(&xhci->lock);
2294 			/* EHCI, UHCI, and OHCI always unconditionally set the
2295 			 * urb->status of an isochronous endpoint to 0.
2296 			 */
2297 			if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2298 				status = 0;
2299 			usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
2300 			spin_lock(&xhci->lock);
2301 		}
2302 
2303 	/*
2304 	 * If ep->skip is set, it means there are missed tds on the
2305 	 * endpoint ring need to take care of.
2306 	 * Process them as short transfer until reach the td pointed by
2307 	 * the event.
2308 	 */
2309 	} while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2310 
2311 	return 0;
2312 }
2313 
2314 /*
2315  * This function handles all OS-owned events on the event ring.  It may drop
2316  * xhci->lock between event processing (e.g. to pass up port status changes).
2317  * Returns >0 for "possibly more events to process" (caller should call again),
2318  * otherwise 0 if done.  In future, <0 returns should indicate error code.
2319  */
2320 static int xhci_handle_event(struct xhci_hcd *xhci)
2321 {
2322 	union xhci_trb *event;
2323 	int update_ptrs = 1;
2324 	int ret;
2325 
2326 	if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2327 		xhci->error_bitmask |= 1 << 1;
2328 		return 0;
2329 	}
2330 
2331 	event = xhci->event_ring->dequeue;
2332 	/* Does the HC or OS own the TRB? */
2333 	if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2334 	    xhci->event_ring->cycle_state) {
2335 		xhci->error_bitmask |= 1 << 2;
2336 		return 0;
2337 	}
2338 
2339 	/*
2340 	 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2341 	 * speculative reads of the event's flags/data below.
2342 	 */
2343 	rmb();
2344 	/* FIXME: Handle more event types. */
2345 	switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
2346 	case TRB_TYPE(TRB_COMPLETION):
2347 		handle_cmd_completion(xhci, &event->event_cmd);
2348 		break;
2349 	case TRB_TYPE(TRB_PORT_STATUS):
2350 		handle_port_status(xhci, event);
2351 		update_ptrs = 0;
2352 		break;
2353 	case TRB_TYPE(TRB_TRANSFER):
2354 		ret = handle_tx_event(xhci, &event->trans_event);
2355 		if (ret < 0)
2356 			xhci->error_bitmask |= 1 << 9;
2357 		else
2358 			update_ptrs = 0;
2359 		break;
2360 	case TRB_TYPE(TRB_DEV_NOTE):
2361 		handle_device_notification(xhci, event);
2362 		break;
2363 	default:
2364 		if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2365 		    TRB_TYPE(48))
2366 			handle_vendor_event(xhci, event);
2367 		else
2368 			xhci->error_bitmask |= 1 << 3;
2369 	}
2370 	/* Any of the above functions may drop and re-acquire the lock, so check
2371 	 * to make sure a watchdog timer didn't mark the host as non-responsive.
2372 	 */
2373 	if (xhci->xhc_state & XHCI_STATE_DYING) {
2374 		xhci_dbg(xhci, "xHCI host dying, returning from "
2375 				"event handler.\n");
2376 		return 0;
2377 	}
2378 
2379 	if (update_ptrs)
2380 		/* Update SW event ring dequeue pointer */
2381 		inc_deq(xhci, xhci->event_ring);
2382 
2383 	/* Are there more items on the event ring?  Caller will call us again to
2384 	 * check.
2385 	 */
2386 	return 1;
2387 }
2388 
2389 /*
2390  * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2391  * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
2392  * indicators of an event TRB error, but we check the status *first* to be safe.
2393  */
2394 irqreturn_t xhci_irq(struct usb_hcd *hcd)
2395 {
2396 	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2397 	u32 status;
2398 	union xhci_trb *trb;
2399 	u64 temp_64;
2400 	union xhci_trb *event_ring_deq;
2401 	dma_addr_t deq;
2402 
2403 	spin_lock(&xhci->lock);
2404 	trb = xhci->event_ring->dequeue;
2405 	/* Check if the xHC generated the interrupt, or the irq is shared */
2406 	status = xhci_readl(xhci, &xhci->op_regs->status);
2407 	if (status == 0xffffffff)
2408 		goto hw_died;
2409 
2410 	if (!(status & STS_EINT)) {
2411 		spin_unlock(&xhci->lock);
2412 		return IRQ_NONE;
2413 	}
2414 	if (status & STS_FATAL) {
2415 		xhci_warn(xhci, "WARNING: Host System Error\n");
2416 		xhci_halt(xhci);
2417 hw_died:
2418 		spin_unlock(&xhci->lock);
2419 		return -ESHUTDOWN;
2420 	}
2421 
2422 	/*
2423 	 * Clear the op reg interrupt status first,
2424 	 * so we can receive interrupts from other MSI-X interrupters.
2425 	 * Write 1 to clear the interrupt status.
2426 	 */
2427 	status |= STS_EINT;
2428 	xhci_writel(xhci, status, &xhci->op_regs->status);
2429 	/* FIXME when MSI-X is supported and there are multiple vectors */
2430 	/* Clear the MSI-X event interrupt status */
2431 
2432 	if (hcd->irq) {
2433 		u32 irq_pending;
2434 		/* Acknowledge the PCI interrupt */
2435 		irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2436 		irq_pending |= IMAN_IP;
2437 		xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2438 	}
2439 
2440 	if (xhci->xhc_state & XHCI_STATE_DYING) {
2441 		xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2442 				"Shouldn't IRQs be disabled?\n");
2443 		/* Clear the event handler busy flag (RW1C);
2444 		 * the event ring should be empty.
2445 		 */
2446 		temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2447 		xhci_write_64(xhci, temp_64 | ERST_EHB,
2448 				&xhci->ir_set->erst_dequeue);
2449 		spin_unlock(&xhci->lock);
2450 
2451 		return IRQ_HANDLED;
2452 	}
2453 
2454 	event_ring_deq = xhci->event_ring->dequeue;
2455 	/* FIXME this should be a delayed service routine
2456 	 * that clears the EHB.
2457 	 */
2458 	while (xhci_handle_event(xhci) > 0) {}
2459 
2460 	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2461 	/* If necessary, update the HW's version of the event ring deq ptr. */
2462 	if (event_ring_deq != xhci->event_ring->dequeue) {
2463 		deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2464 				xhci->event_ring->dequeue);
2465 		if (deq == 0)
2466 			xhci_warn(xhci, "WARN something wrong with SW event "
2467 					"ring dequeue ptr.\n");
2468 		/* Update HC event ring dequeue pointer */
2469 		temp_64 &= ERST_PTR_MASK;
2470 		temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2471 	}
2472 
2473 	/* Clear the event handler busy flag (RW1C); event ring is empty. */
2474 	temp_64 |= ERST_EHB;
2475 	xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2476 
2477 	spin_unlock(&xhci->lock);
2478 
2479 	return IRQ_HANDLED;
2480 }
2481 
2482 irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2483 {
2484 	return xhci_irq(hcd);
2485 }
2486 
2487 /****		Endpoint Ring Operations	****/
2488 
2489 /*
2490  * Generic function for queueing a TRB on a ring.
2491  * The caller must have checked to make sure there's room on the ring.
2492  *
2493  * @more_trbs_coming:	Will you enqueue more TRBs before calling
2494  *			prepare_transfer()?
2495  */
2496 static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
2497 		bool more_trbs_coming,
2498 		u32 field1, u32 field2, u32 field3, u32 field4)
2499 {
2500 	struct xhci_generic_trb *trb;
2501 
2502 	trb = &ring->enqueue->generic;
2503 	trb->field[0] = cpu_to_le32(field1);
2504 	trb->field[1] = cpu_to_le32(field2);
2505 	trb->field[2] = cpu_to_le32(field3);
2506 	trb->field[3] = cpu_to_le32(field4);
2507 	inc_enq(xhci, ring, more_trbs_coming);
2508 }
2509 
2510 /*
2511  * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2512  * FIXME allocate segments if the ring is full.
2513  */
2514 static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2515 		u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2516 {
2517 	unsigned int num_trbs_needed;
2518 
2519 	/* Make sure the endpoint has been added to xHC schedule */
2520 	switch (ep_state) {
2521 	case EP_STATE_DISABLED:
2522 		/*
2523 		 * USB core changed config/interfaces without notifying us,
2524 		 * or hardware is reporting the wrong state.
2525 		 */
2526 		xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2527 		return -ENOENT;
2528 	case EP_STATE_ERROR:
2529 		xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2530 		/* FIXME event handling code for error needs to clear it */
2531 		/* XXX not sure if this should be -ENOENT or not */
2532 		return -EINVAL;
2533 	case EP_STATE_HALTED:
2534 		xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2535 	case EP_STATE_STOPPED:
2536 	case EP_STATE_RUNNING:
2537 		break;
2538 	default:
2539 		xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2540 		/*
2541 		 * FIXME issue Configure Endpoint command to try to get the HC
2542 		 * back into a known state.
2543 		 */
2544 		return -EINVAL;
2545 	}
2546 
2547 	while (1) {
2548 		if (room_on_ring(xhci, ep_ring, num_trbs))
2549 			break;
2550 
2551 		if (ep_ring == xhci->cmd_ring) {
2552 			xhci_err(xhci, "Do not support expand command ring\n");
2553 			return -ENOMEM;
2554 		}
2555 
2556 		xhci_dbg(xhci, "ERROR no room on ep ring, "
2557 					"try ring expansion\n");
2558 		num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2559 		if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2560 					mem_flags)) {
2561 			xhci_err(xhci, "Ring expansion failed\n");
2562 			return -ENOMEM;
2563 		}
2564 	};
2565 
2566 	if (enqueue_is_link_trb(ep_ring)) {
2567 		struct xhci_ring *ring = ep_ring;
2568 		union xhci_trb *next;
2569 
2570 		next = ring->enqueue;
2571 
2572 		while (last_trb(xhci, ring, ring->enq_seg, next)) {
2573 			/* If we're not dealing with 0.95 hardware or isoc rings
2574 			 * on AMD 0.96 host, clear the chain bit.
2575 			 */
2576 			if (!xhci_link_trb_quirk(xhci) &&
2577 					!(ring->type == TYPE_ISOC &&
2578 					 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2579 				next->link.control &= cpu_to_le32(~TRB_CHAIN);
2580 			else
2581 				next->link.control |= cpu_to_le32(TRB_CHAIN);
2582 
2583 			wmb();
2584 			next->link.control ^= cpu_to_le32(TRB_CYCLE);
2585 
2586 			/* Toggle the cycle bit after the last ring segment. */
2587 			if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2588 				ring->cycle_state = (ring->cycle_state ? 0 : 1);
2589 			}
2590 			ring->enq_seg = ring->enq_seg->next;
2591 			ring->enqueue = ring->enq_seg->trbs;
2592 			next = ring->enqueue;
2593 		}
2594 	}
2595 
2596 	return 0;
2597 }
2598 
2599 static int prepare_transfer(struct xhci_hcd *xhci,
2600 		struct xhci_virt_device *xdev,
2601 		unsigned int ep_index,
2602 		unsigned int stream_id,
2603 		unsigned int num_trbs,
2604 		struct urb *urb,
2605 		unsigned int td_index,
2606 		gfp_t mem_flags)
2607 {
2608 	int ret;
2609 	struct urb_priv *urb_priv;
2610 	struct xhci_td	*td;
2611 	struct xhci_ring *ep_ring;
2612 	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2613 
2614 	ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2615 	if (!ep_ring) {
2616 		xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2617 				stream_id);
2618 		return -EINVAL;
2619 	}
2620 
2621 	ret = prepare_ring(xhci, ep_ring,
2622 			   le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
2623 			   num_trbs, mem_flags);
2624 	if (ret)
2625 		return ret;
2626 
2627 	urb_priv = urb->hcpriv;
2628 	td = urb_priv->td[td_index];
2629 
2630 	INIT_LIST_HEAD(&td->td_list);
2631 	INIT_LIST_HEAD(&td->cancelled_td_list);
2632 
2633 	if (td_index == 0) {
2634 		ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2635 		if (unlikely(ret))
2636 			return ret;
2637 	}
2638 
2639 	td->urb = urb;
2640 	/* Add this TD to the tail of the endpoint ring's TD list */
2641 	list_add_tail(&td->td_list, &ep_ring->td_list);
2642 	td->start_seg = ep_ring->enq_seg;
2643 	td->first_trb = ep_ring->enqueue;
2644 
2645 	urb_priv->td[td_index] = td;
2646 
2647 	return 0;
2648 }
2649 
2650 static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
2651 {
2652 	int num_sgs, num_trbs, running_total, temp, i;
2653 	struct scatterlist *sg;
2654 
2655 	sg = NULL;
2656 	num_sgs = urb->num_mapped_sgs;
2657 	temp = urb->transfer_buffer_length;
2658 
2659 	num_trbs = 0;
2660 	for_each_sg(urb->sg, sg, num_sgs, i) {
2661 		unsigned int len = sg_dma_len(sg);
2662 
2663 		/* Scatter gather list entries may cross 64KB boundaries */
2664 		running_total = TRB_MAX_BUFF_SIZE -
2665 			(sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
2666 		running_total &= TRB_MAX_BUFF_SIZE - 1;
2667 		if (running_total != 0)
2668 			num_trbs++;
2669 
2670 		/* How many more 64KB chunks to transfer, how many more TRBs? */
2671 		while (running_total < sg_dma_len(sg) && running_total < temp) {
2672 			num_trbs++;
2673 			running_total += TRB_MAX_BUFF_SIZE;
2674 		}
2675 		len = min_t(int, len, temp);
2676 		temp -= len;
2677 		if (temp == 0)
2678 			break;
2679 	}
2680 	return num_trbs;
2681 }
2682 
2683 static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
2684 {
2685 	if (num_trbs != 0)
2686 		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2687 				"TRBs, %d left\n", __func__,
2688 				urb->ep->desc.bEndpointAddress, num_trbs);
2689 	if (running_total != urb->transfer_buffer_length)
2690 		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2691 				"queued %#x (%d), asked for %#x (%d)\n",
2692 				__func__,
2693 				urb->ep->desc.bEndpointAddress,
2694 				running_total, running_total,
2695 				urb->transfer_buffer_length,
2696 				urb->transfer_buffer_length);
2697 }
2698 
2699 static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
2700 		unsigned int ep_index, unsigned int stream_id, int start_cycle,
2701 		struct xhci_generic_trb *start_trb)
2702 {
2703 	/*
2704 	 * Pass all the TRBs to the hardware at once and make sure this write
2705 	 * isn't reordered.
2706 	 */
2707 	wmb();
2708 	if (start_cycle)
2709 		start_trb->field[3] |= cpu_to_le32(start_cycle);
2710 	else
2711 		start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
2712 	xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
2713 }
2714 
2715 /*
2716  * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
2717  * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
2718  * (comprised of sg list entries) can take several service intervals to
2719  * transmit.
2720  */
2721 int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2722 		struct urb *urb, int slot_id, unsigned int ep_index)
2723 {
2724 	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2725 			xhci->devs[slot_id]->out_ctx, ep_index);
2726 	int xhci_interval;
2727 	int ep_interval;
2728 
2729 	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
2730 	ep_interval = urb->interval;
2731 	/* Convert to microframes */
2732 	if (urb->dev->speed == USB_SPEED_LOW ||
2733 			urb->dev->speed == USB_SPEED_FULL)
2734 		ep_interval *= 8;
2735 	/* FIXME change this to a warning and a suggestion to use the new API
2736 	 * to set the polling interval (once the API is added).
2737 	 */
2738 	if (xhci_interval != ep_interval) {
2739 		if (printk_ratelimit())
2740 			dev_dbg(&urb->dev->dev, "Driver uses different interval"
2741 					" (%d microframe%s) than xHCI "
2742 					"(%d microframe%s)\n",
2743 					ep_interval,
2744 					ep_interval == 1 ? "" : "s",
2745 					xhci_interval,
2746 					xhci_interval == 1 ? "" : "s");
2747 		urb->interval = xhci_interval;
2748 		/* Convert back to frames for LS/FS devices */
2749 		if (urb->dev->speed == USB_SPEED_LOW ||
2750 				urb->dev->speed == USB_SPEED_FULL)
2751 			urb->interval /= 8;
2752 	}
2753 	return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
2754 }
2755 
2756 /*
2757  * The TD size is the number of bytes remaining in the TD (including this TRB),
2758  * right shifted by 10.
2759  * It must fit in bits 21:17, so it can't be bigger than 31.
2760  */
2761 static u32 xhci_td_remainder(unsigned int remainder)
2762 {
2763 	u32 max = (1 << (21 - 17 + 1)) - 1;
2764 
2765 	if ((remainder >> 10) >= max)
2766 		return max << 17;
2767 	else
2768 		return (remainder >> 10) << 17;
2769 }
2770 
2771 /*
2772  * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
2773  * the TD (*not* including this TRB).
2774  *
2775  * Total TD packet count = total_packet_count =
2776  *     roundup(TD size in bytes / wMaxPacketSize)
2777  *
2778  * Packets transferred up to and including this TRB = packets_transferred =
2779  *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2780  *
2781  * TD size = total_packet_count - packets_transferred
2782  *
2783  * It must fit in bits 21:17, so it can't be bigger than 31.
2784  */
2785 
2786 static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
2787 		unsigned int total_packet_count, struct urb *urb)
2788 {
2789 	int packets_transferred;
2790 
2791 	/* One TRB with a zero-length data packet. */
2792 	if (running_total == 0 && trb_buff_len == 0)
2793 		return 0;
2794 
2795 	/* All the TRB queueing functions don't count the current TRB in
2796 	 * running_total.
2797 	 */
2798 	packets_transferred = (running_total + trb_buff_len) /
2799 		usb_endpoint_maxp(&urb->ep->desc);
2800 
2801 	return xhci_td_remainder(total_packet_count - packets_transferred);
2802 }
2803 
2804 static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2805 		struct urb *urb, int slot_id, unsigned int ep_index)
2806 {
2807 	struct xhci_ring *ep_ring;
2808 	unsigned int num_trbs;
2809 	struct urb_priv *urb_priv;
2810 	struct xhci_td *td;
2811 	struct scatterlist *sg;
2812 	int num_sgs;
2813 	int trb_buff_len, this_sg_len, running_total;
2814 	unsigned int total_packet_count;
2815 	bool first_trb;
2816 	u64 addr;
2817 	bool more_trbs_coming;
2818 
2819 	struct xhci_generic_trb *start_trb;
2820 	int start_cycle;
2821 
2822 	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2823 	if (!ep_ring)
2824 		return -EINVAL;
2825 
2826 	num_trbs = count_sg_trbs_needed(xhci, urb);
2827 	num_sgs = urb->num_mapped_sgs;
2828 	total_packet_count = roundup(urb->transfer_buffer_length,
2829 			usb_endpoint_maxp(&urb->ep->desc));
2830 
2831 	trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
2832 			ep_index, urb->stream_id,
2833 			num_trbs, urb, 0, mem_flags);
2834 	if (trb_buff_len < 0)
2835 		return trb_buff_len;
2836 
2837 	urb_priv = urb->hcpriv;
2838 	td = urb_priv->td[0];
2839 
2840 	/*
2841 	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2842 	 * until we've finished creating all the other TRBs.  The ring's cycle
2843 	 * state may change as we enqueue the other TRBs, so save it too.
2844 	 */
2845 	start_trb = &ep_ring->enqueue->generic;
2846 	start_cycle = ep_ring->cycle_state;
2847 
2848 	running_total = 0;
2849 	/*
2850 	 * How much data is in the first TRB?
2851 	 *
2852 	 * There are three forces at work for TRB buffer pointers and lengths:
2853 	 * 1. We don't want to walk off the end of this sg-list entry buffer.
2854 	 * 2. The transfer length that the driver requested may be smaller than
2855 	 *    the amount of memory allocated for this scatter-gather list.
2856 	 * 3. TRBs buffers can't cross 64KB boundaries.
2857 	 */
2858 	sg = urb->sg;
2859 	addr = (u64) sg_dma_address(sg);
2860 	this_sg_len = sg_dma_len(sg);
2861 	trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
2862 	trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2863 	if (trb_buff_len > urb->transfer_buffer_length)
2864 		trb_buff_len = urb->transfer_buffer_length;
2865 
2866 	first_trb = true;
2867 	/* Queue the first TRB, even if it's zero-length */
2868 	do {
2869 		u32 field = 0;
2870 		u32 length_field = 0;
2871 		u32 remainder = 0;
2872 
2873 		/* Don't change the cycle bit of the first TRB until later */
2874 		if (first_trb) {
2875 			first_trb = false;
2876 			if (start_cycle == 0)
2877 				field |= 0x1;
2878 		} else
2879 			field |= ep_ring->cycle_state;
2880 
2881 		/* Chain all the TRBs together; clear the chain bit in the last
2882 		 * TRB to indicate it's the last TRB in the chain.
2883 		 */
2884 		if (num_trbs > 1) {
2885 			field |= TRB_CHAIN;
2886 		} else {
2887 			/* FIXME - add check for ZERO_PACKET flag before this */
2888 			td->last_trb = ep_ring->enqueue;
2889 			field |= TRB_IOC;
2890 		}
2891 
2892 		/* Only set interrupt on short packet for IN endpoints */
2893 		if (usb_urb_dir_in(urb))
2894 			field |= TRB_ISP;
2895 
2896 		if (TRB_MAX_BUFF_SIZE -
2897 				(addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
2898 			xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2899 			xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2900 					(unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2901 					(unsigned int) addr + trb_buff_len);
2902 		}
2903 
2904 		/* Set the TRB length, TD size, and interrupter fields. */
2905 		if (xhci->hci_version < 0x100) {
2906 			remainder = xhci_td_remainder(
2907 					urb->transfer_buffer_length -
2908 					running_total);
2909 		} else {
2910 			remainder = xhci_v1_0_td_remainder(running_total,
2911 					trb_buff_len, total_packet_count, urb);
2912 		}
2913 		length_field = TRB_LEN(trb_buff_len) |
2914 			remainder |
2915 			TRB_INTR_TARGET(0);
2916 
2917 		if (num_trbs > 1)
2918 			more_trbs_coming = true;
2919 		else
2920 			more_trbs_coming = false;
2921 		queue_trb(xhci, ep_ring, more_trbs_coming,
2922 				lower_32_bits(addr),
2923 				upper_32_bits(addr),
2924 				length_field,
2925 				field | TRB_TYPE(TRB_NORMAL));
2926 		--num_trbs;
2927 		running_total += trb_buff_len;
2928 
2929 		/* Calculate length for next transfer --
2930 		 * Are we done queueing all the TRBs for this sg entry?
2931 		 */
2932 		this_sg_len -= trb_buff_len;
2933 		if (this_sg_len == 0) {
2934 			--num_sgs;
2935 			if (num_sgs == 0)
2936 				break;
2937 			sg = sg_next(sg);
2938 			addr = (u64) sg_dma_address(sg);
2939 			this_sg_len = sg_dma_len(sg);
2940 		} else {
2941 			addr += trb_buff_len;
2942 		}
2943 
2944 		trb_buff_len = TRB_MAX_BUFF_SIZE -
2945 			(addr & (TRB_MAX_BUFF_SIZE - 1));
2946 		trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2947 		if (running_total + trb_buff_len > urb->transfer_buffer_length)
2948 			trb_buff_len =
2949 				urb->transfer_buffer_length - running_total;
2950 	} while (running_total < urb->transfer_buffer_length);
2951 
2952 	check_trb_math(urb, num_trbs, running_total);
2953 	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
2954 			start_cycle, start_trb);
2955 	return 0;
2956 }
2957 
2958 /* This is very similar to what ehci-q.c qtd_fill() does */
2959 int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2960 		struct urb *urb, int slot_id, unsigned int ep_index)
2961 {
2962 	struct xhci_ring *ep_ring;
2963 	struct urb_priv *urb_priv;
2964 	struct xhci_td *td;
2965 	int num_trbs;
2966 	struct xhci_generic_trb *start_trb;
2967 	bool first_trb;
2968 	bool more_trbs_coming;
2969 	int start_cycle;
2970 	u32 field, length_field;
2971 
2972 	int running_total, trb_buff_len, ret;
2973 	unsigned int total_packet_count;
2974 	u64 addr;
2975 
2976 	if (urb->num_sgs)
2977 		return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2978 
2979 	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2980 	if (!ep_ring)
2981 		return -EINVAL;
2982 
2983 	num_trbs = 0;
2984 	/* How much data is (potentially) left before the 64KB boundary? */
2985 	running_total = TRB_MAX_BUFF_SIZE -
2986 		(urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
2987 	running_total &= TRB_MAX_BUFF_SIZE - 1;
2988 
2989 	/* If there's some data on this 64KB chunk, or we have to send a
2990 	 * zero-length transfer, we need at least one TRB
2991 	 */
2992 	if (running_total != 0 || urb->transfer_buffer_length == 0)
2993 		num_trbs++;
2994 	/* How many more 64KB chunks to transfer, how many more TRBs? */
2995 	while (running_total < urb->transfer_buffer_length) {
2996 		num_trbs++;
2997 		running_total += TRB_MAX_BUFF_SIZE;
2998 	}
2999 	/* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3000 
3001 	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3002 			ep_index, urb->stream_id,
3003 			num_trbs, urb, 0, mem_flags);
3004 	if (ret < 0)
3005 		return ret;
3006 
3007 	urb_priv = urb->hcpriv;
3008 	td = urb_priv->td[0];
3009 
3010 	/*
3011 	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3012 	 * until we've finished creating all the other TRBs.  The ring's cycle
3013 	 * state may change as we enqueue the other TRBs, so save it too.
3014 	 */
3015 	start_trb = &ep_ring->enqueue->generic;
3016 	start_cycle = ep_ring->cycle_state;
3017 
3018 	running_total = 0;
3019 	total_packet_count = roundup(urb->transfer_buffer_length,
3020 			usb_endpoint_maxp(&urb->ep->desc));
3021 	/* How much data is in the first TRB? */
3022 	addr = (u64) urb->transfer_dma;
3023 	trb_buff_len = TRB_MAX_BUFF_SIZE -
3024 		(urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3025 	if (trb_buff_len > urb->transfer_buffer_length)
3026 		trb_buff_len = urb->transfer_buffer_length;
3027 
3028 	first_trb = true;
3029 
3030 	/* Queue the first TRB, even if it's zero-length */
3031 	do {
3032 		u32 remainder = 0;
3033 		field = 0;
3034 
3035 		/* Don't change the cycle bit of the first TRB until later */
3036 		if (first_trb) {
3037 			first_trb = false;
3038 			if (start_cycle == 0)
3039 				field |= 0x1;
3040 		} else
3041 			field |= ep_ring->cycle_state;
3042 
3043 		/* Chain all the TRBs together; clear the chain bit in the last
3044 		 * TRB to indicate it's the last TRB in the chain.
3045 		 */
3046 		if (num_trbs > 1) {
3047 			field |= TRB_CHAIN;
3048 		} else {
3049 			/* FIXME - add check for ZERO_PACKET flag before this */
3050 			td->last_trb = ep_ring->enqueue;
3051 			field |= TRB_IOC;
3052 		}
3053 
3054 		/* Only set interrupt on short packet for IN endpoints */
3055 		if (usb_urb_dir_in(urb))
3056 			field |= TRB_ISP;
3057 
3058 		/* Set the TRB length, TD size, and interrupter fields. */
3059 		if (xhci->hci_version < 0x100) {
3060 			remainder = xhci_td_remainder(
3061 					urb->transfer_buffer_length -
3062 					running_total);
3063 		} else {
3064 			remainder = xhci_v1_0_td_remainder(running_total,
3065 					trb_buff_len, total_packet_count, urb);
3066 		}
3067 		length_field = TRB_LEN(trb_buff_len) |
3068 			remainder |
3069 			TRB_INTR_TARGET(0);
3070 
3071 		if (num_trbs > 1)
3072 			more_trbs_coming = true;
3073 		else
3074 			more_trbs_coming = false;
3075 		queue_trb(xhci, ep_ring, more_trbs_coming,
3076 				lower_32_bits(addr),
3077 				upper_32_bits(addr),
3078 				length_field,
3079 				field | TRB_TYPE(TRB_NORMAL));
3080 		--num_trbs;
3081 		running_total += trb_buff_len;
3082 
3083 		/* Calculate length for next transfer */
3084 		addr += trb_buff_len;
3085 		trb_buff_len = urb->transfer_buffer_length - running_total;
3086 		if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3087 			trb_buff_len = TRB_MAX_BUFF_SIZE;
3088 	} while (running_total < urb->transfer_buffer_length);
3089 
3090 	check_trb_math(urb, num_trbs, running_total);
3091 	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3092 			start_cycle, start_trb);
3093 	return 0;
3094 }
3095 
3096 /* Caller must have locked xhci->lock */
3097 int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3098 		struct urb *urb, int slot_id, unsigned int ep_index)
3099 {
3100 	struct xhci_ring *ep_ring;
3101 	int num_trbs;
3102 	int ret;
3103 	struct usb_ctrlrequest *setup;
3104 	struct xhci_generic_trb *start_trb;
3105 	int start_cycle;
3106 	u32 field, length_field;
3107 	struct urb_priv *urb_priv;
3108 	struct xhci_td *td;
3109 
3110 	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3111 	if (!ep_ring)
3112 		return -EINVAL;
3113 
3114 	/*
3115 	 * Need to copy setup packet into setup TRB, so we can't use the setup
3116 	 * DMA address.
3117 	 */
3118 	if (!urb->setup_packet)
3119 		return -EINVAL;
3120 
3121 	/* 1 TRB for setup, 1 for status */
3122 	num_trbs = 2;
3123 	/*
3124 	 * Don't need to check if we need additional event data and normal TRBs,
3125 	 * since data in control transfers will never get bigger than 16MB
3126 	 * XXX: can we get a buffer that crosses 64KB boundaries?
3127 	 */
3128 	if (urb->transfer_buffer_length > 0)
3129 		num_trbs++;
3130 	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3131 			ep_index, urb->stream_id,
3132 			num_trbs, urb, 0, mem_flags);
3133 	if (ret < 0)
3134 		return ret;
3135 
3136 	urb_priv = urb->hcpriv;
3137 	td = urb_priv->td[0];
3138 
3139 	/*
3140 	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3141 	 * until we've finished creating all the other TRBs.  The ring's cycle
3142 	 * state may change as we enqueue the other TRBs, so save it too.
3143 	 */
3144 	start_trb = &ep_ring->enqueue->generic;
3145 	start_cycle = ep_ring->cycle_state;
3146 
3147 	/* Queue setup TRB - see section 6.4.1.2.1 */
3148 	/* FIXME better way to translate setup_packet into two u32 fields? */
3149 	setup = (struct usb_ctrlrequest *) urb->setup_packet;
3150 	field = 0;
3151 	field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3152 	if (start_cycle == 0)
3153 		field |= 0x1;
3154 
3155 	/* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3156 	if (xhci->hci_version == 0x100) {
3157 		if (urb->transfer_buffer_length > 0) {
3158 			if (setup->bRequestType & USB_DIR_IN)
3159 				field |= TRB_TX_TYPE(TRB_DATA_IN);
3160 			else
3161 				field |= TRB_TX_TYPE(TRB_DATA_OUT);
3162 		}
3163 	}
3164 
3165 	queue_trb(xhci, ep_ring, true,
3166 		  setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3167 		  le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3168 		  TRB_LEN(8) | TRB_INTR_TARGET(0),
3169 		  /* Immediate data in pointer */
3170 		  field);
3171 
3172 	/* If there's data, queue data TRBs */
3173 	/* Only set interrupt on short packet for IN endpoints */
3174 	if (usb_urb_dir_in(urb))
3175 		field = TRB_ISP | TRB_TYPE(TRB_DATA);
3176 	else
3177 		field = TRB_TYPE(TRB_DATA);
3178 
3179 	length_field = TRB_LEN(urb->transfer_buffer_length) |
3180 		xhci_td_remainder(urb->transfer_buffer_length) |
3181 		TRB_INTR_TARGET(0);
3182 	if (urb->transfer_buffer_length > 0) {
3183 		if (setup->bRequestType & USB_DIR_IN)
3184 			field |= TRB_DIR_IN;
3185 		queue_trb(xhci, ep_ring, true,
3186 				lower_32_bits(urb->transfer_dma),
3187 				upper_32_bits(urb->transfer_dma),
3188 				length_field,
3189 				field | ep_ring->cycle_state);
3190 	}
3191 
3192 	/* Save the DMA address of the last TRB in the TD */
3193 	td->last_trb = ep_ring->enqueue;
3194 
3195 	/* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3196 	/* If the device sent data, the status stage is an OUT transfer */
3197 	if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3198 		field = 0;
3199 	else
3200 		field = TRB_DIR_IN;
3201 	queue_trb(xhci, ep_ring, false,
3202 			0,
3203 			0,
3204 			TRB_INTR_TARGET(0),
3205 			/* Event on completion */
3206 			field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3207 
3208 	giveback_first_trb(xhci, slot_id, ep_index, 0,
3209 			start_cycle, start_trb);
3210 	return 0;
3211 }
3212 
3213 static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3214 		struct urb *urb, int i)
3215 {
3216 	int num_trbs = 0;
3217 	u64 addr, td_len;
3218 
3219 	addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3220 	td_len = urb->iso_frame_desc[i].length;
3221 
3222 	num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3223 			TRB_MAX_BUFF_SIZE);
3224 	if (num_trbs == 0)
3225 		num_trbs++;
3226 
3227 	return num_trbs;
3228 }
3229 
3230 /*
3231  * The transfer burst count field of the isochronous TRB defines the number of
3232  * bursts that are required to move all packets in this TD.  Only SuperSpeed
3233  * devices can burst up to bMaxBurst number of packets per service interval.
3234  * This field is zero based, meaning a value of zero in the field means one
3235  * burst.  Basically, for everything but SuperSpeed devices, this field will be
3236  * zero.  Only xHCI 1.0 host controllers support this field.
3237  */
3238 static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3239 		struct usb_device *udev,
3240 		struct urb *urb, unsigned int total_packet_count)
3241 {
3242 	unsigned int max_burst;
3243 
3244 	if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3245 		return 0;
3246 
3247 	max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3248 	return roundup(total_packet_count, max_burst + 1) - 1;
3249 }
3250 
3251 /*
3252  * Returns the number of packets in the last "burst" of packets.  This field is
3253  * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
3254  * the last burst packet count is equal to the total number of packets in the
3255  * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
3256  * must contain (bMaxBurst + 1) number of packets, but the last burst can
3257  * contain 1 to (bMaxBurst + 1) packets.
3258  */
3259 static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3260 		struct usb_device *udev,
3261 		struct urb *urb, unsigned int total_packet_count)
3262 {
3263 	unsigned int max_burst;
3264 	unsigned int residue;
3265 
3266 	if (xhci->hci_version < 0x100)
3267 		return 0;
3268 
3269 	switch (udev->speed) {
3270 	case USB_SPEED_SUPER:
3271 		/* bMaxBurst is zero based: 0 means 1 packet per burst */
3272 		max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3273 		residue = total_packet_count % (max_burst + 1);
3274 		/* If residue is zero, the last burst contains (max_burst + 1)
3275 		 * number of packets, but the TLBPC field is zero-based.
3276 		 */
3277 		if (residue == 0)
3278 			return max_burst;
3279 		return residue - 1;
3280 	default:
3281 		if (total_packet_count == 0)
3282 			return 0;
3283 		return total_packet_count - 1;
3284 	}
3285 }
3286 
3287 /* This is for isoc transfer */
3288 static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3289 		struct urb *urb, int slot_id, unsigned int ep_index)
3290 {
3291 	struct xhci_ring *ep_ring;
3292 	struct urb_priv *urb_priv;
3293 	struct xhci_td *td;
3294 	int num_tds, trbs_per_td;
3295 	struct xhci_generic_trb *start_trb;
3296 	bool first_trb;
3297 	int start_cycle;
3298 	u32 field, length_field;
3299 	int running_total, trb_buff_len, td_len, td_remain_len, ret;
3300 	u64 start_addr, addr;
3301 	int i, j;
3302 	bool more_trbs_coming;
3303 
3304 	ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3305 
3306 	num_tds = urb->number_of_packets;
3307 	if (num_tds < 1) {
3308 		xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3309 		return -EINVAL;
3310 	}
3311 
3312 	start_addr = (u64) urb->transfer_dma;
3313 	start_trb = &ep_ring->enqueue->generic;
3314 	start_cycle = ep_ring->cycle_state;
3315 
3316 	urb_priv = urb->hcpriv;
3317 	/* Queue the first TRB, even if it's zero-length */
3318 	for (i = 0; i < num_tds; i++) {
3319 		unsigned int total_packet_count;
3320 		unsigned int burst_count;
3321 		unsigned int residue;
3322 
3323 		first_trb = true;
3324 		running_total = 0;
3325 		addr = start_addr + urb->iso_frame_desc[i].offset;
3326 		td_len = urb->iso_frame_desc[i].length;
3327 		td_remain_len = td_len;
3328 		total_packet_count = roundup(td_len,
3329 				usb_endpoint_maxp(&urb->ep->desc));
3330 		/* A zero-length transfer still involves at least one packet. */
3331 		if (total_packet_count == 0)
3332 			total_packet_count++;
3333 		burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3334 				total_packet_count);
3335 		residue = xhci_get_last_burst_packet_count(xhci,
3336 				urb->dev, urb, total_packet_count);
3337 
3338 		trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3339 
3340 		ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3341 				urb->stream_id, trbs_per_td, urb, i, mem_flags);
3342 		if (ret < 0) {
3343 			if (i == 0)
3344 				return ret;
3345 			goto cleanup;
3346 		}
3347 
3348 		td = urb_priv->td[i];
3349 		for (j = 0; j < trbs_per_td; j++) {
3350 			u32 remainder = 0;
3351 			field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
3352 
3353 			if (first_trb) {
3354 				/* Queue the isoc TRB */
3355 				field |= TRB_TYPE(TRB_ISOC);
3356 				/* Assume URB_ISO_ASAP is set */
3357 				field |= TRB_SIA;
3358 				if (i == 0) {
3359 					if (start_cycle == 0)
3360 						field |= 0x1;
3361 				} else
3362 					field |= ep_ring->cycle_state;
3363 				first_trb = false;
3364 			} else {
3365 				/* Queue other normal TRBs */
3366 				field |= TRB_TYPE(TRB_NORMAL);
3367 				field |= ep_ring->cycle_state;
3368 			}
3369 
3370 			/* Only set interrupt on short packet for IN EPs */
3371 			if (usb_urb_dir_in(urb))
3372 				field |= TRB_ISP;
3373 
3374 			/* Chain all the TRBs together; clear the chain bit in
3375 			 * the last TRB to indicate it's the last TRB in the
3376 			 * chain.
3377 			 */
3378 			if (j < trbs_per_td - 1) {
3379 				field |= TRB_CHAIN;
3380 				more_trbs_coming = true;
3381 			} else {
3382 				td->last_trb = ep_ring->enqueue;
3383 				field |= TRB_IOC;
3384 				if (xhci->hci_version == 0x100) {
3385 					/* Set BEI bit except for the last td */
3386 					if (i < num_tds - 1)
3387 						field |= TRB_BEI;
3388 				}
3389 				more_trbs_coming = false;
3390 			}
3391 
3392 			/* Calculate TRB length */
3393 			trb_buff_len = TRB_MAX_BUFF_SIZE -
3394 				(addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3395 			if (trb_buff_len > td_remain_len)
3396 				trb_buff_len = td_remain_len;
3397 
3398 			/* Set the TRB length, TD size, & interrupter fields. */
3399 			if (xhci->hci_version < 0x100) {
3400 				remainder = xhci_td_remainder(
3401 						td_len - running_total);
3402 			} else {
3403 				remainder = xhci_v1_0_td_remainder(
3404 						running_total, trb_buff_len,
3405 						total_packet_count, urb);
3406 			}
3407 			length_field = TRB_LEN(trb_buff_len) |
3408 				remainder |
3409 				TRB_INTR_TARGET(0);
3410 
3411 			queue_trb(xhci, ep_ring, more_trbs_coming,
3412 				lower_32_bits(addr),
3413 				upper_32_bits(addr),
3414 				length_field,
3415 				field);
3416 			running_total += trb_buff_len;
3417 
3418 			addr += trb_buff_len;
3419 			td_remain_len -= trb_buff_len;
3420 		}
3421 
3422 		/* Check TD length */
3423 		if (running_total != td_len) {
3424 			xhci_err(xhci, "ISOC TD length unmatch\n");
3425 			ret = -EINVAL;
3426 			goto cleanup;
3427 		}
3428 	}
3429 
3430 	if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3431 		if (xhci->quirks & XHCI_AMD_PLL_FIX)
3432 			usb_amd_quirk_pll_disable();
3433 	}
3434 	xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3435 
3436 	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3437 			start_cycle, start_trb);
3438 	return 0;
3439 cleanup:
3440 	/* Clean up a partially enqueued isoc transfer. */
3441 
3442 	for (i--; i >= 0; i--)
3443 		list_del_init(&urb_priv->td[i]->td_list);
3444 
3445 	/* Use the first TD as a temporary variable to turn the TDs we've queued
3446 	 * into No-ops with a software-owned cycle bit. That way the hardware
3447 	 * won't accidentally start executing bogus TDs when we partially
3448 	 * overwrite them.  td->first_trb and td->start_seg are already set.
3449 	 */
3450 	urb_priv->td[0]->last_trb = ep_ring->enqueue;
3451 	/* Every TRB except the first & last will have its cycle bit flipped. */
3452 	td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3453 
3454 	/* Reset the ring enqueue back to the first TRB and its cycle bit. */
3455 	ep_ring->enqueue = urb_priv->td[0]->first_trb;
3456 	ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3457 	ep_ring->cycle_state = start_cycle;
3458 	ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3459 	usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3460 	return ret;
3461 }
3462 
3463 /*
3464  * Check transfer ring to guarantee there is enough room for the urb.
3465  * Update ISO URB start_frame and interval.
3466  * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3467  * update the urb->start_frame by now.
3468  * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3469  */
3470 int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3471 		struct urb *urb, int slot_id, unsigned int ep_index)
3472 {
3473 	struct xhci_virt_device *xdev;
3474 	struct xhci_ring *ep_ring;
3475 	struct xhci_ep_ctx *ep_ctx;
3476 	int start_frame;
3477 	int xhci_interval;
3478 	int ep_interval;
3479 	int num_tds, num_trbs, i;
3480 	int ret;
3481 
3482 	xdev = xhci->devs[slot_id];
3483 	ep_ring = xdev->eps[ep_index].ring;
3484 	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3485 
3486 	num_trbs = 0;
3487 	num_tds = urb->number_of_packets;
3488 	for (i = 0; i < num_tds; i++)
3489 		num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3490 
3491 	/* Check the ring to guarantee there is enough room for the whole urb.
3492 	 * Do not insert any td of the urb to the ring if the check failed.
3493 	 */
3494 	ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3495 			   num_trbs, mem_flags);
3496 	if (ret)
3497 		return ret;
3498 
3499 	start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3500 	start_frame &= 0x3fff;
3501 
3502 	urb->start_frame = start_frame;
3503 	if (urb->dev->speed == USB_SPEED_LOW ||
3504 			urb->dev->speed == USB_SPEED_FULL)
3505 		urb->start_frame >>= 3;
3506 
3507 	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3508 	ep_interval = urb->interval;
3509 	/* Convert to microframes */
3510 	if (urb->dev->speed == USB_SPEED_LOW ||
3511 			urb->dev->speed == USB_SPEED_FULL)
3512 		ep_interval *= 8;
3513 	/* FIXME change this to a warning and a suggestion to use the new API
3514 	 * to set the polling interval (once the API is added).
3515 	 */
3516 	if (xhci_interval != ep_interval) {
3517 		if (printk_ratelimit())
3518 			dev_dbg(&urb->dev->dev, "Driver uses different interval"
3519 					" (%d microframe%s) than xHCI "
3520 					"(%d microframe%s)\n",
3521 					ep_interval,
3522 					ep_interval == 1 ? "" : "s",
3523 					xhci_interval,
3524 					xhci_interval == 1 ? "" : "s");
3525 		urb->interval = xhci_interval;
3526 		/* Convert back to frames for LS/FS devices */
3527 		if (urb->dev->speed == USB_SPEED_LOW ||
3528 				urb->dev->speed == USB_SPEED_FULL)
3529 			urb->interval /= 8;
3530 	}
3531 	ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3532 
3533 	return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3534 }
3535 
3536 /****		Command Ring Operations		****/
3537 
3538 /* Generic function for queueing a command TRB on the command ring.
3539  * Check to make sure there's room on the command ring for one command TRB.
3540  * Also check that there's room reserved for commands that must not fail.
3541  * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3542  * then only check for the number of reserved spots.
3543  * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3544  * because the command event handler may want to resubmit a failed command.
3545  */
3546 static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3547 		u32 field3, u32 field4, bool command_must_succeed)
3548 {
3549 	int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3550 	int ret;
3551 
3552 	if (!command_must_succeed)
3553 		reserved_trbs++;
3554 
3555 	ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3556 			reserved_trbs, GFP_ATOMIC);
3557 	if (ret < 0) {
3558 		xhci_err(xhci, "ERR: No room for command on command ring\n");
3559 		if (command_must_succeed)
3560 			xhci_err(xhci, "ERR: Reserved TRB counting for "
3561 					"unfailable commands failed.\n");
3562 		return ret;
3563 	}
3564 	queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3565 			field4 | xhci->cmd_ring->cycle_state);
3566 	return 0;
3567 }
3568 
3569 /* Queue a slot enable or disable request on the command ring */
3570 int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3571 {
3572 	return queue_command(xhci, 0, 0, 0,
3573 			TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3574 }
3575 
3576 /* Queue an address device command TRB */
3577 int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3578 		u32 slot_id)
3579 {
3580 	return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3581 			upper_32_bits(in_ctx_ptr), 0,
3582 			TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3583 			false);
3584 }
3585 
3586 int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3587 		u32 field1, u32 field2, u32 field3, u32 field4)
3588 {
3589 	return queue_command(xhci, field1, field2, field3, field4, false);
3590 }
3591 
3592 /* Queue a reset device command TRB */
3593 int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3594 {
3595 	return queue_command(xhci, 0, 0, 0,
3596 			TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3597 			false);
3598 }
3599 
3600 /* Queue a configure endpoint command TRB */
3601 int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3602 		u32 slot_id, bool command_must_succeed)
3603 {
3604 	return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3605 			upper_32_bits(in_ctx_ptr), 0,
3606 			TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3607 			command_must_succeed);
3608 }
3609 
3610 /* Queue an evaluate context command TRB */
3611 int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3612 		u32 slot_id, bool command_must_succeed)
3613 {
3614 	return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3615 			upper_32_bits(in_ctx_ptr), 0,
3616 			TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3617 			command_must_succeed);
3618 }
3619 
3620 /*
3621  * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3622  * activity on an endpoint that is about to be suspended.
3623  */
3624 int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
3625 		unsigned int ep_index, int suspend)
3626 {
3627 	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3628 	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3629 	u32 type = TRB_TYPE(TRB_STOP_RING);
3630 	u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
3631 
3632 	return queue_command(xhci, 0, 0, 0,
3633 			trb_slot_id | trb_ep_index | type | trb_suspend, false);
3634 }
3635 
3636 /* Set Transfer Ring Dequeue Pointer command.
3637  * This should not be used for endpoints that have streams enabled.
3638  */
3639 static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
3640 		unsigned int ep_index, unsigned int stream_id,
3641 		struct xhci_segment *deq_seg,
3642 		union xhci_trb *deq_ptr, u32 cycle_state)
3643 {
3644 	dma_addr_t addr;
3645 	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3646 	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3647 	u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
3648 	u32 type = TRB_TYPE(TRB_SET_DEQ);
3649 	struct xhci_virt_ep *ep;
3650 
3651 	addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
3652 	if (addr == 0) {
3653 		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3654 		xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3655 				deq_seg, deq_ptr);
3656 		return 0;
3657 	}
3658 	ep = &xhci->devs[slot_id]->eps[ep_index];
3659 	if ((ep->ep_state & SET_DEQ_PENDING)) {
3660 		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3661 		xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3662 		return 0;
3663 	}
3664 	ep->queued_deq_seg = deq_seg;
3665 	ep->queued_deq_ptr = deq_ptr;
3666 	return queue_command(xhci, lower_32_bits(addr) | cycle_state,
3667 			upper_32_bits(addr), trb_stream_id,
3668 			trb_slot_id | trb_ep_index | type, false);
3669 }
3670 
3671 int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3672 		unsigned int ep_index)
3673 {
3674 	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3675 	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3676 	u32 type = TRB_TYPE(TRB_RESET_EP);
3677 
3678 	return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3679 			false);
3680 }
3681