1 /* 2 * This file contains code to reset and initialize USB host controllers. 3 * Some of it includes work-arounds for PCI hardware and BIOS quirks. 4 * It may need to run early during booting -- before USB would normally 5 * initialize -- to ensure that Linux doesn't use any legacy modes. 6 * 7 * Copyright (c) 1999 Martin Mares <mj@ucw.cz> 8 * (and others) 9 */ 10 11 #include <linux/types.h> 12 #include <linux/kernel.h> 13 #include <linux/pci.h> 14 #include <linux/init.h> 15 #include <linux/delay.h> 16 #include <linux/acpi.h> 17 #include "pci-quirks.h" 18 19 20 #define UHCI_USBLEGSUP 0xc0 /* legacy support */ 21 #define UHCI_USBCMD 0 /* command register */ 22 #define UHCI_USBINTR 4 /* interrupt register */ 23 #define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */ 24 #define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */ 25 #define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */ 26 #define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */ 27 #define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */ 28 #define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */ 29 #define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */ 30 31 #define OHCI_CONTROL 0x04 32 #define OHCI_CMDSTATUS 0x08 33 #define OHCI_INTRSTATUS 0x0c 34 #define OHCI_INTRENABLE 0x10 35 #define OHCI_INTRDISABLE 0x14 36 #define OHCI_OCR (1 << 3) /* ownership change request */ 37 #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */ 38 #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */ 39 #define OHCI_INTR_OC (1 << 30) /* ownership change */ 40 41 #define EHCI_HCC_PARAMS 0x08 /* extended capabilities */ 42 #define EHCI_USBCMD 0 /* command register */ 43 #define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */ 44 #define EHCI_USBSTS 4 /* status register */ 45 #define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */ 46 #define EHCI_USBINTR 8 /* interrupt register */ 47 #define EHCI_USBLEGSUP 0 /* legacy support register */ 48 #define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */ 49 #define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */ 50 #define EHCI_USBLEGCTLSTS 4 /* legacy control/status */ 51 #define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */ 52 53 54 /* 55 * Make sure the controller is completely inactive, unable to 56 * generate interrupts or do DMA. 57 */ 58 void uhci_reset_hc(struct pci_dev *pdev, unsigned long base) 59 { 60 /* Turn off PIRQ enable and SMI enable. (This also turns off the 61 * BIOS's USB Legacy Support.) Turn off all the R/WC bits too. 62 */ 63 pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC); 64 65 /* Reset the HC - this will force us to get a 66 * new notification of any already connected 67 * ports due to the virtual disconnect that it 68 * implies. 69 */ 70 outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD); 71 mb(); 72 udelay(5); 73 if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET) 74 dev_warn(&pdev->dev, "HCRESET not completed yet!\n"); 75 76 /* Just to be safe, disable interrupt requests and 77 * make sure the controller is stopped. 78 */ 79 outw(0, base + UHCI_USBINTR); 80 outw(0, base + UHCI_USBCMD); 81 } 82 EXPORT_SYMBOL_GPL(uhci_reset_hc); 83 84 /* 85 * Initialize a controller that was newly discovered or has just been 86 * resumed. In either case we can't be sure of its previous state. 87 * 88 * Returns: 1 if the controller was reset, 0 otherwise. 89 */ 90 int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base) 91 { 92 u16 legsup; 93 unsigned int cmd, intr; 94 95 /* 96 * When restarting a suspended controller, we expect all the 97 * settings to be the same as we left them: 98 * 99 * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP; 100 * Controller is stopped and configured with EGSM set; 101 * No interrupts enabled except possibly Resume Detect. 102 * 103 * If any of these conditions are violated we do a complete reset. 104 */ 105 pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup); 106 if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) { 107 dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n", 108 __FUNCTION__, legsup); 109 goto reset_needed; 110 } 111 112 cmd = inw(base + UHCI_USBCMD); 113 if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) || 114 !(cmd & UHCI_USBCMD_EGSM)) { 115 dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n", 116 __FUNCTION__, cmd); 117 goto reset_needed; 118 } 119 120 intr = inw(base + UHCI_USBINTR); 121 if (intr & (~UHCI_USBINTR_RESUME)) { 122 dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n", 123 __FUNCTION__, intr); 124 goto reset_needed; 125 } 126 return 0; 127 128 reset_needed: 129 dev_dbg(&pdev->dev, "Performing full reset\n"); 130 uhci_reset_hc(pdev, base); 131 return 1; 132 } 133 EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc); 134 135 static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask) 136 { 137 u16 cmd; 138 return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask); 139 } 140 141 #define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO) 142 #define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY) 143 144 static void __devinit quirk_usb_handoff_uhci(struct pci_dev *pdev) 145 { 146 unsigned long base = 0; 147 int i; 148 149 if (!pio_enabled(pdev)) 150 return; 151 152 for (i = 0; i < PCI_ROM_RESOURCE; i++) 153 if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) { 154 base = pci_resource_start(pdev, i); 155 break; 156 } 157 158 if (base) 159 uhci_check_and_reset_hc(pdev, base); 160 } 161 162 static int __devinit mmio_resource_enabled(struct pci_dev *pdev, int idx) 163 { 164 return pci_resource_start(pdev, idx) && mmio_enabled(pdev); 165 } 166 167 static void __devinit quirk_usb_handoff_ohci(struct pci_dev *pdev) 168 { 169 void __iomem *base; 170 171 if (!mmio_resource_enabled(pdev, 0)) 172 return; 173 174 base = ioremap_nocache(pci_resource_start(pdev, 0), 175 pci_resource_len(pdev, 0)); 176 if (base == NULL) return; 177 178 /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */ 179 #ifndef __hppa__ 180 { 181 u32 control = readl(base + OHCI_CONTROL); 182 if (control & OHCI_CTRL_IR) { 183 int wait_time = 500; /* arbitrary; 5 seconds */ 184 writel(OHCI_INTR_OC, base + OHCI_INTRENABLE); 185 writel(OHCI_OCR, base + OHCI_CMDSTATUS); 186 while (wait_time > 0 && 187 readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) { 188 wait_time -= 10; 189 msleep(10); 190 } 191 if (wait_time <= 0) 192 printk(KERN_WARNING "%s %s: BIOS handoff " 193 "failed (BIOS bug ?) %08x\n", 194 pdev->dev.bus_id, "OHCI", 195 readl(base + OHCI_CONTROL)); 196 197 /* reset controller, preserving RWC */ 198 writel(control & OHCI_CTRL_RWC, base + OHCI_CONTROL); 199 } 200 } 201 #endif 202 203 /* 204 * disable interrupts 205 */ 206 writel(~(u32)0, base + OHCI_INTRDISABLE); 207 writel(~(u32)0, base + OHCI_INTRSTATUS); 208 209 iounmap(base); 210 } 211 212 static void __devinit quirk_usb_disable_ehci(struct pci_dev *pdev) 213 { 214 int wait_time, delta; 215 void __iomem *base, *op_reg_base; 216 u32 hcc_params, val; 217 u8 offset, cap_length; 218 int count = 256/4; 219 220 if (!mmio_resource_enabled(pdev, 0)) 221 return; 222 223 base = ioremap_nocache(pci_resource_start(pdev, 0), 224 pci_resource_len(pdev, 0)); 225 if (base == NULL) return; 226 227 cap_length = readb(base); 228 op_reg_base = base + cap_length; 229 230 /* EHCI 0.96 and later may have "extended capabilities" 231 * spec section 5.1 explains the bios handoff, e.g. for 232 * booting from USB disk or using a usb keyboard 233 */ 234 hcc_params = readl(base + EHCI_HCC_PARAMS); 235 offset = (hcc_params >> 8) & 0xff; 236 while (offset && count--) { 237 u32 cap; 238 int msec; 239 240 pci_read_config_dword(pdev, offset, &cap); 241 switch (cap & 0xff) { 242 case 1: /* BIOS/SMM/... handoff support */ 243 if ((cap & EHCI_USBLEGSUP_BIOS)) { 244 pr_debug("%s %s: BIOS handoff\n", 245 pdev->dev.bus_id, "EHCI"); 246 247 #if 0 248 /* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on, 249 * but that seems dubious in general (the BIOS left it off intentionally) 250 * and is known to prevent some systems from booting. so we won't do this 251 * unless maybe we can determine when we're on a system that needs SMI forced. 252 */ 253 /* BIOS workaround (?): be sure the 254 * pre-Linux code receives the SMI 255 */ 256 pci_read_config_dword(pdev, 257 offset + EHCI_USBLEGCTLSTS, 258 &val); 259 pci_write_config_dword(pdev, 260 offset + EHCI_USBLEGCTLSTS, 261 val | EHCI_USBLEGCTLSTS_SOOE); 262 #endif 263 264 /* some systems get upset if this semaphore is 265 * set for any other reason than forcing a BIOS 266 * handoff.. 267 */ 268 pci_write_config_byte(pdev, offset + 3, 1); 269 } 270 271 /* if boot firmware now owns EHCI, spin till 272 * it hands it over. 273 */ 274 msec = 5000; 275 while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) { 276 msleep(10); 277 msec -= 10; 278 pci_read_config_dword(pdev, offset, &cap); 279 } 280 281 if (cap & EHCI_USBLEGSUP_BIOS) { 282 /* well, possibly buggy BIOS... try to shut 283 * it down, and hope nothing goes too wrong 284 */ 285 printk(KERN_WARNING "%s %s: BIOS handoff " 286 "failed (BIOS bug ?) %08x\n", 287 pdev->dev.bus_id, "EHCI", cap); 288 pci_write_config_byte(pdev, offset + 2, 0); 289 } 290 291 /* just in case, always disable EHCI SMIs */ 292 pci_write_config_dword(pdev, 293 offset + EHCI_USBLEGCTLSTS, 294 0); 295 break; 296 case 0: /* illegal reserved capability */ 297 cap = 0; 298 /* FALLTHROUGH */ 299 default: 300 printk(KERN_WARNING "%s %s: unrecognized " 301 "capability %02x\n", 302 pdev->dev.bus_id, "EHCI", 303 cap & 0xff); 304 break; 305 } 306 offset = (cap >> 8) & 0xff; 307 } 308 if (!count) 309 printk(KERN_DEBUG "%s %s: capability loop?\n", 310 pdev->dev.bus_id, "EHCI"); 311 312 /* 313 * halt EHCI & disable its interrupts in any case 314 */ 315 val = readl(op_reg_base + EHCI_USBSTS); 316 if ((val & EHCI_USBSTS_HALTED) == 0) { 317 val = readl(op_reg_base + EHCI_USBCMD); 318 val &= ~EHCI_USBCMD_RUN; 319 writel(val, op_reg_base + EHCI_USBCMD); 320 321 wait_time = 2000; 322 delta = 100; 323 do { 324 writel(0x3f, op_reg_base + EHCI_USBSTS); 325 udelay(delta); 326 wait_time -= delta; 327 val = readl(op_reg_base + EHCI_USBSTS); 328 if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) { 329 break; 330 } 331 } while (wait_time > 0); 332 } 333 writel(0, op_reg_base + EHCI_USBINTR); 334 writel(0x3f, op_reg_base + EHCI_USBSTS); 335 336 iounmap(base); 337 338 return; 339 } 340 341 342 343 static void __devinit quirk_usb_early_handoff(struct pci_dev *pdev) 344 { 345 if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI) 346 quirk_usb_handoff_uhci(pdev); 347 else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI) 348 quirk_usb_handoff_ohci(pdev); 349 else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI) 350 quirk_usb_disable_ehci(pdev); 351 } 352 DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_usb_early_handoff); 353