xref: /linux/drivers/usb/host/ohci-hcd.c (revision 86a8280a7fe007d61b05fa8a352edc0595283dad)
1 /*
2  * Open Host Controller Interface (OHCI) driver for USB.
3  *
4  * Maintainer: Alan Stern <stern@rowland.harvard.edu>
5  *
6  * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
7  * (C) Copyright 2000-2004 David Brownell <dbrownell@users.sourceforge.net>
8  *
9  * [ Initialisation is based on Linus'  ]
10  * [ uhci code and gregs ohci fragments ]
11  * [ (C) Copyright 1999 Linus Torvalds  ]
12  * [ (C) Copyright 1999 Gregory P. Smith]
13  *
14  *
15  * OHCI is the main "non-Intel/VIA" standard for USB 1.1 host controller
16  * interfaces (though some non-x86 Intel chips use it).  It supports
17  * smarter hardware than UHCI.  A download link for the spec available
18  * through the http://www.usb.org website.
19  *
20  * This file is licenced under the GPL.
21  */
22 
23 #include <linux/module.h>
24 #include <linux/moduleparam.h>
25 #include <linux/pci.h>
26 #include <linux/kernel.h>
27 #include <linux/delay.h>
28 #include <linux/ioport.h>
29 #include <linux/sched.h>
30 #include <linux/slab.h>
31 #include <linux/errno.h>
32 #include <linux/init.h>
33 #include <linux/timer.h>
34 #include <linux/list.h>
35 #include <linux/usb.h>
36 #include <linux/usb/otg.h>
37 #include <linux/usb/hcd.h>
38 #include <linux/dma-mapping.h>
39 #include <linux/dmapool.h>
40 #include <linux/workqueue.h>
41 #include <linux/debugfs.h>
42 
43 #include <asm/io.h>
44 #include <asm/irq.h>
45 #include <asm/unaligned.h>
46 #include <asm/byteorder.h>
47 
48 
49 #define DRIVER_AUTHOR "Roman Weissgaerber, David Brownell"
50 #define DRIVER_DESC "USB 1.1 'Open' Host Controller (OHCI) Driver"
51 
52 /*-------------------------------------------------------------------------*/
53 
54 /* For initializing controller (mask in an HCFS mode too) */
55 #define	OHCI_CONTROL_INIT	OHCI_CTRL_CBSR
56 #define	OHCI_INTR_INIT \
57 		(OHCI_INTR_MIE | OHCI_INTR_RHSC | OHCI_INTR_UE \
58 		| OHCI_INTR_RD | OHCI_INTR_WDH)
59 
60 #ifdef __hppa__
61 /* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
62 #define	IR_DISABLE
63 #endif
64 
65 #ifdef CONFIG_ARCH_OMAP
66 /* OMAP doesn't support IR (no SMM; not needed) */
67 #define	IR_DISABLE
68 #endif
69 
70 /*-------------------------------------------------------------------------*/
71 
72 static const char	hcd_name [] = "ohci_hcd";
73 
74 #define	STATECHANGE_DELAY	msecs_to_jiffies(300)
75 #define	IO_WATCHDOG_DELAY	msecs_to_jiffies(250)
76 
77 #include "ohci.h"
78 #include "pci-quirks.h"
79 
80 static void ohci_dump(struct ohci_hcd *ohci);
81 static void ohci_stop(struct usb_hcd *hcd);
82 static void io_watchdog_func(unsigned long _ohci);
83 
84 #include "ohci-hub.c"
85 #include "ohci-dbg.c"
86 #include "ohci-mem.c"
87 #include "ohci-q.c"
88 
89 
90 /*
91  * On architectures with edge-triggered interrupts we must never return
92  * IRQ_NONE.
93  */
94 #if defined(CONFIG_SA1111)  /* ... or other edge-triggered systems */
95 #define IRQ_NOTMINE	IRQ_HANDLED
96 #else
97 #define IRQ_NOTMINE	IRQ_NONE
98 #endif
99 
100 
101 /* Some boards misreport power switching/overcurrent */
102 static bool distrust_firmware = true;
103 module_param (distrust_firmware, bool, 0);
104 MODULE_PARM_DESC (distrust_firmware,
105 	"true to distrust firmware power/overcurrent setup");
106 
107 /* Some boards leave IR set wrongly, since they fail BIOS/SMM handshakes */
108 static bool no_handshake;
109 module_param (no_handshake, bool, 0);
110 MODULE_PARM_DESC (no_handshake, "true (not default) disables BIOS handshake");
111 
112 /*-------------------------------------------------------------------------*/
113 
114 static int number_of_tds(struct urb *urb)
115 {
116 	int			len, i, num, this_sg_len;
117 	struct scatterlist	*sg;
118 
119 	len = urb->transfer_buffer_length;
120 	i = urb->num_mapped_sgs;
121 
122 	if (len > 0 && i > 0) {		/* Scatter-gather transfer */
123 		num = 0;
124 		sg = urb->sg;
125 		for (;;) {
126 			this_sg_len = min_t(int, sg_dma_len(sg), len);
127 			num += DIV_ROUND_UP(this_sg_len, 4096);
128 			len -= this_sg_len;
129 			if (--i <= 0 || len <= 0)
130 				break;
131 			sg = sg_next(sg);
132 		}
133 
134 	} else {			/* Non-SG transfer */
135 		/* one TD for every 4096 Bytes (could be up to 8K) */
136 		num = DIV_ROUND_UP(len, 4096);
137 	}
138 	return num;
139 }
140 
141 /*
142  * queue up an urb for anything except the root hub
143  */
144 static int ohci_urb_enqueue (
145 	struct usb_hcd	*hcd,
146 	struct urb	*urb,
147 	gfp_t		mem_flags
148 ) {
149 	struct ohci_hcd	*ohci = hcd_to_ohci (hcd);
150 	struct ed	*ed;
151 	urb_priv_t	*urb_priv;
152 	unsigned int	pipe = urb->pipe;
153 	int		i, size = 0;
154 	unsigned long	flags;
155 	int		retval = 0;
156 
157 	/* every endpoint has a ed, locate and maybe (re)initialize it */
158 	ed = ed_get(ohci, urb->ep, urb->dev, pipe, urb->interval);
159 	if (! ed)
160 		return -ENOMEM;
161 
162 	/* for the private part of the URB we need the number of TDs (size) */
163 	switch (ed->type) {
164 		case PIPE_CONTROL:
165 			/* td_submit_urb() doesn't yet handle these */
166 			if (urb->transfer_buffer_length > 4096)
167 				return -EMSGSIZE;
168 
169 			/* 1 TD for setup, 1 for ACK, plus ... */
170 			size = 2;
171 			/* FALLTHROUGH */
172 		// case PIPE_INTERRUPT:
173 		// case PIPE_BULK:
174 		default:
175 			size += number_of_tds(urb);
176 			/* maybe a zero-length packet to wrap it up */
177 			if (size == 0)
178 				size++;
179 			else if ((urb->transfer_flags & URB_ZERO_PACKET) != 0
180 				&& (urb->transfer_buffer_length
181 					% usb_maxpacket (urb->dev, pipe,
182 						usb_pipeout (pipe))) == 0)
183 				size++;
184 			break;
185 		case PIPE_ISOCHRONOUS: /* number of packets from URB */
186 			size = urb->number_of_packets;
187 			break;
188 	}
189 
190 	/* allocate the private part of the URB */
191 	urb_priv = kzalloc (sizeof (urb_priv_t) + size * sizeof (struct td *),
192 			mem_flags);
193 	if (!urb_priv)
194 		return -ENOMEM;
195 	INIT_LIST_HEAD (&urb_priv->pending);
196 	urb_priv->length = size;
197 	urb_priv->ed = ed;
198 
199 	/* allocate the TDs (deferring hash chain updates) */
200 	for (i = 0; i < size; i++) {
201 		urb_priv->td [i] = td_alloc (ohci, mem_flags);
202 		if (!urb_priv->td [i]) {
203 			urb_priv->length = i;
204 			urb_free_priv (ohci, urb_priv);
205 			return -ENOMEM;
206 		}
207 	}
208 
209 	spin_lock_irqsave (&ohci->lock, flags);
210 
211 	/* don't submit to a dead HC */
212 	if (!HCD_HW_ACCESSIBLE(hcd)) {
213 		retval = -ENODEV;
214 		goto fail;
215 	}
216 	if (ohci->rh_state != OHCI_RH_RUNNING) {
217 		retval = -ENODEV;
218 		goto fail;
219 	}
220 	retval = usb_hcd_link_urb_to_ep(hcd, urb);
221 	if (retval)
222 		goto fail;
223 
224 	/* schedule the ed if needed */
225 	if (ed->state == ED_IDLE) {
226 		retval = ed_schedule (ohci, ed);
227 		if (retval < 0) {
228 			usb_hcd_unlink_urb_from_ep(hcd, urb);
229 			goto fail;
230 		}
231 
232 		/* Start up the I/O watchdog timer, if it's not running */
233 		if (!timer_pending(&ohci->io_watchdog) &&
234 				list_empty(&ohci->eds_in_use)) {
235 			ohci->prev_frame_no = ohci_frame_no(ohci);
236 			mod_timer(&ohci->io_watchdog,
237 					jiffies + IO_WATCHDOG_DELAY);
238 		}
239 		list_add(&ed->in_use_list, &ohci->eds_in_use);
240 
241 		if (ed->type == PIPE_ISOCHRONOUS) {
242 			u16	frame = ohci_frame_no(ohci);
243 
244 			/* delay a few frames before the first TD */
245 			frame += max_t (u16, 8, ed->interval);
246 			frame &= ~(ed->interval - 1);
247 			frame |= ed->branch;
248 			urb->start_frame = frame;
249 			ed->last_iso = frame + ed->interval * (size - 1);
250 		}
251 	} else if (ed->type == PIPE_ISOCHRONOUS) {
252 		u16	next = ohci_frame_no(ohci) + 1;
253 		u16	frame = ed->last_iso + ed->interval;
254 		u16	length = ed->interval * (size - 1);
255 
256 		/* Behind the scheduling threshold? */
257 		if (unlikely(tick_before(frame, next))) {
258 
259 			/* URB_ISO_ASAP: Round up to the first available slot */
260 			if (urb->transfer_flags & URB_ISO_ASAP) {
261 				frame += (next - frame + ed->interval - 1) &
262 						-ed->interval;
263 
264 			/*
265 			 * Not ASAP: Use the next slot in the stream,
266 			 * no matter what.
267 			 */
268 			} else {
269 				/*
270 				 * Some OHCI hardware doesn't handle late TDs
271 				 * correctly.  After retiring them it proceeds
272 				 * to the next ED instead of the next TD.
273 				 * Therefore we have to omit the late TDs
274 				 * entirely.
275 				 */
276 				urb_priv->td_cnt = DIV_ROUND_UP(
277 						(u16) (next - frame),
278 						ed->interval);
279 				if (urb_priv->td_cnt >= urb_priv->length) {
280 					++urb_priv->td_cnt;	/* Mark it */
281 					ohci_dbg(ohci, "iso underrun %p (%u+%u < %u)\n",
282 							urb, frame, length,
283 							next);
284 				}
285 			}
286 		}
287 		urb->start_frame = frame;
288 		ed->last_iso = frame + length;
289 	}
290 
291 	/* fill the TDs and link them to the ed; and
292 	 * enable that part of the schedule, if needed
293 	 * and update count of queued periodic urbs
294 	 */
295 	urb->hcpriv = urb_priv;
296 	td_submit_urb (ohci, urb);
297 
298 fail:
299 	if (retval)
300 		urb_free_priv (ohci, urb_priv);
301 	spin_unlock_irqrestore (&ohci->lock, flags);
302 	return retval;
303 }
304 
305 /*
306  * decouple the URB from the HC queues (TDs, urb_priv).
307  * reporting is always done
308  * asynchronously, and we might be dealing with an urb that's
309  * partially transferred, or an ED with other urbs being unlinked.
310  */
311 static int ohci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
312 {
313 	struct ohci_hcd		*ohci = hcd_to_ohci (hcd);
314 	unsigned long		flags;
315 	int			rc;
316 	urb_priv_t		*urb_priv;
317 
318 	spin_lock_irqsave (&ohci->lock, flags);
319 	rc = usb_hcd_check_unlink_urb(hcd, urb, status);
320 	if (rc == 0) {
321 
322 		/* Unless an IRQ completed the unlink while it was being
323 		 * handed to us, flag it for unlink and giveback, and force
324 		 * some upcoming INTR_SF to call finish_unlinks()
325 		 */
326 		urb_priv = urb->hcpriv;
327 		if (urb_priv->ed->state == ED_OPER)
328 			start_ed_unlink(ohci, urb_priv->ed);
329 
330 		if (ohci->rh_state != OHCI_RH_RUNNING) {
331 			/* With HC dead, we can clean up right away */
332 			ohci_work(ohci);
333 		}
334 	}
335 	spin_unlock_irqrestore (&ohci->lock, flags);
336 	return rc;
337 }
338 
339 /*-------------------------------------------------------------------------*/
340 
341 /* frees config/altsetting state for endpoints,
342  * including ED memory, dummy TD, and bulk/intr data toggle
343  */
344 
345 static void
346 ohci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
347 {
348 	struct ohci_hcd		*ohci = hcd_to_ohci (hcd);
349 	unsigned long		flags;
350 	struct ed		*ed = ep->hcpriv;
351 	unsigned		limit = 1000;
352 
353 	/* ASSERT:  any requests/urbs are being unlinked */
354 	/* ASSERT:  nobody can be submitting urbs for this any more */
355 
356 	if (!ed)
357 		return;
358 
359 rescan:
360 	spin_lock_irqsave (&ohci->lock, flags);
361 
362 	if (ohci->rh_state != OHCI_RH_RUNNING) {
363 sanitize:
364 		ed->state = ED_IDLE;
365 		ohci_work(ohci);
366 	}
367 
368 	switch (ed->state) {
369 	case ED_UNLINK:		/* wait for hw to finish? */
370 		/* major IRQ delivery trouble loses INTR_SF too... */
371 		if (limit-- == 0) {
372 			ohci_warn(ohci, "ED unlink timeout\n");
373 			goto sanitize;
374 		}
375 		spin_unlock_irqrestore (&ohci->lock, flags);
376 		schedule_timeout_uninterruptible(1);
377 		goto rescan;
378 	case ED_IDLE:		/* fully unlinked */
379 		if (list_empty (&ed->td_list)) {
380 			td_free (ohci, ed->dummy);
381 			ed_free (ohci, ed);
382 			break;
383 		}
384 		/* else FALL THROUGH */
385 	default:
386 		/* caller was supposed to have unlinked any requests;
387 		 * that's not our job.  can't recover; must leak ed.
388 		 */
389 		ohci_err (ohci, "leak ed %p (#%02x) state %d%s\n",
390 			ed, ep->desc.bEndpointAddress, ed->state,
391 			list_empty (&ed->td_list) ? "" : " (has tds)");
392 		td_free (ohci, ed->dummy);
393 		break;
394 	}
395 	ep->hcpriv = NULL;
396 	spin_unlock_irqrestore (&ohci->lock, flags);
397 }
398 
399 static int ohci_get_frame (struct usb_hcd *hcd)
400 {
401 	struct ohci_hcd		*ohci = hcd_to_ohci (hcd);
402 
403 	return ohci_frame_no(ohci);
404 }
405 
406 static void ohci_usb_reset (struct ohci_hcd *ohci)
407 {
408 	ohci->hc_control = ohci_readl (ohci, &ohci->regs->control);
409 	ohci->hc_control &= OHCI_CTRL_RWC;
410 	ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
411 	ohci->rh_state = OHCI_RH_HALTED;
412 }
413 
414 /* ohci_shutdown forcibly disables IRQs and DMA, helping kexec and
415  * other cases where the next software may expect clean state from the
416  * "firmware".  this is bus-neutral, unlike shutdown() methods.
417  */
418 static void
419 ohci_shutdown (struct usb_hcd *hcd)
420 {
421 	struct ohci_hcd *ohci;
422 
423 	ohci = hcd_to_ohci (hcd);
424 	ohci_writel(ohci, (u32) ~0, &ohci->regs->intrdisable);
425 
426 	/* Software reset, after which the controller goes into SUSPEND */
427 	ohci_writel(ohci, OHCI_HCR, &ohci->regs->cmdstatus);
428 	ohci_readl(ohci, &ohci->regs->cmdstatus);	/* flush the writes */
429 	udelay(10);
430 
431 	ohci_writel(ohci, ohci->fminterval, &ohci->regs->fminterval);
432 	ohci->rh_state = OHCI_RH_HALTED;
433 }
434 
435 /*-------------------------------------------------------------------------*
436  * HC functions
437  *-------------------------------------------------------------------------*/
438 
439 /* init memory, and kick BIOS/SMM off */
440 
441 static int ohci_init (struct ohci_hcd *ohci)
442 {
443 	int ret;
444 	struct usb_hcd *hcd = ohci_to_hcd(ohci);
445 
446 	/* Accept arbitrarily long scatter-gather lists */
447 	hcd->self.sg_tablesize = ~0;
448 
449 	if (distrust_firmware)
450 		ohci->flags |= OHCI_QUIRK_HUB_POWER;
451 
452 	ohci->rh_state = OHCI_RH_HALTED;
453 	ohci->regs = hcd->regs;
454 
455 	/* REVISIT this BIOS handshake is now moved into PCI "quirks", and
456 	 * was never needed for most non-PCI systems ... remove the code?
457 	 */
458 
459 #ifndef IR_DISABLE
460 	/* SMM owns the HC?  not for long! */
461 	if (!no_handshake && ohci_readl (ohci,
462 					&ohci->regs->control) & OHCI_CTRL_IR) {
463 		u32 temp;
464 
465 		ohci_dbg (ohci, "USB HC TakeOver from BIOS/SMM\n");
466 
467 		/* this timeout is arbitrary.  we make it long, so systems
468 		 * depending on usb keyboards may be usable even if the
469 		 * BIOS/SMM code seems pretty broken.
470 		 */
471 		temp = 500;	/* arbitrary: five seconds */
472 
473 		ohci_writel (ohci, OHCI_INTR_OC, &ohci->regs->intrenable);
474 		ohci_writel (ohci, OHCI_OCR, &ohci->regs->cmdstatus);
475 		while (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_IR) {
476 			msleep (10);
477 			if (--temp == 0) {
478 				ohci_err (ohci, "USB HC takeover failed!"
479 					"  (BIOS/SMM bug)\n");
480 				return -EBUSY;
481 			}
482 		}
483 		ohci_usb_reset (ohci);
484 	}
485 #endif
486 
487 	/* Disable HC interrupts */
488 	ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
489 
490 	/* flush the writes, and save key bits like RWC */
491 	if (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_RWC)
492 		ohci->hc_control |= OHCI_CTRL_RWC;
493 
494 	/* Read the number of ports unless overridden */
495 	if (ohci->num_ports == 0)
496 		ohci->num_ports = roothub_a(ohci) & RH_A_NDP;
497 
498 	if (ohci->hcca)
499 		return 0;
500 
501 	setup_timer(&ohci->io_watchdog, io_watchdog_func,
502 			(unsigned long) ohci);
503 	set_timer_slack(&ohci->io_watchdog, msecs_to_jiffies(20));
504 
505 	ohci->hcca = dma_alloc_coherent (hcd->self.controller,
506 			sizeof(*ohci->hcca), &ohci->hcca_dma, GFP_KERNEL);
507 	if (!ohci->hcca)
508 		return -ENOMEM;
509 
510 	if ((ret = ohci_mem_init (ohci)) < 0)
511 		ohci_stop (hcd);
512 	else {
513 		create_debug_files (ohci);
514 	}
515 
516 	return ret;
517 }
518 
519 /*-------------------------------------------------------------------------*/
520 
521 /* Start an OHCI controller, set the BUS operational
522  * resets USB and controller
523  * enable interrupts
524  */
525 static int ohci_run (struct ohci_hcd *ohci)
526 {
527 	u32			mask, val;
528 	int			first = ohci->fminterval == 0;
529 	struct usb_hcd		*hcd = ohci_to_hcd(ohci);
530 
531 	ohci->rh_state = OHCI_RH_HALTED;
532 
533 	/* boot firmware should have set this up (5.1.1.3.1) */
534 	if (first) {
535 
536 		val = ohci_readl (ohci, &ohci->regs->fminterval);
537 		ohci->fminterval = val & 0x3fff;
538 		if (ohci->fminterval != FI)
539 			ohci_dbg (ohci, "fminterval delta %d\n",
540 				ohci->fminterval - FI);
541 		ohci->fminterval |= FSMP (ohci->fminterval) << 16;
542 		/* also: power/overcurrent flags in roothub.a */
543 	}
544 
545 	/* Reset USB nearly "by the book".  RemoteWakeupConnected has
546 	 * to be checked in case boot firmware (BIOS/SMM/...) has set up
547 	 * wakeup in a way the bus isn't aware of (e.g., legacy PCI PM).
548 	 * If the bus glue detected wakeup capability then it should
549 	 * already be enabled; if so we'll just enable it again.
550 	 */
551 	if ((ohci->hc_control & OHCI_CTRL_RWC) != 0)
552 		device_set_wakeup_capable(hcd->self.controller, 1);
553 
554 	switch (ohci->hc_control & OHCI_CTRL_HCFS) {
555 	case OHCI_USB_OPER:
556 		val = 0;
557 		break;
558 	case OHCI_USB_SUSPEND:
559 	case OHCI_USB_RESUME:
560 		ohci->hc_control &= OHCI_CTRL_RWC;
561 		ohci->hc_control |= OHCI_USB_RESUME;
562 		val = 10 /* msec wait */;
563 		break;
564 	// case OHCI_USB_RESET:
565 	default:
566 		ohci->hc_control &= OHCI_CTRL_RWC;
567 		ohci->hc_control |= OHCI_USB_RESET;
568 		val = 50 /* msec wait */;
569 		break;
570 	}
571 	ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
572 	// flush the writes
573 	(void) ohci_readl (ohci, &ohci->regs->control);
574 	msleep(val);
575 
576 	memset (ohci->hcca, 0, sizeof (struct ohci_hcca));
577 
578 	/* 2msec timelimit here means no irqs/preempt */
579 	spin_lock_irq (&ohci->lock);
580 
581 retry:
582 	/* HC Reset requires max 10 us delay */
583 	ohci_writel (ohci, OHCI_HCR,  &ohci->regs->cmdstatus);
584 	val = 30;	/* ... allow extra time */
585 	while ((ohci_readl (ohci, &ohci->regs->cmdstatus) & OHCI_HCR) != 0) {
586 		if (--val == 0) {
587 			spin_unlock_irq (&ohci->lock);
588 			ohci_err (ohci, "USB HC reset timed out!\n");
589 			return -1;
590 		}
591 		udelay (1);
592 	}
593 
594 	/* now we're in the SUSPEND state ... must go OPERATIONAL
595 	 * within 2msec else HC enters RESUME
596 	 *
597 	 * ... but some hardware won't init fmInterval "by the book"
598 	 * (SiS, OPTi ...), so reset again instead.  SiS doesn't need
599 	 * this if we write fmInterval after we're OPERATIONAL.
600 	 * Unclear about ALi, ServerWorks, and others ... this could
601 	 * easily be a longstanding bug in chip init on Linux.
602 	 */
603 	if (ohci->flags & OHCI_QUIRK_INITRESET) {
604 		ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
605 		// flush those writes
606 		(void) ohci_readl (ohci, &ohci->regs->control);
607 	}
608 
609 	/* Tell the controller where the control and bulk lists are
610 	 * The lists are empty now. */
611 	ohci_writel (ohci, 0, &ohci->regs->ed_controlhead);
612 	ohci_writel (ohci, 0, &ohci->regs->ed_bulkhead);
613 
614 	/* a reset clears this */
615 	ohci_writel (ohci, (u32) ohci->hcca_dma, &ohci->regs->hcca);
616 
617 	periodic_reinit (ohci);
618 
619 	/* some OHCI implementations are finicky about how they init.
620 	 * bogus values here mean not even enumeration could work.
621 	 */
622 	if ((ohci_readl (ohci, &ohci->regs->fminterval) & 0x3fff0000) == 0
623 			|| !ohci_readl (ohci, &ohci->regs->periodicstart)) {
624 		if (!(ohci->flags & OHCI_QUIRK_INITRESET)) {
625 			ohci->flags |= OHCI_QUIRK_INITRESET;
626 			ohci_dbg (ohci, "enabling initreset quirk\n");
627 			goto retry;
628 		}
629 		spin_unlock_irq (&ohci->lock);
630 		ohci_err (ohci, "init err (%08x %04x)\n",
631 			ohci_readl (ohci, &ohci->regs->fminterval),
632 			ohci_readl (ohci, &ohci->regs->periodicstart));
633 		return -EOVERFLOW;
634 	}
635 
636 	/* use rhsc irqs after hub_wq is allocated */
637 	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
638 	hcd->uses_new_polling = 1;
639 
640 	/* start controller operations */
641 	ohci->hc_control &= OHCI_CTRL_RWC;
642 	ohci->hc_control |= OHCI_CONTROL_INIT | OHCI_USB_OPER;
643 	ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
644 	ohci->rh_state = OHCI_RH_RUNNING;
645 
646 	/* wake on ConnectStatusChange, matching external hubs */
647 	ohci_writel (ohci, RH_HS_DRWE, &ohci->regs->roothub.status);
648 
649 	/* Choose the interrupts we care about now, others later on demand */
650 	mask = OHCI_INTR_INIT;
651 	ohci_writel (ohci, ~0, &ohci->regs->intrstatus);
652 	ohci_writel (ohci, mask, &ohci->regs->intrenable);
653 
654 	/* handle root hub init quirks ... */
655 	val = roothub_a (ohci);
656 	val &= ~(RH_A_PSM | RH_A_OCPM);
657 	if (ohci->flags & OHCI_QUIRK_SUPERIO) {
658 		/* NSC 87560 and maybe others */
659 		val |= RH_A_NOCP;
660 		val &= ~(RH_A_POTPGT | RH_A_NPS);
661 		ohci_writel (ohci, val, &ohci->regs->roothub.a);
662 	} else if ((ohci->flags & OHCI_QUIRK_AMD756) ||
663 			(ohci->flags & OHCI_QUIRK_HUB_POWER)) {
664 		/* hub power always on; required for AMD-756 and some
665 		 * Mac platforms.  ganged overcurrent reporting, if any.
666 		 */
667 		val |= RH_A_NPS;
668 		ohci_writel (ohci, val, &ohci->regs->roothub.a);
669 	}
670 	ohci_writel (ohci, RH_HS_LPSC, &ohci->regs->roothub.status);
671 	ohci_writel (ohci, (val & RH_A_NPS) ? 0 : RH_B_PPCM,
672 						&ohci->regs->roothub.b);
673 	// flush those writes
674 	(void) ohci_readl (ohci, &ohci->regs->control);
675 
676 	ohci->next_statechange = jiffies + STATECHANGE_DELAY;
677 	spin_unlock_irq (&ohci->lock);
678 
679 	// POTPGT delay is bits 24-31, in 2 ms units.
680 	mdelay ((val >> 23) & 0x1fe);
681 
682 	ohci_dump(ohci);
683 
684 	return 0;
685 }
686 
687 /* ohci_setup routine for generic controller initialization */
688 
689 int ohci_setup(struct usb_hcd *hcd)
690 {
691 	struct ohci_hcd		*ohci = hcd_to_ohci(hcd);
692 
693 	ohci_hcd_init(ohci);
694 
695 	return ohci_init(ohci);
696 }
697 EXPORT_SYMBOL_GPL(ohci_setup);
698 
699 /* ohci_start routine for generic controller start of all OHCI bus glue */
700 static int ohci_start(struct usb_hcd *hcd)
701 {
702 	struct ohci_hcd		*ohci = hcd_to_ohci(hcd);
703 	int	ret;
704 
705 	ret = ohci_run(ohci);
706 	if (ret < 0) {
707 		ohci_err(ohci, "can't start\n");
708 		ohci_stop(hcd);
709 	}
710 	return ret;
711 }
712 
713 /*-------------------------------------------------------------------------*/
714 
715 /*
716  * Some OHCI controllers are known to lose track of completed TDs.  They
717  * don't add the TDs to the hardware done queue, which means we never see
718  * them as being completed.
719  *
720  * This watchdog routine checks for such problems.  Without some way to
721  * tell when those TDs have completed, we would never take their EDs off
722  * the unlink list.  As a result, URBs could never be dequeued and
723  * endpoints could never be released.
724  */
725 static void io_watchdog_func(unsigned long _ohci)
726 {
727 	struct ohci_hcd	*ohci = (struct ohci_hcd *) _ohci;
728 	bool		takeback_all_pending = false;
729 	u32		status;
730 	u32		head;
731 	struct ed	*ed;
732 	struct td	*td, *td_start, *td_next;
733 	unsigned	frame_no;
734 	unsigned long	flags;
735 
736 	spin_lock_irqsave(&ohci->lock, flags);
737 
738 	/*
739 	 * One way to lose track of completed TDs is if the controller
740 	 * never writes back the done queue head.  If it hasn't been
741 	 * written back since the last time this function ran and if it
742 	 * was non-empty at that time, something is badly wrong with the
743 	 * hardware.
744 	 */
745 	status = ohci_readl(ohci, &ohci->regs->intrstatus);
746 	if (!(status & OHCI_INTR_WDH) && ohci->wdh_cnt == ohci->prev_wdh_cnt) {
747 		if (ohci->prev_donehead) {
748 			ohci_err(ohci, "HcDoneHead not written back; disabled\n");
749  died:
750 			usb_hc_died(ohci_to_hcd(ohci));
751 			ohci_dump(ohci);
752 			ohci_shutdown(ohci_to_hcd(ohci));
753 			goto done;
754 		} else {
755 			/* No write back because the done queue was empty */
756 			takeback_all_pending = true;
757 		}
758 	}
759 
760 	/* Check every ED which might have pending TDs */
761 	list_for_each_entry(ed, &ohci->eds_in_use, in_use_list) {
762 		if (ed->pending_td) {
763 			if (takeback_all_pending ||
764 					OKAY_TO_TAKEBACK(ohci, ed)) {
765 				unsigned tmp = hc32_to_cpu(ohci, ed->hwINFO);
766 
767 				ohci_dbg(ohci, "takeback pending TD for dev %d ep 0x%x\n",
768 						0x007f & tmp,
769 						(0x000f & (tmp >> 7)) +
770 							((tmp & ED_IN) >> 5));
771 				add_to_done_list(ohci, ed->pending_td);
772 			}
773 		}
774 
775 		/* Starting from the latest pending TD, */
776 		td = ed->pending_td;
777 
778 		/* or the last TD on the done list, */
779 		if (!td) {
780 			list_for_each_entry(td_next, &ed->td_list, td_list) {
781 				if (!td_next->next_dl_td)
782 					break;
783 				td = td_next;
784 			}
785 		}
786 
787 		/* find the last TD processed by the controller. */
788 		head = hc32_to_cpu(ohci, ACCESS_ONCE(ed->hwHeadP)) & TD_MASK;
789 		td_start = td;
790 		td_next = list_prepare_entry(td, &ed->td_list, td_list);
791 		list_for_each_entry_continue(td_next, &ed->td_list, td_list) {
792 			if (head == (u32) td_next->td_dma)
793 				break;
794 			td = td_next;	/* head pointer has passed this TD */
795 		}
796 		if (td != td_start) {
797 			/*
798 			 * In case a WDH cycle is in progress, we will wait
799 			 * for the next two cycles to complete before assuming
800 			 * this TD will never get on the done queue.
801 			 */
802 			ed->takeback_wdh_cnt = ohci->wdh_cnt + 2;
803 			ed->pending_td = td;
804 		}
805 	}
806 
807 	ohci_work(ohci);
808 
809 	if (ohci->rh_state == OHCI_RH_RUNNING) {
810 
811 		/*
812 		 * Sometimes a controller just stops working.  We can tell
813 		 * by checking that the frame counter has advanced since
814 		 * the last time we ran.
815 		 *
816 		 * But be careful: Some controllers violate the spec by
817 		 * stopping their frame counter when no ports are active.
818 		 */
819 		frame_no = ohci_frame_no(ohci);
820 		if (frame_no == ohci->prev_frame_no) {
821 			int		active_cnt = 0;
822 			int		i;
823 			unsigned	tmp;
824 
825 			for (i = 0; i < ohci->num_ports; ++i) {
826 				tmp = roothub_portstatus(ohci, i);
827 				/* Enabled and not suspended? */
828 				if ((tmp & RH_PS_PES) && !(tmp & RH_PS_PSS))
829 					++active_cnt;
830 			}
831 
832 			if (active_cnt > 0) {
833 				ohci_err(ohci, "frame counter not updating; disabled\n");
834 				goto died;
835 			}
836 		}
837 		if (!list_empty(&ohci->eds_in_use)) {
838 			ohci->prev_frame_no = frame_no;
839 			ohci->prev_wdh_cnt = ohci->wdh_cnt;
840 			ohci->prev_donehead = ohci_readl(ohci,
841 					&ohci->regs->donehead);
842 			mod_timer(&ohci->io_watchdog,
843 					jiffies + IO_WATCHDOG_DELAY);
844 		}
845 	}
846 
847  done:
848 	spin_unlock_irqrestore(&ohci->lock, flags);
849 }
850 
851 /* an interrupt happens */
852 
853 static irqreturn_t ohci_irq (struct usb_hcd *hcd)
854 {
855 	struct ohci_hcd		*ohci = hcd_to_ohci (hcd);
856 	struct ohci_regs __iomem *regs = ohci->regs;
857 	int			ints;
858 
859 	/* Read interrupt status (and flush pending writes).  We ignore the
860 	 * optimization of checking the LSB of hcca->done_head; it doesn't
861 	 * work on all systems (edge triggering for OHCI can be a factor).
862 	 */
863 	ints = ohci_readl(ohci, &regs->intrstatus);
864 
865 	/* Check for an all 1's result which is a typical consequence
866 	 * of dead, unclocked, or unplugged (CardBus...) devices
867 	 */
868 	if (ints == ~(u32)0) {
869 		ohci->rh_state = OHCI_RH_HALTED;
870 		ohci_dbg (ohci, "device removed!\n");
871 		usb_hc_died(hcd);
872 		return IRQ_HANDLED;
873 	}
874 
875 	/* We only care about interrupts that are enabled */
876 	ints &= ohci_readl(ohci, &regs->intrenable);
877 
878 	/* interrupt for some other device? */
879 	if (ints == 0 || unlikely(ohci->rh_state == OHCI_RH_HALTED))
880 		return IRQ_NOTMINE;
881 
882 	if (ints & OHCI_INTR_UE) {
883 		// e.g. due to PCI Master/Target Abort
884 		if (quirk_nec(ohci)) {
885 			/* Workaround for a silicon bug in some NEC chips used
886 			 * in Apple's PowerBooks. Adapted from Darwin code.
887 			 */
888 			ohci_err (ohci, "OHCI Unrecoverable Error, scheduling NEC chip restart\n");
889 
890 			ohci_writel (ohci, OHCI_INTR_UE, &regs->intrdisable);
891 
892 			schedule_work (&ohci->nec_work);
893 		} else {
894 			ohci_err (ohci, "OHCI Unrecoverable Error, disabled\n");
895 			ohci->rh_state = OHCI_RH_HALTED;
896 			usb_hc_died(hcd);
897 		}
898 
899 		ohci_dump(ohci);
900 		ohci_usb_reset (ohci);
901 	}
902 
903 	if (ints & OHCI_INTR_RHSC) {
904 		ohci_dbg(ohci, "rhsc\n");
905 		ohci->next_statechange = jiffies + STATECHANGE_DELAY;
906 		ohci_writel(ohci, OHCI_INTR_RD | OHCI_INTR_RHSC,
907 				&regs->intrstatus);
908 
909 		/* NOTE: Vendors didn't always make the same implementation
910 		 * choices for RHSC.  Many followed the spec; RHSC triggers
911 		 * on an edge, like setting and maybe clearing a port status
912 		 * change bit.  With others it's level-triggered, active
913 		 * until hub_wq clears all the port status change bits.  We'll
914 		 * always disable it here and rely on polling until hub_wq
915 		 * re-enables it.
916 		 */
917 		ohci_writel(ohci, OHCI_INTR_RHSC, &regs->intrdisable);
918 		usb_hcd_poll_rh_status(hcd);
919 	}
920 
921 	/* For connect and disconnect events, we expect the controller
922 	 * to turn on RHSC along with RD.  But for remote wakeup events
923 	 * this might not happen.
924 	 */
925 	else if (ints & OHCI_INTR_RD) {
926 		ohci_dbg(ohci, "resume detect\n");
927 		ohci_writel(ohci, OHCI_INTR_RD, &regs->intrstatus);
928 		set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
929 		if (ohci->autostop) {
930 			spin_lock (&ohci->lock);
931 			ohci_rh_resume (ohci);
932 			spin_unlock (&ohci->lock);
933 		} else
934 			usb_hcd_resume_root_hub(hcd);
935 	}
936 
937 	spin_lock(&ohci->lock);
938 	if (ints & OHCI_INTR_WDH)
939 		update_done_list(ohci);
940 
941 	/* could track INTR_SO to reduce available PCI/... bandwidth */
942 
943 	/* handle any pending URB/ED unlinks, leaving INTR_SF enabled
944 	 * when there's still unlinking to be done (next frame).
945 	 */
946 	ohci_work(ohci);
947 	if ((ints & OHCI_INTR_SF) != 0 && !ohci->ed_rm_list
948 			&& ohci->rh_state == OHCI_RH_RUNNING)
949 		ohci_writel (ohci, OHCI_INTR_SF, &regs->intrdisable);
950 
951 	if (ohci->rh_state == OHCI_RH_RUNNING) {
952 		ohci_writel (ohci, ints, &regs->intrstatus);
953 		if (ints & OHCI_INTR_WDH)
954 			++ohci->wdh_cnt;
955 
956 		ohci_writel (ohci, OHCI_INTR_MIE, &regs->intrenable);
957 		// flush those writes
958 		(void) ohci_readl (ohci, &ohci->regs->control);
959 	}
960 	spin_unlock(&ohci->lock);
961 
962 	return IRQ_HANDLED;
963 }
964 
965 /*-------------------------------------------------------------------------*/
966 
967 static void ohci_stop (struct usb_hcd *hcd)
968 {
969 	struct ohci_hcd		*ohci = hcd_to_ohci (hcd);
970 
971 	ohci_dump(ohci);
972 
973 	if (quirk_nec(ohci))
974 		flush_work(&ohci->nec_work);
975 	del_timer_sync(&ohci->io_watchdog);
976 
977 	ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
978 	ohci_usb_reset(ohci);
979 	free_irq(hcd->irq, hcd);
980 	hcd->irq = 0;
981 
982 	if (quirk_amdiso(ohci))
983 		usb_amd_dev_put();
984 
985 	remove_debug_files (ohci);
986 	ohci_mem_cleanup (ohci);
987 	if (ohci->hcca) {
988 		dma_free_coherent (hcd->self.controller,
989 				sizeof *ohci->hcca,
990 				ohci->hcca, ohci->hcca_dma);
991 		ohci->hcca = NULL;
992 		ohci->hcca_dma = 0;
993 	}
994 }
995 
996 /*-------------------------------------------------------------------------*/
997 
998 #if defined(CONFIG_PM) || defined(CONFIG_PCI)
999 
1000 /* must not be called from interrupt context */
1001 int ohci_restart(struct ohci_hcd *ohci)
1002 {
1003 	int temp;
1004 	int i;
1005 	struct urb_priv *priv;
1006 
1007 	ohci_init(ohci);
1008 	spin_lock_irq(&ohci->lock);
1009 	ohci->rh_state = OHCI_RH_HALTED;
1010 
1011 	/* Recycle any "live" eds/tds (and urbs). */
1012 	if (!list_empty (&ohci->pending))
1013 		ohci_dbg(ohci, "abort schedule...\n");
1014 	list_for_each_entry (priv, &ohci->pending, pending) {
1015 		struct urb	*urb = priv->td[0]->urb;
1016 		struct ed	*ed = priv->ed;
1017 
1018 		switch (ed->state) {
1019 		case ED_OPER:
1020 			ed->state = ED_UNLINK;
1021 			ed->hwINFO |= cpu_to_hc32(ohci, ED_DEQUEUE);
1022 			ed_deschedule (ohci, ed);
1023 
1024 			ed->ed_next = ohci->ed_rm_list;
1025 			ed->ed_prev = NULL;
1026 			ohci->ed_rm_list = ed;
1027 			/* FALLTHROUGH */
1028 		case ED_UNLINK:
1029 			break;
1030 		default:
1031 			ohci_dbg(ohci, "bogus ed %p state %d\n",
1032 					ed, ed->state);
1033 		}
1034 
1035 		if (!urb->unlinked)
1036 			urb->unlinked = -ESHUTDOWN;
1037 	}
1038 	ohci_work(ohci);
1039 	spin_unlock_irq(&ohci->lock);
1040 
1041 	/* paranoia, in case that didn't work: */
1042 
1043 	/* empty the interrupt branches */
1044 	for (i = 0; i < NUM_INTS; i++) ohci->load [i] = 0;
1045 	for (i = 0; i < NUM_INTS; i++) ohci->hcca->int_table [i] = 0;
1046 
1047 	/* no EDs to remove */
1048 	ohci->ed_rm_list = NULL;
1049 
1050 	/* empty control and bulk lists */
1051 	ohci->ed_controltail = NULL;
1052 	ohci->ed_bulktail    = NULL;
1053 
1054 	if ((temp = ohci_run (ohci)) < 0) {
1055 		ohci_err (ohci, "can't restart, %d\n", temp);
1056 		return temp;
1057 	}
1058 	ohci_dbg(ohci, "restart complete\n");
1059 	return 0;
1060 }
1061 EXPORT_SYMBOL_GPL(ohci_restart);
1062 
1063 #endif
1064 
1065 #ifdef CONFIG_PM
1066 
1067 int ohci_suspend(struct usb_hcd *hcd, bool do_wakeup)
1068 {
1069 	struct ohci_hcd	*ohci = hcd_to_ohci (hcd);
1070 	unsigned long	flags;
1071 	int		rc = 0;
1072 
1073 	/* Disable irq emission and mark HW unaccessible. Use
1074 	 * the spinlock to properly synchronize with possible pending
1075 	 * RH suspend or resume activity.
1076 	 */
1077 	spin_lock_irqsave (&ohci->lock, flags);
1078 	ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
1079 	(void)ohci_readl(ohci, &ohci->regs->intrdisable);
1080 
1081 	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1082 	spin_unlock_irqrestore (&ohci->lock, flags);
1083 
1084 	synchronize_irq(hcd->irq);
1085 
1086 	if (do_wakeup && HCD_WAKEUP_PENDING(hcd)) {
1087 		ohci_resume(hcd, false);
1088 		rc = -EBUSY;
1089 	}
1090 	return rc;
1091 }
1092 EXPORT_SYMBOL_GPL(ohci_suspend);
1093 
1094 
1095 int ohci_resume(struct usb_hcd *hcd, bool hibernated)
1096 {
1097 	struct ohci_hcd		*ohci = hcd_to_ohci(hcd);
1098 	int			port;
1099 	bool			need_reinit = false;
1100 
1101 	set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1102 
1103 	/* Make sure resume from hibernation re-enumerates everything */
1104 	if (hibernated)
1105 		ohci_usb_reset(ohci);
1106 
1107 	/* See if the controller is already running or has been reset */
1108 	ohci->hc_control = ohci_readl(ohci, &ohci->regs->control);
1109 	if (ohci->hc_control & (OHCI_CTRL_IR | OHCI_SCHED_ENABLES)) {
1110 		need_reinit = true;
1111 	} else {
1112 		switch (ohci->hc_control & OHCI_CTRL_HCFS) {
1113 		case OHCI_USB_OPER:
1114 		case OHCI_USB_RESET:
1115 			need_reinit = true;
1116 		}
1117 	}
1118 
1119 	/* If needed, reinitialize and suspend the root hub */
1120 	if (need_reinit) {
1121 		spin_lock_irq(&ohci->lock);
1122 		ohci_rh_resume(ohci);
1123 		ohci_rh_suspend(ohci, 0);
1124 		spin_unlock_irq(&ohci->lock);
1125 	}
1126 
1127 	/* Normally just turn on port power and enable interrupts */
1128 	else {
1129 		ohci_dbg(ohci, "powerup ports\n");
1130 		for (port = 0; port < ohci->num_ports; port++)
1131 			ohci_writel(ohci, RH_PS_PPS,
1132 					&ohci->regs->roothub.portstatus[port]);
1133 
1134 		ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrenable);
1135 		ohci_readl(ohci, &ohci->regs->intrenable);
1136 		msleep(20);
1137 	}
1138 
1139 	usb_hcd_resume_root_hub(hcd);
1140 
1141 	return 0;
1142 }
1143 EXPORT_SYMBOL_GPL(ohci_resume);
1144 
1145 #endif
1146 
1147 /*-------------------------------------------------------------------------*/
1148 
1149 /*
1150  * Generic structure: This gets copied for platform drivers so that
1151  * individual entries can be overridden as needed.
1152  */
1153 
1154 static const struct hc_driver ohci_hc_driver = {
1155 	.description =          hcd_name,
1156 	.product_desc =         "OHCI Host Controller",
1157 	.hcd_priv_size =        sizeof(struct ohci_hcd),
1158 
1159 	/*
1160 	 * generic hardware linkage
1161 	*/
1162 	.irq =                  ohci_irq,
1163 	.flags =                HCD_MEMORY | HCD_USB11,
1164 
1165 	/*
1166 	* basic lifecycle operations
1167 	*/
1168 	.reset =                ohci_setup,
1169 	.start =                ohci_start,
1170 	.stop =                 ohci_stop,
1171 	.shutdown =             ohci_shutdown,
1172 
1173 	/*
1174 	 * managing i/o requests and associated device resources
1175 	*/
1176 	.urb_enqueue =          ohci_urb_enqueue,
1177 	.urb_dequeue =          ohci_urb_dequeue,
1178 	.endpoint_disable =     ohci_endpoint_disable,
1179 
1180 	/*
1181 	* scheduling support
1182 	*/
1183 	.get_frame_number =     ohci_get_frame,
1184 
1185 	/*
1186 	* root hub support
1187 	*/
1188 	.hub_status_data =      ohci_hub_status_data,
1189 	.hub_control =          ohci_hub_control,
1190 #ifdef CONFIG_PM
1191 	.bus_suspend =          ohci_bus_suspend,
1192 	.bus_resume =           ohci_bus_resume,
1193 #endif
1194 	.start_port_reset =	ohci_start_port_reset,
1195 };
1196 
1197 void ohci_init_driver(struct hc_driver *drv,
1198 		const struct ohci_driver_overrides *over)
1199 {
1200 	/* Copy the generic table to drv and then apply the overrides */
1201 	*drv = ohci_hc_driver;
1202 
1203 	if (over) {
1204 		drv->product_desc = over->product_desc;
1205 		drv->hcd_priv_size += over->extra_priv_size;
1206 		if (over->reset)
1207 			drv->reset = over->reset;
1208 	}
1209 }
1210 EXPORT_SYMBOL_GPL(ohci_init_driver);
1211 
1212 /*-------------------------------------------------------------------------*/
1213 
1214 MODULE_AUTHOR (DRIVER_AUTHOR);
1215 MODULE_DESCRIPTION(DRIVER_DESC);
1216 MODULE_LICENSE ("GPL");
1217 
1218 #if defined(CONFIG_ARCH_SA1100) && defined(CONFIG_SA1111)
1219 #include "ohci-sa1111.c"
1220 #define SA1111_DRIVER		ohci_hcd_sa1111_driver
1221 #endif
1222 
1223 #ifdef CONFIG_USB_OHCI_HCD_DAVINCI
1224 #include "ohci-da8xx.c"
1225 #define DAVINCI_PLATFORM_DRIVER	ohci_hcd_da8xx_driver
1226 #endif
1227 
1228 #ifdef CONFIG_USB_OHCI_HCD_PPC_OF
1229 #include "ohci-ppc-of.c"
1230 #define OF_PLATFORM_DRIVER	ohci_hcd_ppc_of_driver
1231 #endif
1232 
1233 #ifdef CONFIG_PPC_PS3
1234 #include "ohci-ps3.c"
1235 #define PS3_SYSTEM_BUS_DRIVER	ps3_ohci_driver
1236 #endif
1237 
1238 #ifdef CONFIG_MFD_SM501
1239 #include "ohci-sm501.c"
1240 #define SM501_OHCI_DRIVER	ohci_hcd_sm501_driver
1241 #endif
1242 
1243 #ifdef CONFIG_MFD_TC6393XB
1244 #include "ohci-tmio.c"
1245 #define TMIO_OHCI_DRIVER	ohci_hcd_tmio_driver
1246 #endif
1247 
1248 #ifdef CONFIG_TILE_USB
1249 #include "ohci-tilegx.c"
1250 #define PLATFORM_DRIVER		ohci_hcd_tilegx_driver
1251 #endif
1252 
1253 static int __init ohci_hcd_mod_init(void)
1254 {
1255 	int retval = 0;
1256 
1257 	if (usb_disabled())
1258 		return -ENODEV;
1259 
1260 	printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
1261 	pr_debug ("%s: block sizes: ed %Zd td %Zd\n", hcd_name,
1262 		sizeof (struct ed), sizeof (struct td));
1263 	set_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
1264 
1265 	ohci_debug_root = debugfs_create_dir("ohci", usb_debug_root);
1266 	if (!ohci_debug_root) {
1267 		retval = -ENOENT;
1268 		goto error_debug;
1269 	}
1270 
1271 #ifdef PS3_SYSTEM_BUS_DRIVER
1272 	retval = ps3_ohci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
1273 	if (retval < 0)
1274 		goto error_ps3;
1275 #endif
1276 
1277 #ifdef PLATFORM_DRIVER
1278 	retval = platform_driver_register(&PLATFORM_DRIVER);
1279 	if (retval < 0)
1280 		goto error_platform;
1281 #endif
1282 
1283 #ifdef OF_PLATFORM_DRIVER
1284 	retval = platform_driver_register(&OF_PLATFORM_DRIVER);
1285 	if (retval < 0)
1286 		goto error_of_platform;
1287 #endif
1288 
1289 #ifdef SA1111_DRIVER
1290 	retval = sa1111_driver_register(&SA1111_DRIVER);
1291 	if (retval < 0)
1292 		goto error_sa1111;
1293 #endif
1294 
1295 #ifdef SM501_OHCI_DRIVER
1296 	retval = platform_driver_register(&SM501_OHCI_DRIVER);
1297 	if (retval < 0)
1298 		goto error_sm501;
1299 #endif
1300 
1301 #ifdef TMIO_OHCI_DRIVER
1302 	retval = platform_driver_register(&TMIO_OHCI_DRIVER);
1303 	if (retval < 0)
1304 		goto error_tmio;
1305 #endif
1306 
1307 #ifdef DAVINCI_PLATFORM_DRIVER
1308 	retval = platform_driver_register(&DAVINCI_PLATFORM_DRIVER);
1309 	if (retval < 0)
1310 		goto error_davinci;
1311 #endif
1312 
1313 	return retval;
1314 
1315 	/* Error path */
1316 #ifdef DAVINCI_PLATFORM_DRIVER
1317 	platform_driver_unregister(&DAVINCI_PLATFORM_DRIVER);
1318  error_davinci:
1319 #endif
1320 #ifdef TMIO_OHCI_DRIVER
1321 	platform_driver_unregister(&TMIO_OHCI_DRIVER);
1322  error_tmio:
1323 #endif
1324 #ifdef SM501_OHCI_DRIVER
1325 	platform_driver_unregister(&SM501_OHCI_DRIVER);
1326  error_sm501:
1327 #endif
1328 #ifdef SA1111_DRIVER
1329 	sa1111_driver_unregister(&SA1111_DRIVER);
1330  error_sa1111:
1331 #endif
1332 #ifdef OF_PLATFORM_DRIVER
1333 	platform_driver_unregister(&OF_PLATFORM_DRIVER);
1334  error_of_platform:
1335 #endif
1336 #ifdef PLATFORM_DRIVER
1337 	platform_driver_unregister(&PLATFORM_DRIVER);
1338  error_platform:
1339 #endif
1340 #ifdef PS3_SYSTEM_BUS_DRIVER
1341 	ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1342  error_ps3:
1343 #endif
1344 	debugfs_remove(ohci_debug_root);
1345 	ohci_debug_root = NULL;
1346  error_debug:
1347 
1348 	clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
1349 	return retval;
1350 }
1351 module_init(ohci_hcd_mod_init);
1352 
1353 static void __exit ohci_hcd_mod_exit(void)
1354 {
1355 #ifdef DAVINCI_PLATFORM_DRIVER
1356 	platform_driver_unregister(&DAVINCI_PLATFORM_DRIVER);
1357 #endif
1358 #ifdef TMIO_OHCI_DRIVER
1359 	platform_driver_unregister(&TMIO_OHCI_DRIVER);
1360 #endif
1361 #ifdef SM501_OHCI_DRIVER
1362 	platform_driver_unregister(&SM501_OHCI_DRIVER);
1363 #endif
1364 #ifdef SA1111_DRIVER
1365 	sa1111_driver_unregister(&SA1111_DRIVER);
1366 #endif
1367 #ifdef OF_PLATFORM_DRIVER
1368 	platform_driver_unregister(&OF_PLATFORM_DRIVER);
1369 #endif
1370 #ifdef PLATFORM_DRIVER
1371 	platform_driver_unregister(&PLATFORM_DRIVER);
1372 #endif
1373 #ifdef PS3_SYSTEM_BUS_DRIVER
1374 	ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1375 #endif
1376 	debugfs_remove(ohci_debug_root);
1377 	clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
1378 }
1379 module_exit(ohci_hcd_mod_exit);
1380 
1381