xref: /linux/drivers/usb/host/ehci-hcd.c (revision f5e4e7fdd57691d5308cf854dd0dbcfd58799e9a)
1 /*
2  * Enhanced Host Controller Interface (EHCI) driver for USB.
3  *
4  * Maintainer: Alan Stern <stern@rowland.harvard.edu>
5  *
6  * Copyright (c) 2000-2004 by David Brownell
7  *
8  * This program is free software; you can redistribute it and/or modify it
9  * under the terms of the GNU General Public License as published by the
10  * Free Software Foundation; either version 2 of the License, or (at your
11  * option) any later version.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
16  * for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software Foundation,
20  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21  */
22 
23 #include <linux/module.h>
24 #include <linux/pci.h>
25 #include <linux/dmapool.h>
26 #include <linux/kernel.h>
27 #include <linux/delay.h>
28 #include <linux/ioport.h>
29 #include <linux/sched.h>
30 #include <linux/vmalloc.h>
31 #include <linux/errno.h>
32 #include <linux/init.h>
33 #include <linux/hrtimer.h>
34 #include <linux/list.h>
35 #include <linux/interrupt.h>
36 #include <linux/usb.h>
37 #include <linux/usb/hcd.h>
38 #include <linux/moduleparam.h>
39 #include <linux/dma-mapping.h>
40 #include <linux/debugfs.h>
41 #include <linux/slab.h>
42 
43 #include <asm/byteorder.h>
44 #include <asm/io.h>
45 #include <asm/irq.h>
46 #include <asm/unaligned.h>
47 
48 #if defined(CONFIG_PPC_PS3)
49 #include <asm/firmware.h>
50 #endif
51 
52 /*-------------------------------------------------------------------------*/
53 
54 /*
55  * EHCI hc_driver implementation ... experimental, incomplete.
56  * Based on the final 1.0 register interface specification.
57  *
58  * USB 2.0 shows up in upcoming www.pcmcia.org technology.
59  * First was PCMCIA, like ISA; then CardBus, which is PCI.
60  * Next comes "CardBay", using USB 2.0 signals.
61  *
62  * Contains additional contributions by Brad Hards, Rory Bolt, and others.
63  * Special thanks to Intel and VIA for providing host controllers to
64  * test this driver on, and Cypress (including In-System Design) for
65  * providing early devices for those host controllers to talk to!
66  */
67 
68 #define DRIVER_AUTHOR "David Brownell"
69 #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
70 
71 static const char	hcd_name [] = "ehci_hcd";
72 
73 
74 #undef VERBOSE_DEBUG
75 #undef EHCI_URB_TRACE
76 
77 /* magic numbers that can affect system performance */
78 #define	EHCI_TUNE_CERR		3	/* 0-3 qtd retries; 0 == don't stop */
79 #define	EHCI_TUNE_RL_HS		4	/* nak throttle; see 4.9 */
80 #define	EHCI_TUNE_RL_TT		0
81 #define	EHCI_TUNE_MULT_HS	1	/* 1-3 transactions/uframe; 4.10.3 */
82 #define	EHCI_TUNE_MULT_TT	1
83 /*
84  * Some drivers think it's safe to schedule isochronous transfers more than
85  * 256 ms into the future (partly as a result of an old bug in the scheduling
86  * code).  In an attempt to avoid trouble, we will use a minimum scheduling
87  * length of 512 frames instead of 256.
88  */
89 #define	EHCI_TUNE_FLS		1	/* (medium) 512-frame schedule */
90 
91 /* Initial IRQ latency:  faster than hw default */
92 static int log2_irq_thresh = 0;		// 0 to 6
93 module_param (log2_irq_thresh, int, S_IRUGO);
94 MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
95 
96 /* initial park setting:  slower than hw default */
97 static unsigned park = 0;
98 module_param (park, uint, S_IRUGO);
99 MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
100 
101 /* for flakey hardware, ignore overcurrent indicators */
102 static bool ignore_oc = 0;
103 module_param (ignore_oc, bool, S_IRUGO);
104 MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
105 
106 #define	INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
107 
108 /*-------------------------------------------------------------------------*/
109 
110 #include "ehci.h"
111 #include "pci-quirks.h"
112 
113 /*
114  * The MosChip MCS9990 controller updates its microframe counter
115  * a little before the frame counter, and occasionally we will read
116  * the invalid intermediate value.  Avoid problems by checking the
117  * microframe number (the low-order 3 bits); if they are 0 then
118  * re-read the register to get the correct value.
119  */
120 static unsigned ehci_moschip_read_frame_index(struct ehci_hcd *ehci)
121 {
122 	unsigned uf;
123 
124 	uf = ehci_readl(ehci, &ehci->regs->frame_index);
125 	if (unlikely((uf & 7) == 0))
126 		uf = ehci_readl(ehci, &ehci->regs->frame_index);
127 	return uf;
128 }
129 
130 static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
131 {
132 	if (ehci->frame_index_bug)
133 		return ehci_moschip_read_frame_index(ehci);
134 	return ehci_readl(ehci, &ehci->regs->frame_index);
135 }
136 
137 #include "ehci-dbg.c"
138 
139 /*-------------------------------------------------------------------------*/
140 
141 /*
142  * ehci_handshake - spin reading hc until handshake completes or fails
143  * @ptr: address of hc register to be read
144  * @mask: bits to look at in result of read
145  * @done: value of those bits when handshake succeeds
146  * @usec: timeout in microseconds
147  *
148  * Returns negative errno, or zero on success
149  *
150  * Success happens when the "mask" bits have the specified value (hardware
151  * handshake done).  There are two failure modes:  "usec" have passed (major
152  * hardware flakeout), or the register reads as all-ones (hardware removed).
153  *
154  * That last failure should_only happen in cases like physical cardbus eject
155  * before driver shutdown. But it also seems to be caused by bugs in cardbus
156  * bridge shutdown:  shutting down the bridge before the devices using it.
157  */
158 int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr,
159 		   u32 mask, u32 done, int usec)
160 {
161 	u32	result;
162 
163 	do {
164 		result = ehci_readl(ehci, ptr);
165 		if (result == ~(u32)0)		/* card removed */
166 			return -ENODEV;
167 		result &= mask;
168 		if (result == done)
169 			return 0;
170 		udelay (1);
171 		usec--;
172 	} while (usec > 0);
173 	return -ETIMEDOUT;
174 }
175 EXPORT_SYMBOL_GPL(ehci_handshake);
176 
177 /* check TDI/ARC silicon is in host mode */
178 static int tdi_in_host_mode (struct ehci_hcd *ehci)
179 {
180 	u32		tmp;
181 
182 	tmp = ehci_readl(ehci, &ehci->regs->usbmode);
183 	return (tmp & 3) == USBMODE_CM_HC;
184 }
185 
186 /*
187  * Force HC to halt state from unknown (EHCI spec section 2.3).
188  * Must be called with interrupts enabled and the lock not held.
189  */
190 static int ehci_halt (struct ehci_hcd *ehci)
191 {
192 	u32	temp;
193 
194 	spin_lock_irq(&ehci->lock);
195 
196 	/* disable any irqs left enabled by previous code */
197 	ehci_writel(ehci, 0, &ehci->regs->intr_enable);
198 
199 	if (ehci_is_TDI(ehci) && !tdi_in_host_mode(ehci)) {
200 		spin_unlock_irq(&ehci->lock);
201 		return 0;
202 	}
203 
204 	/*
205 	 * This routine gets called during probe before ehci->command
206 	 * has been initialized, so we can't rely on its value.
207 	 */
208 	ehci->command &= ~CMD_RUN;
209 	temp = ehci_readl(ehci, &ehci->regs->command);
210 	temp &= ~(CMD_RUN | CMD_IAAD);
211 	ehci_writel(ehci, temp, &ehci->regs->command);
212 
213 	spin_unlock_irq(&ehci->lock);
214 	synchronize_irq(ehci_to_hcd(ehci)->irq);
215 
216 	return ehci_handshake(ehci, &ehci->regs->status,
217 			  STS_HALT, STS_HALT, 16 * 125);
218 }
219 
220 /* put TDI/ARC silicon into EHCI mode */
221 static void tdi_reset (struct ehci_hcd *ehci)
222 {
223 	u32		tmp;
224 
225 	tmp = ehci_readl(ehci, &ehci->regs->usbmode);
226 	tmp |= USBMODE_CM_HC;
227 	/* The default byte access to MMR space is LE after
228 	 * controller reset. Set the required endian mode
229 	 * for transfer buffers to match the host microprocessor
230 	 */
231 	if (ehci_big_endian_mmio(ehci))
232 		tmp |= USBMODE_BE;
233 	ehci_writel(ehci, tmp, &ehci->regs->usbmode);
234 }
235 
236 /*
237  * Reset a non-running (STS_HALT == 1) controller.
238  * Must be called with interrupts enabled and the lock not held.
239  */
240 static int ehci_reset (struct ehci_hcd *ehci)
241 {
242 	int	retval;
243 	u32	command = ehci_readl(ehci, &ehci->regs->command);
244 
245 	/* If the EHCI debug controller is active, special care must be
246 	 * taken before and after a host controller reset */
247 	if (ehci->debug && !dbgp_reset_prep(ehci_to_hcd(ehci)))
248 		ehci->debug = NULL;
249 
250 	command |= CMD_RESET;
251 	dbg_cmd (ehci, "reset", command);
252 	ehci_writel(ehci, command, &ehci->regs->command);
253 	ehci->rh_state = EHCI_RH_HALTED;
254 	ehci->next_statechange = jiffies;
255 	retval = ehci_handshake(ehci, &ehci->regs->command,
256 			    CMD_RESET, 0, 250 * 1000);
257 
258 	if (ehci->has_hostpc) {
259 		ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
260 				&ehci->regs->usbmode_ex);
261 		ehci_writel(ehci, TXFIFO_DEFAULT, &ehci->regs->txfill_tuning);
262 	}
263 	if (retval)
264 		return retval;
265 
266 	if (ehci_is_TDI(ehci))
267 		tdi_reset (ehci);
268 
269 	if (ehci->debug)
270 		dbgp_external_startup(ehci_to_hcd(ehci));
271 
272 	ehci->port_c_suspend = ehci->suspended_ports =
273 			ehci->resuming_ports = 0;
274 	return retval;
275 }
276 
277 /*
278  * Idle the controller (turn off the schedules).
279  * Must be called with interrupts enabled and the lock not held.
280  */
281 static void ehci_quiesce (struct ehci_hcd *ehci)
282 {
283 	u32	temp;
284 
285 	if (ehci->rh_state != EHCI_RH_RUNNING)
286 		return;
287 
288 	/* wait for any schedule enables/disables to take effect */
289 	temp = (ehci->command << 10) & (STS_ASS | STS_PSS);
290 	ehci_handshake(ehci, &ehci->regs->status, STS_ASS | STS_PSS, temp,
291 			16 * 125);
292 
293 	/* then disable anything that's still active */
294 	spin_lock_irq(&ehci->lock);
295 	ehci->command &= ~(CMD_ASE | CMD_PSE);
296 	ehci_writel(ehci, ehci->command, &ehci->regs->command);
297 	spin_unlock_irq(&ehci->lock);
298 
299 	/* hardware can take 16 microframes to turn off ... */
300 	ehci_handshake(ehci, &ehci->regs->status, STS_ASS | STS_PSS, 0,
301 			16 * 125);
302 }
303 
304 /*-------------------------------------------------------------------------*/
305 
306 static void end_unlink_async(struct ehci_hcd *ehci);
307 static void unlink_empty_async(struct ehci_hcd *ehci);
308 static void unlink_empty_async_suspended(struct ehci_hcd *ehci);
309 static void ehci_work(struct ehci_hcd *ehci);
310 static void start_unlink_intr(struct ehci_hcd *ehci, struct ehci_qh *qh);
311 static void end_unlink_intr(struct ehci_hcd *ehci, struct ehci_qh *qh);
312 
313 #include "ehci-timer.c"
314 #include "ehci-hub.c"
315 #include "ehci-mem.c"
316 #include "ehci-q.c"
317 #include "ehci-sched.c"
318 #include "ehci-sysfs.c"
319 
320 /*-------------------------------------------------------------------------*/
321 
322 /* On some systems, leaving remote wakeup enabled prevents system shutdown.
323  * The firmware seems to think that powering off is a wakeup event!
324  * This routine turns off remote wakeup and everything else, on all ports.
325  */
326 static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
327 {
328 	int	port = HCS_N_PORTS(ehci->hcs_params);
329 
330 	while (port--)
331 		ehci_writel(ehci, PORT_RWC_BITS,
332 				&ehci->regs->port_status[port]);
333 }
334 
335 /*
336  * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
337  * Must be called with interrupts enabled and the lock not held.
338  */
339 static void ehci_silence_controller(struct ehci_hcd *ehci)
340 {
341 	ehci_halt(ehci);
342 
343 	spin_lock_irq(&ehci->lock);
344 	ehci->rh_state = EHCI_RH_HALTED;
345 	ehci_turn_off_all_ports(ehci);
346 
347 	/* make BIOS/etc use companion controller during reboot */
348 	ehci_writel(ehci, 0, &ehci->regs->configured_flag);
349 
350 	/* unblock posted writes */
351 	ehci_readl(ehci, &ehci->regs->configured_flag);
352 	spin_unlock_irq(&ehci->lock);
353 }
354 
355 /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
356  * This forcibly disables dma and IRQs, helping kexec and other cases
357  * where the next system software may expect clean state.
358  */
359 static void ehci_shutdown(struct usb_hcd *hcd)
360 {
361 	struct ehci_hcd	*ehci = hcd_to_ehci(hcd);
362 
363 	spin_lock_irq(&ehci->lock);
364 	ehci->shutdown = true;
365 	ehci->rh_state = EHCI_RH_STOPPING;
366 	ehci->enabled_hrtimer_events = 0;
367 	spin_unlock_irq(&ehci->lock);
368 
369 	ehci_silence_controller(ehci);
370 
371 	hrtimer_cancel(&ehci->hrtimer);
372 }
373 
374 /*-------------------------------------------------------------------------*/
375 
376 /*
377  * ehci_work is called from some interrupts, timers, and so on.
378  * it calls driver completion functions, after dropping ehci->lock.
379  */
380 static void ehci_work (struct ehci_hcd *ehci)
381 {
382 	/* another CPU may drop ehci->lock during a schedule scan while
383 	 * it reports urb completions.  this flag guards against bogus
384 	 * attempts at re-entrant schedule scanning.
385 	 */
386 	if (ehci->scanning) {
387 		ehci->need_rescan = true;
388 		return;
389 	}
390 	ehci->scanning = true;
391 
392  rescan:
393 	ehci->need_rescan = false;
394 	if (ehci->async_count)
395 		scan_async(ehci);
396 	if (ehci->intr_count > 0)
397 		scan_intr(ehci);
398 	if (ehci->isoc_count > 0)
399 		scan_isoc(ehci);
400 	if (ehci->need_rescan)
401 		goto rescan;
402 	ehci->scanning = false;
403 
404 	/* the IO watchdog guards against hardware or driver bugs that
405 	 * misplace IRQs, and should let us run completely without IRQs.
406 	 * such lossage has been observed on both VT6202 and VT8235.
407 	 */
408 	turn_on_io_watchdog(ehci);
409 }
410 
411 /*
412  * Called when the ehci_hcd module is removed.
413  */
414 static void ehci_stop (struct usb_hcd *hcd)
415 {
416 	struct ehci_hcd		*ehci = hcd_to_ehci (hcd);
417 
418 	ehci_dbg (ehci, "stop\n");
419 
420 	/* no more interrupts ... */
421 
422 	spin_lock_irq(&ehci->lock);
423 	ehci->enabled_hrtimer_events = 0;
424 	spin_unlock_irq(&ehci->lock);
425 
426 	ehci_quiesce(ehci);
427 	ehci_silence_controller(ehci);
428 	ehci_reset (ehci);
429 
430 	hrtimer_cancel(&ehci->hrtimer);
431 	remove_sysfs_files(ehci);
432 	remove_debug_files (ehci);
433 
434 	/* root hub is shut down separately (first, when possible) */
435 	spin_lock_irq (&ehci->lock);
436 	end_free_itds(ehci);
437 	spin_unlock_irq (&ehci->lock);
438 	ehci_mem_cleanup (ehci);
439 
440 	if (ehci->amd_pll_fix == 1)
441 		usb_amd_dev_put();
442 
443 #ifdef	EHCI_STATS
444 	ehci_dbg(ehci, "irq normal %ld err %ld iaa %ld (lost %ld)\n",
445 		ehci->stats.normal, ehci->stats.error, ehci->stats.iaa,
446 		ehci->stats.lost_iaa);
447 	ehci_dbg (ehci, "complete %ld unlink %ld\n",
448 		ehci->stats.complete, ehci->stats.unlink);
449 #endif
450 
451 	dbg_status (ehci, "ehci_stop completed",
452 		    ehci_readl(ehci, &ehci->regs->status));
453 }
454 
455 /* one-time init, only for memory state */
456 static int ehci_init(struct usb_hcd *hcd)
457 {
458 	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
459 	u32			temp;
460 	int			retval;
461 	u32			hcc_params;
462 	struct ehci_qh_hw	*hw;
463 
464 	spin_lock_init(&ehci->lock);
465 
466 	/*
467 	 * keep io watchdog by default, those good HCDs could turn off it later
468 	 */
469 	ehci->need_io_watchdog = 1;
470 
471 	hrtimer_init(&ehci->hrtimer, CLOCK_MONOTONIC, HRTIMER_MODE_ABS);
472 	ehci->hrtimer.function = ehci_hrtimer_func;
473 	ehci->next_hrtimer_event = EHCI_HRTIMER_NO_EVENT;
474 
475 	hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
476 
477 	/*
478 	 * by default set standard 80% (== 100 usec/uframe) max periodic
479 	 * bandwidth as required by USB 2.0
480 	 */
481 	ehci->uframe_periodic_max = 100;
482 
483 	/*
484 	 * hw default: 1K periodic list heads, one per frame.
485 	 * periodic_size can shrink by USBCMD update if hcc_params allows.
486 	 */
487 	ehci->periodic_size = DEFAULT_I_TDPS;
488 	INIT_LIST_HEAD(&ehci->async_unlink);
489 	INIT_LIST_HEAD(&ehci->async_idle);
490 	INIT_LIST_HEAD(&ehci->intr_unlink);
491 	INIT_LIST_HEAD(&ehci->intr_qh_list);
492 	INIT_LIST_HEAD(&ehci->cached_itd_list);
493 	INIT_LIST_HEAD(&ehci->cached_sitd_list);
494 
495 	if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
496 		/* periodic schedule size can be smaller than default */
497 		switch (EHCI_TUNE_FLS) {
498 		case 0: ehci->periodic_size = 1024; break;
499 		case 1: ehci->periodic_size = 512; break;
500 		case 2: ehci->periodic_size = 256; break;
501 		default:	BUG();
502 		}
503 	}
504 	if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
505 		return retval;
506 
507 	/* controllers may cache some of the periodic schedule ... */
508 	if (HCC_ISOC_CACHE(hcc_params))		// full frame cache
509 		ehci->i_thresh = 0;
510 	else					// N microframes cached
511 		ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
512 
513 	/*
514 	 * dedicate a qh for the async ring head, since we couldn't unlink
515 	 * a 'real' qh without stopping the async schedule [4.8].  use it
516 	 * as the 'reclamation list head' too.
517 	 * its dummy is used in hw_alt_next of many tds, to prevent the qh
518 	 * from automatically advancing to the next td after short reads.
519 	 */
520 	ehci->async->qh_next.qh = NULL;
521 	hw = ehci->async->hw;
522 	hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
523 	hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
524 #if defined(CONFIG_PPC_PS3)
525 	hw->hw_info1 |= cpu_to_hc32(ehci, QH_INACTIVATE);
526 #endif
527 	hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
528 	hw->hw_qtd_next = EHCI_LIST_END(ehci);
529 	ehci->async->qh_state = QH_STATE_LINKED;
530 	hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
531 
532 	/* clear interrupt enables, set irq latency */
533 	if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
534 		log2_irq_thresh = 0;
535 	temp = 1 << (16 + log2_irq_thresh);
536 	if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
537 		ehci->has_ppcd = 1;
538 		ehci_dbg(ehci, "enable per-port change event\n");
539 		temp |= CMD_PPCEE;
540 	}
541 	if (HCC_CANPARK(hcc_params)) {
542 		/* HW default park == 3, on hardware that supports it (like
543 		 * NVidia and ALI silicon), maximizes throughput on the async
544 		 * schedule by avoiding QH fetches between transfers.
545 		 *
546 		 * With fast usb storage devices and NForce2, "park" seems to
547 		 * make problems:  throughput reduction (!), data errors...
548 		 */
549 		if (park) {
550 			park = min(park, (unsigned) 3);
551 			temp |= CMD_PARK;
552 			temp |= park << 8;
553 		}
554 		ehci_dbg(ehci, "park %d\n", park);
555 	}
556 	if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
557 		/* periodic schedule size can be smaller than default */
558 		temp &= ~(3 << 2);
559 		temp |= (EHCI_TUNE_FLS << 2);
560 	}
561 	ehci->command = temp;
562 
563 	/* Accept arbitrarily long scatter-gather lists */
564 	if (!(hcd->driver->flags & HCD_LOCAL_MEM))
565 		hcd->self.sg_tablesize = ~0;
566 	return 0;
567 }
568 
569 /* start HC running; it's halted, ehci_init() has been run (once) */
570 static int ehci_run (struct usb_hcd *hcd)
571 {
572 	struct ehci_hcd		*ehci = hcd_to_ehci (hcd);
573 	u32			temp;
574 	u32			hcc_params;
575 
576 	hcd->uses_new_polling = 1;
577 
578 	/* EHCI spec section 4.1 */
579 
580 	ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
581 	ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
582 
583 	/*
584 	 * hcc_params controls whether ehci->regs->segment must (!!!)
585 	 * be used; it constrains QH/ITD/SITD and QTD locations.
586 	 * pci_pool consistent memory always uses segment zero.
587 	 * streaming mappings for I/O buffers, like pci_map_single(),
588 	 * can return segments above 4GB, if the device allows.
589 	 *
590 	 * NOTE:  the dma mask is visible through dma_supported(), so
591 	 * drivers can pass this info along ... like NETIF_F_HIGHDMA,
592 	 * Scsi_Host.highmem_io, and so forth.  It's readonly to all
593 	 * host side drivers though.
594 	 */
595 	hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
596 	if (HCC_64BIT_ADDR(hcc_params)) {
597 		ehci_writel(ehci, 0, &ehci->regs->segment);
598 #if 0
599 // this is deeply broken on almost all architectures
600 		if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
601 			ehci_info(ehci, "enabled 64bit DMA\n");
602 #endif
603 	}
604 
605 
606 	// Philips, Intel, and maybe others need CMD_RUN before the
607 	// root hub will detect new devices (why?); NEC doesn't
608 	ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
609 	ehci->command |= CMD_RUN;
610 	ehci_writel(ehci, ehci->command, &ehci->regs->command);
611 	dbg_cmd (ehci, "init", ehci->command);
612 
613 	/*
614 	 * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
615 	 * are explicitly handed to companion controller(s), so no TT is
616 	 * involved with the root hub.  (Except where one is integrated,
617 	 * and there's no companion controller unless maybe for USB OTG.)
618 	 *
619 	 * Turning on the CF flag will transfer ownership of all ports
620 	 * from the companions to the EHCI controller.  If any of the
621 	 * companions are in the middle of a port reset at the time, it
622 	 * could cause trouble.  Write-locking ehci_cf_port_reset_rwsem
623 	 * guarantees that no resets are in progress.  After we set CF,
624 	 * a short delay lets the hardware catch up; new resets shouldn't
625 	 * be started before the port switching actions could complete.
626 	 */
627 	down_write(&ehci_cf_port_reset_rwsem);
628 	ehci->rh_state = EHCI_RH_RUNNING;
629 	ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
630 	ehci_readl(ehci, &ehci->regs->command);	/* unblock posted writes */
631 	msleep(5);
632 	up_write(&ehci_cf_port_reset_rwsem);
633 	ehci->last_periodic_enable = ktime_get_real();
634 
635 	temp = HC_VERSION(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
636 	ehci_info (ehci,
637 		"USB %x.%x started, EHCI %x.%02x%s\n",
638 		((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
639 		temp >> 8, temp & 0xff,
640 		ignore_oc ? ", overcurrent ignored" : "");
641 
642 	ehci_writel(ehci, INTR_MASK,
643 		    &ehci->regs->intr_enable); /* Turn On Interrupts */
644 
645 	/* GRR this is run-once init(), being done every time the HC starts.
646 	 * So long as they're part of class devices, we can't do it init()
647 	 * since the class device isn't created that early.
648 	 */
649 	create_debug_files(ehci);
650 	create_sysfs_files(ehci);
651 
652 	return 0;
653 }
654 
655 int ehci_setup(struct usb_hcd *hcd)
656 {
657 	struct ehci_hcd *ehci = hcd_to_ehci(hcd);
658 	int retval;
659 
660 	ehci->regs = (void __iomem *)ehci->caps +
661 	    HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
662 	dbg_hcs_params(ehci, "reset");
663 	dbg_hcc_params(ehci, "reset");
664 
665 	/* cache this readonly data; minimize chip reads */
666 	ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
667 
668 	ehci->sbrn = HCD_USB2;
669 
670 	/* data structure init */
671 	retval = ehci_init(hcd);
672 	if (retval)
673 		return retval;
674 
675 	retval = ehci_halt(ehci);
676 	if (retval)
677 		return retval;
678 
679 	ehci_reset(ehci);
680 
681 	return 0;
682 }
683 EXPORT_SYMBOL_GPL(ehci_setup);
684 
685 /*-------------------------------------------------------------------------*/
686 
687 static irqreturn_t ehci_irq (struct usb_hcd *hcd)
688 {
689 	struct ehci_hcd		*ehci = hcd_to_ehci (hcd);
690 	u32			status, masked_status, pcd_status = 0, cmd;
691 	int			bh;
692 
693 	spin_lock (&ehci->lock);
694 
695 	status = ehci_readl(ehci, &ehci->regs->status);
696 
697 	/* e.g. cardbus physical eject */
698 	if (status == ~(u32) 0) {
699 		ehci_dbg (ehci, "device removed\n");
700 		goto dead;
701 	}
702 
703 	/*
704 	 * We don't use STS_FLR, but some controllers don't like it to
705 	 * remain on, so mask it out along with the other status bits.
706 	 */
707 	masked_status = status & (INTR_MASK | STS_FLR);
708 
709 	/* Shared IRQ? */
710 	if (!masked_status || unlikely(ehci->rh_state == EHCI_RH_HALTED)) {
711 		spin_unlock(&ehci->lock);
712 		return IRQ_NONE;
713 	}
714 
715 	/* clear (just) interrupts */
716 	ehci_writel(ehci, masked_status, &ehci->regs->status);
717 	cmd = ehci_readl(ehci, &ehci->regs->command);
718 	bh = 0;
719 
720 #ifdef	VERBOSE_DEBUG
721 	/* unrequested/ignored: Frame List Rollover */
722 	dbg_status (ehci, "irq", status);
723 #endif
724 
725 	/* INT, ERR, and IAA interrupt rates can be throttled */
726 
727 	/* normal [4.15.1.2] or error [4.15.1.1] completion */
728 	if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
729 		if (likely ((status & STS_ERR) == 0))
730 			COUNT (ehci->stats.normal);
731 		else
732 			COUNT (ehci->stats.error);
733 		bh = 1;
734 	}
735 
736 	/* complete the unlinking of some qh [4.15.2.3] */
737 	if (status & STS_IAA) {
738 
739 		/* Turn off the IAA watchdog */
740 		ehci->enabled_hrtimer_events &= ~BIT(EHCI_HRTIMER_IAA_WATCHDOG);
741 
742 		/*
743 		 * Mild optimization: Allow another IAAD to reset the
744 		 * hrtimer, if one occurs before the next expiration.
745 		 * In theory we could always cancel the hrtimer, but
746 		 * tests show that about half the time it will be reset
747 		 * for some other event anyway.
748 		 */
749 		if (ehci->next_hrtimer_event == EHCI_HRTIMER_IAA_WATCHDOG)
750 			++ehci->next_hrtimer_event;
751 
752 		/* guard against (alleged) silicon errata */
753 		if (cmd & CMD_IAAD)
754 			ehci_dbg(ehci, "IAA with IAAD still set?\n");
755 		if (ehci->iaa_in_progress)
756 			COUNT(ehci->stats.iaa);
757 		end_unlink_async(ehci);
758 	}
759 
760 	/* remote wakeup [4.3.1] */
761 	if (status & STS_PCD) {
762 		unsigned	i = HCS_N_PORTS (ehci->hcs_params);
763 		u32		ppcd = ~0;
764 
765 		/* kick root hub later */
766 		pcd_status = status;
767 
768 		/* resume root hub? */
769 		if (ehci->rh_state == EHCI_RH_SUSPENDED)
770 			usb_hcd_resume_root_hub(hcd);
771 
772 		/* get per-port change detect bits */
773 		if (ehci->has_ppcd)
774 			ppcd = status >> 16;
775 
776 		while (i--) {
777 			int pstatus;
778 
779 			/* leverage per-port change bits feature */
780 			if (!(ppcd & (1 << i)))
781 				continue;
782 			pstatus = ehci_readl(ehci,
783 					 &ehci->regs->port_status[i]);
784 
785 			if (pstatus & PORT_OWNER)
786 				continue;
787 			if (!(test_bit(i, &ehci->suspended_ports) &&
788 					((pstatus & PORT_RESUME) ||
789 						!(pstatus & PORT_SUSPEND)) &&
790 					(pstatus & PORT_PE) &&
791 					ehci->reset_done[i] == 0))
792 				continue;
793 
794 			/* start 20 msec resume signaling from this port,
795 			 * and make khubd collect PORT_STAT_C_SUSPEND to
796 			 * stop that signaling.  Use 5 ms extra for safety,
797 			 * like usb_port_resume() does.
798 			 */
799 			ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
800 			set_bit(i, &ehci->resuming_ports);
801 			ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
802 			usb_hcd_start_port_resume(&hcd->self, i);
803 			mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
804 		}
805 	}
806 
807 	/* PCI errors [4.15.2.4] */
808 	if (unlikely ((status & STS_FATAL) != 0)) {
809 		ehci_err(ehci, "fatal error\n");
810 		dbg_cmd(ehci, "fatal", cmd);
811 		dbg_status(ehci, "fatal", status);
812 dead:
813 		usb_hc_died(hcd);
814 
815 		/* Don't let the controller do anything more */
816 		ehci->shutdown = true;
817 		ehci->rh_state = EHCI_RH_STOPPING;
818 		ehci->command &= ~(CMD_RUN | CMD_ASE | CMD_PSE);
819 		ehci_writel(ehci, ehci->command, &ehci->regs->command);
820 		ehci_writel(ehci, 0, &ehci->regs->intr_enable);
821 		ehci_handle_controller_death(ehci);
822 
823 		/* Handle completions when the controller stops */
824 		bh = 0;
825 	}
826 
827 	if (bh)
828 		ehci_work (ehci);
829 	spin_unlock (&ehci->lock);
830 	if (pcd_status)
831 		usb_hcd_poll_rh_status(hcd);
832 	return IRQ_HANDLED;
833 }
834 
835 /*-------------------------------------------------------------------------*/
836 
837 /*
838  * non-error returns are a promise to giveback() the urb later
839  * we drop ownership so next owner (or urb unlink) can get it
840  *
841  * urb + dev is in hcd.self.controller.urb_list
842  * we're queueing TDs onto software and hardware lists
843  *
844  * hcd-specific init for hcpriv hasn't been done yet
845  *
846  * NOTE:  control, bulk, and interrupt share the same code to append TDs
847  * to a (possibly active) QH, and the same QH scanning code.
848  */
849 static int ehci_urb_enqueue (
850 	struct usb_hcd	*hcd,
851 	struct urb	*urb,
852 	gfp_t		mem_flags
853 ) {
854 	struct ehci_hcd		*ehci = hcd_to_ehci (hcd);
855 	struct list_head	qtd_list;
856 
857 	INIT_LIST_HEAD (&qtd_list);
858 
859 	switch (usb_pipetype (urb->pipe)) {
860 	case PIPE_CONTROL:
861 		/* qh_completions() code doesn't handle all the fault cases
862 		 * in multi-TD control transfers.  Even 1KB is rare anyway.
863 		 */
864 		if (urb->transfer_buffer_length > (16 * 1024))
865 			return -EMSGSIZE;
866 		/* FALLTHROUGH */
867 	/* case PIPE_BULK: */
868 	default:
869 		if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
870 			return -ENOMEM;
871 		return submit_async(ehci, urb, &qtd_list, mem_flags);
872 
873 	case PIPE_INTERRUPT:
874 		if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
875 			return -ENOMEM;
876 		return intr_submit(ehci, urb, &qtd_list, mem_flags);
877 
878 	case PIPE_ISOCHRONOUS:
879 		if (urb->dev->speed == USB_SPEED_HIGH)
880 			return itd_submit (ehci, urb, mem_flags);
881 		else
882 			return sitd_submit (ehci, urb, mem_flags);
883 	}
884 }
885 
886 /* remove from hardware lists
887  * completions normally happen asynchronously
888  */
889 
890 static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
891 {
892 	struct ehci_hcd		*ehci = hcd_to_ehci (hcd);
893 	struct ehci_qh		*qh;
894 	unsigned long		flags;
895 	int			rc;
896 
897 	spin_lock_irqsave (&ehci->lock, flags);
898 	rc = usb_hcd_check_unlink_urb(hcd, urb, status);
899 	if (rc)
900 		goto done;
901 
902 	if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
903 		/*
904 		 * We don't expedite dequeue for isochronous URBs.
905 		 * Just wait until they complete normally or their
906 		 * time slot expires.
907 		 */
908 	} else {
909 		qh = (struct ehci_qh *) urb->hcpriv;
910 		qh->exception = 1;
911 		switch (qh->qh_state) {
912 		case QH_STATE_LINKED:
913 			if (usb_pipetype(urb->pipe) == PIPE_INTERRUPT)
914 				start_unlink_intr(ehci, qh);
915 			else
916 				start_unlink_async(ehci, qh);
917 			break;
918 		case QH_STATE_COMPLETING:
919 			qh->dequeue_during_giveback = 1;
920 			break;
921 		case QH_STATE_UNLINK:
922 		case QH_STATE_UNLINK_WAIT:
923 			/* already started */
924 			break;
925 		case QH_STATE_IDLE:
926 			/* QH might be waiting for a Clear-TT-Buffer */
927 			qh_completions(ehci, qh);
928 			break;
929 		}
930 	}
931 done:
932 	spin_unlock_irqrestore (&ehci->lock, flags);
933 	return rc;
934 }
935 
936 /*-------------------------------------------------------------------------*/
937 
938 // bulk qh holds the data toggle
939 
940 static void
941 ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
942 {
943 	struct ehci_hcd		*ehci = hcd_to_ehci (hcd);
944 	unsigned long		flags;
945 	struct ehci_qh		*qh, *tmp;
946 
947 	/* ASSERT:  any requests/urbs are being unlinked */
948 	/* ASSERT:  nobody can be submitting urbs for this any more */
949 
950 rescan:
951 	spin_lock_irqsave (&ehci->lock, flags);
952 	qh = ep->hcpriv;
953 	if (!qh)
954 		goto done;
955 
956 	/* endpoints can be iso streams.  for now, we don't
957 	 * accelerate iso completions ... so spin a while.
958 	 */
959 	if (qh->hw == NULL) {
960 		struct ehci_iso_stream	*stream = ep->hcpriv;
961 
962 		if (!list_empty(&stream->td_list))
963 			goto idle_timeout;
964 
965 		/* BUG_ON(!list_empty(&stream->free_list)); */
966 		kfree(stream);
967 		goto done;
968 	}
969 
970 	qh->exception = 1;
971 	if (ehci->rh_state < EHCI_RH_RUNNING)
972 		qh->qh_state = QH_STATE_IDLE;
973 	switch (qh->qh_state) {
974 	case QH_STATE_LINKED:
975 	case QH_STATE_COMPLETING:
976 		for (tmp = ehci->async->qh_next.qh;
977 				tmp && tmp != qh;
978 				tmp = tmp->qh_next.qh)
979 			continue;
980 		/* periodic qh self-unlinks on empty, and a COMPLETING qh
981 		 * may already be unlinked.
982 		 */
983 		if (tmp)
984 			start_unlink_async(ehci, qh);
985 		/* FALL THROUGH */
986 	case QH_STATE_UNLINK:		/* wait for hw to finish? */
987 	case QH_STATE_UNLINK_WAIT:
988 idle_timeout:
989 		spin_unlock_irqrestore (&ehci->lock, flags);
990 		schedule_timeout_uninterruptible(1);
991 		goto rescan;
992 	case QH_STATE_IDLE:		/* fully unlinked */
993 		if (qh->clearing_tt)
994 			goto idle_timeout;
995 		if (list_empty (&qh->qtd_list)) {
996 			qh_destroy(ehci, qh);
997 			break;
998 		}
999 		/* else FALL THROUGH */
1000 	default:
1001 		/* caller was supposed to have unlinked any requests;
1002 		 * that's not our job.  just leak this memory.
1003 		 */
1004 		ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
1005 			qh, ep->desc.bEndpointAddress, qh->qh_state,
1006 			list_empty (&qh->qtd_list) ? "" : "(has tds)");
1007 		break;
1008 	}
1009  done:
1010 	ep->hcpriv = NULL;
1011 	spin_unlock_irqrestore (&ehci->lock, flags);
1012 }
1013 
1014 static void
1015 ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1016 {
1017 	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
1018 	struct ehci_qh		*qh;
1019 	int			eptype = usb_endpoint_type(&ep->desc);
1020 	int			epnum = usb_endpoint_num(&ep->desc);
1021 	int			is_out = usb_endpoint_dir_out(&ep->desc);
1022 	unsigned long		flags;
1023 
1024 	if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
1025 		return;
1026 
1027 	spin_lock_irqsave(&ehci->lock, flags);
1028 	qh = ep->hcpriv;
1029 
1030 	/* For Bulk and Interrupt endpoints we maintain the toggle state
1031 	 * in the hardware; the toggle bits in udev aren't used at all.
1032 	 * When an endpoint is reset by usb_clear_halt() we must reset
1033 	 * the toggle bit in the QH.
1034 	 */
1035 	if (qh) {
1036 		usb_settoggle(qh->dev, epnum, is_out, 0);
1037 		if (!list_empty(&qh->qtd_list)) {
1038 			WARN_ONCE(1, "clear_halt for a busy endpoint\n");
1039 		} else {
1040 			/* The toggle value in the QH can't be updated
1041 			 * while the QH is active.  Unlink it now;
1042 			 * re-linking will call qh_refresh().
1043 			 */
1044 			qh->exception = 1;
1045 			if (eptype == USB_ENDPOINT_XFER_BULK)
1046 				start_unlink_async(ehci, qh);
1047 			else
1048 				start_unlink_intr(ehci, qh);
1049 		}
1050 	}
1051 	spin_unlock_irqrestore(&ehci->lock, flags);
1052 }
1053 
1054 static int ehci_get_frame (struct usb_hcd *hcd)
1055 {
1056 	struct ehci_hcd		*ehci = hcd_to_ehci (hcd);
1057 	return (ehci_read_frame_index(ehci) >> 3) % ehci->periodic_size;
1058 }
1059 
1060 /*-------------------------------------------------------------------------*/
1061 
1062 #ifdef	CONFIG_PM
1063 
1064 /* suspend/resume, section 4.3 */
1065 
1066 /* These routines handle the generic parts of controller suspend/resume */
1067 
1068 int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup)
1069 {
1070 	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
1071 
1072 	if (time_before(jiffies, ehci->next_statechange))
1073 		msleep(10);
1074 
1075 	/*
1076 	 * Root hub was already suspended.  Disable IRQ emission and
1077 	 * mark HW unaccessible.  The PM and USB cores make sure that
1078 	 * the root hub is either suspended or stopped.
1079 	 */
1080 	ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup);
1081 
1082 	spin_lock_irq(&ehci->lock);
1083 	ehci_writel(ehci, 0, &ehci->regs->intr_enable);
1084 	(void) ehci_readl(ehci, &ehci->regs->intr_enable);
1085 
1086 	clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1087 	spin_unlock_irq(&ehci->lock);
1088 
1089 	return 0;
1090 }
1091 EXPORT_SYMBOL_GPL(ehci_suspend);
1092 
1093 /* Returns 0 if power was preserved, 1 if power was lost */
1094 int ehci_resume(struct usb_hcd *hcd, bool hibernated)
1095 {
1096 	struct ehci_hcd		*ehci = hcd_to_ehci(hcd);
1097 
1098 	if (time_before(jiffies, ehci->next_statechange))
1099 		msleep(100);
1100 
1101 	/* Mark hardware accessible again as we are back to full power by now */
1102 	set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1103 
1104 	if (ehci->shutdown)
1105 		return 0;		/* Controller is dead */
1106 
1107 	/*
1108 	 * If CF is still set and we aren't resuming from hibernation
1109 	 * then we maintained suspend power.
1110 	 * Just undo the effect of ehci_suspend().
1111 	 */
1112 	if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
1113 			!hibernated) {
1114 		int	mask = INTR_MASK;
1115 
1116 		ehci_prepare_ports_for_controller_resume(ehci);
1117 
1118 		spin_lock_irq(&ehci->lock);
1119 		if (ehci->shutdown)
1120 			goto skip;
1121 
1122 		if (!hcd->self.root_hub->do_remote_wakeup)
1123 			mask &= ~STS_PCD;
1124 		ehci_writel(ehci, mask, &ehci->regs->intr_enable);
1125 		ehci_readl(ehci, &ehci->regs->intr_enable);
1126  skip:
1127 		spin_unlock_irq(&ehci->lock);
1128 		return 0;
1129 	}
1130 
1131 	/*
1132 	 * Else reset, to cope with power loss or resume from hibernation
1133 	 * having let the firmware kick in during reboot.
1134 	 */
1135 	usb_root_hub_lost_power(hcd->self.root_hub);
1136 	(void) ehci_halt(ehci);
1137 	(void) ehci_reset(ehci);
1138 
1139 	spin_lock_irq(&ehci->lock);
1140 	if (ehci->shutdown)
1141 		goto skip;
1142 
1143 	ehci_writel(ehci, ehci->command, &ehci->regs->command);
1144 	ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
1145 	ehci_readl(ehci, &ehci->regs->command);	/* unblock posted writes */
1146 
1147 	ehci->rh_state = EHCI_RH_SUSPENDED;
1148 	spin_unlock_irq(&ehci->lock);
1149 
1150 	return 1;
1151 }
1152 EXPORT_SYMBOL_GPL(ehci_resume);
1153 
1154 #endif
1155 
1156 /*-------------------------------------------------------------------------*/
1157 
1158 /*
1159  * Generic structure: This gets copied for platform drivers so that
1160  * individual entries can be overridden as needed.
1161  */
1162 
1163 static const struct hc_driver ehci_hc_driver = {
1164 	.description =		hcd_name,
1165 	.product_desc =		"EHCI Host Controller",
1166 	.hcd_priv_size =	sizeof(struct ehci_hcd),
1167 
1168 	/*
1169 	 * generic hardware linkage
1170 	 */
1171 	.irq =			ehci_irq,
1172 	.flags =		HCD_MEMORY | HCD_USB2,
1173 
1174 	/*
1175 	 * basic lifecycle operations
1176 	 */
1177 	.reset =		ehci_setup,
1178 	.start =		ehci_run,
1179 	.stop =			ehci_stop,
1180 	.shutdown =		ehci_shutdown,
1181 
1182 	/*
1183 	 * managing i/o requests and associated device resources
1184 	 */
1185 	.urb_enqueue =		ehci_urb_enqueue,
1186 	.urb_dequeue =		ehci_urb_dequeue,
1187 	.endpoint_disable =	ehci_endpoint_disable,
1188 	.endpoint_reset =	ehci_endpoint_reset,
1189 	.clear_tt_buffer_complete =	ehci_clear_tt_buffer_complete,
1190 
1191 	/*
1192 	 * scheduling support
1193 	 */
1194 	.get_frame_number =	ehci_get_frame,
1195 
1196 	/*
1197 	 * root hub support
1198 	 */
1199 	.hub_status_data =	ehci_hub_status_data,
1200 	.hub_control =		ehci_hub_control,
1201 	.bus_suspend =		ehci_bus_suspend,
1202 	.bus_resume =		ehci_bus_resume,
1203 	.relinquish_port =	ehci_relinquish_port,
1204 	.port_handed_over =	ehci_port_handed_over,
1205 };
1206 
1207 void ehci_init_driver(struct hc_driver *drv,
1208 		const struct ehci_driver_overrides *over)
1209 {
1210 	/* Copy the generic table to drv and then apply the overrides */
1211 	*drv = ehci_hc_driver;
1212 
1213 	if (over) {
1214 		drv->hcd_priv_size += over->extra_priv_size;
1215 		if (over->reset)
1216 			drv->reset = over->reset;
1217 	}
1218 }
1219 EXPORT_SYMBOL_GPL(ehci_init_driver);
1220 
1221 /*-------------------------------------------------------------------------*/
1222 
1223 MODULE_DESCRIPTION(DRIVER_DESC);
1224 MODULE_AUTHOR (DRIVER_AUTHOR);
1225 MODULE_LICENSE ("GPL");
1226 
1227 #ifdef CONFIG_USB_EHCI_FSL
1228 #include "ehci-fsl.c"
1229 #define	PLATFORM_DRIVER		ehci_fsl_driver
1230 #endif
1231 
1232 #ifdef CONFIG_USB_EHCI_SH
1233 #include "ehci-sh.c"
1234 #define PLATFORM_DRIVER		ehci_hcd_sh_driver
1235 #endif
1236 
1237 #ifdef CONFIG_PPC_PS3
1238 #include "ehci-ps3.c"
1239 #define	PS3_SYSTEM_BUS_DRIVER	ps3_ehci_driver
1240 #endif
1241 
1242 #ifdef CONFIG_USB_EHCI_HCD_PPC_OF
1243 #include "ehci-ppc-of.c"
1244 #define OF_PLATFORM_DRIVER	ehci_hcd_ppc_of_driver
1245 #endif
1246 
1247 #ifdef CONFIG_XPS_USB_HCD_XILINX
1248 #include "ehci-xilinx-of.c"
1249 #define XILINX_OF_PLATFORM_DRIVER	ehci_hcd_xilinx_of_driver
1250 #endif
1251 
1252 #ifdef CONFIG_USB_W90X900_EHCI
1253 #include "ehci-w90x900.c"
1254 #define	PLATFORM_DRIVER		ehci_hcd_w90x900_driver
1255 #endif
1256 
1257 #ifdef CONFIG_USB_OCTEON_EHCI
1258 #include "ehci-octeon.c"
1259 #define PLATFORM_DRIVER		ehci_octeon_driver
1260 #endif
1261 
1262 #ifdef CONFIG_TILE_USB
1263 #include "ehci-tilegx.c"
1264 #define	PLATFORM_DRIVER		ehci_hcd_tilegx_driver
1265 #endif
1266 
1267 #ifdef CONFIG_USB_EHCI_HCD_PMC_MSP
1268 #include "ehci-pmcmsp.c"
1269 #define	PLATFORM_DRIVER		ehci_hcd_msp_driver
1270 #endif
1271 
1272 #ifdef CONFIG_SPARC_LEON
1273 #include "ehci-grlib.c"
1274 #define PLATFORM_DRIVER		ehci_grlib_driver
1275 #endif
1276 
1277 #ifdef CONFIG_USB_EHCI_MV
1278 #include "ehci-mv.c"
1279 #define        PLATFORM_DRIVER         ehci_mv_driver
1280 #endif
1281 
1282 #ifdef CONFIG_MIPS_SEAD3
1283 #include "ehci-sead3.c"
1284 #define	PLATFORM_DRIVER		ehci_hcd_sead3_driver
1285 #endif
1286 
1287 static int __init ehci_hcd_init(void)
1288 {
1289 	int retval = 0;
1290 
1291 	if (usb_disabled())
1292 		return -ENODEV;
1293 
1294 	printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
1295 	set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
1296 	if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
1297 			test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
1298 		printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
1299 				" before uhci_hcd and ohci_hcd, not after\n");
1300 
1301 	pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
1302 		 hcd_name,
1303 		 sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
1304 		 sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
1305 
1306 #ifdef DEBUG
1307 	ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
1308 	if (!ehci_debug_root) {
1309 		retval = -ENOENT;
1310 		goto err_debug;
1311 	}
1312 #endif
1313 
1314 #ifdef PLATFORM_DRIVER
1315 	retval = platform_driver_register(&PLATFORM_DRIVER);
1316 	if (retval < 0)
1317 		goto clean0;
1318 #endif
1319 
1320 #ifdef PS3_SYSTEM_BUS_DRIVER
1321 	retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
1322 	if (retval < 0)
1323 		goto clean2;
1324 #endif
1325 
1326 #ifdef OF_PLATFORM_DRIVER
1327 	retval = platform_driver_register(&OF_PLATFORM_DRIVER);
1328 	if (retval < 0)
1329 		goto clean3;
1330 #endif
1331 
1332 #ifdef XILINX_OF_PLATFORM_DRIVER
1333 	retval = platform_driver_register(&XILINX_OF_PLATFORM_DRIVER);
1334 	if (retval < 0)
1335 		goto clean4;
1336 #endif
1337 	return retval;
1338 
1339 #ifdef XILINX_OF_PLATFORM_DRIVER
1340 	/* platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); */
1341 clean4:
1342 #endif
1343 #ifdef OF_PLATFORM_DRIVER
1344 	platform_driver_unregister(&OF_PLATFORM_DRIVER);
1345 clean3:
1346 #endif
1347 #ifdef PS3_SYSTEM_BUS_DRIVER
1348 	ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1349 clean2:
1350 #endif
1351 #ifdef PLATFORM_DRIVER
1352 	platform_driver_unregister(&PLATFORM_DRIVER);
1353 clean0:
1354 #endif
1355 #ifdef DEBUG
1356 	debugfs_remove(ehci_debug_root);
1357 	ehci_debug_root = NULL;
1358 err_debug:
1359 #endif
1360 	clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
1361 	return retval;
1362 }
1363 module_init(ehci_hcd_init);
1364 
1365 static void __exit ehci_hcd_cleanup(void)
1366 {
1367 #ifdef XILINX_OF_PLATFORM_DRIVER
1368 	platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER);
1369 #endif
1370 #ifdef OF_PLATFORM_DRIVER
1371 	platform_driver_unregister(&OF_PLATFORM_DRIVER);
1372 #endif
1373 #ifdef PLATFORM_DRIVER
1374 	platform_driver_unregister(&PLATFORM_DRIVER);
1375 #endif
1376 #ifdef PS3_SYSTEM_BUS_DRIVER
1377 	ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1378 #endif
1379 #ifdef DEBUG
1380 	debugfs_remove(ehci_debug_root);
1381 #endif
1382 	clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
1383 }
1384 module_exit(ehci_hcd_cleanup);
1385