xref: /linux/drivers/usb/dwc3/core.h (revision 90d32e92011eaae8e70a9169b4e7acf4ca8f9d3a)
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3  * core.h - DesignWare USB3 DRD Core Header
4  *
5  * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com
6  *
7  * Authors: Felipe Balbi <balbi@ti.com>,
8  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9  */
10 
11 #ifndef __DRIVERS_USB_DWC3_CORE_H
12 #define __DRIVERS_USB_DWC3_CORE_H
13 
14 #include <linux/device.h>
15 #include <linux/spinlock.h>
16 #include <linux/mutex.h>
17 #include <linux/ioport.h>
18 #include <linux/list.h>
19 #include <linux/bitops.h>
20 #include <linux/dma-mapping.h>
21 #include <linux/mm.h>
22 #include <linux/debugfs.h>
23 #include <linux/wait.h>
24 #include <linux/workqueue.h>
25 
26 #include <linux/usb/ch9.h>
27 #include <linux/usb/gadget.h>
28 #include <linux/usb/otg.h>
29 #include <linux/usb/role.h>
30 #include <linux/ulpi/interface.h>
31 
32 #include <linux/phy/phy.h>
33 
34 #include <linux/power_supply.h>
35 
36 /*
37  * DWC3 Multiport controllers support up to 15 High-Speed PHYs
38  * and 4 SuperSpeed PHYs.
39  */
40 #define DWC3_USB2_MAX_PORTS	15
41 #define DWC3_USB3_MAX_PORTS	4
42 
43 #define DWC3_MSG_MAX	500
44 
45 /* Global constants */
46 #define DWC3_PULL_UP_TIMEOUT	500	/* ms */
47 #define DWC3_BOUNCE_SIZE	1024	/* size of a superspeed bulk */
48 #define DWC3_EP0_SETUP_SIZE	512
49 #define DWC3_ENDPOINTS_NUM	32
50 #define DWC3_XHCI_RESOURCES_NUM	2
51 #define DWC3_ISOC_MAX_RETRIES	5
52 
53 #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
54 #define DWC3_EVENT_BUFFERS_SIZE	4096
55 #define DWC3_EVENT_TYPE_MASK	0xfe
56 
57 #define DWC3_EVENT_TYPE_DEV	0
58 #define DWC3_EVENT_TYPE_CARKIT	3
59 #define DWC3_EVENT_TYPE_I2C	4
60 
61 #define DWC3_DEVICE_EVENT_DISCONNECT		0
62 #define DWC3_DEVICE_EVENT_RESET			1
63 #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
64 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
65 #define DWC3_DEVICE_EVENT_WAKEUP		4
66 #define DWC3_DEVICE_EVENT_HIBER_REQ		5
67 #define DWC3_DEVICE_EVENT_SUSPEND		6
68 #define DWC3_DEVICE_EVENT_SOF			7
69 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
70 #define DWC3_DEVICE_EVENT_CMD_CMPL		10
71 #define DWC3_DEVICE_EVENT_OVERFLOW		11
72 
73 /* Controller's role while using the OTG block */
74 #define DWC3_OTG_ROLE_IDLE	0
75 #define DWC3_OTG_ROLE_HOST	1
76 #define DWC3_OTG_ROLE_DEVICE	2
77 
78 #define DWC3_GEVNTCOUNT_MASK	0xfffc
79 #define DWC3_GEVNTCOUNT_EHB	BIT(31)
80 #define DWC3_GSNPSID_MASK	0xffff0000
81 #define DWC3_GSNPSREV_MASK	0xffff
82 #define DWC3_GSNPS_ID(p)	(((p) & DWC3_GSNPSID_MASK) >> 16)
83 
84 /* DWC3 registers memory space boundries */
85 #define DWC3_XHCI_REGS_START		0x0
86 #define DWC3_XHCI_REGS_END		0x7fff
87 #define DWC3_GLOBALS_REGS_START		0xc100
88 #define DWC3_GLOBALS_REGS_END		0xc6ff
89 #define DWC3_DEVICE_REGS_START		0xc700
90 #define DWC3_DEVICE_REGS_END		0xcbff
91 #define DWC3_OTG_REGS_START		0xcc00
92 #define DWC3_OTG_REGS_END		0xccff
93 
94 #define DWC3_RTK_RTD_GLOBALS_REGS_START	0x8100
95 
96 /* Global Registers */
97 #define DWC3_GSBUSCFG0		0xc100
98 #define DWC3_GSBUSCFG1		0xc104
99 #define DWC3_GTXTHRCFG		0xc108
100 #define DWC3_GRXTHRCFG		0xc10c
101 #define DWC3_GCTL		0xc110
102 #define DWC3_GEVTEN		0xc114
103 #define DWC3_GSTS		0xc118
104 #define DWC3_GUCTL1		0xc11c
105 #define DWC3_GSNPSID		0xc120
106 #define DWC3_GGPIO		0xc124
107 #define DWC3_GUID		0xc128
108 #define DWC3_GUCTL		0xc12c
109 #define DWC3_GBUSERRADDR0	0xc130
110 #define DWC3_GBUSERRADDR1	0xc134
111 #define DWC3_GPRTBIMAP0		0xc138
112 #define DWC3_GPRTBIMAP1		0xc13c
113 #define DWC3_GHWPARAMS0		0xc140
114 #define DWC3_GHWPARAMS1		0xc144
115 #define DWC3_GHWPARAMS2		0xc148
116 #define DWC3_GHWPARAMS3		0xc14c
117 #define DWC3_GHWPARAMS4		0xc150
118 #define DWC3_GHWPARAMS5		0xc154
119 #define DWC3_GHWPARAMS6		0xc158
120 #define DWC3_GHWPARAMS7		0xc15c
121 #define DWC3_GDBGFIFOSPACE	0xc160
122 #define DWC3_GDBGLTSSM		0xc164
123 #define DWC3_GDBGBMU		0xc16c
124 #define DWC3_GDBGLSPMUX		0xc170
125 #define DWC3_GDBGLSP		0xc174
126 #define DWC3_GDBGEPINFO0	0xc178
127 #define DWC3_GDBGEPINFO1	0xc17c
128 #define DWC3_GPRTBIMAP_HS0	0xc180
129 #define DWC3_GPRTBIMAP_HS1	0xc184
130 #define DWC3_GPRTBIMAP_FS0	0xc188
131 #define DWC3_GPRTBIMAP_FS1	0xc18c
132 #define DWC3_GUCTL2		0xc19c
133 
134 #define DWC3_VER_NUMBER		0xc1a0
135 #define DWC3_VER_TYPE		0xc1a4
136 
137 #define DWC3_GUSB2PHYCFG(n)	(0xc200 + ((n) * 0x04))
138 #define DWC3_GUSB2I2CCTL(n)	(0xc240 + ((n) * 0x04))
139 
140 #define DWC3_GUSB2PHYACC(n)	(0xc280 + ((n) * 0x04))
141 
142 #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + ((n) * 0x04))
143 
144 #define DWC3_GTXFIFOSIZ(n)	(0xc300 + ((n) * 0x04))
145 #define DWC3_GRXFIFOSIZ(n)	(0xc380 + ((n) * 0x04))
146 
147 #define DWC3_GEVNTADRLO(n)	(0xc400 + ((n) * 0x10))
148 #define DWC3_GEVNTADRHI(n)	(0xc404 + ((n) * 0x10))
149 #define DWC3_GEVNTSIZ(n)	(0xc408 + ((n) * 0x10))
150 #define DWC3_GEVNTCOUNT(n)	(0xc40c + ((n) * 0x10))
151 
152 #define DWC3_GHWPARAMS8		0xc600
153 #define DWC3_GUCTL3		0xc60c
154 #define DWC3_GFLADJ		0xc630
155 #define DWC3_GHWPARAMS9		0xc6e0
156 
157 /* Device Registers */
158 #define DWC3_DCFG		0xc700
159 #define DWC3_DCTL		0xc704
160 #define DWC3_DEVTEN		0xc708
161 #define DWC3_DSTS		0xc70c
162 #define DWC3_DGCMDPAR		0xc710
163 #define DWC3_DGCMD		0xc714
164 #define DWC3_DALEPENA		0xc720
165 #define DWC3_DCFG1		0xc740 /* DWC_usb32 only */
166 
167 #define DWC3_DEP_BASE(n)	(0xc800 + ((n) * 0x10))
168 #define DWC3_DEPCMDPAR2		0x00
169 #define DWC3_DEPCMDPAR1		0x04
170 #define DWC3_DEPCMDPAR0		0x08
171 #define DWC3_DEPCMD		0x0c
172 
173 #define DWC3_DEV_IMOD(n)	(0xca00 + ((n) * 0x4))
174 
175 /* OTG Registers */
176 #define DWC3_OCFG		0xcc00
177 #define DWC3_OCTL		0xcc04
178 #define DWC3_OEVT		0xcc08
179 #define DWC3_OEVTEN		0xcc0C
180 #define DWC3_OSTS		0xcc10
181 
182 #define DWC3_LLUCTL		0xd024
183 
184 /* Bit fields */
185 
186 /* Global SoC Bus Configuration INCRx Register 0 */
187 #define DWC3_GSBUSCFG0_INCR256BRSTENA	(1 << 7) /* INCR256 burst */
188 #define DWC3_GSBUSCFG0_INCR128BRSTENA	(1 << 6) /* INCR128 burst */
189 #define DWC3_GSBUSCFG0_INCR64BRSTENA	(1 << 5) /* INCR64 burst */
190 #define DWC3_GSBUSCFG0_INCR32BRSTENA	(1 << 4) /* INCR32 burst */
191 #define DWC3_GSBUSCFG0_INCR16BRSTENA	(1 << 3) /* INCR16 burst */
192 #define DWC3_GSBUSCFG0_INCR8BRSTENA	(1 << 2) /* INCR8 burst */
193 #define DWC3_GSBUSCFG0_INCR4BRSTENA	(1 << 1) /* INCR4 burst */
194 #define DWC3_GSBUSCFG0_INCRBRSTENA	(1 << 0) /* undefined length enable */
195 #define DWC3_GSBUSCFG0_INCRBRST_MASK	0xff
196 
197 /* Global Debug LSP MUX Select */
198 #define DWC3_GDBGLSPMUX_ENDBC		BIT(15)	/* Host only */
199 #define DWC3_GDBGLSPMUX_HOSTSELECT(n)	((n) & 0x3fff)
200 #define DWC3_GDBGLSPMUX_DEVSELECT(n)	(((n) & 0xf) << 4)
201 #define DWC3_GDBGLSPMUX_EPSELECT(n)	((n) & 0xf)
202 
203 /* Global Debug Queue/FIFO Space Available Register */
204 #define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
205 #define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
206 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
207 
208 #define DWC3_TXFIFO		0
209 #define DWC3_RXFIFO		1
210 #define DWC3_TXREQQ		2
211 #define DWC3_RXREQQ		3
212 #define DWC3_RXINFOQ		4
213 #define DWC3_PSTATQ		5
214 #define DWC3_DESCFETCHQ		6
215 #define DWC3_EVENTQ		7
216 #define DWC3_AUXEVENTQ		8
217 
218 /* Global RX Threshold Configuration Register */
219 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
220 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
221 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
222 
223 /* Global TX Threshold Configuration Register */
224 #define DWC3_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0xff) << 16)
225 #define DWC3_GTXTHRCFG_TXPKTCNT(n) (((n) & 0xf) << 24)
226 #define DWC3_GTXTHRCFG_PKTCNTSEL BIT(29)
227 
228 /* Global RX Threshold Configuration Register for DWC_usb31 only */
229 #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n)	(((n) & 0x1f) << 16)
230 #define DWC31_GRXTHRCFG_RXPKTCNT(n)		(((n) & 0x1f) << 21)
231 #define DWC31_GRXTHRCFG_PKTCNTSEL		BIT(26)
232 #define DWC31_RXTHRNUMPKTSEL_HS_PRD		BIT(15)
233 #define DWC31_RXTHRNUMPKT_HS_PRD(n)		(((n) & 0x3) << 13)
234 #define DWC31_RXTHRNUMPKTSEL_PRD		BIT(10)
235 #define DWC31_RXTHRNUMPKT_PRD(n)		(((n) & 0x1f) << 5)
236 #define DWC31_MAXRXBURSTSIZE_PRD(n)		((n) & 0x1f)
237 
238 /* Global TX Threshold Configuration Register for DWC_usb31 only */
239 #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n)	(((n) & 0x1f) << 16)
240 #define DWC31_GTXTHRCFG_TXPKTCNT(n)		(((n) & 0x1f) << 21)
241 #define DWC31_GTXTHRCFG_PKTCNTSEL		BIT(26)
242 #define DWC31_TXTHRNUMPKTSEL_HS_PRD		BIT(15)
243 #define DWC31_TXTHRNUMPKT_HS_PRD(n)		(((n) & 0x3) << 13)
244 #define DWC31_TXTHRNUMPKTSEL_PRD		BIT(10)
245 #define DWC31_TXTHRNUMPKT_PRD(n)		(((n) & 0x1f) << 5)
246 #define DWC31_MAXTXBURSTSIZE_PRD(n)		((n) & 0x1f)
247 
248 /* Global Configuration Register */
249 #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
250 #define DWC3_GCTL_PWRDNSCALE_MASK	GENMASK(31, 19)
251 #define DWC3_GCTL_U2RSTECN	BIT(16)
252 #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
253 #define DWC3_GCTL_CLK_BUS	(0)
254 #define DWC3_GCTL_CLK_PIPE	(1)
255 #define DWC3_GCTL_CLK_PIPEHALF	(2)
256 #define DWC3_GCTL_CLK_MASK	(3)
257 
258 #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
259 #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
260 #define DWC3_GCTL_PRTCAP_HOST	1
261 #define DWC3_GCTL_PRTCAP_DEVICE	2
262 #define DWC3_GCTL_PRTCAP_OTG	3
263 
264 #define DWC3_GCTL_CORESOFTRESET		BIT(11)
265 #define DWC3_GCTL_SOFITPSYNC		BIT(10)
266 #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
267 #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
268 #define DWC3_GCTL_DISSCRAMBLE		BIT(3)
269 #define DWC3_GCTL_U2EXIT_LFPS		BIT(2)
270 #define DWC3_GCTL_GBLHIBERNATIONEN	BIT(1)
271 #define DWC3_GCTL_DSBLCLKGTNG		BIT(0)
272 
273 /* Global User Control 1 Register */
274 #define DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT	BIT(31)
275 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS	BIT(28)
276 #define DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK	BIT(26)
277 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW		BIT(24)
278 #define DWC3_GUCTL1_PARKMODE_DISABLE_SS		BIT(17)
279 #define DWC3_GUCTL1_PARKMODE_DISABLE_HS		BIT(16)
280 #define DWC3_GUCTL1_RESUME_OPMODE_HS_HOST	BIT(10)
281 
282 /* Global Status Register */
283 #define DWC3_GSTS_OTG_IP	BIT(10)
284 #define DWC3_GSTS_BC_IP		BIT(9)
285 #define DWC3_GSTS_ADP_IP	BIT(8)
286 #define DWC3_GSTS_HOST_IP	BIT(7)
287 #define DWC3_GSTS_DEVICE_IP	BIT(6)
288 #define DWC3_GSTS_CSR_TIMEOUT	BIT(5)
289 #define DWC3_GSTS_BUS_ERR_ADDR_VLD	BIT(4)
290 #define DWC3_GSTS_CURMOD(n)	((n) & 0x3)
291 #define DWC3_GSTS_CURMOD_DEVICE	0
292 #define DWC3_GSTS_CURMOD_HOST	1
293 
294 /* Global USB2 PHY Configuration Register */
295 #define DWC3_GUSB2PHYCFG_PHYSOFTRST	BIT(31)
296 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	BIT(30)
297 #define DWC3_GUSB2PHYCFG_ULPIEXTVBUSDRV	BIT(17)
298 #define DWC3_GUSB2PHYCFG_SUSPHY		BIT(6)
299 #define DWC3_GUSB2PHYCFG_ULPI_UTMI	BIT(4)
300 #define DWC3_GUSB2PHYCFG_ENBLSLPM	BIT(8)
301 #define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
302 #define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
303 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
304 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
305 #define USBTRDTIM_UTMI_8_BIT		9
306 #define USBTRDTIM_UTMI_16_BIT		5
307 #define UTMI_PHYIF_16_BIT		1
308 #define UTMI_PHYIF_8_BIT		0
309 
310 /* Global USB2 PHY Vendor Control Register */
311 #define DWC3_GUSB2PHYACC_NEWREGREQ	BIT(25)
312 #define DWC3_GUSB2PHYACC_DONE		BIT(24)
313 #define DWC3_GUSB2PHYACC_BUSY		BIT(23)
314 #define DWC3_GUSB2PHYACC_WRITE		BIT(22)
315 #define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
316 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
317 #define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)
318 
319 /* Global USB3 PIPE Control Register */
320 #define DWC3_GUSB3PIPECTL_PHYSOFTRST	BIT(31)
321 #define DWC3_GUSB3PIPECTL_U2SSINP3OK	BIT(29)
322 #define DWC3_GUSB3PIPECTL_DISRXDETINP3	BIT(28)
323 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX	BIT(27)
324 #define DWC3_GUSB3PIPECTL_REQP1P2P3	BIT(24)
325 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
326 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
327 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
328 #define DWC3_GUSB3PIPECTL_DEPOCHANGE	BIT(18)
329 #define DWC3_GUSB3PIPECTL_SUSPHY	BIT(17)
330 #define DWC3_GUSB3PIPECTL_LFPSFILT	BIT(9)
331 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	BIT(8)
332 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
333 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
334 
335 /* Global TX Fifo Size Register */
336 #define DWC31_GTXFIFOSIZ_TXFRAMNUM	BIT(15)		/* DWC_usb31 only */
337 #define DWC31_GTXFIFOSIZ_TXFDEP(n)	((n) & 0x7fff)	/* DWC_usb31 only */
338 #define DWC3_GTXFIFOSIZ_TXFDEP(n)	((n) & 0xffff)
339 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
340 
341 /* Global RX Fifo Size Register */
342 #define DWC31_GRXFIFOSIZ_RXFDEP(n)	((n) & 0x7fff)	/* DWC_usb31 only */
343 #define DWC3_GRXFIFOSIZ_RXFDEP(n)	((n) & 0xffff)
344 
345 /* Global Event Size Registers */
346 #define DWC3_GEVNTSIZ_INTMASK		BIT(31)
347 #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
348 
349 /* Global HWPARAMS0 Register */
350 #define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
351 #define DWC3_GHWPARAMS0_MODE_GADGET	0
352 #define DWC3_GHWPARAMS0_MODE_HOST	1
353 #define DWC3_GHWPARAMS0_MODE_DRD	2
354 #define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
355 #define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
356 #define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
357 #define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
358 #define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)
359 
360 /* Global HWPARAMS1 Register */
361 #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
362 #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
363 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
364 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
365 #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
366 #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
367 #define DWC3_GHWPARAMS1_ENDBC		BIT(31)
368 
369 /* Global HWPARAMS3 Register */
370 #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
371 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
372 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
373 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
374 #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
375 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
376 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
377 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
378 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
379 #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
380 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
381 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
382 
383 /* Global HWPARAMS4 Register */
384 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
385 #define DWC3_MAX_HIBER_SCRATCHBUFS		15
386 
387 /* Global HWPARAMS6 Register */
388 #define DWC3_GHWPARAMS6_BCSUPPORT		BIT(14)
389 #define DWC3_GHWPARAMS6_OTG3SUPPORT		BIT(13)
390 #define DWC3_GHWPARAMS6_ADPSUPPORT		BIT(12)
391 #define DWC3_GHWPARAMS6_HNPSUPPORT		BIT(11)
392 #define DWC3_GHWPARAMS6_SRPSUPPORT		BIT(10)
393 #define DWC3_GHWPARAMS6_EN_FPGA			BIT(7)
394 
395 /* DWC_usb32 only */
396 #define DWC3_GHWPARAMS6_MDWIDTH(n)		((n) & (0x3 << 8))
397 
398 /* Global HWPARAMS7 Register */
399 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
400 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)
401 
402 /* Global HWPARAMS9 Register */
403 #define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS	BIT(0)
404 #define DWC3_GHWPARAMS9_DEV_MST			BIT(1)
405 
406 /* Global Frame Length Adjustment Register */
407 #define DWC3_GFLADJ_30MHZ_SDBND_SEL		BIT(7)
408 #define DWC3_GFLADJ_30MHZ_MASK			0x3f
409 #define DWC3_GFLADJ_REFCLK_FLADJ_MASK		GENMASK(21, 8)
410 #define DWC3_GFLADJ_REFCLK_LPM_SEL		BIT(23)
411 #define DWC3_GFLADJ_240MHZDECR			GENMASK(30, 24)
412 #define DWC3_GFLADJ_240MHZDECR_PLS1		BIT(31)
413 
414 /* Global User Control Register*/
415 #define DWC3_GUCTL_REFCLKPER_MASK		0xffc00000
416 #define DWC3_GUCTL_REFCLKPER_SEL		22
417 
418 /* Global User Control Register 2 */
419 #define DWC3_GUCTL2_RST_ACTBITLATER		BIT(14)
420 
421 /* Global User Control Register 3 */
422 #define DWC3_GUCTL3_SPLITDISABLE		BIT(14)
423 
424 /* Device Configuration Register */
425 #define DWC3_DCFG_NUMLANES(n)	(((n) & 0x3) << 30) /* DWC_usb32 only */
426 
427 #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
428 #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
429 
430 #define DWC3_DCFG_SPEED_MASK	(7 << 0)
431 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
432 #define DWC3_DCFG_SUPERSPEED	(4 << 0)
433 #define DWC3_DCFG_HIGHSPEED	(0 << 0)
434 #define DWC3_DCFG_FULLSPEED	BIT(0)
435 
436 #define DWC3_DCFG_NUMP_SHIFT	17
437 #define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
438 #define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
439 #define DWC3_DCFG_LPM_CAP	BIT(22)
440 #define DWC3_DCFG_IGNSTRMPP	BIT(23)
441 
442 /* Device Control Register */
443 #define DWC3_DCTL_RUN_STOP	BIT(31)
444 #define DWC3_DCTL_CSFTRST	BIT(30)
445 #define DWC3_DCTL_LSFTRST	BIT(29)
446 
447 #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
448 #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
449 
450 #define DWC3_DCTL_APPL1RES	BIT(23)
451 
452 /* These apply for core versions 1.87a and earlier */
453 #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
454 #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
455 #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
456 #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
457 #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
458 #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
459 #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
460 
461 /* These apply for core versions 1.94a and later */
462 #define DWC3_DCTL_NYET_THRES(n)		(((n) & 0xf) << 20)
463 
464 #define DWC3_DCTL_KEEP_CONNECT		BIT(19)
465 #define DWC3_DCTL_L1_HIBER_EN		BIT(18)
466 #define DWC3_DCTL_CRS			BIT(17)
467 #define DWC3_DCTL_CSS			BIT(16)
468 
469 #define DWC3_DCTL_INITU2ENA		BIT(12)
470 #define DWC3_DCTL_ACCEPTU2ENA		BIT(11)
471 #define DWC3_DCTL_INITU1ENA		BIT(10)
472 #define DWC3_DCTL_ACCEPTU1ENA		BIT(9)
473 #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
474 
475 #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
476 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
477 
478 #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
479 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
480 #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
481 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
482 #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
483 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
484 #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
485 
486 /* Device Event Enable Register */
487 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	BIT(12)
488 #define DWC3_DEVTEN_EVNTOVERFLOWEN	BIT(11)
489 #define DWC3_DEVTEN_CMDCMPLTEN		BIT(10)
490 #define DWC3_DEVTEN_ERRTICERREN		BIT(9)
491 #define DWC3_DEVTEN_SOFEN		BIT(7)
492 #define DWC3_DEVTEN_U3L2L1SUSPEN	BIT(6)
493 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	BIT(5)
494 #define DWC3_DEVTEN_WKUPEVTEN		BIT(4)
495 #define DWC3_DEVTEN_ULSTCNGEN		BIT(3)
496 #define DWC3_DEVTEN_CONNECTDONEEN	BIT(2)
497 #define DWC3_DEVTEN_USBRSTEN		BIT(1)
498 #define DWC3_DEVTEN_DISCONNEVTEN	BIT(0)
499 
500 #define DWC3_DSTS_CONNLANES(n)		(((n) >> 30) & 0x3) /* DWC_usb32 only */
501 
502 /* Device Status Register */
503 #define DWC3_DSTS_DCNRD			BIT(29)
504 
505 /* This applies for core versions 1.87a and earlier */
506 #define DWC3_DSTS_PWRUPREQ		BIT(24)
507 
508 /* These apply for core versions 1.94a and later */
509 #define DWC3_DSTS_RSS			BIT(25)
510 #define DWC3_DSTS_SSS			BIT(24)
511 
512 #define DWC3_DSTS_COREIDLE		BIT(23)
513 #define DWC3_DSTS_DEVCTRLHLT		BIT(22)
514 
515 #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
516 #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
517 
518 #define DWC3_DSTS_RXFIFOEMPTY		BIT(17)
519 
520 #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
521 #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
522 
523 #define DWC3_DSTS_CONNECTSPD		(7 << 0)
524 
525 #define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
526 #define DWC3_DSTS_SUPERSPEED		(4 << 0)
527 #define DWC3_DSTS_HIGHSPEED		(0 << 0)
528 #define DWC3_DSTS_FULLSPEED		BIT(0)
529 
530 /* Device Generic Command Register */
531 #define DWC3_DGCMD_SET_LMP		0x01
532 #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
533 #define DWC3_DGCMD_XMIT_FUNCTION	0x03
534 
535 /* These apply for core versions 1.94a and later */
536 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
537 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
538 
539 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
540 #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
541 #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
542 #define DWC3_DGCMD_SET_ENDPOINT_PRIME	0x0d
543 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
544 #define DWC3_DGCMD_DEV_NOTIFICATION	0x07
545 
546 #define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
547 #define DWC3_DGCMD_CMDACT		BIT(10)
548 #define DWC3_DGCMD_CMDIOC		BIT(8)
549 
550 /* Device Generic Command Parameter Register */
551 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	BIT(0)
552 #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
553 #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
554 #define DWC3_DGCMDPAR_TX_FIFO			BIT(5)
555 #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
556 #define DWC3_DGCMDPAR_LOOPBACK_ENA		BIT(0)
557 #define DWC3_DGCMDPAR_DN_FUNC_WAKE		BIT(0)
558 #define DWC3_DGCMDPAR_INTF_SEL(n)		((n) << 4)
559 
560 /* Device Endpoint Command Register */
561 #define DWC3_DEPCMD_PARAM_SHIFT		16
562 #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
563 #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
564 #define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
565 #define DWC3_DEPCMD_HIPRI_FORCERM	BIT(11)
566 #define DWC3_DEPCMD_CLEARPENDIN		BIT(11)
567 #define DWC3_DEPCMD_CMDACT		BIT(10)
568 #define DWC3_DEPCMD_CMDIOC		BIT(8)
569 
570 #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
571 #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
572 #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
573 #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
574 #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
575 #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
576 /* This applies for core versions 1.90a and earlier */
577 #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
578 /* This applies for core versions 1.94a and later */
579 #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
580 #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
581 #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
582 
583 #define DWC3_DEPCMD_CMD(x)		((x) & 0xf)
584 
585 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
586 #define DWC3_DALEPENA_EP(n)		BIT(n)
587 
588 /* DWC_usb32 DCFG1 config */
589 #define DWC3_DCFG1_DIS_MST_ENH		BIT(1)
590 
591 #define DWC3_DEPCMD_TYPE_CONTROL	0
592 #define DWC3_DEPCMD_TYPE_ISOC		1
593 #define DWC3_DEPCMD_TYPE_BULK		2
594 #define DWC3_DEPCMD_TYPE_INTR		3
595 
596 #define DWC3_DEV_IMOD_COUNT_SHIFT	16
597 #define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
598 #define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
599 #define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)
600 
601 /* OTG Configuration Register */
602 #define DWC3_OCFG_DISPWRCUTTOFF		BIT(5)
603 #define DWC3_OCFG_HIBDISMASK		BIT(4)
604 #define DWC3_OCFG_SFTRSTMASK		BIT(3)
605 #define DWC3_OCFG_OTGVERSION		BIT(2)
606 #define DWC3_OCFG_HNPCAP		BIT(1)
607 #define DWC3_OCFG_SRPCAP		BIT(0)
608 
609 /* OTG CTL Register */
610 #define DWC3_OCTL_OTG3GOERR		BIT(7)
611 #define DWC3_OCTL_PERIMODE		BIT(6)
612 #define DWC3_OCTL_PRTPWRCTL		BIT(5)
613 #define DWC3_OCTL_HNPREQ		BIT(4)
614 #define DWC3_OCTL_SESREQ		BIT(3)
615 #define DWC3_OCTL_TERMSELIDPULSE	BIT(2)
616 #define DWC3_OCTL_DEVSETHNPEN		BIT(1)
617 #define DWC3_OCTL_HSTSETHNPEN		BIT(0)
618 
619 /* OTG Event Register */
620 #define DWC3_OEVT_DEVICEMODE		BIT(31)
621 #define DWC3_OEVT_XHCIRUNSTPSET		BIT(27)
622 #define DWC3_OEVT_DEVRUNSTPSET		BIT(26)
623 #define DWC3_OEVT_HIBENTRY		BIT(25)
624 #define DWC3_OEVT_CONIDSTSCHNG		BIT(24)
625 #define DWC3_OEVT_HRRCONFNOTIF		BIT(23)
626 #define DWC3_OEVT_HRRINITNOTIF		BIT(22)
627 #define DWC3_OEVT_ADEVIDLE		BIT(21)
628 #define DWC3_OEVT_ADEVBHOSTEND		BIT(20)
629 #define DWC3_OEVT_ADEVHOST		BIT(19)
630 #define DWC3_OEVT_ADEVHNPCHNG		BIT(18)
631 #define DWC3_OEVT_ADEVSRPDET		BIT(17)
632 #define DWC3_OEVT_ADEVSESSENDDET	BIT(16)
633 #define DWC3_OEVT_BDEVBHOSTEND		BIT(11)
634 #define DWC3_OEVT_BDEVHNPCHNG		BIT(10)
635 #define DWC3_OEVT_BDEVSESSVLDDET	BIT(9)
636 #define DWC3_OEVT_BDEVVBUSCHNG		BIT(8)
637 #define DWC3_OEVT_BSESSVLD		BIT(3)
638 #define DWC3_OEVT_HSTNEGSTS		BIT(2)
639 #define DWC3_OEVT_SESREQSTS		BIT(1)
640 #define DWC3_OEVT_ERROR			BIT(0)
641 
642 /* OTG Event Enable Register */
643 #define DWC3_OEVTEN_XHCIRUNSTPSETEN	BIT(27)
644 #define DWC3_OEVTEN_DEVRUNSTPSETEN	BIT(26)
645 #define DWC3_OEVTEN_HIBENTRYEN		BIT(25)
646 #define DWC3_OEVTEN_CONIDSTSCHNGEN	BIT(24)
647 #define DWC3_OEVTEN_HRRCONFNOTIFEN	BIT(23)
648 #define DWC3_OEVTEN_HRRINITNOTIFEN	BIT(22)
649 #define DWC3_OEVTEN_ADEVIDLEEN		BIT(21)
650 #define DWC3_OEVTEN_ADEVBHOSTENDEN	BIT(20)
651 #define DWC3_OEVTEN_ADEVHOSTEN		BIT(19)
652 #define DWC3_OEVTEN_ADEVHNPCHNGEN	BIT(18)
653 #define DWC3_OEVTEN_ADEVSRPDETEN	BIT(17)
654 #define DWC3_OEVTEN_ADEVSESSENDDETEN	BIT(16)
655 #define DWC3_OEVTEN_BDEVBHOSTENDEN	BIT(11)
656 #define DWC3_OEVTEN_BDEVHNPCHNGEN	BIT(10)
657 #define DWC3_OEVTEN_BDEVSESSVLDDETEN	BIT(9)
658 #define DWC3_OEVTEN_BDEVVBUSCHNGEN	BIT(8)
659 
660 /* OTG Status Register */
661 #define DWC3_OSTS_DEVRUNSTP		BIT(13)
662 #define DWC3_OSTS_XHCIRUNSTP		BIT(12)
663 #define DWC3_OSTS_PERIPHERALSTATE	BIT(4)
664 #define DWC3_OSTS_XHCIPRTPOWER		BIT(3)
665 #define DWC3_OSTS_BSESVLD		BIT(2)
666 #define DWC3_OSTS_VBUSVLD		BIT(1)
667 #define DWC3_OSTS_CONIDSTS		BIT(0)
668 
669 /* Force Gen1 speed on Gen2 link */
670 #define DWC3_LLUCTL_FORCE_GEN1		BIT(10)
671 
672 /* Structures */
673 
674 struct dwc3_trb;
675 
676 /**
677  * struct dwc3_event_buffer - Software event buffer representation
678  * @buf: _THE_ buffer
679  * @cache: The buffer cache used in the threaded interrupt
680  * @length: size of this buffer
681  * @lpos: event offset
682  * @count: cache of last read event count register
683  * @flags: flags related to this event buffer
684  * @dma: dma_addr_t
685  * @dwc: pointer to DWC controller
686  */
687 struct dwc3_event_buffer {
688 	void			*buf;
689 	void			*cache;
690 	unsigned int		length;
691 	unsigned int		lpos;
692 	unsigned int		count;
693 	unsigned int		flags;
694 
695 #define DWC3_EVENT_PENDING	BIT(0)
696 
697 	dma_addr_t		dma;
698 
699 	struct dwc3		*dwc;
700 };
701 
702 #define DWC3_EP_FLAG_STALLED	BIT(0)
703 #define DWC3_EP_FLAG_WEDGED	BIT(1)
704 
705 #define DWC3_EP_DIRECTION_TX	true
706 #define DWC3_EP_DIRECTION_RX	false
707 
708 #define DWC3_TRB_NUM		256
709 
710 /**
711  * struct dwc3_ep - device side endpoint representation
712  * @endpoint: usb endpoint
713  * @cancelled_list: list of cancelled requests for this endpoint
714  * @pending_list: list of pending requests for this endpoint
715  * @started_list: list of started requests on this endpoint
716  * @regs: pointer to first endpoint register
717  * @trb_pool: array of transaction buffers
718  * @trb_pool_dma: dma address of @trb_pool
719  * @trb_enqueue: enqueue 'pointer' into TRB array
720  * @trb_dequeue: dequeue 'pointer' into TRB array
721  * @dwc: pointer to DWC controller
722  * @saved_state: ep state saved during hibernation
723  * @flags: endpoint flags (wedged, stalled, ...)
724  * @number: endpoint number (1 - 15)
725  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
726  * @resource_index: Resource transfer index
727  * @frame_number: set to the frame number we want this transfer to start (ISOC)
728  * @interval: the interval on which the ISOC transfer is started
729  * @name: a human readable name e.g. ep1out-bulk
730  * @direction: true for TX, false for RX
731  * @stream_capable: true when streams are enabled
732  * @combo_num: the test combination BIT[15:14] of the frame number to test
733  *		isochronous START TRANSFER command failure workaround
734  * @start_cmd_status: the status of testing START TRANSFER command with
735  *		combo_num = 'b00
736  */
737 struct dwc3_ep {
738 	struct usb_ep		endpoint;
739 	struct list_head	cancelled_list;
740 	struct list_head	pending_list;
741 	struct list_head	started_list;
742 
743 	void __iomem		*regs;
744 
745 	struct dwc3_trb		*trb_pool;
746 	dma_addr_t		trb_pool_dma;
747 	struct dwc3		*dwc;
748 
749 	u32			saved_state;
750 	unsigned int		flags;
751 #define DWC3_EP_ENABLED			BIT(0)
752 #define DWC3_EP_STALL			BIT(1)
753 #define DWC3_EP_WEDGE			BIT(2)
754 #define DWC3_EP_TRANSFER_STARTED	BIT(3)
755 #define DWC3_EP_END_TRANSFER_PENDING	BIT(4)
756 #define DWC3_EP_PENDING_REQUEST		BIT(5)
757 #define DWC3_EP_DELAY_START		BIT(6)
758 #define DWC3_EP_WAIT_TRANSFER_COMPLETE	BIT(7)
759 #define DWC3_EP_IGNORE_NEXT_NOSTREAM	BIT(8)
760 #define DWC3_EP_FORCE_RESTART_STREAM	BIT(9)
761 #define DWC3_EP_FIRST_STREAM_PRIMED	BIT(10)
762 #define DWC3_EP_PENDING_CLEAR_STALL	BIT(11)
763 #define DWC3_EP_TXFIFO_RESIZED		BIT(12)
764 #define DWC3_EP_DELAY_STOP             BIT(13)
765 #define DWC3_EP_RESOURCE_ALLOCATED	BIT(14)
766 
767 	/* This last one is specific to EP0 */
768 #define DWC3_EP0_DIR_IN			BIT(31)
769 
770 	/*
771 	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
772 	 * use a u8 type here. If anybody decides to increase number of TRBs to
773 	 * anything larger than 256 - I can't see why people would want to do
774 	 * this though - then this type needs to be changed.
775 	 *
776 	 * By using u8 types we ensure that our % operator when incrementing
777 	 * enqueue and dequeue get optimized away by the compiler.
778 	 */
779 	u8			trb_enqueue;
780 	u8			trb_dequeue;
781 
782 	u8			number;
783 	u8			type;
784 	u8			resource_index;
785 	u32			frame_number;
786 	u32			interval;
787 
788 	char			name[20];
789 
790 	unsigned		direction:1;
791 	unsigned		stream_capable:1;
792 
793 	/* For isochronous START TRANSFER workaround only */
794 	u8			combo_num;
795 	int			start_cmd_status;
796 };
797 
798 enum dwc3_phy {
799 	DWC3_PHY_UNKNOWN = 0,
800 	DWC3_PHY_USB3,
801 	DWC3_PHY_USB2,
802 };
803 
804 enum dwc3_ep0_next {
805 	DWC3_EP0_UNKNOWN = 0,
806 	DWC3_EP0_COMPLETE,
807 	DWC3_EP0_NRDY_DATA,
808 	DWC3_EP0_NRDY_STATUS,
809 };
810 
811 enum dwc3_ep0_state {
812 	EP0_UNCONNECTED		= 0,
813 	EP0_SETUP_PHASE,
814 	EP0_DATA_PHASE,
815 	EP0_STATUS_PHASE,
816 };
817 
818 enum dwc3_link_state {
819 	/* In SuperSpeed */
820 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
821 	DWC3_LINK_STATE_U1		= 0x01,
822 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
823 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
824 	DWC3_LINK_STATE_SS_DIS		= 0x04,
825 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
826 	DWC3_LINK_STATE_SS_INACT	= 0x06,
827 	DWC3_LINK_STATE_POLL		= 0x07,
828 	DWC3_LINK_STATE_RECOV		= 0x08,
829 	DWC3_LINK_STATE_HRESET		= 0x09,
830 	DWC3_LINK_STATE_CMPLY		= 0x0a,
831 	DWC3_LINK_STATE_LPBK		= 0x0b,
832 	DWC3_LINK_STATE_RESET		= 0x0e,
833 	DWC3_LINK_STATE_RESUME		= 0x0f,
834 	DWC3_LINK_STATE_MASK		= 0x0f,
835 };
836 
837 /* TRB Length, PCM and Status */
838 #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
839 #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
840 #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
841 #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
842 
843 #define DWC3_TRBSTS_OK			0
844 #define DWC3_TRBSTS_MISSED_ISOC		1
845 #define DWC3_TRBSTS_SETUP_PENDING	2
846 #define DWC3_TRB_STS_XFER_IN_PROG	4
847 
848 /* TRB Control */
849 #define DWC3_TRB_CTRL_HWO		BIT(0)
850 #define DWC3_TRB_CTRL_LST		BIT(1)
851 #define DWC3_TRB_CTRL_CHN		BIT(2)
852 #define DWC3_TRB_CTRL_CSP		BIT(3)
853 #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
854 #define DWC3_TRB_CTRL_ISP_IMI		BIT(10)
855 #define DWC3_TRB_CTRL_IOC		BIT(11)
856 #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
857 #define DWC3_TRB_CTRL_GET_SID_SOFN(n)	(((n) & (0xffff << 14)) >> 14)
858 
859 #define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
860 #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
861 #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
862 #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
863 #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
864 #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
865 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
866 #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
867 #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
868 
869 /**
870  * struct dwc3_trb - transfer request block (hw format)
871  * @bpl: DW0-3
872  * @bph: DW4-7
873  * @size: DW8-B
874  * @ctrl: DWC-F
875  */
876 struct dwc3_trb {
877 	u32		bpl;
878 	u32		bph;
879 	u32		size;
880 	u32		ctrl;
881 } __packed;
882 
883 /**
884  * struct dwc3_hwparams - copy of HWPARAMS registers
885  * @hwparams0: GHWPARAMS0
886  * @hwparams1: GHWPARAMS1
887  * @hwparams2: GHWPARAMS2
888  * @hwparams3: GHWPARAMS3
889  * @hwparams4: GHWPARAMS4
890  * @hwparams5: GHWPARAMS5
891  * @hwparams6: GHWPARAMS6
892  * @hwparams7: GHWPARAMS7
893  * @hwparams8: GHWPARAMS8
894  * @hwparams9: GHWPARAMS9
895  */
896 struct dwc3_hwparams {
897 	u32	hwparams0;
898 	u32	hwparams1;
899 	u32	hwparams2;
900 	u32	hwparams3;
901 	u32	hwparams4;
902 	u32	hwparams5;
903 	u32	hwparams6;
904 	u32	hwparams7;
905 	u32	hwparams8;
906 	u32	hwparams9;
907 };
908 
909 /* HWPARAMS0 */
910 #define DWC3_MODE(n)		((n) & 0x7)
911 
912 /* HWPARAMS1 */
913 #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
914 
915 /* HWPARAMS3 */
916 #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
917 #define DWC3_NUM_EPS_MASK	(0x3f << 12)
918 #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
919 			(DWC3_NUM_EPS_MASK)) >> 12)
920 #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
921 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
922 
923 /* HWPARAMS7 */
924 #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
925 
926 /* HWPARAMS9 */
927 #define DWC3_MST_CAPABLE(p)	(!!((p)->hwparams9 &		\
928 			DWC3_GHWPARAMS9_DEV_MST))
929 
930 /**
931  * struct dwc3_request - representation of a transfer request
932  * @request: struct usb_request to be transferred
933  * @list: a list_head used for request queueing
934  * @dep: struct dwc3_ep owning this request
935  * @sg: pointer to first incomplete sg
936  * @start_sg: pointer to the sg which should be queued next
937  * @num_pending_sgs: counter to pending sgs
938  * @num_queued_sgs: counter to the number of sgs which already got queued
939  * @remaining: amount of data remaining
940  * @status: internal dwc3 request status tracking
941  * @epnum: endpoint number to which this request refers
942  * @trb: pointer to struct dwc3_trb
943  * @trb_dma: DMA address of @trb
944  * @num_trbs: number of TRBs used by this request
945  * @needs_extra_trb: true when request needs one extra TRB (either due to ZLP
946  *	or unaligned OUT)
947  * @direction: IN or OUT direction flag
948  * @mapped: true when request has been dma-mapped
949  */
950 struct dwc3_request {
951 	struct usb_request	request;
952 	struct list_head	list;
953 	struct dwc3_ep		*dep;
954 	struct scatterlist	*sg;
955 	struct scatterlist	*start_sg;
956 
957 	unsigned int		num_pending_sgs;
958 	unsigned int		num_queued_sgs;
959 	unsigned int		remaining;
960 
961 	unsigned int		status;
962 #define DWC3_REQUEST_STATUS_QUEUED		0
963 #define DWC3_REQUEST_STATUS_STARTED		1
964 #define DWC3_REQUEST_STATUS_DISCONNECTED	2
965 #define DWC3_REQUEST_STATUS_DEQUEUED		3
966 #define DWC3_REQUEST_STATUS_STALLED		4
967 #define DWC3_REQUEST_STATUS_COMPLETED		5
968 #define DWC3_REQUEST_STATUS_UNKNOWN		-1
969 
970 	u8			epnum;
971 	struct dwc3_trb		*trb;
972 	dma_addr_t		trb_dma;
973 
974 	unsigned int		num_trbs;
975 
976 	unsigned int		needs_extra_trb:1;
977 	unsigned int		direction:1;
978 	unsigned int		mapped:1;
979 };
980 
981 /*
982  * struct dwc3_scratchpad_array - hibernation scratchpad array
983  * (format defined by hw)
984  */
985 struct dwc3_scratchpad_array {
986 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
987 };
988 
989 /**
990  * struct dwc3 - representation of our controller
991  * @drd_work: workqueue used for role swapping
992  * @ep0_trb: trb which is used for the ctrl_req
993  * @bounce: address of bounce buffer
994  * @setup_buf: used while precessing STD USB requests
995  * @ep0_trb_addr: dma address of @ep0_trb
996  * @bounce_addr: dma address of @bounce
997  * @ep0_usb_req: dummy req used while handling STD USB requests
998  * @ep0_in_setup: one control transfer is completed and enter setup phase
999  * @lock: for synchronizing
1000  * @mutex: for mode switching
1001  * @dev: pointer to our struct device
1002  * @sysdev: pointer to the DMA-capable device
1003  * @xhci: pointer to our xHCI child
1004  * @xhci_resources: struct resources for our @xhci child
1005  * @ev_buf: struct dwc3_event_buffer pointer
1006  * @eps: endpoint array
1007  * @gadget: device side representation of the peripheral controller
1008  * @gadget_driver: pointer to the gadget driver
1009  * @bus_clk: clock for accessing the registers
1010  * @ref_clk: reference clock
1011  * @susp_clk: clock used when the SS phy is in low power (S3) state
1012  * @utmi_clk: clock used for USB2 PHY communication
1013  * @pipe_clk: clock used for USB3 PHY communication
1014  * @reset: reset control
1015  * @regs: base address for our registers
1016  * @regs_size: address space size
1017  * @fladj: frame length adjustment
1018  * @ref_clk_per: reference clock period configuration
1019  * @irq_gadget: peripheral controller's IRQ number
1020  * @otg_irq: IRQ number for OTG IRQs
1021  * @current_otg_role: current role of operation while using the OTG block
1022  * @desired_otg_role: desired role of operation while using the OTG block
1023  * @otg_restart_host: flag that OTG controller needs to restart host
1024  * @u1u2: only used on revisions <1.83a for workaround
1025  * @maximum_speed: maximum speed requested (mainly for testing purposes)
1026  * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count
1027  * @gadget_max_speed: maximum gadget speed requested
1028  * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling
1029  *			rate and lane count.
1030  * @ip: controller's ID
1031  * @revision: controller's version of an IP
1032  * @version_type: VERSIONTYPE register contents, a sub release of a revision
1033  * @dr_mode: requested mode of operation
1034  * @current_dr_role: current role of operation when in dual-role mode
1035  * @desired_dr_role: desired role of operation when in dual-role mode
1036  * @edev: extcon handle
1037  * @edev_nb: extcon notifier
1038  * @hsphy_mode: UTMI phy mode, one of following:
1039  *		- USBPHY_INTERFACE_MODE_UTMI
1040  *		- USBPHY_INTERFACE_MODE_UTMIW
1041  * @role_sw: usb_role_switch handle
1042  * @role_switch_default_mode: default operation mode of controller while
1043  *			usb role is USB_ROLE_NONE.
1044  * @usb_psy: pointer to power supply interface.
1045  * @usb2_phy: pointer to USB2 PHY
1046  * @usb3_phy: pointer to USB3 PHY
1047  * @usb2_generic_phy: pointer to array of USB2 PHYs
1048  * @usb3_generic_phy: pointer to array of USB3 PHYs
1049  * @num_usb2_ports: number of USB2 ports
1050  * @num_usb3_ports: number of USB3 ports
1051  * @phys_ready: flag to indicate that PHYs are ready
1052  * @ulpi: pointer to ulpi interface
1053  * @ulpi_ready: flag to indicate that ULPI is initialized
1054  * @u2sel: parameter from Set SEL request.
1055  * @u2pel: parameter from Set SEL request.
1056  * @u1sel: parameter from Set SEL request.
1057  * @u1pel: parameter from Set SEL request.
1058  * @num_eps: number of endpoints
1059  * @ep0_next_event: hold the next expected event
1060  * @ep0state: state of endpoint zero
1061  * @link_state: link state
1062  * @speed: device speed (super, high, full, low)
1063  * @hwparams: copy of hwparams registers
1064  * @regset: debugfs pointer to regdump file
1065  * @dbg_lsp_select: current debug lsp mux register selection
1066  * @test_mode: true when we're entering a USB test mode
1067  * @test_mode_nr: test feature selector
1068  * @lpm_nyet_threshold: LPM NYET response threshold
1069  * @hird_threshold: HIRD threshold
1070  * @rx_thr_num_pkt: USB receive packet count
1071  * @rx_max_burst: max USB receive burst size
1072  * @tx_thr_num_pkt: USB transmit packet count
1073  * @tx_max_burst: max USB transmit burst size
1074  * @rx_thr_num_pkt_prd: periodic ESS receive packet count
1075  * @rx_max_burst_prd: max periodic ESS receive burst size
1076  * @tx_thr_num_pkt_prd: periodic ESS transmit packet count
1077  * @tx_max_burst_prd: max periodic ESS transmit burst size
1078  * @tx_fifo_resize_max_num: max number of fifos allocated during txfifo resize
1079  * @clear_stall_protocol: endpoint number that requires a delayed status phase
1080  * @hsphy_interface: "utmi" or "ulpi"
1081  * @connected: true when we're connected to a host, false otherwise
1082  * @softconnect: true when gadget connect is called, false when disconnect runs
1083  * @delayed_status: true when gadget driver asks for delayed status
1084  * @ep0_bounced: true when we used bounce buffer
1085  * @ep0_expect_in: true when we expect a DATA IN transfer
1086  * @sysdev_is_parent: true when dwc3 device has a parent driver
1087  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
1088  *			there's now way for software to detect this in runtime.
1089  * @is_utmi_l1_suspend: the core asserts output signal
1090  *	0	- utmi_sleep_n
1091  *	1	- utmi_l1_suspend_n
1092  * @is_fpga: true when we are using the FPGA board
1093  * @pending_events: true when we have pending IRQs to be handled
1094  * @do_fifo_resize: true when txfifo resizing is enabled for dwc3 endpoints
1095  * @pullups_connected: true when Run/Stop bit is set
1096  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
1097  * @three_stage_setup: set if we perform a three phase setup
1098  * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is
1099  *			not needed for DWC_usb31 version 1.70a-ea06 and below
1100  * @usb3_lpm_capable: set if hadrware supports Link Power Management
1101  * @usb2_lpm_disable: set to disable usb2 lpm for host
1102  * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget
1103  * @disable_scramble_quirk: set if we enable the disable scramble quirk
1104  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
1105  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
1106  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
1107  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
1108  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
1109  * @lfps_filter_quirk: set if we enable LFPS filter quirk
1110  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
1111  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
1112  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
1113  * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
1114  *                      disabling the suspend signal to the PHY.
1115  * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled.
1116  * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled.
1117  * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
1118  * @async_callbacks: if set, indicate that async callbacks will be used.
1119  *
1120  * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
1121  *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
1122  *			provide a free-running PHY clock.
1123  * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
1124  *			change quirk.
1125  * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
1126  *			check during HS transmit.
1127  * @resume_hs_terminations: Set if we enable quirk for fixing improper crc
1128  *			generation after resume from suspend.
1129  * @ulpi_ext_vbus_drv: Set to confiure the upli chip to drives CPEN pin
1130  *			VBUS with an external supply.
1131  * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed
1132  *			instances in park mode.
1133  * @parkmode_disable_hs_quirk: set if we need to disable all HishSpeed
1134  *			instances in park mode.
1135  * @gfladj_refclk_lpm_sel: set if we need to enable SOF/ITP counter
1136  *                          running based on ref_clk
1137  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
1138  * @tx_de_emphasis: Tx de-emphasis value
1139  *	0	- -6dB de-emphasis
1140  *	1	- -3.5dB de-emphasis
1141  *	2	- No de-emphasis
1142  *	3	- Reserved
1143  * @dis_metastability_quirk: set to disable metastability quirk.
1144  * @dis_split_quirk: set to disable split boundary.
1145  * @sys_wakeup: set if the device may do system wakeup.
1146  * @wakeup_configured: set if the device is configured for remote wakeup.
1147  * @suspended: set to track suspend event due to U3/L2.
1148  * @imod_interval: set the interrupt moderation interval in 250ns
1149  *			increments or 0 to disable.
1150  * @max_cfg_eps: current max number of IN eps used across all USB configs.
1151  * @last_fifo_depth: last fifo depth used to determine next fifo ram start
1152  *		     address.
1153  * @num_ep_resized: carries the current number endpoints which have had its tx
1154  *		    fifo resized.
1155  * @debug_root: root debugfs directory for this device to put its files in.
1156  */
1157 struct dwc3 {
1158 	struct work_struct	drd_work;
1159 	struct dwc3_trb		*ep0_trb;
1160 	void			*bounce;
1161 	u8			*setup_buf;
1162 	dma_addr_t		ep0_trb_addr;
1163 	dma_addr_t		bounce_addr;
1164 	struct dwc3_request	ep0_usb_req;
1165 	struct completion	ep0_in_setup;
1166 
1167 	/* device lock */
1168 	spinlock_t		lock;
1169 
1170 	/* mode switching lock */
1171 	struct mutex		mutex;
1172 
1173 	struct device		*dev;
1174 	struct device		*sysdev;
1175 
1176 	struct platform_device	*xhci;
1177 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
1178 
1179 	struct dwc3_event_buffer *ev_buf;
1180 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
1181 
1182 	struct usb_gadget	*gadget;
1183 	struct usb_gadget_driver *gadget_driver;
1184 
1185 	struct clk		*bus_clk;
1186 	struct clk		*ref_clk;
1187 	struct clk		*susp_clk;
1188 	struct clk		*utmi_clk;
1189 	struct clk		*pipe_clk;
1190 
1191 	struct reset_control	*reset;
1192 
1193 	struct usb_phy		*usb2_phy;
1194 	struct usb_phy		*usb3_phy;
1195 
1196 	struct phy		*usb2_generic_phy[DWC3_USB2_MAX_PORTS];
1197 	struct phy		*usb3_generic_phy[DWC3_USB3_MAX_PORTS];
1198 
1199 	u8			num_usb2_ports;
1200 	u8			num_usb3_ports;
1201 
1202 	bool			phys_ready;
1203 
1204 	struct ulpi		*ulpi;
1205 	bool			ulpi_ready;
1206 
1207 	void __iomem		*regs;
1208 	size_t			regs_size;
1209 
1210 	enum usb_dr_mode	dr_mode;
1211 	u32			current_dr_role;
1212 	u32			desired_dr_role;
1213 	struct extcon_dev	*edev;
1214 	struct notifier_block	edev_nb;
1215 	enum usb_phy_interface	hsphy_mode;
1216 	struct usb_role_switch	*role_sw;
1217 	enum usb_dr_mode	role_switch_default_mode;
1218 
1219 	struct power_supply	*usb_psy;
1220 
1221 	u32			fladj;
1222 	u32			ref_clk_per;
1223 	u32			irq_gadget;
1224 	u32			otg_irq;
1225 	u32			current_otg_role;
1226 	u32			desired_otg_role;
1227 	bool			otg_restart_host;
1228 	u32			u1u2;
1229 	u32			maximum_speed;
1230 	u32			gadget_max_speed;
1231 	enum usb_ssp_rate	max_ssp_rate;
1232 	enum usb_ssp_rate	gadget_ssp_rate;
1233 
1234 	u32			ip;
1235 
1236 #define DWC3_IP			0x5533
1237 #define DWC31_IP		0x3331
1238 #define DWC32_IP		0x3332
1239 
1240 	u32			revision;
1241 
1242 #define DWC3_REVISION_ANY	0x0
1243 #define DWC3_REVISION_173A	0x5533173a
1244 #define DWC3_REVISION_175A	0x5533175a
1245 #define DWC3_REVISION_180A	0x5533180a
1246 #define DWC3_REVISION_183A	0x5533183a
1247 #define DWC3_REVISION_185A	0x5533185a
1248 #define DWC3_REVISION_187A	0x5533187a
1249 #define DWC3_REVISION_188A	0x5533188a
1250 #define DWC3_REVISION_190A	0x5533190a
1251 #define DWC3_REVISION_194A	0x5533194a
1252 #define DWC3_REVISION_200A	0x5533200a
1253 #define DWC3_REVISION_202A	0x5533202a
1254 #define DWC3_REVISION_210A	0x5533210a
1255 #define DWC3_REVISION_220A	0x5533220a
1256 #define DWC3_REVISION_230A	0x5533230a
1257 #define DWC3_REVISION_240A	0x5533240a
1258 #define DWC3_REVISION_250A	0x5533250a
1259 #define DWC3_REVISION_260A	0x5533260a
1260 #define DWC3_REVISION_270A	0x5533270a
1261 #define DWC3_REVISION_280A	0x5533280a
1262 #define DWC3_REVISION_290A	0x5533290a
1263 #define DWC3_REVISION_300A	0x5533300a
1264 #define DWC3_REVISION_310A	0x5533310a
1265 #define DWC3_REVISION_330A	0x5533330a
1266 
1267 #define DWC31_REVISION_ANY	0x0
1268 #define DWC31_REVISION_110A	0x3131302a
1269 #define DWC31_REVISION_120A	0x3132302a
1270 #define DWC31_REVISION_160A	0x3136302a
1271 #define DWC31_REVISION_170A	0x3137302a
1272 #define DWC31_REVISION_180A	0x3138302a
1273 #define DWC31_REVISION_190A	0x3139302a
1274 #define DWC31_REVISION_200A	0x3230302a
1275 
1276 #define DWC32_REVISION_ANY	0x0
1277 #define DWC32_REVISION_100A	0x3130302a
1278 
1279 	u32			version_type;
1280 
1281 #define DWC31_VERSIONTYPE_ANY		0x0
1282 #define DWC31_VERSIONTYPE_EA01		0x65613031
1283 #define DWC31_VERSIONTYPE_EA02		0x65613032
1284 #define DWC31_VERSIONTYPE_EA03		0x65613033
1285 #define DWC31_VERSIONTYPE_EA04		0x65613034
1286 #define DWC31_VERSIONTYPE_EA05		0x65613035
1287 #define DWC31_VERSIONTYPE_EA06		0x65613036
1288 
1289 	enum dwc3_ep0_next	ep0_next_event;
1290 	enum dwc3_ep0_state	ep0state;
1291 	enum dwc3_link_state	link_state;
1292 
1293 	u16			u2sel;
1294 	u16			u2pel;
1295 	u8			u1sel;
1296 	u8			u1pel;
1297 
1298 	u8			speed;
1299 
1300 	u8			num_eps;
1301 
1302 	struct dwc3_hwparams	hwparams;
1303 	struct debugfs_regset32	*regset;
1304 
1305 	u32			dbg_lsp_select;
1306 
1307 	u8			test_mode;
1308 	u8			test_mode_nr;
1309 	u8			lpm_nyet_threshold;
1310 	u8			hird_threshold;
1311 	u8			rx_thr_num_pkt;
1312 	u8			rx_max_burst;
1313 	u8			tx_thr_num_pkt;
1314 	u8			tx_max_burst;
1315 	u8			rx_thr_num_pkt_prd;
1316 	u8			rx_max_burst_prd;
1317 	u8			tx_thr_num_pkt_prd;
1318 	u8			tx_max_burst_prd;
1319 	u8			tx_fifo_resize_max_num;
1320 	u8			clear_stall_protocol;
1321 
1322 	const char		*hsphy_interface;
1323 
1324 	unsigned		connected:1;
1325 	unsigned		softconnect:1;
1326 	unsigned		delayed_status:1;
1327 	unsigned		ep0_bounced:1;
1328 	unsigned		ep0_expect_in:1;
1329 	unsigned		sysdev_is_parent:1;
1330 	unsigned		has_lpm_erratum:1;
1331 	unsigned		is_utmi_l1_suspend:1;
1332 	unsigned		is_fpga:1;
1333 	unsigned		pending_events:1;
1334 	unsigned		do_fifo_resize:1;
1335 	unsigned		pullups_connected:1;
1336 	unsigned		setup_packet_pending:1;
1337 	unsigned		three_stage_setup:1;
1338 	unsigned		dis_start_transfer_quirk:1;
1339 	unsigned		usb3_lpm_capable:1;
1340 	unsigned		usb2_lpm_disable:1;
1341 	unsigned		usb2_gadget_lpm_disable:1;
1342 
1343 	unsigned		disable_scramble_quirk:1;
1344 	unsigned		u2exit_lfps_quirk:1;
1345 	unsigned		u2ss_inp3_quirk:1;
1346 	unsigned		req_p1p2p3_quirk:1;
1347 	unsigned                del_p1p2p3_quirk:1;
1348 	unsigned		del_phy_power_chg_quirk:1;
1349 	unsigned		lfps_filter_quirk:1;
1350 	unsigned		rx_detect_poll_quirk:1;
1351 	unsigned		dis_u3_susphy_quirk:1;
1352 	unsigned		dis_u2_susphy_quirk:1;
1353 	unsigned		dis_enblslpm_quirk:1;
1354 	unsigned		dis_u1_entry_quirk:1;
1355 	unsigned		dis_u2_entry_quirk:1;
1356 	unsigned		dis_rxdet_inp3_quirk:1;
1357 	unsigned		dis_u2_freeclk_exists_quirk:1;
1358 	unsigned		dis_del_phy_power_chg_quirk:1;
1359 	unsigned		dis_tx_ipgap_linecheck_quirk:1;
1360 	unsigned		resume_hs_terminations:1;
1361 	unsigned		ulpi_ext_vbus_drv:1;
1362 	unsigned		parkmode_disable_ss_quirk:1;
1363 	unsigned		parkmode_disable_hs_quirk:1;
1364 	unsigned		gfladj_refclk_lpm_sel:1;
1365 
1366 	unsigned		tx_de_emphasis_quirk:1;
1367 	unsigned		tx_de_emphasis:2;
1368 
1369 	unsigned		dis_metastability_quirk:1;
1370 
1371 	unsigned		dis_split_quirk:1;
1372 	unsigned		async_callbacks:1;
1373 	unsigned		sys_wakeup:1;
1374 	unsigned		wakeup_configured:1;
1375 	unsigned		suspended:1;
1376 
1377 	u16			imod_interval;
1378 
1379 	int			max_cfg_eps;
1380 	int			last_fifo_depth;
1381 	int			num_ep_resized;
1382 	struct dentry		*debug_root;
1383 };
1384 
1385 #define INCRX_BURST_MODE 0
1386 #define INCRX_UNDEF_LENGTH_BURST_MODE 1
1387 
1388 #define work_to_dwc(w)		(container_of((w), struct dwc3, drd_work))
1389 
1390 /* -------------------------------------------------------------------------- */
1391 
1392 struct dwc3_event_type {
1393 	u32	is_devspec:1;
1394 	u32	type:7;
1395 	u32	reserved8_31:24;
1396 } __packed;
1397 
1398 #define DWC3_DEPEVT_XFERCOMPLETE	0x01
1399 #define DWC3_DEPEVT_XFERINPROGRESS	0x02
1400 #define DWC3_DEPEVT_XFERNOTREADY	0x03
1401 #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
1402 #define DWC3_DEPEVT_STREAMEVT		0x06
1403 #define DWC3_DEPEVT_EPCMDCMPLT		0x07
1404 
1405 /**
1406  * struct dwc3_event_depevt - Device Endpoint Events
1407  * @one_bit: indicates this is an endpoint event (not used)
1408  * @endpoint_number: number of the endpoint
1409  * @endpoint_event: The event we have:
1410  *	0x00	- Reserved
1411  *	0x01	- XferComplete
1412  *	0x02	- XferInProgress
1413  *	0x03	- XferNotReady
1414  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1415  *	0x05	- Reserved
1416  *	0x06	- StreamEvt
1417  *	0x07	- EPCmdCmplt
1418  * @reserved11_10: Reserved, don't use.
1419  * @status: Indicates the status of the event. Refer to databook for
1420  *	more information.
1421  * @parameters: Parameters of the current event. Refer to databook for
1422  *	more information.
1423  */
1424 struct dwc3_event_depevt {
1425 	u32	one_bit:1;
1426 	u32	endpoint_number:5;
1427 	u32	endpoint_event:4;
1428 	u32	reserved11_10:2;
1429 	u32	status:4;
1430 
1431 /* Within XferNotReady */
1432 #define DEPEVT_STATUS_TRANSFER_ACTIVE	BIT(3)
1433 
1434 /* Within XferComplete or XferInProgress */
1435 #define DEPEVT_STATUS_BUSERR	BIT(0)
1436 #define DEPEVT_STATUS_SHORT	BIT(1)
1437 #define DEPEVT_STATUS_IOC	BIT(2)
1438 #define DEPEVT_STATUS_LST	BIT(3) /* XferComplete */
1439 #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */
1440 
1441 /* Stream event only */
1442 #define DEPEVT_STREAMEVT_FOUND		1
1443 #define DEPEVT_STREAMEVT_NOTFOUND	2
1444 
1445 /* Stream event parameter */
1446 #define DEPEVT_STREAM_PRIME		0xfffe
1447 #define DEPEVT_STREAM_NOSTREAM		0x0
1448 
1449 /* Control-only Status */
1450 #define DEPEVT_STATUS_CONTROL_DATA	1
1451 #define DEPEVT_STATUS_CONTROL_STATUS	2
1452 #define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1453 
1454 /* In response to Start Transfer */
1455 #define DEPEVT_TRANSFER_NO_RESOURCE	1
1456 #define DEPEVT_TRANSFER_BUS_EXPIRY	2
1457 
1458 	u32	parameters:16;
1459 
1460 /* For Command Complete Events */
1461 #define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
1462 } __packed;
1463 
1464 /**
1465  * struct dwc3_event_devt - Device Events
1466  * @one_bit: indicates this is a non-endpoint event (not used)
1467  * @device_event: indicates it's a device event. Should read as 0x00
1468  * @type: indicates the type of device event.
1469  *	0	- DisconnEvt
1470  *	1	- USBRst
1471  *	2	- ConnectDone
1472  *	3	- ULStChng
1473  *	4	- WkUpEvt
1474  *	5	- Reserved
1475  *	6	- Suspend (EOPF on revisions 2.10a and prior)
1476  *	7	- SOF
1477  *	8	- Reserved
1478  *	9	- ErrticErr
1479  *	10	- CmdCmplt
1480  *	11	- EvntOverflow
1481  *	12	- VndrDevTstRcved
1482  * @reserved15_12: Reserved, not used
1483  * @event_info: Information about this event
1484  * @reserved31_25: Reserved, not used
1485  */
1486 struct dwc3_event_devt {
1487 	u32	one_bit:1;
1488 	u32	device_event:7;
1489 	u32	type:4;
1490 	u32	reserved15_12:4;
1491 	u32	event_info:9;
1492 	u32	reserved31_25:7;
1493 } __packed;
1494 
1495 /**
1496  * struct dwc3_event_gevt - Other Core Events
1497  * @one_bit: indicates this is a non-endpoint event (not used)
1498  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1499  * @phy_port_number: self-explanatory
1500  * @reserved31_12: Reserved, not used.
1501  */
1502 struct dwc3_event_gevt {
1503 	u32	one_bit:1;
1504 	u32	device_event:7;
1505 	u32	phy_port_number:4;
1506 	u32	reserved31_12:20;
1507 } __packed;
1508 
1509 /**
1510  * union dwc3_event - representation of Event Buffer contents
1511  * @raw: raw 32-bit event
1512  * @type: the type of the event
1513  * @depevt: Device Endpoint Event
1514  * @devt: Device Event
1515  * @gevt: Global Event
1516  */
1517 union dwc3_event {
1518 	u32				raw;
1519 	struct dwc3_event_type		type;
1520 	struct dwc3_event_depevt	depevt;
1521 	struct dwc3_event_devt		devt;
1522 	struct dwc3_event_gevt		gevt;
1523 };
1524 
1525 /**
1526  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1527  * parameters
1528  * @param2: third parameter
1529  * @param1: second parameter
1530  * @param0: first parameter
1531  */
1532 struct dwc3_gadget_ep_cmd_params {
1533 	u32	param2;
1534 	u32	param1;
1535 	u32	param0;
1536 };
1537 
1538 /*
1539  * DWC3 Features to be used as Driver Data
1540  */
1541 
1542 #define DWC3_HAS_PERIPHERAL		BIT(0)
1543 #define DWC3_HAS_XHCI			BIT(1)
1544 #define DWC3_HAS_OTG			BIT(3)
1545 
1546 /* prototypes */
1547 void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode);
1548 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1549 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1550 
1551 #define DWC3_IP_IS(_ip)							\
1552 	(dwc->ip == _ip##_IP)
1553 
1554 #define DWC3_VER_IS(_ip, _ver)						\
1555 	(DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver)
1556 
1557 #define DWC3_VER_IS_PRIOR(_ip, _ver)					\
1558 	(DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver)
1559 
1560 #define DWC3_VER_IS_WITHIN(_ip, _from, _to)				\
1561 	(DWC3_IP_IS(_ip) &&						\
1562 	 dwc->revision >= _ip##_REVISION_##_from &&			\
1563 	 (!(_ip##_REVISION_##_to) ||					\
1564 	  dwc->revision <= _ip##_REVISION_##_to))
1565 
1566 #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to)			\
1567 	(DWC3_VER_IS(_ip, _ver) &&					\
1568 	 dwc->version_type >= _ip##_VERSIONTYPE_##_from &&		\
1569 	 (!(_ip##_VERSIONTYPE_##_to) ||					\
1570 	  dwc->version_type <= _ip##_VERSIONTYPE_##_to))
1571 
1572 /**
1573  * dwc3_mdwidth - get MDWIDTH value in bits
1574  * @dwc: pointer to our context structure
1575  *
1576  * Return MDWIDTH configuration value in bits.
1577  */
1578 static inline u32 dwc3_mdwidth(struct dwc3 *dwc)
1579 {
1580 	u32 mdwidth;
1581 
1582 	mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1583 	if (DWC3_IP_IS(DWC32))
1584 		mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6);
1585 
1586 	return mdwidth;
1587 }
1588 
1589 bool dwc3_has_imod(struct dwc3 *dwc);
1590 
1591 int dwc3_event_buffers_setup(struct dwc3 *dwc);
1592 void dwc3_event_buffers_cleanup(struct dwc3 *dwc);
1593 
1594 int dwc3_core_soft_reset(struct dwc3 *dwc);
1595 void dwc3_enable_susphy(struct dwc3 *dwc, bool enable);
1596 
1597 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1598 int dwc3_host_init(struct dwc3 *dwc);
1599 void dwc3_host_exit(struct dwc3 *dwc);
1600 #else
1601 static inline int dwc3_host_init(struct dwc3 *dwc)
1602 { return 0; }
1603 static inline void dwc3_host_exit(struct dwc3 *dwc)
1604 { }
1605 #endif
1606 
1607 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1608 int dwc3_gadget_init(struct dwc3 *dwc);
1609 void dwc3_gadget_exit(struct dwc3 *dwc);
1610 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1611 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1612 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1613 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1614 		struct dwc3_gadget_ep_cmd_params *params);
1615 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd,
1616 		u32 param);
1617 void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc);
1618 void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status);
1619 #else
1620 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1621 { return 0; }
1622 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1623 { }
1624 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1625 { return 0; }
1626 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1627 { return 0; }
1628 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1629 		enum dwc3_link_state state)
1630 { return 0; }
1631 
1632 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd,
1633 		struct dwc3_gadget_ep_cmd_params *params)
1634 { return 0; }
1635 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1636 		int cmd, u32 param)
1637 { return 0; }
1638 static inline void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc)
1639 { }
1640 #endif
1641 
1642 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1643 int dwc3_drd_init(struct dwc3 *dwc);
1644 void dwc3_drd_exit(struct dwc3 *dwc);
1645 void dwc3_otg_init(struct dwc3 *dwc);
1646 void dwc3_otg_exit(struct dwc3 *dwc);
1647 void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus);
1648 void dwc3_otg_host_init(struct dwc3 *dwc);
1649 #else
1650 static inline int dwc3_drd_init(struct dwc3 *dwc)
1651 { return 0; }
1652 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1653 { }
1654 static inline void dwc3_otg_init(struct dwc3 *dwc)
1655 { }
1656 static inline void dwc3_otg_exit(struct dwc3 *dwc)
1657 { }
1658 static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus)
1659 { }
1660 static inline void dwc3_otg_host_init(struct dwc3 *dwc)
1661 { }
1662 #endif
1663 
1664 /* power management interface */
1665 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1666 int dwc3_gadget_suspend(struct dwc3 *dwc);
1667 int dwc3_gadget_resume(struct dwc3 *dwc);
1668 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1669 #else
1670 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1671 {
1672 	return 0;
1673 }
1674 
1675 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1676 {
1677 	return 0;
1678 }
1679 
1680 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1681 {
1682 }
1683 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1684 
1685 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1686 int dwc3_ulpi_init(struct dwc3 *dwc);
1687 void dwc3_ulpi_exit(struct dwc3 *dwc);
1688 #else
1689 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1690 { return 0; }
1691 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1692 { }
1693 #endif
1694 
1695 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1696