xref: /linux/drivers/usb/dwc3/core.h (revision 66a0e2d579dbec5c676cfe446234ffebb267c564)
1 /**
2  * core.h - DesignWare USB3 DRD Core Header
3  *
4  * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
5  *
6  * Authors: Felipe Balbi <balbi@ti.com>,
7  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8  *
9  * This program is free software: you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2  of
11  * the License as published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16  * GNU General Public License for more details.
17  */
18 
19 #ifndef __DRIVERS_USB_DWC3_CORE_H
20 #define __DRIVERS_USB_DWC3_CORE_H
21 
22 #include <linux/device.h>
23 #include <linux/spinlock.h>
24 #include <linux/ioport.h>
25 #include <linux/list.h>
26 #include <linux/dma-mapping.h>
27 #include <linux/mm.h>
28 #include <linux/debugfs.h>
29 #include <linux/wait.h>
30 
31 #include <linux/usb/ch9.h>
32 #include <linux/usb/gadget.h>
33 #include <linux/usb/otg.h>
34 #include <linux/ulpi/interface.h>
35 
36 #include <linux/phy/phy.h>
37 
38 #define DWC3_MSG_MAX	500
39 
40 /* Global constants */
41 #define DWC3_PULL_UP_TIMEOUT	500	/* ms */
42 #define DWC3_ZLP_BUF_SIZE	1024	/* size of a superspeed bulk */
43 #define DWC3_EP0_BOUNCE_SIZE	512
44 #define DWC3_ENDPOINTS_NUM	32
45 #define DWC3_XHCI_RESOURCES_NUM	2
46 
47 #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
48 #define DWC3_EVENT_BUFFERS_SIZE	4096
49 #define DWC3_EVENT_TYPE_MASK	0xfe
50 
51 #define DWC3_EVENT_TYPE_DEV	0
52 #define DWC3_EVENT_TYPE_CARKIT	3
53 #define DWC3_EVENT_TYPE_I2C	4
54 
55 #define DWC3_DEVICE_EVENT_DISCONNECT		0
56 #define DWC3_DEVICE_EVENT_RESET			1
57 #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
58 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
59 #define DWC3_DEVICE_EVENT_WAKEUP		4
60 #define DWC3_DEVICE_EVENT_HIBER_REQ		5
61 #define DWC3_DEVICE_EVENT_EOPF			6
62 #define DWC3_DEVICE_EVENT_SOF			7
63 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
64 #define DWC3_DEVICE_EVENT_CMD_CMPL		10
65 #define DWC3_DEVICE_EVENT_OVERFLOW		11
66 
67 #define DWC3_GEVNTCOUNT_MASK	0xfffc
68 #define DWC3_GEVNTCOUNT_EHB	(1 << 31)
69 #define DWC3_GSNPSID_MASK	0xffff0000
70 #define DWC3_GSNPSREV_MASK	0xffff
71 
72 /* DWC3 registers memory space boundries */
73 #define DWC3_XHCI_REGS_START		0x0
74 #define DWC3_XHCI_REGS_END		0x7fff
75 #define DWC3_GLOBALS_REGS_START		0xc100
76 #define DWC3_GLOBALS_REGS_END		0xc6ff
77 #define DWC3_DEVICE_REGS_START		0xc700
78 #define DWC3_DEVICE_REGS_END		0xcbff
79 #define DWC3_OTG_REGS_START		0xcc00
80 #define DWC3_OTG_REGS_END		0xccff
81 
82 /* Global Registers */
83 #define DWC3_GSBUSCFG0		0xc100
84 #define DWC3_GSBUSCFG1		0xc104
85 #define DWC3_GTXTHRCFG		0xc108
86 #define DWC3_GRXTHRCFG		0xc10c
87 #define DWC3_GCTL		0xc110
88 #define DWC3_GEVTEN		0xc114
89 #define DWC3_GSTS		0xc118
90 #define DWC3_GUCTL1		0xc11c
91 #define DWC3_GSNPSID		0xc120
92 #define DWC3_GGPIO		0xc124
93 #define DWC3_GUID		0xc128
94 #define DWC3_GUCTL		0xc12c
95 #define DWC3_GBUSERRADDR0	0xc130
96 #define DWC3_GBUSERRADDR1	0xc134
97 #define DWC3_GPRTBIMAP0		0xc138
98 #define DWC3_GPRTBIMAP1		0xc13c
99 #define DWC3_GHWPARAMS0		0xc140
100 #define DWC3_GHWPARAMS1		0xc144
101 #define DWC3_GHWPARAMS2		0xc148
102 #define DWC3_GHWPARAMS3		0xc14c
103 #define DWC3_GHWPARAMS4		0xc150
104 #define DWC3_GHWPARAMS5		0xc154
105 #define DWC3_GHWPARAMS6		0xc158
106 #define DWC3_GHWPARAMS7		0xc15c
107 #define DWC3_GDBGFIFOSPACE	0xc160
108 #define DWC3_GDBGLTSSM		0xc164
109 #define DWC3_GPRTBIMAP_HS0	0xc180
110 #define DWC3_GPRTBIMAP_HS1	0xc184
111 #define DWC3_GPRTBIMAP_FS0	0xc188
112 #define DWC3_GPRTBIMAP_FS1	0xc18c
113 #define DWC3_GUCTL2		0xc19c
114 
115 #define DWC3_VER_NUMBER		0xc1a0
116 #define DWC3_VER_TYPE		0xc1a4
117 
118 #define DWC3_GUSB2PHYCFG(n)	(0xc200 + (n * 0x04))
119 #define DWC3_GUSB2I2CCTL(n)	(0xc240 + (n * 0x04))
120 
121 #define DWC3_GUSB2PHYACC(n)	(0xc280 + (n * 0x04))
122 
123 #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + (n * 0x04))
124 
125 #define DWC3_GTXFIFOSIZ(n)	(0xc300 + (n * 0x04))
126 #define DWC3_GRXFIFOSIZ(n)	(0xc380 + (n * 0x04))
127 
128 #define DWC3_GEVNTADRLO(n)	(0xc400 + (n * 0x10))
129 #define DWC3_GEVNTADRHI(n)	(0xc404 + (n * 0x10))
130 #define DWC3_GEVNTSIZ(n)	(0xc408 + (n * 0x10))
131 #define DWC3_GEVNTCOUNT(n)	(0xc40c + (n * 0x10))
132 
133 #define DWC3_GHWPARAMS8		0xc600
134 #define DWC3_GFLADJ		0xc630
135 
136 /* Device Registers */
137 #define DWC3_DCFG		0xc700
138 #define DWC3_DCTL		0xc704
139 #define DWC3_DEVTEN		0xc708
140 #define DWC3_DSTS		0xc70c
141 #define DWC3_DGCMDPAR		0xc710
142 #define DWC3_DGCMD		0xc714
143 #define DWC3_DALEPENA		0xc720
144 
145 #define DWC3_DEP_BASE(n)	(0xc800 + (n * 0x10))
146 #define DWC3_DEPCMDPAR2		0x00
147 #define DWC3_DEPCMDPAR1		0x04
148 #define DWC3_DEPCMDPAR0		0x08
149 #define DWC3_DEPCMD		0x0c
150 
151 #define DWC3_DEV_IMOD(n)	(0xca00 + (n * 0x4))
152 
153 /* OTG Registers */
154 #define DWC3_OCFG		0xcc00
155 #define DWC3_OCTL		0xcc04
156 #define DWC3_OEVT		0xcc08
157 #define DWC3_OEVTEN		0xcc0C
158 #define DWC3_OSTS		0xcc10
159 
160 /* Bit fields */
161 
162 /* Global Debug Queue/FIFO Space Available Register */
163 #define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
164 #define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
165 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
166 
167 #define DWC3_TXFIFOQ		1
168 #define DWC3_RXFIFOQ		3
169 #define DWC3_TXREQQ		5
170 #define DWC3_RXREQQ		7
171 #define DWC3_RXINFOQ		9
172 #define DWC3_DESCFETCHQ		13
173 #define DWC3_EVENTQ		15
174 
175 /* Global RX Threshold Configuration Register */
176 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
177 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
178 #define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
179 
180 /* Global Configuration Register */
181 #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
182 #define DWC3_GCTL_U2RSTECN	(1 << 16)
183 #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
184 #define DWC3_GCTL_CLK_BUS	(0)
185 #define DWC3_GCTL_CLK_PIPE	(1)
186 #define DWC3_GCTL_CLK_PIPEHALF	(2)
187 #define DWC3_GCTL_CLK_MASK	(3)
188 
189 #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
190 #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
191 #define DWC3_GCTL_PRTCAP_HOST	1
192 #define DWC3_GCTL_PRTCAP_DEVICE	2
193 #define DWC3_GCTL_PRTCAP_OTG	3
194 
195 #define DWC3_GCTL_CORESOFTRESET		(1 << 11)
196 #define DWC3_GCTL_SOFITPSYNC		(1 << 10)
197 #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
198 #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
199 #define DWC3_GCTL_DISSCRAMBLE		(1 << 3)
200 #define DWC3_GCTL_U2EXIT_LFPS		(1 << 2)
201 #define DWC3_GCTL_GBLHIBERNATIONEN	(1 << 1)
202 #define DWC3_GCTL_DSBLCLKGTNG		(1 << 0)
203 
204 /* Global User Control 1 Register */
205 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW	(1 << 24)
206 
207 /* Global USB2 PHY Configuration Register */
208 #define DWC3_GUSB2PHYCFG_PHYSOFTRST	(1 << 31)
209 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	(1 << 30)
210 #define DWC3_GUSB2PHYCFG_SUSPHY		(1 << 6)
211 #define DWC3_GUSB2PHYCFG_ULPI_UTMI	(1 << 4)
212 #define DWC3_GUSB2PHYCFG_ENBLSLPM	(1 << 8)
213 #define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
214 #define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
215 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
216 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
217 #define USBTRDTIM_UTMI_8_BIT		9
218 #define USBTRDTIM_UTMI_16_BIT		5
219 #define UTMI_PHYIF_16_BIT		1
220 #define UTMI_PHYIF_8_BIT		0
221 
222 /* Global USB2 PHY Vendor Control Register */
223 #define DWC3_GUSB2PHYACC_NEWREGREQ	(1 << 25)
224 #define DWC3_GUSB2PHYACC_BUSY		(1 << 23)
225 #define DWC3_GUSB2PHYACC_WRITE		(1 << 22)
226 #define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
227 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
228 #define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)
229 
230 /* Global USB3 PIPE Control Register */
231 #define DWC3_GUSB3PIPECTL_PHYSOFTRST	(1 << 31)
232 #define DWC3_GUSB3PIPECTL_U2SSINP3OK	(1 << 29)
233 #define DWC3_GUSB3PIPECTL_DISRXDETINP3	(1 << 28)
234 #define DWC3_GUSB3PIPECTL_REQP1P2P3	(1 << 24)
235 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
236 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
237 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
238 #define DWC3_GUSB3PIPECTL_DEPOCHANGE	(1 << 18)
239 #define DWC3_GUSB3PIPECTL_SUSPHY	(1 << 17)
240 #define DWC3_GUSB3PIPECTL_LFPSFILT	(1 << 9)
241 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	(1 << 8)
242 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
243 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
244 
245 /* Global TX Fifo Size Register */
246 #define DWC3_GTXFIFOSIZ_TXFDEF(n)	((n) & 0xffff)
247 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
248 
249 /* Global Event Size Registers */
250 #define DWC3_GEVNTSIZ_INTMASK		(1 << 31)
251 #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
252 
253 /* Global HWPARAMS0 Register */
254 #define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
255 #define DWC3_GHWPARAMS0_MODE_GADGET	0
256 #define DWC3_GHWPARAMS0_MODE_HOST	1
257 #define DWC3_GHWPARAMS0_MODE_DRD	2
258 #define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
259 #define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
260 #define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
261 #define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
262 #define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)
263 
264 /* Global HWPARAMS1 Register */
265 #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
266 #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
267 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
268 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
269 #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
270 #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
271 
272 /* Global HWPARAMS3 Register */
273 #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
274 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
275 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
276 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
277 #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
278 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
279 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
280 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
281 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
282 #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
283 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
284 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
285 
286 /* Global HWPARAMS4 Register */
287 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
288 #define DWC3_MAX_HIBER_SCRATCHBUFS		15
289 
290 /* Global HWPARAMS6 Register */
291 #define DWC3_GHWPARAMS6_EN_FPGA			(1 << 7)
292 
293 /* Global HWPARAMS7 Register */
294 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
295 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)
296 
297 /* Global Frame Length Adjustment Register */
298 #define DWC3_GFLADJ_30MHZ_SDBND_SEL		(1 << 7)
299 #define DWC3_GFLADJ_30MHZ_MASK			0x3f
300 
301 /* Global User Control Register 2 */
302 #define DWC3_GUCTL2_RST_ACTBITLATER		(1 << 14)
303 
304 /* Device Configuration Register */
305 #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
306 #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
307 
308 #define DWC3_DCFG_SPEED_MASK	(7 << 0)
309 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
310 #define DWC3_DCFG_SUPERSPEED	(4 << 0)
311 #define DWC3_DCFG_HIGHSPEED	(0 << 0)
312 #define DWC3_DCFG_FULLSPEED	(1 << 0)
313 #define DWC3_DCFG_LOWSPEED	(2 << 0)
314 
315 #define DWC3_DCFG_NUMP_SHIFT	17
316 #define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
317 #define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
318 #define DWC3_DCFG_LPM_CAP	(1 << 22)
319 
320 /* Device Control Register */
321 #define DWC3_DCTL_RUN_STOP	(1 << 31)
322 #define DWC3_DCTL_CSFTRST	(1 << 30)
323 #define DWC3_DCTL_LSFTRST	(1 << 29)
324 
325 #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
326 #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
327 
328 #define DWC3_DCTL_APPL1RES	(1 << 23)
329 
330 /* These apply for core versions 1.87a and earlier */
331 #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
332 #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
333 #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
334 #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
335 #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
336 #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
337 #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
338 
339 /* These apply for core versions 1.94a and later */
340 #define DWC3_DCTL_LPM_ERRATA_MASK	DWC3_DCTL_LPM_ERRATA(0xf)
341 #define DWC3_DCTL_LPM_ERRATA(n)		((n) << 20)
342 
343 #define DWC3_DCTL_KEEP_CONNECT		(1 << 19)
344 #define DWC3_DCTL_L1_HIBER_EN		(1 << 18)
345 #define DWC3_DCTL_CRS			(1 << 17)
346 #define DWC3_DCTL_CSS			(1 << 16)
347 
348 #define DWC3_DCTL_INITU2ENA		(1 << 12)
349 #define DWC3_DCTL_ACCEPTU2ENA		(1 << 11)
350 #define DWC3_DCTL_INITU1ENA		(1 << 10)
351 #define DWC3_DCTL_ACCEPTU1ENA		(1 << 9)
352 #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
353 
354 #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
355 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
356 
357 #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
358 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
359 #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
360 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
361 #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
362 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
363 #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
364 
365 /* Device Event Enable Register */
366 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	(1 << 12)
367 #define DWC3_DEVTEN_EVNTOVERFLOWEN	(1 << 11)
368 #define DWC3_DEVTEN_CMDCMPLTEN		(1 << 10)
369 #define DWC3_DEVTEN_ERRTICERREN		(1 << 9)
370 #define DWC3_DEVTEN_SOFEN		(1 << 7)
371 #define DWC3_DEVTEN_EOPFEN		(1 << 6)
372 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	(1 << 5)
373 #define DWC3_DEVTEN_WKUPEVTEN		(1 << 4)
374 #define DWC3_DEVTEN_ULSTCNGEN		(1 << 3)
375 #define DWC3_DEVTEN_CONNECTDONEEN	(1 << 2)
376 #define DWC3_DEVTEN_USBRSTEN		(1 << 1)
377 #define DWC3_DEVTEN_DISCONNEVTEN	(1 << 0)
378 
379 /* Device Status Register */
380 #define DWC3_DSTS_DCNRD			(1 << 29)
381 
382 /* This applies for core versions 1.87a and earlier */
383 #define DWC3_DSTS_PWRUPREQ		(1 << 24)
384 
385 /* These apply for core versions 1.94a and later */
386 #define DWC3_DSTS_RSS			(1 << 25)
387 #define DWC3_DSTS_SSS			(1 << 24)
388 
389 #define DWC3_DSTS_COREIDLE		(1 << 23)
390 #define DWC3_DSTS_DEVCTRLHLT		(1 << 22)
391 
392 #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
393 #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
394 
395 #define DWC3_DSTS_RXFIFOEMPTY		(1 << 17)
396 
397 #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
398 #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
399 
400 #define DWC3_DSTS_CONNECTSPD		(7 << 0)
401 
402 #define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
403 #define DWC3_DSTS_SUPERSPEED		(4 << 0)
404 #define DWC3_DSTS_HIGHSPEED		(0 << 0)
405 #define DWC3_DSTS_FULLSPEED		(1 << 0)
406 #define DWC3_DSTS_LOWSPEED		(2 << 0)
407 
408 /* Device Generic Command Register */
409 #define DWC3_DGCMD_SET_LMP		0x01
410 #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
411 #define DWC3_DGCMD_XMIT_FUNCTION	0x03
412 
413 /* These apply for core versions 1.94a and later */
414 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
415 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
416 
417 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
418 #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
419 #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
420 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
421 
422 #define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
423 #define DWC3_DGCMD_CMDACT		(1 << 10)
424 #define DWC3_DGCMD_CMDIOC		(1 << 8)
425 
426 /* Device Generic Command Parameter Register */
427 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	(1 << 0)
428 #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
429 #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
430 #define DWC3_DGCMDPAR_TX_FIFO			(1 << 5)
431 #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
432 #define DWC3_DGCMDPAR_LOOPBACK_ENA		(1 << 0)
433 
434 /* Device Endpoint Command Register */
435 #define DWC3_DEPCMD_PARAM_SHIFT		16
436 #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
437 #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
438 #define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
439 #define DWC3_DEPCMD_HIPRI_FORCERM	(1 << 11)
440 #define DWC3_DEPCMD_CLEARPENDIN		(1 << 11)
441 #define DWC3_DEPCMD_CMDACT		(1 << 10)
442 #define DWC3_DEPCMD_CMDIOC		(1 << 8)
443 
444 #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
445 #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
446 #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
447 #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
448 #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
449 #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
450 /* This applies for core versions 1.90a and earlier */
451 #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
452 /* This applies for core versions 1.94a and later */
453 #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
454 #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
455 #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
456 
457 #define DWC3_DEPCMD_CMD(x)		((x) & 0xf)
458 
459 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
460 #define DWC3_DALEPENA_EP(n)		(1 << n)
461 
462 #define DWC3_DEPCMD_TYPE_CONTROL	0
463 #define DWC3_DEPCMD_TYPE_ISOC		1
464 #define DWC3_DEPCMD_TYPE_BULK		2
465 #define DWC3_DEPCMD_TYPE_INTR		3
466 
467 #define DWC3_DEV_IMOD_COUNT_SHIFT	16
468 #define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
469 #define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
470 #define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)
471 
472 /* Structures */
473 
474 struct dwc3_trb;
475 
476 /**
477  * struct dwc3_event_buffer - Software event buffer representation
478  * @buf: _THE_ buffer
479  * @cache: The buffer cache used in the threaded interrupt
480  * @length: size of this buffer
481  * @lpos: event offset
482  * @count: cache of last read event count register
483  * @flags: flags related to this event buffer
484  * @dma: dma_addr_t
485  * @dwc: pointer to DWC controller
486  */
487 struct dwc3_event_buffer {
488 	void			*buf;
489 	void			*cache;
490 	unsigned		length;
491 	unsigned int		lpos;
492 	unsigned int		count;
493 	unsigned int		flags;
494 
495 #define DWC3_EVENT_PENDING	BIT(0)
496 
497 	dma_addr_t		dma;
498 
499 	struct dwc3		*dwc;
500 };
501 
502 #define DWC3_EP_FLAG_STALLED	(1 << 0)
503 #define DWC3_EP_FLAG_WEDGED	(1 << 1)
504 
505 #define DWC3_EP_DIRECTION_TX	true
506 #define DWC3_EP_DIRECTION_RX	false
507 
508 #define DWC3_TRB_NUM		256
509 
510 /**
511  * struct dwc3_ep - device side endpoint representation
512  * @endpoint: usb endpoint
513  * @pending_list: list of pending requests for this endpoint
514  * @started_list: list of started requests on this endpoint
515  * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
516  * @lock: spinlock for endpoint request queue traversal
517  * @regs: pointer to first endpoint register
518  * @trb_pool: array of transaction buffers
519  * @trb_pool_dma: dma address of @trb_pool
520  * @trb_enqueue: enqueue 'pointer' into TRB array
521  * @trb_dequeue: dequeue 'pointer' into TRB array
522  * @desc: usb_endpoint_descriptor pointer
523  * @dwc: pointer to DWC controller
524  * @saved_state: ep state saved during hibernation
525  * @flags: endpoint flags (wedged, stalled, ...)
526  * @number: endpoint number (1 - 15)
527  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
528  * @resource_index: Resource transfer index
529  * @interval: the interval on which the ISOC transfer is started
530  * @allocated_requests: number of requests allocated
531  * @queued_requests: number of requests queued for transfer
532  * @name: a human readable name e.g. ep1out-bulk
533  * @direction: true for TX, false for RX
534  * @stream_capable: true when streams are enabled
535  */
536 struct dwc3_ep {
537 	struct usb_ep		endpoint;
538 	struct list_head	pending_list;
539 	struct list_head	started_list;
540 
541 	wait_queue_head_t	wait_end_transfer;
542 
543 	spinlock_t		lock;
544 	void __iomem		*regs;
545 
546 	struct dwc3_trb		*trb_pool;
547 	dma_addr_t		trb_pool_dma;
548 	struct dwc3		*dwc;
549 
550 	u32			saved_state;
551 	unsigned		flags;
552 #define DWC3_EP_ENABLED		(1 << 0)
553 #define DWC3_EP_STALL		(1 << 1)
554 #define DWC3_EP_WEDGE		(1 << 2)
555 #define DWC3_EP_BUSY		(1 << 4)
556 #define DWC3_EP_PENDING_REQUEST	(1 << 5)
557 #define DWC3_EP_MISSED_ISOC	(1 << 6)
558 #define DWC3_EP_END_TRANSFER_PENDING	(1 << 7)
559 #define DWC3_EP_TRANSFER_STARTED (1 << 8)
560 
561 	/* This last one is specific to EP0 */
562 #define DWC3_EP0_DIR_IN		(1 << 31)
563 
564 	/*
565 	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
566 	 * use a u8 type here. If anybody decides to increase number of TRBs to
567 	 * anything larger than 256 - I can't see why people would want to do
568 	 * this though - then this type needs to be changed.
569 	 *
570 	 * By using u8 types we ensure that our % operator when incrementing
571 	 * enqueue and dequeue get optimized away by the compiler.
572 	 */
573 	u8			trb_enqueue;
574 	u8			trb_dequeue;
575 
576 	u8			number;
577 	u8			type;
578 	u8			resource_index;
579 	u32			allocated_requests;
580 	u32			queued_requests;
581 	u32			interval;
582 
583 	char			name[20];
584 
585 	unsigned		direction:1;
586 	unsigned		stream_capable:1;
587 };
588 
589 enum dwc3_phy {
590 	DWC3_PHY_UNKNOWN = 0,
591 	DWC3_PHY_USB3,
592 	DWC3_PHY_USB2,
593 };
594 
595 enum dwc3_ep0_next {
596 	DWC3_EP0_UNKNOWN = 0,
597 	DWC3_EP0_COMPLETE,
598 	DWC3_EP0_NRDY_DATA,
599 	DWC3_EP0_NRDY_STATUS,
600 };
601 
602 enum dwc3_ep0_state {
603 	EP0_UNCONNECTED		= 0,
604 	EP0_SETUP_PHASE,
605 	EP0_DATA_PHASE,
606 	EP0_STATUS_PHASE,
607 };
608 
609 enum dwc3_link_state {
610 	/* In SuperSpeed */
611 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
612 	DWC3_LINK_STATE_U1		= 0x01,
613 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
614 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
615 	DWC3_LINK_STATE_SS_DIS		= 0x04,
616 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
617 	DWC3_LINK_STATE_SS_INACT	= 0x06,
618 	DWC3_LINK_STATE_POLL		= 0x07,
619 	DWC3_LINK_STATE_RECOV		= 0x08,
620 	DWC3_LINK_STATE_HRESET		= 0x09,
621 	DWC3_LINK_STATE_CMPLY		= 0x0a,
622 	DWC3_LINK_STATE_LPBK		= 0x0b,
623 	DWC3_LINK_STATE_RESET		= 0x0e,
624 	DWC3_LINK_STATE_RESUME		= 0x0f,
625 	DWC3_LINK_STATE_MASK		= 0x0f,
626 };
627 
628 /* TRB Length, PCM and Status */
629 #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
630 #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
631 #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
632 #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
633 
634 #define DWC3_TRBSTS_OK			0
635 #define DWC3_TRBSTS_MISSED_ISOC		1
636 #define DWC3_TRBSTS_SETUP_PENDING	2
637 #define DWC3_TRB_STS_XFER_IN_PROG	4
638 
639 /* TRB Control */
640 #define DWC3_TRB_CTRL_HWO		(1 << 0)
641 #define DWC3_TRB_CTRL_LST		(1 << 1)
642 #define DWC3_TRB_CTRL_CHN		(1 << 2)
643 #define DWC3_TRB_CTRL_CSP		(1 << 3)
644 #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
645 #define DWC3_TRB_CTRL_ISP_IMI		(1 << 10)
646 #define DWC3_TRB_CTRL_IOC		(1 << 11)
647 #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
648 
649 #define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
650 #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
651 #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
652 #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
653 #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
654 #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
655 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
656 #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
657 #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
658 
659 /**
660  * struct dwc3_trb - transfer request block (hw format)
661  * @bpl: DW0-3
662  * @bph: DW4-7
663  * @size: DW8-B
664  * @trl: DWC-F
665  */
666 struct dwc3_trb {
667 	u32		bpl;
668 	u32		bph;
669 	u32		size;
670 	u32		ctrl;
671 } __packed;
672 
673 /**
674  * dwc3_hwparams - copy of HWPARAMS registers
675  * @hwparams0 - GHWPARAMS0
676  * @hwparams1 - GHWPARAMS1
677  * @hwparams2 - GHWPARAMS2
678  * @hwparams3 - GHWPARAMS3
679  * @hwparams4 - GHWPARAMS4
680  * @hwparams5 - GHWPARAMS5
681  * @hwparams6 - GHWPARAMS6
682  * @hwparams7 - GHWPARAMS7
683  * @hwparams8 - GHWPARAMS8
684  */
685 struct dwc3_hwparams {
686 	u32	hwparams0;
687 	u32	hwparams1;
688 	u32	hwparams2;
689 	u32	hwparams3;
690 	u32	hwparams4;
691 	u32	hwparams5;
692 	u32	hwparams6;
693 	u32	hwparams7;
694 	u32	hwparams8;
695 };
696 
697 /* HWPARAMS0 */
698 #define DWC3_MODE(n)		((n) & 0x7)
699 
700 #define DWC3_MDWIDTH(n)		(((n) & 0xff00) >> 8)
701 
702 /* HWPARAMS1 */
703 #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
704 
705 /* HWPARAMS3 */
706 #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
707 #define DWC3_NUM_EPS_MASK	(0x3f << 12)
708 #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
709 			(DWC3_NUM_EPS_MASK)) >> 12)
710 #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
711 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
712 
713 /* HWPARAMS7 */
714 #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
715 
716 /**
717  * struct dwc3_request - representation of a transfer request
718  * @request: struct usb_request to be transferred
719  * @list: a list_head used for request queueing
720  * @dep: struct dwc3_ep owning this request
721  * @sg: pointer to first incomplete sg
722  * @num_pending_sgs: counter to pending sgs
723  * @remaining: amount of data remaining
724  * @epnum: endpoint number to which this request refers
725  * @trb: pointer to struct dwc3_trb
726  * @trb_dma: DMA address of @trb
727  * @direction: IN or OUT direction flag
728  * @mapped: true when request has been dma-mapped
729  * @queued: true when request has been queued to HW
730  */
731 struct dwc3_request {
732 	struct usb_request	request;
733 	struct list_head	list;
734 	struct dwc3_ep		*dep;
735 	struct scatterlist	*sg;
736 
737 	unsigned		num_pending_sgs;
738 	unsigned		remaining;
739 	u8			epnum;
740 	struct dwc3_trb		*trb;
741 	dma_addr_t		trb_dma;
742 
743 	unsigned		direction:1;
744 	unsigned		mapped:1;
745 	unsigned		started:1;
746 };
747 
748 /*
749  * struct dwc3_scratchpad_array - hibernation scratchpad array
750  * (format defined by hw)
751  */
752 struct dwc3_scratchpad_array {
753 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
754 };
755 
756 /**
757  * struct dwc3 - representation of our controller
758  * @ctrl_req: usb control request which is used for ep0
759  * @ep0_trb: trb which is used for the ctrl_req
760  * @ep0_bounce: bounce buffer for ep0
761  * @zlp_buf: used when request->zero is set
762  * @setup_buf: used while precessing STD USB requests
763  * @ctrl_req_addr: dma address of ctrl_req
764  * @ep0_trb: dma address of ep0_trb
765  * @ep0_usb_req: dummy req used while handling STD USB requests
766  * @ep0_bounce_addr: dma address of ep0_bounce
767  * @scratch_addr: dma address of scratchbuf
768  * @ep0_in_setup: one control transfer is completed and enter setup phase
769  * @lock: for synchronizing
770  * @dev: pointer to our struct device
771  * @xhci: pointer to our xHCI child
772  * @event_buffer_list: a list of event buffers
773  * @gadget: device side representation of the peripheral controller
774  * @gadget_driver: pointer to the gadget driver
775  * @regs: base address for our registers
776  * @regs_size: address space size
777  * @fladj: frame length adjustment
778  * @irq_gadget: peripheral controller's IRQ number
779  * @nr_scratch: number of scratch buffers
780  * @u1u2: only used on revisions <1.83a for workaround
781  * @maximum_speed: maximum speed requested (mainly for testing purposes)
782  * @revision: revision register contents
783  * @dr_mode: requested mode of operation
784  * @hsphy_mode: UTMI phy mode, one of following:
785  *		- USBPHY_INTERFACE_MODE_UTMI
786  *		- USBPHY_INTERFACE_MODE_UTMIW
787  * @usb2_phy: pointer to USB2 PHY
788  * @usb3_phy: pointer to USB3 PHY
789  * @usb2_generic_phy: pointer to USB2 PHY
790  * @usb3_generic_phy: pointer to USB3 PHY
791  * @ulpi: pointer to ulpi interface
792  * @dcfg: saved contents of DCFG register
793  * @gctl: saved contents of GCTL register
794  * @isoch_delay: wValue from Set Isochronous Delay request;
795  * @u2sel: parameter from Set SEL request.
796  * @u2pel: parameter from Set SEL request.
797  * @u1sel: parameter from Set SEL request.
798  * @u1pel: parameter from Set SEL request.
799  * @num_out_eps: number of out endpoints
800  * @num_in_eps: number of in endpoints
801  * @ep0_next_event: hold the next expected event
802  * @ep0state: state of endpoint zero
803  * @link_state: link state
804  * @speed: device speed (super, high, full, low)
805  * @hwparams: copy of hwparams registers
806  * @root: debugfs root folder pointer
807  * @regset: debugfs pointer to regdump file
808  * @test_mode: true when we're entering a USB test mode
809  * @test_mode_nr: test feature selector
810  * @lpm_nyet_threshold: LPM NYET response threshold
811  * @hird_threshold: HIRD threshold
812  * @hsphy_interface: "utmi" or "ulpi"
813  * @connected: true when we're connected to a host, false otherwise
814  * @delayed_status: true when gadget driver asks for delayed status
815  * @ep0_bounced: true when we used bounce buffer
816  * @ep0_expect_in: true when we expect a DATA IN transfer
817  * @has_hibernation: true when dwc3 was configured with Hibernation
818  * @sysdev_is_parent: true when dwc3 device has a parent driver
819  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
820  *			there's now way for software to detect this in runtime.
821  * @is_utmi_l1_suspend: the core asserts output signal
822  * 	0	- utmi_sleep_n
823  * 	1	- utmi_l1_suspend_n
824  * @is_fpga: true when we are using the FPGA board
825  * @pending_events: true when we have pending IRQs to be handled
826  * @pullups_connected: true when Run/Stop bit is set
827  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
828  * @start_config_issued: true when StartConfig command has been issued
829  * @three_stage_setup: set if we perform a three phase setup
830  * @usb3_lpm_capable: set if hadrware supports Link Power Management
831  * @disable_scramble_quirk: set if we enable the disable scramble quirk
832  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
833  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
834  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
835  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
836  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
837  * @lfps_filter_quirk: set if we enable LFPS filter quirk
838  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
839  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
840  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
841  * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
842  *                      disabling the suspend signal to the PHY.
843  * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
844  *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
845  *			provide a free-running PHY clock.
846  * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
847  *			change quirk.
848  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
849  * @tx_de_emphasis: Tx de-emphasis value
850  * 	0	- -6dB de-emphasis
851  * 	1	- -3.5dB de-emphasis
852  * 	2	- No de-emphasis
853  * 	3	- Reserved
854  * @imod_interval: set the interrupt moderation interval in 250ns
855  *                 increments or 0 to disable.
856  */
857 struct dwc3 {
858 	struct usb_ctrlrequest	*ctrl_req;
859 	struct dwc3_trb		*ep0_trb;
860 	void			*ep0_bounce;
861 	void			*zlp_buf;
862 	void			*scratchbuf;
863 	u8			*setup_buf;
864 	dma_addr_t		ctrl_req_addr;
865 	dma_addr_t		ep0_trb_addr;
866 	dma_addr_t		ep0_bounce_addr;
867 	dma_addr_t		scratch_addr;
868 	struct dwc3_request	ep0_usb_req;
869 	struct completion	ep0_in_setup;
870 
871 	/* device lock */
872 	spinlock_t		lock;
873 
874 	struct device		*dev;
875 	struct device		*sysdev;
876 
877 	struct platform_device	*xhci;
878 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
879 
880 	struct dwc3_event_buffer *ev_buf;
881 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
882 
883 	struct usb_gadget	gadget;
884 	struct usb_gadget_driver *gadget_driver;
885 
886 	struct usb_phy		*usb2_phy;
887 	struct usb_phy		*usb3_phy;
888 
889 	struct phy		*usb2_generic_phy;
890 	struct phy		*usb3_generic_phy;
891 
892 	struct ulpi		*ulpi;
893 
894 	void __iomem		*regs;
895 	size_t			regs_size;
896 
897 	enum usb_dr_mode	dr_mode;
898 	enum usb_phy_interface	hsphy_mode;
899 
900 	u32			fladj;
901 	u32			irq_gadget;
902 	u32			nr_scratch;
903 	u32			u1u2;
904 	u32			maximum_speed;
905 
906 	/*
907 	 * All 3.1 IP version constants are greater than the 3.0 IP
908 	 * version constants. This works for most version checks in
909 	 * dwc3. However, in the future, this may not apply as
910 	 * features may be developed on newer versions of the 3.0 IP
911 	 * that are not in the 3.1 IP.
912 	 */
913 	u32			revision;
914 
915 #define DWC3_REVISION_173A	0x5533173a
916 #define DWC3_REVISION_175A	0x5533175a
917 #define DWC3_REVISION_180A	0x5533180a
918 #define DWC3_REVISION_183A	0x5533183a
919 #define DWC3_REVISION_185A	0x5533185a
920 #define DWC3_REVISION_187A	0x5533187a
921 #define DWC3_REVISION_188A	0x5533188a
922 #define DWC3_REVISION_190A	0x5533190a
923 #define DWC3_REVISION_194A	0x5533194a
924 #define DWC3_REVISION_200A	0x5533200a
925 #define DWC3_REVISION_202A	0x5533202a
926 #define DWC3_REVISION_210A	0x5533210a
927 #define DWC3_REVISION_220A	0x5533220a
928 #define DWC3_REVISION_230A	0x5533230a
929 #define DWC3_REVISION_240A	0x5533240a
930 #define DWC3_REVISION_250A	0x5533250a
931 #define DWC3_REVISION_260A	0x5533260a
932 #define DWC3_REVISION_270A	0x5533270a
933 #define DWC3_REVISION_280A	0x5533280a
934 #define DWC3_REVISION_290A	0x5533290a
935 #define DWC3_REVISION_300A	0x5533300a
936 #define DWC3_REVISION_310A	0x5533310a
937 
938 /*
939  * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
940  * just so dwc31 revisions are always larger than dwc3.
941  */
942 #define DWC3_REVISION_IS_DWC31		0x80000000
943 #define DWC3_USB31_REVISION_110A	(0x3131302a | DWC3_REVISION_IS_DWC31)
944 #define DWC3_USB31_REVISION_120A	(0x3132302a | DWC3_REVISION_IS_DWC31)
945 
946 	enum dwc3_ep0_next	ep0_next_event;
947 	enum dwc3_ep0_state	ep0state;
948 	enum dwc3_link_state	link_state;
949 
950 	u16			isoch_delay;
951 	u16			u2sel;
952 	u16			u2pel;
953 	u8			u1sel;
954 	u8			u1pel;
955 
956 	u8			speed;
957 
958 	u8			num_out_eps;
959 	u8			num_in_eps;
960 
961 	struct dwc3_hwparams	hwparams;
962 	struct dentry		*root;
963 	struct debugfs_regset32	*regset;
964 
965 	u8			test_mode;
966 	u8			test_mode_nr;
967 	u8			lpm_nyet_threshold;
968 	u8			hird_threshold;
969 
970 	const char		*hsphy_interface;
971 
972 	unsigned		connected:1;
973 	unsigned		delayed_status:1;
974 	unsigned		ep0_bounced:1;
975 	unsigned		ep0_expect_in:1;
976 	unsigned		has_hibernation:1;
977 	unsigned		sysdev_is_parent:1;
978 	unsigned		has_lpm_erratum:1;
979 	unsigned		is_utmi_l1_suspend:1;
980 	unsigned		is_fpga:1;
981 	unsigned		pending_events:1;
982 	unsigned		pullups_connected:1;
983 	unsigned		setup_packet_pending:1;
984 	unsigned		three_stage_setup:1;
985 	unsigned		usb3_lpm_capable:1;
986 
987 	unsigned		disable_scramble_quirk:1;
988 	unsigned		u2exit_lfps_quirk:1;
989 	unsigned		u2ss_inp3_quirk:1;
990 	unsigned		req_p1p2p3_quirk:1;
991 	unsigned                del_p1p2p3_quirk:1;
992 	unsigned		del_phy_power_chg_quirk:1;
993 	unsigned		lfps_filter_quirk:1;
994 	unsigned		rx_detect_poll_quirk:1;
995 	unsigned		dis_u3_susphy_quirk:1;
996 	unsigned		dis_u2_susphy_quirk:1;
997 	unsigned		dis_enblslpm_quirk:1;
998 	unsigned		dis_rxdet_inp3_quirk:1;
999 	unsigned		dis_u2_freeclk_exists_quirk:1;
1000 	unsigned		dis_del_phy_power_chg_quirk:1;
1001 
1002 	unsigned		tx_de_emphasis_quirk:1;
1003 	unsigned		tx_de_emphasis:2;
1004 
1005 	u16			imod_interval;
1006 };
1007 
1008 /* -------------------------------------------------------------------------- */
1009 
1010 /* -------------------------------------------------------------------------- */
1011 
1012 struct dwc3_event_type {
1013 	u32	is_devspec:1;
1014 	u32	type:7;
1015 	u32	reserved8_31:24;
1016 } __packed;
1017 
1018 #define DWC3_DEPEVT_XFERCOMPLETE	0x01
1019 #define DWC3_DEPEVT_XFERINPROGRESS	0x02
1020 #define DWC3_DEPEVT_XFERNOTREADY	0x03
1021 #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
1022 #define DWC3_DEPEVT_STREAMEVT		0x06
1023 #define DWC3_DEPEVT_EPCMDCMPLT		0x07
1024 
1025 /**
1026  * struct dwc3_event_depvt - Device Endpoint Events
1027  * @one_bit: indicates this is an endpoint event (not used)
1028  * @endpoint_number: number of the endpoint
1029  * @endpoint_event: The event we have:
1030  *	0x00	- Reserved
1031  *	0x01	- XferComplete
1032  *	0x02	- XferInProgress
1033  *	0x03	- XferNotReady
1034  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1035  *	0x05	- Reserved
1036  *	0x06	- StreamEvt
1037  *	0x07	- EPCmdCmplt
1038  * @reserved11_10: Reserved, don't use.
1039  * @status: Indicates the status of the event. Refer to databook for
1040  *	more information.
1041  * @parameters: Parameters of the current event. Refer to databook for
1042  *	more information.
1043  */
1044 struct dwc3_event_depevt {
1045 	u32	one_bit:1;
1046 	u32	endpoint_number:5;
1047 	u32	endpoint_event:4;
1048 	u32	reserved11_10:2;
1049 	u32	status:4;
1050 
1051 /* Within XferNotReady */
1052 #define DEPEVT_STATUS_TRANSFER_ACTIVE	(1 << 3)
1053 
1054 /* Within XferComplete */
1055 #define DEPEVT_STATUS_BUSERR	(1 << 0)
1056 #define DEPEVT_STATUS_SHORT	(1 << 1)
1057 #define DEPEVT_STATUS_IOC	(1 << 2)
1058 #define DEPEVT_STATUS_LST	(1 << 3)
1059 
1060 /* Stream event only */
1061 #define DEPEVT_STREAMEVT_FOUND		1
1062 #define DEPEVT_STREAMEVT_NOTFOUND	2
1063 
1064 /* Control-only Status */
1065 #define DEPEVT_STATUS_CONTROL_DATA	1
1066 #define DEPEVT_STATUS_CONTROL_STATUS	2
1067 #define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1068 
1069 /* In response to Start Transfer */
1070 #define DEPEVT_TRANSFER_NO_RESOURCE	1
1071 #define DEPEVT_TRANSFER_BUS_EXPIRY	2
1072 
1073 	u32	parameters:16;
1074 
1075 /* For Command Complete Events */
1076 #define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
1077 } __packed;
1078 
1079 /**
1080  * struct dwc3_event_devt - Device Events
1081  * @one_bit: indicates this is a non-endpoint event (not used)
1082  * @device_event: indicates it's a device event. Should read as 0x00
1083  * @type: indicates the type of device event.
1084  *	0	- DisconnEvt
1085  *	1	- USBRst
1086  *	2	- ConnectDone
1087  *	3	- ULStChng
1088  *	4	- WkUpEvt
1089  *	5	- Reserved
1090  *	6	- EOPF
1091  *	7	- SOF
1092  *	8	- Reserved
1093  *	9	- ErrticErr
1094  *	10	- CmdCmplt
1095  *	11	- EvntOverflow
1096  *	12	- VndrDevTstRcved
1097  * @reserved15_12: Reserved, not used
1098  * @event_info: Information about this event
1099  * @reserved31_25: Reserved, not used
1100  */
1101 struct dwc3_event_devt {
1102 	u32	one_bit:1;
1103 	u32	device_event:7;
1104 	u32	type:4;
1105 	u32	reserved15_12:4;
1106 	u32	event_info:9;
1107 	u32	reserved31_25:7;
1108 } __packed;
1109 
1110 /**
1111  * struct dwc3_event_gevt - Other Core Events
1112  * @one_bit: indicates this is a non-endpoint event (not used)
1113  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1114  * @phy_port_number: self-explanatory
1115  * @reserved31_12: Reserved, not used.
1116  */
1117 struct dwc3_event_gevt {
1118 	u32	one_bit:1;
1119 	u32	device_event:7;
1120 	u32	phy_port_number:4;
1121 	u32	reserved31_12:20;
1122 } __packed;
1123 
1124 /**
1125  * union dwc3_event - representation of Event Buffer contents
1126  * @raw: raw 32-bit event
1127  * @type: the type of the event
1128  * @depevt: Device Endpoint Event
1129  * @devt: Device Event
1130  * @gevt: Global Event
1131  */
1132 union dwc3_event {
1133 	u32				raw;
1134 	struct dwc3_event_type		type;
1135 	struct dwc3_event_depevt	depevt;
1136 	struct dwc3_event_devt		devt;
1137 	struct dwc3_event_gevt		gevt;
1138 };
1139 
1140 /**
1141  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1142  * parameters
1143  * @param2: third parameter
1144  * @param1: second parameter
1145  * @param0: first parameter
1146  */
1147 struct dwc3_gadget_ep_cmd_params {
1148 	u32	param2;
1149 	u32	param1;
1150 	u32	param0;
1151 };
1152 
1153 /*
1154  * DWC3 Features to be used as Driver Data
1155  */
1156 
1157 #define DWC3_HAS_PERIPHERAL		BIT(0)
1158 #define DWC3_HAS_XHCI			BIT(1)
1159 #define DWC3_HAS_OTG			BIT(3)
1160 
1161 /* prototypes */
1162 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1163 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1164 
1165 /* check whether we are on the DWC_usb3 core */
1166 static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1167 {
1168 	return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1169 }
1170 
1171 /* check whether we are on the DWC_usb31 core */
1172 static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1173 {
1174 	return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1175 }
1176 
1177 bool dwc3_has_imod(struct dwc3 *dwc);
1178 
1179 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1180 int dwc3_host_init(struct dwc3 *dwc);
1181 void dwc3_host_exit(struct dwc3 *dwc);
1182 #else
1183 static inline int dwc3_host_init(struct dwc3 *dwc)
1184 { return 0; }
1185 static inline void dwc3_host_exit(struct dwc3 *dwc)
1186 { }
1187 #endif
1188 
1189 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1190 int dwc3_gadget_init(struct dwc3 *dwc);
1191 void dwc3_gadget_exit(struct dwc3 *dwc);
1192 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1193 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1194 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1195 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1196 		struct dwc3_gadget_ep_cmd_params *params);
1197 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1198 #else
1199 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1200 { return 0; }
1201 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1202 { }
1203 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1204 { return 0; }
1205 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1206 { return 0; }
1207 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1208 		enum dwc3_link_state state)
1209 { return 0; }
1210 
1211 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1212 		struct dwc3_gadget_ep_cmd_params *params)
1213 { return 0; }
1214 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1215 		int cmd, u32 param)
1216 { return 0; }
1217 #endif
1218 
1219 /* power management interface */
1220 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1221 int dwc3_gadget_suspend(struct dwc3 *dwc);
1222 int dwc3_gadget_resume(struct dwc3 *dwc);
1223 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1224 #else
1225 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1226 {
1227 	return 0;
1228 }
1229 
1230 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1231 {
1232 	return 0;
1233 }
1234 
1235 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1236 {
1237 }
1238 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1239 
1240 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1241 int dwc3_ulpi_init(struct dwc3 *dwc);
1242 void dwc3_ulpi_exit(struct dwc3 *dwc);
1243 #else
1244 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1245 { return 0; }
1246 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1247 { }
1248 #endif
1249 
1250 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1251