xref: /linux/drivers/usb/dwc3/core.h (revision 5fd54ace4721fc5ce2bb5aef6318fcf17f421460)
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * core.h - DesignWare USB3 DRD Core Header
4  *
5  * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
6  *
7  * Authors: Felipe Balbi <balbi@ti.com>,
8  *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9  *
10  * This program is free software: you can redistribute it and/or modify
11  * it under the terms of the GNU General Public License version 2  of
12  * the License as published by the Free Software Foundation.
13  *
14  * This program is distributed in the hope that it will be useful,
15  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17  * GNU General Public License for more details.
18  */
19 
20 #ifndef __DRIVERS_USB_DWC3_CORE_H
21 #define __DRIVERS_USB_DWC3_CORE_H
22 
23 #include <linux/device.h>
24 #include <linux/spinlock.h>
25 #include <linux/ioport.h>
26 #include <linux/list.h>
27 #include <linux/bitops.h>
28 #include <linux/dma-mapping.h>
29 #include <linux/mm.h>
30 #include <linux/debugfs.h>
31 #include <linux/wait.h>
32 #include <linux/workqueue.h>
33 
34 #include <linux/usb/ch9.h>
35 #include <linux/usb/gadget.h>
36 #include <linux/usb/otg.h>
37 #include <linux/ulpi/interface.h>
38 
39 #include <linux/phy/phy.h>
40 
41 #define DWC3_MSG_MAX	500
42 
43 /* Global constants */
44 #define DWC3_PULL_UP_TIMEOUT	500	/* ms */
45 #define DWC3_BOUNCE_SIZE	1024	/* size of a superspeed bulk */
46 #define DWC3_EP0_SETUP_SIZE	512
47 #define DWC3_ENDPOINTS_NUM	32
48 #define DWC3_XHCI_RESOURCES_NUM	2
49 
50 #define DWC3_SCRATCHBUF_SIZE	4096	/* each buffer is assumed to be 4KiB */
51 #define DWC3_EVENT_BUFFERS_SIZE	4096
52 #define DWC3_EVENT_TYPE_MASK	0xfe
53 
54 #define DWC3_EVENT_TYPE_DEV	0
55 #define DWC3_EVENT_TYPE_CARKIT	3
56 #define DWC3_EVENT_TYPE_I2C	4
57 
58 #define DWC3_DEVICE_EVENT_DISCONNECT		0
59 #define DWC3_DEVICE_EVENT_RESET			1
60 #define DWC3_DEVICE_EVENT_CONNECT_DONE		2
61 #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE	3
62 #define DWC3_DEVICE_EVENT_WAKEUP		4
63 #define DWC3_DEVICE_EVENT_HIBER_REQ		5
64 #define DWC3_DEVICE_EVENT_EOPF			6
65 #define DWC3_DEVICE_EVENT_SOF			7
66 #define DWC3_DEVICE_EVENT_ERRATIC_ERROR		9
67 #define DWC3_DEVICE_EVENT_CMD_CMPL		10
68 #define DWC3_DEVICE_EVENT_OVERFLOW		11
69 
70 #define DWC3_GEVNTCOUNT_MASK	0xfffc
71 #define DWC3_GEVNTCOUNT_EHB	BIT(31)
72 #define DWC3_GSNPSID_MASK	0xffff0000
73 #define DWC3_GSNPSREV_MASK	0xffff
74 
75 /* DWC3 registers memory space boundries */
76 #define DWC3_XHCI_REGS_START		0x0
77 #define DWC3_XHCI_REGS_END		0x7fff
78 #define DWC3_GLOBALS_REGS_START		0xc100
79 #define DWC3_GLOBALS_REGS_END		0xc6ff
80 #define DWC3_DEVICE_REGS_START		0xc700
81 #define DWC3_DEVICE_REGS_END		0xcbff
82 #define DWC3_OTG_REGS_START		0xcc00
83 #define DWC3_OTG_REGS_END		0xccff
84 
85 /* Global Registers */
86 #define DWC3_GSBUSCFG0		0xc100
87 #define DWC3_GSBUSCFG1		0xc104
88 #define DWC3_GTXTHRCFG		0xc108
89 #define DWC3_GRXTHRCFG		0xc10c
90 #define DWC3_GCTL		0xc110
91 #define DWC3_GEVTEN		0xc114
92 #define DWC3_GSTS		0xc118
93 #define DWC3_GUCTL1		0xc11c
94 #define DWC3_GSNPSID		0xc120
95 #define DWC3_GGPIO		0xc124
96 #define DWC3_GUID		0xc128
97 #define DWC3_GUCTL		0xc12c
98 #define DWC3_GBUSERRADDR0	0xc130
99 #define DWC3_GBUSERRADDR1	0xc134
100 #define DWC3_GPRTBIMAP0		0xc138
101 #define DWC3_GPRTBIMAP1		0xc13c
102 #define DWC3_GHWPARAMS0		0xc140
103 #define DWC3_GHWPARAMS1		0xc144
104 #define DWC3_GHWPARAMS2		0xc148
105 #define DWC3_GHWPARAMS3		0xc14c
106 #define DWC3_GHWPARAMS4		0xc150
107 #define DWC3_GHWPARAMS5		0xc154
108 #define DWC3_GHWPARAMS6		0xc158
109 #define DWC3_GHWPARAMS7		0xc15c
110 #define DWC3_GDBGFIFOSPACE	0xc160
111 #define DWC3_GDBGLTSSM		0xc164
112 #define DWC3_GPRTBIMAP_HS0	0xc180
113 #define DWC3_GPRTBIMAP_HS1	0xc184
114 #define DWC3_GPRTBIMAP_FS0	0xc188
115 #define DWC3_GPRTBIMAP_FS1	0xc18c
116 #define DWC3_GUCTL2		0xc19c
117 
118 #define DWC3_VER_NUMBER		0xc1a0
119 #define DWC3_VER_TYPE		0xc1a4
120 
121 #define DWC3_GUSB2PHYCFG(n)	(0xc200 + ((n) * 0x04))
122 #define DWC3_GUSB2I2CCTL(n)	(0xc240 + ((n) * 0x04))
123 
124 #define DWC3_GUSB2PHYACC(n)	(0xc280 + ((n) * 0x04))
125 
126 #define DWC3_GUSB3PIPECTL(n)	(0xc2c0 + ((n) * 0x04))
127 
128 #define DWC3_GTXFIFOSIZ(n)	(0xc300 + ((n) * 0x04))
129 #define DWC3_GRXFIFOSIZ(n)	(0xc380 + ((n) * 0x04))
130 
131 #define DWC3_GEVNTADRLO(n)	(0xc400 + ((n) * 0x10))
132 #define DWC3_GEVNTADRHI(n)	(0xc404 + ((n) * 0x10))
133 #define DWC3_GEVNTSIZ(n)	(0xc408 + ((n) * 0x10))
134 #define DWC3_GEVNTCOUNT(n)	(0xc40c + ((n) * 0x10))
135 
136 #define DWC3_GHWPARAMS8		0xc600
137 #define DWC3_GFLADJ		0xc630
138 
139 /* Device Registers */
140 #define DWC3_DCFG		0xc700
141 #define DWC3_DCTL		0xc704
142 #define DWC3_DEVTEN		0xc708
143 #define DWC3_DSTS		0xc70c
144 #define DWC3_DGCMDPAR		0xc710
145 #define DWC3_DGCMD		0xc714
146 #define DWC3_DALEPENA		0xc720
147 
148 #define DWC3_DEP_BASE(n)	(0xc800 + ((n) * 0x10))
149 #define DWC3_DEPCMDPAR2		0x00
150 #define DWC3_DEPCMDPAR1		0x04
151 #define DWC3_DEPCMDPAR0		0x08
152 #define DWC3_DEPCMD		0x0c
153 
154 #define DWC3_DEV_IMOD(n)	(0xca00 + ((n) * 0x4))
155 
156 /* OTG Registers */
157 #define DWC3_OCFG		0xcc00
158 #define DWC3_OCTL		0xcc04
159 #define DWC3_OEVT		0xcc08
160 #define DWC3_OEVTEN		0xcc0C
161 #define DWC3_OSTS		0xcc10
162 
163 /* Bit fields */
164 
165 /* Global Debug Queue/FIFO Space Available Register */
166 #define DWC3_GDBGFIFOSPACE_NUM(n)	((n) & 0x1f)
167 #define DWC3_GDBGFIFOSPACE_TYPE(n)	(((n) << 5) & 0x1e0)
168 #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
169 
170 #define DWC3_TXFIFOQ		1
171 #define DWC3_RXFIFOQ		3
172 #define DWC3_TXREQQ		5
173 #define DWC3_RXREQQ		7
174 #define DWC3_RXINFOQ		9
175 #define DWC3_DESCFETCHQ		13
176 #define DWC3_EVENTQ		15
177 
178 /* Global RX Threshold Configuration Register */
179 #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
180 #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
181 #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
182 
183 /* Global Configuration Register */
184 #define DWC3_GCTL_PWRDNSCALE(n)	((n) << 19)
185 #define DWC3_GCTL_U2RSTECN	BIT(16)
186 #define DWC3_GCTL_RAMCLKSEL(x)	(((x) & DWC3_GCTL_CLK_MASK) << 6)
187 #define DWC3_GCTL_CLK_BUS	(0)
188 #define DWC3_GCTL_CLK_PIPE	(1)
189 #define DWC3_GCTL_CLK_PIPEHALF	(2)
190 #define DWC3_GCTL_CLK_MASK	(3)
191 
192 #define DWC3_GCTL_PRTCAP(n)	(((n) & (3 << 12)) >> 12)
193 #define DWC3_GCTL_PRTCAPDIR(n)	((n) << 12)
194 #define DWC3_GCTL_PRTCAP_HOST	1
195 #define DWC3_GCTL_PRTCAP_DEVICE	2
196 #define DWC3_GCTL_PRTCAP_OTG	3
197 
198 #define DWC3_GCTL_CORESOFTRESET		BIT(11)
199 #define DWC3_GCTL_SOFITPSYNC		BIT(10)
200 #define DWC3_GCTL_SCALEDOWN(n)		((n) << 4)
201 #define DWC3_GCTL_SCALEDOWN_MASK	DWC3_GCTL_SCALEDOWN(3)
202 #define DWC3_GCTL_DISSCRAMBLE		BIT(3)
203 #define DWC3_GCTL_U2EXIT_LFPS		BIT(2)
204 #define DWC3_GCTL_GBLHIBERNATIONEN	BIT(1)
205 #define DWC3_GCTL_DSBLCLKGTNG		BIT(0)
206 
207 /* Global User Control 1 Register */
208 #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS	BIT(28)
209 #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW	BIT(24)
210 
211 /* Global USB2 PHY Configuration Register */
212 #define DWC3_GUSB2PHYCFG_PHYSOFTRST	BIT(31)
213 #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS	BIT(30)
214 #define DWC3_GUSB2PHYCFG_SUSPHY		BIT(6)
215 #define DWC3_GUSB2PHYCFG_ULPI_UTMI	BIT(4)
216 #define DWC3_GUSB2PHYCFG_ENBLSLPM	BIT(8)
217 #define DWC3_GUSB2PHYCFG_PHYIF(n)	(n << 3)
218 #define DWC3_GUSB2PHYCFG_PHYIF_MASK	DWC3_GUSB2PHYCFG_PHYIF(1)
219 #define DWC3_GUSB2PHYCFG_USBTRDTIM(n)	(n << 10)
220 #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK	DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
221 #define USBTRDTIM_UTMI_8_BIT		9
222 #define USBTRDTIM_UTMI_16_BIT		5
223 #define UTMI_PHYIF_16_BIT		1
224 #define UTMI_PHYIF_8_BIT		0
225 
226 /* Global USB2 PHY Vendor Control Register */
227 #define DWC3_GUSB2PHYACC_NEWREGREQ	BIT(25)
228 #define DWC3_GUSB2PHYACC_BUSY		BIT(23)
229 #define DWC3_GUSB2PHYACC_WRITE		BIT(22)
230 #define DWC3_GUSB2PHYACC_ADDR(n)	(n << 16)
231 #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n)	(n << 8)
232 #define DWC3_GUSB2PHYACC_DATA(n)	(n & 0xff)
233 
234 /* Global USB3 PIPE Control Register */
235 #define DWC3_GUSB3PIPECTL_PHYSOFTRST	BIT(31)
236 #define DWC3_GUSB3PIPECTL_U2SSINP3OK	BIT(29)
237 #define DWC3_GUSB3PIPECTL_DISRXDETINP3	BIT(28)
238 #define DWC3_GUSB3PIPECTL_UX_EXIT_PX	BIT(27)
239 #define DWC3_GUSB3PIPECTL_REQP1P2P3	BIT(24)
240 #define DWC3_GUSB3PIPECTL_DEP1P2P3(n)	((n) << 19)
241 #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK	DWC3_GUSB3PIPECTL_DEP1P2P3(7)
242 #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN	DWC3_GUSB3PIPECTL_DEP1P2P3(1)
243 #define DWC3_GUSB3PIPECTL_DEPOCHANGE	BIT(18)
244 #define DWC3_GUSB3PIPECTL_SUSPHY	BIT(17)
245 #define DWC3_GUSB3PIPECTL_LFPSFILT	BIT(9)
246 #define DWC3_GUSB3PIPECTL_RX_DETOPOLL	BIT(8)
247 #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK	DWC3_GUSB3PIPECTL_TX_DEEPH(3)
248 #define DWC3_GUSB3PIPECTL_TX_DEEPH(n)	((n) << 1)
249 
250 /* Global TX Fifo Size Register */
251 #define DWC3_GTXFIFOSIZ_TXFDEF(n)	((n) & 0xffff)
252 #define DWC3_GTXFIFOSIZ_TXFSTADDR(n)	((n) & 0xffff0000)
253 
254 /* Global Event Size Registers */
255 #define DWC3_GEVNTSIZ_INTMASK		BIT(31)
256 #define DWC3_GEVNTSIZ_SIZE(n)		((n) & 0xffff)
257 
258 /* Global HWPARAMS0 Register */
259 #define DWC3_GHWPARAMS0_MODE(n)		((n) & 0x3)
260 #define DWC3_GHWPARAMS0_MODE_GADGET	0
261 #define DWC3_GHWPARAMS0_MODE_HOST	1
262 #define DWC3_GHWPARAMS0_MODE_DRD	2
263 #define DWC3_GHWPARAMS0_MBUS_TYPE(n)	(((n) >> 3) & 0x7)
264 #define DWC3_GHWPARAMS0_SBUS_TYPE(n)	(((n) >> 6) & 0x3)
265 #define DWC3_GHWPARAMS0_MDWIDTH(n)	(((n) >> 8) & 0xff)
266 #define DWC3_GHWPARAMS0_SDWIDTH(n)	(((n) >> 16) & 0xff)
267 #define DWC3_GHWPARAMS0_AWIDTH(n)	(((n) >> 24) & 0xff)
268 
269 /* Global HWPARAMS1 Register */
270 #define DWC3_GHWPARAMS1_EN_PWROPT(n)	(((n) & (3 << 24)) >> 24)
271 #define DWC3_GHWPARAMS1_EN_PWROPT_NO	0
272 #define DWC3_GHWPARAMS1_EN_PWROPT_CLK	1
273 #define DWC3_GHWPARAMS1_EN_PWROPT_HIB	2
274 #define DWC3_GHWPARAMS1_PWROPT(n)	((n) << 24)
275 #define DWC3_GHWPARAMS1_PWROPT_MASK	DWC3_GHWPARAMS1_PWROPT(3)
276 
277 /* Global HWPARAMS3 Register */
278 #define DWC3_GHWPARAMS3_SSPHY_IFC(n)		((n) & 3)
279 #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS		0
280 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1		1
281 #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2		2 /* DWC_usb31 only */
282 #define DWC3_GHWPARAMS3_HSPHY_IFC(n)		(((n) & (3 << 2)) >> 2)
283 #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS		0
284 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI		1
285 #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI		2
286 #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI	3
287 #define DWC3_GHWPARAMS3_FSPHY_IFC(n)		(((n) & (3 << 4)) >> 4)
288 #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS		0
289 #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA		1
290 
291 /* Global HWPARAMS4 Register */
292 #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n)	(((n) & (0x0f << 13)) >> 13)
293 #define DWC3_MAX_HIBER_SCRATCHBUFS		15
294 
295 /* Global HWPARAMS6 Register */
296 #define DWC3_GHWPARAMS6_EN_FPGA			BIT(7)
297 
298 /* Global HWPARAMS7 Register */
299 #define DWC3_GHWPARAMS7_RAM1_DEPTH(n)	((n) & 0xffff)
300 #define DWC3_GHWPARAMS7_RAM2_DEPTH(n)	(((n) >> 16) & 0xffff)
301 
302 /* Global Frame Length Adjustment Register */
303 #define DWC3_GFLADJ_30MHZ_SDBND_SEL		BIT(7)
304 #define DWC3_GFLADJ_30MHZ_MASK			0x3f
305 
306 /* Global User Control Register 2 */
307 #define DWC3_GUCTL2_RST_ACTBITLATER		BIT(14)
308 
309 /* Device Configuration Register */
310 #define DWC3_DCFG_DEVADDR(addr)	((addr) << 3)
311 #define DWC3_DCFG_DEVADDR_MASK	DWC3_DCFG_DEVADDR(0x7f)
312 
313 #define DWC3_DCFG_SPEED_MASK	(7 << 0)
314 #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0)  /* DWC_usb31 only */
315 #define DWC3_DCFG_SUPERSPEED	(4 << 0)
316 #define DWC3_DCFG_HIGHSPEED	(0 << 0)
317 #define DWC3_DCFG_FULLSPEED	BIT(0)
318 #define DWC3_DCFG_LOWSPEED	(2 << 0)
319 
320 #define DWC3_DCFG_NUMP_SHIFT	17
321 #define DWC3_DCFG_NUMP(n)	(((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
322 #define DWC3_DCFG_NUMP_MASK	(0x1f << DWC3_DCFG_NUMP_SHIFT)
323 #define DWC3_DCFG_LPM_CAP	BIT(22)
324 
325 /* Device Control Register */
326 #define DWC3_DCTL_RUN_STOP	BIT(31)
327 #define DWC3_DCTL_CSFTRST	BIT(30)
328 #define DWC3_DCTL_LSFTRST	BIT(29)
329 
330 #define DWC3_DCTL_HIRD_THRES_MASK	(0x1f << 24)
331 #define DWC3_DCTL_HIRD_THRES(n)	((n) << 24)
332 
333 #define DWC3_DCTL_APPL1RES	BIT(23)
334 
335 /* These apply for core versions 1.87a and earlier */
336 #define DWC3_DCTL_TRGTULST_MASK		(0x0f << 17)
337 #define DWC3_DCTL_TRGTULST(n)		((n) << 17)
338 #define DWC3_DCTL_TRGTULST_U2		(DWC3_DCTL_TRGTULST(2))
339 #define DWC3_DCTL_TRGTULST_U3		(DWC3_DCTL_TRGTULST(3))
340 #define DWC3_DCTL_TRGTULST_SS_DIS	(DWC3_DCTL_TRGTULST(4))
341 #define DWC3_DCTL_TRGTULST_RX_DET	(DWC3_DCTL_TRGTULST(5))
342 #define DWC3_DCTL_TRGTULST_SS_INACT	(DWC3_DCTL_TRGTULST(6))
343 
344 /* These apply for core versions 1.94a and later */
345 #define DWC3_DCTL_LPM_ERRATA_MASK	DWC3_DCTL_LPM_ERRATA(0xf)
346 #define DWC3_DCTL_LPM_ERRATA(n)		((n) << 20)
347 
348 #define DWC3_DCTL_KEEP_CONNECT		BIT(19)
349 #define DWC3_DCTL_L1_HIBER_EN		BIT(18)
350 #define DWC3_DCTL_CRS			BIT(17)
351 #define DWC3_DCTL_CSS			BIT(16)
352 
353 #define DWC3_DCTL_INITU2ENA		BIT(12)
354 #define DWC3_DCTL_ACCEPTU2ENA		BIT(11)
355 #define DWC3_DCTL_INITU1ENA		BIT(10)
356 #define DWC3_DCTL_ACCEPTU1ENA		BIT(9)
357 #define DWC3_DCTL_TSTCTRL_MASK		(0xf << 1)
358 
359 #define DWC3_DCTL_ULSTCHNGREQ_MASK	(0x0f << 5)
360 #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
361 
362 #define DWC3_DCTL_ULSTCHNG_NO_ACTION	(DWC3_DCTL_ULSTCHNGREQ(0))
363 #define DWC3_DCTL_ULSTCHNG_SS_DISABLED	(DWC3_DCTL_ULSTCHNGREQ(4))
364 #define DWC3_DCTL_ULSTCHNG_RX_DETECT	(DWC3_DCTL_ULSTCHNGREQ(5))
365 #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE	(DWC3_DCTL_ULSTCHNGREQ(6))
366 #define DWC3_DCTL_ULSTCHNG_RECOVERY	(DWC3_DCTL_ULSTCHNGREQ(8))
367 #define DWC3_DCTL_ULSTCHNG_COMPLIANCE	(DWC3_DCTL_ULSTCHNGREQ(10))
368 #define DWC3_DCTL_ULSTCHNG_LOOPBACK	(DWC3_DCTL_ULSTCHNGREQ(11))
369 
370 /* Device Event Enable Register */
371 #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN	BIT(12)
372 #define DWC3_DEVTEN_EVNTOVERFLOWEN	BIT(11)
373 #define DWC3_DEVTEN_CMDCMPLTEN		BIT(10)
374 #define DWC3_DEVTEN_ERRTICERREN		BIT(9)
375 #define DWC3_DEVTEN_SOFEN		BIT(7)
376 #define DWC3_DEVTEN_EOPFEN		BIT(6)
377 #define DWC3_DEVTEN_HIBERNATIONREQEVTEN	BIT(5)
378 #define DWC3_DEVTEN_WKUPEVTEN		BIT(4)
379 #define DWC3_DEVTEN_ULSTCNGEN		BIT(3)
380 #define DWC3_DEVTEN_CONNECTDONEEN	BIT(2)
381 #define DWC3_DEVTEN_USBRSTEN		BIT(1)
382 #define DWC3_DEVTEN_DISCONNEVTEN	BIT(0)
383 
384 /* Device Status Register */
385 #define DWC3_DSTS_DCNRD			BIT(29)
386 
387 /* This applies for core versions 1.87a and earlier */
388 #define DWC3_DSTS_PWRUPREQ		BIT(24)
389 
390 /* These apply for core versions 1.94a and later */
391 #define DWC3_DSTS_RSS			BIT(25)
392 #define DWC3_DSTS_SSS			BIT(24)
393 
394 #define DWC3_DSTS_COREIDLE		BIT(23)
395 #define DWC3_DSTS_DEVCTRLHLT		BIT(22)
396 
397 #define DWC3_DSTS_USBLNKST_MASK		(0x0f << 18)
398 #define DWC3_DSTS_USBLNKST(n)		(((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
399 
400 #define DWC3_DSTS_RXFIFOEMPTY		BIT(17)
401 
402 #define DWC3_DSTS_SOFFN_MASK		(0x3fff << 3)
403 #define DWC3_DSTS_SOFFN(n)		(((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
404 
405 #define DWC3_DSTS_CONNECTSPD		(7 << 0)
406 
407 #define DWC3_DSTS_SUPERSPEED_PLUS	(5 << 0) /* DWC_usb31 only */
408 #define DWC3_DSTS_SUPERSPEED		(4 << 0)
409 #define DWC3_DSTS_HIGHSPEED		(0 << 0)
410 #define DWC3_DSTS_FULLSPEED		BIT(0)
411 #define DWC3_DSTS_LOWSPEED		(2 << 0)
412 
413 /* Device Generic Command Register */
414 #define DWC3_DGCMD_SET_LMP		0x01
415 #define DWC3_DGCMD_SET_PERIODIC_PAR	0x02
416 #define DWC3_DGCMD_XMIT_FUNCTION	0x03
417 
418 /* These apply for core versions 1.94a and later */
419 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO	0x04
420 #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI	0x05
421 
422 #define DWC3_DGCMD_SELECTED_FIFO_FLUSH	0x09
423 #define DWC3_DGCMD_ALL_FIFO_FLUSH	0x0a
424 #define DWC3_DGCMD_SET_ENDPOINT_NRDY	0x0c
425 #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK	0x10
426 
427 #define DWC3_DGCMD_STATUS(n)		(((n) >> 12) & 0x0F)
428 #define DWC3_DGCMD_CMDACT		BIT(10)
429 #define DWC3_DGCMD_CMDIOC		BIT(8)
430 
431 /* Device Generic Command Parameter Register */
432 #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT	BIT(0)
433 #define DWC3_DGCMDPAR_FIFO_NUM(n)		((n) << 0)
434 #define DWC3_DGCMDPAR_RX_FIFO			(0 << 5)
435 #define DWC3_DGCMDPAR_TX_FIFO			BIT(5)
436 #define DWC3_DGCMDPAR_LOOPBACK_DIS		(0 << 0)
437 #define DWC3_DGCMDPAR_LOOPBACK_ENA		BIT(0)
438 
439 /* Device Endpoint Command Register */
440 #define DWC3_DEPCMD_PARAM_SHIFT		16
441 #define DWC3_DEPCMD_PARAM(x)		((x) << DWC3_DEPCMD_PARAM_SHIFT)
442 #define DWC3_DEPCMD_GET_RSC_IDX(x)	(((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
443 #define DWC3_DEPCMD_STATUS(x)		(((x) >> 12) & 0x0F)
444 #define DWC3_DEPCMD_HIPRI_FORCERM	BIT(11)
445 #define DWC3_DEPCMD_CLEARPENDIN		BIT(11)
446 #define DWC3_DEPCMD_CMDACT		BIT(10)
447 #define DWC3_DEPCMD_CMDIOC		BIT(8)
448 
449 #define DWC3_DEPCMD_DEPSTARTCFG		(0x09 << 0)
450 #define DWC3_DEPCMD_ENDTRANSFER		(0x08 << 0)
451 #define DWC3_DEPCMD_UPDATETRANSFER	(0x07 << 0)
452 #define DWC3_DEPCMD_STARTTRANSFER	(0x06 << 0)
453 #define DWC3_DEPCMD_CLEARSTALL		(0x05 << 0)
454 #define DWC3_DEPCMD_SETSTALL		(0x04 << 0)
455 /* This applies for core versions 1.90a and earlier */
456 #define DWC3_DEPCMD_GETSEQNUMBER	(0x03 << 0)
457 /* This applies for core versions 1.94a and later */
458 #define DWC3_DEPCMD_GETEPSTATE		(0x03 << 0)
459 #define DWC3_DEPCMD_SETTRANSFRESOURCE	(0x02 << 0)
460 #define DWC3_DEPCMD_SETEPCONFIG		(0x01 << 0)
461 
462 #define DWC3_DEPCMD_CMD(x)		((x) & 0xf)
463 
464 /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
465 #define DWC3_DALEPENA_EP(n)		BIT(n)
466 
467 #define DWC3_DEPCMD_TYPE_CONTROL	0
468 #define DWC3_DEPCMD_TYPE_ISOC		1
469 #define DWC3_DEPCMD_TYPE_BULK		2
470 #define DWC3_DEPCMD_TYPE_INTR		3
471 
472 #define DWC3_DEV_IMOD_COUNT_SHIFT	16
473 #define DWC3_DEV_IMOD_COUNT_MASK	(0xffff << 16)
474 #define DWC3_DEV_IMOD_INTERVAL_SHIFT	0
475 #define DWC3_DEV_IMOD_INTERVAL_MASK	(0xffff << 0)
476 
477 /* Structures */
478 
479 struct dwc3_trb;
480 
481 /**
482  * struct dwc3_event_buffer - Software event buffer representation
483  * @buf: _THE_ buffer
484  * @cache: The buffer cache used in the threaded interrupt
485  * @length: size of this buffer
486  * @lpos: event offset
487  * @count: cache of last read event count register
488  * @flags: flags related to this event buffer
489  * @dma: dma_addr_t
490  * @dwc: pointer to DWC controller
491  */
492 struct dwc3_event_buffer {
493 	void			*buf;
494 	void			*cache;
495 	unsigned		length;
496 	unsigned int		lpos;
497 	unsigned int		count;
498 	unsigned int		flags;
499 
500 #define DWC3_EVENT_PENDING	BIT(0)
501 
502 	dma_addr_t		dma;
503 
504 	struct dwc3		*dwc;
505 };
506 
507 #define DWC3_EP_FLAG_STALLED	BIT(0)
508 #define DWC3_EP_FLAG_WEDGED	BIT(1)
509 
510 #define DWC3_EP_DIRECTION_TX	true
511 #define DWC3_EP_DIRECTION_RX	false
512 
513 #define DWC3_TRB_NUM		256
514 
515 /**
516  * struct dwc3_ep - device side endpoint representation
517  * @endpoint: usb endpoint
518  * @pending_list: list of pending requests for this endpoint
519  * @started_list: list of started requests on this endpoint
520  * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
521  * @lock: spinlock for endpoint request queue traversal
522  * @regs: pointer to first endpoint register
523  * @trb_pool: array of transaction buffers
524  * @trb_pool_dma: dma address of @trb_pool
525  * @trb_enqueue: enqueue 'pointer' into TRB array
526  * @trb_dequeue: dequeue 'pointer' into TRB array
527  * @dwc: pointer to DWC controller
528  * @saved_state: ep state saved during hibernation
529  * @flags: endpoint flags (wedged, stalled, ...)
530  * @number: endpoint number (1 - 15)
531  * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
532  * @resource_index: Resource transfer index
533  * @frame_number: set to the frame number we want this transfer to start (ISOC)
534  * @interval: the interval on which the ISOC transfer is started
535  * @allocated_requests: number of requests allocated
536  * @queued_requests: number of requests queued for transfer
537  * @name: a human readable name e.g. ep1out-bulk
538  * @direction: true for TX, false for RX
539  * @stream_capable: true when streams are enabled
540  */
541 struct dwc3_ep {
542 	struct usb_ep		endpoint;
543 	struct list_head	pending_list;
544 	struct list_head	started_list;
545 
546 	wait_queue_head_t	wait_end_transfer;
547 
548 	spinlock_t		lock;
549 	void __iomem		*regs;
550 
551 	struct dwc3_trb		*trb_pool;
552 	dma_addr_t		trb_pool_dma;
553 	struct dwc3		*dwc;
554 
555 	u32			saved_state;
556 	unsigned		flags;
557 #define DWC3_EP_ENABLED		BIT(0)
558 #define DWC3_EP_STALL		BIT(1)
559 #define DWC3_EP_WEDGE		BIT(2)
560 #define DWC3_EP_BUSY		BIT(4)
561 #define DWC3_EP_PENDING_REQUEST	BIT(5)
562 #define DWC3_EP_MISSED_ISOC	BIT(6)
563 #define DWC3_EP_END_TRANSFER_PENDING	BIT(7)
564 #define DWC3_EP_TRANSFER_STARTED BIT(8)
565 
566 	/* This last one is specific to EP0 */
567 #define DWC3_EP0_DIR_IN		BIT(31)
568 
569 	/*
570 	 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
571 	 * use a u8 type here. If anybody decides to increase number of TRBs to
572 	 * anything larger than 256 - I can't see why people would want to do
573 	 * this though - then this type needs to be changed.
574 	 *
575 	 * By using u8 types we ensure that our % operator when incrementing
576 	 * enqueue and dequeue get optimized away by the compiler.
577 	 */
578 	u8			trb_enqueue;
579 	u8			trb_dequeue;
580 
581 	u8			number;
582 	u8			type;
583 	u8			resource_index;
584 	u32			allocated_requests;
585 	u32			queued_requests;
586 	u32			frame_number;
587 	u32			interval;
588 
589 	char			name[20];
590 
591 	unsigned		direction:1;
592 	unsigned		stream_capable:1;
593 };
594 
595 enum dwc3_phy {
596 	DWC3_PHY_UNKNOWN = 0,
597 	DWC3_PHY_USB3,
598 	DWC3_PHY_USB2,
599 };
600 
601 enum dwc3_ep0_next {
602 	DWC3_EP0_UNKNOWN = 0,
603 	DWC3_EP0_COMPLETE,
604 	DWC3_EP0_NRDY_DATA,
605 	DWC3_EP0_NRDY_STATUS,
606 };
607 
608 enum dwc3_ep0_state {
609 	EP0_UNCONNECTED		= 0,
610 	EP0_SETUP_PHASE,
611 	EP0_DATA_PHASE,
612 	EP0_STATUS_PHASE,
613 };
614 
615 enum dwc3_link_state {
616 	/* In SuperSpeed */
617 	DWC3_LINK_STATE_U0		= 0x00, /* in HS, means ON */
618 	DWC3_LINK_STATE_U1		= 0x01,
619 	DWC3_LINK_STATE_U2		= 0x02, /* in HS, means SLEEP */
620 	DWC3_LINK_STATE_U3		= 0x03, /* in HS, means SUSPEND */
621 	DWC3_LINK_STATE_SS_DIS		= 0x04,
622 	DWC3_LINK_STATE_RX_DET		= 0x05, /* in HS, means Early Suspend */
623 	DWC3_LINK_STATE_SS_INACT	= 0x06,
624 	DWC3_LINK_STATE_POLL		= 0x07,
625 	DWC3_LINK_STATE_RECOV		= 0x08,
626 	DWC3_LINK_STATE_HRESET		= 0x09,
627 	DWC3_LINK_STATE_CMPLY		= 0x0a,
628 	DWC3_LINK_STATE_LPBK		= 0x0b,
629 	DWC3_LINK_STATE_RESET		= 0x0e,
630 	DWC3_LINK_STATE_RESUME		= 0x0f,
631 	DWC3_LINK_STATE_MASK		= 0x0f,
632 };
633 
634 /* TRB Length, PCM and Status */
635 #define DWC3_TRB_SIZE_MASK	(0x00ffffff)
636 #define DWC3_TRB_SIZE_LENGTH(n)	((n) & DWC3_TRB_SIZE_MASK)
637 #define DWC3_TRB_SIZE_PCM1(n)	(((n) & 0x03) << 24)
638 #define DWC3_TRB_SIZE_TRBSTS(n)	(((n) & (0x0f << 28)) >> 28)
639 
640 #define DWC3_TRBSTS_OK			0
641 #define DWC3_TRBSTS_MISSED_ISOC		1
642 #define DWC3_TRBSTS_SETUP_PENDING	2
643 #define DWC3_TRB_STS_XFER_IN_PROG	4
644 
645 /* TRB Control */
646 #define DWC3_TRB_CTRL_HWO		BIT(0)
647 #define DWC3_TRB_CTRL_LST		BIT(1)
648 #define DWC3_TRB_CTRL_CHN		BIT(2)
649 #define DWC3_TRB_CTRL_CSP		BIT(3)
650 #define DWC3_TRB_CTRL_TRBCTL(n)		(((n) & 0x3f) << 4)
651 #define DWC3_TRB_CTRL_ISP_IMI		BIT(10)
652 #define DWC3_TRB_CTRL_IOC		BIT(11)
653 #define DWC3_TRB_CTRL_SID_SOFN(n)	(((n) & 0xffff) << 14)
654 
655 #define DWC3_TRBCTL_TYPE(n)		((n) & (0x3f << 4))
656 #define DWC3_TRBCTL_NORMAL		DWC3_TRB_CTRL_TRBCTL(1)
657 #define DWC3_TRBCTL_CONTROL_SETUP	DWC3_TRB_CTRL_TRBCTL(2)
658 #define DWC3_TRBCTL_CONTROL_STATUS2	DWC3_TRB_CTRL_TRBCTL(3)
659 #define DWC3_TRBCTL_CONTROL_STATUS3	DWC3_TRB_CTRL_TRBCTL(4)
660 #define DWC3_TRBCTL_CONTROL_DATA	DWC3_TRB_CTRL_TRBCTL(5)
661 #define DWC3_TRBCTL_ISOCHRONOUS_FIRST	DWC3_TRB_CTRL_TRBCTL(6)
662 #define DWC3_TRBCTL_ISOCHRONOUS		DWC3_TRB_CTRL_TRBCTL(7)
663 #define DWC3_TRBCTL_LINK_TRB		DWC3_TRB_CTRL_TRBCTL(8)
664 
665 /**
666  * struct dwc3_trb - transfer request block (hw format)
667  * @bpl: DW0-3
668  * @bph: DW4-7
669  * @size: DW8-B
670  * @ctrl: DWC-F
671  */
672 struct dwc3_trb {
673 	u32		bpl;
674 	u32		bph;
675 	u32		size;
676 	u32		ctrl;
677 } __packed;
678 
679 /**
680  * struct dwc3_hwparams - copy of HWPARAMS registers
681  * @hwparams0: GHWPARAMS0
682  * @hwparams1: GHWPARAMS1
683  * @hwparams2: GHWPARAMS2
684  * @hwparams3: GHWPARAMS3
685  * @hwparams4: GHWPARAMS4
686  * @hwparams5: GHWPARAMS5
687  * @hwparams6: GHWPARAMS6
688  * @hwparams7: GHWPARAMS7
689  * @hwparams8: GHWPARAMS8
690  */
691 struct dwc3_hwparams {
692 	u32	hwparams0;
693 	u32	hwparams1;
694 	u32	hwparams2;
695 	u32	hwparams3;
696 	u32	hwparams4;
697 	u32	hwparams5;
698 	u32	hwparams6;
699 	u32	hwparams7;
700 	u32	hwparams8;
701 };
702 
703 /* HWPARAMS0 */
704 #define DWC3_MODE(n)		((n) & 0x7)
705 
706 #define DWC3_MDWIDTH(n)		(((n) & 0xff00) >> 8)
707 
708 /* HWPARAMS1 */
709 #define DWC3_NUM_INT(n)		(((n) & (0x3f << 15)) >> 15)
710 
711 /* HWPARAMS3 */
712 #define DWC3_NUM_IN_EPS_MASK	(0x1f << 18)
713 #define DWC3_NUM_EPS_MASK	(0x3f << 12)
714 #define DWC3_NUM_EPS(p)		(((p)->hwparams3 &		\
715 			(DWC3_NUM_EPS_MASK)) >> 12)
716 #define DWC3_NUM_IN_EPS(p)	(((p)->hwparams3 &		\
717 			(DWC3_NUM_IN_EPS_MASK)) >> 18)
718 
719 /* HWPARAMS7 */
720 #define DWC3_RAM1_DEPTH(n)	((n) & 0xffff)
721 
722 /**
723  * struct dwc3_request - representation of a transfer request
724  * @request: struct usb_request to be transferred
725  * @list: a list_head used for request queueing
726  * @dep: struct dwc3_ep owning this request
727  * @sg: pointer to first incomplete sg
728  * @num_pending_sgs: counter to pending sgs
729  * @remaining: amount of data remaining
730  * @epnum: endpoint number to which this request refers
731  * @trb: pointer to struct dwc3_trb
732  * @trb_dma: DMA address of @trb
733  * @unaligned: true for OUT endpoints with length not divisible by maxp
734  * @direction: IN or OUT direction flag
735  * @mapped: true when request has been dma-mapped
736  * @started: request is started
737  * @zero: wants a ZLP
738  */
739 struct dwc3_request {
740 	struct usb_request	request;
741 	struct list_head	list;
742 	struct dwc3_ep		*dep;
743 	struct scatterlist	*sg;
744 
745 	unsigned		num_pending_sgs;
746 	unsigned		remaining;
747 	u8			epnum;
748 	struct dwc3_trb		*trb;
749 	dma_addr_t		trb_dma;
750 
751 	unsigned		unaligned:1;
752 	unsigned		direction:1;
753 	unsigned		mapped:1;
754 	unsigned		started:1;
755 	unsigned		zero:1;
756 };
757 
758 /*
759  * struct dwc3_scratchpad_array - hibernation scratchpad array
760  * (format defined by hw)
761  */
762 struct dwc3_scratchpad_array {
763 	__le64	dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
764 };
765 
766 /**
767  * struct dwc3 - representation of our controller
768  * @drd_work: workqueue used for role swapping
769  * @ep0_trb: trb which is used for the ctrl_req
770  * @bounce: address of bounce buffer
771  * @scratchbuf: address of scratch buffer
772  * @setup_buf: used while precessing STD USB requests
773  * @ep0_trb_addr: dma address of @ep0_trb
774  * @bounce_addr: dma address of @bounce
775  * @ep0_usb_req: dummy req used while handling STD USB requests
776  * @scratch_addr: dma address of scratchbuf
777  * @ep0_in_setup: one control transfer is completed and enter setup phase
778  * @lock: for synchronizing
779  * @dev: pointer to our struct device
780  * @sysdev: pointer to the DMA-capable device
781  * @xhci: pointer to our xHCI child
782  * @xhci_resources: struct resources for our @xhci child
783  * @ev_buf: struct dwc3_event_buffer pointer
784  * @eps: endpoint array
785  * @gadget: device side representation of the peripheral controller
786  * @gadget_driver: pointer to the gadget driver
787  * @regs: base address for our registers
788  * @regs_size: address space size
789  * @fladj: frame length adjustment
790  * @irq_gadget: peripheral controller's IRQ number
791  * @nr_scratch: number of scratch buffers
792  * @u1u2: only used on revisions <1.83a for workaround
793  * @maximum_speed: maximum speed requested (mainly for testing purposes)
794  * @revision: revision register contents
795  * @dr_mode: requested mode of operation
796  * @current_dr_role: current role of operation when in dual-role mode
797  * @desired_dr_role: desired role of operation when in dual-role mode
798  * @edev: extcon handle
799  * @edev_nb: extcon notifier
800  * @hsphy_mode: UTMI phy mode, one of following:
801  *		- USBPHY_INTERFACE_MODE_UTMI
802  *		- USBPHY_INTERFACE_MODE_UTMIW
803  * @usb2_phy: pointer to USB2 PHY
804  * @usb3_phy: pointer to USB3 PHY
805  * @usb2_generic_phy: pointer to USB2 PHY
806  * @usb3_generic_phy: pointer to USB3 PHY
807  * @ulpi: pointer to ulpi interface
808  * @isoch_delay: wValue from Set Isochronous Delay request;
809  * @u2sel: parameter from Set SEL request.
810  * @u2pel: parameter from Set SEL request.
811  * @u1sel: parameter from Set SEL request.
812  * @u1pel: parameter from Set SEL request.
813  * @num_eps: number of endpoints
814  * @ep0_next_event: hold the next expected event
815  * @ep0state: state of endpoint zero
816  * @link_state: link state
817  * @speed: device speed (super, high, full, low)
818  * @hwparams: copy of hwparams registers
819  * @root: debugfs root folder pointer
820  * @regset: debugfs pointer to regdump file
821  * @test_mode: true when we're entering a USB test mode
822  * @test_mode_nr: test feature selector
823  * @lpm_nyet_threshold: LPM NYET response threshold
824  * @hird_threshold: HIRD threshold
825  * @hsphy_interface: "utmi" or "ulpi"
826  * @connected: true when we're connected to a host, false otherwise
827  * @delayed_status: true when gadget driver asks for delayed status
828  * @ep0_bounced: true when we used bounce buffer
829  * @ep0_expect_in: true when we expect a DATA IN transfer
830  * @has_hibernation: true when dwc3 was configured with Hibernation
831  * @sysdev_is_parent: true when dwc3 device has a parent driver
832  * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
833  *			there's now way for software to detect this in runtime.
834  * @is_utmi_l1_suspend: the core asserts output signal
835  * 	0	- utmi_sleep_n
836  * 	1	- utmi_l1_suspend_n
837  * @is_fpga: true when we are using the FPGA board
838  * @pending_events: true when we have pending IRQs to be handled
839  * @pullups_connected: true when Run/Stop bit is set
840  * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
841  * @three_stage_setup: set if we perform a three phase setup
842  * @usb3_lpm_capable: set if hadrware supports Link Power Management
843  * @disable_scramble_quirk: set if we enable the disable scramble quirk
844  * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
845  * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
846  * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
847  * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
848  * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
849  * @lfps_filter_quirk: set if we enable LFPS filter quirk
850  * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
851  * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
852  * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
853  * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
854  *                      disabling the suspend signal to the PHY.
855  * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3
856  * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
857  *			in GUSB2PHYCFG, specify that USB2 PHY doesn't
858  *			provide a free-running PHY clock.
859  * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
860  *			change quirk.
861  * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate
862  *			check during HS transmit.
863  * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
864  * @tx_de_emphasis: Tx de-emphasis value
865  * 	0	- -6dB de-emphasis
866  * 	1	- -3.5dB de-emphasis
867  * 	2	- No de-emphasis
868  * 	3	- Reserved
869  * @imod_interval: set the interrupt moderation interval in 250ns
870  *                 increments or 0 to disable.
871  */
872 struct dwc3 {
873 	struct work_struct	drd_work;
874 	struct dwc3_trb		*ep0_trb;
875 	void			*bounce;
876 	void			*scratchbuf;
877 	u8			*setup_buf;
878 	dma_addr_t		ep0_trb_addr;
879 	dma_addr_t		bounce_addr;
880 	dma_addr_t		scratch_addr;
881 	struct dwc3_request	ep0_usb_req;
882 	struct completion	ep0_in_setup;
883 
884 	/* device lock */
885 	spinlock_t		lock;
886 
887 	struct device		*dev;
888 	struct device		*sysdev;
889 
890 	struct platform_device	*xhci;
891 	struct resource		xhci_resources[DWC3_XHCI_RESOURCES_NUM];
892 
893 	struct dwc3_event_buffer *ev_buf;
894 	struct dwc3_ep		*eps[DWC3_ENDPOINTS_NUM];
895 
896 	struct usb_gadget	gadget;
897 	struct usb_gadget_driver *gadget_driver;
898 
899 	struct usb_phy		*usb2_phy;
900 	struct usb_phy		*usb3_phy;
901 
902 	struct phy		*usb2_generic_phy;
903 	struct phy		*usb3_generic_phy;
904 
905 	struct ulpi		*ulpi;
906 
907 	void __iomem		*regs;
908 	size_t			regs_size;
909 
910 	enum usb_dr_mode	dr_mode;
911 	u32			current_dr_role;
912 	u32			desired_dr_role;
913 	struct extcon_dev	*edev;
914 	struct notifier_block	edev_nb;
915 	enum usb_phy_interface	hsphy_mode;
916 
917 	u32			fladj;
918 	u32			irq_gadget;
919 	u32			nr_scratch;
920 	u32			u1u2;
921 	u32			maximum_speed;
922 
923 	/*
924 	 * All 3.1 IP version constants are greater than the 3.0 IP
925 	 * version constants. This works for most version checks in
926 	 * dwc3. However, in the future, this may not apply as
927 	 * features may be developed on newer versions of the 3.0 IP
928 	 * that are not in the 3.1 IP.
929 	 */
930 	u32			revision;
931 
932 #define DWC3_REVISION_173A	0x5533173a
933 #define DWC3_REVISION_175A	0x5533175a
934 #define DWC3_REVISION_180A	0x5533180a
935 #define DWC3_REVISION_183A	0x5533183a
936 #define DWC3_REVISION_185A	0x5533185a
937 #define DWC3_REVISION_187A	0x5533187a
938 #define DWC3_REVISION_188A	0x5533188a
939 #define DWC3_REVISION_190A	0x5533190a
940 #define DWC3_REVISION_194A	0x5533194a
941 #define DWC3_REVISION_200A	0x5533200a
942 #define DWC3_REVISION_202A	0x5533202a
943 #define DWC3_REVISION_210A	0x5533210a
944 #define DWC3_REVISION_220A	0x5533220a
945 #define DWC3_REVISION_230A	0x5533230a
946 #define DWC3_REVISION_240A	0x5533240a
947 #define DWC3_REVISION_250A	0x5533250a
948 #define DWC3_REVISION_260A	0x5533260a
949 #define DWC3_REVISION_270A	0x5533270a
950 #define DWC3_REVISION_280A	0x5533280a
951 #define DWC3_REVISION_290A	0x5533290a
952 #define DWC3_REVISION_300A	0x5533300a
953 #define DWC3_REVISION_310A	0x5533310a
954 
955 /*
956  * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
957  * just so dwc31 revisions are always larger than dwc3.
958  */
959 #define DWC3_REVISION_IS_DWC31		0x80000000
960 #define DWC3_USB31_REVISION_110A	(0x3131302a | DWC3_REVISION_IS_DWC31)
961 #define DWC3_USB31_REVISION_120A	(0x3132302a | DWC3_REVISION_IS_DWC31)
962 
963 	enum dwc3_ep0_next	ep0_next_event;
964 	enum dwc3_ep0_state	ep0state;
965 	enum dwc3_link_state	link_state;
966 
967 	u16			isoch_delay;
968 	u16			u2sel;
969 	u16			u2pel;
970 	u8			u1sel;
971 	u8			u1pel;
972 
973 	u8			speed;
974 
975 	u8			num_eps;
976 
977 	struct dwc3_hwparams	hwparams;
978 	struct dentry		*root;
979 	struct debugfs_regset32	*regset;
980 
981 	u8			test_mode;
982 	u8			test_mode_nr;
983 	u8			lpm_nyet_threshold;
984 	u8			hird_threshold;
985 
986 	const char		*hsphy_interface;
987 
988 	unsigned		connected:1;
989 	unsigned		delayed_status:1;
990 	unsigned		ep0_bounced:1;
991 	unsigned		ep0_expect_in:1;
992 	unsigned		has_hibernation:1;
993 	unsigned		sysdev_is_parent:1;
994 	unsigned		has_lpm_erratum:1;
995 	unsigned		is_utmi_l1_suspend:1;
996 	unsigned		is_fpga:1;
997 	unsigned		pending_events:1;
998 	unsigned		pullups_connected:1;
999 	unsigned		setup_packet_pending:1;
1000 	unsigned		three_stage_setup:1;
1001 	unsigned		usb3_lpm_capable:1;
1002 
1003 	unsigned		disable_scramble_quirk:1;
1004 	unsigned		u2exit_lfps_quirk:1;
1005 	unsigned		u2ss_inp3_quirk:1;
1006 	unsigned		req_p1p2p3_quirk:1;
1007 	unsigned                del_p1p2p3_quirk:1;
1008 	unsigned		del_phy_power_chg_quirk:1;
1009 	unsigned		lfps_filter_quirk:1;
1010 	unsigned		rx_detect_poll_quirk:1;
1011 	unsigned		dis_u3_susphy_quirk:1;
1012 	unsigned		dis_u2_susphy_quirk:1;
1013 	unsigned		dis_enblslpm_quirk:1;
1014 	unsigned		dis_rxdet_inp3_quirk:1;
1015 	unsigned		dis_u2_freeclk_exists_quirk:1;
1016 	unsigned		dis_del_phy_power_chg_quirk:1;
1017 	unsigned		dis_tx_ipgap_linecheck_quirk:1;
1018 
1019 	unsigned		tx_de_emphasis_quirk:1;
1020 	unsigned		tx_de_emphasis:2;
1021 
1022 	u16			imod_interval;
1023 };
1024 
1025 #define work_to_dwc(w)		(container_of((w), struct dwc3, drd_work))
1026 
1027 /* -------------------------------------------------------------------------- */
1028 
1029 struct dwc3_event_type {
1030 	u32	is_devspec:1;
1031 	u32	type:7;
1032 	u32	reserved8_31:24;
1033 } __packed;
1034 
1035 #define DWC3_DEPEVT_XFERCOMPLETE	0x01
1036 #define DWC3_DEPEVT_XFERINPROGRESS	0x02
1037 #define DWC3_DEPEVT_XFERNOTREADY	0x03
1038 #define DWC3_DEPEVT_RXTXFIFOEVT		0x04
1039 #define DWC3_DEPEVT_STREAMEVT		0x06
1040 #define DWC3_DEPEVT_EPCMDCMPLT		0x07
1041 
1042 /**
1043  * struct dwc3_event_depvt - Device Endpoint Events
1044  * @one_bit: indicates this is an endpoint event (not used)
1045  * @endpoint_number: number of the endpoint
1046  * @endpoint_event: The event we have:
1047  *	0x00	- Reserved
1048  *	0x01	- XferComplete
1049  *	0x02	- XferInProgress
1050  *	0x03	- XferNotReady
1051  *	0x04	- RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1052  *	0x05	- Reserved
1053  *	0x06	- StreamEvt
1054  *	0x07	- EPCmdCmplt
1055  * @reserved11_10: Reserved, don't use.
1056  * @status: Indicates the status of the event. Refer to databook for
1057  *	more information.
1058  * @parameters: Parameters of the current event. Refer to databook for
1059  *	more information.
1060  */
1061 struct dwc3_event_depevt {
1062 	u32	one_bit:1;
1063 	u32	endpoint_number:5;
1064 	u32	endpoint_event:4;
1065 	u32	reserved11_10:2;
1066 	u32	status:4;
1067 
1068 /* Within XferNotReady */
1069 #define DEPEVT_STATUS_TRANSFER_ACTIVE	BIT(3)
1070 
1071 /* Within XferComplete */
1072 #define DEPEVT_STATUS_BUSERR	BIT(0)
1073 #define DEPEVT_STATUS_SHORT	BIT(1)
1074 #define DEPEVT_STATUS_IOC	BIT(2)
1075 #define DEPEVT_STATUS_LST	BIT(3)
1076 
1077 /* Stream event only */
1078 #define DEPEVT_STREAMEVT_FOUND		1
1079 #define DEPEVT_STREAMEVT_NOTFOUND	2
1080 
1081 /* Control-only Status */
1082 #define DEPEVT_STATUS_CONTROL_DATA	1
1083 #define DEPEVT_STATUS_CONTROL_STATUS	2
1084 #define DEPEVT_STATUS_CONTROL_PHASE(n)	((n) & 3)
1085 
1086 /* In response to Start Transfer */
1087 #define DEPEVT_TRANSFER_NO_RESOURCE	1
1088 #define DEPEVT_TRANSFER_BUS_EXPIRY	2
1089 
1090 	u32	parameters:16;
1091 
1092 /* For Command Complete Events */
1093 #define DEPEVT_PARAMETER_CMD(n)	(((n) & (0xf << 8)) >> 8)
1094 } __packed;
1095 
1096 /**
1097  * struct dwc3_event_devt - Device Events
1098  * @one_bit: indicates this is a non-endpoint event (not used)
1099  * @device_event: indicates it's a device event. Should read as 0x00
1100  * @type: indicates the type of device event.
1101  *	0	- DisconnEvt
1102  *	1	- USBRst
1103  *	2	- ConnectDone
1104  *	3	- ULStChng
1105  *	4	- WkUpEvt
1106  *	5	- Reserved
1107  *	6	- EOPF
1108  *	7	- SOF
1109  *	8	- Reserved
1110  *	9	- ErrticErr
1111  *	10	- CmdCmplt
1112  *	11	- EvntOverflow
1113  *	12	- VndrDevTstRcved
1114  * @reserved15_12: Reserved, not used
1115  * @event_info: Information about this event
1116  * @reserved31_25: Reserved, not used
1117  */
1118 struct dwc3_event_devt {
1119 	u32	one_bit:1;
1120 	u32	device_event:7;
1121 	u32	type:4;
1122 	u32	reserved15_12:4;
1123 	u32	event_info:9;
1124 	u32	reserved31_25:7;
1125 } __packed;
1126 
1127 /**
1128  * struct dwc3_event_gevt - Other Core Events
1129  * @one_bit: indicates this is a non-endpoint event (not used)
1130  * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1131  * @phy_port_number: self-explanatory
1132  * @reserved31_12: Reserved, not used.
1133  */
1134 struct dwc3_event_gevt {
1135 	u32	one_bit:1;
1136 	u32	device_event:7;
1137 	u32	phy_port_number:4;
1138 	u32	reserved31_12:20;
1139 } __packed;
1140 
1141 /**
1142  * union dwc3_event - representation of Event Buffer contents
1143  * @raw: raw 32-bit event
1144  * @type: the type of the event
1145  * @depevt: Device Endpoint Event
1146  * @devt: Device Event
1147  * @gevt: Global Event
1148  */
1149 union dwc3_event {
1150 	u32				raw;
1151 	struct dwc3_event_type		type;
1152 	struct dwc3_event_depevt	depevt;
1153 	struct dwc3_event_devt		devt;
1154 	struct dwc3_event_gevt		gevt;
1155 };
1156 
1157 /**
1158  * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1159  * parameters
1160  * @param2: third parameter
1161  * @param1: second parameter
1162  * @param0: first parameter
1163  */
1164 struct dwc3_gadget_ep_cmd_params {
1165 	u32	param2;
1166 	u32	param1;
1167 	u32	param0;
1168 };
1169 
1170 /*
1171  * DWC3 Features to be used as Driver Data
1172  */
1173 
1174 #define DWC3_HAS_PERIPHERAL		BIT(0)
1175 #define DWC3_HAS_XHCI			BIT(1)
1176 #define DWC3_HAS_OTG			BIT(3)
1177 
1178 /* prototypes */
1179 void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
1180 u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
1181 
1182 /* check whether we are on the DWC_usb3 core */
1183 static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1184 {
1185 	return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1186 }
1187 
1188 /* check whether we are on the DWC_usb31 core */
1189 static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1190 {
1191 	return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1192 }
1193 
1194 bool dwc3_has_imod(struct dwc3 *dwc);
1195 
1196 #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1197 int dwc3_host_init(struct dwc3 *dwc);
1198 void dwc3_host_exit(struct dwc3 *dwc);
1199 #else
1200 static inline int dwc3_host_init(struct dwc3 *dwc)
1201 { return 0; }
1202 static inline void dwc3_host_exit(struct dwc3 *dwc)
1203 { }
1204 #endif
1205 
1206 #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1207 int dwc3_gadget_init(struct dwc3 *dwc);
1208 void dwc3_gadget_exit(struct dwc3 *dwc);
1209 int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1210 int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1211 int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1212 int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1213 		struct dwc3_gadget_ep_cmd_params *params);
1214 int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
1215 #else
1216 static inline int dwc3_gadget_init(struct dwc3 *dwc)
1217 { return 0; }
1218 static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1219 { }
1220 static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1221 { return 0; }
1222 static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1223 { return 0; }
1224 static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1225 		enum dwc3_link_state state)
1226 { return 0; }
1227 
1228 static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1229 		struct dwc3_gadget_ep_cmd_params *params)
1230 { return 0; }
1231 static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1232 		int cmd, u32 param)
1233 { return 0; }
1234 #endif
1235 
1236 #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
1237 int dwc3_drd_init(struct dwc3 *dwc);
1238 void dwc3_drd_exit(struct dwc3 *dwc);
1239 #else
1240 static inline int dwc3_drd_init(struct dwc3 *dwc)
1241 { return 0; }
1242 static inline void dwc3_drd_exit(struct dwc3 *dwc)
1243 { }
1244 #endif
1245 
1246 /* power management interface */
1247 #if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
1248 int dwc3_gadget_suspend(struct dwc3 *dwc);
1249 int dwc3_gadget_resume(struct dwc3 *dwc);
1250 void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
1251 #else
1252 static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1253 {
1254 	return 0;
1255 }
1256 
1257 static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1258 {
1259 	return 0;
1260 }
1261 
1262 static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1263 {
1264 }
1265 #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1266 
1267 #if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1268 int dwc3_ulpi_init(struct dwc3 *dwc);
1269 void dwc3_ulpi_exit(struct dwc3 *dwc);
1270 #else
1271 static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1272 { return 0; }
1273 static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1274 { }
1275 #endif
1276 
1277 #endif /* __DRIVERS_USB_DWC3_CORE_H */
1278