1197ba5f4SPaul Zimmerman /* 2197ba5f4SPaul Zimmerman * hcd.c - DesignWare HS OTG Controller host-mode routines 3197ba5f4SPaul Zimmerman * 4197ba5f4SPaul Zimmerman * Copyright (C) 2004-2013 Synopsys, Inc. 5197ba5f4SPaul Zimmerman * 6197ba5f4SPaul Zimmerman * Redistribution and use in source and binary forms, with or without 7197ba5f4SPaul Zimmerman * modification, are permitted provided that the following conditions 8197ba5f4SPaul Zimmerman * are met: 9197ba5f4SPaul Zimmerman * 1. Redistributions of source code must retain the above copyright 10197ba5f4SPaul Zimmerman * notice, this list of conditions, and the following disclaimer, 11197ba5f4SPaul Zimmerman * without modification. 12197ba5f4SPaul Zimmerman * 2. Redistributions in binary form must reproduce the above copyright 13197ba5f4SPaul Zimmerman * notice, this list of conditions and the following disclaimer in the 14197ba5f4SPaul Zimmerman * documentation and/or other materials provided with the distribution. 15197ba5f4SPaul Zimmerman * 3. The names of the above-listed copyright holders may not be used 16197ba5f4SPaul Zimmerman * to endorse or promote products derived from this software without 17197ba5f4SPaul Zimmerman * specific prior written permission. 18197ba5f4SPaul Zimmerman * 19197ba5f4SPaul Zimmerman * ALTERNATIVELY, this software may be distributed under the terms of the 20197ba5f4SPaul Zimmerman * GNU General Public License ("GPL") as published by the Free Software 21197ba5f4SPaul Zimmerman * Foundation; either version 2 of the License, or (at your option) any 22197ba5f4SPaul Zimmerman * later version. 23197ba5f4SPaul Zimmerman * 24197ba5f4SPaul Zimmerman * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS 25197ba5f4SPaul Zimmerman * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, 26197ba5f4SPaul Zimmerman * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 27197ba5f4SPaul Zimmerman * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR 28197ba5f4SPaul Zimmerman * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, 29197ba5f4SPaul Zimmerman * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, 30197ba5f4SPaul Zimmerman * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 31197ba5f4SPaul Zimmerman * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 32197ba5f4SPaul Zimmerman * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 33197ba5f4SPaul Zimmerman * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 34197ba5f4SPaul Zimmerman * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 35197ba5f4SPaul Zimmerman */ 36197ba5f4SPaul Zimmerman 37197ba5f4SPaul Zimmerman /* 38197ba5f4SPaul Zimmerman * This file contains the core HCD code, and implements the Linux hc_driver 39197ba5f4SPaul Zimmerman * API 40197ba5f4SPaul Zimmerman */ 41197ba5f4SPaul Zimmerman #include <linux/kernel.h> 42197ba5f4SPaul Zimmerman #include <linux/module.h> 43197ba5f4SPaul Zimmerman #include <linux/spinlock.h> 44197ba5f4SPaul Zimmerman #include <linux/interrupt.h> 45197ba5f4SPaul Zimmerman #include <linux/dma-mapping.h> 46197ba5f4SPaul Zimmerman #include <linux/delay.h> 47197ba5f4SPaul Zimmerman #include <linux/io.h> 48197ba5f4SPaul Zimmerman #include <linux/slab.h> 49197ba5f4SPaul Zimmerman #include <linux/usb.h> 50197ba5f4SPaul Zimmerman 51197ba5f4SPaul Zimmerman #include <linux/usb/hcd.h> 52197ba5f4SPaul Zimmerman #include <linux/usb/ch11.h> 53197ba5f4SPaul Zimmerman 54197ba5f4SPaul Zimmerman #include "core.h" 55197ba5f4SPaul Zimmerman #include "hcd.h" 56197ba5f4SPaul Zimmerman 57197ba5f4SPaul Zimmerman /** 58197ba5f4SPaul Zimmerman * dwc2_dump_channel_info() - Prints the state of a host channel 59197ba5f4SPaul Zimmerman * 60197ba5f4SPaul Zimmerman * @hsotg: Programming view of DWC_otg controller 61197ba5f4SPaul Zimmerman * @chan: Pointer to the channel to dump 62197ba5f4SPaul Zimmerman * 63197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 64197ba5f4SPaul Zimmerman * 65197ba5f4SPaul Zimmerman * NOTE: This function will be removed once the peripheral controller code 66197ba5f4SPaul Zimmerman * is integrated and the driver is stable 67197ba5f4SPaul Zimmerman */ 68197ba5f4SPaul Zimmerman static void dwc2_dump_channel_info(struct dwc2_hsotg *hsotg, 69197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan) 70197ba5f4SPaul Zimmerman { 71197ba5f4SPaul Zimmerman #ifdef VERBOSE_DEBUG 72197ba5f4SPaul Zimmerman int num_channels = hsotg->core_params->host_channels; 73197ba5f4SPaul Zimmerman struct dwc2_qh *qh; 74197ba5f4SPaul Zimmerman u32 hcchar; 75197ba5f4SPaul Zimmerman u32 hcsplt; 76197ba5f4SPaul Zimmerman u32 hctsiz; 77197ba5f4SPaul Zimmerman u32 hc_dma; 78197ba5f4SPaul Zimmerman int i; 79197ba5f4SPaul Zimmerman 80197ba5f4SPaul Zimmerman if (chan == NULL) 81197ba5f4SPaul Zimmerman return; 82197ba5f4SPaul Zimmerman 8395c8bc36SAntti Seppälä hcchar = dwc2_readl(hsotg->regs + HCCHAR(chan->hc_num)); 8495c8bc36SAntti Seppälä hcsplt = dwc2_readl(hsotg->regs + HCSPLT(chan->hc_num)); 8595c8bc36SAntti Seppälä hctsiz = dwc2_readl(hsotg->regs + HCTSIZ(chan->hc_num)); 8695c8bc36SAntti Seppälä hc_dma = dwc2_readl(hsotg->regs + HCDMA(chan->hc_num)); 87197ba5f4SPaul Zimmerman 88197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " Assigned to channel %p:\n", chan); 89197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " hcchar 0x%08x, hcsplt 0x%08x\n", 90197ba5f4SPaul Zimmerman hcchar, hcsplt); 91197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " hctsiz 0x%08x, hc_dma 0x%08x\n", 92197ba5f4SPaul Zimmerman hctsiz, hc_dma); 93197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " dev_addr: %d, ep_num: %d, ep_is_in: %d\n", 94197ba5f4SPaul Zimmerman chan->dev_addr, chan->ep_num, chan->ep_is_in); 95197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " ep_type: %d\n", chan->ep_type); 96197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " max_packet: %d\n", chan->max_packet); 97197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " data_pid_start: %d\n", chan->data_pid_start); 98197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " xfer_started: %d\n", chan->xfer_started); 99197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " halt_status: %d\n", chan->halt_status); 100197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " xfer_buf: %p\n", chan->xfer_buf); 101197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " xfer_dma: %08lx\n", 102197ba5f4SPaul Zimmerman (unsigned long)chan->xfer_dma); 103197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " xfer_len: %d\n", chan->xfer_len); 104197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " qh: %p\n", chan->qh); 105197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " NP inactive sched:\n"); 106197ba5f4SPaul Zimmerman list_for_each_entry(qh, &hsotg->non_periodic_sched_inactive, 107197ba5f4SPaul Zimmerman qh_list_entry) 108197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " %p\n", qh); 109197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " NP active sched:\n"); 110197ba5f4SPaul Zimmerman list_for_each_entry(qh, &hsotg->non_periodic_sched_active, 111197ba5f4SPaul Zimmerman qh_list_entry) 112197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " %p\n", qh); 113197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " Channels:\n"); 114197ba5f4SPaul Zimmerman for (i = 0; i < num_channels; i++) { 115197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan = hsotg->hc_ptr_array[i]; 116197ba5f4SPaul Zimmerman 117197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " %2d: %p\n", i, chan); 118197ba5f4SPaul Zimmerman } 119197ba5f4SPaul Zimmerman #endif /* VERBOSE_DEBUG */ 120197ba5f4SPaul Zimmerman } 121197ba5f4SPaul Zimmerman 122197ba5f4SPaul Zimmerman /* 123197ba5f4SPaul Zimmerman * Processes all the URBs in a single list of QHs. Completes them with 124197ba5f4SPaul Zimmerman * -ETIMEDOUT and frees the QTD. 125197ba5f4SPaul Zimmerman * 126197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 127197ba5f4SPaul Zimmerman */ 128197ba5f4SPaul Zimmerman static void dwc2_kill_urbs_in_qh_list(struct dwc2_hsotg *hsotg, 129197ba5f4SPaul Zimmerman struct list_head *qh_list) 130197ba5f4SPaul Zimmerman { 131197ba5f4SPaul Zimmerman struct dwc2_qh *qh, *qh_tmp; 132197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd, *qtd_tmp; 133197ba5f4SPaul Zimmerman 134197ba5f4SPaul Zimmerman list_for_each_entry_safe(qh, qh_tmp, qh_list, qh_list_entry) { 135197ba5f4SPaul Zimmerman list_for_each_entry_safe(qtd, qtd_tmp, &qh->qtd_list, 136197ba5f4SPaul Zimmerman qtd_list_entry) { 1372e84da6eSGregory Herrero dwc2_host_complete(hsotg, qtd, -ECONNRESET); 138197ba5f4SPaul Zimmerman dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh); 139197ba5f4SPaul Zimmerman } 140197ba5f4SPaul Zimmerman } 141197ba5f4SPaul Zimmerman } 142197ba5f4SPaul Zimmerman 143197ba5f4SPaul Zimmerman static void dwc2_qh_list_free(struct dwc2_hsotg *hsotg, 144197ba5f4SPaul Zimmerman struct list_head *qh_list) 145197ba5f4SPaul Zimmerman { 146197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd, *qtd_tmp; 147197ba5f4SPaul Zimmerman struct dwc2_qh *qh, *qh_tmp; 148197ba5f4SPaul Zimmerman unsigned long flags; 149197ba5f4SPaul Zimmerman 150197ba5f4SPaul Zimmerman if (!qh_list->next) 151197ba5f4SPaul Zimmerman /* The list hasn't been initialized yet */ 152197ba5f4SPaul Zimmerman return; 153197ba5f4SPaul Zimmerman 154197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 155197ba5f4SPaul Zimmerman 156197ba5f4SPaul Zimmerman /* Ensure there are no QTDs or URBs left */ 157197ba5f4SPaul Zimmerman dwc2_kill_urbs_in_qh_list(hsotg, qh_list); 158197ba5f4SPaul Zimmerman 159197ba5f4SPaul Zimmerman list_for_each_entry_safe(qh, qh_tmp, qh_list, qh_list_entry) { 160197ba5f4SPaul Zimmerman dwc2_hcd_qh_unlink(hsotg, qh); 161197ba5f4SPaul Zimmerman 162197ba5f4SPaul Zimmerman /* Free each QTD in the QH's QTD list */ 163197ba5f4SPaul Zimmerman list_for_each_entry_safe(qtd, qtd_tmp, &qh->qtd_list, 164197ba5f4SPaul Zimmerman qtd_list_entry) 165197ba5f4SPaul Zimmerman dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh); 166197ba5f4SPaul Zimmerman 167197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 168197ba5f4SPaul Zimmerman dwc2_hcd_qh_free(hsotg, qh); 169197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 170197ba5f4SPaul Zimmerman } 171197ba5f4SPaul Zimmerman 172197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 173197ba5f4SPaul Zimmerman } 174197ba5f4SPaul Zimmerman 175197ba5f4SPaul Zimmerman /* 176197ba5f4SPaul Zimmerman * Responds with an error status of -ETIMEDOUT to all URBs in the non-periodic 177197ba5f4SPaul Zimmerman * and periodic schedules. The QTD associated with each URB is removed from 178197ba5f4SPaul Zimmerman * the schedule and freed. This function may be called when a disconnect is 179197ba5f4SPaul Zimmerman * detected or when the HCD is being stopped. 180197ba5f4SPaul Zimmerman * 181197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 182197ba5f4SPaul Zimmerman */ 183197ba5f4SPaul Zimmerman static void dwc2_kill_all_urbs(struct dwc2_hsotg *hsotg) 184197ba5f4SPaul Zimmerman { 185197ba5f4SPaul Zimmerman dwc2_kill_urbs_in_qh_list(hsotg, &hsotg->non_periodic_sched_inactive); 186197ba5f4SPaul Zimmerman dwc2_kill_urbs_in_qh_list(hsotg, &hsotg->non_periodic_sched_active); 187197ba5f4SPaul Zimmerman dwc2_kill_urbs_in_qh_list(hsotg, &hsotg->periodic_sched_inactive); 188197ba5f4SPaul Zimmerman dwc2_kill_urbs_in_qh_list(hsotg, &hsotg->periodic_sched_ready); 189197ba5f4SPaul Zimmerman dwc2_kill_urbs_in_qh_list(hsotg, &hsotg->periodic_sched_assigned); 190197ba5f4SPaul Zimmerman dwc2_kill_urbs_in_qh_list(hsotg, &hsotg->periodic_sched_queued); 191197ba5f4SPaul Zimmerman } 192197ba5f4SPaul Zimmerman 193197ba5f4SPaul Zimmerman /** 194197ba5f4SPaul Zimmerman * dwc2_hcd_start() - Starts the HCD when switching to Host mode 195197ba5f4SPaul Zimmerman * 196197ba5f4SPaul Zimmerman * @hsotg: Pointer to struct dwc2_hsotg 197197ba5f4SPaul Zimmerman */ 198197ba5f4SPaul Zimmerman void dwc2_hcd_start(struct dwc2_hsotg *hsotg) 199197ba5f4SPaul Zimmerman { 200197ba5f4SPaul Zimmerman u32 hprt0; 201197ba5f4SPaul Zimmerman 202197ba5f4SPaul Zimmerman if (hsotg->op_state == OTG_STATE_B_HOST) { 203197ba5f4SPaul Zimmerman /* 204197ba5f4SPaul Zimmerman * Reset the port. During a HNP mode switch the reset 205197ba5f4SPaul Zimmerman * needs to occur within 1ms and have a duration of at 206197ba5f4SPaul Zimmerman * least 50ms. 207197ba5f4SPaul Zimmerman */ 208197ba5f4SPaul Zimmerman hprt0 = dwc2_read_hprt0(hsotg); 209197ba5f4SPaul Zimmerman hprt0 |= HPRT0_RST; 21095c8bc36SAntti Seppälä dwc2_writel(hprt0, hsotg->regs + HPRT0); 211197ba5f4SPaul Zimmerman } 212197ba5f4SPaul Zimmerman 213197ba5f4SPaul Zimmerman queue_delayed_work(hsotg->wq_otg, &hsotg->start_work, 214197ba5f4SPaul Zimmerman msecs_to_jiffies(50)); 215197ba5f4SPaul Zimmerman } 216197ba5f4SPaul Zimmerman 217197ba5f4SPaul Zimmerman /* Must be called with interrupt disabled and spinlock held */ 218197ba5f4SPaul Zimmerman static void dwc2_hcd_cleanup_channels(struct dwc2_hsotg *hsotg) 219197ba5f4SPaul Zimmerman { 220197ba5f4SPaul Zimmerman int num_channels = hsotg->core_params->host_channels; 221197ba5f4SPaul Zimmerman struct dwc2_host_chan *channel; 222197ba5f4SPaul Zimmerman u32 hcchar; 223197ba5f4SPaul Zimmerman int i; 224197ba5f4SPaul Zimmerman 225197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable <= 0) { 226197ba5f4SPaul Zimmerman /* Flush out any channel requests in slave mode */ 227197ba5f4SPaul Zimmerman for (i = 0; i < num_channels; i++) { 228197ba5f4SPaul Zimmerman channel = hsotg->hc_ptr_array[i]; 229197ba5f4SPaul Zimmerman if (!list_empty(&channel->hc_list_entry)) 230197ba5f4SPaul Zimmerman continue; 23195c8bc36SAntti Seppälä hcchar = dwc2_readl(hsotg->regs + HCCHAR(i)); 232197ba5f4SPaul Zimmerman if (hcchar & HCCHAR_CHENA) { 233197ba5f4SPaul Zimmerman hcchar &= ~(HCCHAR_CHENA | HCCHAR_EPDIR); 234197ba5f4SPaul Zimmerman hcchar |= HCCHAR_CHDIS; 23595c8bc36SAntti Seppälä dwc2_writel(hcchar, hsotg->regs + HCCHAR(i)); 236197ba5f4SPaul Zimmerman } 237197ba5f4SPaul Zimmerman } 238197ba5f4SPaul Zimmerman } 239197ba5f4SPaul Zimmerman 240197ba5f4SPaul Zimmerman for (i = 0; i < num_channels; i++) { 241197ba5f4SPaul Zimmerman channel = hsotg->hc_ptr_array[i]; 242197ba5f4SPaul Zimmerman if (!list_empty(&channel->hc_list_entry)) 243197ba5f4SPaul Zimmerman continue; 24495c8bc36SAntti Seppälä hcchar = dwc2_readl(hsotg->regs + HCCHAR(i)); 245197ba5f4SPaul Zimmerman if (hcchar & HCCHAR_CHENA) { 246197ba5f4SPaul Zimmerman /* Halt the channel */ 247197ba5f4SPaul Zimmerman hcchar |= HCCHAR_CHDIS; 24895c8bc36SAntti Seppälä dwc2_writel(hcchar, hsotg->regs + HCCHAR(i)); 249197ba5f4SPaul Zimmerman } 250197ba5f4SPaul Zimmerman 251197ba5f4SPaul Zimmerman dwc2_hc_cleanup(hsotg, channel); 252197ba5f4SPaul Zimmerman list_add_tail(&channel->hc_list_entry, &hsotg->free_hc_list); 253197ba5f4SPaul Zimmerman /* 254197ba5f4SPaul Zimmerman * Added for Descriptor DMA to prevent channel double cleanup in 255197ba5f4SPaul Zimmerman * release_channel_ddma(), which is called from ep_disable when 256197ba5f4SPaul Zimmerman * device disconnects 257197ba5f4SPaul Zimmerman */ 258197ba5f4SPaul Zimmerman channel->qh = NULL; 259197ba5f4SPaul Zimmerman } 2607252f1bfSVincent Palatin /* All channels have been freed, mark them available */ 2617252f1bfSVincent Palatin if (hsotg->core_params->uframe_sched > 0) { 2627252f1bfSVincent Palatin hsotg->available_host_channels = 2637252f1bfSVincent Palatin hsotg->core_params->host_channels; 2647252f1bfSVincent Palatin } else { 2657252f1bfSVincent Palatin hsotg->non_periodic_channels = 0; 2667252f1bfSVincent Palatin hsotg->periodic_channels = 0; 2677252f1bfSVincent Palatin } 268197ba5f4SPaul Zimmerman } 269197ba5f4SPaul Zimmerman 270197ba5f4SPaul Zimmerman /** 2716a659531SDouglas Anderson * dwc2_hcd_connect() - Handles connect of the HCD 272197ba5f4SPaul Zimmerman * 273197ba5f4SPaul Zimmerman * @hsotg: Pointer to struct dwc2_hsotg 274197ba5f4SPaul Zimmerman * 275197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 276197ba5f4SPaul Zimmerman */ 2776a659531SDouglas Anderson void dwc2_hcd_connect(struct dwc2_hsotg *hsotg) 2786a659531SDouglas Anderson { 2796a659531SDouglas Anderson if (hsotg->lx_state != DWC2_L0) 2806a659531SDouglas Anderson usb_hcd_resume_root_hub(hsotg->priv); 2816a659531SDouglas Anderson 2826a659531SDouglas Anderson hsotg->flags.b.port_connect_status_change = 1; 2836a659531SDouglas Anderson hsotg->flags.b.port_connect_status = 1; 2846a659531SDouglas Anderson } 2856a659531SDouglas Anderson 2866a659531SDouglas Anderson /** 2876a659531SDouglas Anderson * dwc2_hcd_disconnect() - Handles disconnect of the HCD 2886a659531SDouglas Anderson * 2896a659531SDouglas Anderson * @hsotg: Pointer to struct dwc2_hsotg 2906a659531SDouglas Anderson * @force: If true, we won't try to reconnect even if we see device connected. 2916a659531SDouglas Anderson * 2926a659531SDouglas Anderson * Must be called with interrupt disabled and spinlock held 2936a659531SDouglas Anderson */ 2946a659531SDouglas Anderson void dwc2_hcd_disconnect(struct dwc2_hsotg *hsotg, bool force) 295197ba5f4SPaul Zimmerman { 296197ba5f4SPaul Zimmerman u32 intr; 2976a659531SDouglas Anderson u32 hprt0; 298197ba5f4SPaul Zimmerman 299197ba5f4SPaul Zimmerman /* Set status flags for the hub driver */ 300197ba5f4SPaul Zimmerman hsotg->flags.b.port_connect_status_change = 1; 301197ba5f4SPaul Zimmerman hsotg->flags.b.port_connect_status = 0; 302197ba5f4SPaul Zimmerman 303197ba5f4SPaul Zimmerman /* 304197ba5f4SPaul Zimmerman * Shutdown any transfers in process by clearing the Tx FIFO Empty 305197ba5f4SPaul Zimmerman * interrupt mask and status bits and disabling subsequent host 306197ba5f4SPaul Zimmerman * channel interrupts. 307197ba5f4SPaul Zimmerman */ 30895c8bc36SAntti Seppälä intr = dwc2_readl(hsotg->regs + GINTMSK); 309197ba5f4SPaul Zimmerman intr &= ~(GINTSTS_NPTXFEMP | GINTSTS_PTXFEMP | GINTSTS_HCHINT); 31095c8bc36SAntti Seppälä dwc2_writel(intr, hsotg->regs + GINTMSK); 311197ba5f4SPaul Zimmerman intr = GINTSTS_NPTXFEMP | GINTSTS_PTXFEMP | GINTSTS_HCHINT; 31295c8bc36SAntti Seppälä dwc2_writel(intr, hsotg->regs + GINTSTS); 313197ba5f4SPaul Zimmerman 314197ba5f4SPaul Zimmerman /* 315197ba5f4SPaul Zimmerman * Turn off the vbus power only if the core has transitioned to device 316197ba5f4SPaul Zimmerman * mode. If still in host mode, need to keep power on to detect a 317197ba5f4SPaul Zimmerman * reconnection. 318197ba5f4SPaul Zimmerman */ 319197ba5f4SPaul Zimmerman if (dwc2_is_device_mode(hsotg)) { 320197ba5f4SPaul Zimmerman if (hsotg->op_state != OTG_STATE_A_SUSPEND) { 321197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Disconnect: PortPower off\n"); 32295c8bc36SAntti Seppälä dwc2_writel(0, hsotg->regs + HPRT0); 323197ba5f4SPaul Zimmerman } 324197ba5f4SPaul Zimmerman 325197ba5f4SPaul Zimmerman dwc2_disable_host_interrupts(hsotg); 326197ba5f4SPaul Zimmerman } 327197ba5f4SPaul Zimmerman 328197ba5f4SPaul Zimmerman /* Respond with an error status to all URBs in the schedule */ 329197ba5f4SPaul Zimmerman dwc2_kill_all_urbs(hsotg); 330197ba5f4SPaul Zimmerman 331197ba5f4SPaul Zimmerman if (dwc2_is_host_mode(hsotg)) 332197ba5f4SPaul Zimmerman /* Clean up any host channels that were in use */ 333197ba5f4SPaul Zimmerman dwc2_hcd_cleanup_channels(hsotg); 334197ba5f4SPaul Zimmerman 335197ba5f4SPaul Zimmerman dwc2_host_disconnect(hsotg); 3366a659531SDouglas Anderson 3376a659531SDouglas Anderson /* 3386a659531SDouglas Anderson * Add an extra check here to see if we're actually connected but 3396a659531SDouglas Anderson * we don't have a detection interrupt pending. This can happen if: 3406a659531SDouglas Anderson * 1. hardware sees connect 3416a659531SDouglas Anderson * 2. hardware sees disconnect 3426a659531SDouglas Anderson * 3. hardware sees connect 3436a659531SDouglas Anderson * 4. dwc2_port_intr() - clears connect interrupt 3446a659531SDouglas Anderson * 5. dwc2_handle_common_intr() - calls here 3456a659531SDouglas Anderson * 3466a659531SDouglas Anderson * Without the extra check here we will end calling disconnect 3476a659531SDouglas Anderson * and won't get any future interrupts to handle the connect. 3486a659531SDouglas Anderson */ 3496a659531SDouglas Anderson if (!force) { 3506a659531SDouglas Anderson hprt0 = dwc2_readl(hsotg->regs + HPRT0); 3516a659531SDouglas Anderson if (!(hprt0 & HPRT0_CONNDET) && (hprt0 & HPRT0_CONNSTS)) 3526a659531SDouglas Anderson dwc2_hcd_connect(hsotg); 3536a659531SDouglas Anderson } 354197ba5f4SPaul Zimmerman } 355197ba5f4SPaul Zimmerman 356197ba5f4SPaul Zimmerman /** 357197ba5f4SPaul Zimmerman * dwc2_hcd_rem_wakeup() - Handles Remote Wakeup 358197ba5f4SPaul Zimmerman * 359197ba5f4SPaul Zimmerman * @hsotg: Pointer to struct dwc2_hsotg 360197ba5f4SPaul Zimmerman */ 361197ba5f4SPaul Zimmerman static void dwc2_hcd_rem_wakeup(struct dwc2_hsotg *hsotg) 362197ba5f4SPaul Zimmerman { 3631fb7f12dSDouglas Anderson if (hsotg->bus_suspended) { 364197ba5f4SPaul Zimmerman hsotg->flags.b.port_suspend_change = 1; 365b46146d5SGregory Herrero usb_hcd_resume_root_hub(hsotg->priv); 366197ba5f4SPaul Zimmerman } 3671fb7f12dSDouglas Anderson 3681fb7f12dSDouglas Anderson if (hsotg->lx_state == DWC2_L1) 3691fb7f12dSDouglas Anderson hsotg->flags.b.port_l1_change = 1; 370b46146d5SGregory Herrero } 371197ba5f4SPaul Zimmerman 372197ba5f4SPaul Zimmerman /** 373197ba5f4SPaul Zimmerman * dwc2_hcd_stop() - Halts the DWC_otg host mode operations in a clean manner 374197ba5f4SPaul Zimmerman * 375197ba5f4SPaul Zimmerman * @hsotg: Pointer to struct dwc2_hsotg 376197ba5f4SPaul Zimmerman * 377197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 378197ba5f4SPaul Zimmerman */ 379197ba5f4SPaul Zimmerman void dwc2_hcd_stop(struct dwc2_hsotg *hsotg) 380197ba5f4SPaul Zimmerman { 381197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "DWC OTG HCD STOP\n"); 382197ba5f4SPaul Zimmerman 383197ba5f4SPaul Zimmerman /* 384197ba5f4SPaul Zimmerman * The root hub should be disconnected before this function is called. 385197ba5f4SPaul Zimmerman * The disconnect will clear the QTD lists (via ..._hcd_urb_dequeue) 386197ba5f4SPaul Zimmerman * and the QH lists (via ..._hcd_endpoint_disable). 387197ba5f4SPaul Zimmerman */ 388197ba5f4SPaul Zimmerman 389197ba5f4SPaul Zimmerman /* Turn off all host-specific interrupts */ 390197ba5f4SPaul Zimmerman dwc2_disable_host_interrupts(hsotg); 391197ba5f4SPaul Zimmerman 392197ba5f4SPaul Zimmerman /* Turn off the vbus power */ 393197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "PortPower off\n"); 39495c8bc36SAntti Seppälä dwc2_writel(0, hsotg->regs + HPRT0); 395197ba5f4SPaul Zimmerman } 396197ba5f4SPaul Zimmerman 39733ad261aSGregory Herrero /* Caller must hold driver lock */ 398197ba5f4SPaul Zimmerman static int dwc2_hcd_urb_enqueue(struct dwc2_hsotg *hsotg, 399b58e6ceeSMian Yousaf Kaukab struct dwc2_hcd_urb *urb, struct dwc2_qh *qh, 400b5a468a6SMian Yousaf Kaukab struct dwc2_qtd *qtd) 401197ba5f4SPaul Zimmerman { 402197ba5f4SPaul Zimmerman u32 intr_mask; 403197ba5f4SPaul Zimmerman int retval; 404197ba5f4SPaul Zimmerman int dev_speed; 405197ba5f4SPaul Zimmerman 406197ba5f4SPaul Zimmerman if (!hsotg->flags.b.port_connect_status) { 407197ba5f4SPaul Zimmerman /* No longer connected */ 408197ba5f4SPaul Zimmerman dev_err(hsotg->dev, "Not connected\n"); 409197ba5f4SPaul Zimmerman return -ENODEV; 410197ba5f4SPaul Zimmerman } 411197ba5f4SPaul Zimmerman 412197ba5f4SPaul Zimmerman dev_speed = dwc2_host_get_speed(hsotg, urb->priv); 413197ba5f4SPaul Zimmerman 414197ba5f4SPaul Zimmerman /* Some configurations cannot support LS traffic on a FS root port */ 415197ba5f4SPaul Zimmerman if ((dev_speed == USB_SPEED_LOW) && 416197ba5f4SPaul Zimmerman (hsotg->hw_params.fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED) && 417197ba5f4SPaul Zimmerman (hsotg->hw_params.hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI)) { 41895c8bc36SAntti Seppälä u32 hprt0 = dwc2_readl(hsotg->regs + HPRT0); 419197ba5f4SPaul Zimmerman u32 prtspd = (hprt0 & HPRT0_SPD_MASK) >> HPRT0_SPD_SHIFT; 420197ba5f4SPaul Zimmerman 421197ba5f4SPaul Zimmerman if (prtspd == HPRT0_SPD_FULL_SPEED) 422197ba5f4SPaul Zimmerman return -ENODEV; 423197ba5f4SPaul Zimmerman } 424197ba5f4SPaul Zimmerman 425197ba5f4SPaul Zimmerman if (!qtd) 426b5a468a6SMian Yousaf Kaukab return -EINVAL; 427197ba5f4SPaul Zimmerman 428197ba5f4SPaul Zimmerman dwc2_hcd_qtd_init(qtd, urb); 429b58e6ceeSMian Yousaf Kaukab retval = dwc2_hcd_qtd_add(hsotg, qtd, qh); 430197ba5f4SPaul Zimmerman if (retval) { 431197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 432197ba5f4SPaul Zimmerman "DWC OTG HCD URB Enqueue failed adding QTD. Error status %d\n", 433197ba5f4SPaul Zimmerman retval); 434197ba5f4SPaul Zimmerman return retval; 435197ba5f4SPaul Zimmerman } 436197ba5f4SPaul Zimmerman 43795c8bc36SAntti Seppälä intr_mask = dwc2_readl(hsotg->regs + GINTMSK); 438197ba5f4SPaul Zimmerman if (!(intr_mask & GINTSTS_SOF)) { 439197ba5f4SPaul Zimmerman enum dwc2_transaction_type tr_type; 440197ba5f4SPaul Zimmerman 441197ba5f4SPaul Zimmerman if (qtd->qh->ep_type == USB_ENDPOINT_XFER_BULK && 442197ba5f4SPaul Zimmerman !(qtd->urb->flags & URB_GIVEBACK_ASAP)) 443197ba5f4SPaul Zimmerman /* 444197ba5f4SPaul Zimmerman * Do not schedule SG transactions until qtd has 445197ba5f4SPaul Zimmerman * URB_GIVEBACK_ASAP set 446197ba5f4SPaul Zimmerman */ 447197ba5f4SPaul Zimmerman return 0; 448197ba5f4SPaul Zimmerman 449197ba5f4SPaul Zimmerman tr_type = dwc2_hcd_select_transactions(hsotg); 450197ba5f4SPaul Zimmerman if (tr_type != DWC2_TRANSACTION_NONE) 451197ba5f4SPaul Zimmerman dwc2_hcd_queue_transactions(hsotg, tr_type); 452197ba5f4SPaul Zimmerman } 453197ba5f4SPaul Zimmerman 454197ba5f4SPaul Zimmerman return 0; 455197ba5f4SPaul Zimmerman } 456197ba5f4SPaul Zimmerman 457197ba5f4SPaul Zimmerman /* Must be called with interrupt disabled and spinlock held */ 458197ba5f4SPaul Zimmerman static int dwc2_hcd_urb_dequeue(struct dwc2_hsotg *hsotg, 459197ba5f4SPaul Zimmerman struct dwc2_hcd_urb *urb) 460197ba5f4SPaul Zimmerman { 461197ba5f4SPaul Zimmerman struct dwc2_qh *qh; 462197ba5f4SPaul Zimmerman struct dwc2_qtd *urb_qtd; 463197ba5f4SPaul Zimmerman 464197ba5f4SPaul Zimmerman urb_qtd = urb->qtd; 465197ba5f4SPaul Zimmerman if (!urb_qtd) { 466197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "## Urb QTD is NULL ##\n"); 467197ba5f4SPaul Zimmerman return -EINVAL; 468197ba5f4SPaul Zimmerman } 469197ba5f4SPaul Zimmerman 470197ba5f4SPaul Zimmerman qh = urb_qtd->qh; 471197ba5f4SPaul Zimmerman if (!qh) { 472197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "## Urb QTD QH is NULL ##\n"); 473197ba5f4SPaul Zimmerman return -EINVAL; 474197ba5f4SPaul Zimmerman } 475197ba5f4SPaul Zimmerman 476197ba5f4SPaul Zimmerman urb->priv = NULL; 477197ba5f4SPaul Zimmerman 478197ba5f4SPaul Zimmerman if (urb_qtd->in_process && qh->channel) { 479197ba5f4SPaul Zimmerman dwc2_dump_channel_info(hsotg, qh->channel); 480197ba5f4SPaul Zimmerman 481197ba5f4SPaul Zimmerman /* The QTD is in process (it has been assigned to a channel) */ 482197ba5f4SPaul Zimmerman if (hsotg->flags.b.port_connect_status) 483197ba5f4SPaul Zimmerman /* 484197ba5f4SPaul Zimmerman * If still connected (i.e. in host mode), halt the 485197ba5f4SPaul Zimmerman * channel so it can be used for other transfers. If 486197ba5f4SPaul Zimmerman * no longer connected, the host registers can't be 487197ba5f4SPaul Zimmerman * written to halt the channel since the core is in 488197ba5f4SPaul Zimmerman * device mode. 489197ba5f4SPaul Zimmerman */ 490197ba5f4SPaul Zimmerman dwc2_hc_halt(hsotg, qh->channel, 491197ba5f4SPaul Zimmerman DWC2_HC_XFER_URB_DEQUEUE); 492197ba5f4SPaul Zimmerman } 493197ba5f4SPaul Zimmerman 494197ba5f4SPaul Zimmerman /* 495197ba5f4SPaul Zimmerman * Free the QTD and clean up the associated QH. Leave the QH in the 496197ba5f4SPaul Zimmerman * schedule if it has any remaining QTDs. 497197ba5f4SPaul Zimmerman */ 498197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_desc_enable <= 0) { 499197ba5f4SPaul Zimmerman u8 in_process = urb_qtd->in_process; 500197ba5f4SPaul Zimmerman 501197ba5f4SPaul Zimmerman dwc2_hcd_qtd_unlink_and_free(hsotg, urb_qtd, qh); 502197ba5f4SPaul Zimmerman if (in_process) { 503197ba5f4SPaul Zimmerman dwc2_hcd_qh_deactivate(hsotg, qh, 0); 504197ba5f4SPaul Zimmerman qh->channel = NULL; 505197ba5f4SPaul Zimmerman } else if (list_empty(&qh->qtd_list)) { 506197ba5f4SPaul Zimmerman dwc2_hcd_qh_unlink(hsotg, qh); 507197ba5f4SPaul Zimmerman } 508197ba5f4SPaul Zimmerman } else { 509197ba5f4SPaul Zimmerman dwc2_hcd_qtd_unlink_and_free(hsotg, urb_qtd, qh); 510197ba5f4SPaul Zimmerman } 511197ba5f4SPaul Zimmerman 512197ba5f4SPaul Zimmerman return 0; 513197ba5f4SPaul Zimmerman } 514197ba5f4SPaul Zimmerman 515197ba5f4SPaul Zimmerman /* Must NOT be called with interrupt disabled or spinlock held */ 516197ba5f4SPaul Zimmerman static int dwc2_hcd_endpoint_disable(struct dwc2_hsotg *hsotg, 517197ba5f4SPaul Zimmerman struct usb_host_endpoint *ep, int retry) 518197ba5f4SPaul Zimmerman { 519197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd, *qtd_tmp; 520197ba5f4SPaul Zimmerman struct dwc2_qh *qh; 521197ba5f4SPaul Zimmerman unsigned long flags; 522197ba5f4SPaul Zimmerman int rc; 523197ba5f4SPaul Zimmerman 524197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 525197ba5f4SPaul Zimmerman 526197ba5f4SPaul Zimmerman qh = ep->hcpriv; 527197ba5f4SPaul Zimmerman if (!qh) { 528197ba5f4SPaul Zimmerman rc = -EINVAL; 529197ba5f4SPaul Zimmerman goto err; 530197ba5f4SPaul Zimmerman } 531197ba5f4SPaul Zimmerman 532197ba5f4SPaul Zimmerman while (!list_empty(&qh->qtd_list) && retry--) { 533197ba5f4SPaul Zimmerman if (retry == 0) { 534197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 535197ba5f4SPaul Zimmerman "## timeout in dwc2_hcd_endpoint_disable() ##\n"); 536197ba5f4SPaul Zimmerman rc = -EBUSY; 537197ba5f4SPaul Zimmerman goto err; 538197ba5f4SPaul Zimmerman } 539197ba5f4SPaul Zimmerman 540197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 541197ba5f4SPaul Zimmerman usleep_range(20000, 40000); 542197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 543197ba5f4SPaul Zimmerman qh = ep->hcpriv; 544197ba5f4SPaul Zimmerman if (!qh) { 545197ba5f4SPaul Zimmerman rc = -EINVAL; 546197ba5f4SPaul Zimmerman goto err; 547197ba5f4SPaul Zimmerman } 548197ba5f4SPaul Zimmerman } 549197ba5f4SPaul Zimmerman 550197ba5f4SPaul Zimmerman dwc2_hcd_qh_unlink(hsotg, qh); 551197ba5f4SPaul Zimmerman 552197ba5f4SPaul Zimmerman /* Free each QTD in the QH's QTD list */ 553197ba5f4SPaul Zimmerman list_for_each_entry_safe(qtd, qtd_tmp, &qh->qtd_list, qtd_list_entry) 554197ba5f4SPaul Zimmerman dwc2_hcd_qtd_unlink_and_free(hsotg, qtd, qh); 555197ba5f4SPaul Zimmerman 556197ba5f4SPaul Zimmerman ep->hcpriv = NULL; 557197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 558197ba5f4SPaul Zimmerman dwc2_hcd_qh_free(hsotg, qh); 559197ba5f4SPaul Zimmerman 560197ba5f4SPaul Zimmerman return 0; 561197ba5f4SPaul Zimmerman 562197ba5f4SPaul Zimmerman err: 563197ba5f4SPaul Zimmerman ep->hcpriv = NULL; 564197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 565197ba5f4SPaul Zimmerman 566197ba5f4SPaul Zimmerman return rc; 567197ba5f4SPaul Zimmerman } 568197ba5f4SPaul Zimmerman 569197ba5f4SPaul Zimmerman /* Must be called with interrupt disabled and spinlock held */ 570197ba5f4SPaul Zimmerman static int dwc2_hcd_endpoint_reset(struct dwc2_hsotg *hsotg, 571197ba5f4SPaul Zimmerman struct usb_host_endpoint *ep) 572197ba5f4SPaul Zimmerman { 573197ba5f4SPaul Zimmerman struct dwc2_qh *qh = ep->hcpriv; 574197ba5f4SPaul Zimmerman 575197ba5f4SPaul Zimmerman if (!qh) 576197ba5f4SPaul Zimmerman return -EINVAL; 577197ba5f4SPaul Zimmerman 578197ba5f4SPaul Zimmerman qh->data_toggle = DWC2_HC_PID_DATA0; 579197ba5f4SPaul Zimmerman 580197ba5f4SPaul Zimmerman return 0; 581197ba5f4SPaul Zimmerman } 582197ba5f4SPaul Zimmerman 583197ba5f4SPaul Zimmerman /* 584197ba5f4SPaul Zimmerman * Initializes dynamic portions of the DWC_otg HCD state 585197ba5f4SPaul Zimmerman * 586197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 587197ba5f4SPaul Zimmerman */ 588197ba5f4SPaul Zimmerman static void dwc2_hcd_reinit(struct dwc2_hsotg *hsotg) 589197ba5f4SPaul Zimmerman { 590197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, *chan_tmp; 591197ba5f4SPaul Zimmerman int num_channels; 592197ba5f4SPaul Zimmerman int i; 593197ba5f4SPaul Zimmerman 594197ba5f4SPaul Zimmerman hsotg->flags.d32 = 0; 595197ba5f4SPaul Zimmerman hsotg->non_periodic_qh_ptr = &hsotg->non_periodic_sched_active; 596197ba5f4SPaul Zimmerman 597197ba5f4SPaul Zimmerman if (hsotg->core_params->uframe_sched > 0) { 598197ba5f4SPaul Zimmerman hsotg->available_host_channels = 599197ba5f4SPaul Zimmerman hsotg->core_params->host_channels; 600197ba5f4SPaul Zimmerman } else { 601197ba5f4SPaul Zimmerman hsotg->non_periodic_channels = 0; 602197ba5f4SPaul Zimmerman hsotg->periodic_channels = 0; 603197ba5f4SPaul Zimmerman } 604197ba5f4SPaul Zimmerman 605197ba5f4SPaul Zimmerman /* 606197ba5f4SPaul Zimmerman * Put all channels in the free channel list and clean up channel 607197ba5f4SPaul Zimmerman * states 608197ba5f4SPaul Zimmerman */ 609197ba5f4SPaul Zimmerman list_for_each_entry_safe(chan, chan_tmp, &hsotg->free_hc_list, 610197ba5f4SPaul Zimmerman hc_list_entry) 611197ba5f4SPaul Zimmerman list_del_init(&chan->hc_list_entry); 612197ba5f4SPaul Zimmerman 613197ba5f4SPaul Zimmerman num_channels = hsotg->core_params->host_channels; 614197ba5f4SPaul Zimmerman for (i = 0; i < num_channels; i++) { 615197ba5f4SPaul Zimmerman chan = hsotg->hc_ptr_array[i]; 616197ba5f4SPaul Zimmerman list_add_tail(&chan->hc_list_entry, &hsotg->free_hc_list); 617197ba5f4SPaul Zimmerman dwc2_hc_cleanup(hsotg, chan); 618197ba5f4SPaul Zimmerman } 619197ba5f4SPaul Zimmerman 620197ba5f4SPaul Zimmerman /* Initialize the DWC core for host mode operation */ 621197ba5f4SPaul Zimmerman dwc2_core_host_init(hsotg); 622197ba5f4SPaul Zimmerman } 623197ba5f4SPaul Zimmerman 624197ba5f4SPaul Zimmerman static void dwc2_hc_init_split(struct dwc2_hsotg *hsotg, 625197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, 626197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd, struct dwc2_hcd_urb *urb) 627197ba5f4SPaul Zimmerman { 628197ba5f4SPaul Zimmerman int hub_addr, hub_port; 629197ba5f4SPaul Zimmerman 630197ba5f4SPaul Zimmerman chan->do_split = 1; 631197ba5f4SPaul Zimmerman chan->xact_pos = qtd->isoc_split_pos; 632197ba5f4SPaul Zimmerman chan->complete_split = qtd->complete_split; 633197ba5f4SPaul Zimmerman dwc2_host_hub_info(hsotg, urb->priv, &hub_addr, &hub_port); 634197ba5f4SPaul Zimmerman chan->hub_addr = (u8)hub_addr; 635197ba5f4SPaul Zimmerman chan->hub_port = (u8)hub_port; 636197ba5f4SPaul Zimmerman } 637197ba5f4SPaul Zimmerman 638197ba5f4SPaul Zimmerman static void *dwc2_hc_init_xfer(struct dwc2_hsotg *hsotg, 639197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, 640197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd, void *bufptr) 641197ba5f4SPaul Zimmerman { 642197ba5f4SPaul Zimmerman struct dwc2_hcd_urb *urb = qtd->urb; 643197ba5f4SPaul Zimmerman struct dwc2_hcd_iso_packet_desc *frame_desc; 644197ba5f4SPaul Zimmerman 645197ba5f4SPaul Zimmerman switch (dwc2_hcd_get_pipe_type(&urb->pipe_info)) { 646197ba5f4SPaul Zimmerman case USB_ENDPOINT_XFER_CONTROL: 647197ba5f4SPaul Zimmerman chan->ep_type = USB_ENDPOINT_XFER_CONTROL; 648197ba5f4SPaul Zimmerman 649197ba5f4SPaul Zimmerman switch (qtd->control_phase) { 650197ba5f4SPaul Zimmerman case DWC2_CONTROL_SETUP: 651197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Control setup transaction\n"); 652197ba5f4SPaul Zimmerman chan->do_ping = 0; 653197ba5f4SPaul Zimmerman chan->ep_is_in = 0; 654197ba5f4SPaul Zimmerman chan->data_pid_start = DWC2_HC_PID_SETUP; 655197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0) 656197ba5f4SPaul Zimmerman chan->xfer_dma = urb->setup_dma; 657197ba5f4SPaul Zimmerman else 658197ba5f4SPaul Zimmerman chan->xfer_buf = urb->setup_packet; 659197ba5f4SPaul Zimmerman chan->xfer_len = 8; 660197ba5f4SPaul Zimmerman bufptr = NULL; 661197ba5f4SPaul Zimmerman break; 662197ba5f4SPaul Zimmerman 663197ba5f4SPaul Zimmerman case DWC2_CONTROL_DATA: 664197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Control data transaction\n"); 665197ba5f4SPaul Zimmerman chan->data_pid_start = qtd->data_toggle; 666197ba5f4SPaul Zimmerman break; 667197ba5f4SPaul Zimmerman 668197ba5f4SPaul Zimmerman case DWC2_CONTROL_STATUS: 669197ba5f4SPaul Zimmerman /* 670197ba5f4SPaul Zimmerman * Direction is opposite of data direction or IN if no 671197ba5f4SPaul Zimmerman * data 672197ba5f4SPaul Zimmerman */ 673197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Control status transaction\n"); 674197ba5f4SPaul Zimmerman if (urb->length == 0) 675197ba5f4SPaul Zimmerman chan->ep_is_in = 1; 676197ba5f4SPaul Zimmerman else 677197ba5f4SPaul Zimmerman chan->ep_is_in = 678197ba5f4SPaul Zimmerman dwc2_hcd_is_pipe_out(&urb->pipe_info); 679197ba5f4SPaul Zimmerman if (chan->ep_is_in) 680197ba5f4SPaul Zimmerman chan->do_ping = 0; 681197ba5f4SPaul Zimmerman chan->data_pid_start = DWC2_HC_PID_DATA1; 682197ba5f4SPaul Zimmerman chan->xfer_len = 0; 683197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0) 684197ba5f4SPaul Zimmerman chan->xfer_dma = hsotg->status_buf_dma; 685197ba5f4SPaul Zimmerman else 686197ba5f4SPaul Zimmerman chan->xfer_buf = hsotg->status_buf; 687197ba5f4SPaul Zimmerman bufptr = NULL; 688197ba5f4SPaul Zimmerman break; 689197ba5f4SPaul Zimmerman } 690197ba5f4SPaul Zimmerman break; 691197ba5f4SPaul Zimmerman 692197ba5f4SPaul Zimmerman case USB_ENDPOINT_XFER_BULK: 693197ba5f4SPaul Zimmerman chan->ep_type = USB_ENDPOINT_XFER_BULK; 694197ba5f4SPaul Zimmerman break; 695197ba5f4SPaul Zimmerman 696197ba5f4SPaul Zimmerman case USB_ENDPOINT_XFER_INT: 697197ba5f4SPaul Zimmerman chan->ep_type = USB_ENDPOINT_XFER_INT; 698197ba5f4SPaul Zimmerman break; 699197ba5f4SPaul Zimmerman 700197ba5f4SPaul Zimmerman case USB_ENDPOINT_XFER_ISOC: 701197ba5f4SPaul Zimmerman chan->ep_type = USB_ENDPOINT_XFER_ISOC; 702197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_desc_enable > 0) 703197ba5f4SPaul Zimmerman break; 704197ba5f4SPaul Zimmerman 705197ba5f4SPaul Zimmerman frame_desc = &urb->iso_descs[qtd->isoc_frame_index]; 706197ba5f4SPaul Zimmerman frame_desc->status = 0; 707197ba5f4SPaul Zimmerman 708197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0) { 709197ba5f4SPaul Zimmerman chan->xfer_dma = urb->dma; 710197ba5f4SPaul Zimmerman chan->xfer_dma += frame_desc->offset + 711197ba5f4SPaul Zimmerman qtd->isoc_split_offset; 712197ba5f4SPaul Zimmerman } else { 713197ba5f4SPaul Zimmerman chan->xfer_buf = urb->buf; 714197ba5f4SPaul Zimmerman chan->xfer_buf += frame_desc->offset + 715197ba5f4SPaul Zimmerman qtd->isoc_split_offset; 716197ba5f4SPaul Zimmerman } 717197ba5f4SPaul Zimmerman 718197ba5f4SPaul Zimmerman chan->xfer_len = frame_desc->length - qtd->isoc_split_offset; 719197ba5f4SPaul Zimmerman 720197ba5f4SPaul Zimmerman /* For non-dword aligned buffers */ 721197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0 && 722197ba5f4SPaul Zimmerman (chan->xfer_dma & 0x3)) 723197ba5f4SPaul Zimmerman bufptr = (u8 *)urb->buf + frame_desc->offset + 724197ba5f4SPaul Zimmerman qtd->isoc_split_offset; 725197ba5f4SPaul Zimmerman else 726197ba5f4SPaul Zimmerman bufptr = NULL; 727197ba5f4SPaul Zimmerman 728197ba5f4SPaul Zimmerman if (chan->xact_pos == DWC2_HCSPLT_XACTPOS_ALL) { 729197ba5f4SPaul Zimmerman if (chan->xfer_len <= 188) 730197ba5f4SPaul Zimmerman chan->xact_pos = DWC2_HCSPLT_XACTPOS_ALL; 731197ba5f4SPaul Zimmerman else 732197ba5f4SPaul Zimmerman chan->xact_pos = DWC2_HCSPLT_XACTPOS_BEGIN; 733197ba5f4SPaul Zimmerman } 734197ba5f4SPaul Zimmerman break; 735197ba5f4SPaul Zimmerman } 736197ba5f4SPaul Zimmerman 737197ba5f4SPaul Zimmerman return bufptr; 738197ba5f4SPaul Zimmerman } 739197ba5f4SPaul Zimmerman 740197ba5f4SPaul Zimmerman static int dwc2_hc_setup_align_buf(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh, 7415dce9555SPaul Zimmerman struct dwc2_host_chan *chan, 7425dce9555SPaul Zimmerman struct dwc2_hcd_urb *urb, void *bufptr) 743197ba5f4SPaul Zimmerman { 744197ba5f4SPaul Zimmerman u32 buf_size; 7455dce9555SPaul Zimmerman struct urb *usb_urb; 7465dce9555SPaul Zimmerman struct usb_hcd *hcd; 747197ba5f4SPaul Zimmerman 7485dce9555SPaul Zimmerman if (!qh->dw_align_buf) { 749197ba5f4SPaul Zimmerman if (chan->ep_type != USB_ENDPOINT_XFER_ISOC) 750197ba5f4SPaul Zimmerman buf_size = hsotg->core_params->max_transfer_size; 751197ba5f4SPaul Zimmerman else 7525dce9555SPaul Zimmerman /* 3072 = 3 max-size Isoc packets */ 7535dce9555SPaul Zimmerman buf_size = 3072; 754197ba5f4SPaul Zimmerman 755db62b9a8SGregory Herrero qh->dw_align_buf = kmalloc(buf_size, GFP_ATOMIC | GFP_DMA); 756197ba5f4SPaul Zimmerman if (!qh->dw_align_buf) 757197ba5f4SPaul Zimmerman return -ENOMEM; 7585dce9555SPaul Zimmerman qh->dw_align_buf_size = buf_size; 759197ba5f4SPaul Zimmerman } 760197ba5f4SPaul Zimmerman 7615dce9555SPaul Zimmerman if (chan->xfer_len) { 7625dce9555SPaul Zimmerman dev_vdbg(hsotg->dev, "%s(): non-aligned buffer\n", __func__); 7635dce9555SPaul Zimmerman usb_urb = urb->priv; 7645dce9555SPaul Zimmerman 7655dce9555SPaul Zimmerman if (usb_urb) { 7665dce9555SPaul Zimmerman if (usb_urb->transfer_flags & 7675dce9555SPaul Zimmerman (URB_SETUP_MAP_SINGLE | URB_DMA_MAP_SG | 7685dce9555SPaul Zimmerman URB_DMA_MAP_PAGE | URB_DMA_MAP_SINGLE)) { 7695dce9555SPaul Zimmerman hcd = dwc2_hsotg_to_hcd(hsotg); 7705dce9555SPaul Zimmerman usb_hcd_unmap_urb_for_dma(hcd, usb_urb); 7715dce9555SPaul Zimmerman } 7725dce9555SPaul Zimmerman if (!chan->ep_is_in) 7735dce9555SPaul Zimmerman memcpy(qh->dw_align_buf, bufptr, 7745dce9555SPaul Zimmerman chan->xfer_len); 7755dce9555SPaul Zimmerman } else { 7765dce9555SPaul Zimmerman dev_warn(hsotg->dev, "no URB in dwc2_urb\n"); 7775dce9555SPaul Zimmerman } 778197ba5f4SPaul Zimmerman } 779197ba5f4SPaul Zimmerman 780db62b9a8SGregory Herrero qh->dw_align_buf_dma = dma_map_single(hsotg->dev, 781db62b9a8SGregory Herrero qh->dw_align_buf, qh->dw_align_buf_size, 782db62b9a8SGregory Herrero chan->ep_is_in ? DMA_FROM_DEVICE : DMA_TO_DEVICE); 783db62b9a8SGregory Herrero if (dma_mapping_error(hsotg->dev, qh->dw_align_buf_dma)) { 784db62b9a8SGregory Herrero dev_err(hsotg->dev, "can't map align_buf\n"); 7853521a399SFelipe Balbi chan->align_buf = 0; 786db62b9a8SGregory Herrero return -EINVAL; 787db62b9a8SGregory Herrero } 788db62b9a8SGregory Herrero 789197ba5f4SPaul Zimmerman chan->align_buf = qh->dw_align_buf_dma; 790197ba5f4SPaul Zimmerman return 0; 791197ba5f4SPaul Zimmerman } 792197ba5f4SPaul Zimmerman 793197ba5f4SPaul Zimmerman /** 794197ba5f4SPaul Zimmerman * dwc2_assign_and_init_hc() - Assigns transactions from a QTD to a free host 795197ba5f4SPaul Zimmerman * channel and initializes the host channel to perform the transactions. The 796197ba5f4SPaul Zimmerman * host channel is removed from the free list. 797197ba5f4SPaul Zimmerman * 798197ba5f4SPaul Zimmerman * @hsotg: The HCD state structure 799197ba5f4SPaul Zimmerman * @qh: Transactions from the first QTD for this QH are selected and assigned 800197ba5f4SPaul Zimmerman * to a free host channel 801197ba5f4SPaul Zimmerman */ 802197ba5f4SPaul Zimmerman static int dwc2_assign_and_init_hc(struct dwc2_hsotg *hsotg, struct dwc2_qh *qh) 803197ba5f4SPaul Zimmerman { 804197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan; 805197ba5f4SPaul Zimmerman struct dwc2_hcd_urb *urb; 806197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd; 807197ba5f4SPaul Zimmerman void *bufptr = NULL; 808197ba5f4SPaul Zimmerman 809197ba5f4SPaul Zimmerman if (dbg_qh(qh)) 810197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "%s(%p,%p)\n", __func__, hsotg, qh); 811197ba5f4SPaul Zimmerman 812197ba5f4SPaul Zimmerman if (list_empty(&qh->qtd_list)) { 813197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "No QTDs in QH list\n"); 814197ba5f4SPaul Zimmerman return -ENOMEM; 815197ba5f4SPaul Zimmerman } 816197ba5f4SPaul Zimmerman 817197ba5f4SPaul Zimmerman if (list_empty(&hsotg->free_hc_list)) { 818197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "No free channel to assign\n"); 819197ba5f4SPaul Zimmerman return -ENOMEM; 820197ba5f4SPaul Zimmerman } 821197ba5f4SPaul Zimmerman 822197ba5f4SPaul Zimmerman chan = list_first_entry(&hsotg->free_hc_list, struct dwc2_host_chan, 823197ba5f4SPaul Zimmerman hc_list_entry); 824197ba5f4SPaul Zimmerman 825197ba5f4SPaul Zimmerman /* Remove host channel from free list */ 826197ba5f4SPaul Zimmerman list_del_init(&chan->hc_list_entry); 827197ba5f4SPaul Zimmerman 828197ba5f4SPaul Zimmerman qtd = list_first_entry(&qh->qtd_list, struct dwc2_qtd, qtd_list_entry); 829197ba5f4SPaul Zimmerman urb = qtd->urb; 830197ba5f4SPaul Zimmerman qh->channel = chan; 831197ba5f4SPaul Zimmerman qtd->in_process = 1; 832197ba5f4SPaul Zimmerman 833197ba5f4SPaul Zimmerman /* 834197ba5f4SPaul Zimmerman * Use usb_pipedevice to determine device address. This address is 835197ba5f4SPaul Zimmerman * 0 before the SET_ADDRESS command and the correct address afterward. 836197ba5f4SPaul Zimmerman */ 837197ba5f4SPaul Zimmerman chan->dev_addr = dwc2_hcd_get_dev_addr(&urb->pipe_info); 838197ba5f4SPaul Zimmerman chan->ep_num = dwc2_hcd_get_ep_num(&urb->pipe_info); 839197ba5f4SPaul Zimmerman chan->speed = qh->dev_speed; 840197ba5f4SPaul Zimmerman chan->max_packet = dwc2_max_packet(qh->maxp); 841197ba5f4SPaul Zimmerman 842197ba5f4SPaul Zimmerman chan->xfer_started = 0; 843197ba5f4SPaul Zimmerman chan->halt_status = DWC2_HC_XFER_NO_HALT_STATUS; 844197ba5f4SPaul Zimmerman chan->error_state = (qtd->error_count > 0); 845197ba5f4SPaul Zimmerman chan->halt_on_queue = 0; 846197ba5f4SPaul Zimmerman chan->halt_pending = 0; 847197ba5f4SPaul Zimmerman chan->requests = 0; 848197ba5f4SPaul Zimmerman 849197ba5f4SPaul Zimmerman /* 850197ba5f4SPaul Zimmerman * The following values may be modified in the transfer type section 851197ba5f4SPaul Zimmerman * below. The xfer_len value may be reduced when the transfer is 852197ba5f4SPaul Zimmerman * started to accommodate the max widths of the XferSize and PktCnt 853197ba5f4SPaul Zimmerman * fields in the HCTSIZn register. 854197ba5f4SPaul Zimmerman */ 855197ba5f4SPaul Zimmerman 856197ba5f4SPaul Zimmerman chan->ep_is_in = (dwc2_hcd_is_pipe_in(&urb->pipe_info) != 0); 857197ba5f4SPaul Zimmerman if (chan->ep_is_in) 858197ba5f4SPaul Zimmerman chan->do_ping = 0; 859197ba5f4SPaul Zimmerman else 860197ba5f4SPaul Zimmerman chan->do_ping = qh->ping_state; 861197ba5f4SPaul Zimmerman 862197ba5f4SPaul Zimmerman chan->data_pid_start = qh->data_toggle; 863197ba5f4SPaul Zimmerman chan->multi_count = 1; 864197ba5f4SPaul Zimmerman 865197ba5f4SPaul Zimmerman if (urb->actual_length > urb->length && 866197ba5f4SPaul Zimmerman !dwc2_hcd_is_pipe_in(&urb->pipe_info)) 867197ba5f4SPaul Zimmerman urb->actual_length = urb->length; 868197ba5f4SPaul Zimmerman 869197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0) { 870197ba5f4SPaul Zimmerman chan->xfer_dma = urb->dma + urb->actual_length; 871197ba5f4SPaul Zimmerman 872197ba5f4SPaul Zimmerman /* For non-dword aligned case */ 873197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_desc_enable <= 0 && 874197ba5f4SPaul Zimmerman (chan->xfer_dma & 0x3)) 875197ba5f4SPaul Zimmerman bufptr = (u8 *)urb->buf + urb->actual_length; 876197ba5f4SPaul Zimmerman } else { 877197ba5f4SPaul Zimmerman chan->xfer_buf = (u8 *)urb->buf + urb->actual_length; 878197ba5f4SPaul Zimmerman } 879197ba5f4SPaul Zimmerman 880197ba5f4SPaul Zimmerman chan->xfer_len = urb->length - urb->actual_length; 881197ba5f4SPaul Zimmerman chan->xfer_count = 0; 882197ba5f4SPaul Zimmerman 883197ba5f4SPaul Zimmerman /* Set the split attributes if required */ 884197ba5f4SPaul Zimmerman if (qh->do_split) 885197ba5f4SPaul Zimmerman dwc2_hc_init_split(hsotg, chan, qtd, urb); 886197ba5f4SPaul Zimmerman else 887197ba5f4SPaul Zimmerman chan->do_split = 0; 888197ba5f4SPaul Zimmerman 889197ba5f4SPaul Zimmerman /* Set the transfer attributes */ 890197ba5f4SPaul Zimmerman bufptr = dwc2_hc_init_xfer(hsotg, chan, qtd, bufptr); 891197ba5f4SPaul Zimmerman 892197ba5f4SPaul Zimmerman /* Non DWORD-aligned buffer case */ 893197ba5f4SPaul Zimmerman if (bufptr) { 894197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "Non-aligned buffer\n"); 8955dce9555SPaul Zimmerman if (dwc2_hc_setup_align_buf(hsotg, qh, chan, urb, bufptr)) { 896197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 897197ba5f4SPaul Zimmerman "%s: Failed to allocate memory to handle non-dword aligned buffer\n", 898197ba5f4SPaul Zimmerman __func__); 899197ba5f4SPaul Zimmerman /* Add channel back to free list */ 900197ba5f4SPaul Zimmerman chan->align_buf = 0; 901197ba5f4SPaul Zimmerman chan->multi_count = 0; 902197ba5f4SPaul Zimmerman list_add_tail(&chan->hc_list_entry, 903197ba5f4SPaul Zimmerman &hsotg->free_hc_list); 904197ba5f4SPaul Zimmerman qtd->in_process = 0; 905197ba5f4SPaul Zimmerman qh->channel = NULL; 906197ba5f4SPaul Zimmerman return -ENOMEM; 907197ba5f4SPaul Zimmerman } 908197ba5f4SPaul Zimmerman } else { 909197ba5f4SPaul Zimmerman chan->align_buf = 0; 910197ba5f4SPaul Zimmerman } 911197ba5f4SPaul Zimmerman 912197ba5f4SPaul Zimmerman if (chan->ep_type == USB_ENDPOINT_XFER_INT || 913197ba5f4SPaul Zimmerman chan->ep_type == USB_ENDPOINT_XFER_ISOC) 914197ba5f4SPaul Zimmerman /* 915197ba5f4SPaul Zimmerman * This value may be modified when the transfer is started 916197ba5f4SPaul Zimmerman * to reflect the actual transfer length 917197ba5f4SPaul Zimmerman */ 918197ba5f4SPaul Zimmerman chan->multi_count = dwc2_hb_mult(qh->maxp); 919197ba5f4SPaul Zimmerman 92095105a99SGregory Herrero if (hsotg->core_params->dma_desc_enable > 0) { 921197ba5f4SPaul Zimmerman chan->desc_list_addr = qh->desc_list_dma; 92295105a99SGregory Herrero chan->desc_list_sz = qh->desc_list_sz; 92395105a99SGregory Herrero } 924197ba5f4SPaul Zimmerman 925197ba5f4SPaul Zimmerman dwc2_hc_init(hsotg, chan); 926197ba5f4SPaul Zimmerman chan->qh = qh; 927197ba5f4SPaul Zimmerman 928197ba5f4SPaul Zimmerman return 0; 929197ba5f4SPaul Zimmerman } 930197ba5f4SPaul Zimmerman 931197ba5f4SPaul Zimmerman /** 932197ba5f4SPaul Zimmerman * dwc2_hcd_select_transactions() - Selects transactions from the HCD transfer 933197ba5f4SPaul Zimmerman * schedule and assigns them to available host channels. Called from the HCD 934197ba5f4SPaul Zimmerman * interrupt handler functions. 935197ba5f4SPaul Zimmerman * 936197ba5f4SPaul Zimmerman * @hsotg: The HCD state structure 937197ba5f4SPaul Zimmerman * 938197ba5f4SPaul Zimmerman * Return: The types of new transactions that were assigned to host channels 939197ba5f4SPaul Zimmerman */ 940197ba5f4SPaul Zimmerman enum dwc2_transaction_type dwc2_hcd_select_transactions( 941197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg) 942197ba5f4SPaul Zimmerman { 943197ba5f4SPaul Zimmerman enum dwc2_transaction_type ret_val = DWC2_TRANSACTION_NONE; 944197ba5f4SPaul Zimmerman struct list_head *qh_ptr; 945197ba5f4SPaul Zimmerman struct dwc2_qh *qh; 946197ba5f4SPaul Zimmerman int num_channels; 947197ba5f4SPaul Zimmerman 948197ba5f4SPaul Zimmerman #ifdef DWC2_DEBUG_SOF 949197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Select Transactions\n"); 950197ba5f4SPaul Zimmerman #endif 951197ba5f4SPaul Zimmerman 952197ba5f4SPaul Zimmerman /* Process entries in the periodic ready list */ 953197ba5f4SPaul Zimmerman qh_ptr = hsotg->periodic_sched_ready.next; 954197ba5f4SPaul Zimmerman while (qh_ptr != &hsotg->periodic_sched_ready) { 955197ba5f4SPaul Zimmerman if (list_empty(&hsotg->free_hc_list)) 956197ba5f4SPaul Zimmerman break; 957197ba5f4SPaul Zimmerman if (hsotg->core_params->uframe_sched > 0) { 958197ba5f4SPaul Zimmerman if (hsotg->available_host_channels <= 1) 959197ba5f4SPaul Zimmerman break; 960197ba5f4SPaul Zimmerman hsotg->available_host_channels--; 961197ba5f4SPaul Zimmerman } 962197ba5f4SPaul Zimmerman qh = list_entry(qh_ptr, struct dwc2_qh, qh_list_entry); 963197ba5f4SPaul Zimmerman if (dwc2_assign_and_init_hc(hsotg, qh)) 964197ba5f4SPaul Zimmerman break; 965197ba5f4SPaul Zimmerman 966197ba5f4SPaul Zimmerman /* 967197ba5f4SPaul Zimmerman * Move the QH from the periodic ready schedule to the 968197ba5f4SPaul Zimmerman * periodic assigned schedule 969197ba5f4SPaul Zimmerman */ 970197ba5f4SPaul Zimmerman qh_ptr = qh_ptr->next; 971197ba5f4SPaul Zimmerman list_move(&qh->qh_list_entry, &hsotg->periodic_sched_assigned); 972197ba5f4SPaul Zimmerman ret_val = DWC2_TRANSACTION_PERIODIC; 973197ba5f4SPaul Zimmerman } 974197ba5f4SPaul Zimmerman 975197ba5f4SPaul Zimmerman /* 976197ba5f4SPaul Zimmerman * Process entries in the inactive portion of the non-periodic 977197ba5f4SPaul Zimmerman * schedule. Some free host channels may not be used if they are 978197ba5f4SPaul Zimmerman * reserved for periodic transfers. 979197ba5f4SPaul Zimmerman */ 980197ba5f4SPaul Zimmerman num_channels = hsotg->core_params->host_channels; 981197ba5f4SPaul Zimmerman qh_ptr = hsotg->non_periodic_sched_inactive.next; 982197ba5f4SPaul Zimmerman while (qh_ptr != &hsotg->non_periodic_sched_inactive) { 983197ba5f4SPaul Zimmerman if (hsotg->core_params->uframe_sched <= 0 && 984197ba5f4SPaul Zimmerman hsotg->non_periodic_channels >= num_channels - 985197ba5f4SPaul Zimmerman hsotg->periodic_channels) 986197ba5f4SPaul Zimmerman break; 987197ba5f4SPaul Zimmerman if (list_empty(&hsotg->free_hc_list)) 988197ba5f4SPaul Zimmerman break; 989197ba5f4SPaul Zimmerman qh = list_entry(qh_ptr, struct dwc2_qh, qh_list_entry); 990197ba5f4SPaul Zimmerman if (hsotg->core_params->uframe_sched > 0) { 991197ba5f4SPaul Zimmerman if (hsotg->available_host_channels < 1) 992197ba5f4SPaul Zimmerman break; 993197ba5f4SPaul Zimmerman hsotg->available_host_channels--; 994197ba5f4SPaul Zimmerman } 995197ba5f4SPaul Zimmerman 996197ba5f4SPaul Zimmerman if (dwc2_assign_and_init_hc(hsotg, qh)) 997197ba5f4SPaul Zimmerman break; 998197ba5f4SPaul Zimmerman 999197ba5f4SPaul Zimmerman /* 1000197ba5f4SPaul Zimmerman * Move the QH from the non-periodic inactive schedule to the 1001197ba5f4SPaul Zimmerman * non-periodic active schedule 1002197ba5f4SPaul Zimmerman */ 1003197ba5f4SPaul Zimmerman qh_ptr = qh_ptr->next; 1004197ba5f4SPaul Zimmerman list_move(&qh->qh_list_entry, 1005197ba5f4SPaul Zimmerman &hsotg->non_periodic_sched_active); 1006197ba5f4SPaul Zimmerman 1007197ba5f4SPaul Zimmerman if (ret_val == DWC2_TRANSACTION_NONE) 1008197ba5f4SPaul Zimmerman ret_val = DWC2_TRANSACTION_NON_PERIODIC; 1009197ba5f4SPaul Zimmerman else 1010197ba5f4SPaul Zimmerman ret_val = DWC2_TRANSACTION_ALL; 1011197ba5f4SPaul Zimmerman 1012197ba5f4SPaul Zimmerman if (hsotg->core_params->uframe_sched <= 0) 1013197ba5f4SPaul Zimmerman hsotg->non_periodic_channels++; 1014197ba5f4SPaul Zimmerman } 1015197ba5f4SPaul Zimmerman 1016197ba5f4SPaul Zimmerman return ret_val; 1017197ba5f4SPaul Zimmerman } 1018197ba5f4SPaul Zimmerman 1019197ba5f4SPaul Zimmerman /** 1020197ba5f4SPaul Zimmerman * dwc2_queue_transaction() - Attempts to queue a single transaction request for 1021197ba5f4SPaul Zimmerman * a host channel associated with either a periodic or non-periodic transfer 1022197ba5f4SPaul Zimmerman * 1023197ba5f4SPaul Zimmerman * @hsotg: The HCD state structure 1024197ba5f4SPaul Zimmerman * @chan: Host channel descriptor associated with either a periodic or 1025197ba5f4SPaul Zimmerman * non-periodic transfer 1026197ba5f4SPaul Zimmerman * @fifo_dwords_avail: Number of DWORDs available in the periodic Tx FIFO 1027197ba5f4SPaul Zimmerman * for periodic transfers or the non-periodic Tx FIFO 1028197ba5f4SPaul Zimmerman * for non-periodic transfers 1029197ba5f4SPaul Zimmerman * 1030197ba5f4SPaul Zimmerman * Return: 1 if a request is queued and more requests may be needed to 1031197ba5f4SPaul Zimmerman * complete the transfer, 0 if no more requests are required for this 1032197ba5f4SPaul Zimmerman * transfer, -1 if there is insufficient space in the Tx FIFO 1033197ba5f4SPaul Zimmerman * 1034197ba5f4SPaul Zimmerman * This function assumes that there is space available in the appropriate 1035197ba5f4SPaul Zimmerman * request queue. For an OUT transfer or SETUP transaction in Slave mode, 1036197ba5f4SPaul Zimmerman * it checks whether space is available in the appropriate Tx FIFO. 1037197ba5f4SPaul Zimmerman * 1038197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 1039197ba5f4SPaul Zimmerman */ 1040197ba5f4SPaul Zimmerman static int dwc2_queue_transaction(struct dwc2_hsotg *hsotg, 1041197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan, 1042197ba5f4SPaul Zimmerman u16 fifo_dwords_avail) 1043197ba5f4SPaul Zimmerman { 1044197ba5f4SPaul Zimmerman int retval = 0; 1045197ba5f4SPaul Zimmerman 1046197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0) { 1047197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_desc_enable > 0) { 1048197ba5f4SPaul Zimmerman if (!chan->xfer_started || 1049197ba5f4SPaul Zimmerman chan->ep_type == USB_ENDPOINT_XFER_ISOC) { 1050197ba5f4SPaul Zimmerman dwc2_hcd_start_xfer_ddma(hsotg, chan->qh); 1051197ba5f4SPaul Zimmerman chan->qh->ping_state = 0; 1052197ba5f4SPaul Zimmerman } 1053197ba5f4SPaul Zimmerman } else if (!chan->xfer_started) { 1054197ba5f4SPaul Zimmerman dwc2_hc_start_transfer(hsotg, chan); 1055197ba5f4SPaul Zimmerman chan->qh->ping_state = 0; 1056197ba5f4SPaul Zimmerman } 1057197ba5f4SPaul Zimmerman } else if (chan->halt_pending) { 1058197ba5f4SPaul Zimmerman /* Don't queue a request if the channel has been halted */ 1059197ba5f4SPaul Zimmerman } else if (chan->halt_on_queue) { 1060197ba5f4SPaul Zimmerman dwc2_hc_halt(hsotg, chan, chan->halt_status); 1061197ba5f4SPaul Zimmerman } else if (chan->do_ping) { 1062197ba5f4SPaul Zimmerman if (!chan->xfer_started) 1063197ba5f4SPaul Zimmerman dwc2_hc_start_transfer(hsotg, chan); 1064197ba5f4SPaul Zimmerman } else if (!chan->ep_is_in || 1065197ba5f4SPaul Zimmerman chan->data_pid_start == DWC2_HC_PID_SETUP) { 1066197ba5f4SPaul Zimmerman if ((fifo_dwords_avail * 4) >= chan->max_packet) { 1067197ba5f4SPaul Zimmerman if (!chan->xfer_started) { 1068197ba5f4SPaul Zimmerman dwc2_hc_start_transfer(hsotg, chan); 1069197ba5f4SPaul Zimmerman retval = 1; 1070197ba5f4SPaul Zimmerman } else { 1071197ba5f4SPaul Zimmerman retval = dwc2_hc_continue_transfer(hsotg, chan); 1072197ba5f4SPaul Zimmerman } 1073197ba5f4SPaul Zimmerman } else { 1074197ba5f4SPaul Zimmerman retval = -1; 1075197ba5f4SPaul Zimmerman } 1076197ba5f4SPaul Zimmerman } else { 1077197ba5f4SPaul Zimmerman if (!chan->xfer_started) { 1078197ba5f4SPaul Zimmerman dwc2_hc_start_transfer(hsotg, chan); 1079197ba5f4SPaul Zimmerman retval = 1; 1080197ba5f4SPaul Zimmerman } else { 1081197ba5f4SPaul Zimmerman retval = dwc2_hc_continue_transfer(hsotg, chan); 1082197ba5f4SPaul Zimmerman } 1083197ba5f4SPaul Zimmerman } 1084197ba5f4SPaul Zimmerman 1085197ba5f4SPaul Zimmerman return retval; 1086197ba5f4SPaul Zimmerman } 1087197ba5f4SPaul Zimmerman 1088197ba5f4SPaul Zimmerman /* 1089197ba5f4SPaul Zimmerman * Processes periodic channels for the next frame and queues transactions for 1090197ba5f4SPaul Zimmerman * these channels to the DWC_otg controller. After queueing transactions, the 1091197ba5f4SPaul Zimmerman * Periodic Tx FIFO Empty interrupt is enabled if there are more transactions 1092197ba5f4SPaul Zimmerman * to queue as Periodic Tx FIFO or request queue space becomes available. 1093197ba5f4SPaul Zimmerman * Otherwise, the Periodic Tx FIFO Empty interrupt is disabled. 1094197ba5f4SPaul Zimmerman * 1095197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 1096197ba5f4SPaul Zimmerman */ 1097197ba5f4SPaul Zimmerman static void dwc2_process_periodic_channels(struct dwc2_hsotg *hsotg) 1098197ba5f4SPaul Zimmerman { 1099197ba5f4SPaul Zimmerman struct list_head *qh_ptr; 1100197ba5f4SPaul Zimmerman struct dwc2_qh *qh; 1101197ba5f4SPaul Zimmerman u32 tx_status; 1102197ba5f4SPaul Zimmerman u32 fspcavail; 1103197ba5f4SPaul Zimmerman u32 gintmsk; 1104197ba5f4SPaul Zimmerman int status; 1105197ba5f4SPaul Zimmerman int no_queue_space = 0; 1106197ba5f4SPaul Zimmerman int no_fifo_space = 0; 1107197ba5f4SPaul Zimmerman u32 qspcavail; 1108197ba5f4SPaul Zimmerman 1109197ba5f4SPaul Zimmerman if (dbg_perio()) 1110197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "Queue periodic transactions\n"); 1111197ba5f4SPaul Zimmerman 111295c8bc36SAntti Seppälä tx_status = dwc2_readl(hsotg->regs + HPTXSTS); 1113197ba5f4SPaul Zimmerman qspcavail = (tx_status & TXSTS_QSPCAVAIL_MASK) >> 1114197ba5f4SPaul Zimmerman TXSTS_QSPCAVAIL_SHIFT; 1115197ba5f4SPaul Zimmerman fspcavail = (tx_status & TXSTS_FSPCAVAIL_MASK) >> 1116197ba5f4SPaul Zimmerman TXSTS_FSPCAVAIL_SHIFT; 1117197ba5f4SPaul Zimmerman 1118197ba5f4SPaul Zimmerman if (dbg_perio()) { 1119197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " P Tx Req Queue Space Avail (before queue): %d\n", 1120197ba5f4SPaul Zimmerman qspcavail); 1121197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " P Tx FIFO Space Avail (before queue): %d\n", 1122197ba5f4SPaul Zimmerman fspcavail); 1123197ba5f4SPaul Zimmerman } 1124197ba5f4SPaul Zimmerman 1125197ba5f4SPaul Zimmerman qh_ptr = hsotg->periodic_sched_assigned.next; 1126197ba5f4SPaul Zimmerman while (qh_ptr != &hsotg->periodic_sched_assigned) { 112795c8bc36SAntti Seppälä tx_status = dwc2_readl(hsotg->regs + HPTXSTS); 1128197ba5f4SPaul Zimmerman qspcavail = (tx_status & TXSTS_QSPCAVAIL_MASK) >> 1129197ba5f4SPaul Zimmerman TXSTS_QSPCAVAIL_SHIFT; 1130197ba5f4SPaul Zimmerman if (qspcavail == 0) { 1131197ba5f4SPaul Zimmerman no_queue_space = 1; 1132197ba5f4SPaul Zimmerman break; 1133197ba5f4SPaul Zimmerman } 1134197ba5f4SPaul Zimmerman 1135197ba5f4SPaul Zimmerman qh = list_entry(qh_ptr, struct dwc2_qh, qh_list_entry); 1136197ba5f4SPaul Zimmerman if (!qh->channel) { 1137197ba5f4SPaul Zimmerman qh_ptr = qh_ptr->next; 1138197ba5f4SPaul Zimmerman continue; 1139197ba5f4SPaul Zimmerman } 1140197ba5f4SPaul Zimmerman 1141197ba5f4SPaul Zimmerman /* Make sure EP's TT buffer is clean before queueing qtds */ 1142197ba5f4SPaul Zimmerman if (qh->tt_buffer_dirty) { 1143197ba5f4SPaul Zimmerman qh_ptr = qh_ptr->next; 1144197ba5f4SPaul Zimmerman continue; 1145197ba5f4SPaul Zimmerman } 1146197ba5f4SPaul Zimmerman 1147197ba5f4SPaul Zimmerman /* 1148197ba5f4SPaul Zimmerman * Set a flag if we're queuing high-bandwidth in slave mode. 1149197ba5f4SPaul Zimmerman * The flag prevents any halts to get into the request queue in 1150197ba5f4SPaul Zimmerman * the middle of multiple high-bandwidth packets getting queued. 1151197ba5f4SPaul Zimmerman */ 1152197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable <= 0 && 1153197ba5f4SPaul Zimmerman qh->channel->multi_count > 1) 1154197ba5f4SPaul Zimmerman hsotg->queuing_high_bandwidth = 1; 1155197ba5f4SPaul Zimmerman 1156197ba5f4SPaul Zimmerman fspcavail = (tx_status & TXSTS_FSPCAVAIL_MASK) >> 1157197ba5f4SPaul Zimmerman TXSTS_FSPCAVAIL_SHIFT; 1158197ba5f4SPaul Zimmerman status = dwc2_queue_transaction(hsotg, qh->channel, fspcavail); 1159197ba5f4SPaul Zimmerman if (status < 0) { 1160197ba5f4SPaul Zimmerman no_fifo_space = 1; 1161197ba5f4SPaul Zimmerman break; 1162197ba5f4SPaul Zimmerman } 1163197ba5f4SPaul Zimmerman 1164197ba5f4SPaul Zimmerman /* 1165197ba5f4SPaul Zimmerman * In Slave mode, stay on the current transfer until there is 1166197ba5f4SPaul Zimmerman * nothing more to do or the high-bandwidth request count is 1167197ba5f4SPaul Zimmerman * reached. In DMA mode, only need to queue one request. The 1168197ba5f4SPaul Zimmerman * controller automatically handles multiple packets for 1169197ba5f4SPaul Zimmerman * high-bandwidth transfers. 1170197ba5f4SPaul Zimmerman */ 1171197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0 || status == 0 || 1172197ba5f4SPaul Zimmerman qh->channel->requests == qh->channel->multi_count) { 1173197ba5f4SPaul Zimmerman qh_ptr = qh_ptr->next; 1174197ba5f4SPaul Zimmerman /* 1175197ba5f4SPaul Zimmerman * Move the QH from the periodic assigned schedule to 1176197ba5f4SPaul Zimmerman * the periodic queued schedule 1177197ba5f4SPaul Zimmerman */ 1178197ba5f4SPaul Zimmerman list_move(&qh->qh_list_entry, 1179197ba5f4SPaul Zimmerman &hsotg->periodic_sched_queued); 1180197ba5f4SPaul Zimmerman 1181197ba5f4SPaul Zimmerman /* done queuing high bandwidth */ 1182197ba5f4SPaul Zimmerman hsotg->queuing_high_bandwidth = 0; 1183197ba5f4SPaul Zimmerman } 1184197ba5f4SPaul Zimmerman } 1185197ba5f4SPaul Zimmerman 1186197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable <= 0) { 118795c8bc36SAntti Seppälä tx_status = dwc2_readl(hsotg->regs + HPTXSTS); 1188197ba5f4SPaul Zimmerman qspcavail = (tx_status & TXSTS_QSPCAVAIL_MASK) >> 1189197ba5f4SPaul Zimmerman TXSTS_QSPCAVAIL_SHIFT; 1190197ba5f4SPaul Zimmerman fspcavail = (tx_status & TXSTS_FSPCAVAIL_MASK) >> 1191197ba5f4SPaul Zimmerman TXSTS_FSPCAVAIL_SHIFT; 1192197ba5f4SPaul Zimmerman if (dbg_perio()) { 1193197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 1194197ba5f4SPaul Zimmerman " P Tx Req Queue Space Avail (after queue): %d\n", 1195197ba5f4SPaul Zimmerman qspcavail); 1196197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 1197197ba5f4SPaul Zimmerman " P Tx FIFO Space Avail (after queue): %d\n", 1198197ba5f4SPaul Zimmerman fspcavail); 1199197ba5f4SPaul Zimmerman } 1200197ba5f4SPaul Zimmerman 1201197ba5f4SPaul Zimmerman if (!list_empty(&hsotg->periodic_sched_assigned) || 1202197ba5f4SPaul Zimmerman no_queue_space || no_fifo_space) { 1203197ba5f4SPaul Zimmerman /* 1204197ba5f4SPaul Zimmerman * May need to queue more transactions as the request 1205197ba5f4SPaul Zimmerman * queue or Tx FIFO empties. Enable the periodic Tx 1206197ba5f4SPaul Zimmerman * FIFO empty interrupt. (Always use the half-empty 1207197ba5f4SPaul Zimmerman * level to ensure that new requests are loaded as 1208197ba5f4SPaul Zimmerman * soon as possible.) 1209197ba5f4SPaul Zimmerman */ 121095c8bc36SAntti Seppälä gintmsk = dwc2_readl(hsotg->regs + GINTMSK); 1211197ba5f4SPaul Zimmerman gintmsk |= GINTSTS_PTXFEMP; 121295c8bc36SAntti Seppälä dwc2_writel(gintmsk, hsotg->regs + GINTMSK); 1213197ba5f4SPaul Zimmerman } else { 1214197ba5f4SPaul Zimmerman /* 1215197ba5f4SPaul Zimmerman * Disable the Tx FIFO empty interrupt since there are 1216197ba5f4SPaul Zimmerman * no more transactions that need to be queued right 1217197ba5f4SPaul Zimmerman * now. This function is called from interrupt 1218197ba5f4SPaul Zimmerman * handlers to queue more transactions as transfer 1219197ba5f4SPaul Zimmerman * states change. 1220197ba5f4SPaul Zimmerman */ 122195c8bc36SAntti Seppälä gintmsk = dwc2_readl(hsotg->regs + GINTMSK); 1222197ba5f4SPaul Zimmerman gintmsk &= ~GINTSTS_PTXFEMP; 122395c8bc36SAntti Seppälä dwc2_writel(gintmsk, hsotg->regs + GINTMSK); 1224197ba5f4SPaul Zimmerman } 1225197ba5f4SPaul Zimmerman } 1226197ba5f4SPaul Zimmerman } 1227197ba5f4SPaul Zimmerman 1228197ba5f4SPaul Zimmerman /* 1229197ba5f4SPaul Zimmerman * Processes active non-periodic channels and queues transactions for these 1230197ba5f4SPaul Zimmerman * channels to the DWC_otg controller. After queueing transactions, the NP Tx 1231197ba5f4SPaul Zimmerman * FIFO Empty interrupt is enabled if there are more transactions to queue as 1232197ba5f4SPaul Zimmerman * NP Tx FIFO or request queue space becomes available. Otherwise, the NP Tx 1233197ba5f4SPaul Zimmerman * FIFO Empty interrupt is disabled. 1234197ba5f4SPaul Zimmerman * 1235197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 1236197ba5f4SPaul Zimmerman */ 1237197ba5f4SPaul Zimmerman static void dwc2_process_non_periodic_channels(struct dwc2_hsotg *hsotg) 1238197ba5f4SPaul Zimmerman { 1239197ba5f4SPaul Zimmerman struct list_head *orig_qh_ptr; 1240197ba5f4SPaul Zimmerman struct dwc2_qh *qh; 1241197ba5f4SPaul Zimmerman u32 tx_status; 1242197ba5f4SPaul Zimmerman u32 qspcavail; 1243197ba5f4SPaul Zimmerman u32 fspcavail; 1244197ba5f4SPaul Zimmerman u32 gintmsk; 1245197ba5f4SPaul Zimmerman int status; 1246197ba5f4SPaul Zimmerman int no_queue_space = 0; 1247197ba5f4SPaul Zimmerman int no_fifo_space = 0; 1248197ba5f4SPaul Zimmerman int more_to_do = 0; 1249197ba5f4SPaul Zimmerman 1250197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "Queue non-periodic transactions\n"); 1251197ba5f4SPaul Zimmerman 125295c8bc36SAntti Seppälä tx_status = dwc2_readl(hsotg->regs + GNPTXSTS); 1253197ba5f4SPaul Zimmerman qspcavail = (tx_status & TXSTS_QSPCAVAIL_MASK) >> 1254197ba5f4SPaul Zimmerman TXSTS_QSPCAVAIL_SHIFT; 1255197ba5f4SPaul Zimmerman fspcavail = (tx_status & TXSTS_FSPCAVAIL_MASK) >> 1256197ba5f4SPaul Zimmerman TXSTS_FSPCAVAIL_SHIFT; 1257197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " NP Tx Req Queue Space Avail (before queue): %d\n", 1258197ba5f4SPaul Zimmerman qspcavail); 1259197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " NP Tx FIFO Space Avail (before queue): %d\n", 1260197ba5f4SPaul Zimmerman fspcavail); 1261197ba5f4SPaul Zimmerman 1262197ba5f4SPaul Zimmerman /* 1263197ba5f4SPaul Zimmerman * Keep track of the starting point. Skip over the start-of-list 1264197ba5f4SPaul Zimmerman * entry. 1265197ba5f4SPaul Zimmerman */ 1266197ba5f4SPaul Zimmerman if (hsotg->non_periodic_qh_ptr == &hsotg->non_periodic_sched_active) 1267197ba5f4SPaul Zimmerman hsotg->non_periodic_qh_ptr = hsotg->non_periodic_qh_ptr->next; 1268197ba5f4SPaul Zimmerman orig_qh_ptr = hsotg->non_periodic_qh_ptr; 1269197ba5f4SPaul Zimmerman 1270197ba5f4SPaul Zimmerman /* 1271197ba5f4SPaul Zimmerman * Process once through the active list or until no more space is 1272197ba5f4SPaul Zimmerman * available in the request queue or the Tx FIFO 1273197ba5f4SPaul Zimmerman */ 1274197ba5f4SPaul Zimmerman do { 127595c8bc36SAntti Seppälä tx_status = dwc2_readl(hsotg->regs + GNPTXSTS); 1276197ba5f4SPaul Zimmerman qspcavail = (tx_status & TXSTS_QSPCAVAIL_MASK) >> 1277197ba5f4SPaul Zimmerman TXSTS_QSPCAVAIL_SHIFT; 1278197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable <= 0 && qspcavail == 0) { 1279197ba5f4SPaul Zimmerman no_queue_space = 1; 1280197ba5f4SPaul Zimmerman break; 1281197ba5f4SPaul Zimmerman } 1282197ba5f4SPaul Zimmerman 1283197ba5f4SPaul Zimmerman qh = list_entry(hsotg->non_periodic_qh_ptr, struct dwc2_qh, 1284197ba5f4SPaul Zimmerman qh_list_entry); 1285197ba5f4SPaul Zimmerman if (!qh->channel) 1286197ba5f4SPaul Zimmerman goto next; 1287197ba5f4SPaul Zimmerman 1288197ba5f4SPaul Zimmerman /* Make sure EP's TT buffer is clean before queueing qtds */ 1289197ba5f4SPaul Zimmerman if (qh->tt_buffer_dirty) 1290197ba5f4SPaul Zimmerman goto next; 1291197ba5f4SPaul Zimmerman 1292197ba5f4SPaul Zimmerman fspcavail = (tx_status & TXSTS_FSPCAVAIL_MASK) >> 1293197ba5f4SPaul Zimmerman TXSTS_FSPCAVAIL_SHIFT; 1294197ba5f4SPaul Zimmerman status = dwc2_queue_transaction(hsotg, qh->channel, fspcavail); 1295197ba5f4SPaul Zimmerman 1296197ba5f4SPaul Zimmerman if (status > 0) { 1297197ba5f4SPaul Zimmerman more_to_do = 1; 1298197ba5f4SPaul Zimmerman } else if (status < 0) { 1299197ba5f4SPaul Zimmerman no_fifo_space = 1; 1300197ba5f4SPaul Zimmerman break; 1301197ba5f4SPaul Zimmerman } 1302197ba5f4SPaul Zimmerman next: 1303197ba5f4SPaul Zimmerman /* Advance to next QH, skipping start-of-list entry */ 1304197ba5f4SPaul Zimmerman hsotg->non_periodic_qh_ptr = hsotg->non_periodic_qh_ptr->next; 1305197ba5f4SPaul Zimmerman if (hsotg->non_periodic_qh_ptr == 1306197ba5f4SPaul Zimmerman &hsotg->non_periodic_sched_active) 1307197ba5f4SPaul Zimmerman hsotg->non_periodic_qh_ptr = 1308197ba5f4SPaul Zimmerman hsotg->non_periodic_qh_ptr->next; 1309197ba5f4SPaul Zimmerman } while (hsotg->non_periodic_qh_ptr != orig_qh_ptr); 1310197ba5f4SPaul Zimmerman 1311197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable <= 0) { 131295c8bc36SAntti Seppälä tx_status = dwc2_readl(hsotg->regs + GNPTXSTS); 1313197ba5f4SPaul Zimmerman qspcavail = (tx_status & TXSTS_QSPCAVAIL_MASK) >> 1314197ba5f4SPaul Zimmerman TXSTS_QSPCAVAIL_SHIFT; 1315197ba5f4SPaul Zimmerman fspcavail = (tx_status & TXSTS_FSPCAVAIL_MASK) >> 1316197ba5f4SPaul Zimmerman TXSTS_FSPCAVAIL_SHIFT; 1317197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 1318197ba5f4SPaul Zimmerman " NP Tx Req Queue Space Avail (after queue): %d\n", 1319197ba5f4SPaul Zimmerman qspcavail); 1320197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 1321197ba5f4SPaul Zimmerman " NP Tx FIFO Space Avail (after queue): %d\n", 1322197ba5f4SPaul Zimmerman fspcavail); 1323197ba5f4SPaul Zimmerman 1324197ba5f4SPaul Zimmerman if (more_to_do || no_queue_space || no_fifo_space) { 1325197ba5f4SPaul Zimmerman /* 1326197ba5f4SPaul Zimmerman * May need to queue more transactions as the request 1327197ba5f4SPaul Zimmerman * queue or Tx FIFO empties. Enable the non-periodic 1328197ba5f4SPaul Zimmerman * Tx FIFO empty interrupt. (Always use the half-empty 1329197ba5f4SPaul Zimmerman * level to ensure that new requests are loaded as 1330197ba5f4SPaul Zimmerman * soon as possible.) 1331197ba5f4SPaul Zimmerman */ 133295c8bc36SAntti Seppälä gintmsk = dwc2_readl(hsotg->regs + GINTMSK); 1333197ba5f4SPaul Zimmerman gintmsk |= GINTSTS_NPTXFEMP; 133495c8bc36SAntti Seppälä dwc2_writel(gintmsk, hsotg->regs + GINTMSK); 1335197ba5f4SPaul Zimmerman } else { 1336197ba5f4SPaul Zimmerman /* 1337197ba5f4SPaul Zimmerman * Disable the Tx FIFO empty interrupt since there are 1338197ba5f4SPaul Zimmerman * no more transactions that need to be queued right 1339197ba5f4SPaul Zimmerman * now. This function is called from interrupt 1340197ba5f4SPaul Zimmerman * handlers to queue more transactions as transfer 1341197ba5f4SPaul Zimmerman * states change. 1342197ba5f4SPaul Zimmerman */ 134395c8bc36SAntti Seppälä gintmsk = dwc2_readl(hsotg->regs + GINTMSK); 1344197ba5f4SPaul Zimmerman gintmsk &= ~GINTSTS_NPTXFEMP; 134595c8bc36SAntti Seppälä dwc2_writel(gintmsk, hsotg->regs + GINTMSK); 1346197ba5f4SPaul Zimmerman } 1347197ba5f4SPaul Zimmerman } 1348197ba5f4SPaul Zimmerman } 1349197ba5f4SPaul Zimmerman 1350197ba5f4SPaul Zimmerman /** 1351197ba5f4SPaul Zimmerman * dwc2_hcd_queue_transactions() - Processes the currently active host channels 1352197ba5f4SPaul Zimmerman * and queues transactions for these channels to the DWC_otg controller. Called 1353197ba5f4SPaul Zimmerman * from the HCD interrupt handler functions. 1354197ba5f4SPaul Zimmerman * 1355197ba5f4SPaul Zimmerman * @hsotg: The HCD state structure 1356197ba5f4SPaul Zimmerman * @tr_type: The type(s) of transactions to queue (non-periodic, periodic, 1357197ba5f4SPaul Zimmerman * or both) 1358197ba5f4SPaul Zimmerman * 1359197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 1360197ba5f4SPaul Zimmerman */ 1361197ba5f4SPaul Zimmerman void dwc2_hcd_queue_transactions(struct dwc2_hsotg *hsotg, 1362197ba5f4SPaul Zimmerman enum dwc2_transaction_type tr_type) 1363197ba5f4SPaul Zimmerman { 1364197ba5f4SPaul Zimmerman #ifdef DWC2_DEBUG_SOF 1365197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "Queue Transactions\n"); 1366197ba5f4SPaul Zimmerman #endif 1367197ba5f4SPaul Zimmerman /* Process host channels associated with periodic transfers */ 1368197ba5f4SPaul Zimmerman if ((tr_type == DWC2_TRANSACTION_PERIODIC || 1369197ba5f4SPaul Zimmerman tr_type == DWC2_TRANSACTION_ALL) && 1370197ba5f4SPaul Zimmerman !list_empty(&hsotg->periodic_sched_assigned)) 1371197ba5f4SPaul Zimmerman dwc2_process_periodic_channels(hsotg); 1372197ba5f4SPaul Zimmerman 1373197ba5f4SPaul Zimmerman /* Process host channels associated with non-periodic transfers */ 1374197ba5f4SPaul Zimmerman if (tr_type == DWC2_TRANSACTION_NON_PERIODIC || 1375197ba5f4SPaul Zimmerman tr_type == DWC2_TRANSACTION_ALL) { 1376197ba5f4SPaul Zimmerman if (!list_empty(&hsotg->non_periodic_sched_active)) { 1377197ba5f4SPaul Zimmerman dwc2_process_non_periodic_channels(hsotg); 1378197ba5f4SPaul Zimmerman } else { 1379197ba5f4SPaul Zimmerman /* 1380197ba5f4SPaul Zimmerman * Ensure NP Tx FIFO empty interrupt is disabled when 1381197ba5f4SPaul Zimmerman * there are no non-periodic transfers to process 1382197ba5f4SPaul Zimmerman */ 138395c8bc36SAntti Seppälä u32 gintmsk = dwc2_readl(hsotg->regs + GINTMSK); 1384197ba5f4SPaul Zimmerman 1385197ba5f4SPaul Zimmerman gintmsk &= ~GINTSTS_NPTXFEMP; 138695c8bc36SAntti Seppälä dwc2_writel(gintmsk, hsotg->regs + GINTMSK); 1387197ba5f4SPaul Zimmerman } 1388197ba5f4SPaul Zimmerman } 1389197ba5f4SPaul Zimmerman } 1390197ba5f4SPaul Zimmerman 1391197ba5f4SPaul Zimmerman static void dwc2_conn_id_status_change(struct work_struct *work) 1392197ba5f4SPaul Zimmerman { 1393197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = container_of(work, struct dwc2_hsotg, 1394197ba5f4SPaul Zimmerman wf_otg); 1395197ba5f4SPaul Zimmerman u32 count = 0; 1396197ba5f4SPaul Zimmerman u32 gotgctl; 13975390d438SMian Yousaf Kaukab unsigned long flags; 1398197ba5f4SPaul Zimmerman 1399197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "%s()\n", __func__); 1400197ba5f4SPaul Zimmerman 140195c8bc36SAntti Seppälä gotgctl = dwc2_readl(hsotg->regs + GOTGCTL); 1402197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "gotgctl=%0x\n", gotgctl); 1403197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "gotgctl.b.conidsts=%d\n", 1404197ba5f4SPaul Zimmerman !!(gotgctl & GOTGCTL_CONID_B)); 1405197ba5f4SPaul Zimmerman 1406197ba5f4SPaul Zimmerman /* B-Device connector (Device Mode) */ 1407197ba5f4SPaul Zimmerman if (gotgctl & GOTGCTL_CONID_B) { 1408197ba5f4SPaul Zimmerman /* Wait for switch to device mode */ 1409197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "connId B\n"); 1410197ba5f4SPaul Zimmerman while (!dwc2_is_device_mode(hsotg)) { 1411197ba5f4SPaul Zimmerman dev_info(hsotg->dev, 1412197ba5f4SPaul Zimmerman "Waiting for Peripheral Mode, Mode=%s\n", 1413197ba5f4SPaul Zimmerman dwc2_is_host_mode(hsotg) ? "Host" : 1414197ba5f4SPaul Zimmerman "Peripheral"); 1415197ba5f4SPaul Zimmerman usleep_range(20000, 40000); 1416197ba5f4SPaul Zimmerman if (++count > 250) 1417197ba5f4SPaul Zimmerman break; 1418197ba5f4SPaul Zimmerman } 1419197ba5f4SPaul Zimmerman if (count > 250) 1420197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 1421197ba5f4SPaul Zimmerman "Connection id status change timed out\n"); 1422197ba5f4SPaul Zimmerman hsotg->op_state = OTG_STATE_B_PERIPHERAL; 1423197ba5f4SPaul Zimmerman dwc2_core_init(hsotg, false, -1); 1424197ba5f4SPaul Zimmerman dwc2_enable_global_interrupts(hsotg); 14255390d438SMian Yousaf Kaukab spin_lock_irqsave(&hsotg->lock, flags); 14261f91b4ccSFelipe Balbi dwc2_hsotg_core_init_disconnected(hsotg, false); 14275390d438SMian Yousaf Kaukab spin_unlock_irqrestore(&hsotg->lock, flags); 14281f91b4ccSFelipe Balbi dwc2_hsotg_core_connect(hsotg); 1429197ba5f4SPaul Zimmerman } else { 1430197ba5f4SPaul Zimmerman /* A-Device connector (Host Mode) */ 1431197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "connId A\n"); 1432197ba5f4SPaul Zimmerman while (!dwc2_is_host_mode(hsotg)) { 1433197ba5f4SPaul Zimmerman dev_info(hsotg->dev, "Waiting for Host Mode, Mode=%s\n", 1434197ba5f4SPaul Zimmerman dwc2_is_host_mode(hsotg) ? 1435197ba5f4SPaul Zimmerman "Host" : "Peripheral"); 1436197ba5f4SPaul Zimmerman usleep_range(20000, 40000); 1437197ba5f4SPaul Zimmerman if (++count > 250) 1438197ba5f4SPaul Zimmerman break; 1439197ba5f4SPaul Zimmerman } 1440197ba5f4SPaul Zimmerman if (count > 250) 1441197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 1442197ba5f4SPaul Zimmerman "Connection id status change timed out\n"); 1443197ba5f4SPaul Zimmerman hsotg->op_state = OTG_STATE_A_HOST; 1444197ba5f4SPaul Zimmerman 1445197ba5f4SPaul Zimmerman /* Initialize the Core for Host mode */ 1446197ba5f4SPaul Zimmerman dwc2_core_init(hsotg, false, -1); 1447197ba5f4SPaul Zimmerman dwc2_enable_global_interrupts(hsotg); 1448197ba5f4SPaul Zimmerman dwc2_hcd_start(hsotg); 1449197ba5f4SPaul Zimmerman } 1450197ba5f4SPaul Zimmerman } 1451197ba5f4SPaul Zimmerman 1452197ba5f4SPaul Zimmerman static void dwc2_wakeup_detected(unsigned long data) 1453197ba5f4SPaul Zimmerman { 1454197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = (struct dwc2_hsotg *)data; 1455197ba5f4SPaul Zimmerman u32 hprt0; 1456197ba5f4SPaul Zimmerman 1457197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "%s()\n", __func__); 1458197ba5f4SPaul Zimmerman 1459197ba5f4SPaul Zimmerman /* 1460197ba5f4SPaul Zimmerman * Clear the Resume after 70ms. (Need 20 ms minimum. Use 70 ms 1461197ba5f4SPaul Zimmerman * so that OPT tests pass with all PHYs.) 1462197ba5f4SPaul Zimmerman */ 1463197ba5f4SPaul Zimmerman hprt0 = dwc2_read_hprt0(hsotg); 1464197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Resume: HPRT0=%0x\n", hprt0); 1465197ba5f4SPaul Zimmerman hprt0 &= ~HPRT0_RES; 146695c8bc36SAntti Seppälä dwc2_writel(hprt0, hsotg->regs + HPRT0); 1467197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Clear Resume: HPRT0=%0x\n", 146895c8bc36SAntti Seppälä dwc2_readl(hsotg->regs + HPRT0)); 1469197ba5f4SPaul Zimmerman 1470197ba5f4SPaul Zimmerman dwc2_hcd_rem_wakeup(hsotg); 14711fb7f12dSDouglas Anderson hsotg->bus_suspended = 0; 1472197ba5f4SPaul Zimmerman 1473197ba5f4SPaul Zimmerman /* Change to L0 state */ 1474197ba5f4SPaul Zimmerman hsotg->lx_state = DWC2_L0; 1475197ba5f4SPaul Zimmerman } 1476197ba5f4SPaul Zimmerman 1477197ba5f4SPaul Zimmerman static int dwc2_host_is_b_hnp_enabled(struct dwc2_hsotg *hsotg) 1478197ba5f4SPaul Zimmerman { 1479197ba5f4SPaul Zimmerman struct usb_hcd *hcd = dwc2_hsotg_to_hcd(hsotg); 1480197ba5f4SPaul Zimmerman 1481197ba5f4SPaul Zimmerman return hcd->self.b_hnp_enable; 1482197ba5f4SPaul Zimmerman } 1483197ba5f4SPaul Zimmerman 1484197ba5f4SPaul Zimmerman /* Must NOT be called with interrupt disabled or spinlock held */ 1485197ba5f4SPaul Zimmerman static void dwc2_port_suspend(struct dwc2_hsotg *hsotg, u16 windex) 1486197ba5f4SPaul Zimmerman { 1487197ba5f4SPaul Zimmerman unsigned long flags; 1488197ba5f4SPaul Zimmerman u32 hprt0; 1489197ba5f4SPaul Zimmerman u32 pcgctl; 1490197ba5f4SPaul Zimmerman u32 gotgctl; 1491197ba5f4SPaul Zimmerman 1492197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "%s()\n", __func__); 1493197ba5f4SPaul Zimmerman 1494197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 1495197ba5f4SPaul Zimmerman 1496197ba5f4SPaul Zimmerman if (windex == hsotg->otg_port && dwc2_host_is_b_hnp_enabled(hsotg)) { 149795c8bc36SAntti Seppälä gotgctl = dwc2_readl(hsotg->regs + GOTGCTL); 1498197ba5f4SPaul Zimmerman gotgctl |= GOTGCTL_HSTSETHNPEN; 149995c8bc36SAntti Seppälä dwc2_writel(gotgctl, hsotg->regs + GOTGCTL); 1500197ba5f4SPaul Zimmerman hsotg->op_state = OTG_STATE_A_SUSPEND; 1501197ba5f4SPaul Zimmerman } 1502197ba5f4SPaul Zimmerman 1503197ba5f4SPaul Zimmerman hprt0 = dwc2_read_hprt0(hsotg); 1504197ba5f4SPaul Zimmerman hprt0 |= HPRT0_SUSP; 150595c8bc36SAntti Seppälä dwc2_writel(hprt0, hsotg->regs + HPRT0); 1506197ba5f4SPaul Zimmerman 1507734643dfSGregory Herrero hsotg->bus_suspended = 1; 1508197ba5f4SPaul Zimmerman 1509a2a23d3fSGregory Herrero /* 1510a2a23d3fSGregory Herrero * If hibernation is supported, Phy clock will be suspended 1511a2a23d3fSGregory Herrero * after registers are backuped. 1512a2a23d3fSGregory Herrero */ 1513a2a23d3fSGregory Herrero if (!hsotg->core_params->hibernation) { 1514197ba5f4SPaul Zimmerman /* Suspend the Phy Clock */ 151595c8bc36SAntti Seppälä pcgctl = dwc2_readl(hsotg->regs + PCGCTL); 1516197ba5f4SPaul Zimmerman pcgctl |= PCGCTL_STOPPCLK; 151795c8bc36SAntti Seppälä dwc2_writel(pcgctl, hsotg->regs + PCGCTL); 1518197ba5f4SPaul Zimmerman udelay(10); 1519a2a23d3fSGregory Herrero } 1520197ba5f4SPaul Zimmerman 1521197ba5f4SPaul Zimmerman /* For HNP the bus must be suspended for at least 200ms */ 1522197ba5f4SPaul Zimmerman if (dwc2_host_is_b_hnp_enabled(hsotg)) { 152395c8bc36SAntti Seppälä pcgctl = dwc2_readl(hsotg->regs + PCGCTL); 1524197ba5f4SPaul Zimmerman pcgctl &= ~PCGCTL_STOPPCLK; 152595c8bc36SAntti Seppälä dwc2_writel(pcgctl, hsotg->regs + PCGCTL); 1526197ba5f4SPaul Zimmerman 1527197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 1528197ba5f4SPaul Zimmerman 1529197ba5f4SPaul Zimmerman usleep_range(200000, 250000); 1530197ba5f4SPaul Zimmerman } else { 1531197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 1532197ba5f4SPaul Zimmerman } 1533197ba5f4SPaul Zimmerman } 1534197ba5f4SPaul Zimmerman 153530db103cSGregory Herrero /* Must NOT be called with interrupt disabled or spinlock held */ 153630db103cSGregory Herrero static void dwc2_port_resume(struct dwc2_hsotg *hsotg) 153730db103cSGregory Herrero { 153830db103cSGregory Herrero unsigned long flags; 153930db103cSGregory Herrero u32 hprt0; 154030db103cSGregory Herrero u32 pcgctl; 154130db103cSGregory Herrero 15424d273c2aSDouglas Anderson spin_lock_irqsave(&hsotg->lock, flags); 15434d273c2aSDouglas Anderson 1544a2a23d3fSGregory Herrero /* 1545a2a23d3fSGregory Herrero * If hibernation is supported, Phy clock is already resumed 1546a2a23d3fSGregory Herrero * after registers restore. 1547a2a23d3fSGregory Herrero */ 1548a2a23d3fSGregory Herrero if (!hsotg->core_params->hibernation) { 154930db103cSGregory Herrero pcgctl = dwc2_readl(hsotg->regs + PCGCTL); 155030db103cSGregory Herrero pcgctl &= ~PCGCTL_STOPPCLK; 155130db103cSGregory Herrero dwc2_writel(pcgctl, hsotg->regs + PCGCTL); 15524d273c2aSDouglas Anderson spin_unlock_irqrestore(&hsotg->lock, flags); 155330db103cSGregory Herrero usleep_range(20000, 40000); 15544d273c2aSDouglas Anderson spin_lock_irqsave(&hsotg->lock, flags); 1555a2a23d3fSGregory Herrero } 155630db103cSGregory Herrero 155730db103cSGregory Herrero hprt0 = dwc2_read_hprt0(hsotg); 155830db103cSGregory Herrero hprt0 |= HPRT0_RES; 155930db103cSGregory Herrero hprt0 &= ~HPRT0_SUSP; 156030db103cSGregory Herrero dwc2_writel(hprt0, hsotg->regs + HPRT0); 156130db103cSGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 156230db103cSGregory Herrero 156330db103cSGregory Herrero msleep(USB_RESUME_TIMEOUT); 156430db103cSGregory Herrero 156530db103cSGregory Herrero spin_lock_irqsave(&hsotg->lock, flags); 156630db103cSGregory Herrero hprt0 = dwc2_read_hprt0(hsotg); 156730db103cSGregory Herrero hprt0 &= ~(HPRT0_RES | HPRT0_SUSP); 156830db103cSGregory Herrero dwc2_writel(hprt0, hsotg->regs + HPRT0); 1569734643dfSGregory Herrero hsotg->bus_suspended = 0; 157030db103cSGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 157130db103cSGregory Herrero } 157230db103cSGregory Herrero 1573197ba5f4SPaul Zimmerman /* Handles hub class-specific requests */ 1574197ba5f4SPaul Zimmerman static int dwc2_hcd_hub_control(struct dwc2_hsotg *hsotg, u16 typereq, 1575197ba5f4SPaul Zimmerman u16 wvalue, u16 windex, char *buf, u16 wlength) 1576197ba5f4SPaul Zimmerman { 1577197ba5f4SPaul Zimmerman struct usb_hub_descriptor *hub_desc; 1578197ba5f4SPaul Zimmerman int retval = 0; 1579197ba5f4SPaul Zimmerman u32 hprt0; 1580197ba5f4SPaul Zimmerman u32 port_status; 1581197ba5f4SPaul Zimmerman u32 speed; 1582197ba5f4SPaul Zimmerman u32 pcgctl; 1583197ba5f4SPaul Zimmerman 1584197ba5f4SPaul Zimmerman switch (typereq) { 1585197ba5f4SPaul Zimmerman case ClearHubFeature: 1586197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "ClearHubFeature %1xh\n", wvalue); 1587197ba5f4SPaul Zimmerman 1588197ba5f4SPaul Zimmerman switch (wvalue) { 1589197ba5f4SPaul Zimmerman case C_HUB_LOCAL_POWER: 1590197ba5f4SPaul Zimmerman case C_HUB_OVER_CURRENT: 1591197ba5f4SPaul Zimmerman /* Nothing required here */ 1592197ba5f4SPaul Zimmerman break; 1593197ba5f4SPaul Zimmerman 1594197ba5f4SPaul Zimmerman default: 1595197ba5f4SPaul Zimmerman retval = -EINVAL; 1596197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 1597197ba5f4SPaul Zimmerman "ClearHubFeature request %1xh unknown\n", 1598197ba5f4SPaul Zimmerman wvalue); 1599197ba5f4SPaul Zimmerman } 1600197ba5f4SPaul Zimmerman break; 1601197ba5f4SPaul Zimmerman 1602197ba5f4SPaul Zimmerman case ClearPortFeature: 1603197ba5f4SPaul Zimmerman if (wvalue != USB_PORT_FEAT_L1) 1604197ba5f4SPaul Zimmerman if (!windex || windex > 1) 1605197ba5f4SPaul Zimmerman goto error; 1606197ba5f4SPaul Zimmerman switch (wvalue) { 1607197ba5f4SPaul Zimmerman case USB_PORT_FEAT_ENABLE: 1608197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1609197ba5f4SPaul Zimmerman "ClearPortFeature USB_PORT_FEAT_ENABLE\n"); 1610197ba5f4SPaul Zimmerman hprt0 = dwc2_read_hprt0(hsotg); 1611197ba5f4SPaul Zimmerman hprt0 |= HPRT0_ENA; 161295c8bc36SAntti Seppälä dwc2_writel(hprt0, hsotg->regs + HPRT0); 1613197ba5f4SPaul Zimmerman break; 1614197ba5f4SPaul Zimmerman 1615197ba5f4SPaul Zimmerman case USB_PORT_FEAT_SUSPEND: 1616197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1617197ba5f4SPaul Zimmerman "ClearPortFeature USB_PORT_FEAT_SUSPEND\n"); 1618b0bb9bb6SPaul Zimmerman 1619bea78555SGregory Herrero if (hsotg->bus_suspended) 162030db103cSGregory Herrero dwc2_port_resume(hsotg); 1621197ba5f4SPaul Zimmerman break; 1622197ba5f4SPaul Zimmerman 1623197ba5f4SPaul Zimmerman case USB_PORT_FEAT_POWER: 1624197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1625197ba5f4SPaul Zimmerman "ClearPortFeature USB_PORT_FEAT_POWER\n"); 1626197ba5f4SPaul Zimmerman hprt0 = dwc2_read_hprt0(hsotg); 1627197ba5f4SPaul Zimmerman hprt0 &= ~HPRT0_PWR; 162895c8bc36SAntti Seppälä dwc2_writel(hprt0, hsotg->regs + HPRT0); 1629197ba5f4SPaul Zimmerman break; 1630197ba5f4SPaul Zimmerman 1631197ba5f4SPaul Zimmerman case USB_PORT_FEAT_INDICATOR: 1632197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1633197ba5f4SPaul Zimmerman "ClearPortFeature USB_PORT_FEAT_INDICATOR\n"); 1634197ba5f4SPaul Zimmerman /* Port indicator not supported */ 1635197ba5f4SPaul Zimmerman break; 1636197ba5f4SPaul Zimmerman 1637197ba5f4SPaul Zimmerman case USB_PORT_FEAT_C_CONNECTION: 1638197ba5f4SPaul Zimmerman /* 1639197ba5f4SPaul Zimmerman * Clears driver's internal Connect Status Change flag 1640197ba5f4SPaul Zimmerman */ 1641197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1642197ba5f4SPaul Zimmerman "ClearPortFeature USB_PORT_FEAT_C_CONNECTION\n"); 1643197ba5f4SPaul Zimmerman hsotg->flags.b.port_connect_status_change = 0; 1644197ba5f4SPaul Zimmerman break; 1645197ba5f4SPaul Zimmerman 1646197ba5f4SPaul Zimmerman case USB_PORT_FEAT_C_RESET: 1647197ba5f4SPaul Zimmerman /* Clears driver's internal Port Reset Change flag */ 1648197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1649197ba5f4SPaul Zimmerman "ClearPortFeature USB_PORT_FEAT_C_RESET\n"); 1650197ba5f4SPaul Zimmerman hsotg->flags.b.port_reset_change = 0; 1651197ba5f4SPaul Zimmerman break; 1652197ba5f4SPaul Zimmerman 1653197ba5f4SPaul Zimmerman case USB_PORT_FEAT_C_ENABLE: 1654197ba5f4SPaul Zimmerman /* 1655197ba5f4SPaul Zimmerman * Clears the driver's internal Port Enable/Disable 1656197ba5f4SPaul Zimmerman * Change flag 1657197ba5f4SPaul Zimmerman */ 1658197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1659197ba5f4SPaul Zimmerman "ClearPortFeature USB_PORT_FEAT_C_ENABLE\n"); 1660197ba5f4SPaul Zimmerman hsotg->flags.b.port_enable_change = 0; 1661197ba5f4SPaul Zimmerman break; 1662197ba5f4SPaul Zimmerman 1663197ba5f4SPaul Zimmerman case USB_PORT_FEAT_C_SUSPEND: 1664197ba5f4SPaul Zimmerman /* 1665197ba5f4SPaul Zimmerman * Clears the driver's internal Port Suspend Change 1666197ba5f4SPaul Zimmerman * flag, which is set when resume signaling on the host 1667197ba5f4SPaul Zimmerman * port is complete 1668197ba5f4SPaul Zimmerman */ 1669197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1670197ba5f4SPaul Zimmerman "ClearPortFeature USB_PORT_FEAT_C_SUSPEND\n"); 1671197ba5f4SPaul Zimmerman hsotg->flags.b.port_suspend_change = 0; 1672197ba5f4SPaul Zimmerman break; 1673197ba5f4SPaul Zimmerman 1674197ba5f4SPaul Zimmerman case USB_PORT_FEAT_C_PORT_L1: 1675197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1676197ba5f4SPaul Zimmerman "ClearPortFeature USB_PORT_FEAT_C_PORT_L1\n"); 1677197ba5f4SPaul Zimmerman hsotg->flags.b.port_l1_change = 0; 1678197ba5f4SPaul Zimmerman break; 1679197ba5f4SPaul Zimmerman 1680197ba5f4SPaul Zimmerman case USB_PORT_FEAT_C_OVER_CURRENT: 1681197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1682197ba5f4SPaul Zimmerman "ClearPortFeature USB_PORT_FEAT_C_OVER_CURRENT\n"); 1683197ba5f4SPaul Zimmerman hsotg->flags.b.port_over_current_change = 0; 1684197ba5f4SPaul Zimmerman break; 1685197ba5f4SPaul Zimmerman 1686197ba5f4SPaul Zimmerman default: 1687197ba5f4SPaul Zimmerman retval = -EINVAL; 1688197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 1689197ba5f4SPaul Zimmerman "ClearPortFeature request %1xh unknown or unsupported\n", 1690197ba5f4SPaul Zimmerman wvalue); 1691197ba5f4SPaul Zimmerman } 1692197ba5f4SPaul Zimmerman break; 1693197ba5f4SPaul Zimmerman 1694197ba5f4SPaul Zimmerman case GetHubDescriptor: 1695197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "GetHubDescriptor\n"); 1696197ba5f4SPaul Zimmerman hub_desc = (struct usb_hub_descriptor *)buf; 1697197ba5f4SPaul Zimmerman hub_desc->bDescLength = 9; 1698a5dd0395SSergei Shtylyov hub_desc->bDescriptorType = USB_DT_HUB; 1699197ba5f4SPaul Zimmerman hub_desc->bNbrPorts = 1; 17003d040de8SSergei Shtylyov hub_desc->wHubCharacteristics = 17013d040de8SSergei Shtylyov cpu_to_le16(HUB_CHAR_COMMON_LPSM | 17023d040de8SSergei Shtylyov HUB_CHAR_INDV_PORT_OCPM); 1703197ba5f4SPaul Zimmerman hub_desc->bPwrOn2PwrGood = 1; 1704197ba5f4SPaul Zimmerman hub_desc->bHubContrCurrent = 0; 1705197ba5f4SPaul Zimmerman hub_desc->u.hs.DeviceRemovable[0] = 0; 1706197ba5f4SPaul Zimmerman hub_desc->u.hs.DeviceRemovable[1] = 0xff; 1707197ba5f4SPaul Zimmerman break; 1708197ba5f4SPaul Zimmerman 1709197ba5f4SPaul Zimmerman case GetHubStatus: 1710197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "GetHubStatus\n"); 1711197ba5f4SPaul Zimmerman memset(buf, 0, 4); 1712197ba5f4SPaul Zimmerman break; 1713197ba5f4SPaul Zimmerman 1714197ba5f4SPaul Zimmerman case GetPortStatus: 1715197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 1716197ba5f4SPaul Zimmerman "GetPortStatus wIndex=0x%04x flags=0x%08x\n", windex, 1717197ba5f4SPaul Zimmerman hsotg->flags.d32); 1718197ba5f4SPaul Zimmerman if (!windex || windex > 1) 1719197ba5f4SPaul Zimmerman goto error; 1720197ba5f4SPaul Zimmerman 1721197ba5f4SPaul Zimmerman port_status = 0; 1722197ba5f4SPaul Zimmerman if (hsotg->flags.b.port_connect_status_change) 1723197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_C_CONNECTION << 16; 1724197ba5f4SPaul Zimmerman if (hsotg->flags.b.port_enable_change) 1725197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_C_ENABLE << 16; 1726197ba5f4SPaul Zimmerman if (hsotg->flags.b.port_suspend_change) 1727197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_C_SUSPEND << 16; 1728197ba5f4SPaul Zimmerman if (hsotg->flags.b.port_l1_change) 1729197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_C_L1 << 16; 1730197ba5f4SPaul Zimmerman if (hsotg->flags.b.port_reset_change) 1731197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_C_RESET << 16; 1732197ba5f4SPaul Zimmerman if (hsotg->flags.b.port_over_current_change) { 1733197ba5f4SPaul Zimmerman dev_warn(hsotg->dev, "Overcurrent change detected\n"); 1734197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_C_OVERCURRENT << 16; 1735197ba5f4SPaul Zimmerman } 1736197ba5f4SPaul Zimmerman 1737197ba5f4SPaul Zimmerman if (!hsotg->flags.b.port_connect_status) { 1738197ba5f4SPaul Zimmerman /* 1739197ba5f4SPaul Zimmerman * The port is disconnected, which means the core is 1740197ba5f4SPaul Zimmerman * either in device mode or it soon will be. Just 1741197ba5f4SPaul Zimmerman * return 0's for the remainder of the port status 1742197ba5f4SPaul Zimmerman * since the port register can't be read if the core 1743197ba5f4SPaul Zimmerman * is in device mode. 1744197ba5f4SPaul Zimmerman */ 1745197ba5f4SPaul Zimmerman *(__le32 *)buf = cpu_to_le32(port_status); 1746197ba5f4SPaul Zimmerman break; 1747197ba5f4SPaul Zimmerman } 1748197ba5f4SPaul Zimmerman 174995c8bc36SAntti Seppälä hprt0 = dwc2_readl(hsotg->regs + HPRT0); 1750197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " HPRT0: 0x%08x\n", hprt0); 1751197ba5f4SPaul Zimmerman 1752197ba5f4SPaul Zimmerman if (hprt0 & HPRT0_CONNSTS) 1753197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_CONNECTION; 1754197ba5f4SPaul Zimmerman if (hprt0 & HPRT0_ENA) 1755197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_ENABLE; 1756197ba5f4SPaul Zimmerman if (hprt0 & HPRT0_SUSP) 1757197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_SUSPEND; 1758197ba5f4SPaul Zimmerman if (hprt0 & HPRT0_OVRCURRACT) 1759197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_OVERCURRENT; 1760197ba5f4SPaul Zimmerman if (hprt0 & HPRT0_RST) 1761197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_RESET; 1762197ba5f4SPaul Zimmerman if (hprt0 & HPRT0_PWR) 1763197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_POWER; 1764197ba5f4SPaul Zimmerman 1765197ba5f4SPaul Zimmerman speed = (hprt0 & HPRT0_SPD_MASK) >> HPRT0_SPD_SHIFT; 1766197ba5f4SPaul Zimmerman if (speed == HPRT0_SPD_HIGH_SPEED) 1767197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_HIGH_SPEED; 1768197ba5f4SPaul Zimmerman else if (speed == HPRT0_SPD_LOW_SPEED) 1769197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_LOW_SPEED; 1770197ba5f4SPaul Zimmerman 1771197ba5f4SPaul Zimmerman if (hprt0 & HPRT0_TSTCTL_MASK) 1772197ba5f4SPaul Zimmerman port_status |= USB_PORT_STAT_TEST; 1773197ba5f4SPaul Zimmerman /* USB_PORT_FEAT_INDICATOR unsupported always 0 */ 1774197ba5f4SPaul Zimmerman 1775fbb9e22bSMian Yousaf Kaukab if (hsotg->core_params->dma_desc_fs_enable) { 1776fbb9e22bSMian Yousaf Kaukab /* 1777fbb9e22bSMian Yousaf Kaukab * Enable descriptor DMA only if a full speed 1778fbb9e22bSMian Yousaf Kaukab * device is connected. 1779fbb9e22bSMian Yousaf Kaukab */ 1780fbb9e22bSMian Yousaf Kaukab if (hsotg->new_connection && 1781fbb9e22bSMian Yousaf Kaukab ((port_status & 1782fbb9e22bSMian Yousaf Kaukab (USB_PORT_STAT_CONNECTION | 1783fbb9e22bSMian Yousaf Kaukab USB_PORT_STAT_HIGH_SPEED | 1784fbb9e22bSMian Yousaf Kaukab USB_PORT_STAT_LOW_SPEED)) == 1785fbb9e22bSMian Yousaf Kaukab USB_PORT_STAT_CONNECTION)) { 1786fbb9e22bSMian Yousaf Kaukab u32 hcfg; 1787fbb9e22bSMian Yousaf Kaukab 1788fbb9e22bSMian Yousaf Kaukab dev_info(hsotg->dev, "Enabling descriptor DMA mode\n"); 1789fbb9e22bSMian Yousaf Kaukab hsotg->core_params->dma_desc_enable = 1; 1790fbb9e22bSMian Yousaf Kaukab hcfg = dwc2_readl(hsotg->regs + HCFG); 1791fbb9e22bSMian Yousaf Kaukab hcfg |= HCFG_DESCDMA; 1792fbb9e22bSMian Yousaf Kaukab dwc2_writel(hcfg, hsotg->regs + HCFG); 1793fbb9e22bSMian Yousaf Kaukab hsotg->new_connection = false; 1794fbb9e22bSMian Yousaf Kaukab } 1795fbb9e22bSMian Yousaf Kaukab } 1796fbb9e22bSMian Yousaf Kaukab 1797197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "port_status=%08x\n", port_status); 1798197ba5f4SPaul Zimmerman *(__le32 *)buf = cpu_to_le32(port_status); 1799197ba5f4SPaul Zimmerman break; 1800197ba5f4SPaul Zimmerman 1801197ba5f4SPaul Zimmerman case SetHubFeature: 1802197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "SetHubFeature\n"); 1803197ba5f4SPaul Zimmerman /* No HUB features supported */ 1804197ba5f4SPaul Zimmerman break; 1805197ba5f4SPaul Zimmerman 1806197ba5f4SPaul Zimmerman case SetPortFeature: 1807197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "SetPortFeature\n"); 1808197ba5f4SPaul Zimmerman if (wvalue != USB_PORT_FEAT_TEST && (!windex || windex > 1)) 1809197ba5f4SPaul Zimmerman goto error; 1810197ba5f4SPaul Zimmerman 1811197ba5f4SPaul Zimmerman if (!hsotg->flags.b.port_connect_status) { 1812197ba5f4SPaul Zimmerman /* 1813197ba5f4SPaul Zimmerman * The port is disconnected, which means the core is 1814197ba5f4SPaul Zimmerman * either in device mode or it soon will be. Just 1815197ba5f4SPaul Zimmerman * return without doing anything since the port 1816197ba5f4SPaul Zimmerman * register can't be written if the core is in device 1817197ba5f4SPaul Zimmerman * mode. 1818197ba5f4SPaul Zimmerman */ 1819197ba5f4SPaul Zimmerman break; 1820197ba5f4SPaul Zimmerman } 1821197ba5f4SPaul Zimmerman 1822197ba5f4SPaul Zimmerman switch (wvalue) { 1823197ba5f4SPaul Zimmerman case USB_PORT_FEAT_SUSPEND: 1824197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1825197ba5f4SPaul Zimmerman "SetPortFeature - USB_PORT_FEAT_SUSPEND\n"); 1826197ba5f4SPaul Zimmerman if (windex != hsotg->otg_port) 1827197ba5f4SPaul Zimmerman goto error; 1828197ba5f4SPaul Zimmerman dwc2_port_suspend(hsotg, windex); 1829197ba5f4SPaul Zimmerman break; 1830197ba5f4SPaul Zimmerman 1831197ba5f4SPaul Zimmerman case USB_PORT_FEAT_POWER: 1832197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1833197ba5f4SPaul Zimmerman "SetPortFeature - USB_PORT_FEAT_POWER\n"); 1834197ba5f4SPaul Zimmerman hprt0 = dwc2_read_hprt0(hsotg); 1835197ba5f4SPaul Zimmerman hprt0 |= HPRT0_PWR; 183695c8bc36SAntti Seppälä dwc2_writel(hprt0, hsotg->regs + HPRT0); 1837197ba5f4SPaul Zimmerman break; 1838197ba5f4SPaul Zimmerman 1839197ba5f4SPaul Zimmerman case USB_PORT_FEAT_RESET: 1840197ba5f4SPaul Zimmerman hprt0 = dwc2_read_hprt0(hsotg); 1841197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1842197ba5f4SPaul Zimmerman "SetPortFeature - USB_PORT_FEAT_RESET\n"); 184395c8bc36SAntti Seppälä pcgctl = dwc2_readl(hsotg->regs + PCGCTL); 1844197ba5f4SPaul Zimmerman pcgctl &= ~(PCGCTL_ENBL_SLEEP_GATING | PCGCTL_STOPPCLK); 184595c8bc36SAntti Seppälä dwc2_writel(pcgctl, hsotg->regs + PCGCTL); 1846197ba5f4SPaul Zimmerman /* ??? Original driver does this */ 184795c8bc36SAntti Seppälä dwc2_writel(0, hsotg->regs + PCGCTL); 1848197ba5f4SPaul Zimmerman 1849197ba5f4SPaul Zimmerman hprt0 = dwc2_read_hprt0(hsotg); 1850197ba5f4SPaul Zimmerman /* Clear suspend bit if resetting from suspend state */ 1851197ba5f4SPaul Zimmerman hprt0 &= ~HPRT0_SUSP; 1852197ba5f4SPaul Zimmerman 1853197ba5f4SPaul Zimmerman /* 1854197ba5f4SPaul Zimmerman * When B-Host the Port reset bit is set in the Start 1855197ba5f4SPaul Zimmerman * HCD Callback function, so that the reset is started 1856197ba5f4SPaul Zimmerman * within 1ms of the HNP success interrupt 1857197ba5f4SPaul Zimmerman */ 1858197ba5f4SPaul Zimmerman if (!dwc2_hcd_is_b_host(hsotg)) { 1859197ba5f4SPaul Zimmerman hprt0 |= HPRT0_PWR | HPRT0_RST; 1860197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1861197ba5f4SPaul Zimmerman "In host mode, hprt0=%08x\n", hprt0); 186295c8bc36SAntti Seppälä dwc2_writel(hprt0, hsotg->regs + HPRT0); 1863197ba5f4SPaul Zimmerman } 1864197ba5f4SPaul Zimmerman 1865197ba5f4SPaul Zimmerman /* Clear reset bit in 10ms (FS/LS) or 50ms (HS) */ 1866197ba5f4SPaul Zimmerman usleep_range(50000, 70000); 1867197ba5f4SPaul Zimmerman hprt0 &= ~HPRT0_RST; 186895c8bc36SAntti Seppälä dwc2_writel(hprt0, hsotg->regs + HPRT0); 1869197ba5f4SPaul Zimmerman hsotg->lx_state = DWC2_L0; /* Now back to On state */ 1870197ba5f4SPaul Zimmerman break; 1871197ba5f4SPaul Zimmerman 1872197ba5f4SPaul Zimmerman case USB_PORT_FEAT_INDICATOR: 1873197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1874197ba5f4SPaul Zimmerman "SetPortFeature - USB_PORT_FEAT_INDICATOR\n"); 1875197ba5f4SPaul Zimmerman /* Not supported */ 1876197ba5f4SPaul Zimmerman break; 1877197ba5f4SPaul Zimmerman 187896d480e6SJingwu Lin case USB_PORT_FEAT_TEST: 187996d480e6SJingwu Lin hprt0 = dwc2_read_hprt0(hsotg); 188096d480e6SJingwu Lin dev_dbg(hsotg->dev, 188196d480e6SJingwu Lin "SetPortFeature - USB_PORT_FEAT_TEST\n"); 188296d480e6SJingwu Lin hprt0 &= ~HPRT0_TSTCTL_MASK; 188396d480e6SJingwu Lin hprt0 |= (windex >> 8) << HPRT0_TSTCTL_SHIFT; 188495c8bc36SAntti Seppälä dwc2_writel(hprt0, hsotg->regs + HPRT0); 188596d480e6SJingwu Lin break; 188696d480e6SJingwu Lin 1887197ba5f4SPaul Zimmerman default: 1888197ba5f4SPaul Zimmerman retval = -EINVAL; 1889197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 1890197ba5f4SPaul Zimmerman "SetPortFeature %1xh unknown or unsupported\n", 1891197ba5f4SPaul Zimmerman wvalue); 1892197ba5f4SPaul Zimmerman break; 1893197ba5f4SPaul Zimmerman } 1894197ba5f4SPaul Zimmerman break; 1895197ba5f4SPaul Zimmerman 1896197ba5f4SPaul Zimmerman default: 1897197ba5f4SPaul Zimmerman error: 1898197ba5f4SPaul Zimmerman retval = -EINVAL; 1899197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1900197ba5f4SPaul Zimmerman "Unknown hub control request: %1xh wIndex: %1xh wValue: %1xh\n", 1901197ba5f4SPaul Zimmerman typereq, windex, wvalue); 1902197ba5f4SPaul Zimmerman break; 1903197ba5f4SPaul Zimmerman } 1904197ba5f4SPaul Zimmerman 1905197ba5f4SPaul Zimmerman return retval; 1906197ba5f4SPaul Zimmerman } 1907197ba5f4SPaul Zimmerman 1908197ba5f4SPaul Zimmerman static int dwc2_hcd_is_status_changed(struct dwc2_hsotg *hsotg, int port) 1909197ba5f4SPaul Zimmerman { 1910197ba5f4SPaul Zimmerman int retval; 1911197ba5f4SPaul Zimmerman 1912197ba5f4SPaul Zimmerman if (port != 1) 1913197ba5f4SPaul Zimmerman return -EINVAL; 1914197ba5f4SPaul Zimmerman 1915197ba5f4SPaul Zimmerman retval = (hsotg->flags.b.port_connect_status_change || 1916197ba5f4SPaul Zimmerman hsotg->flags.b.port_reset_change || 1917197ba5f4SPaul Zimmerman hsotg->flags.b.port_enable_change || 1918197ba5f4SPaul Zimmerman hsotg->flags.b.port_suspend_change || 1919197ba5f4SPaul Zimmerman hsotg->flags.b.port_over_current_change); 1920197ba5f4SPaul Zimmerman 1921197ba5f4SPaul Zimmerman if (retval) { 1922197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 1923197ba5f4SPaul Zimmerman "DWC OTG HCD HUB STATUS DATA: Root port status changed\n"); 1924197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " port_connect_status_change: %d\n", 1925197ba5f4SPaul Zimmerman hsotg->flags.b.port_connect_status_change); 1926197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " port_reset_change: %d\n", 1927197ba5f4SPaul Zimmerman hsotg->flags.b.port_reset_change); 1928197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " port_enable_change: %d\n", 1929197ba5f4SPaul Zimmerman hsotg->flags.b.port_enable_change); 1930197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " port_suspend_change: %d\n", 1931197ba5f4SPaul Zimmerman hsotg->flags.b.port_suspend_change); 1932197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " port_over_current_change: %d\n", 1933197ba5f4SPaul Zimmerman hsotg->flags.b.port_over_current_change); 1934197ba5f4SPaul Zimmerman } 1935197ba5f4SPaul Zimmerman 1936197ba5f4SPaul Zimmerman return retval; 1937197ba5f4SPaul Zimmerman } 1938197ba5f4SPaul Zimmerman 1939197ba5f4SPaul Zimmerman int dwc2_hcd_get_frame_number(struct dwc2_hsotg *hsotg) 1940197ba5f4SPaul Zimmerman { 194195c8bc36SAntti Seppälä u32 hfnum = dwc2_readl(hsotg->regs + HFNUM); 1942197ba5f4SPaul Zimmerman 1943197ba5f4SPaul Zimmerman #ifdef DWC2_DEBUG_SOF 1944197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "DWC OTG HCD GET FRAME NUMBER %d\n", 1945197ba5f4SPaul Zimmerman (hfnum & HFNUM_FRNUM_MASK) >> HFNUM_FRNUM_SHIFT); 1946197ba5f4SPaul Zimmerman #endif 1947197ba5f4SPaul Zimmerman return (hfnum & HFNUM_FRNUM_MASK) >> HFNUM_FRNUM_SHIFT; 1948197ba5f4SPaul Zimmerman } 1949197ba5f4SPaul Zimmerman 1950197ba5f4SPaul Zimmerman int dwc2_hcd_is_b_host(struct dwc2_hsotg *hsotg) 1951197ba5f4SPaul Zimmerman { 1952197ba5f4SPaul Zimmerman return hsotg->op_state == OTG_STATE_B_HOST; 1953197ba5f4SPaul Zimmerman } 1954197ba5f4SPaul Zimmerman 1955197ba5f4SPaul Zimmerman static struct dwc2_hcd_urb *dwc2_hcd_urb_alloc(struct dwc2_hsotg *hsotg, 1956197ba5f4SPaul Zimmerman int iso_desc_count, 1957197ba5f4SPaul Zimmerman gfp_t mem_flags) 1958197ba5f4SPaul Zimmerman { 1959197ba5f4SPaul Zimmerman struct dwc2_hcd_urb *urb; 1960197ba5f4SPaul Zimmerman u32 size = sizeof(*urb) + iso_desc_count * 1961197ba5f4SPaul Zimmerman sizeof(struct dwc2_hcd_iso_packet_desc); 1962197ba5f4SPaul Zimmerman 1963197ba5f4SPaul Zimmerman urb = kzalloc(size, mem_flags); 1964197ba5f4SPaul Zimmerman if (urb) 1965197ba5f4SPaul Zimmerman urb->packet_count = iso_desc_count; 1966197ba5f4SPaul Zimmerman return urb; 1967197ba5f4SPaul Zimmerman } 1968197ba5f4SPaul Zimmerman 1969197ba5f4SPaul Zimmerman static void dwc2_hcd_urb_set_pipeinfo(struct dwc2_hsotg *hsotg, 1970197ba5f4SPaul Zimmerman struct dwc2_hcd_urb *urb, u8 dev_addr, 1971197ba5f4SPaul Zimmerman u8 ep_num, u8 ep_type, u8 ep_dir, u16 mps) 1972197ba5f4SPaul Zimmerman { 1973197ba5f4SPaul Zimmerman if (dbg_perio() || 1974197ba5f4SPaul Zimmerman ep_type == USB_ENDPOINT_XFER_BULK || 1975197ba5f4SPaul Zimmerman ep_type == USB_ENDPOINT_XFER_CONTROL) 1976197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 1977197ba5f4SPaul Zimmerman "addr=%d, ep_num=%d, ep_dir=%1x, ep_type=%1x, mps=%d\n", 1978197ba5f4SPaul Zimmerman dev_addr, ep_num, ep_dir, ep_type, mps); 1979197ba5f4SPaul Zimmerman urb->pipe_info.dev_addr = dev_addr; 1980197ba5f4SPaul Zimmerman urb->pipe_info.ep_num = ep_num; 1981197ba5f4SPaul Zimmerman urb->pipe_info.pipe_type = ep_type; 1982197ba5f4SPaul Zimmerman urb->pipe_info.pipe_dir = ep_dir; 1983197ba5f4SPaul Zimmerman urb->pipe_info.mps = mps; 1984197ba5f4SPaul Zimmerman } 1985197ba5f4SPaul Zimmerman 1986197ba5f4SPaul Zimmerman /* 1987197ba5f4SPaul Zimmerman * NOTE: This function will be removed once the peripheral controller code 1988197ba5f4SPaul Zimmerman * is integrated and the driver is stable 1989197ba5f4SPaul Zimmerman */ 1990197ba5f4SPaul Zimmerman void dwc2_hcd_dump_state(struct dwc2_hsotg *hsotg) 1991197ba5f4SPaul Zimmerman { 1992197ba5f4SPaul Zimmerman #ifdef DEBUG 1993197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan; 1994197ba5f4SPaul Zimmerman struct dwc2_hcd_urb *urb; 1995197ba5f4SPaul Zimmerman struct dwc2_qtd *qtd; 1996197ba5f4SPaul Zimmerman int num_channels; 1997197ba5f4SPaul Zimmerman u32 np_tx_status; 1998197ba5f4SPaul Zimmerman u32 p_tx_status; 1999197ba5f4SPaul Zimmerman int i; 2000197ba5f4SPaul Zimmerman 2001197ba5f4SPaul Zimmerman num_channels = hsotg->core_params->host_channels; 2002197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "\n"); 2003197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 2004197ba5f4SPaul Zimmerman "************************************************************\n"); 2005197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "HCD State:\n"); 2006197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " Num channels: %d\n", num_channels); 2007197ba5f4SPaul Zimmerman 2008197ba5f4SPaul Zimmerman for (i = 0; i < num_channels; i++) { 2009197ba5f4SPaul Zimmerman chan = hsotg->hc_ptr_array[i]; 2010197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " Channel %d:\n", i); 2011197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 2012197ba5f4SPaul Zimmerman " dev_addr: %d, ep_num: %d, ep_is_in: %d\n", 2013197ba5f4SPaul Zimmerman chan->dev_addr, chan->ep_num, chan->ep_is_in); 2014197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " speed: %d\n", chan->speed); 2015197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " ep_type: %d\n", chan->ep_type); 2016197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " max_packet: %d\n", chan->max_packet); 2017197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " data_pid_start: %d\n", 2018197ba5f4SPaul Zimmerman chan->data_pid_start); 2019197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " multi_count: %d\n", chan->multi_count); 2020197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " xfer_started: %d\n", 2021197ba5f4SPaul Zimmerman chan->xfer_started); 2022197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " xfer_buf: %p\n", chan->xfer_buf); 2023197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " xfer_dma: %08lx\n", 2024197ba5f4SPaul Zimmerman (unsigned long)chan->xfer_dma); 2025197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " xfer_len: %d\n", chan->xfer_len); 2026197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " xfer_count: %d\n", chan->xfer_count); 2027197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " halt_on_queue: %d\n", 2028197ba5f4SPaul Zimmerman chan->halt_on_queue); 2029197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " halt_pending: %d\n", 2030197ba5f4SPaul Zimmerman chan->halt_pending); 2031197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " halt_status: %d\n", chan->halt_status); 2032197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " do_split: %d\n", chan->do_split); 2033197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " complete_split: %d\n", 2034197ba5f4SPaul Zimmerman chan->complete_split); 2035197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " hub_addr: %d\n", chan->hub_addr); 2036197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " hub_port: %d\n", chan->hub_port); 2037197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " xact_pos: %d\n", chan->xact_pos); 2038197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " requests: %d\n", chan->requests); 2039197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " qh: %p\n", chan->qh); 2040197ba5f4SPaul Zimmerman 2041197ba5f4SPaul Zimmerman if (chan->xfer_started) { 2042197ba5f4SPaul Zimmerman u32 hfnum, hcchar, hctsiz, hcint, hcintmsk; 2043197ba5f4SPaul Zimmerman 204495c8bc36SAntti Seppälä hfnum = dwc2_readl(hsotg->regs + HFNUM); 204595c8bc36SAntti Seppälä hcchar = dwc2_readl(hsotg->regs + HCCHAR(i)); 204695c8bc36SAntti Seppälä hctsiz = dwc2_readl(hsotg->regs + HCTSIZ(i)); 204795c8bc36SAntti Seppälä hcint = dwc2_readl(hsotg->regs + HCINT(i)); 204895c8bc36SAntti Seppälä hcintmsk = dwc2_readl(hsotg->regs + HCINTMSK(i)); 2049197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " hfnum: 0x%08x\n", hfnum); 2050197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " hcchar: 0x%08x\n", hcchar); 2051197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " hctsiz: 0x%08x\n", hctsiz); 2052197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " hcint: 0x%08x\n", hcint); 2053197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " hcintmsk: 0x%08x\n", hcintmsk); 2054197ba5f4SPaul Zimmerman } 2055197ba5f4SPaul Zimmerman 2056197ba5f4SPaul Zimmerman if (!(chan->xfer_started && chan->qh)) 2057197ba5f4SPaul Zimmerman continue; 2058197ba5f4SPaul Zimmerman 2059197ba5f4SPaul Zimmerman list_for_each_entry(qtd, &chan->qh->qtd_list, qtd_list_entry) { 2060197ba5f4SPaul Zimmerman if (!qtd->in_process) 2061197ba5f4SPaul Zimmerman break; 2062197ba5f4SPaul Zimmerman urb = qtd->urb; 2063197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " URB Info:\n"); 2064197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " qtd: %p, urb: %p\n", 2065197ba5f4SPaul Zimmerman qtd, urb); 2066197ba5f4SPaul Zimmerman if (urb) { 2067197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 2068197ba5f4SPaul Zimmerman " Dev: %d, EP: %d %s\n", 2069197ba5f4SPaul Zimmerman dwc2_hcd_get_dev_addr(&urb->pipe_info), 2070197ba5f4SPaul Zimmerman dwc2_hcd_get_ep_num(&urb->pipe_info), 2071197ba5f4SPaul Zimmerman dwc2_hcd_is_pipe_in(&urb->pipe_info) ? 2072197ba5f4SPaul Zimmerman "IN" : "OUT"); 2073197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 2074197ba5f4SPaul Zimmerman " Max packet size: %d\n", 2075197ba5f4SPaul Zimmerman dwc2_hcd_get_mps(&urb->pipe_info)); 2076197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 2077197ba5f4SPaul Zimmerman " transfer_buffer: %p\n", 2078197ba5f4SPaul Zimmerman urb->buf); 2079197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 2080197ba5f4SPaul Zimmerman " transfer_dma: %08lx\n", 2081197ba5f4SPaul Zimmerman (unsigned long)urb->dma); 2082197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 2083197ba5f4SPaul Zimmerman " transfer_buffer_length: %d\n", 2084197ba5f4SPaul Zimmerman urb->length); 2085197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " actual_length: %d\n", 2086197ba5f4SPaul Zimmerman urb->actual_length); 2087197ba5f4SPaul Zimmerman } 2088197ba5f4SPaul Zimmerman } 2089197ba5f4SPaul Zimmerman } 2090197ba5f4SPaul Zimmerman 2091197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " non_periodic_channels: %d\n", 2092197ba5f4SPaul Zimmerman hsotg->non_periodic_channels); 2093197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " periodic_channels: %d\n", 2094197ba5f4SPaul Zimmerman hsotg->periodic_channels); 2095197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " periodic_usecs: %d\n", hsotg->periodic_usecs); 209695c8bc36SAntti Seppälä np_tx_status = dwc2_readl(hsotg->regs + GNPTXSTS); 2097197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " NP Tx Req Queue Space Avail: %d\n", 2098197ba5f4SPaul Zimmerman (np_tx_status & TXSTS_QSPCAVAIL_MASK) >> TXSTS_QSPCAVAIL_SHIFT); 2099197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " NP Tx FIFO Space Avail: %d\n", 2100197ba5f4SPaul Zimmerman (np_tx_status & TXSTS_FSPCAVAIL_MASK) >> TXSTS_FSPCAVAIL_SHIFT); 210195c8bc36SAntti Seppälä p_tx_status = dwc2_readl(hsotg->regs + HPTXSTS); 2102197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " P Tx Req Queue Space Avail: %d\n", 2103197ba5f4SPaul Zimmerman (p_tx_status & TXSTS_QSPCAVAIL_MASK) >> TXSTS_QSPCAVAIL_SHIFT); 2104197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " P Tx FIFO Space Avail: %d\n", 2105197ba5f4SPaul Zimmerman (p_tx_status & TXSTS_FSPCAVAIL_MASK) >> TXSTS_FSPCAVAIL_SHIFT); 2106197ba5f4SPaul Zimmerman dwc2_hcd_dump_frrem(hsotg); 2107197ba5f4SPaul Zimmerman dwc2_dump_global_registers(hsotg); 2108197ba5f4SPaul Zimmerman dwc2_dump_host_registers(hsotg); 2109197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 2110197ba5f4SPaul Zimmerman "************************************************************\n"); 2111197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "\n"); 2112197ba5f4SPaul Zimmerman #endif 2113197ba5f4SPaul Zimmerman } 2114197ba5f4SPaul Zimmerman 2115197ba5f4SPaul Zimmerman /* 2116197ba5f4SPaul Zimmerman * NOTE: This function will be removed once the peripheral controller code 2117197ba5f4SPaul Zimmerman * is integrated and the driver is stable 2118197ba5f4SPaul Zimmerman */ 2119197ba5f4SPaul Zimmerman void dwc2_hcd_dump_frrem(struct dwc2_hsotg *hsotg) 2120197ba5f4SPaul Zimmerman { 2121197ba5f4SPaul Zimmerman #ifdef DWC2_DUMP_FRREM 2122197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Frame remaining at SOF:\n"); 2123197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " samples %u, accum %llu, avg %llu\n", 2124197ba5f4SPaul Zimmerman hsotg->frrem_samples, hsotg->frrem_accum, 2125197ba5f4SPaul Zimmerman hsotg->frrem_samples > 0 ? 2126197ba5f4SPaul Zimmerman hsotg->frrem_accum / hsotg->frrem_samples : 0); 2127197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "\n"); 2128197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Frame remaining at start_transfer (uframe 7):\n"); 2129197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " samples %u, accum %llu, avg %llu\n", 2130197ba5f4SPaul Zimmerman hsotg->hfnum_7_samples, 2131197ba5f4SPaul Zimmerman hsotg->hfnum_7_frrem_accum, 2132197ba5f4SPaul Zimmerman hsotg->hfnum_7_samples > 0 ? 2133197ba5f4SPaul Zimmerman hsotg->hfnum_7_frrem_accum / hsotg->hfnum_7_samples : 0); 2134197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Frame remaining at start_transfer (uframe 0):\n"); 2135197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " samples %u, accum %llu, avg %llu\n", 2136197ba5f4SPaul Zimmerman hsotg->hfnum_0_samples, 2137197ba5f4SPaul Zimmerman hsotg->hfnum_0_frrem_accum, 2138197ba5f4SPaul Zimmerman hsotg->hfnum_0_samples > 0 ? 2139197ba5f4SPaul Zimmerman hsotg->hfnum_0_frrem_accum / hsotg->hfnum_0_samples : 0); 2140197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Frame remaining at start_transfer (uframe 1-6):\n"); 2141197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " samples %u, accum %llu, avg %llu\n", 2142197ba5f4SPaul Zimmerman hsotg->hfnum_other_samples, 2143197ba5f4SPaul Zimmerman hsotg->hfnum_other_frrem_accum, 2144197ba5f4SPaul Zimmerman hsotg->hfnum_other_samples > 0 ? 2145197ba5f4SPaul Zimmerman hsotg->hfnum_other_frrem_accum / hsotg->hfnum_other_samples : 2146197ba5f4SPaul Zimmerman 0); 2147197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "\n"); 2148197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Frame remaining at sample point A (uframe 7):\n"); 2149197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " samples %u, accum %llu, avg %llu\n", 2150197ba5f4SPaul Zimmerman hsotg->hfnum_7_samples_a, hsotg->hfnum_7_frrem_accum_a, 2151197ba5f4SPaul Zimmerman hsotg->hfnum_7_samples_a > 0 ? 2152197ba5f4SPaul Zimmerman hsotg->hfnum_7_frrem_accum_a / hsotg->hfnum_7_samples_a : 0); 2153197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Frame remaining at sample point A (uframe 0):\n"); 2154197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " samples %u, accum %llu, avg %llu\n", 2155197ba5f4SPaul Zimmerman hsotg->hfnum_0_samples_a, hsotg->hfnum_0_frrem_accum_a, 2156197ba5f4SPaul Zimmerman hsotg->hfnum_0_samples_a > 0 ? 2157197ba5f4SPaul Zimmerman hsotg->hfnum_0_frrem_accum_a / hsotg->hfnum_0_samples_a : 0); 2158197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Frame remaining at sample point A (uframe 1-6):\n"); 2159197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " samples %u, accum %llu, avg %llu\n", 2160197ba5f4SPaul Zimmerman hsotg->hfnum_other_samples_a, hsotg->hfnum_other_frrem_accum_a, 2161197ba5f4SPaul Zimmerman hsotg->hfnum_other_samples_a > 0 ? 2162197ba5f4SPaul Zimmerman hsotg->hfnum_other_frrem_accum_a / hsotg->hfnum_other_samples_a 2163197ba5f4SPaul Zimmerman : 0); 2164197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "\n"); 2165197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Frame remaining at sample point B (uframe 7):\n"); 2166197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " samples %u, accum %llu, avg %llu\n", 2167197ba5f4SPaul Zimmerman hsotg->hfnum_7_samples_b, hsotg->hfnum_7_frrem_accum_b, 2168197ba5f4SPaul Zimmerman hsotg->hfnum_7_samples_b > 0 ? 2169197ba5f4SPaul Zimmerman hsotg->hfnum_7_frrem_accum_b / hsotg->hfnum_7_samples_b : 0); 2170197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Frame remaining at sample point B (uframe 0):\n"); 2171197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " samples %u, accum %llu, avg %llu\n", 2172197ba5f4SPaul Zimmerman hsotg->hfnum_0_samples_b, hsotg->hfnum_0_frrem_accum_b, 2173197ba5f4SPaul Zimmerman (hsotg->hfnum_0_samples_b > 0) ? 2174197ba5f4SPaul Zimmerman hsotg->hfnum_0_frrem_accum_b / hsotg->hfnum_0_samples_b : 0); 2175197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Frame remaining at sample point B (uframe 1-6):\n"); 2176197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " samples %u, accum %llu, avg %llu\n", 2177197ba5f4SPaul Zimmerman hsotg->hfnum_other_samples_b, hsotg->hfnum_other_frrem_accum_b, 2178197ba5f4SPaul Zimmerman (hsotg->hfnum_other_samples_b > 0) ? 2179197ba5f4SPaul Zimmerman hsotg->hfnum_other_frrem_accum_b / hsotg->hfnum_other_samples_b 2180197ba5f4SPaul Zimmerman : 0); 2181197ba5f4SPaul Zimmerman #endif 2182197ba5f4SPaul Zimmerman } 2183197ba5f4SPaul Zimmerman 2184197ba5f4SPaul Zimmerman struct wrapper_priv_data { 2185197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg; 2186197ba5f4SPaul Zimmerman }; 2187197ba5f4SPaul Zimmerman 2188197ba5f4SPaul Zimmerman /* Gets the dwc2_hsotg from a usb_hcd */ 2189197ba5f4SPaul Zimmerman static struct dwc2_hsotg *dwc2_hcd_to_hsotg(struct usb_hcd *hcd) 2190197ba5f4SPaul Zimmerman { 2191197ba5f4SPaul Zimmerman struct wrapper_priv_data *p; 2192197ba5f4SPaul Zimmerman 2193197ba5f4SPaul Zimmerman p = (struct wrapper_priv_data *) &hcd->hcd_priv; 2194197ba5f4SPaul Zimmerman return p->hsotg; 2195197ba5f4SPaul Zimmerman } 2196197ba5f4SPaul Zimmerman 2197197ba5f4SPaul Zimmerman static int _dwc2_hcd_start(struct usb_hcd *hcd); 2198197ba5f4SPaul Zimmerman 2199197ba5f4SPaul Zimmerman void dwc2_host_start(struct dwc2_hsotg *hsotg) 2200197ba5f4SPaul Zimmerman { 2201197ba5f4SPaul Zimmerman struct usb_hcd *hcd = dwc2_hsotg_to_hcd(hsotg); 2202197ba5f4SPaul Zimmerman 2203197ba5f4SPaul Zimmerman hcd->self.is_b_host = dwc2_hcd_is_b_host(hsotg); 2204197ba5f4SPaul Zimmerman _dwc2_hcd_start(hcd); 2205197ba5f4SPaul Zimmerman } 2206197ba5f4SPaul Zimmerman 2207197ba5f4SPaul Zimmerman void dwc2_host_disconnect(struct dwc2_hsotg *hsotg) 2208197ba5f4SPaul Zimmerman { 2209197ba5f4SPaul Zimmerman struct usb_hcd *hcd = dwc2_hsotg_to_hcd(hsotg); 2210197ba5f4SPaul Zimmerman 2211197ba5f4SPaul Zimmerman hcd->self.is_b_host = 0; 2212197ba5f4SPaul Zimmerman } 2213197ba5f4SPaul Zimmerman 2214197ba5f4SPaul Zimmerman void dwc2_host_hub_info(struct dwc2_hsotg *hsotg, void *context, int *hub_addr, 2215197ba5f4SPaul Zimmerman int *hub_port) 2216197ba5f4SPaul Zimmerman { 2217197ba5f4SPaul Zimmerman struct urb *urb = context; 2218197ba5f4SPaul Zimmerman 2219197ba5f4SPaul Zimmerman if (urb->dev->tt) 2220197ba5f4SPaul Zimmerman *hub_addr = urb->dev->tt->hub->devnum; 2221197ba5f4SPaul Zimmerman else 2222197ba5f4SPaul Zimmerman *hub_addr = 0; 2223197ba5f4SPaul Zimmerman *hub_port = urb->dev->ttport; 2224197ba5f4SPaul Zimmerman } 2225197ba5f4SPaul Zimmerman 2226197ba5f4SPaul Zimmerman int dwc2_host_get_speed(struct dwc2_hsotg *hsotg, void *context) 2227197ba5f4SPaul Zimmerman { 2228197ba5f4SPaul Zimmerman struct urb *urb = context; 2229197ba5f4SPaul Zimmerman 2230197ba5f4SPaul Zimmerman return urb->dev->speed; 2231197ba5f4SPaul Zimmerman } 2232197ba5f4SPaul Zimmerman 2233197ba5f4SPaul Zimmerman static void dwc2_allocate_bus_bandwidth(struct usb_hcd *hcd, u16 bw, 2234197ba5f4SPaul Zimmerman struct urb *urb) 2235197ba5f4SPaul Zimmerman { 2236197ba5f4SPaul Zimmerman struct usb_bus *bus = hcd_to_bus(hcd); 2237197ba5f4SPaul Zimmerman 2238197ba5f4SPaul Zimmerman if (urb->interval) 2239197ba5f4SPaul Zimmerman bus->bandwidth_allocated += bw / urb->interval; 2240197ba5f4SPaul Zimmerman if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) 2241197ba5f4SPaul Zimmerman bus->bandwidth_isoc_reqs++; 2242197ba5f4SPaul Zimmerman else 2243197ba5f4SPaul Zimmerman bus->bandwidth_int_reqs++; 2244197ba5f4SPaul Zimmerman } 2245197ba5f4SPaul Zimmerman 2246197ba5f4SPaul Zimmerman static void dwc2_free_bus_bandwidth(struct usb_hcd *hcd, u16 bw, 2247197ba5f4SPaul Zimmerman struct urb *urb) 2248197ba5f4SPaul Zimmerman { 2249197ba5f4SPaul Zimmerman struct usb_bus *bus = hcd_to_bus(hcd); 2250197ba5f4SPaul Zimmerman 2251197ba5f4SPaul Zimmerman if (urb->interval) 2252197ba5f4SPaul Zimmerman bus->bandwidth_allocated -= bw / urb->interval; 2253197ba5f4SPaul Zimmerman if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) 2254197ba5f4SPaul Zimmerman bus->bandwidth_isoc_reqs--; 2255197ba5f4SPaul Zimmerman else 2256197ba5f4SPaul Zimmerman bus->bandwidth_int_reqs--; 2257197ba5f4SPaul Zimmerman } 2258197ba5f4SPaul Zimmerman 2259197ba5f4SPaul Zimmerman /* 2260197ba5f4SPaul Zimmerman * Sets the final status of an URB and returns it to the upper layer. Any 2261197ba5f4SPaul Zimmerman * required cleanup of the URB is performed. 2262197ba5f4SPaul Zimmerman * 2263197ba5f4SPaul Zimmerman * Must be called with interrupt disabled and spinlock held 2264197ba5f4SPaul Zimmerman */ 2265197ba5f4SPaul Zimmerman void dwc2_host_complete(struct dwc2_hsotg *hsotg, struct dwc2_qtd *qtd, 2266197ba5f4SPaul Zimmerman int status) 2267197ba5f4SPaul Zimmerman { 2268197ba5f4SPaul Zimmerman struct urb *urb; 2269197ba5f4SPaul Zimmerman int i; 2270197ba5f4SPaul Zimmerman 2271197ba5f4SPaul Zimmerman if (!qtd) { 2272197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "## %s: qtd is NULL ##\n", __func__); 2273197ba5f4SPaul Zimmerman return; 2274197ba5f4SPaul Zimmerman } 2275197ba5f4SPaul Zimmerman 2276197ba5f4SPaul Zimmerman if (!qtd->urb) { 2277197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "## %s: qtd->urb is NULL ##\n", __func__); 2278197ba5f4SPaul Zimmerman return; 2279197ba5f4SPaul Zimmerman } 2280197ba5f4SPaul Zimmerman 2281197ba5f4SPaul Zimmerman urb = qtd->urb->priv; 2282197ba5f4SPaul Zimmerman if (!urb) { 2283197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "## %s: urb->priv is NULL ##\n", __func__); 2284197ba5f4SPaul Zimmerman return; 2285197ba5f4SPaul Zimmerman } 2286197ba5f4SPaul Zimmerman 2287197ba5f4SPaul Zimmerman urb->actual_length = dwc2_hcd_urb_get_actual_length(qtd->urb); 2288197ba5f4SPaul Zimmerman 2289197ba5f4SPaul Zimmerman if (dbg_urb(urb)) 2290197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, 2291197ba5f4SPaul Zimmerman "%s: urb %p device %d ep %d-%s status %d actual %d\n", 2292197ba5f4SPaul Zimmerman __func__, urb, usb_pipedevice(urb->pipe), 2293197ba5f4SPaul Zimmerman usb_pipeendpoint(urb->pipe), 2294197ba5f4SPaul Zimmerman usb_pipein(urb->pipe) ? "IN" : "OUT", status, 2295197ba5f4SPaul Zimmerman urb->actual_length); 2296197ba5f4SPaul Zimmerman 2297197ba5f4SPaul Zimmerman 2298197ba5f4SPaul Zimmerman if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { 2299197ba5f4SPaul Zimmerman urb->error_count = dwc2_hcd_urb_get_error_count(qtd->urb); 2300197ba5f4SPaul Zimmerman for (i = 0; i < urb->number_of_packets; ++i) { 2301197ba5f4SPaul Zimmerman urb->iso_frame_desc[i].actual_length = 2302197ba5f4SPaul Zimmerman dwc2_hcd_urb_get_iso_desc_actual_length( 2303197ba5f4SPaul Zimmerman qtd->urb, i); 2304197ba5f4SPaul Zimmerman urb->iso_frame_desc[i].status = 2305197ba5f4SPaul Zimmerman dwc2_hcd_urb_get_iso_desc_status(qtd->urb, i); 2306197ba5f4SPaul Zimmerman } 2307197ba5f4SPaul Zimmerman } 2308197ba5f4SPaul Zimmerman 2309fe9b1773SGregory Herrero if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS && dbg_perio()) { 2310fe9b1773SGregory Herrero for (i = 0; i < urb->number_of_packets; i++) 2311fe9b1773SGregory Herrero dev_vdbg(hsotg->dev, " ISO Desc %d status %d\n", 2312fe9b1773SGregory Herrero i, urb->iso_frame_desc[i].status); 2313fe9b1773SGregory Herrero } 2314fe9b1773SGregory Herrero 2315197ba5f4SPaul Zimmerman urb->status = status; 2316197ba5f4SPaul Zimmerman if (!status) { 2317197ba5f4SPaul Zimmerman if ((urb->transfer_flags & URB_SHORT_NOT_OK) && 2318197ba5f4SPaul Zimmerman urb->actual_length < urb->transfer_buffer_length) 2319197ba5f4SPaul Zimmerman urb->status = -EREMOTEIO; 2320197ba5f4SPaul Zimmerman } 2321197ba5f4SPaul Zimmerman 2322197ba5f4SPaul Zimmerman if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS || 2323197ba5f4SPaul Zimmerman usb_pipetype(urb->pipe) == PIPE_INTERRUPT) { 2324197ba5f4SPaul Zimmerman struct usb_host_endpoint *ep = urb->ep; 2325197ba5f4SPaul Zimmerman 2326197ba5f4SPaul Zimmerman if (ep) 2327197ba5f4SPaul Zimmerman dwc2_free_bus_bandwidth(dwc2_hsotg_to_hcd(hsotg), 2328197ba5f4SPaul Zimmerman dwc2_hcd_get_ep_bandwidth(hsotg, ep), 2329197ba5f4SPaul Zimmerman urb); 2330197ba5f4SPaul Zimmerman } 2331197ba5f4SPaul Zimmerman 2332197ba5f4SPaul Zimmerman usb_hcd_unlink_urb_from_ep(dwc2_hsotg_to_hcd(hsotg), urb); 2333197ba5f4SPaul Zimmerman urb->hcpriv = NULL; 2334197ba5f4SPaul Zimmerman kfree(qtd->urb); 2335197ba5f4SPaul Zimmerman qtd->urb = NULL; 2336197ba5f4SPaul Zimmerman 2337197ba5f4SPaul Zimmerman spin_unlock(&hsotg->lock); 2338197ba5f4SPaul Zimmerman usb_hcd_giveback_urb(dwc2_hsotg_to_hcd(hsotg), urb, status); 2339197ba5f4SPaul Zimmerman spin_lock(&hsotg->lock); 2340197ba5f4SPaul Zimmerman } 2341197ba5f4SPaul Zimmerman 2342197ba5f4SPaul Zimmerman /* 2343197ba5f4SPaul Zimmerman * Work queue function for starting the HCD when A-Cable is connected 2344197ba5f4SPaul Zimmerman */ 2345197ba5f4SPaul Zimmerman static void dwc2_hcd_start_func(struct work_struct *work) 2346197ba5f4SPaul Zimmerman { 2347197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = container_of(work, struct dwc2_hsotg, 2348197ba5f4SPaul Zimmerman start_work.work); 2349197ba5f4SPaul Zimmerman 2350197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "%s() %p\n", __func__, hsotg); 2351197ba5f4SPaul Zimmerman dwc2_host_start(hsotg); 2352197ba5f4SPaul Zimmerman } 2353197ba5f4SPaul Zimmerman 2354197ba5f4SPaul Zimmerman /* 2355197ba5f4SPaul Zimmerman * Reset work queue function 2356197ba5f4SPaul Zimmerman */ 2357197ba5f4SPaul Zimmerman static void dwc2_hcd_reset_func(struct work_struct *work) 2358197ba5f4SPaul Zimmerman { 2359197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = container_of(work, struct dwc2_hsotg, 2360197ba5f4SPaul Zimmerman reset_work.work); 2361*4a065c7bSDouglas Anderson unsigned long flags; 2362197ba5f4SPaul Zimmerman u32 hprt0; 2363197ba5f4SPaul Zimmerman 2364197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "USB RESET function called\n"); 2365*4a065c7bSDouglas Anderson 2366*4a065c7bSDouglas Anderson spin_lock_irqsave(&hsotg->lock, flags); 2367*4a065c7bSDouglas Anderson 2368197ba5f4SPaul Zimmerman hprt0 = dwc2_read_hprt0(hsotg); 2369197ba5f4SPaul Zimmerman hprt0 &= ~HPRT0_RST; 237095c8bc36SAntti Seppälä dwc2_writel(hprt0, hsotg->regs + HPRT0); 2371197ba5f4SPaul Zimmerman hsotg->flags.b.port_reset_change = 1; 2372*4a065c7bSDouglas Anderson 2373*4a065c7bSDouglas Anderson spin_unlock_irqrestore(&hsotg->lock, flags); 2374197ba5f4SPaul Zimmerman } 2375197ba5f4SPaul Zimmerman 2376197ba5f4SPaul Zimmerman /* 2377197ba5f4SPaul Zimmerman * ========================================================================= 2378197ba5f4SPaul Zimmerman * Linux HC Driver Functions 2379197ba5f4SPaul Zimmerman * ========================================================================= 2380197ba5f4SPaul Zimmerman */ 2381197ba5f4SPaul Zimmerman 2382197ba5f4SPaul Zimmerman /* 2383197ba5f4SPaul Zimmerman * Initializes the DWC_otg controller and its root hub and prepares it for host 2384197ba5f4SPaul Zimmerman * mode operation. Activates the root port. Returns 0 on success and a negative 2385197ba5f4SPaul Zimmerman * error code on failure. 2386197ba5f4SPaul Zimmerman */ 2387197ba5f4SPaul Zimmerman static int _dwc2_hcd_start(struct usb_hcd *hcd) 2388197ba5f4SPaul Zimmerman { 2389197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2390197ba5f4SPaul Zimmerman struct usb_bus *bus = hcd_to_bus(hcd); 2391197ba5f4SPaul Zimmerman unsigned long flags; 2392197ba5f4SPaul Zimmerman 2393197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "DWC OTG HCD START\n"); 2394197ba5f4SPaul Zimmerman 2395197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 239631927b6bSGregory Herrero hsotg->lx_state = DWC2_L0; 2397197ba5f4SPaul Zimmerman hcd->state = HC_STATE_RUNNING; 239831927b6bSGregory Herrero set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags); 2399197ba5f4SPaul Zimmerman 2400197ba5f4SPaul Zimmerman if (dwc2_is_device_mode(hsotg)) { 2401197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 2402197ba5f4SPaul Zimmerman return 0; /* why 0 ?? */ 2403197ba5f4SPaul Zimmerman } 2404197ba5f4SPaul Zimmerman 2405197ba5f4SPaul Zimmerman dwc2_hcd_reinit(hsotg); 2406197ba5f4SPaul Zimmerman 2407197ba5f4SPaul Zimmerman /* Initialize and connect root hub if one is not already attached */ 2408197ba5f4SPaul Zimmerman if (bus->root_hub) { 2409197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "DWC OTG HCD Has Root Hub\n"); 2410197ba5f4SPaul Zimmerman /* Inform the HUB driver to resume */ 2411197ba5f4SPaul Zimmerman usb_hcd_resume_root_hub(hcd); 2412197ba5f4SPaul Zimmerman } 2413197ba5f4SPaul Zimmerman 2414197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 2415197ba5f4SPaul Zimmerman return 0; 2416197ba5f4SPaul Zimmerman } 2417197ba5f4SPaul Zimmerman 2418197ba5f4SPaul Zimmerman /* 2419197ba5f4SPaul Zimmerman * Halts the DWC_otg host mode operations in a clean manner. USB transfers are 2420197ba5f4SPaul Zimmerman * stopped. 2421197ba5f4SPaul Zimmerman */ 2422197ba5f4SPaul Zimmerman static void _dwc2_hcd_stop(struct usb_hcd *hcd) 2423197ba5f4SPaul Zimmerman { 2424197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2425197ba5f4SPaul Zimmerman unsigned long flags; 2426197ba5f4SPaul Zimmerman 24275bbf6ce0SGregory Herrero /* Turn off all host-specific interrupts */ 24285bbf6ce0SGregory Herrero dwc2_disable_host_interrupts(hsotg); 24295bbf6ce0SGregory Herrero 2430091473adSGregory Herrero /* Wait for interrupt processing to finish */ 2431091473adSGregory Herrero synchronize_irq(hcd->irq); 2432091473adSGregory Herrero 2433197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 2434091473adSGregory Herrero /* Ensure hcd is disconnected */ 24356a659531SDouglas Anderson dwc2_hcd_disconnect(hsotg, true); 2436197ba5f4SPaul Zimmerman dwc2_hcd_stop(hsotg); 243731927b6bSGregory Herrero hsotg->lx_state = DWC2_L3; 243831927b6bSGregory Herrero hcd->state = HC_STATE_HALT; 243931927b6bSGregory Herrero clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags); 2440197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 2441197ba5f4SPaul Zimmerman 2442197ba5f4SPaul Zimmerman usleep_range(1000, 3000); 2443197ba5f4SPaul Zimmerman } 2444197ba5f4SPaul Zimmerman 244599a65798SGregory Herrero static int _dwc2_hcd_suspend(struct usb_hcd *hcd) 244699a65798SGregory Herrero { 244799a65798SGregory Herrero struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2448a2a23d3fSGregory Herrero unsigned long flags; 2449a2a23d3fSGregory Herrero int ret = 0; 2450a2a23d3fSGregory Herrero u32 hprt0; 245199a65798SGregory Herrero 2452a2a23d3fSGregory Herrero spin_lock_irqsave(&hsotg->lock, flags); 2453a2a23d3fSGregory Herrero 2454a2a23d3fSGregory Herrero if (hsotg->lx_state != DWC2_L0) 2455a2a23d3fSGregory Herrero goto unlock; 2456a2a23d3fSGregory Herrero 2457a2a23d3fSGregory Herrero if (!HCD_HW_ACCESSIBLE(hcd)) 2458a2a23d3fSGregory Herrero goto unlock; 2459a2a23d3fSGregory Herrero 2460a2a23d3fSGregory Herrero if (!hsotg->core_params->hibernation) 2461a2a23d3fSGregory Herrero goto skip_power_saving; 2462a2a23d3fSGregory Herrero 2463a2a23d3fSGregory Herrero /* 2464a2a23d3fSGregory Herrero * Drive USB suspend and disable port Power 2465a2a23d3fSGregory Herrero * if usb bus is not suspended. 2466a2a23d3fSGregory Herrero */ 2467a2a23d3fSGregory Herrero if (!hsotg->bus_suspended) { 2468a2a23d3fSGregory Herrero hprt0 = dwc2_read_hprt0(hsotg); 2469a2a23d3fSGregory Herrero hprt0 |= HPRT0_SUSP; 2470a2a23d3fSGregory Herrero hprt0 &= ~HPRT0_PWR; 2471a2a23d3fSGregory Herrero dwc2_writel(hprt0, hsotg->regs + HPRT0); 2472a2a23d3fSGregory Herrero } 2473a2a23d3fSGregory Herrero 2474a2a23d3fSGregory Herrero /* Enter hibernation */ 2475a2a23d3fSGregory Herrero ret = dwc2_enter_hibernation(hsotg); 2476a2a23d3fSGregory Herrero if (ret) { 2477a2a23d3fSGregory Herrero if (ret != -ENOTSUPP) 2478a2a23d3fSGregory Herrero dev_err(hsotg->dev, 2479a2a23d3fSGregory Herrero "enter hibernation failed\n"); 2480a2a23d3fSGregory Herrero goto skip_power_saving; 2481a2a23d3fSGregory Herrero } 2482a2a23d3fSGregory Herrero 2483a2a23d3fSGregory Herrero /* Ask phy to be suspended */ 2484a2a23d3fSGregory Herrero if (!IS_ERR_OR_NULL(hsotg->uphy)) { 2485a2a23d3fSGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 2486a2a23d3fSGregory Herrero usb_phy_set_suspend(hsotg->uphy, true); 2487a2a23d3fSGregory Herrero spin_lock_irqsave(&hsotg->lock, flags); 2488a2a23d3fSGregory Herrero } 2489a2a23d3fSGregory Herrero 2490a2a23d3fSGregory Herrero /* After entering hibernation, hardware is no more accessible */ 2491a2a23d3fSGregory Herrero clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags); 2492a2a23d3fSGregory Herrero 2493a2a23d3fSGregory Herrero skip_power_saving: 249499a65798SGregory Herrero hsotg->lx_state = DWC2_L2; 2495a2a23d3fSGregory Herrero unlock: 2496a2a23d3fSGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 2497a2a23d3fSGregory Herrero 2498a2a23d3fSGregory Herrero return ret; 249999a65798SGregory Herrero } 250099a65798SGregory Herrero 250199a65798SGregory Herrero static int _dwc2_hcd_resume(struct usb_hcd *hcd) 250299a65798SGregory Herrero { 250399a65798SGregory Herrero struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2504a2a23d3fSGregory Herrero unsigned long flags; 2505a2a23d3fSGregory Herrero int ret = 0; 2506a2a23d3fSGregory Herrero 2507a2a23d3fSGregory Herrero spin_lock_irqsave(&hsotg->lock, flags); 2508a2a23d3fSGregory Herrero 2509a2a23d3fSGregory Herrero if (hsotg->lx_state != DWC2_L2) 2510a2a23d3fSGregory Herrero goto unlock; 2511a2a23d3fSGregory Herrero 2512a2a23d3fSGregory Herrero if (!hsotg->core_params->hibernation) { 2513a2a23d3fSGregory Herrero hsotg->lx_state = DWC2_L0; 2514a2a23d3fSGregory Herrero goto unlock; 2515a2a23d3fSGregory Herrero } 2516a2a23d3fSGregory Herrero 2517a2a23d3fSGregory Herrero /* 2518a2a23d3fSGregory Herrero * Set HW accessible bit before powering on the controller 2519a2a23d3fSGregory Herrero * since an interrupt may rise. 2520a2a23d3fSGregory Herrero */ 2521a2a23d3fSGregory Herrero set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags); 2522a2a23d3fSGregory Herrero 2523a2a23d3fSGregory Herrero /* 2524a2a23d3fSGregory Herrero * Enable power if not already done. 2525a2a23d3fSGregory Herrero * This must not be spinlocked since duration 2526a2a23d3fSGregory Herrero * of this call is unknown. 2527a2a23d3fSGregory Herrero */ 2528a2a23d3fSGregory Herrero if (!IS_ERR_OR_NULL(hsotg->uphy)) { 2529a2a23d3fSGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 2530a2a23d3fSGregory Herrero usb_phy_set_suspend(hsotg->uphy, false); 2531a2a23d3fSGregory Herrero spin_lock_irqsave(&hsotg->lock, flags); 2532a2a23d3fSGregory Herrero } 2533a2a23d3fSGregory Herrero 2534a2a23d3fSGregory Herrero /* Exit hibernation */ 2535a2a23d3fSGregory Herrero ret = dwc2_exit_hibernation(hsotg, true); 2536a2a23d3fSGregory Herrero if (ret && (ret != -ENOTSUPP)) 2537a2a23d3fSGregory Herrero dev_err(hsotg->dev, "exit hibernation failed\n"); 253899a65798SGregory Herrero 253999a65798SGregory Herrero hsotg->lx_state = DWC2_L0; 2540a2a23d3fSGregory Herrero 2541a2a23d3fSGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 2542a2a23d3fSGregory Herrero 2543a2a23d3fSGregory Herrero if (hsotg->bus_suspended) { 2544a2a23d3fSGregory Herrero spin_lock_irqsave(&hsotg->lock, flags); 2545a2a23d3fSGregory Herrero hsotg->flags.b.port_suspend_change = 1; 2546a2a23d3fSGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 2547a2a23d3fSGregory Herrero dwc2_port_resume(hsotg); 2548a2a23d3fSGregory Herrero } else { 25495634e016SGregory Herrero /* Wait for controller to correctly update D+/D- level */ 25505634e016SGregory Herrero usleep_range(3000, 5000); 25515634e016SGregory Herrero 2552a2a23d3fSGregory Herrero /* 2553a2a23d3fSGregory Herrero * Clear Port Enable and Port Status changes. 2554a2a23d3fSGregory Herrero * Enable Port Power. 2555a2a23d3fSGregory Herrero */ 2556a2a23d3fSGregory Herrero dwc2_writel(HPRT0_PWR | HPRT0_CONNDET | 2557a2a23d3fSGregory Herrero HPRT0_ENACHG, hsotg->regs + HPRT0); 2558a2a23d3fSGregory Herrero /* Wait for controller to detect Port Connect */ 25595634e016SGregory Herrero usleep_range(5000, 7000); 2560a2a23d3fSGregory Herrero } 2561a2a23d3fSGregory Herrero 2562a2a23d3fSGregory Herrero return ret; 2563a2a23d3fSGregory Herrero unlock: 2564a2a23d3fSGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 2565a2a23d3fSGregory Herrero 2566a2a23d3fSGregory Herrero return ret; 256799a65798SGregory Herrero } 256899a65798SGregory Herrero 2569197ba5f4SPaul Zimmerman /* Returns the current frame number */ 2570197ba5f4SPaul Zimmerman static int _dwc2_hcd_get_frame_number(struct usb_hcd *hcd) 2571197ba5f4SPaul Zimmerman { 2572197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2573197ba5f4SPaul Zimmerman 2574197ba5f4SPaul Zimmerman return dwc2_hcd_get_frame_number(hsotg); 2575197ba5f4SPaul Zimmerman } 2576197ba5f4SPaul Zimmerman 2577197ba5f4SPaul Zimmerman static void dwc2_dump_urb_info(struct usb_hcd *hcd, struct urb *urb, 2578197ba5f4SPaul Zimmerman char *fn_name) 2579197ba5f4SPaul Zimmerman { 2580197ba5f4SPaul Zimmerman #ifdef VERBOSE_DEBUG 2581197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2582197ba5f4SPaul Zimmerman char *pipetype; 2583197ba5f4SPaul Zimmerman char *speed; 2584197ba5f4SPaul Zimmerman 2585197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "%s, urb %p\n", fn_name, urb); 2586197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Device address: %d\n", 2587197ba5f4SPaul Zimmerman usb_pipedevice(urb->pipe)); 2588197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Endpoint: %d, %s\n", 2589197ba5f4SPaul Zimmerman usb_pipeendpoint(urb->pipe), 2590197ba5f4SPaul Zimmerman usb_pipein(urb->pipe) ? "IN" : "OUT"); 2591197ba5f4SPaul Zimmerman 2592197ba5f4SPaul Zimmerman switch (usb_pipetype(urb->pipe)) { 2593197ba5f4SPaul Zimmerman case PIPE_CONTROL: 2594197ba5f4SPaul Zimmerman pipetype = "CONTROL"; 2595197ba5f4SPaul Zimmerman break; 2596197ba5f4SPaul Zimmerman case PIPE_BULK: 2597197ba5f4SPaul Zimmerman pipetype = "BULK"; 2598197ba5f4SPaul Zimmerman break; 2599197ba5f4SPaul Zimmerman case PIPE_INTERRUPT: 2600197ba5f4SPaul Zimmerman pipetype = "INTERRUPT"; 2601197ba5f4SPaul Zimmerman break; 2602197ba5f4SPaul Zimmerman case PIPE_ISOCHRONOUS: 2603197ba5f4SPaul Zimmerman pipetype = "ISOCHRONOUS"; 2604197ba5f4SPaul Zimmerman break; 2605197ba5f4SPaul Zimmerman default: 2606197ba5f4SPaul Zimmerman pipetype = "UNKNOWN"; 2607197ba5f4SPaul Zimmerman break; 2608197ba5f4SPaul Zimmerman } 2609197ba5f4SPaul Zimmerman 2610197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Endpoint type: %s %s (%s)\n", pipetype, 2611197ba5f4SPaul Zimmerman usb_urb_dir_in(urb) ? "IN" : "OUT", usb_pipein(urb->pipe) ? 2612197ba5f4SPaul Zimmerman "IN" : "OUT"); 2613197ba5f4SPaul Zimmerman 2614197ba5f4SPaul Zimmerman switch (urb->dev->speed) { 2615197ba5f4SPaul Zimmerman case USB_SPEED_HIGH: 2616197ba5f4SPaul Zimmerman speed = "HIGH"; 2617197ba5f4SPaul Zimmerman break; 2618197ba5f4SPaul Zimmerman case USB_SPEED_FULL: 2619197ba5f4SPaul Zimmerman speed = "FULL"; 2620197ba5f4SPaul Zimmerman break; 2621197ba5f4SPaul Zimmerman case USB_SPEED_LOW: 2622197ba5f4SPaul Zimmerman speed = "LOW"; 2623197ba5f4SPaul Zimmerman break; 2624197ba5f4SPaul Zimmerman default: 2625197ba5f4SPaul Zimmerman speed = "UNKNOWN"; 2626197ba5f4SPaul Zimmerman break; 2627197ba5f4SPaul Zimmerman } 2628197ba5f4SPaul Zimmerman 2629197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Speed: %s\n", speed); 2630197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Max packet size: %d\n", 2631197ba5f4SPaul Zimmerman usb_maxpacket(urb->dev, urb->pipe, usb_pipeout(urb->pipe))); 2632197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Data buffer length: %d\n", 2633197ba5f4SPaul Zimmerman urb->transfer_buffer_length); 2634197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Transfer buffer: %p, Transfer DMA: %08lx\n", 2635197ba5f4SPaul Zimmerman urb->transfer_buffer, (unsigned long)urb->transfer_dma); 2636197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Setup buffer: %p, Setup DMA: %08lx\n", 2637197ba5f4SPaul Zimmerman urb->setup_packet, (unsigned long)urb->setup_dma); 2638197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " Interval: %d\n", urb->interval); 2639197ba5f4SPaul Zimmerman 2640197ba5f4SPaul Zimmerman if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { 2641197ba5f4SPaul Zimmerman int i; 2642197ba5f4SPaul Zimmerman 2643197ba5f4SPaul Zimmerman for (i = 0; i < urb->number_of_packets; i++) { 2644197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " ISO Desc %d:\n", i); 2645197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, " offset: %d, length %d\n", 2646197ba5f4SPaul Zimmerman urb->iso_frame_desc[i].offset, 2647197ba5f4SPaul Zimmerman urb->iso_frame_desc[i].length); 2648197ba5f4SPaul Zimmerman } 2649197ba5f4SPaul Zimmerman } 2650197ba5f4SPaul Zimmerman #endif 2651197ba5f4SPaul Zimmerman } 2652197ba5f4SPaul Zimmerman 2653197ba5f4SPaul Zimmerman /* 2654197ba5f4SPaul Zimmerman * Starts processing a USB transfer request specified by a USB Request Block 2655197ba5f4SPaul Zimmerman * (URB). mem_flags indicates the type of memory allocation to use while 2656197ba5f4SPaul Zimmerman * processing this URB. 2657197ba5f4SPaul Zimmerman */ 2658197ba5f4SPaul Zimmerman static int _dwc2_hcd_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, 2659197ba5f4SPaul Zimmerman gfp_t mem_flags) 2660197ba5f4SPaul Zimmerman { 2661197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2662197ba5f4SPaul Zimmerman struct usb_host_endpoint *ep = urb->ep; 2663197ba5f4SPaul Zimmerman struct dwc2_hcd_urb *dwc2_urb; 2664197ba5f4SPaul Zimmerman int i; 2665197ba5f4SPaul Zimmerman int retval; 2666197ba5f4SPaul Zimmerman int alloc_bandwidth = 0; 2667197ba5f4SPaul Zimmerman u8 ep_type = 0; 2668197ba5f4SPaul Zimmerman u32 tflags = 0; 2669197ba5f4SPaul Zimmerman void *buf; 2670197ba5f4SPaul Zimmerman unsigned long flags; 2671b58e6ceeSMian Yousaf Kaukab struct dwc2_qh *qh; 2672b58e6ceeSMian Yousaf Kaukab bool qh_allocated = false; 2673b5a468a6SMian Yousaf Kaukab struct dwc2_qtd *qtd; 2674197ba5f4SPaul Zimmerman 2675197ba5f4SPaul Zimmerman if (dbg_urb(urb)) { 2676197ba5f4SPaul Zimmerman dev_vdbg(hsotg->dev, "DWC OTG HCD URB Enqueue\n"); 2677197ba5f4SPaul Zimmerman dwc2_dump_urb_info(hcd, urb, "urb_enqueue"); 2678197ba5f4SPaul Zimmerman } 2679197ba5f4SPaul Zimmerman 2680197ba5f4SPaul Zimmerman if (ep == NULL) 2681197ba5f4SPaul Zimmerman return -EINVAL; 2682197ba5f4SPaul Zimmerman 2683197ba5f4SPaul Zimmerman if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS || 2684197ba5f4SPaul Zimmerman usb_pipetype(urb->pipe) == PIPE_INTERRUPT) { 2685197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 2686197ba5f4SPaul Zimmerman if (!dwc2_hcd_is_bandwidth_allocated(hsotg, ep)) 2687197ba5f4SPaul Zimmerman alloc_bandwidth = 1; 2688197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 2689197ba5f4SPaul Zimmerman } 2690197ba5f4SPaul Zimmerman 2691197ba5f4SPaul Zimmerman switch (usb_pipetype(urb->pipe)) { 2692197ba5f4SPaul Zimmerman case PIPE_CONTROL: 2693197ba5f4SPaul Zimmerman ep_type = USB_ENDPOINT_XFER_CONTROL; 2694197ba5f4SPaul Zimmerman break; 2695197ba5f4SPaul Zimmerman case PIPE_ISOCHRONOUS: 2696197ba5f4SPaul Zimmerman ep_type = USB_ENDPOINT_XFER_ISOC; 2697197ba5f4SPaul Zimmerman break; 2698197ba5f4SPaul Zimmerman case PIPE_BULK: 2699197ba5f4SPaul Zimmerman ep_type = USB_ENDPOINT_XFER_BULK; 2700197ba5f4SPaul Zimmerman break; 2701197ba5f4SPaul Zimmerman case PIPE_INTERRUPT: 2702197ba5f4SPaul Zimmerman ep_type = USB_ENDPOINT_XFER_INT; 2703197ba5f4SPaul Zimmerman break; 2704197ba5f4SPaul Zimmerman default: 2705197ba5f4SPaul Zimmerman dev_warn(hsotg->dev, "Wrong ep type\n"); 2706197ba5f4SPaul Zimmerman } 2707197ba5f4SPaul Zimmerman 2708197ba5f4SPaul Zimmerman dwc2_urb = dwc2_hcd_urb_alloc(hsotg, urb->number_of_packets, 2709197ba5f4SPaul Zimmerman mem_flags); 2710197ba5f4SPaul Zimmerman if (!dwc2_urb) 2711197ba5f4SPaul Zimmerman return -ENOMEM; 2712197ba5f4SPaul Zimmerman 2713197ba5f4SPaul Zimmerman dwc2_hcd_urb_set_pipeinfo(hsotg, dwc2_urb, usb_pipedevice(urb->pipe), 2714197ba5f4SPaul Zimmerman usb_pipeendpoint(urb->pipe), ep_type, 2715197ba5f4SPaul Zimmerman usb_pipein(urb->pipe), 2716197ba5f4SPaul Zimmerman usb_maxpacket(urb->dev, urb->pipe, 2717197ba5f4SPaul Zimmerman !(usb_pipein(urb->pipe)))); 2718197ba5f4SPaul Zimmerman 2719197ba5f4SPaul Zimmerman buf = urb->transfer_buffer; 2720197ba5f4SPaul Zimmerman 2721197ba5f4SPaul Zimmerman if (hcd->self.uses_dma) { 2722197ba5f4SPaul Zimmerman if (!buf && (urb->transfer_dma & 3)) { 2723197ba5f4SPaul Zimmerman dev_err(hsotg->dev, 2724197ba5f4SPaul Zimmerman "%s: unaligned transfer with no transfer_buffer", 2725197ba5f4SPaul Zimmerman __func__); 2726197ba5f4SPaul Zimmerman retval = -EINVAL; 272733ad261aSGregory Herrero goto fail0; 2728197ba5f4SPaul Zimmerman } 2729197ba5f4SPaul Zimmerman } 2730197ba5f4SPaul Zimmerman 2731197ba5f4SPaul Zimmerman if (!(urb->transfer_flags & URB_NO_INTERRUPT)) 2732197ba5f4SPaul Zimmerman tflags |= URB_GIVEBACK_ASAP; 2733197ba5f4SPaul Zimmerman if (urb->transfer_flags & URB_ZERO_PACKET) 2734197ba5f4SPaul Zimmerman tflags |= URB_SEND_ZERO_PACKET; 2735197ba5f4SPaul Zimmerman 2736197ba5f4SPaul Zimmerman dwc2_urb->priv = urb; 2737197ba5f4SPaul Zimmerman dwc2_urb->buf = buf; 2738197ba5f4SPaul Zimmerman dwc2_urb->dma = urb->transfer_dma; 2739197ba5f4SPaul Zimmerman dwc2_urb->length = urb->transfer_buffer_length; 2740197ba5f4SPaul Zimmerman dwc2_urb->setup_packet = urb->setup_packet; 2741197ba5f4SPaul Zimmerman dwc2_urb->setup_dma = urb->setup_dma; 2742197ba5f4SPaul Zimmerman dwc2_urb->flags = tflags; 2743197ba5f4SPaul Zimmerman dwc2_urb->interval = urb->interval; 2744197ba5f4SPaul Zimmerman dwc2_urb->status = -EINPROGRESS; 2745197ba5f4SPaul Zimmerman 2746197ba5f4SPaul Zimmerman for (i = 0; i < urb->number_of_packets; ++i) 2747197ba5f4SPaul Zimmerman dwc2_hcd_urb_set_iso_desc_params(dwc2_urb, i, 2748197ba5f4SPaul Zimmerman urb->iso_frame_desc[i].offset, 2749197ba5f4SPaul Zimmerman urb->iso_frame_desc[i].length); 2750197ba5f4SPaul Zimmerman 2751197ba5f4SPaul Zimmerman urb->hcpriv = dwc2_urb; 2752b58e6ceeSMian Yousaf Kaukab qh = (struct dwc2_qh *) ep->hcpriv; 2753b58e6ceeSMian Yousaf Kaukab /* Create QH for the endpoint if it doesn't exist */ 2754b58e6ceeSMian Yousaf Kaukab if (!qh) { 2755b58e6ceeSMian Yousaf Kaukab qh = dwc2_hcd_qh_create(hsotg, dwc2_urb, mem_flags); 2756b58e6ceeSMian Yousaf Kaukab if (!qh) { 2757b58e6ceeSMian Yousaf Kaukab retval = -ENOMEM; 2758b58e6ceeSMian Yousaf Kaukab goto fail0; 2759b58e6ceeSMian Yousaf Kaukab } 2760b58e6ceeSMian Yousaf Kaukab ep->hcpriv = qh; 2761b58e6ceeSMian Yousaf Kaukab qh_allocated = true; 2762b58e6ceeSMian Yousaf Kaukab } 2763197ba5f4SPaul Zimmerman 2764b5a468a6SMian Yousaf Kaukab qtd = kzalloc(sizeof(*qtd), mem_flags); 2765b5a468a6SMian Yousaf Kaukab if (!qtd) { 2766b5a468a6SMian Yousaf Kaukab retval = -ENOMEM; 2767b5a468a6SMian Yousaf Kaukab goto fail1; 2768b5a468a6SMian Yousaf Kaukab } 2769b5a468a6SMian Yousaf Kaukab 2770197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 2771197ba5f4SPaul Zimmerman retval = usb_hcd_link_urb_to_ep(hcd, urb); 2772197ba5f4SPaul Zimmerman if (retval) 2773197ba5f4SPaul Zimmerman goto fail2; 2774197ba5f4SPaul Zimmerman 2775b5a468a6SMian Yousaf Kaukab retval = dwc2_hcd_urb_enqueue(hsotg, dwc2_urb, qh, qtd); 2776b5a468a6SMian Yousaf Kaukab if (retval) 2777b5a468a6SMian Yousaf Kaukab goto fail3; 2778b5a468a6SMian Yousaf Kaukab 2779197ba5f4SPaul Zimmerman if (alloc_bandwidth) { 2780197ba5f4SPaul Zimmerman dwc2_allocate_bus_bandwidth(hcd, 2781197ba5f4SPaul Zimmerman dwc2_hcd_get_ep_bandwidth(hsotg, ep), 2782197ba5f4SPaul Zimmerman urb); 2783197ba5f4SPaul Zimmerman } 2784197ba5f4SPaul Zimmerman 278533ad261aSGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 278633ad261aSGregory Herrero 2787197ba5f4SPaul Zimmerman return 0; 2788197ba5f4SPaul Zimmerman 2789b5a468a6SMian Yousaf Kaukab fail3: 2790197ba5f4SPaul Zimmerman dwc2_urb->priv = NULL; 2791197ba5f4SPaul Zimmerman usb_hcd_unlink_urb_from_ep(hcd, urb); 2792b5a468a6SMian Yousaf Kaukab fail2: 279333ad261aSGregory Herrero spin_unlock_irqrestore(&hsotg->lock, flags); 2794197ba5f4SPaul Zimmerman urb->hcpriv = NULL; 2795b5a468a6SMian Yousaf Kaukab kfree(qtd); 2796b5a468a6SMian Yousaf Kaukab fail1: 2797b58e6ceeSMian Yousaf Kaukab if (qh_allocated) { 2798b58e6ceeSMian Yousaf Kaukab struct dwc2_qtd *qtd2, *qtd2_tmp; 2799b58e6ceeSMian Yousaf Kaukab 2800b58e6ceeSMian Yousaf Kaukab ep->hcpriv = NULL; 2801b58e6ceeSMian Yousaf Kaukab dwc2_hcd_qh_unlink(hsotg, qh); 2802b58e6ceeSMian Yousaf Kaukab /* Free each QTD in the QH's QTD list */ 2803b58e6ceeSMian Yousaf Kaukab list_for_each_entry_safe(qtd2, qtd2_tmp, &qh->qtd_list, 2804b58e6ceeSMian Yousaf Kaukab qtd_list_entry) 2805b58e6ceeSMian Yousaf Kaukab dwc2_hcd_qtd_unlink_and_free(hsotg, qtd2, qh); 2806b58e6ceeSMian Yousaf Kaukab dwc2_hcd_qh_free(hsotg, qh); 2807b58e6ceeSMian Yousaf Kaukab } 280833ad261aSGregory Herrero fail0: 2809197ba5f4SPaul Zimmerman kfree(dwc2_urb); 2810197ba5f4SPaul Zimmerman 2811197ba5f4SPaul Zimmerman return retval; 2812197ba5f4SPaul Zimmerman } 2813197ba5f4SPaul Zimmerman 2814197ba5f4SPaul Zimmerman /* 2815197ba5f4SPaul Zimmerman * Aborts/cancels a USB transfer request. Always returns 0 to indicate success. 2816197ba5f4SPaul Zimmerman */ 2817197ba5f4SPaul Zimmerman static int _dwc2_hcd_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, 2818197ba5f4SPaul Zimmerman int status) 2819197ba5f4SPaul Zimmerman { 2820197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2821197ba5f4SPaul Zimmerman int rc; 2822197ba5f4SPaul Zimmerman unsigned long flags; 2823197ba5f4SPaul Zimmerman 2824197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "DWC OTG HCD URB Dequeue\n"); 2825197ba5f4SPaul Zimmerman dwc2_dump_urb_info(hcd, urb, "urb_dequeue"); 2826197ba5f4SPaul Zimmerman 2827197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 2828197ba5f4SPaul Zimmerman 2829197ba5f4SPaul Zimmerman rc = usb_hcd_check_unlink_urb(hcd, urb, status); 2830197ba5f4SPaul Zimmerman if (rc) 2831197ba5f4SPaul Zimmerman goto out; 2832197ba5f4SPaul Zimmerman 2833197ba5f4SPaul Zimmerman if (!urb->hcpriv) { 2834197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "## urb->hcpriv is NULL ##\n"); 2835197ba5f4SPaul Zimmerman goto out; 2836197ba5f4SPaul Zimmerman } 2837197ba5f4SPaul Zimmerman 2838197ba5f4SPaul Zimmerman rc = dwc2_hcd_urb_dequeue(hsotg, urb->hcpriv); 2839197ba5f4SPaul Zimmerman 2840197ba5f4SPaul Zimmerman usb_hcd_unlink_urb_from_ep(hcd, urb); 2841197ba5f4SPaul Zimmerman 2842197ba5f4SPaul Zimmerman kfree(urb->hcpriv); 2843197ba5f4SPaul Zimmerman urb->hcpriv = NULL; 2844197ba5f4SPaul Zimmerman 2845197ba5f4SPaul Zimmerman /* Higher layer software sets URB status */ 2846197ba5f4SPaul Zimmerman spin_unlock(&hsotg->lock); 2847197ba5f4SPaul Zimmerman usb_hcd_giveback_urb(hcd, urb, status); 2848197ba5f4SPaul Zimmerman spin_lock(&hsotg->lock); 2849197ba5f4SPaul Zimmerman 2850197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "Called usb_hcd_giveback_urb()\n"); 2851197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, " urb->status = %d\n", urb->status); 2852197ba5f4SPaul Zimmerman out: 2853197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 2854197ba5f4SPaul Zimmerman 2855197ba5f4SPaul Zimmerman return rc; 2856197ba5f4SPaul Zimmerman } 2857197ba5f4SPaul Zimmerman 2858197ba5f4SPaul Zimmerman /* 2859197ba5f4SPaul Zimmerman * Frees resources in the DWC_otg controller related to a given endpoint. Also 2860197ba5f4SPaul Zimmerman * clears state in the HCD related to the endpoint. Any URBs for the endpoint 2861197ba5f4SPaul Zimmerman * must already be dequeued. 2862197ba5f4SPaul Zimmerman */ 2863197ba5f4SPaul Zimmerman static void _dwc2_hcd_endpoint_disable(struct usb_hcd *hcd, 2864197ba5f4SPaul Zimmerman struct usb_host_endpoint *ep) 2865197ba5f4SPaul Zimmerman { 2866197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2867197ba5f4SPaul Zimmerman 2868197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 2869197ba5f4SPaul Zimmerman "DWC OTG HCD EP DISABLE: bEndpointAddress=0x%02x, ep->hcpriv=%p\n", 2870197ba5f4SPaul Zimmerman ep->desc.bEndpointAddress, ep->hcpriv); 2871197ba5f4SPaul Zimmerman dwc2_hcd_endpoint_disable(hsotg, ep, 250); 2872197ba5f4SPaul Zimmerman } 2873197ba5f4SPaul Zimmerman 2874197ba5f4SPaul Zimmerman /* 2875197ba5f4SPaul Zimmerman * Resets endpoint specific parameter values, in current version used to reset 2876197ba5f4SPaul Zimmerman * the data toggle (as a WA). This function can be called from usb_clear_halt 2877197ba5f4SPaul Zimmerman * routine. 2878197ba5f4SPaul Zimmerman */ 2879197ba5f4SPaul Zimmerman static void _dwc2_hcd_endpoint_reset(struct usb_hcd *hcd, 2880197ba5f4SPaul Zimmerman struct usb_host_endpoint *ep) 2881197ba5f4SPaul Zimmerman { 2882197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2883197ba5f4SPaul Zimmerman unsigned long flags; 2884197ba5f4SPaul Zimmerman 2885197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, 2886197ba5f4SPaul Zimmerman "DWC OTG HCD EP RESET: bEndpointAddress=0x%02x\n", 2887197ba5f4SPaul Zimmerman ep->desc.bEndpointAddress); 2888197ba5f4SPaul Zimmerman 2889197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 2890197ba5f4SPaul Zimmerman dwc2_hcd_endpoint_reset(hsotg, ep); 2891197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 2892197ba5f4SPaul Zimmerman } 2893197ba5f4SPaul Zimmerman 2894197ba5f4SPaul Zimmerman /* 2895197ba5f4SPaul Zimmerman * Handles host mode interrupts for the DWC_otg controller. Returns IRQ_NONE if 2896197ba5f4SPaul Zimmerman * there was no interrupt to handle. Returns IRQ_HANDLED if there was a valid 2897197ba5f4SPaul Zimmerman * interrupt. 2898197ba5f4SPaul Zimmerman * 2899197ba5f4SPaul Zimmerman * This function is called by the USB core when an interrupt occurs 2900197ba5f4SPaul Zimmerman */ 2901197ba5f4SPaul Zimmerman static irqreturn_t _dwc2_hcd_irq(struct usb_hcd *hcd) 2902197ba5f4SPaul Zimmerman { 2903197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2904197ba5f4SPaul Zimmerman 2905197ba5f4SPaul Zimmerman return dwc2_handle_hcd_intr(hsotg); 2906197ba5f4SPaul Zimmerman } 2907197ba5f4SPaul Zimmerman 2908197ba5f4SPaul Zimmerman /* 2909197ba5f4SPaul Zimmerman * Creates Status Change bitmap for the root hub and root port. The bitmap is 2910197ba5f4SPaul Zimmerman * returned in buf. Bit 0 is the status change indicator for the root hub. Bit 1 2911197ba5f4SPaul Zimmerman * is the status change indicator for the single root port. Returns 1 if either 2912197ba5f4SPaul Zimmerman * change indicator is 1, otherwise returns 0. 2913197ba5f4SPaul Zimmerman */ 2914197ba5f4SPaul Zimmerman static int _dwc2_hcd_hub_status_data(struct usb_hcd *hcd, char *buf) 2915197ba5f4SPaul Zimmerman { 2916197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2917197ba5f4SPaul Zimmerman 2918197ba5f4SPaul Zimmerman buf[0] = dwc2_hcd_is_status_changed(hsotg, 1) << 1; 2919197ba5f4SPaul Zimmerman return buf[0] != 0; 2920197ba5f4SPaul Zimmerman } 2921197ba5f4SPaul Zimmerman 2922197ba5f4SPaul Zimmerman /* Handles hub class-specific requests */ 2923197ba5f4SPaul Zimmerman static int _dwc2_hcd_hub_control(struct usb_hcd *hcd, u16 typereq, u16 wvalue, 2924197ba5f4SPaul Zimmerman u16 windex, char *buf, u16 wlength) 2925197ba5f4SPaul Zimmerman { 2926197ba5f4SPaul Zimmerman int retval = dwc2_hcd_hub_control(dwc2_hcd_to_hsotg(hcd), typereq, 2927197ba5f4SPaul Zimmerman wvalue, windex, buf, wlength); 2928197ba5f4SPaul Zimmerman return retval; 2929197ba5f4SPaul Zimmerman } 2930197ba5f4SPaul Zimmerman 2931197ba5f4SPaul Zimmerman /* Handles hub TT buffer clear completions */ 2932197ba5f4SPaul Zimmerman static void _dwc2_hcd_clear_tt_buffer_complete(struct usb_hcd *hcd, 2933197ba5f4SPaul Zimmerman struct usb_host_endpoint *ep) 2934197ba5f4SPaul Zimmerman { 2935197ba5f4SPaul Zimmerman struct dwc2_hsotg *hsotg = dwc2_hcd_to_hsotg(hcd); 2936197ba5f4SPaul Zimmerman struct dwc2_qh *qh; 2937197ba5f4SPaul Zimmerman unsigned long flags; 2938197ba5f4SPaul Zimmerman 2939197ba5f4SPaul Zimmerman qh = ep->hcpriv; 2940197ba5f4SPaul Zimmerman if (!qh) 2941197ba5f4SPaul Zimmerman return; 2942197ba5f4SPaul Zimmerman 2943197ba5f4SPaul Zimmerman spin_lock_irqsave(&hsotg->lock, flags); 2944197ba5f4SPaul Zimmerman qh->tt_buffer_dirty = 0; 2945197ba5f4SPaul Zimmerman 2946197ba5f4SPaul Zimmerman if (hsotg->flags.b.port_connect_status) 2947197ba5f4SPaul Zimmerman dwc2_hcd_queue_transactions(hsotg, DWC2_TRANSACTION_ALL); 2948197ba5f4SPaul Zimmerman 2949197ba5f4SPaul Zimmerman spin_unlock_irqrestore(&hsotg->lock, flags); 2950197ba5f4SPaul Zimmerman } 2951197ba5f4SPaul Zimmerman 2952197ba5f4SPaul Zimmerman static struct hc_driver dwc2_hc_driver = { 2953197ba5f4SPaul Zimmerman .description = "dwc2_hsotg", 2954197ba5f4SPaul Zimmerman .product_desc = "DWC OTG Controller", 2955197ba5f4SPaul Zimmerman .hcd_priv_size = sizeof(struct wrapper_priv_data), 2956197ba5f4SPaul Zimmerman 2957197ba5f4SPaul Zimmerman .irq = _dwc2_hcd_irq, 2958197ba5f4SPaul Zimmerman .flags = HCD_MEMORY | HCD_USB2, 2959197ba5f4SPaul Zimmerman 2960197ba5f4SPaul Zimmerman .start = _dwc2_hcd_start, 2961197ba5f4SPaul Zimmerman .stop = _dwc2_hcd_stop, 2962197ba5f4SPaul Zimmerman .urb_enqueue = _dwc2_hcd_urb_enqueue, 2963197ba5f4SPaul Zimmerman .urb_dequeue = _dwc2_hcd_urb_dequeue, 2964197ba5f4SPaul Zimmerman .endpoint_disable = _dwc2_hcd_endpoint_disable, 2965197ba5f4SPaul Zimmerman .endpoint_reset = _dwc2_hcd_endpoint_reset, 2966197ba5f4SPaul Zimmerman .get_frame_number = _dwc2_hcd_get_frame_number, 2967197ba5f4SPaul Zimmerman 2968197ba5f4SPaul Zimmerman .hub_status_data = _dwc2_hcd_hub_status_data, 2969197ba5f4SPaul Zimmerman .hub_control = _dwc2_hcd_hub_control, 2970197ba5f4SPaul Zimmerman .clear_tt_buffer_complete = _dwc2_hcd_clear_tt_buffer_complete, 297199a65798SGregory Herrero 297299a65798SGregory Herrero .bus_suspend = _dwc2_hcd_suspend, 297399a65798SGregory Herrero .bus_resume = _dwc2_hcd_resume, 2974197ba5f4SPaul Zimmerman }; 2975197ba5f4SPaul Zimmerman 2976197ba5f4SPaul Zimmerman /* 2977197ba5f4SPaul Zimmerman * Frees secondary storage associated with the dwc2_hsotg structure contained 2978197ba5f4SPaul Zimmerman * in the struct usb_hcd field 2979197ba5f4SPaul Zimmerman */ 2980197ba5f4SPaul Zimmerman static void dwc2_hcd_free(struct dwc2_hsotg *hsotg) 2981197ba5f4SPaul Zimmerman { 2982197ba5f4SPaul Zimmerman u32 ahbcfg; 2983197ba5f4SPaul Zimmerman u32 dctl; 2984197ba5f4SPaul Zimmerman int i; 2985197ba5f4SPaul Zimmerman 2986197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "DWC OTG HCD FREE\n"); 2987197ba5f4SPaul Zimmerman 2988197ba5f4SPaul Zimmerman /* Free memory for QH/QTD lists */ 2989197ba5f4SPaul Zimmerman dwc2_qh_list_free(hsotg, &hsotg->non_periodic_sched_inactive); 2990197ba5f4SPaul Zimmerman dwc2_qh_list_free(hsotg, &hsotg->non_periodic_sched_active); 2991197ba5f4SPaul Zimmerman dwc2_qh_list_free(hsotg, &hsotg->periodic_sched_inactive); 2992197ba5f4SPaul Zimmerman dwc2_qh_list_free(hsotg, &hsotg->periodic_sched_ready); 2993197ba5f4SPaul Zimmerman dwc2_qh_list_free(hsotg, &hsotg->periodic_sched_assigned); 2994197ba5f4SPaul Zimmerman dwc2_qh_list_free(hsotg, &hsotg->periodic_sched_queued); 2995197ba5f4SPaul Zimmerman 2996197ba5f4SPaul Zimmerman /* Free memory for the host channels */ 2997197ba5f4SPaul Zimmerman for (i = 0; i < MAX_EPS_CHANNELS; i++) { 2998197ba5f4SPaul Zimmerman struct dwc2_host_chan *chan = hsotg->hc_ptr_array[i]; 2999197ba5f4SPaul Zimmerman 3000197ba5f4SPaul Zimmerman if (chan != NULL) { 3001197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "HCD Free channel #%i, chan=%p\n", 3002197ba5f4SPaul Zimmerman i, chan); 3003197ba5f4SPaul Zimmerman hsotg->hc_ptr_array[i] = NULL; 3004197ba5f4SPaul Zimmerman kfree(chan); 3005197ba5f4SPaul Zimmerman } 3006197ba5f4SPaul Zimmerman } 3007197ba5f4SPaul Zimmerman 3008197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0) { 3009197ba5f4SPaul Zimmerman if (hsotg->status_buf) { 3010197ba5f4SPaul Zimmerman dma_free_coherent(hsotg->dev, DWC2_HCD_STATUS_BUF_SIZE, 3011197ba5f4SPaul Zimmerman hsotg->status_buf, 3012197ba5f4SPaul Zimmerman hsotg->status_buf_dma); 3013197ba5f4SPaul Zimmerman hsotg->status_buf = NULL; 3014197ba5f4SPaul Zimmerman } 3015197ba5f4SPaul Zimmerman } else { 3016197ba5f4SPaul Zimmerman kfree(hsotg->status_buf); 3017197ba5f4SPaul Zimmerman hsotg->status_buf = NULL; 3018197ba5f4SPaul Zimmerman } 3019197ba5f4SPaul Zimmerman 302095c8bc36SAntti Seppälä ahbcfg = dwc2_readl(hsotg->regs + GAHBCFG); 3021197ba5f4SPaul Zimmerman 3022197ba5f4SPaul Zimmerman /* Disable all interrupts */ 3023197ba5f4SPaul Zimmerman ahbcfg &= ~GAHBCFG_GLBL_INTR_EN; 302495c8bc36SAntti Seppälä dwc2_writel(ahbcfg, hsotg->regs + GAHBCFG); 302595c8bc36SAntti Seppälä dwc2_writel(0, hsotg->regs + GINTMSK); 3026197ba5f4SPaul Zimmerman 3027197ba5f4SPaul Zimmerman if (hsotg->hw_params.snpsid >= DWC2_CORE_REV_3_00a) { 302895c8bc36SAntti Seppälä dctl = dwc2_readl(hsotg->regs + DCTL); 3029197ba5f4SPaul Zimmerman dctl |= DCTL_SFTDISCON; 303095c8bc36SAntti Seppälä dwc2_writel(dctl, hsotg->regs + DCTL); 3031197ba5f4SPaul Zimmerman } 3032197ba5f4SPaul Zimmerman 3033197ba5f4SPaul Zimmerman if (hsotg->wq_otg) { 3034197ba5f4SPaul Zimmerman if (!cancel_work_sync(&hsotg->wf_otg)) 3035197ba5f4SPaul Zimmerman flush_workqueue(hsotg->wq_otg); 3036197ba5f4SPaul Zimmerman destroy_workqueue(hsotg->wq_otg); 3037197ba5f4SPaul Zimmerman } 3038197ba5f4SPaul Zimmerman 3039197ba5f4SPaul Zimmerman del_timer(&hsotg->wkp_timer); 3040197ba5f4SPaul Zimmerman } 3041197ba5f4SPaul Zimmerman 3042197ba5f4SPaul Zimmerman static void dwc2_hcd_release(struct dwc2_hsotg *hsotg) 3043197ba5f4SPaul Zimmerman { 3044197ba5f4SPaul Zimmerman /* Turn off all host-specific interrupts */ 3045197ba5f4SPaul Zimmerman dwc2_disable_host_interrupts(hsotg); 3046197ba5f4SPaul Zimmerman 3047197ba5f4SPaul Zimmerman dwc2_hcd_free(hsotg); 3048197ba5f4SPaul Zimmerman } 3049197ba5f4SPaul Zimmerman 3050197ba5f4SPaul Zimmerman /* 3051197ba5f4SPaul Zimmerman * Initializes the HCD. This function allocates memory for and initializes the 3052197ba5f4SPaul Zimmerman * static parts of the usb_hcd and dwc2_hsotg structures. It also registers the 3053197ba5f4SPaul Zimmerman * USB bus with the core and calls the hc_driver->start() function. It returns 3054197ba5f4SPaul Zimmerman * a negative error on failure. 3055197ba5f4SPaul Zimmerman */ 3056ecb176c6SMian Yousaf Kaukab int dwc2_hcd_init(struct dwc2_hsotg *hsotg, int irq) 3057197ba5f4SPaul Zimmerman { 3058197ba5f4SPaul Zimmerman struct usb_hcd *hcd; 3059197ba5f4SPaul Zimmerman struct dwc2_host_chan *channel; 3060197ba5f4SPaul Zimmerman u32 hcfg; 3061197ba5f4SPaul Zimmerman int i, num_channels; 3062197ba5f4SPaul Zimmerman int retval; 3063197ba5f4SPaul Zimmerman 3064f5500eccSDinh Nguyen if (usb_disabled()) 3065f5500eccSDinh Nguyen return -ENODEV; 3066f5500eccSDinh Nguyen 3067197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "DWC OTG HCD INIT\n"); 3068197ba5f4SPaul Zimmerman 3069197ba5f4SPaul Zimmerman retval = -ENOMEM; 3070197ba5f4SPaul Zimmerman 307195c8bc36SAntti Seppälä hcfg = dwc2_readl(hsotg->regs + HCFG); 3072197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "hcfg=%08x\n", hcfg); 3073197ba5f4SPaul Zimmerman 3074197ba5f4SPaul Zimmerman #ifdef CONFIG_USB_DWC2_TRACK_MISSED_SOFS 3075197ba5f4SPaul Zimmerman hsotg->frame_num_array = kzalloc(sizeof(*hsotg->frame_num_array) * 3076197ba5f4SPaul Zimmerman FRAME_NUM_ARRAY_SIZE, GFP_KERNEL); 3077197ba5f4SPaul Zimmerman if (!hsotg->frame_num_array) 3078197ba5f4SPaul Zimmerman goto error1; 3079197ba5f4SPaul Zimmerman hsotg->last_frame_num_array = kzalloc( 3080197ba5f4SPaul Zimmerman sizeof(*hsotg->last_frame_num_array) * 3081197ba5f4SPaul Zimmerman FRAME_NUM_ARRAY_SIZE, GFP_KERNEL); 3082197ba5f4SPaul Zimmerman if (!hsotg->last_frame_num_array) 3083197ba5f4SPaul Zimmerman goto error1; 3084197ba5f4SPaul Zimmerman hsotg->last_frame_num = HFNUM_MAX_FRNUM; 3085197ba5f4SPaul Zimmerman #endif 3086197ba5f4SPaul Zimmerman 3087197ba5f4SPaul Zimmerman /* Check if the bus driver or platform code has setup a dma_mask */ 3088197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0 && 3089197ba5f4SPaul Zimmerman hsotg->dev->dma_mask == NULL) { 3090197ba5f4SPaul Zimmerman dev_warn(hsotg->dev, 3091197ba5f4SPaul Zimmerman "dma_mask not set, disabling DMA\n"); 3092197ba5f4SPaul Zimmerman hsotg->core_params->dma_enable = 0; 3093197ba5f4SPaul Zimmerman hsotg->core_params->dma_desc_enable = 0; 3094197ba5f4SPaul Zimmerman } 3095197ba5f4SPaul Zimmerman 3096197ba5f4SPaul Zimmerman /* Set device flags indicating whether the HCD supports DMA */ 3097197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0) { 3098197ba5f4SPaul Zimmerman if (dma_set_mask(hsotg->dev, DMA_BIT_MASK(32)) < 0) 3099197ba5f4SPaul Zimmerman dev_warn(hsotg->dev, "can't set DMA mask\n"); 3100197ba5f4SPaul Zimmerman if (dma_set_coherent_mask(hsotg->dev, DMA_BIT_MASK(32)) < 0) 3101197ba5f4SPaul Zimmerman dev_warn(hsotg->dev, "can't set coherent DMA mask\n"); 3102197ba5f4SPaul Zimmerman } 3103197ba5f4SPaul Zimmerman 3104197ba5f4SPaul Zimmerman hcd = usb_create_hcd(&dwc2_hc_driver, hsotg->dev, dev_name(hsotg->dev)); 3105197ba5f4SPaul Zimmerman if (!hcd) 3106197ba5f4SPaul Zimmerman goto error1; 3107197ba5f4SPaul Zimmerman 3108197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable <= 0) 3109197ba5f4SPaul Zimmerman hcd->self.uses_dma = 0; 3110197ba5f4SPaul Zimmerman 3111197ba5f4SPaul Zimmerman hcd->has_tt = 1; 3112197ba5f4SPaul Zimmerman 3113197ba5f4SPaul Zimmerman ((struct wrapper_priv_data *) &hcd->hcd_priv)->hsotg = hsotg; 3114197ba5f4SPaul Zimmerman hsotg->priv = hcd; 3115197ba5f4SPaul Zimmerman 3116197ba5f4SPaul Zimmerman /* 3117197ba5f4SPaul Zimmerman * Disable the global interrupt until all the interrupt handlers are 3118197ba5f4SPaul Zimmerman * installed 3119197ba5f4SPaul Zimmerman */ 3120197ba5f4SPaul Zimmerman dwc2_disable_global_interrupts(hsotg); 3121197ba5f4SPaul Zimmerman 3122197ba5f4SPaul Zimmerman /* Initialize the DWC_otg core, and select the Phy type */ 3123197ba5f4SPaul Zimmerman retval = dwc2_core_init(hsotg, true, irq); 3124197ba5f4SPaul Zimmerman if (retval) 3125197ba5f4SPaul Zimmerman goto error2; 3126197ba5f4SPaul Zimmerman 3127197ba5f4SPaul Zimmerman /* Create new workqueue and init work */ 3128197ba5f4SPaul Zimmerman retval = -ENOMEM; 3129197ba5f4SPaul Zimmerman hsotg->wq_otg = create_singlethread_workqueue("dwc2"); 3130197ba5f4SPaul Zimmerman if (!hsotg->wq_otg) { 3131197ba5f4SPaul Zimmerman dev_err(hsotg->dev, "Failed to create workqueue\n"); 3132197ba5f4SPaul Zimmerman goto error2; 3133197ba5f4SPaul Zimmerman } 3134197ba5f4SPaul Zimmerman INIT_WORK(&hsotg->wf_otg, dwc2_conn_id_status_change); 3135197ba5f4SPaul Zimmerman 3136197ba5f4SPaul Zimmerman setup_timer(&hsotg->wkp_timer, dwc2_wakeup_detected, 3137197ba5f4SPaul Zimmerman (unsigned long)hsotg); 3138197ba5f4SPaul Zimmerman 3139197ba5f4SPaul Zimmerman /* Initialize the non-periodic schedule */ 3140197ba5f4SPaul Zimmerman INIT_LIST_HEAD(&hsotg->non_periodic_sched_inactive); 3141197ba5f4SPaul Zimmerman INIT_LIST_HEAD(&hsotg->non_periodic_sched_active); 3142197ba5f4SPaul Zimmerman 3143197ba5f4SPaul Zimmerman /* Initialize the periodic schedule */ 3144197ba5f4SPaul Zimmerman INIT_LIST_HEAD(&hsotg->periodic_sched_inactive); 3145197ba5f4SPaul Zimmerman INIT_LIST_HEAD(&hsotg->periodic_sched_ready); 3146197ba5f4SPaul Zimmerman INIT_LIST_HEAD(&hsotg->periodic_sched_assigned); 3147197ba5f4SPaul Zimmerman INIT_LIST_HEAD(&hsotg->periodic_sched_queued); 3148197ba5f4SPaul Zimmerman 3149197ba5f4SPaul Zimmerman /* 3150197ba5f4SPaul Zimmerman * Create a host channel descriptor for each host channel implemented 3151197ba5f4SPaul Zimmerman * in the controller. Initialize the channel descriptor array. 3152197ba5f4SPaul Zimmerman */ 3153197ba5f4SPaul Zimmerman INIT_LIST_HEAD(&hsotg->free_hc_list); 3154197ba5f4SPaul Zimmerman num_channels = hsotg->core_params->host_channels; 3155197ba5f4SPaul Zimmerman memset(&hsotg->hc_ptr_array[0], 0, sizeof(hsotg->hc_ptr_array)); 3156197ba5f4SPaul Zimmerman 3157197ba5f4SPaul Zimmerman for (i = 0; i < num_channels; i++) { 3158197ba5f4SPaul Zimmerman channel = kzalloc(sizeof(*channel), GFP_KERNEL); 3159197ba5f4SPaul Zimmerman if (channel == NULL) 3160197ba5f4SPaul Zimmerman goto error3; 3161197ba5f4SPaul Zimmerman channel->hc_num = i; 3162197ba5f4SPaul Zimmerman hsotg->hc_ptr_array[i] = channel; 3163197ba5f4SPaul Zimmerman } 3164197ba5f4SPaul Zimmerman 3165197ba5f4SPaul Zimmerman if (hsotg->core_params->uframe_sched > 0) 3166197ba5f4SPaul Zimmerman dwc2_hcd_init_usecs(hsotg); 3167197ba5f4SPaul Zimmerman 3168197ba5f4SPaul Zimmerman /* Initialize hsotg start work */ 3169197ba5f4SPaul Zimmerman INIT_DELAYED_WORK(&hsotg->start_work, dwc2_hcd_start_func); 3170197ba5f4SPaul Zimmerman 3171197ba5f4SPaul Zimmerman /* Initialize port reset work */ 3172197ba5f4SPaul Zimmerman INIT_DELAYED_WORK(&hsotg->reset_work, dwc2_hcd_reset_func); 3173197ba5f4SPaul Zimmerman 3174197ba5f4SPaul Zimmerman /* 3175197ba5f4SPaul Zimmerman * Allocate space for storing data on status transactions. Normally no 3176197ba5f4SPaul Zimmerman * data is sent, but this space acts as a bit bucket. This must be 3177197ba5f4SPaul Zimmerman * done after usb_add_hcd since that function allocates the DMA buffer 3178197ba5f4SPaul Zimmerman * pool. 3179197ba5f4SPaul Zimmerman */ 3180197ba5f4SPaul Zimmerman if (hsotg->core_params->dma_enable > 0) 3181197ba5f4SPaul Zimmerman hsotg->status_buf = dma_alloc_coherent(hsotg->dev, 3182197ba5f4SPaul Zimmerman DWC2_HCD_STATUS_BUF_SIZE, 3183197ba5f4SPaul Zimmerman &hsotg->status_buf_dma, GFP_KERNEL); 3184197ba5f4SPaul Zimmerman else 3185197ba5f4SPaul Zimmerman hsotg->status_buf = kzalloc(DWC2_HCD_STATUS_BUF_SIZE, 3186197ba5f4SPaul Zimmerman GFP_KERNEL); 3187197ba5f4SPaul Zimmerman 3188197ba5f4SPaul Zimmerman if (!hsotg->status_buf) 3189197ba5f4SPaul Zimmerman goto error3; 3190197ba5f4SPaul Zimmerman 31913b5fcc9aSGregory Herrero /* 31923b5fcc9aSGregory Herrero * Create kmem caches to handle descriptor buffers in descriptor 31933b5fcc9aSGregory Herrero * DMA mode. 31943b5fcc9aSGregory Herrero * Alignment must be set to 512 bytes. 31953b5fcc9aSGregory Herrero */ 31963b5fcc9aSGregory Herrero if (hsotg->core_params->dma_desc_enable || 31973b5fcc9aSGregory Herrero hsotg->core_params->dma_desc_fs_enable) { 31983b5fcc9aSGregory Herrero hsotg->desc_gen_cache = kmem_cache_create("dwc2-gen-desc", 31993b5fcc9aSGregory Herrero sizeof(struct dwc2_hcd_dma_desc) * 32003b5fcc9aSGregory Herrero MAX_DMA_DESC_NUM_GENERIC, 512, SLAB_CACHE_DMA, 32013b5fcc9aSGregory Herrero NULL); 32023b5fcc9aSGregory Herrero if (!hsotg->desc_gen_cache) { 32033b5fcc9aSGregory Herrero dev_err(hsotg->dev, 32043b5fcc9aSGregory Herrero "unable to create dwc2 generic desc cache\n"); 32053b5fcc9aSGregory Herrero 32063b5fcc9aSGregory Herrero /* 32073b5fcc9aSGregory Herrero * Disable descriptor dma mode since it will not be 32083b5fcc9aSGregory Herrero * usable. 32093b5fcc9aSGregory Herrero */ 32103b5fcc9aSGregory Herrero hsotg->core_params->dma_desc_enable = 0; 32113b5fcc9aSGregory Herrero hsotg->core_params->dma_desc_fs_enable = 0; 32123b5fcc9aSGregory Herrero } 32133b5fcc9aSGregory Herrero 32143b5fcc9aSGregory Herrero hsotg->desc_hsisoc_cache = kmem_cache_create("dwc2-hsisoc-desc", 32153b5fcc9aSGregory Herrero sizeof(struct dwc2_hcd_dma_desc) * 32163b5fcc9aSGregory Herrero MAX_DMA_DESC_NUM_HS_ISOC, 512, 0, NULL); 32173b5fcc9aSGregory Herrero if (!hsotg->desc_hsisoc_cache) { 32183b5fcc9aSGregory Herrero dev_err(hsotg->dev, 32193b5fcc9aSGregory Herrero "unable to create dwc2 hs isoc desc cache\n"); 32203b5fcc9aSGregory Herrero 32213b5fcc9aSGregory Herrero kmem_cache_destroy(hsotg->desc_gen_cache); 32223b5fcc9aSGregory Herrero 32233b5fcc9aSGregory Herrero /* 32243b5fcc9aSGregory Herrero * Disable descriptor dma mode since it will not be 32253b5fcc9aSGregory Herrero * usable. 32263b5fcc9aSGregory Herrero */ 32273b5fcc9aSGregory Herrero hsotg->core_params->dma_desc_enable = 0; 32283b5fcc9aSGregory Herrero hsotg->core_params->dma_desc_fs_enable = 0; 32293b5fcc9aSGregory Herrero } 32303b5fcc9aSGregory Herrero } 32313b5fcc9aSGregory Herrero 3232197ba5f4SPaul Zimmerman hsotg->otg_port = 1; 3233197ba5f4SPaul Zimmerman hsotg->frame_list = NULL; 3234197ba5f4SPaul Zimmerman hsotg->frame_list_dma = 0; 3235197ba5f4SPaul Zimmerman hsotg->periodic_qh_count = 0; 3236197ba5f4SPaul Zimmerman 3237197ba5f4SPaul Zimmerman /* Initiate lx_state to L3 disconnected state */ 3238197ba5f4SPaul Zimmerman hsotg->lx_state = DWC2_L3; 3239197ba5f4SPaul Zimmerman 3240197ba5f4SPaul Zimmerman hcd->self.otg_port = hsotg->otg_port; 3241197ba5f4SPaul Zimmerman 3242197ba5f4SPaul Zimmerman /* Don't support SG list at this point */ 3243197ba5f4SPaul Zimmerman hcd->self.sg_tablesize = 0; 3244197ba5f4SPaul Zimmerman 32459df4ceacSMian Yousaf Kaukab if (!IS_ERR_OR_NULL(hsotg->uphy)) 32469df4ceacSMian Yousaf Kaukab otg_set_host(hsotg->uphy->otg, &hcd->self); 32479df4ceacSMian Yousaf Kaukab 3248197ba5f4SPaul Zimmerman /* 3249197ba5f4SPaul Zimmerman * Finish generic HCD initialization and start the HCD. This function 3250197ba5f4SPaul Zimmerman * allocates the DMA buffer pool, registers the USB bus, requests the 3251197ba5f4SPaul Zimmerman * IRQ line, and calls hcd_start method. 3252197ba5f4SPaul Zimmerman */ 3253197ba5f4SPaul Zimmerman retval = usb_add_hcd(hcd, irq, IRQF_SHARED); 3254197ba5f4SPaul Zimmerman if (retval < 0) 32553b5fcc9aSGregory Herrero goto error4; 3256197ba5f4SPaul Zimmerman 3257ec513b16SLinus Torvalds device_wakeup_enable(hcd->self.controller); 3258ec513b16SLinus Torvalds 3259197ba5f4SPaul Zimmerman dwc2_hcd_dump_state(hsotg); 3260197ba5f4SPaul Zimmerman 3261197ba5f4SPaul Zimmerman dwc2_enable_global_interrupts(hsotg); 3262197ba5f4SPaul Zimmerman 3263197ba5f4SPaul Zimmerman return 0; 3264197ba5f4SPaul Zimmerman 32653b5fcc9aSGregory Herrero error4: 32663b5fcc9aSGregory Herrero kmem_cache_destroy(hsotg->desc_gen_cache); 32673b5fcc9aSGregory Herrero kmem_cache_destroy(hsotg->desc_hsisoc_cache); 3268197ba5f4SPaul Zimmerman error3: 3269197ba5f4SPaul Zimmerman dwc2_hcd_release(hsotg); 3270197ba5f4SPaul Zimmerman error2: 3271197ba5f4SPaul Zimmerman usb_put_hcd(hcd); 3272197ba5f4SPaul Zimmerman error1: 3273197ba5f4SPaul Zimmerman kfree(hsotg->core_params); 3274197ba5f4SPaul Zimmerman 3275197ba5f4SPaul Zimmerman #ifdef CONFIG_USB_DWC2_TRACK_MISSED_SOFS 3276197ba5f4SPaul Zimmerman kfree(hsotg->last_frame_num_array); 3277197ba5f4SPaul Zimmerman kfree(hsotg->frame_num_array); 3278197ba5f4SPaul Zimmerman #endif 3279197ba5f4SPaul Zimmerman 3280197ba5f4SPaul Zimmerman dev_err(hsotg->dev, "%s() FAILED, returning %d\n", __func__, retval); 3281197ba5f4SPaul Zimmerman return retval; 3282197ba5f4SPaul Zimmerman } 3283197ba5f4SPaul Zimmerman 3284197ba5f4SPaul Zimmerman /* 3285197ba5f4SPaul Zimmerman * Removes the HCD. 3286197ba5f4SPaul Zimmerman * Frees memory and resources associated with the HCD and deregisters the bus. 3287197ba5f4SPaul Zimmerman */ 3288197ba5f4SPaul Zimmerman void dwc2_hcd_remove(struct dwc2_hsotg *hsotg) 3289197ba5f4SPaul Zimmerman { 3290197ba5f4SPaul Zimmerman struct usb_hcd *hcd; 3291197ba5f4SPaul Zimmerman 3292197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "DWC OTG HCD REMOVE\n"); 3293197ba5f4SPaul Zimmerman 3294197ba5f4SPaul Zimmerman hcd = dwc2_hsotg_to_hcd(hsotg); 3295197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "hsotg->hcd = %p\n", hcd); 3296197ba5f4SPaul Zimmerman 3297197ba5f4SPaul Zimmerman if (!hcd) { 3298197ba5f4SPaul Zimmerman dev_dbg(hsotg->dev, "%s: dwc2_hsotg_to_hcd(hsotg) NULL!\n", 3299197ba5f4SPaul Zimmerman __func__); 3300197ba5f4SPaul Zimmerman return; 3301197ba5f4SPaul Zimmerman } 3302197ba5f4SPaul Zimmerman 33039df4ceacSMian Yousaf Kaukab if (!IS_ERR_OR_NULL(hsotg->uphy)) 33049df4ceacSMian Yousaf Kaukab otg_set_host(hsotg->uphy->otg, NULL); 33059df4ceacSMian Yousaf Kaukab 3306197ba5f4SPaul Zimmerman usb_remove_hcd(hcd); 3307197ba5f4SPaul Zimmerman hsotg->priv = NULL; 33083b5fcc9aSGregory Herrero 33093b5fcc9aSGregory Herrero kmem_cache_destroy(hsotg->desc_gen_cache); 33103b5fcc9aSGregory Herrero kmem_cache_destroy(hsotg->desc_hsisoc_cache); 33113b5fcc9aSGregory Herrero 3312197ba5f4SPaul Zimmerman dwc2_hcd_release(hsotg); 3313197ba5f4SPaul Zimmerman usb_put_hcd(hcd); 3314197ba5f4SPaul Zimmerman 3315197ba5f4SPaul Zimmerman #ifdef CONFIG_USB_DWC2_TRACK_MISSED_SOFS 3316197ba5f4SPaul Zimmerman kfree(hsotg->last_frame_num_array); 3317197ba5f4SPaul Zimmerman kfree(hsotg->frame_num_array); 3318197ba5f4SPaul Zimmerman #endif 3319197ba5f4SPaul Zimmerman } 3320