xref: /linux/drivers/usb/dwc2/core.c (revision 95c8bc3609440af5e4a4f760b8680caea7424396)
1197ba5f4SPaul Zimmerman /*
2197ba5f4SPaul Zimmerman  * core.c - DesignWare HS OTG Controller common routines
3197ba5f4SPaul Zimmerman  *
4197ba5f4SPaul Zimmerman  * Copyright (C) 2004-2013 Synopsys, Inc.
5197ba5f4SPaul Zimmerman  *
6197ba5f4SPaul Zimmerman  * Redistribution and use in source and binary forms, with or without
7197ba5f4SPaul Zimmerman  * modification, are permitted provided that the following conditions
8197ba5f4SPaul Zimmerman  * are met:
9197ba5f4SPaul Zimmerman  * 1. Redistributions of source code must retain the above copyright
10197ba5f4SPaul Zimmerman  *    notice, this list of conditions, and the following disclaimer,
11197ba5f4SPaul Zimmerman  *    without modification.
12197ba5f4SPaul Zimmerman  * 2. Redistributions in binary form must reproduce the above copyright
13197ba5f4SPaul Zimmerman  *    notice, this list of conditions and the following disclaimer in the
14197ba5f4SPaul Zimmerman  *    documentation and/or other materials provided with the distribution.
15197ba5f4SPaul Zimmerman  * 3. The names of the above-listed copyright holders may not be used
16197ba5f4SPaul Zimmerman  *    to endorse or promote products derived from this software without
17197ba5f4SPaul Zimmerman  *    specific prior written permission.
18197ba5f4SPaul Zimmerman  *
19197ba5f4SPaul Zimmerman  * ALTERNATIVELY, this software may be distributed under the terms of the
20197ba5f4SPaul Zimmerman  * GNU General Public License ("GPL") as published by the Free Software
21197ba5f4SPaul Zimmerman  * Foundation; either version 2 of the License, or (at your option) any
22197ba5f4SPaul Zimmerman  * later version.
23197ba5f4SPaul Zimmerman  *
24197ba5f4SPaul Zimmerman  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
25197ba5f4SPaul Zimmerman  * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
26197ba5f4SPaul Zimmerman  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27197ba5f4SPaul Zimmerman  * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
28197ba5f4SPaul Zimmerman  * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
29197ba5f4SPaul Zimmerman  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
30197ba5f4SPaul Zimmerman  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
31197ba5f4SPaul Zimmerman  * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
32197ba5f4SPaul Zimmerman  * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
33197ba5f4SPaul Zimmerman  * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
34197ba5f4SPaul Zimmerman  * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
35197ba5f4SPaul Zimmerman  */
36197ba5f4SPaul Zimmerman 
37197ba5f4SPaul Zimmerman /*
38197ba5f4SPaul Zimmerman  * The Core code provides basic services for accessing and managing the
39197ba5f4SPaul Zimmerman  * DWC_otg hardware. These services are used by both the Host Controller
40197ba5f4SPaul Zimmerman  * Driver and the Peripheral Controller Driver.
41197ba5f4SPaul Zimmerman  */
42197ba5f4SPaul Zimmerman #include <linux/kernel.h>
43197ba5f4SPaul Zimmerman #include <linux/module.h>
44197ba5f4SPaul Zimmerman #include <linux/moduleparam.h>
45197ba5f4SPaul Zimmerman #include <linux/spinlock.h>
46197ba5f4SPaul Zimmerman #include <linux/interrupt.h>
47197ba5f4SPaul Zimmerman #include <linux/dma-mapping.h>
48197ba5f4SPaul Zimmerman #include <linux/delay.h>
49197ba5f4SPaul Zimmerman #include <linux/io.h>
50197ba5f4SPaul Zimmerman #include <linux/slab.h>
51197ba5f4SPaul Zimmerman #include <linux/usb.h>
52197ba5f4SPaul Zimmerman 
53197ba5f4SPaul Zimmerman #include <linux/usb/hcd.h>
54197ba5f4SPaul Zimmerman #include <linux/usb/ch11.h>
55197ba5f4SPaul Zimmerman 
56197ba5f4SPaul Zimmerman #include "core.h"
57197ba5f4SPaul Zimmerman #include "hcd.h"
58197ba5f4SPaul Zimmerman 
59d17ee77bSGregory Herrero #if IS_ENABLED(CONFIG_USB_DWC2_HOST) || IS_ENABLED(CONFIG_USB_DWC2_DUAL_ROLE)
60d17ee77bSGregory Herrero /**
61d17ee77bSGregory Herrero  * dwc2_backup_host_registers() - Backup controller host registers.
62d17ee77bSGregory Herrero  * When suspending usb bus, registers needs to be backuped
63d17ee77bSGregory Herrero  * if controller power is disabled once suspended.
64d17ee77bSGregory Herrero  *
65d17ee77bSGregory Herrero  * @hsotg: Programming view of the DWC_otg controller
66d17ee77bSGregory Herrero  */
67d17ee77bSGregory Herrero static int dwc2_backup_host_registers(struct dwc2_hsotg *hsotg)
68d17ee77bSGregory Herrero {
69d17ee77bSGregory Herrero 	struct dwc2_hregs_backup *hr;
70d17ee77bSGregory Herrero 	int i;
71d17ee77bSGregory Herrero 
72d17ee77bSGregory Herrero 	dev_dbg(hsotg->dev, "%s\n", __func__);
73d17ee77bSGregory Herrero 
74d17ee77bSGregory Herrero 	/* Backup Host regs */
75cc1e204cSMian Yousaf Kaukab 	hr = &hsotg->hr_backup;
76*95c8bc36SAntti Seppälä 	hr->hcfg = dwc2_readl(hsotg->regs + HCFG);
77*95c8bc36SAntti Seppälä 	hr->haintmsk = dwc2_readl(hsotg->regs + HAINTMSK);
78d17ee77bSGregory Herrero 	for (i = 0; i < hsotg->core_params->host_channels; ++i)
79*95c8bc36SAntti Seppälä 		hr->hcintmsk[i] = dwc2_readl(hsotg->regs + HCINTMSK(i));
80d17ee77bSGregory Herrero 
81*95c8bc36SAntti Seppälä 	hr->hprt0 = dwc2_readl(hsotg->regs + HPRT0);
82*95c8bc36SAntti Seppälä 	hr->hfir = dwc2_readl(hsotg->regs + HFIR);
83cc1e204cSMian Yousaf Kaukab 	hr->valid = true;
84d17ee77bSGregory Herrero 
85d17ee77bSGregory Herrero 	return 0;
86d17ee77bSGregory Herrero }
87d17ee77bSGregory Herrero 
88d17ee77bSGregory Herrero /**
89d17ee77bSGregory Herrero  * dwc2_restore_host_registers() - Restore controller host registers.
90d17ee77bSGregory Herrero  * When resuming usb bus, device registers needs to be restored
91d17ee77bSGregory Herrero  * if controller power were disabled.
92d17ee77bSGregory Herrero  *
93d17ee77bSGregory Herrero  * @hsotg: Programming view of the DWC_otg controller
94d17ee77bSGregory Herrero  */
95d17ee77bSGregory Herrero static int dwc2_restore_host_registers(struct dwc2_hsotg *hsotg)
96d17ee77bSGregory Herrero {
97d17ee77bSGregory Herrero 	struct dwc2_hregs_backup *hr;
98d17ee77bSGregory Herrero 	int i;
99d17ee77bSGregory Herrero 
100d17ee77bSGregory Herrero 	dev_dbg(hsotg->dev, "%s\n", __func__);
101d17ee77bSGregory Herrero 
102d17ee77bSGregory Herrero 	/* Restore host regs */
103cc1e204cSMian Yousaf Kaukab 	hr = &hsotg->hr_backup;
104cc1e204cSMian Yousaf Kaukab 	if (!hr->valid) {
105d17ee77bSGregory Herrero 		dev_err(hsotg->dev, "%s: no host registers to restore\n",
106d17ee77bSGregory Herrero 				__func__);
107d17ee77bSGregory Herrero 		return -EINVAL;
108d17ee77bSGregory Herrero 	}
109cc1e204cSMian Yousaf Kaukab 	hr->valid = false;
110d17ee77bSGregory Herrero 
111*95c8bc36SAntti Seppälä 	dwc2_writel(hr->hcfg, hsotg->regs + HCFG);
112*95c8bc36SAntti Seppälä 	dwc2_writel(hr->haintmsk, hsotg->regs + HAINTMSK);
113d17ee77bSGregory Herrero 
114d17ee77bSGregory Herrero 	for (i = 0; i < hsotg->core_params->host_channels; ++i)
115*95c8bc36SAntti Seppälä 		dwc2_writel(hr->hcintmsk[i], hsotg->regs + HCINTMSK(i));
116d17ee77bSGregory Herrero 
117*95c8bc36SAntti Seppälä 	dwc2_writel(hr->hprt0, hsotg->regs + HPRT0);
118*95c8bc36SAntti Seppälä 	dwc2_writel(hr->hfir, hsotg->regs + HFIR);
119d17ee77bSGregory Herrero 
120d17ee77bSGregory Herrero 	return 0;
121d17ee77bSGregory Herrero }
122d17ee77bSGregory Herrero #else
123d17ee77bSGregory Herrero static inline int dwc2_backup_host_registers(struct dwc2_hsotg *hsotg)
124d17ee77bSGregory Herrero { return 0; }
125d17ee77bSGregory Herrero 
126d17ee77bSGregory Herrero static inline int dwc2_restore_host_registers(struct dwc2_hsotg *hsotg)
127d17ee77bSGregory Herrero { return 0; }
128d17ee77bSGregory Herrero #endif
129d17ee77bSGregory Herrero 
130d17ee77bSGregory Herrero #if IS_ENABLED(CONFIG_USB_DWC2_PERIPHERAL) || \
131d17ee77bSGregory Herrero 	IS_ENABLED(CONFIG_USB_DWC2_DUAL_ROLE)
132d17ee77bSGregory Herrero /**
133d17ee77bSGregory Herrero  * dwc2_backup_device_registers() - Backup controller device registers.
134d17ee77bSGregory Herrero  * When suspending usb bus, registers needs to be backuped
135d17ee77bSGregory Herrero  * if controller power is disabled once suspended.
136d17ee77bSGregory Herrero  *
137d17ee77bSGregory Herrero  * @hsotg: Programming view of the DWC_otg controller
138d17ee77bSGregory Herrero  */
139d17ee77bSGregory Herrero static int dwc2_backup_device_registers(struct dwc2_hsotg *hsotg)
140d17ee77bSGregory Herrero {
141d17ee77bSGregory Herrero 	struct dwc2_dregs_backup *dr;
142d17ee77bSGregory Herrero 	int i;
143d17ee77bSGregory Herrero 
144d17ee77bSGregory Herrero 	dev_dbg(hsotg->dev, "%s\n", __func__);
145d17ee77bSGregory Herrero 
146d17ee77bSGregory Herrero 	/* Backup dev regs */
147cc1e204cSMian Yousaf Kaukab 	dr = &hsotg->dr_backup;
148d17ee77bSGregory Herrero 
149*95c8bc36SAntti Seppälä 	dr->dcfg = dwc2_readl(hsotg->regs + DCFG);
150*95c8bc36SAntti Seppälä 	dr->dctl = dwc2_readl(hsotg->regs + DCTL);
151*95c8bc36SAntti Seppälä 	dr->daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
152*95c8bc36SAntti Seppälä 	dr->diepmsk = dwc2_readl(hsotg->regs + DIEPMSK);
153*95c8bc36SAntti Seppälä 	dr->doepmsk = dwc2_readl(hsotg->regs + DOEPMSK);
154d17ee77bSGregory Herrero 
155d17ee77bSGregory Herrero 	for (i = 0; i < hsotg->num_of_eps; i++) {
156d17ee77bSGregory Herrero 		/* Backup IN EPs */
157*95c8bc36SAntti Seppälä 		dr->diepctl[i] = dwc2_readl(hsotg->regs + DIEPCTL(i));
158d17ee77bSGregory Herrero 
159d17ee77bSGregory Herrero 		/* Ensure DATA PID is correctly configured */
160d17ee77bSGregory Herrero 		if (dr->diepctl[i] & DXEPCTL_DPID)
161d17ee77bSGregory Herrero 			dr->diepctl[i] |= DXEPCTL_SETD1PID;
162d17ee77bSGregory Herrero 		else
163d17ee77bSGregory Herrero 			dr->diepctl[i] |= DXEPCTL_SETD0PID;
164d17ee77bSGregory Herrero 
165*95c8bc36SAntti Seppälä 		dr->dieptsiz[i] = dwc2_readl(hsotg->regs + DIEPTSIZ(i));
166*95c8bc36SAntti Seppälä 		dr->diepdma[i] = dwc2_readl(hsotg->regs + DIEPDMA(i));
167d17ee77bSGregory Herrero 
168d17ee77bSGregory Herrero 		/* Backup OUT EPs */
169*95c8bc36SAntti Seppälä 		dr->doepctl[i] = dwc2_readl(hsotg->regs + DOEPCTL(i));
170d17ee77bSGregory Herrero 
171d17ee77bSGregory Herrero 		/* Ensure DATA PID is correctly configured */
172d17ee77bSGregory Herrero 		if (dr->doepctl[i] & DXEPCTL_DPID)
173d17ee77bSGregory Herrero 			dr->doepctl[i] |= DXEPCTL_SETD1PID;
174d17ee77bSGregory Herrero 		else
175d17ee77bSGregory Herrero 			dr->doepctl[i] |= DXEPCTL_SETD0PID;
176d17ee77bSGregory Herrero 
177*95c8bc36SAntti Seppälä 		dr->doeptsiz[i] = dwc2_readl(hsotg->regs + DOEPTSIZ(i));
178*95c8bc36SAntti Seppälä 		dr->doepdma[i] = dwc2_readl(hsotg->regs + DOEPDMA(i));
179d17ee77bSGregory Herrero 	}
180cc1e204cSMian Yousaf Kaukab 	dr->valid = true;
181d17ee77bSGregory Herrero 	return 0;
182d17ee77bSGregory Herrero }
183d17ee77bSGregory Herrero 
184d17ee77bSGregory Herrero /**
185d17ee77bSGregory Herrero  * dwc2_restore_device_registers() - Restore controller device registers.
186d17ee77bSGregory Herrero  * When resuming usb bus, device registers needs to be restored
187d17ee77bSGregory Herrero  * if controller power were disabled.
188d17ee77bSGregory Herrero  *
189d17ee77bSGregory Herrero  * @hsotg: Programming view of the DWC_otg controller
190d17ee77bSGregory Herrero  */
191d17ee77bSGregory Herrero static int dwc2_restore_device_registers(struct dwc2_hsotg *hsotg)
192d17ee77bSGregory Herrero {
193d17ee77bSGregory Herrero 	struct dwc2_dregs_backup *dr;
194d17ee77bSGregory Herrero 	u32 dctl;
195d17ee77bSGregory Herrero 	int i;
196d17ee77bSGregory Herrero 
197d17ee77bSGregory Herrero 	dev_dbg(hsotg->dev, "%s\n", __func__);
198d17ee77bSGregory Herrero 
199d17ee77bSGregory Herrero 	/* Restore dev regs */
200cc1e204cSMian Yousaf Kaukab 	dr = &hsotg->dr_backup;
201cc1e204cSMian Yousaf Kaukab 	if (!dr->valid) {
202d17ee77bSGregory Herrero 		dev_err(hsotg->dev, "%s: no device registers to restore\n",
203d17ee77bSGregory Herrero 				__func__);
204d17ee77bSGregory Herrero 		return -EINVAL;
205d17ee77bSGregory Herrero 	}
206cc1e204cSMian Yousaf Kaukab 	dr->valid = false;
207d17ee77bSGregory Herrero 
208*95c8bc36SAntti Seppälä 	dwc2_writel(dr->dcfg, hsotg->regs + DCFG);
209*95c8bc36SAntti Seppälä 	dwc2_writel(dr->dctl, hsotg->regs + DCTL);
210*95c8bc36SAntti Seppälä 	dwc2_writel(dr->daintmsk, hsotg->regs + DAINTMSK);
211*95c8bc36SAntti Seppälä 	dwc2_writel(dr->diepmsk, hsotg->regs + DIEPMSK);
212*95c8bc36SAntti Seppälä 	dwc2_writel(dr->doepmsk, hsotg->regs + DOEPMSK);
213d17ee77bSGregory Herrero 
214d17ee77bSGregory Herrero 	for (i = 0; i < hsotg->num_of_eps; i++) {
215d17ee77bSGregory Herrero 		/* Restore IN EPs */
216*95c8bc36SAntti Seppälä 		dwc2_writel(dr->diepctl[i], hsotg->regs + DIEPCTL(i));
217*95c8bc36SAntti Seppälä 		dwc2_writel(dr->dieptsiz[i], hsotg->regs + DIEPTSIZ(i));
218*95c8bc36SAntti Seppälä 		dwc2_writel(dr->diepdma[i], hsotg->regs + DIEPDMA(i));
219d17ee77bSGregory Herrero 
220d17ee77bSGregory Herrero 		/* Restore OUT EPs */
221*95c8bc36SAntti Seppälä 		dwc2_writel(dr->doepctl[i], hsotg->regs + DOEPCTL(i));
222*95c8bc36SAntti Seppälä 		dwc2_writel(dr->doeptsiz[i], hsotg->regs + DOEPTSIZ(i));
223*95c8bc36SAntti Seppälä 		dwc2_writel(dr->doepdma[i], hsotg->regs + DOEPDMA(i));
224d17ee77bSGregory Herrero 	}
225d17ee77bSGregory Herrero 
226d17ee77bSGregory Herrero 	/* Set the Power-On Programming done bit */
227*95c8bc36SAntti Seppälä 	dctl = dwc2_readl(hsotg->regs + DCTL);
228d17ee77bSGregory Herrero 	dctl |= DCTL_PWRONPRGDONE;
229*95c8bc36SAntti Seppälä 	dwc2_writel(dctl, hsotg->regs + DCTL);
230d17ee77bSGregory Herrero 
231d17ee77bSGregory Herrero 	return 0;
232d17ee77bSGregory Herrero }
233d17ee77bSGregory Herrero #else
234d17ee77bSGregory Herrero static inline int dwc2_backup_device_registers(struct dwc2_hsotg *hsotg)
235d17ee77bSGregory Herrero { return 0; }
236d17ee77bSGregory Herrero 
237d17ee77bSGregory Herrero static inline int dwc2_restore_device_registers(struct dwc2_hsotg *hsotg)
238d17ee77bSGregory Herrero { return 0; }
239d17ee77bSGregory Herrero #endif
240d17ee77bSGregory Herrero 
241d17ee77bSGregory Herrero /**
242d17ee77bSGregory Herrero  * dwc2_backup_global_registers() - Backup global controller registers.
243d17ee77bSGregory Herrero  * When suspending usb bus, registers needs to be backuped
244d17ee77bSGregory Herrero  * if controller power is disabled once suspended.
245d17ee77bSGregory Herrero  *
246d17ee77bSGregory Herrero  * @hsotg: Programming view of the DWC_otg controller
247d17ee77bSGregory Herrero  */
248d17ee77bSGregory Herrero static int dwc2_backup_global_registers(struct dwc2_hsotg *hsotg)
249d17ee77bSGregory Herrero {
250d17ee77bSGregory Herrero 	struct dwc2_gregs_backup *gr;
251d17ee77bSGregory Herrero 	int i;
252d17ee77bSGregory Herrero 
253d17ee77bSGregory Herrero 	/* Backup global regs */
254cc1e204cSMian Yousaf Kaukab 	gr = &hsotg->gr_backup;
255d17ee77bSGregory Herrero 
256*95c8bc36SAntti Seppälä 	gr->gotgctl = dwc2_readl(hsotg->regs + GOTGCTL);
257*95c8bc36SAntti Seppälä 	gr->gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
258*95c8bc36SAntti Seppälä 	gr->gahbcfg = dwc2_readl(hsotg->regs + GAHBCFG);
259*95c8bc36SAntti Seppälä 	gr->gusbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
260*95c8bc36SAntti Seppälä 	gr->grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ);
261*95c8bc36SAntti Seppälä 	gr->gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
262*95c8bc36SAntti Seppälä 	gr->hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ);
263*95c8bc36SAntti Seppälä 	gr->gdfifocfg = dwc2_readl(hsotg->regs + GDFIFOCFG);
264d17ee77bSGregory Herrero 	for (i = 0; i < MAX_EPS_CHANNELS; i++)
265*95c8bc36SAntti Seppälä 		gr->dtxfsiz[i] = dwc2_readl(hsotg->regs + DPTXFSIZN(i));
266d17ee77bSGregory Herrero 
267cc1e204cSMian Yousaf Kaukab 	gr->valid = true;
268d17ee77bSGregory Herrero 	return 0;
269d17ee77bSGregory Herrero }
270d17ee77bSGregory Herrero 
271d17ee77bSGregory Herrero /**
272d17ee77bSGregory Herrero  * dwc2_restore_global_registers() - Restore controller global registers.
273d17ee77bSGregory Herrero  * When resuming usb bus, device registers needs to be restored
274d17ee77bSGregory Herrero  * if controller power were disabled.
275d17ee77bSGregory Herrero  *
276d17ee77bSGregory Herrero  * @hsotg: Programming view of the DWC_otg controller
277d17ee77bSGregory Herrero  */
278d17ee77bSGregory Herrero static int dwc2_restore_global_registers(struct dwc2_hsotg *hsotg)
279d17ee77bSGregory Herrero {
280d17ee77bSGregory Herrero 	struct dwc2_gregs_backup *gr;
281d17ee77bSGregory Herrero 	int i;
282d17ee77bSGregory Herrero 
283d17ee77bSGregory Herrero 	dev_dbg(hsotg->dev, "%s\n", __func__);
284d17ee77bSGregory Herrero 
285d17ee77bSGregory Herrero 	/* Restore global regs */
286cc1e204cSMian Yousaf Kaukab 	gr = &hsotg->gr_backup;
287cc1e204cSMian Yousaf Kaukab 	if (!gr->valid) {
288d17ee77bSGregory Herrero 		dev_err(hsotg->dev, "%s: no global registers to restore\n",
289d17ee77bSGregory Herrero 				__func__);
290d17ee77bSGregory Herrero 		return -EINVAL;
291d17ee77bSGregory Herrero 	}
292cc1e204cSMian Yousaf Kaukab 	gr->valid = false;
293d17ee77bSGregory Herrero 
294*95c8bc36SAntti Seppälä 	dwc2_writel(0xffffffff, hsotg->regs + GINTSTS);
295*95c8bc36SAntti Seppälä 	dwc2_writel(gr->gotgctl, hsotg->regs + GOTGCTL);
296*95c8bc36SAntti Seppälä 	dwc2_writel(gr->gintmsk, hsotg->regs + GINTMSK);
297*95c8bc36SAntti Seppälä 	dwc2_writel(gr->gusbcfg, hsotg->regs + GUSBCFG);
298*95c8bc36SAntti Seppälä 	dwc2_writel(gr->gahbcfg, hsotg->regs + GAHBCFG);
299*95c8bc36SAntti Seppälä 	dwc2_writel(gr->grxfsiz, hsotg->regs + GRXFSIZ);
300*95c8bc36SAntti Seppälä 	dwc2_writel(gr->gnptxfsiz, hsotg->regs + GNPTXFSIZ);
301*95c8bc36SAntti Seppälä 	dwc2_writel(gr->hptxfsiz, hsotg->regs + HPTXFSIZ);
302*95c8bc36SAntti Seppälä 	dwc2_writel(gr->gdfifocfg, hsotg->regs + GDFIFOCFG);
303d17ee77bSGregory Herrero 	for (i = 0; i < MAX_EPS_CHANNELS; i++)
304*95c8bc36SAntti Seppälä 		dwc2_writel(gr->dtxfsiz[i], hsotg->regs + DPTXFSIZN(i));
305d17ee77bSGregory Herrero 
306d17ee77bSGregory Herrero 	return 0;
307d17ee77bSGregory Herrero }
308d17ee77bSGregory Herrero 
309d17ee77bSGregory Herrero /**
310d17ee77bSGregory Herrero  * dwc2_exit_hibernation() - Exit controller from Partial Power Down.
311d17ee77bSGregory Herrero  *
312d17ee77bSGregory Herrero  * @hsotg: Programming view of the DWC_otg controller
313d17ee77bSGregory Herrero  * @restore: Controller registers need to be restored
314d17ee77bSGregory Herrero  */
315d17ee77bSGregory Herrero int dwc2_exit_hibernation(struct dwc2_hsotg *hsotg, bool restore)
316d17ee77bSGregory Herrero {
317d17ee77bSGregory Herrero 	u32 pcgcctl;
318d17ee77bSGregory Herrero 	int ret = 0;
319d17ee77bSGregory Herrero 
320285046aaSGregory Herrero 	if (!hsotg->core_params->hibernation)
321285046aaSGregory Herrero 		return -ENOTSUPP;
322285046aaSGregory Herrero 
323*95c8bc36SAntti Seppälä 	pcgcctl = dwc2_readl(hsotg->regs + PCGCTL);
324d17ee77bSGregory Herrero 	pcgcctl &= ~PCGCTL_STOPPCLK;
325*95c8bc36SAntti Seppälä 	dwc2_writel(pcgcctl, hsotg->regs + PCGCTL);
326d17ee77bSGregory Herrero 
327*95c8bc36SAntti Seppälä 	pcgcctl = dwc2_readl(hsotg->regs + PCGCTL);
328d17ee77bSGregory Herrero 	pcgcctl &= ~PCGCTL_PWRCLMP;
329*95c8bc36SAntti Seppälä 	dwc2_writel(pcgcctl, hsotg->regs + PCGCTL);
330d17ee77bSGregory Herrero 
331*95c8bc36SAntti Seppälä 	pcgcctl = dwc2_readl(hsotg->regs + PCGCTL);
332d17ee77bSGregory Herrero 	pcgcctl &= ~PCGCTL_RSTPDWNMODULE;
333*95c8bc36SAntti Seppälä 	dwc2_writel(pcgcctl, hsotg->regs + PCGCTL);
334d17ee77bSGregory Herrero 
335d17ee77bSGregory Herrero 	udelay(100);
336d17ee77bSGregory Herrero 	if (restore) {
337d17ee77bSGregory Herrero 		ret = dwc2_restore_global_registers(hsotg);
338d17ee77bSGregory Herrero 		if (ret) {
339d17ee77bSGregory Herrero 			dev_err(hsotg->dev, "%s: failed to restore registers\n",
340d17ee77bSGregory Herrero 					__func__);
341d17ee77bSGregory Herrero 			return ret;
342d17ee77bSGregory Herrero 		}
343d17ee77bSGregory Herrero 		if (dwc2_is_host_mode(hsotg)) {
344d17ee77bSGregory Herrero 			ret = dwc2_restore_host_registers(hsotg);
345d17ee77bSGregory Herrero 			if (ret) {
346d17ee77bSGregory Herrero 				dev_err(hsotg->dev, "%s: failed to restore host registers\n",
347d17ee77bSGregory Herrero 						__func__);
348d17ee77bSGregory Herrero 				return ret;
349d17ee77bSGregory Herrero 			}
350d17ee77bSGregory Herrero 		} else {
351d17ee77bSGregory Herrero 			ret = dwc2_restore_device_registers(hsotg);
352d17ee77bSGregory Herrero 			if (ret) {
353d17ee77bSGregory Herrero 				dev_err(hsotg->dev, "%s: failed to restore device registers\n",
354d17ee77bSGregory Herrero 						__func__);
355d17ee77bSGregory Herrero 				return ret;
356d17ee77bSGregory Herrero 			}
357d17ee77bSGregory Herrero 		}
358d17ee77bSGregory Herrero 	}
359d17ee77bSGregory Herrero 
360d17ee77bSGregory Herrero 	return ret;
361d17ee77bSGregory Herrero }
362d17ee77bSGregory Herrero 
363d17ee77bSGregory Herrero /**
364d17ee77bSGregory Herrero  * dwc2_enter_hibernation() - Put controller in Partial Power Down.
365d17ee77bSGregory Herrero  *
366d17ee77bSGregory Herrero  * @hsotg: Programming view of the DWC_otg controller
367d17ee77bSGregory Herrero  */
368d17ee77bSGregory Herrero int dwc2_enter_hibernation(struct dwc2_hsotg *hsotg)
369d17ee77bSGregory Herrero {
370d17ee77bSGregory Herrero 	u32 pcgcctl;
371d17ee77bSGregory Herrero 	int ret = 0;
372d17ee77bSGregory Herrero 
373285046aaSGregory Herrero 	if (!hsotg->core_params->hibernation)
374285046aaSGregory Herrero 		return -ENOTSUPP;
375285046aaSGregory Herrero 
376d17ee77bSGregory Herrero 	/* Backup all registers */
377d17ee77bSGregory Herrero 	ret = dwc2_backup_global_registers(hsotg);
378d17ee77bSGregory Herrero 	if (ret) {
379d17ee77bSGregory Herrero 		dev_err(hsotg->dev, "%s: failed to backup global registers\n",
380d17ee77bSGregory Herrero 				__func__);
381d17ee77bSGregory Herrero 		return ret;
382d17ee77bSGregory Herrero 	}
383d17ee77bSGregory Herrero 
384d17ee77bSGregory Herrero 	if (dwc2_is_host_mode(hsotg)) {
385d17ee77bSGregory Herrero 		ret = dwc2_backup_host_registers(hsotg);
386d17ee77bSGregory Herrero 		if (ret) {
387d17ee77bSGregory Herrero 			dev_err(hsotg->dev, "%s: failed to backup host registers\n",
388d17ee77bSGregory Herrero 					__func__);
389d17ee77bSGregory Herrero 			return ret;
390d17ee77bSGregory Herrero 		}
391d17ee77bSGregory Herrero 	} else {
392d17ee77bSGregory Herrero 		ret = dwc2_backup_device_registers(hsotg);
393d17ee77bSGregory Herrero 		if (ret) {
394d17ee77bSGregory Herrero 			dev_err(hsotg->dev, "%s: failed to backup device registers\n",
395d17ee77bSGregory Herrero 					__func__);
396d17ee77bSGregory Herrero 			return ret;
397d17ee77bSGregory Herrero 		}
398d17ee77bSGregory Herrero 	}
399d17ee77bSGregory Herrero 
400d17ee77bSGregory Herrero 	/* Put the controller in low power state */
401*95c8bc36SAntti Seppälä 	pcgcctl = dwc2_readl(hsotg->regs + PCGCTL);
402d17ee77bSGregory Herrero 
403d17ee77bSGregory Herrero 	pcgcctl |= PCGCTL_PWRCLMP;
404*95c8bc36SAntti Seppälä 	dwc2_writel(pcgcctl, hsotg->regs + PCGCTL);
405d17ee77bSGregory Herrero 	ndelay(20);
406d17ee77bSGregory Herrero 
407d17ee77bSGregory Herrero 	pcgcctl |= PCGCTL_RSTPDWNMODULE;
408*95c8bc36SAntti Seppälä 	dwc2_writel(pcgcctl, hsotg->regs + PCGCTL);
409d17ee77bSGregory Herrero 	ndelay(20);
410d17ee77bSGregory Herrero 
411d17ee77bSGregory Herrero 	pcgcctl |= PCGCTL_STOPPCLK;
412*95c8bc36SAntti Seppälä 	dwc2_writel(pcgcctl, hsotg->regs + PCGCTL);
413d17ee77bSGregory Herrero 
414d17ee77bSGregory Herrero 	return ret;
415d17ee77bSGregory Herrero }
416d17ee77bSGregory Herrero 
417197ba5f4SPaul Zimmerman /**
418197ba5f4SPaul Zimmerman  * dwc2_enable_common_interrupts() - Initializes the commmon interrupts,
419197ba5f4SPaul Zimmerman  * used in both device and host modes
420197ba5f4SPaul Zimmerman  *
421197ba5f4SPaul Zimmerman  * @hsotg: Programming view of the DWC_otg controller
422197ba5f4SPaul Zimmerman  */
423197ba5f4SPaul Zimmerman static void dwc2_enable_common_interrupts(struct dwc2_hsotg *hsotg)
424197ba5f4SPaul Zimmerman {
425197ba5f4SPaul Zimmerman 	u32 intmsk;
426197ba5f4SPaul Zimmerman 
427197ba5f4SPaul Zimmerman 	/* Clear any pending OTG Interrupts */
428*95c8bc36SAntti Seppälä 	dwc2_writel(0xffffffff, hsotg->regs + GOTGINT);
429197ba5f4SPaul Zimmerman 
430197ba5f4SPaul Zimmerman 	/* Clear any pending interrupts */
431*95c8bc36SAntti Seppälä 	dwc2_writel(0xffffffff, hsotg->regs + GINTSTS);
432197ba5f4SPaul Zimmerman 
433197ba5f4SPaul Zimmerman 	/* Enable the interrupts in the GINTMSK */
434197ba5f4SPaul Zimmerman 	intmsk = GINTSTS_MODEMIS | GINTSTS_OTGINT;
435197ba5f4SPaul Zimmerman 
436197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_enable <= 0)
437197ba5f4SPaul Zimmerman 		intmsk |= GINTSTS_RXFLVL;
438a6d249d8SGregory Herrero 	if (hsotg->core_params->external_id_pin_ctl <= 0)
439a6d249d8SGregory Herrero 		intmsk |= GINTSTS_CONIDSTSCHNG;
440197ba5f4SPaul Zimmerman 
441a6d249d8SGregory Herrero 	intmsk |= GINTSTS_WKUPINT | GINTSTS_USBSUSP |
442197ba5f4SPaul Zimmerman 		  GINTSTS_SESSREQINT;
443197ba5f4SPaul Zimmerman 
444*95c8bc36SAntti Seppälä 	dwc2_writel(intmsk, hsotg->regs + GINTMSK);
445197ba5f4SPaul Zimmerman }
446197ba5f4SPaul Zimmerman 
447197ba5f4SPaul Zimmerman /*
448197ba5f4SPaul Zimmerman  * Initializes the FSLSPClkSel field of the HCFG register depending on the
449197ba5f4SPaul Zimmerman  * PHY type
450197ba5f4SPaul Zimmerman  */
451197ba5f4SPaul Zimmerman static void dwc2_init_fs_ls_pclk_sel(struct dwc2_hsotg *hsotg)
452197ba5f4SPaul Zimmerman {
453197ba5f4SPaul Zimmerman 	u32 hcfg, val;
454197ba5f4SPaul Zimmerman 
455197ba5f4SPaul Zimmerman 	if ((hsotg->hw_params.hs_phy_type == GHWCFG2_HS_PHY_TYPE_ULPI &&
456197ba5f4SPaul Zimmerman 	     hsotg->hw_params.fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED &&
457197ba5f4SPaul Zimmerman 	     hsotg->core_params->ulpi_fs_ls > 0) ||
458197ba5f4SPaul Zimmerman 	    hsotg->core_params->phy_type == DWC2_PHY_TYPE_PARAM_FS) {
459197ba5f4SPaul Zimmerman 		/* Full speed PHY */
460197ba5f4SPaul Zimmerman 		val = HCFG_FSLSPCLKSEL_48_MHZ;
461197ba5f4SPaul Zimmerman 	} else {
462197ba5f4SPaul Zimmerman 		/* High speed PHY running at full speed or high speed */
463197ba5f4SPaul Zimmerman 		val = HCFG_FSLSPCLKSEL_30_60_MHZ;
464197ba5f4SPaul Zimmerman 	}
465197ba5f4SPaul Zimmerman 
466197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "Initializing HCFG.FSLSPClkSel to %08x\n", val);
467*95c8bc36SAntti Seppälä 	hcfg = dwc2_readl(hsotg->regs + HCFG);
468197ba5f4SPaul Zimmerman 	hcfg &= ~HCFG_FSLSPCLKSEL_MASK;
469197ba5f4SPaul Zimmerman 	hcfg |= val << HCFG_FSLSPCLKSEL_SHIFT;
470*95c8bc36SAntti Seppälä 	dwc2_writel(hcfg, hsotg->regs + HCFG);
471197ba5f4SPaul Zimmerman }
472197ba5f4SPaul Zimmerman 
473197ba5f4SPaul Zimmerman /*
474197ba5f4SPaul Zimmerman  * Do core a soft reset of the core.  Be careful with this because it
475197ba5f4SPaul Zimmerman  * resets all the internal state machines of the core.
476197ba5f4SPaul Zimmerman  */
477197ba5f4SPaul Zimmerman static int dwc2_core_reset(struct dwc2_hsotg *hsotg)
478197ba5f4SPaul Zimmerman {
479197ba5f4SPaul Zimmerman 	u32 greset;
480197ba5f4SPaul Zimmerman 	int count = 0;
481c0155b9dSKever Yang 	u32 gusbcfg;
482197ba5f4SPaul Zimmerman 
483197ba5f4SPaul Zimmerman 	dev_vdbg(hsotg->dev, "%s()\n", __func__);
484197ba5f4SPaul Zimmerman 
485197ba5f4SPaul Zimmerman 	/* Wait for AHB master IDLE state */
486197ba5f4SPaul Zimmerman 	do {
487197ba5f4SPaul Zimmerman 		usleep_range(20000, 40000);
488*95c8bc36SAntti Seppälä 		greset = dwc2_readl(hsotg->regs + GRSTCTL);
489197ba5f4SPaul Zimmerman 		if (++count > 50) {
490197ba5f4SPaul Zimmerman 			dev_warn(hsotg->dev,
491197ba5f4SPaul Zimmerman 				 "%s() HANG! AHB Idle GRSTCTL=%0x\n",
492197ba5f4SPaul Zimmerman 				 __func__, greset);
493197ba5f4SPaul Zimmerman 			return -EBUSY;
494197ba5f4SPaul Zimmerman 		}
495197ba5f4SPaul Zimmerman 	} while (!(greset & GRSTCTL_AHBIDLE));
496197ba5f4SPaul Zimmerman 
497197ba5f4SPaul Zimmerman 	/* Core Soft Reset */
498197ba5f4SPaul Zimmerman 	count = 0;
499197ba5f4SPaul Zimmerman 	greset |= GRSTCTL_CSFTRST;
500*95c8bc36SAntti Seppälä 	dwc2_writel(greset, hsotg->regs + GRSTCTL);
501197ba5f4SPaul Zimmerman 	do {
502197ba5f4SPaul Zimmerman 		usleep_range(20000, 40000);
503*95c8bc36SAntti Seppälä 		greset = dwc2_readl(hsotg->regs + GRSTCTL);
504197ba5f4SPaul Zimmerman 		if (++count > 50) {
505197ba5f4SPaul Zimmerman 			dev_warn(hsotg->dev,
506197ba5f4SPaul Zimmerman 				 "%s() HANG! Soft Reset GRSTCTL=%0x\n",
507197ba5f4SPaul Zimmerman 				 __func__, greset);
508197ba5f4SPaul Zimmerman 			return -EBUSY;
509197ba5f4SPaul Zimmerman 		}
510197ba5f4SPaul Zimmerman 	} while (greset & GRSTCTL_CSFTRST);
511197ba5f4SPaul Zimmerman 
512c0155b9dSKever Yang 	if (hsotg->dr_mode == USB_DR_MODE_HOST) {
513*95c8bc36SAntti Seppälä 		gusbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
514c0155b9dSKever Yang 		gusbcfg &= ~GUSBCFG_FORCEDEVMODE;
515c0155b9dSKever Yang 		gusbcfg |= GUSBCFG_FORCEHOSTMODE;
516*95c8bc36SAntti Seppälä 		dwc2_writel(gusbcfg, hsotg->regs + GUSBCFG);
517c0155b9dSKever Yang 	} else if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) {
518*95c8bc36SAntti Seppälä 		gusbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
519c0155b9dSKever Yang 		gusbcfg &= ~GUSBCFG_FORCEHOSTMODE;
520c0155b9dSKever Yang 		gusbcfg |= GUSBCFG_FORCEDEVMODE;
521*95c8bc36SAntti Seppälä 		dwc2_writel(gusbcfg, hsotg->regs + GUSBCFG);
522c0155b9dSKever Yang 	} else if (hsotg->dr_mode == USB_DR_MODE_OTG) {
523*95c8bc36SAntti Seppälä 		gusbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
524c0155b9dSKever Yang 		gusbcfg &= ~GUSBCFG_FORCEHOSTMODE;
525c0155b9dSKever Yang 		gusbcfg &= ~GUSBCFG_FORCEDEVMODE;
526*95c8bc36SAntti Seppälä 		dwc2_writel(gusbcfg, hsotg->regs + GUSBCFG);
527c0155b9dSKever Yang 	}
528c0155b9dSKever Yang 
529197ba5f4SPaul Zimmerman 	/*
530197ba5f4SPaul Zimmerman 	 * NOTE: This long sleep is _very_ important, otherwise the core will
531197ba5f4SPaul Zimmerman 	 * not stay in host mode after a connector ID change!
532197ba5f4SPaul Zimmerman 	 */
533197ba5f4SPaul Zimmerman 	usleep_range(150000, 200000);
534197ba5f4SPaul Zimmerman 
535197ba5f4SPaul Zimmerman 	return 0;
536197ba5f4SPaul Zimmerman }
537197ba5f4SPaul Zimmerman 
538197ba5f4SPaul Zimmerman static int dwc2_fs_phy_init(struct dwc2_hsotg *hsotg, bool select_phy)
539197ba5f4SPaul Zimmerman {
540197ba5f4SPaul Zimmerman 	u32 usbcfg, i2cctl;
541197ba5f4SPaul Zimmerman 	int retval = 0;
542197ba5f4SPaul Zimmerman 
543197ba5f4SPaul Zimmerman 	/*
544197ba5f4SPaul Zimmerman 	 * core_init() is now called on every switch so only call the
545197ba5f4SPaul Zimmerman 	 * following for the first time through
546197ba5f4SPaul Zimmerman 	 */
547197ba5f4SPaul Zimmerman 	if (select_phy) {
548197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "FS PHY selected\n");
549*95c8bc36SAntti Seppälä 		usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
550197ba5f4SPaul Zimmerman 		usbcfg |= GUSBCFG_PHYSEL;
551*95c8bc36SAntti Seppälä 		dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
552197ba5f4SPaul Zimmerman 
553197ba5f4SPaul Zimmerman 		/* Reset after a PHY select */
554197ba5f4SPaul Zimmerman 		retval = dwc2_core_reset(hsotg);
555197ba5f4SPaul Zimmerman 		if (retval) {
556197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "%s() Reset failed, aborting",
557197ba5f4SPaul Zimmerman 					__func__);
558197ba5f4SPaul Zimmerman 			return retval;
559197ba5f4SPaul Zimmerman 		}
560197ba5f4SPaul Zimmerman 	}
561197ba5f4SPaul Zimmerman 
562197ba5f4SPaul Zimmerman 	/*
563197ba5f4SPaul Zimmerman 	 * Program DCFG.DevSpd or HCFG.FSLSPclkSel to 48Mhz in FS. Also
564197ba5f4SPaul Zimmerman 	 * do this on HNP Dev/Host mode switches (done in dev_init and
565197ba5f4SPaul Zimmerman 	 * host_init).
566197ba5f4SPaul Zimmerman 	 */
567197ba5f4SPaul Zimmerman 	if (dwc2_is_host_mode(hsotg))
568197ba5f4SPaul Zimmerman 		dwc2_init_fs_ls_pclk_sel(hsotg);
569197ba5f4SPaul Zimmerman 
570197ba5f4SPaul Zimmerman 	if (hsotg->core_params->i2c_enable > 0) {
571197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "FS PHY enabling I2C\n");
572197ba5f4SPaul Zimmerman 
573197ba5f4SPaul Zimmerman 		/* Program GUSBCFG.OtgUtmiFsSel to I2C */
574*95c8bc36SAntti Seppälä 		usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
575197ba5f4SPaul Zimmerman 		usbcfg |= GUSBCFG_OTG_UTMI_FS_SEL;
576*95c8bc36SAntti Seppälä 		dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
577197ba5f4SPaul Zimmerman 
578197ba5f4SPaul Zimmerman 		/* Program GI2CCTL.I2CEn */
579*95c8bc36SAntti Seppälä 		i2cctl = dwc2_readl(hsotg->regs + GI2CCTL);
580197ba5f4SPaul Zimmerman 		i2cctl &= ~GI2CCTL_I2CDEVADDR_MASK;
581197ba5f4SPaul Zimmerman 		i2cctl |= 1 << GI2CCTL_I2CDEVADDR_SHIFT;
582197ba5f4SPaul Zimmerman 		i2cctl &= ~GI2CCTL_I2CEN;
583*95c8bc36SAntti Seppälä 		dwc2_writel(i2cctl, hsotg->regs + GI2CCTL);
584197ba5f4SPaul Zimmerman 		i2cctl |= GI2CCTL_I2CEN;
585*95c8bc36SAntti Seppälä 		dwc2_writel(i2cctl, hsotg->regs + GI2CCTL);
586197ba5f4SPaul Zimmerman 	}
587197ba5f4SPaul Zimmerman 
588197ba5f4SPaul Zimmerman 	return retval;
589197ba5f4SPaul Zimmerman }
590197ba5f4SPaul Zimmerman 
591197ba5f4SPaul Zimmerman static int dwc2_hs_phy_init(struct dwc2_hsotg *hsotg, bool select_phy)
592197ba5f4SPaul Zimmerman {
593197ba5f4SPaul Zimmerman 	u32 usbcfg;
594197ba5f4SPaul Zimmerman 	int retval = 0;
595197ba5f4SPaul Zimmerman 
596197ba5f4SPaul Zimmerman 	if (!select_phy)
597a23666c4SPaul Zimmerman 		return 0;
598197ba5f4SPaul Zimmerman 
599*95c8bc36SAntti Seppälä 	usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
600197ba5f4SPaul Zimmerman 
601197ba5f4SPaul Zimmerman 	/*
602197ba5f4SPaul Zimmerman 	 * HS PHY parameters. These parameters are preserved during soft reset
603197ba5f4SPaul Zimmerman 	 * so only program the first time. Do a soft reset immediately after
604197ba5f4SPaul Zimmerman 	 * setting phyif.
605197ba5f4SPaul Zimmerman 	 */
606197ba5f4SPaul Zimmerman 	switch (hsotg->core_params->phy_type) {
607197ba5f4SPaul Zimmerman 	case DWC2_PHY_TYPE_PARAM_ULPI:
608197ba5f4SPaul Zimmerman 		/* ULPI interface */
609197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "HS ULPI PHY selected\n");
610197ba5f4SPaul Zimmerman 		usbcfg |= GUSBCFG_ULPI_UTMI_SEL;
611197ba5f4SPaul Zimmerman 		usbcfg &= ~(GUSBCFG_PHYIF16 | GUSBCFG_DDRSEL);
612197ba5f4SPaul Zimmerman 		if (hsotg->core_params->phy_ulpi_ddr > 0)
613197ba5f4SPaul Zimmerman 			usbcfg |= GUSBCFG_DDRSEL;
614197ba5f4SPaul Zimmerman 		break;
615197ba5f4SPaul Zimmerman 	case DWC2_PHY_TYPE_PARAM_UTMI:
616197ba5f4SPaul Zimmerman 		/* UTMI+ interface */
617197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "HS UTMI+ PHY selected\n");
618197ba5f4SPaul Zimmerman 		usbcfg &= ~(GUSBCFG_ULPI_UTMI_SEL | GUSBCFG_PHYIF16);
619197ba5f4SPaul Zimmerman 		if (hsotg->core_params->phy_utmi_width == 16)
620197ba5f4SPaul Zimmerman 			usbcfg |= GUSBCFG_PHYIF16;
621197ba5f4SPaul Zimmerman 		break;
622197ba5f4SPaul Zimmerman 	default:
623197ba5f4SPaul Zimmerman 		dev_err(hsotg->dev, "FS PHY selected at HS!\n");
624197ba5f4SPaul Zimmerman 		break;
625197ba5f4SPaul Zimmerman 	}
626197ba5f4SPaul Zimmerman 
627*95c8bc36SAntti Seppälä 	dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
628197ba5f4SPaul Zimmerman 
629197ba5f4SPaul Zimmerman 	/* Reset after setting the PHY parameters */
630197ba5f4SPaul Zimmerman 	retval = dwc2_core_reset(hsotg);
631197ba5f4SPaul Zimmerman 	if (retval) {
632197ba5f4SPaul Zimmerman 		dev_err(hsotg->dev, "%s() Reset failed, aborting",
633197ba5f4SPaul Zimmerman 				__func__);
634197ba5f4SPaul Zimmerman 		return retval;
635197ba5f4SPaul Zimmerman 	}
636197ba5f4SPaul Zimmerman 
637197ba5f4SPaul Zimmerman 	return retval;
638197ba5f4SPaul Zimmerman }
639197ba5f4SPaul Zimmerman 
640197ba5f4SPaul Zimmerman static int dwc2_phy_init(struct dwc2_hsotg *hsotg, bool select_phy)
641197ba5f4SPaul Zimmerman {
642197ba5f4SPaul Zimmerman 	u32 usbcfg;
643197ba5f4SPaul Zimmerman 	int retval = 0;
644197ba5f4SPaul Zimmerman 
645197ba5f4SPaul Zimmerman 	if (hsotg->core_params->speed == DWC2_SPEED_PARAM_FULL &&
646197ba5f4SPaul Zimmerman 	    hsotg->core_params->phy_type == DWC2_PHY_TYPE_PARAM_FS) {
647197ba5f4SPaul Zimmerman 		/* If FS mode with FS PHY */
648197ba5f4SPaul Zimmerman 		retval = dwc2_fs_phy_init(hsotg, select_phy);
649197ba5f4SPaul Zimmerman 		if (retval)
650197ba5f4SPaul Zimmerman 			return retval;
651197ba5f4SPaul Zimmerman 	} else {
652197ba5f4SPaul Zimmerman 		/* High speed PHY */
653197ba5f4SPaul Zimmerman 		retval = dwc2_hs_phy_init(hsotg, select_phy);
654197ba5f4SPaul Zimmerman 		if (retval)
655197ba5f4SPaul Zimmerman 			return retval;
656197ba5f4SPaul Zimmerman 	}
657197ba5f4SPaul Zimmerman 
658197ba5f4SPaul Zimmerman 	if (hsotg->hw_params.hs_phy_type == GHWCFG2_HS_PHY_TYPE_ULPI &&
659197ba5f4SPaul Zimmerman 	    hsotg->hw_params.fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED &&
660197ba5f4SPaul Zimmerman 	    hsotg->core_params->ulpi_fs_ls > 0) {
661197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting ULPI FSLS\n");
662*95c8bc36SAntti Seppälä 		usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
663197ba5f4SPaul Zimmerman 		usbcfg |= GUSBCFG_ULPI_FS_LS;
664197ba5f4SPaul Zimmerman 		usbcfg |= GUSBCFG_ULPI_CLK_SUSP_M;
665*95c8bc36SAntti Seppälä 		dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
666197ba5f4SPaul Zimmerman 	} else {
667*95c8bc36SAntti Seppälä 		usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
668197ba5f4SPaul Zimmerman 		usbcfg &= ~GUSBCFG_ULPI_FS_LS;
669197ba5f4SPaul Zimmerman 		usbcfg &= ~GUSBCFG_ULPI_CLK_SUSP_M;
670*95c8bc36SAntti Seppälä 		dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
671197ba5f4SPaul Zimmerman 	}
672197ba5f4SPaul Zimmerman 
673197ba5f4SPaul Zimmerman 	return retval;
674197ba5f4SPaul Zimmerman }
675197ba5f4SPaul Zimmerman 
676197ba5f4SPaul Zimmerman static int dwc2_gahbcfg_init(struct dwc2_hsotg *hsotg)
677197ba5f4SPaul Zimmerman {
678*95c8bc36SAntti Seppälä 	u32 ahbcfg = dwc2_readl(hsotg->regs + GAHBCFG);
679197ba5f4SPaul Zimmerman 
680197ba5f4SPaul Zimmerman 	switch (hsotg->hw_params.arch) {
681197ba5f4SPaul Zimmerman 	case GHWCFG2_EXT_DMA_ARCH:
682197ba5f4SPaul Zimmerman 		dev_err(hsotg->dev, "External DMA Mode not supported\n");
683197ba5f4SPaul Zimmerman 		return -EINVAL;
684197ba5f4SPaul Zimmerman 
685197ba5f4SPaul Zimmerman 	case GHWCFG2_INT_DMA_ARCH:
686197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Internal DMA Mode\n");
687197ba5f4SPaul Zimmerman 		if (hsotg->core_params->ahbcfg != -1) {
688197ba5f4SPaul Zimmerman 			ahbcfg &= GAHBCFG_CTRL_MASK;
689197ba5f4SPaul Zimmerman 			ahbcfg |= hsotg->core_params->ahbcfg &
690197ba5f4SPaul Zimmerman 				  ~GAHBCFG_CTRL_MASK;
691197ba5f4SPaul Zimmerman 		}
692197ba5f4SPaul Zimmerman 		break;
693197ba5f4SPaul Zimmerman 
694197ba5f4SPaul Zimmerman 	case GHWCFG2_SLAVE_ONLY_ARCH:
695197ba5f4SPaul Zimmerman 	default:
696197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Slave Only Mode\n");
697197ba5f4SPaul Zimmerman 		break;
698197ba5f4SPaul Zimmerman 	}
699197ba5f4SPaul Zimmerman 
700197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "dma_enable:%d dma_desc_enable:%d\n",
701197ba5f4SPaul Zimmerman 		hsotg->core_params->dma_enable,
702197ba5f4SPaul Zimmerman 		hsotg->core_params->dma_desc_enable);
703197ba5f4SPaul Zimmerman 
704197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_enable > 0) {
705197ba5f4SPaul Zimmerman 		if (hsotg->core_params->dma_desc_enable > 0)
706197ba5f4SPaul Zimmerman 			dev_dbg(hsotg->dev, "Using Descriptor DMA mode\n");
707197ba5f4SPaul Zimmerman 		else
708197ba5f4SPaul Zimmerman 			dev_dbg(hsotg->dev, "Using Buffer DMA mode\n");
709197ba5f4SPaul Zimmerman 	} else {
710197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Using Slave mode\n");
711197ba5f4SPaul Zimmerman 		hsotg->core_params->dma_desc_enable = 0;
712197ba5f4SPaul Zimmerman 	}
713197ba5f4SPaul Zimmerman 
714197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_enable > 0)
715197ba5f4SPaul Zimmerman 		ahbcfg |= GAHBCFG_DMA_EN;
716197ba5f4SPaul Zimmerman 
717*95c8bc36SAntti Seppälä 	dwc2_writel(ahbcfg, hsotg->regs + GAHBCFG);
718197ba5f4SPaul Zimmerman 
719197ba5f4SPaul Zimmerman 	return 0;
720197ba5f4SPaul Zimmerman }
721197ba5f4SPaul Zimmerman 
722197ba5f4SPaul Zimmerman static void dwc2_gusbcfg_init(struct dwc2_hsotg *hsotg)
723197ba5f4SPaul Zimmerman {
724197ba5f4SPaul Zimmerman 	u32 usbcfg;
725197ba5f4SPaul Zimmerman 
726*95c8bc36SAntti Seppälä 	usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
727197ba5f4SPaul Zimmerman 	usbcfg &= ~(GUSBCFG_HNPCAP | GUSBCFG_SRPCAP);
728197ba5f4SPaul Zimmerman 
729197ba5f4SPaul Zimmerman 	switch (hsotg->hw_params.op_mode) {
730197ba5f4SPaul Zimmerman 	case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
731197ba5f4SPaul Zimmerman 		if (hsotg->core_params->otg_cap ==
732197ba5f4SPaul Zimmerman 				DWC2_CAP_PARAM_HNP_SRP_CAPABLE)
733197ba5f4SPaul Zimmerman 			usbcfg |= GUSBCFG_HNPCAP;
734197ba5f4SPaul Zimmerman 		if (hsotg->core_params->otg_cap !=
735197ba5f4SPaul Zimmerman 				DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE)
736197ba5f4SPaul Zimmerman 			usbcfg |= GUSBCFG_SRPCAP;
737197ba5f4SPaul Zimmerman 		break;
738197ba5f4SPaul Zimmerman 
739197ba5f4SPaul Zimmerman 	case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
740197ba5f4SPaul Zimmerman 	case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
741197ba5f4SPaul Zimmerman 	case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
742197ba5f4SPaul Zimmerman 		if (hsotg->core_params->otg_cap !=
743197ba5f4SPaul Zimmerman 				DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE)
744197ba5f4SPaul Zimmerman 			usbcfg |= GUSBCFG_SRPCAP;
745197ba5f4SPaul Zimmerman 		break;
746197ba5f4SPaul Zimmerman 
747197ba5f4SPaul Zimmerman 	case GHWCFG2_OP_MODE_NO_HNP_SRP_CAPABLE:
748197ba5f4SPaul Zimmerman 	case GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE:
749197ba5f4SPaul Zimmerman 	case GHWCFG2_OP_MODE_NO_SRP_CAPABLE_HOST:
750197ba5f4SPaul Zimmerman 	default:
751197ba5f4SPaul Zimmerman 		break;
752197ba5f4SPaul Zimmerman 	}
753197ba5f4SPaul Zimmerman 
754*95c8bc36SAntti Seppälä 	dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
755197ba5f4SPaul Zimmerman }
756197ba5f4SPaul Zimmerman 
757197ba5f4SPaul Zimmerman /**
758197ba5f4SPaul Zimmerman  * dwc2_core_init() - Initializes the DWC_otg controller registers and
759197ba5f4SPaul Zimmerman  * prepares the core for device mode or host mode operation
760197ba5f4SPaul Zimmerman  *
761197ba5f4SPaul Zimmerman  * @hsotg:      Programming view of the DWC_otg controller
762197ba5f4SPaul Zimmerman  * @select_phy: If true then also set the Phy type
763197ba5f4SPaul Zimmerman  * @irq:        If >= 0, the irq to register
764197ba5f4SPaul Zimmerman  */
765197ba5f4SPaul Zimmerman int dwc2_core_init(struct dwc2_hsotg *hsotg, bool select_phy, int irq)
766197ba5f4SPaul Zimmerman {
767197ba5f4SPaul Zimmerman 	u32 usbcfg, otgctl;
768197ba5f4SPaul Zimmerman 	int retval;
769197ba5f4SPaul Zimmerman 
770197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "%s(%p)\n", __func__, hsotg);
771197ba5f4SPaul Zimmerman 
772*95c8bc36SAntti Seppälä 	usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
773197ba5f4SPaul Zimmerman 
774197ba5f4SPaul Zimmerman 	/* Set ULPI External VBUS bit if needed */
775197ba5f4SPaul Zimmerman 	usbcfg &= ~GUSBCFG_ULPI_EXT_VBUS_DRV;
776197ba5f4SPaul Zimmerman 	if (hsotg->core_params->phy_ulpi_ext_vbus ==
777197ba5f4SPaul Zimmerman 				DWC2_PHY_ULPI_EXTERNAL_VBUS)
778197ba5f4SPaul Zimmerman 		usbcfg |= GUSBCFG_ULPI_EXT_VBUS_DRV;
779197ba5f4SPaul Zimmerman 
780197ba5f4SPaul Zimmerman 	/* Set external TS Dline pulsing bit if needed */
781197ba5f4SPaul Zimmerman 	usbcfg &= ~GUSBCFG_TERMSELDLPULSE;
782197ba5f4SPaul Zimmerman 	if (hsotg->core_params->ts_dline > 0)
783197ba5f4SPaul Zimmerman 		usbcfg |= GUSBCFG_TERMSELDLPULSE;
784197ba5f4SPaul Zimmerman 
785*95c8bc36SAntti Seppälä 	dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
786197ba5f4SPaul Zimmerman 
787197ba5f4SPaul Zimmerman 	/* Reset the Controller */
788197ba5f4SPaul Zimmerman 	retval = dwc2_core_reset(hsotg);
789197ba5f4SPaul Zimmerman 	if (retval) {
790197ba5f4SPaul Zimmerman 		dev_err(hsotg->dev, "%s(): Reset failed, aborting\n",
791197ba5f4SPaul Zimmerman 				__func__);
792197ba5f4SPaul Zimmerman 		return retval;
793197ba5f4SPaul Zimmerman 	}
794197ba5f4SPaul Zimmerman 
795197ba5f4SPaul Zimmerman 	/*
796197ba5f4SPaul Zimmerman 	 * This needs to happen in FS mode before any other programming occurs
797197ba5f4SPaul Zimmerman 	 */
798197ba5f4SPaul Zimmerman 	retval = dwc2_phy_init(hsotg, select_phy);
799197ba5f4SPaul Zimmerman 	if (retval)
800197ba5f4SPaul Zimmerman 		return retval;
801197ba5f4SPaul Zimmerman 
802197ba5f4SPaul Zimmerman 	/* Program the GAHBCFG Register */
803197ba5f4SPaul Zimmerman 	retval = dwc2_gahbcfg_init(hsotg);
804197ba5f4SPaul Zimmerman 	if (retval)
805197ba5f4SPaul Zimmerman 		return retval;
806197ba5f4SPaul Zimmerman 
807197ba5f4SPaul Zimmerman 	/* Program the GUSBCFG register */
808197ba5f4SPaul Zimmerman 	dwc2_gusbcfg_init(hsotg);
809197ba5f4SPaul Zimmerman 
810197ba5f4SPaul Zimmerman 	/* Program the GOTGCTL register */
811*95c8bc36SAntti Seppälä 	otgctl = dwc2_readl(hsotg->regs + GOTGCTL);
812197ba5f4SPaul Zimmerman 	otgctl &= ~GOTGCTL_OTGVER;
813197ba5f4SPaul Zimmerman 	if (hsotg->core_params->otg_ver > 0)
814197ba5f4SPaul Zimmerman 		otgctl |= GOTGCTL_OTGVER;
815*95c8bc36SAntti Seppälä 	dwc2_writel(otgctl, hsotg->regs + GOTGCTL);
816197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "OTG VER PARAM: %d\n", hsotg->core_params->otg_ver);
817197ba5f4SPaul Zimmerman 
818197ba5f4SPaul Zimmerman 	/* Clear the SRP success bit for FS-I2c */
819197ba5f4SPaul Zimmerman 	hsotg->srp_success = 0;
820197ba5f4SPaul Zimmerman 
821197ba5f4SPaul Zimmerman 	/* Enable common interrupts */
822197ba5f4SPaul Zimmerman 	dwc2_enable_common_interrupts(hsotg);
823197ba5f4SPaul Zimmerman 
824197ba5f4SPaul Zimmerman 	/*
825997f4f81SMickael Maison 	 * Do device or host initialization based on mode during PCD and
826197ba5f4SPaul Zimmerman 	 * HCD initialization
827197ba5f4SPaul Zimmerman 	 */
828197ba5f4SPaul Zimmerman 	if (dwc2_is_host_mode(hsotg)) {
829197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Host Mode\n");
830197ba5f4SPaul Zimmerman 		hsotg->op_state = OTG_STATE_A_HOST;
831197ba5f4SPaul Zimmerman 	} else {
832197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Device Mode\n");
833197ba5f4SPaul Zimmerman 		hsotg->op_state = OTG_STATE_B_PERIPHERAL;
834197ba5f4SPaul Zimmerman 	}
835197ba5f4SPaul Zimmerman 
836197ba5f4SPaul Zimmerman 	return 0;
837197ba5f4SPaul Zimmerman }
838197ba5f4SPaul Zimmerman 
839197ba5f4SPaul Zimmerman /**
840197ba5f4SPaul Zimmerman  * dwc2_enable_host_interrupts() - Enables the Host mode interrupts
841197ba5f4SPaul Zimmerman  *
842197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
843197ba5f4SPaul Zimmerman  */
844197ba5f4SPaul Zimmerman void dwc2_enable_host_interrupts(struct dwc2_hsotg *hsotg)
845197ba5f4SPaul Zimmerman {
846197ba5f4SPaul Zimmerman 	u32 intmsk;
847197ba5f4SPaul Zimmerman 
848197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "%s()\n", __func__);
849197ba5f4SPaul Zimmerman 
850197ba5f4SPaul Zimmerman 	/* Disable all interrupts */
851*95c8bc36SAntti Seppälä 	dwc2_writel(0, hsotg->regs + GINTMSK);
852*95c8bc36SAntti Seppälä 	dwc2_writel(0, hsotg->regs + HAINTMSK);
853197ba5f4SPaul Zimmerman 
854197ba5f4SPaul Zimmerman 	/* Enable the common interrupts */
855197ba5f4SPaul Zimmerman 	dwc2_enable_common_interrupts(hsotg);
856197ba5f4SPaul Zimmerman 
857197ba5f4SPaul Zimmerman 	/* Enable host mode interrupts without disturbing common interrupts */
858*95c8bc36SAntti Seppälä 	intmsk = dwc2_readl(hsotg->regs + GINTMSK);
859197ba5f4SPaul Zimmerman 	intmsk |= GINTSTS_DISCONNINT | GINTSTS_PRTINT | GINTSTS_HCHINT;
860*95c8bc36SAntti Seppälä 	dwc2_writel(intmsk, hsotg->regs + GINTMSK);
861197ba5f4SPaul Zimmerman }
862197ba5f4SPaul Zimmerman 
863197ba5f4SPaul Zimmerman /**
864197ba5f4SPaul Zimmerman  * dwc2_disable_host_interrupts() - Disables the Host Mode interrupts
865197ba5f4SPaul Zimmerman  *
866197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
867197ba5f4SPaul Zimmerman  */
868197ba5f4SPaul Zimmerman void dwc2_disable_host_interrupts(struct dwc2_hsotg *hsotg)
869197ba5f4SPaul Zimmerman {
870*95c8bc36SAntti Seppälä 	u32 intmsk = dwc2_readl(hsotg->regs + GINTMSK);
871197ba5f4SPaul Zimmerman 
872197ba5f4SPaul Zimmerman 	/* Disable host mode interrupts without disturbing common interrupts */
873197ba5f4SPaul Zimmerman 	intmsk &= ~(GINTSTS_SOF | GINTSTS_PRTINT | GINTSTS_HCHINT |
874197ba5f4SPaul Zimmerman 		    GINTSTS_PTXFEMP | GINTSTS_NPTXFEMP);
875*95c8bc36SAntti Seppälä 	dwc2_writel(intmsk, hsotg->regs + GINTMSK);
876197ba5f4SPaul Zimmerman }
877197ba5f4SPaul Zimmerman 
878112fe8e2SDinh Nguyen /*
879112fe8e2SDinh Nguyen  * dwc2_calculate_dynamic_fifo() - Calculates the default fifo size
880112fe8e2SDinh Nguyen  * For system that have a total fifo depth that is smaller than the default
881112fe8e2SDinh Nguyen  * RX + TX fifo size.
882112fe8e2SDinh Nguyen  *
883112fe8e2SDinh Nguyen  * @hsotg: Programming view of DWC_otg controller
884112fe8e2SDinh Nguyen  */
885112fe8e2SDinh Nguyen static void dwc2_calculate_dynamic_fifo(struct dwc2_hsotg *hsotg)
886112fe8e2SDinh Nguyen {
887112fe8e2SDinh Nguyen 	struct dwc2_core_params *params = hsotg->core_params;
888112fe8e2SDinh Nguyen 	struct dwc2_hw_params *hw = &hsotg->hw_params;
889112fe8e2SDinh Nguyen 	u32 rxfsiz, nptxfsiz, ptxfsiz, total_fifo_size;
890112fe8e2SDinh Nguyen 
891112fe8e2SDinh Nguyen 	total_fifo_size = hw->total_fifo_size;
892112fe8e2SDinh Nguyen 	rxfsiz = params->host_rx_fifo_size;
893112fe8e2SDinh Nguyen 	nptxfsiz = params->host_nperio_tx_fifo_size;
894112fe8e2SDinh Nguyen 	ptxfsiz = params->host_perio_tx_fifo_size;
895112fe8e2SDinh Nguyen 
896112fe8e2SDinh Nguyen 	/*
897112fe8e2SDinh Nguyen 	 * Will use Method 2 defined in the DWC2 spec: minimum FIFO depth
898112fe8e2SDinh Nguyen 	 * allocation with support for high bandwidth endpoints. Synopsys
899112fe8e2SDinh Nguyen 	 * defines MPS(Max Packet size) for a periodic EP=1024, and for
900112fe8e2SDinh Nguyen 	 * non-periodic as 512.
901112fe8e2SDinh Nguyen 	 */
902112fe8e2SDinh Nguyen 	if (total_fifo_size < (rxfsiz + nptxfsiz + ptxfsiz)) {
903112fe8e2SDinh Nguyen 		/*
904112fe8e2SDinh Nguyen 		 * For Buffer DMA mode/Scatter Gather DMA mode
905112fe8e2SDinh Nguyen 		 * 2 * ((Largest Packet size / 4) + 1 + 1) + n
906112fe8e2SDinh Nguyen 		 * with n = number of host channel.
907112fe8e2SDinh Nguyen 		 * 2 * ((1024/4) + 2) = 516
908112fe8e2SDinh Nguyen 		 */
909112fe8e2SDinh Nguyen 		rxfsiz = 516 + hw->host_channels;
910112fe8e2SDinh Nguyen 
911112fe8e2SDinh Nguyen 		/*
912112fe8e2SDinh Nguyen 		 * min non-periodic tx fifo depth
913112fe8e2SDinh Nguyen 		 * 2 * (largest non-periodic USB packet used / 4)
914112fe8e2SDinh Nguyen 		 * 2 * (512/4) = 256
915112fe8e2SDinh Nguyen 		 */
916112fe8e2SDinh Nguyen 		nptxfsiz = 256;
917112fe8e2SDinh Nguyen 
918112fe8e2SDinh Nguyen 		/*
919112fe8e2SDinh Nguyen 		 * min periodic tx fifo depth
920112fe8e2SDinh Nguyen 		 * (largest packet size*MC)/4
921112fe8e2SDinh Nguyen 		 * (1024 * 3)/4 = 768
922112fe8e2SDinh Nguyen 		 */
923112fe8e2SDinh Nguyen 		ptxfsiz = 768;
924112fe8e2SDinh Nguyen 
925112fe8e2SDinh Nguyen 		params->host_rx_fifo_size = rxfsiz;
926112fe8e2SDinh Nguyen 		params->host_nperio_tx_fifo_size = nptxfsiz;
927112fe8e2SDinh Nguyen 		params->host_perio_tx_fifo_size = ptxfsiz;
928112fe8e2SDinh Nguyen 	}
929112fe8e2SDinh Nguyen 
930112fe8e2SDinh Nguyen 	/*
931112fe8e2SDinh Nguyen 	 * If the summation of RX, NPTX and PTX fifo sizes is still
932112fe8e2SDinh Nguyen 	 * bigger than the total_fifo_size, then we have a problem.
933112fe8e2SDinh Nguyen 	 *
934112fe8e2SDinh Nguyen 	 * We won't be able to allocate as many endpoints. Right now,
935112fe8e2SDinh Nguyen 	 * we're just printing an error message, but ideally this FIFO
936112fe8e2SDinh Nguyen 	 * allocation algorithm would be improved in the future.
937112fe8e2SDinh Nguyen 	 *
938112fe8e2SDinh Nguyen 	 * FIXME improve this FIFO allocation algorithm.
939112fe8e2SDinh Nguyen 	 */
940112fe8e2SDinh Nguyen 	if (unlikely(total_fifo_size < (rxfsiz + nptxfsiz + ptxfsiz)))
941112fe8e2SDinh Nguyen 		dev_err(hsotg->dev, "invalid fifo sizes\n");
942112fe8e2SDinh Nguyen }
943112fe8e2SDinh Nguyen 
944197ba5f4SPaul Zimmerman static void dwc2_config_fifos(struct dwc2_hsotg *hsotg)
945197ba5f4SPaul Zimmerman {
946197ba5f4SPaul Zimmerman 	struct dwc2_core_params *params = hsotg->core_params;
947197ba5f4SPaul Zimmerman 	u32 nptxfsiz, hptxfsiz, dfifocfg, grxfsiz;
948197ba5f4SPaul Zimmerman 
949197ba5f4SPaul Zimmerman 	if (!params->enable_dynamic_fifo)
950197ba5f4SPaul Zimmerman 		return;
951197ba5f4SPaul Zimmerman 
952112fe8e2SDinh Nguyen 	dwc2_calculate_dynamic_fifo(hsotg);
953112fe8e2SDinh Nguyen 
954197ba5f4SPaul Zimmerman 	/* Rx FIFO */
955*95c8bc36SAntti Seppälä 	grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ);
956197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "initial grxfsiz=%08x\n", grxfsiz);
957197ba5f4SPaul Zimmerman 	grxfsiz &= ~GRXFSIZ_DEPTH_MASK;
958197ba5f4SPaul Zimmerman 	grxfsiz |= params->host_rx_fifo_size <<
959197ba5f4SPaul Zimmerman 		   GRXFSIZ_DEPTH_SHIFT & GRXFSIZ_DEPTH_MASK;
960*95c8bc36SAntti Seppälä 	dwc2_writel(grxfsiz, hsotg->regs + GRXFSIZ);
961*95c8bc36SAntti Seppälä 	dev_dbg(hsotg->dev, "new grxfsiz=%08x\n",
962*95c8bc36SAntti Seppälä 		dwc2_readl(hsotg->regs + GRXFSIZ));
963197ba5f4SPaul Zimmerman 
964197ba5f4SPaul Zimmerman 	/* Non-periodic Tx FIFO */
965197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "initial gnptxfsiz=%08x\n",
966*95c8bc36SAntti Seppälä 		dwc2_readl(hsotg->regs + GNPTXFSIZ));
967197ba5f4SPaul Zimmerman 	nptxfsiz = params->host_nperio_tx_fifo_size <<
968197ba5f4SPaul Zimmerman 		   FIFOSIZE_DEPTH_SHIFT & FIFOSIZE_DEPTH_MASK;
969197ba5f4SPaul Zimmerman 	nptxfsiz |= params->host_rx_fifo_size <<
970197ba5f4SPaul Zimmerman 		    FIFOSIZE_STARTADDR_SHIFT & FIFOSIZE_STARTADDR_MASK;
971*95c8bc36SAntti Seppälä 	dwc2_writel(nptxfsiz, hsotg->regs + GNPTXFSIZ);
972197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "new gnptxfsiz=%08x\n",
973*95c8bc36SAntti Seppälä 		dwc2_readl(hsotg->regs + GNPTXFSIZ));
974197ba5f4SPaul Zimmerman 
975197ba5f4SPaul Zimmerman 	/* Periodic Tx FIFO */
976197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "initial hptxfsiz=%08x\n",
977*95c8bc36SAntti Seppälä 		dwc2_readl(hsotg->regs + HPTXFSIZ));
978197ba5f4SPaul Zimmerman 	hptxfsiz = params->host_perio_tx_fifo_size <<
979197ba5f4SPaul Zimmerman 		   FIFOSIZE_DEPTH_SHIFT & FIFOSIZE_DEPTH_MASK;
980197ba5f4SPaul Zimmerman 	hptxfsiz |= (params->host_rx_fifo_size +
981197ba5f4SPaul Zimmerman 		     params->host_nperio_tx_fifo_size) <<
982197ba5f4SPaul Zimmerman 		    FIFOSIZE_STARTADDR_SHIFT & FIFOSIZE_STARTADDR_MASK;
983*95c8bc36SAntti Seppälä 	dwc2_writel(hptxfsiz, hsotg->regs + HPTXFSIZ);
984197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "new hptxfsiz=%08x\n",
985*95c8bc36SAntti Seppälä 		dwc2_readl(hsotg->regs + HPTXFSIZ));
986197ba5f4SPaul Zimmerman 
987197ba5f4SPaul Zimmerman 	if (hsotg->core_params->en_multiple_tx_fifo > 0 &&
988197ba5f4SPaul Zimmerman 	    hsotg->hw_params.snpsid <= DWC2_CORE_REV_2_94a) {
989197ba5f4SPaul Zimmerman 		/*
990197ba5f4SPaul Zimmerman 		 * Global DFIFOCFG calculation for Host mode -
991197ba5f4SPaul Zimmerman 		 * include RxFIFO, NPTXFIFO and HPTXFIFO
992197ba5f4SPaul Zimmerman 		 */
993*95c8bc36SAntti Seppälä 		dfifocfg = dwc2_readl(hsotg->regs + GDFIFOCFG);
994197ba5f4SPaul Zimmerman 		dfifocfg &= ~GDFIFOCFG_EPINFOBASE_MASK;
995197ba5f4SPaul Zimmerman 		dfifocfg |= (params->host_rx_fifo_size +
996197ba5f4SPaul Zimmerman 			     params->host_nperio_tx_fifo_size +
997197ba5f4SPaul Zimmerman 			     params->host_perio_tx_fifo_size) <<
998197ba5f4SPaul Zimmerman 			    GDFIFOCFG_EPINFOBASE_SHIFT &
999197ba5f4SPaul Zimmerman 			    GDFIFOCFG_EPINFOBASE_MASK;
1000*95c8bc36SAntti Seppälä 		dwc2_writel(dfifocfg, hsotg->regs + GDFIFOCFG);
1001197ba5f4SPaul Zimmerman 	}
1002197ba5f4SPaul Zimmerman }
1003197ba5f4SPaul Zimmerman 
1004197ba5f4SPaul Zimmerman /**
1005197ba5f4SPaul Zimmerman  * dwc2_core_host_init() - Initializes the DWC_otg controller registers for
1006197ba5f4SPaul Zimmerman  * Host mode
1007197ba5f4SPaul Zimmerman  *
1008197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
1009197ba5f4SPaul Zimmerman  *
1010197ba5f4SPaul Zimmerman  * This function flushes the Tx and Rx FIFOs and flushes any entries in the
1011197ba5f4SPaul Zimmerman  * request queues. Host channels are reset to ensure that they are ready for
1012197ba5f4SPaul Zimmerman  * performing transfers.
1013197ba5f4SPaul Zimmerman  */
1014197ba5f4SPaul Zimmerman void dwc2_core_host_init(struct dwc2_hsotg *hsotg)
1015197ba5f4SPaul Zimmerman {
1016197ba5f4SPaul Zimmerman 	u32 hcfg, hfir, otgctl;
1017197ba5f4SPaul Zimmerman 
1018197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "%s(%p)\n", __func__, hsotg);
1019197ba5f4SPaul Zimmerman 
1020197ba5f4SPaul Zimmerman 	/* Restart the Phy Clock */
1021*95c8bc36SAntti Seppälä 	dwc2_writel(0, hsotg->regs + PCGCTL);
1022197ba5f4SPaul Zimmerman 
1023197ba5f4SPaul Zimmerman 	/* Initialize Host Configuration Register */
1024197ba5f4SPaul Zimmerman 	dwc2_init_fs_ls_pclk_sel(hsotg);
1025197ba5f4SPaul Zimmerman 	if (hsotg->core_params->speed == DWC2_SPEED_PARAM_FULL) {
1026*95c8bc36SAntti Seppälä 		hcfg = dwc2_readl(hsotg->regs + HCFG);
1027197ba5f4SPaul Zimmerman 		hcfg |= HCFG_FSLSSUPP;
1028*95c8bc36SAntti Seppälä 		dwc2_writel(hcfg, hsotg->regs + HCFG);
1029197ba5f4SPaul Zimmerman 	}
1030197ba5f4SPaul Zimmerman 
1031197ba5f4SPaul Zimmerman 	/*
1032197ba5f4SPaul Zimmerman 	 * This bit allows dynamic reloading of the HFIR register during
1033197ba5f4SPaul Zimmerman 	 * runtime. This bit needs to be programmed during initial configuration
1034197ba5f4SPaul Zimmerman 	 * and its value must not be changed during runtime.
1035197ba5f4SPaul Zimmerman 	 */
1036197ba5f4SPaul Zimmerman 	if (hsotg->core_params->reload_ctl > 0) {
1037*95c8bc36SAntti Seppälä 		hfir = dwc2_readl(hsotg->regs + HFIR);
1038197ba5f4SPaul Zimmerman 		hfir |= HFIR_RLDCTRL;
1039*95c8bc36SAntti Seppälä 		dwc2_writel(hfir, hsotg->regs + HFIR);
1040197ba5f4SPaul Zimmerman 	}
1041197ba5f4SPaul Zimmerman 
1042197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_desc_enable > 0) {
1043197ba5f4SPaul Zimmerman 		u32 op_mode = hsotg->hw_params.op_mode;
1044197ba5f4SPaul Zimmerman 		if (hsotg->hw_params.snpsid < DWC2_CORE_REV_2_90a ||
1045197ba5f4SPaul Zimmerman 		    !hsotg->hw_params.dma_desc_enable ||
1046197ba5f4SPaul Zimmerman 		    op_mode == GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE ||
1047197ba5f4SPaul Zimmerman 		    op_mode == GHWCFG2_OP_MODE_NO_SRP_CAPABLE_DEVICE ||
1048197ba5f4SPaul Zimmerman 		    op_mode == GHWCFG2_OP_MODE_UNDEFINED) {
1049197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
1050197ba5f4SPaul Zimmerman 				"Hardware does not support descriptor DMA mode -\n");
1051197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
1052197ba5f4SPaul Zimmerman 				"falling back to buffer DMA mode.\n");
1053197ba5f4SPaul Zimmerman 			hsotg->core_params->dma_desc_enable = 0;
1054197ba5f4SPaul Zimmerman 		} else {
1055*95c8bc36SAntti Seppälä 			hcfg = dwc2_readl(hsotg->regs + HCFG);
1056197ba5f4SPaul Zimmerman 			hcfg |= HCFG_DESCDMA;
1057*95c8bc36SAntti Seppälä 			dwc2_writel(hcfg, hsotg->regs + HCFG);
1058197ba5f4SPaul Zimmerman 		}
1059197ba5f4SPaul Zimmerman 	}
1060197ba5f4SPaul Zimmerman 
1061197ba5f4SPaul Zimmerman 	/* Configure data FIFO sizes */
1062197ba5f4SPaul Zimmerman 	dwc2_config_fifos(hsotg);
1063197ba5f4SPaul Zimmerman 
1064197ba5f4SPaul Zimmerman 	/* TODO - check this */
1065197ba5f4SPaul Zimmerman 	/* Clear Host Set HNP Enable in the OTG Control Register */
1066*95c8bc36SAntti Seppälä 	otgctl = dwc2_readl(hsotg->regs + GOTGCTL);
1067197ba5f4SPaul Zimmerman 	otgctl &= ~GOTGCTL_HSTSETHNPEN;
1068*95c8bc36SAntti Seppälä 	dwc2_writel(otgctl, hsotg->regs + GOTGCTL);
1069197ba5f4SPaul Zimmerman 
1070197ba5f4SPaul Zimmerman 	/* Make sure the FIFOs are flushed */
1071197ba5f4SPaul Zimmerman 	dwc2_flush_tx_fifo(hsotg, 0x10 /* all TX FIFOs */);
1072197ba5f4SPaul Zimmerman 	dwc2_flush_rx_fifo(hsotg);
1073197ba5f4SPaul Zimmerman 
1074197ba5f4SPaul Zimmerman 	/* Clear Host Set HNP Enable in the OTG Control Register */
1075*95c8bc36SAntti Seppälä 	otgctl = dwc2_readl(hsotg->regs + GOTGCTL);
1076197ba5f4SPaul Zimmerman 	otgctl &= ~GOTGCTL_HSTSETHNPEN;
1077*95c8bc36SAntti Seppälä 	dwc2_writel(otgctl, hsotg->regs + GOTGCTL);
1078197ba5f4SPaul Zimmerman 
1079197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_desc_enable <= 0) {
1080197ba5f4SPaul Zimmerman 		int num_channels, i;
1081197ba5f4SPaul Zimmerman 		u32 hcchar;
1082197ba5f4SPaul Zimmerman 
1083197ba5f4SPaul Zimmerman 		/* Flush out any leftover queued requests */
1084197ba5f4SPaul Zimmerman 		num_channels = hsotg->core_params->host_channels;
1085197ba5f4SPaul Zimmerman 		for (i = 0; i < num_channels; i++) {
1086*95c8bc36SAntti Seppälä 			hcchar = dwc2_readl(hsotg->regs + HCCHAR(i));
1087197ba5f4SPaul Zimmerman 			hcchar &= ~HCCHAR_CHENA;
1088197ba5f4SPaul Zimmerman 			hcchar |= HCCHAR_CHDIS;
1089197ba5f4SPaul Zimmerman 			hcchar &= ~HCCHAR_EPDIR;
1090*95c8bc36SAntti Seppälä 			dwc2_writel(hcchar, hsotg->regs + HCCHAR(i));
1091197ba5f4SPaul Zimmerman 		}
1092197ba5f4SPaul Zimmerman 
1093197ba5f4SPaul Zimmerman 		/* Halt all channels to put them into a known state */
1094197ba5f4SPaul Zimmerman 		for (i = 0; i < num_channels; i++) {
1095197ba5f4SPaul Zimmerman 			int count = 0;
1096197ba5f4SPaul Zimmerman 
1097*95c8bc36SAntti Seppälä 			hcchar = dwc2_readl(hsotg->regs + HCCHAR(i));
1098197ba5f4SPaul Zimmerman 			hcchar |= HCCHAR_CHENA | HCCHAR_CHDIS;
1099197ba5f4SPaul Zimmerman 			hcchar &= ~HCCHAR_EPDIR;
1100*95c8bc36SAntti Seppälä 			dwc2_writel(hcchar, hsotg->regs + HCCHAR(i));
1101197ba5f4SPaul Zimmerman 			dev_dbg(hsotg->dev, "%s: Halt channel %d\n",
1102197ba5f4SPaul Zimmerman 				__func__, i);
1103197ba5f4SPaul Zimmerman 			do {
1104*95c8bc36SAntti Seppälä 				hcchar = dwc2_readl(hsotg->regs + HCCHAR(i));
1105197ba5f4SPaul Zimmerman 				if (++count > 1000) {
1106197ba5f4SPaul Zimmerman 					dev_err(hsotg->dev,
1107197ba5f4SPaul Zimmerman 						"Unable to clear enable on channel %d\n",
1108197ba5f4SPaul Zimmerman 						i);
1109197ba5f4SPaul Zimmerman 					break;
1110197ba5f4SPaul Zimmerman 				}
1111197ba5f4SPaul Zimmerman 				udelay(1);
1112197ba5f4SPaul Zimmerman 			} while (hcchar & HCCHAR_CHENA);
1113197ba5f4SPaul Zimmerman 		}
1114197ba5f4SPaul Zimmerman 	}
1115197ba5f4SPaul Zimmerman 
1116197ba5f4SPaul Zimmerman 	/* Turn on the vbus power */
1117197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "Init: Port Power? op_state=%d\n", hsotg->op_state);
1118197ba5f4SPaul Zimmerman 	if (hsotg->op_state == OTG_STATE_A_HOST) {
1119197ba5f4SPaul Zimmerman 		u32 hprt0 = dwc2_read_hprt0(hsotg);
1120197ba5f4SPaul Zimmerman 
1121197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Init: Power Port (%d)\n",
1122197ba5f4SPaul Zimmerman 			!!(hprt0 & HPRT0_PWR));
1123197ba5f4SPaul Zimmerman 		if (!(hprt0 & HPRT0_PWR)) {
1124197ba5f4SPaul Zimmerman 			hprt0 |= HPRT0_PWR;
1125*95c8bc36SAntti Seppälä 			dwc2_writel(hprt0, hsotg->regs + HPRT0);
1126197ba5f4SPaul Zimmerman 		}
1127197ba5f4SPaul Zimmerman 	}
1128197ba5f4SPaul Zimmerman 
1129197ba5f4SPaul Zimmerman 	dwc2_enable_host_interrupts(hsotg);
1130197ba5f4SPaul Zimmerman }
1131197ba5f4SPaul Zimmerman 
1132197ba5f4SPaul Zimmerman static void dwc2_hc_enable_slave_ints(struct dwc2_hsotg *hsotg,
1133197ba5f4SPaul Zimmerman 				      struct dwc2_host_chan *chan)
1134197ba5f4SPaul Zimmerman {
1135197ba5f4SPaul Zimmerman 	u32 hcintmsk = HCINTMSK_CHHLTD;
1136197ba5f4SPaul Zimmerman 
1137197ba5f4SPaul Zimmerman 	switch (chan->ep_type) {
1138197ba5f4SPaul Zimmerman 	case USB_ENDPOINT_XFER_CONTROL:
1139197ba5f4SPaul Zimmerman 	case USB_ENDPOINT_XFER_BULK:
1140197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "control/bulk\n");
1141197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_XFERCOMPL;
1142197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_STALL;
1143197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_XACTERR;
1144197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_DATATGLERR;
1145197ba5f4SPaul Zimmerman 		if (chan->ep_is_in) {
1146197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_BBLERR;
1147197ba5f4SPaul Zimmerman 		} else {
1148197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_NAK;
1149197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_NYET;
1150197ba5f4SPaul Zimmerman 			if (chan->do_ping)
1151197ba5f4SPaul Zimmerman 				hcintmsk |= HCINTMSK_ACK;
1152197ba5f4SPaul Zimmerman 		}
1153197ba5f4SPaul Zimmerman 
1154197ba5f4SPaul Zimmerman 		if (chan->do_split) {
1155197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_NAK;
1156197ba5f4SPaul Zimmerman 			if (chan->complete_split)
1157197ba5f4SPaul Zimmerman 				hcintmsk |= HCINTMSK_NYET;
1158197ba5f4SPaul Zimmerman 			else
1159197ba5f4SPaul Zimmerman 				hcintmsk |= HCINTMSK_ACK;
1160197ba5f4SPaul Zimmerman 		}
1161197ba5f4SPaul Zimmerman 
1162197ba5f4SPaul Zimmerman 		if (chan->error_state)
1163197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_ACK;
1164197ba5f4SPaul Zimmerman 		break;
1165197ba5f4SPaul Zimmerman 
1166197ba5f4SPaul Zimmerman 	case USB_ENDPOINT_XFER_INT:
1167197ba5f4SPaul Zimmerman 		if (dbg_perio())
1168197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "intr\n");
1169197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_XFERCOMPL;
1170197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_NAK;
1171197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_STALL;
1172197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_XACTERR;
1173197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_DATATGLERR;
1174197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_FRMOVRUN;
1175197ba5f4SPaul Zimmerman 
1176197ba5f4SPaul Zimmerman 		if (chan->ep_is_in)
1177197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_BBLERR;
1178197ba5f4SPaul Zimmerman 		if (chan->error_state)
1179197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_ACK;
1180197ba5f4SPaul Zimmerman 		if (chan->do_split) {
1181197ba5f4SPaul Zimmerman 			if (chan->complete_split)
1182197ba5f4SPaul Zimmerman 				hcintmsk |= HCINTMSK_NYET;
1183197ba5f4SPaul Zimmerman 			else
1184197ba5f4SPaul Zimmerman 				hcintmsk |= HCINTMSK_ACK;
1185197ba5f4SPaul Zimmerman 		}
1186197ba5f4SPaul Zimmerman 		break;
1187197ba5f4SPaul Zimmerman 
1188197ba5f4SPaul Zimmerman 	case USB_ENDPOINT_XFER_ISOC:
1189197ba5f4SPaul Zimmerman 		if (dbg_perio())
1190197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "isoc\n");
1191197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_XFERCOMPL;
1192197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_FRMOVRUN;
1193197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_ACK;
1194197ba5f4SPaul Zimmerman 
1195197ba5f4SPaul Zimmerman 		if (chan->ep_is_in) {
1196197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_XACTERR;
1197197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_BBLERR;
1198197ba5f4SPaul Zimmerman 		}
1199197ba5f4SPaul Zimmerman 		break;
1200197ba5f4SPaul Zimmerman 	default:
1201197ba5f4SPaul Zimmerman 		dev_err(hsotg->dev, "## Unknown EP type ##\n");
1202197ba5f4SPaul Zimmerman 		break;
1203197ba5f4SPaul Zimmerman 	}
1204197ba5f4SPaul Zimmerman 
1205*95c8bc36SAntti Seppälä 	dwc2_writel(hcintmsk, hsotg->regs + HCINTMSK(chan->hc_num));
1206197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1207197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "set HCINTMSK to %08x\n", hcintmsk);
1208197ba5f4SPaul Zimmerman }
1209197ba5f4SPaul Zimmerman 
1210197ba5f4SPaul Zimmerman static void dwc2_hc_enable_dma_ints(struct dwc2_hsotg *hsotg,
1211197ba5f4SPaul Zimmerman 				    struct dwc2_host_chan *chan)
1212197ba5f4SPaul Zimmerman {
1213197ba5f4SPaul Zimmerman 	u32 hcintmsk = HCINTMSK_CHHLTD;
1214197ba5f4SPaul Zimmerman 
1215197ba5f4SPaul Zimmerman 	/*
1216197ba5f4SPaul Zimmerman 	 * For Descriptor DMA mode core halts the channel on AHB error.
1217197ba5f4SPaul Zimmerman 	 * Interrupt is not required.
1218197ba5f4SPaul Zimmerman 	 */
1219197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_desc_enable <= 0) {
1220197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1221197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "desc DMA disabled\n");
1222197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_AHBERR;
1223197ba5f4SPaul Zimmerman 	} else {
1224197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1225197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "desc DMA enabled\n");
1226197ba5f4SPaul Zimmerman 		if (chan->ep_type == USB_ENDPOINT_XFER_ISOC)
1227197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_XFERCOMPL;
1228197ba5f4SPaul Zimmerman 	}
1229197ba5f4SPaul Zimmerman 
1230197ba5f4SPaul Zimmerman 	if (chan->error_state && !chan->do_split &&
1231197ba5f4SPaul Zimmerman 	    chan->ep_type != USB_ENDPOINT_XFER_ISOC) {
1232197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1233197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "setting ACK\n");
1234197ba5f4SPaul Zimmerman 		hcintmsk |= HCINTMSK_ACK;
1235197ba5f4SPaul Zimmerman 		if (chan->ep_is_in) {
1236197ba5f4SPaul Zimmerman 			hcintmsk |= HCINTMSK_DATATGLERR;
1237197ba5f4SPaul Zimmerman 			if (chan->ep_type != USB_ENDPOINT_XFER_INT)
1238197ba5f4SPaul Zimmerman 				hcintmsk |= HCINTMSK_NAK;
1239197ba5f4SPaul Zimmerman 		}
1240197ba5f4SPaul Zimmerman 	}
1241197ba5f4SPaul Zimmerman 
1242*95c8bc36SAntti Seppälä 	dwc2_writel(hcintmsk, hsotg->regs + HCINTMSK(chan->hc_num));
1243197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1244197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "set HCINTMSK to %08x\n", hcintmsk);
1245197ba5f4SPaul Zimmerman }
1246197ba5f4SPaul Zimmerman 
1247197ba5f4SPaul Zimmerman static void dwc2_hc_enable_ints(struct dwc2_hsotg *hsotg,
1248197ba5f4SPaul Zimmerman 				struct dwc2_host_chan *chan)
1249197ba5f4SPaul Zimmerman {
1250197ba5f4SPaul Zimmerman 	u32 intmsk;
1251197ba5f4SPaul Zimmerman 
1252197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_enable > 0) {
1253197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1254197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "DMA enabled\n");
1255197ba5f4SPaul Zimmerman 		dwc2_hc_enable_dma_ints(hsotg, chan);
1256197ba5f4SPaul Zimmerman 	} else {
1257197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1258197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "DMA disabled\n");
1259197ba5f4SPaul Zimmerman 		dwc2_hc_enable_slave_ints(hsotg, chan);
1260197ba5f4SPaul Zimmerman 	}
1261197ba5f4SPaul Zimmerman 
1262197ba5f4SPaul Zimmerman 	/* Enable the top level host channel interrupt */
1263*95c8bc36SAntti Seppälä 	intmsk = dwc2_readl(hsotg->regs + HAINTMSK);
1264197ba5f4SPaul Zimmerman 	intmsk |= 1 << chan->hc_num;
1265*95c8bc36SAntti Seppälä 	dwc2_writel(intmsk, hsotg->regs + HAINTMSK);
1266197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1267197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "set HAINTMSK to %08x\n", intmsk);
1268197ba5f4SPaul Zimmerman 
1269197ba5f4SPaul Zimmerman 	/* Make sure host channel interrupts are enabled */
1270*95c8bc36SAntti Seppälä 	intmsk = dwc2_readl(hsotg->regs + GINTMSK);
1271197ba5f4SPaul Zimmerman 	intmsk |= GINTSTS_HCHINT;
1272*95c8bc36SAntti Seppälä 	dwc2_writel(intmsk, hsotg->regs + GINTMSK);
1273197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1274197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "set GINTMSK to %08x\n", intmsk);
1275197ba5f4SPaul Zimmerman }
1276197ba5f4SPaul Zimmerman 
1277197ba5f4SPaul Zimmerman /**
1278197ba5f4SPaul Zimmerman  * dwc2_hc_init() - Prepares a host channel for transferring packets to/from
1279197ba5f4SPaul Zimmerman  * a specific endpoint
1280197ba5f4SPaul Zimmerman  *
1281197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
1282197ba5f4SPaul Zimmerman  * @chan:  Information needed to initialize the host channel
1283197ba5f4SPaul Zimmerman  *
1284197ba5f4SPaul Zimmerman  * The HCCHARn register is set up with the characteristics specified in chan.
1285197ba5f4SPaul Zimmerman  * Host channel interrupts that may need to be serviced while this transfer is
1286197ba5f4SPaul Zimmerman  * in progress are enabled.
1287197ba5f4SPaul Zimmerman  */
1288197ba5f4SPaul Zimmerman void dwc2_hc_init(struct dwc2_hsotg *hsotg, struct dwc2_host_chan *chan)
1289197ba5f4SPaul Zimmerman {
1290197ba5f4SPaul Zimmerman 	u8 hc_num = chan->hc_num;
1291197ba5f4SPaul Zimmerman 	u32 hcintmsk;
1292197ba5f4SPaul Zimmerman 	u32 hcchar;
1293197ba5f4SPaul Zimmerman 	u32 hcsplt = 0;
1294197ba5f4SPaul Zimmerman 
1295197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1296197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "%s()\n", __func__);
1297197ba5f4SPaul Zimmerman 
1298197ba5f4SPaul Zimmerman 	/* Clear old interrupt conditions for this host channel */
1299197ba5f4SPaul Zimmerman 	hcintmsk = 0xffffffff;
1300197ba5f4SPaul Zimmerman 	hcintmsk &= ~HCINTMSK_RESERVED14_31;
1301*95c8bc36SAntti Seppälä 	dwc2_writel(hcintmsk, hsotg->regs + HCINT(hc_num));
1302197ba5f4SPaul Zimmerman 
1303197ba5f4SPaul Zimmerman 	/* Enable channel interrupts required for this transfer */
1304197ba5f4SPaul Zimmerman 	dwc2_hc_enable_ints(hsotg, chan);
1305197ba5f4SPaul Zimmerman 
1306197ba5f4SPaul Zimmerman 	/*
1307197ba5f4SPaul Zimmerman 	 * Program the HCCHARn register with the endpoint characteristics for
1308197ba5f4SPaul Zimmerman 	 * the current transfer
1309197ba5f4SPaul Zimmerman 	 */
1310197ba5f4SPaul Zimmerman 	hcchar = chan->dev_addr << HCCHAR_DEVADDR_SHIFT & HCCHAR_DEVADDR_MASK;
1311197ba5f4SPaul Zimmerman 	hcchar |= chan->ep_num << HCCHAR_EPNUM_SHIFT & HCCHAR_EPNUM_MASK;
1312197ba5f4SPaul Zimmerman 	if (chan->ep_is_in)
1313197ba5f4SPaul Zimmerman 		hcchar |= HCCHAR_EPDIR;
1314197ba5f4SPaul Zimmerman 	if (chan->speed == USB_SPEED_LOW)
1315197ba5f4SPaul Zimmerman 		hcchar |= HCCHAR_LSPDDEV;
1316197ba5f4SPaul Zimmerman 	hcchar |= chan->ep_type << HCCHAR_EPTYPE_SHIFT & HCCHAR_EPTYPE_MASK;
1317197ba5f4SPaul Zimmerman 	hcchar |= chan->max_packet << HCCHAR_MPS_SHIFT & HCCHAR_MPS_MASK;
1318*95c8bc36SAntti Seppälä 	dwc2_writel(hcchar, hsotg->regs + HCCHAR(hc_num));
1319197ba5f4SPaul Zimmerman 	if (dbg_hc(chan)) {
1320197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "set HCCHAR(%d) to %08x\n",
1321197ba5f4SPaul Zimmerman 			 hc_num, hcchar);
1322197ba5f4SPaul Zimmerman 
1323197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "%s: Channel %d\n",
1324197ba5f4SPaul Zimmerman 			 __func__, hc_num);
1325197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Dev Addr: %d\n",
1326197ba5f4SPaul Zimmerman 			 chan->dev_addr);
1327197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Ep Num: %d\n",
1328197ba5f4SPaul Zimmerman 			 chan->ep_num);
1329197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Is In: %d\n",
1330197ba5f4SPaul Zimmerman 			 chan->ep_is_in);
1331197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Is Low Speed: %d\n",
1332197ba5f4SPaul Zimmerman 			 chan->speed == USB_SPEED_LOW);
1333197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Ep Type: %d\n",
1334197ba5f4SPaul Zimmerman 			 chan->ep_type);
1335197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Max Pkt: %d\n",
1336197ba5f4SPaul Zimmerman 			 chan->max_packet);
1337197ba5f4SPaul Zimmerman 	}
1338197ba5f4SPaul Zimmerman 
1339197ba5f4SPaul Zimmerman 	/* Program the HCSPLT register for SPLITs */
1340197ba5f4SPaul Zimmerman 	if (chan->do_split) {
1341197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1342197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev,
1343197ba5f4SPaul Zimmerman 				 "Programming HC %d with split --> %s\n",
1344197ba5f4SPaul Zimmerman 				 hc_num,
1345197ba5f4SPaul Zimmerman 				 chan->complete_split ? "CSPLIT" : "SSPLIT");
1346197ba5f4SPaul Zimmerman 		if (chan->complete_split)
1347197ba5f4SPaul Zimmerman 			hcsplt |= HCSPLT_COMPSPLT;
1348197ba5f4SPaul Zimmerman 		hcsplt |= chan->xact_pos << HCSPLT_XACTPOS_SHIFT &
1349197ba5f4SPaul Zimmerman 			  HCSPLT_XACTPOS_MASK;
1350197ba5f4SPaul Zimmerman 		hcsplt |= chan->hub_addr << HCSPLT_HUBADDR_SHIFT &
1351197ba5f4SPaul Zimmerman 			  HCSPLT_HUBADDR_MASK;
1352197ba5f4SPaul Zimmerman 		hcsplt |= chan->hub_port << HCSPLT_PRTADDR_SHIFT &
1353197ba5f4SPaul Zimmerman 			  HCSPLT_PRTADDR_MASK;
1354197ba5f4SPaul Zimmerman 		if (dbg_hc(chan)) {
1355197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "	  comp split %d\n",
1356197ba5f4SPaul Zimmerman 				 chan->complete_split);
1357197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "	  xact pos %d\n",
1358197ba5f4SPaul Zimmerman 				 chan->xact_pos);
1359197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "	  hub addr %d\n",
1360197ba5f4SPaul Zimmerman 				 chan->hub_addr);
1361197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "	  hub port %d\n",
1362197ba5f4SPaul Zimmerman 				 chan->hub_port);
1363197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "	  is_in %d\n",
1364197ba5f4SPaul Zimmerman 				 chan->ep_is_in);
1365197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "	  Max Pkt %d\n",
1366197ba5f4SPaul Zimmerman 				 chan->max_packet);
1367197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "	  xferlen %d\n",
1368197ba5f4SPaul Zimmerman 				 chan->xfer_len);
1369197ba5f4SPaul Zimmerman 		}
1370197ba5f4SPaul Zimmerman 	}
1371197ba5f4SPaul Zimmerman 
1372*95c8bc36SAntti Seppälä 	dwc2_writel(hcsplt, hsotg->regs + HCSPLT(hc_num));
1373197ba5f4SPaul Zimmerman }
1374197ba5f4SPaul Zimmerman 
1375197ba5f4SPaul Zimmerman /**
1376197ba5f4SPaul Zimmerman  * dwc2_hc_halt() - Attempts to halt a host channel
1377197ba5f4SPaul Zimmerman  *
1378197ba5f4SPaul Zimmerman  * @hsotg:       Controller register interface
1379197ba5f4SPaul Zimmerman  * @chan:        Host channel to halt
1380197ba5f4SPaul Zimmerman  * @halt_status: Reason for halting the channel
1381197ba5f4SPaul Zimmerman  *
1382197ba5f4SPaul Zimmerman  * This function should only be called in Slave mode or to abort a transfer in
1383197ba5f4SPaul Zimmerman  * either Slave mode or DMA mode. Under normal circumstances in DMA mode, the
1384197ba5f4SPaul Zimmerman  * controller halts the channel when the transfer is complete or a condition
1385197ba5f4SPaul Zimmerman  * occurs that requires application intervention.
1386197ba5f4SPaul Zimmerman  *
1387197ba5f4SPaul Zimmerman  * In slave mode, checks for a free request queue entry, then sets the Channel
1388197ba5f4SPaul Zimmerman  * Enable and Channel Disable bits of the Host Channel Characteristics
1389197ba5f4SPaul Zimmerman  * register of the specified channel to intiate the halt. If there is no free
1390197ba5f4SPaul Zimmerman  * request queue entry, sets only the Channel Disable bit of the HCCHARn
1391197ba5f4SPaul Zimmerman  * register to flush requests for this channel. In the latter case, sets a
1392197ba5f4SPaul Zimmerman  * flag to indicate that the host channel needs to be halted when a request
1393197ba5f4SPaul Zimmerman  * queue slot is open.
1394197ba5f4SPaul Zimmerman  *
1395197ba5f4SPaul Zimmerman  * In DMA mode, always sets the Channel Enable and Channel Disable bits of the
1396197ba5f4SPaul Zimmerman  * HCCHARn register. The controller ensures there is space in the request
1397197ba5f4SPaul Zimmerman  * queue before submitting the halt request.
1398197ba5f4SPaul Zimmerman  *
1399197ba5f4SPaul Zimmerman  * Some time may elapse before the core flushes any posted requests for this
1400197ba5f4SPaul Zimmerman  * host channel and halts. The Channel Halted interrupt handler completes the
1401197ba5f4SPaul Zimmerman  * deactivation of the host channel.
1402197ba5f4SPaul Zimmerman  */
1403197ba5f4SPaul Zimmerman void dwc2_hc_halt(struct dwc2_hsotg *hsotg, struct dwc2_host_chan *chan,
1404197ba5f4SPaul Zimmerman 		  enum dwc2_halt_status halt_status)
1405197ba5f4SPaul Zimmerman {
1406197ba5f4SPaul Zimmerman 	u32 nptxsts, hptxsts, hcchar;
1407197ba5f4SPaul Zimmerman 
1408197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1409197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "%s()\n", __func__);
1410197ba5f4SPaul Zimmerman 	if (halt_status == DWC2_HC_XFER_NO_HALT_STATUS)
1411197ba5f4SPaul Zimmerman 		dev_err(hsotg->dev, "!!! halt_status = %d !!!\n", halt_status);
1412197ba5f4SPaul Zimmerman 
1413197ba5f4SPaul Zimmerman 	if (halt_status == DWC2_HC_XFER_URB_DEQUEUE ||
1414197ba5f4SPaul Zimmerman 	    halt_status == DWC2_HC_XFER_AHB_ERR) {
1415197ba5f4SPaul Zimmerman 		/*
1416197ba5f4SPaul Zimmerman 		 * Disable all channel interrupts except Ch Halted. The QTD
1417197ba5f4SPaul Zimmerman 		 * and QH state associated with this transfer has been cleared
1418197ba5f4SPaul Zimmerman 		 * (in the case of URB_DEQUEUE), so the channel needs to be
1419197ba5f4SPaul Zimmerman 		 * shut down carefully to prevent crashes.
1420197ba5f4SPaul Zimmerman 		 */
1421197ba5f4SPaul Zimmerman 		u32 hcintmsk = HCINTMSK_CHHLTD;
1422197ba5f4SPaul Zimmerman 
1423197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "dequeue/error\n");
1424*95c8bc36SAntti Seppälä 		dwc2_writel(hcintmsk, hsotg->regs + HCINTMSK(chan->hc_num));
1425197ba5f4SPaul Zimmerman 
1426197ba5f4SPaul Zimmerman 		/*
1427197ba5f4SPaul Zimmerman 		 * Make sure no other interrupts besides halt are currently
1428197ba5f4SPaul Zimmerman 		 * pending. Handling another interrupt could cause a crash due
1429197ba5f4SPaul Zimmerman 		 * to the QTD and QH state.
1430197ba5f4SPaul Zimmerman 		 */
1431*95c8bc36SAntti Seppälä 		dwc2_writel(~hcintmsk, hsotg->regs + HCINT(chan->hc_num));
1432197ba5f4SPaul Zimmerman 
1433197ba5f4SPaul Zimmerman 		/*
1434197ba5f4SPaul Zimmerman 		 * Make sure the halt status is set to URB_DEQUEUE or AHB_ERR
1435197ba5f4SPaul Zimmerman 		 * even if the channel was already halted for some other
1436197ba5f4SPaul Zimmerman 		 * reason
1437197ba5f4SPaul Zimmerman 		 */
1438197ba5f4SPaul Zimmerman 		chan->halt_status = halt_status;
1439197ba5f4SPaul Zimmerman 
1440*95c8bc36SAntti Seppälä 		hcchar = dwc2_readl(hsotg->regs + HCCHAR(chan->hc_num));
1441197ba5f4SPaul Zimmerman 		if (!(hcchar & HCCHAR_CHENA)) {
1442197ba5f4SPaul Zimmerman 			/*
1443197ba5f4SPaul Zimmerman 			 * The channel is either already halted or it hasn't
1444197ba5f4SPaul Zimmerman 			 * started yet. In DMA mode, the transfer may halt if
1445197ba5f4SPaul Zimmerman 			 * it finishes normally or a condition occurs that
1446197ba5f4SPaul Zimmerman 			 * requires driver intervention. Don't want to halt
1447197ba5f4SPaul Zimmerman 			 * the channel again. In either Slave or DMA mode,
1448197ba5f4SPaul Zimmerman 			 * it's possible that the transfer has been assigned
1449197ba5f4SPaul Zimmerman 			 * to a channel, but not started yet when an URB is
1450197ba5f4SPaul Zimmerman 			 * dequeued. Don't want to halt a channel that hasn't
1451197ba5f4SPaul Zimmerman 			 * started yet.
1452197ba5f4SPaul Zimmerman 			 */
1453197ba5f4SPaul Zimmerman 			return;
1454197ba5f4SPaul Zimmerman 		}
1455197ba5f4SPaul Zimmerman 	}
1456197ba5f4SPaul Zimmerman 	if (chan->halt_pending) {
1457197ba5f4SPaul Zimmerman 		/*
1458197ba5f4SPaul Zimmerman 		 * A halt has already been issued for this channel. This might
1459197ba5f4SPaul Zimmerman 		 * happen when a transfer is aborted by a higher level in
1460197ba5f4SPaul Zimmerman 		 * the stack.
1461197ba5f4SPaul Zimmerman 		 */
1462197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev,
1463197ba5f4SPaul Zimmerman 			 "*** %s: Channel %d, chan->halt_pending already set ***\n",
1464197ba5f4SPaul Zimmerman 			 __func__, chan->hc_num);
1465197ba5f4SPaul Zimmerman 		return;
1466197ba5f4SPaul Zimmerman 	}
1467197ba5f4SPaul Zimmerman 
1468*95c8bc36SAntti Seppälä 	hcchar = dwc2_readl(hsotg->regs + HCCHAR(chan->hc_num));
1469197ba5f4SPaul Zimmerman 
1470197ba5f4SPaul Zimmerman 	/* No need to set the bit in DDMA for disabling the channel */
1471197ba5f4SPaul Zimmerman 	/* TODO check it everywhere channel is disabled */
1472197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_desc_enable <= 0) {
1473197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1474197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "desc DMA disabled\n");
1475197ba5f4SPaul Zimmerman 		hcchar |= HCCHAR_CHENA;
1476197ba5f4SPaul Zimmerman 	} else {
1477197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1478197ba5f4SPaul Zimmerman 			dev_dbg(hsotg->dev, "desc DMA enabled\n");
1479197ba5f4SPaul Zimmerman 	}
1480197ba5f4SPaul Zimmerman 	hcchar |= HCCHAR_CHDIS;
1481197ba5f4SPaul Zimmerman 
1482197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_enable <= 0) {
1483197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1484197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "DMA not enabled\n");
1485197ba5f4SPaul Zimmerman 		hcchar |= HCCHAR_CHENA;
1486197ba5f4SPaul Zimmerman 
1487197ba5f4SPaul Zimmerman 		/* Check for space in the request queue to issue the halt */
1488197ba5f4SPaul Zimmerman 		if (chan->ep_type == USB_ENDPOINT_XFER_CONTROL ||
1489197ba5f4SPaul Zimmerman 		    chan->ep_type == USB_ENDPOINT_XFER_BULK) {
1490197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "control/bulk\n");
1491*95c8bc36SAntti Seppälä 			nptxsts = dwc2_readl(hsotg->regs + GNPTXSTS);
1492197ba5f4SPaul Zimmerman 			if ((nptxsts & TXSTS_QSPCAVAIL_MASK) == 0) {
1493197ba5f4SPaul Zimmerman 				dev_vdbg(hsotg->dev, "Disabling channel\n");
1494197ba5f4SPaul Zimmerman 				hcchar &= ~HCCHAR_CHENA;
1495197ba5f4SPaul Zimmerman 			}
1496197ba5f4SPaul Zimmerman 		} else {
1497197ba5f4SPaul Zimmerman 			if (dbg_perio())
1498197ba5f4SPaul Zimmerman 				dev_vdbg(hsotg->dev, "isoc/intr\n");
1499*95c8bc36SAntti Seppälä 			hptxsts = dwc2_readl(hsotg->regs + HPTXSTS);
1500197ba5f4SPaul Zimmerman 			if ((hptxsts & TXSTS_QSPCAVAIL_MASK) == 0 ||
1501197ba5f4SPaul Zimmerman 			    hsotg->queuing_high_bandwidth) {
1502197ba5f4SPaul Zimmerman 				if (dbg_perio())
1503197ba5f4SPaul Zimmerman 					dev_vdbg(hsotg->dev, "Disabling channel\n");
1504197ba5f4SPaul Zimmerman 				hcchar &= ~HCCHAR_CHENA;
1505197ba5f4SPaul Zimmerman 			}
1506197ba5f4SPaul Zimmerman 		}
1507197ba5f4SPaul Zimmerman 	} else {
1508197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1509197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "DMA enabled\n");
1510197ba5f4SPaul Zimmerman 	}
1511197ba5f4SPaul Zimmerman 
1512*95c8bc36SAntti Seppälä 	dwc2_writel(hcchar, hsotg->regs + HCCHAR(chan->hc_num));
1513197ba5f4SPaul Zimmerman 	chan->halt_status = halt_status;
1514197ba5f4SPaul Zimmerman 
1515197ba5f4SPaul Zimmerman 	if (hcchar & HCCHAR_CHENA) {
1516197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1517197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "Channel enabled\n");
1518197ba5f4SPaul Zimmerman 		chan->halt_pending = 1;
1519197ba5f4SPaul Zimmerman 		chan->halt_on_queue = 0;
1520197ba5f4SPaul Zimmerman 	} else {
1521197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1522197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "Channel disabled\n");
1523197ba5f4SPaul Zimmerman 		chan->halt_on_queue = 1;
1524197ba5f4SPaul Zimmerman 	}
1525197ba5f4SPaul Zimmerman 
1526197ba5f4SPaul Zimmerman 	if (dbg_hc(chan)) {
1527197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "%s: Channel %d\n", __func__,
1528197ba5f4SPaul Zimmerman 			 chan->hc_num);
1529197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 hcchar: 0x%08x\n",
1530197ba5f4SPaul Zimmerman 			 hcchar);
1531197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 halt_pending: %d\n",
1532197ba5f4SPaul Zimmerman 			 chan->halt_pending);
1533197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 halt_on_queue: %d\n",
1534197ba5f4SPaul Zimmerman 			 chan->halt_on_queue);
1535197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 halt_status: %d\n",
1536197ba5f4SPaul Zimmerman 			 chan->halt_status);
1537197ba5f4SPaul Zimmerman 	}
1538197ba5f4SPaul Zimmerman }
1539197ba5f4SPaul Zimmerman 
1540197ba5f4SPaul Zimmerman /**
1541197ba5f4SPaul Zimmerman  * dwc2_hc_cleanup() - Clears the transfer state for a host channel
1542197ba5f4SPaul Zimmerman  *
1543197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
1544197ba5f4SPaul Zimmerman  * @chan:  Identifies the host channel to clean up
1545197ba5f4SPaul Zimmerman  *
1546197ba5f4SPaul Zimmerman  * This function is normally called after a transfer is done and the host
1547197ba5f4SPaul Zimmerman  * channel is being released
1548197ba5f4SPaul Zimmerman  */
1549197ba5f4SPaul Zimmerman void dwc2_hc_cleanup(struct dwc2_hsotg *hsotg, struct dwc2_host_chan *chan)
1550197ba5f4SPaul Zimmerman {
1551197ba5f4SPaul Zimmerman 	u32 hcintmsk;
1552197ba5f4SPaul Zimmerman 
1553197ba5f4SPaul Zimmerman 	chan->xfer_started = 0;
1554197ba5f4SPaul Zimmerman 
1555197ba5f4SPaul Zimmerman 	/*
1556197ba5f4SPaul Zimmerman 	 * Clear channel interrupt enables and any unhandled channel interrupt
1557197ba5f4SPaul Zimmerman 	 * conditions
1558197ba5f4SPaul Zimmerman 	 */
1559*95c8bc36SAntti Seppälä 	dwc2_writel(0, hsotg->regs + HCINTMSK(chan->hc_num));
1560197ba5f4SPaul Zimmerman 	hcintmsk = 0xffffffff;
1561197ba5f4SPaul Zimmerman 	hcintmsk &= ~HCINTMSK_RESERVED14_31;
1562*95c8bc36SAntti Seppälä 	dwc2_writel(hcintmsk, hsotg->regs + HCINT(chan->hc_num));
1563197ba5f4SPaul Zimmerman }
1564197ba5f4SPaul Zimmerman 
1565197ba5f4SPaul Zimmerman /**
1566197ba5f4SPaul Zimmerman  * dwc2_hc_set_even_odd_frame() - Sets the channel property that indicates in
1567197ba5f4SPaul Zimmerman  * which frame a periodic transfer should occur
1568197ba5f4SPaul Zimmerman  *
1569197ba5f4SPaul Zimmerman  * @hsotg:  Programming view of DWC_otg controller
1570197ba5f4SPaul Zimmerman  * @chan:   Identifies the host channel to set up and its properties
1571197ba5f4SPaul Zimmerman  * @hcchar: Current value of the HCCHAR register for the specified host channel
1572197ba5f4SPaul Zimmerman  *
1573197ba5f4SPaul Zimmerman  * This function has no effect on non-periodic transfers
1574197ba5f4SPaul Zimmerman  */
1575197ba5f4SPaul Zimmerman static void dwc2_hc_set_even_odd_frame(struct dwc2_hsotg *hsotg,
1576197ba5f4SPaul Zimmerman 				       struct dwc2_host_chan *chan, u32 *hcchar)
1577197ba5f4SPaul Zimmerman {
1578197ba5f4SPaul Zimmerman 	if (chan->ep_type == USB_ENDPOINT_XFER_INT ||
1579197ba5f4SPaul Zimmerman 	    chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
1580197ba5f4SPaul Zimmerman 		/* 1 if _next_ frame is odd, 0 if it's even */
1581197ba5f4SPaul Zimmerman 		if (!(dwc2_hcd_get_frame_number(hsotg) & 0x1))
1582197ba5f4SPaul Zimmerman 			*hcchar |= HCCHAR_ODDFRM;
1583197ba5f4SPaul Zimmerman 	}
1584197ba5f4SPaul Zimmerman }
1585197ba5f4SPaul Zimmerman 
1586197ba5f4SPaul Zimmerman static void dwc2_set_pid_isoc(struct dwc2_host_chan *chan)
1587197ba5f4SPaul Zimmerman {
1588197ba5f4SPaul Zimmerman 	/* Set up the initial PID for the transfer */
1589197ba5f4SPaul Zimmerman 	if (chan->speed == USB_SPEED_HIGH) {
1590197ba5f4SPaul Zimmerman 		if (chan->ep_is_in) {
1591197ba5f4SPaul Zimmerman 			if (chan->multi_count == 1)
1592197ba5f4SPaul Zimmerman 				chan->data_pid_start = DWC2_HC_PID_DATA0;
1593197ba5f4SPaul Zimmerman 			else if (chan->multi_count == 2)
1594197ba5f4SPaul Zimmerman 				chan->data_pid_start = DWC2_HC_PID_DATA1;
1595197ba5f4SPaul Zimmerman 			else
1596197ba5f4SPaul Zimmerman 				chan->data_pid_start = DWC2_HC_PID_DATA2;
1597197ba5f4SPaul Zimmerman 		} else {
1598197ba5f4SPaul Zimmerman 			if (chan->multi_count == 1)
1599197ba5f4SPaul Zimmerman 				chan->data_pid_start = DWC2_HC_PID_DATA0;
1600197ba5f4SPaul Zimmerman 			else
1601197ba5f4SPaul Zimmerman 				chan->data_pid_start = DWC2_HC_PID_MDATA;
1602197ba5f4SPaul Zimmerman 		}
1603197ba5f4SPaul Zimmerman 	} else {
1604197ba5f4SPaul Zimmerman 		chan->data_pid_start = DWC2_HC_PID_DATA0;
1605197ba5f4SPaul Zimmerman 	}
1606197ba5f4SPaul Zimmerman }
1607197ba5f4SPaul Zimmerman 
1608197ba5f4SPaul Zimmerman /**
1609197ba5f4SPaul Zimmerman  * dwc2_hc_write_packet() - Writes a packet into the Tx FIFO associated with
1610197ba5f4SPaul Zimmerman  * the Host Channel
1611197ba5f4SPaul Zimmerman  *
1612197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
1613197ba5f4SPaul Zimmerman  * @chan:  Information needed to initialize the host channel
1614197ba5f4SPaul Zimmerman  *
1615197ba5f4SPaul Zimmerman  * This function should only be called in Slave mode. For a channel associated
1616197ba5f4SPaul Zimmerman  * with a non-periodic EP, the non-periodic Tx FIFO is written. For a channel
1617197ba5f4SPaul Zimmerman  * associated with a periodic EP, the periodic Tx FIFO is written.
1618197ba5f4SPaul Zimmerman  *
1619197ba5f4SPaul Zimmerman  * Upon return the xfer_buf and xfer_count fields in chan are incremented by
1620197ba5f4SPaul Zimmerman  * the number of bytes written to the Tx FIFO.
1621197ba5f4SPaul Zimmerman  */
1622197ba5f4SPaul Zimmerman static void dwc2_hc_write_packet(struct dwc2_hsotg *hsotg,
1623197ba5f4SPaul Zimmerman 				 struct dwc2_host_chan *chan)
1624197ba5f4SPaul Zimmerman {
1625197ba5f4SPaul Zimmerman 	u32 i;
1626197ba5f4SPaul Zimmerman 	u32 remaining_count;
1627197ba5f4SPaul Zimmerman 	u32 byte_count;
1628197ba5f4SPaul Zimmerman 	u32 dword_count;
1629197ba5f4SPaul Zimmerman 	u32 __iomem *data_fifo;
1630197ba5f4SPaul Zimmerman 	u32 *data_buf = (u32 *)chan->xfer_buf;
1631197ba5f4SPaul Zimmerman 
1632197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1633197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "%s()\n", __func__);
1634197ba5f4SPaul Zimmerman 
1635197ba5f4SPaul Zimmerman 	data_fifo = (u32 __iomem *)(hsotg->regs + HCFIFO(chan->hc_num));
1636197ba5f4SPaul Zimmerman 
1637197ba5f4SPaul Zimmerman 	remaining_count = chan->xfer_len - chan->xfer_count;
1638197ba5f4SPaul Zimmerman 	if (remaining_count > chan->max_packet)
1639197ba5f4SPaul Zimmerman 		byte_count = chan->max_packet;
1640197ba5f4SPaul Zimmerman 	else
1641197ba5f4SPaul Zimmerman 		byte_count = remaining_count;
1642197ba5f4SPaul Zimmerman 
1643197ba5f4SPaul Zimmerman 	dword_count = (byte_count + 3) / 4;
1644197ba5f4SPaul Zimmerman 
1645197ba5f4SPaul Zimmerman 	if (((unsigned long)data_buf & 0x3) == 0) {
1646197ba5f4SPaul Zimmerman 		/* xfer_buf is DWORD aligned */
1647197ba5f4SPaul Zimmerman 		for (i = 0; i < dword_count; i++, data_buf++)
1648*95c8bc36SAntti Seppälä 			dwc2_writel(*data_buf, data_fifo);
1649197ba5f4SPaul Zimmerman 	} else {
1650197ba5f4SPaul Zimmerman 		/* xfer_buf is not DWORD aligned */
1651197ba5f4SPaul Zimmerman 		for (i = 0; i < dword_count; i++, data_buf++) {
1652197ba5f4SPaul Zimmerman 			u32 data = data_buf[0] | data_buf[1] << 8 |
1653197ba5f4SPaul Zimmerman 				   data_buf[2] << 16 | data_buf[3] << 24;
1654*95c8bc36SAntti Seppälä 			dwc2_writel(data, data_fifo);
1655197ba5f4SPaul Zimmerman 		}
1656197ba5f4SPaul Zimmerman 	}
1657197ba5f4SPaul Zimmerman 
1658197ba5f4SPaul Zimmerman 	chan->xfer_count += byte_count;
1659197ba5f4SPaul Zimmerman 	chan->xfer_buf += byte_count;
1660197ba5f4SPaul Zimmerman }
1661197ba5f4SPaul Zimmerman 
1662197ba5f4SPaul Zimmerman /**
1663197ba5f4SPaul Zimmerman  * dwc2_hc_start_transfer() - Does the setup for a data transfer for a host
1664197ba5f4SPaul Zimmerman  * channel and starts the transfer
1665197ba5f4SPaul Zimmerman  *
1666197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
1667197ba5f4SPaul Zimmerman  * @chan:  Information needed to initialize the host channel. The xfer_len value
1668197ba5f4SPaul Zimmerman  *         may be reduced to accommodate the max widths of the XferSize and
1669197ba5f4SPaul Zimmerman  *         PktCnt fields in the HCTSIZn register. The multi_count value may be
1670197ba5f4SPaul Zimmerman  *         changed to reflect the final xfer_len value.
1671197ba5f4SPaul Zimmerman  *
1672197ba5f4SPaul Zimmerman  * This function may be called in either Slave mode or DMA mode. In Slave mode,
1673197ba5f4SPaul Zimmerman  * the caller must ensure that there is sufficient space in the request queue
1674197ba5f4SPaul Zimmerman  * and Tx Data FIFO.
1675197ba5f4SPaul Zimmerman  *
1676197ba5f4SPaul Zimmerman  * For an OUT transfer in Slave mode, it loads a data packet into the
1677197ba5f4SPaul Zimmerman  * appropriate FIFO. If necessary, additional data packets are loaded in the
1678197ba5f4SPaul Zimmerman  * Host ISR.
1679197ba5f4SPaul Zimmerman  *
1680197ba5f4SPaul Zimmerman  * For an IN transfer in Slave mode, a data packet is requested. The data
1681197ba5f4SPaul Zimmerman  * packets are unloaded from the Rx FIFO in the Host ISR. If necessary,
1682197ba5f4SPaul Zimmerman  * additional data packets are requested in the Host ISR.
1683197ba5f4SPaul Zimmerman  *
1684197ba5f4SPaul Zimmerman  * For a PING transfer in Slave mode, the Do Ping bit is set in the HCTSIZ
1685197ba5f4SPaul Zimmerman  * register along with a packet count of 1 and the channel is enabled. This
1686197ba5f4SPaul Zimmerman  * causes a single PING transaction to occur. Other fields in HCTSIZ are
1687197ba5f4SPaul Zimmerman  * simply set to 0 since no data transfer occurs in this case.
1688197ba5f4SPaul Zimmerman  *
1689197ba5f4SPaul Zimmerman  * For a PING transfer in DMA mode, the HCTSIZ register is initialized with
1690197ba5f4SPaul Zimmerman  * all the information required to perform the subsequent data transfer. In
1691197ba5f4SPaul Zimmerman  * addition, the Do Ping bit is set in the HCTSIZ register. In this case, the
1692197ba5f4SPaul Zimmerman  * controller performs the entire PING protocol, then starts the data
1693197ba5f4SPaul Zimmerman  * transfer.
1694197ba5f4SPaul Zimmerman  */
1695197ba5f4SPaul Zimmerman void dwc2_hc_start_transfer(struct dwc2_hsotg *hsotg,
1696197ba5f4SPaul Zimmerman 			    struct dwc2_host_chan *chan)
1697197ba5f4SPaul Zimmerman {
1698197ba5f4SPaul Zimmerman 	u32 max_hc_xfer_size = hsotg->core_params->max_transfer_size;
1699197ba5f4SPaul Zimmerman 	u16 max_hc_pkt_count = hsotg->core_params->max_packet_count;
1700197ba5f4SPaul Zimmerman 	u32 hcchar;
1701197ba5f4SPaul Zimmerman 	u32 hctsiz = 0;
1702197ba5f4SPaul Zimmerman 	u16 num_packets;
1703197ba5f4SPaul Zimmerman 
1704197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1705197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "%s()\n", __func__);
1706197ba5f4SPaul Zimmerman 
1707197ba5f4SPaul Zimmerman 	if (chan->do_ping) {
1708197ba5f4SPaul Zimmerman 		if (hsotg->core_params->dma_enable <= 0) {
1709197ba5f4SPaul Zimmerman 			if (dbg_hc(chan))
1710197ba5f4SPaul Zimmerman 				dev_vdbg(hsotg->dev, "ping, no DMA\n");
1711197ba5f4SPaul Zimmerman 			dwc2_hc_do_ping(hsotg, chan);
1712197ba5f4SPaul Zimmerman 			chan->xfer_started = 1;
1713197ba5f4SPaul Zimmerman 			return;
1714197ba5f4SPaul Zimmerman 		} else {
1715197ba5f4SPaul Zimmerman 			if (dbg_hc(chan))
1716197ba5f4SPaul Zimmerman 				dev_vdbg(hsotg->dev, "ping, DMA\n");
1717197ba5f4SPaul Zimmerman 			hctsiz |= TSIZ_DOPNG;
1718197ba5f4SPaul Zimmerman 		}
1719197ba5f4SPaul Zimmerman 	}
1720197ba5f4SPaul Zimmerman 
1721197ba5f4SPaul Zimmerman 	if (chan->do_split) {
1722197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1723197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "split\n");
1724197ba5f4SPaul Zimmerman 		num_packets = 1;
1725197ba5f4SPaul Zimmerman 
1726197ba5f4SPaul Zimmerman 		if (chan->complete_split && !chan->ep_is_in)
1727197ba5f4SPaul Zimmerman 			/*
1728197ba5f4SPaul Zimmerman 			 * For CSPLIT OUT Transfer, set the size to 0 so the
1729197ba5f4SPaul Zimmerman 			 * core doesn't expect any data written to the FIFO
1730197ba5f4SPaul Zimmerman 			 */
1731197ba5f4SPaul Zimmerman 			chan->xfer_len = 0;
1732197ba5f4SPaul Zimmerman 		else if (chan->ep_is_in || chan->xfer_len > chan->max_packet)
1733197ba5f4SPaul Zimmerman 			chan->xfer_len = chan->max_packet;
1734197ba5f4SPaul Zimmerman 		else if (!chan->ep_is_in && chan->xfer_len > 188)
1735197ba5f4SPaul Zimmerman 			chan->xfer_len = 188;
1736197ba5f4SPaul Zimmerman 
1737197ba5f4SPaul Zimmerman 		hctsiz |= chan->xfer_len << TSIZ_XFERSIZE_SHIFT &
1738197ba5f4SPaul Zimmerman 			  TSIZ_XFERSIZE_MASK;
1739197ba5f4SPaul Zimmerman 	} else {
1740197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1741197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "no split\n");
1742197ba5f4SPaul Zimmerman 		/*
1743197ba5f4SPaul Zimmerman 		 * Ensure that the transfer length and packet count will fit
1744197ba5f4SPaul Zimmerman 		 * in the widths allocated for them in the HCTSIZn register
1745197ba5f4SPaul Zimmerman 		 */
1746197ba5f4SPaul Zimmerman 		if (chan->ep_type == USB_ENDPOINT_XFER_INT ||
1747197ba5f4SPaul Zimmerman 		    chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
1748197ba5f4SPaul Zimmerman 			/*
1749197ba5f4SPaul Zimmerman 			 * Make sure the transfer size is no larger than one
1750197ba5f4SPaul Zimmerman 			 * (micro)frame's worth of data. (A check was done
1751197ba5f4SPaul Zimmerman 			 * when the periodic transfer was accepted to ensure
1752197ba5f4SPaul Zimmerman 			 * that a (micro)frame's worth of data can be
1753197ba5f4SPaul Zimmerman 			 * programmed into a channel.)
1754197ba5f4SPaul Zimmerman 			 */
1755197ba5f4SPaul Zimmerman 			u32 max_periodic_len =
1756197ba5f4SPaul Zimmerman 				chan->multi_count * chan->max_packet;
1757197ba5f4SPaul Zimmerman 
1758197ba5f4SPaul Zimmerman 			if (chan->xfer_len > max_periodic_len)
1759197ba5f4SPaul Zimmerman 				chan->xfer_len = max_periodic_len;
1760197ba5f4SPaul Zimmerman 		} else if (chan->xfer_len > max_hc_xfer_size) {
1761197ba5f4SPaul Zimmerman 			/*
1762197ba5f4SPaul Zimmerman 			 * Make sure that xfer_len is a multiple of max packet
1763197ba5f4SPaul Zimmerman 			 * size
1764197ba5f4SPaul Zimmerman 			 */
1765197ba5f4SPaul Zimmerman 			chan->xfer_len =
1766197ba5f4SPaul Zimmerman 				max_hc_xfer_size - chan->max_packet + 1;
1767197ba5f4SPaul Zimmerman 		}
1768197ba5f4SPaul Zimmerman 
1769197ba5f4SPaul Zimmerman 		if (chan->xfer_len > 0) {
1770197ba5f4SPaul Zimmerman 			num_packets = (chan->xfer_len + chan->max_packet - 1) /
1771197ba5f4SPaul Zimmerman 					chan->max_packet;
1772197ba5f4SPaul Zimmerman 			if (num_packets > max_hc_pkt_count) {
1773197ba5f4SPaul Zimmerman 				num_packets = max_hc_pkt_count;
1774197ba5f4SPaul Zimmerman 				chan->xfer_len = num_packets * chan->max_packet;
1775197ba5f4SPaul Zimmerman 			}
1776197ba5f4SPaul Zimmerman 		} else {
1777197ba5f4SPaul Zimmerman 			/* Need 1 packet for transfer length of 0 */
1778197ba5f4SPaul Zimmerman 			num_packets = 1;
1779197ba5f4SPaul Zimmerman 		}
1780197ba5f4SPaul Zimmerman 
1781197ba5f4SPaul Zimmerman 		if (chan->ep_is_in)
1782197ba5f4SPaul Zimmerman 			/*
1783197ba5f4SPaul Zimmerman 			 * Always program an integral # of max packets for IN
1784197ba5f4SPaul Zimmerman 			 * transfers
1785197ba5f4SPaul Zimmerman 			 */
1786197ba5f4SPaul Zimmerman 			chan->xfer_len = num_packets * chan->max_packet;
1787197ba5f4SPaul Zimmerman 
1788197ba5f4SPaul Zimmerman 		if (chan->ep_type == USB_ENDPOINT_XFER_INT ||
1789197ba5f4SPaul Zimmerman 		    chan->ep_type == USB_ENDPOINT_XFER_ISOC)
1790197ba5f4SPaul Zimmerman 			/*
1791197ba5f4SPaul Zimmerman 			 * Make sure that the multi_count field matches the
1792197ba5f4SPaul Zimmerman 			 * actual transfer length
1793197ba5f4SPaul Zimmerman 			 */
1794197ba5f4SPaul Zimmerman 			chan->multi_count = num_packets;
1795197ba5f4SPaul Zimmerman 
1796197ba5f4SPaul Zimmerman 		if (chan->ep_type == USB_ENDPOINT_XFER_ISOC)
1797197ba5f4SPaul Zimmerman 			dwc2_set_pid_isoc(chan);
1798197ba5f4SPaul Zimmerman 
1799197ba5f4SPaul Zimmerman 		hctsiz |= chan->xfer_len << TSIZ_XFERSIZE_SHIFT &
1800197ba5f4SPaul Zimmerman 			  TSIZ_XFERSIZE_MASK;
1801197ba5f4SPaul Zimmerman 	}
1802197ba5f4SPaul Zimmerman 
1803197ba5f4SPaul Zimmerman 	chan->start_pkt_count = num_packets;
1804197ba5f4SPaul Zimmerman 	hctsiz |= num_packets << TSIZ_PKTCNT_SHIFT & TSIZ_PKTCNT_MASK;
1805197ba5f4SPaul Zimmerman 	hctsiz |= chan->data_pid_start << TSIZ_SC_MC_PID_SHIFT &
1806197ba5f4SPaul Zimmerman 		  TSIZ_SC_MC_PID_MASK;
1807*95c8bc36SAntti Seppälä 	dwc2_writel(hctsiz, hsotg->regs + HCTSIZ(chan->hc_num));
1808197ba5f4SPaul Zimmerman 	if (dbg_hc(chan)) {
1809197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "Wrote %08x to HCTSIZ(%d)\n",
1810197ba5f4SPaul Zimmerman 			 hctsiz, chan->hc_num);
1811197ba5f4SPaul Zimmerman 
1812197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "%s: Channel %d\n", __func__,
1813197ba5f4SPaul Zimmerman 			 chan->hc_num);
1814197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Xfer Size: %d\n",
1815197ba5f4SPaul Zimmerman 			 (hctsiz & TSIZ_XFERSIZE_MASK) >>
1816197ba5f4SPaul Zimmerman 			 TSIZ_XFERSIZE_SHIFT);
1817197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Num Pkts: %d\n",
1818197ba5f4SPaul Zimmerman 			 (hctsiz & TSIZ_PKTCNT_MASK) >>
1819197ba5f4SPaul Zimmerman 			 TSIZ_PKTCNT_SHIFT);
1820197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Start PID: %d\n",
1821197ba5f4SPaul Zimmerman 			 (hctsiz & TSIZ_SC_MC_PID_MASK) >>
1822197ba5f4SPaul Zimmerman 			 TSIZ_SC_MC_PID_SHIFT);
1823197ba5f4SPaul Zimmerman 	}
1824197ba5f4SPaul Zimmerman 
1825197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_enable > 0) {
1826197ba5f4SPaul Zimmerman 		dma_addr_t dma_addr;
1827197ba5f4SPaul Zimmerman 
1828197ba5f4SPaul Zimmerman 		if (chan->align_buf) {
1829197ba5f4SPaul Zimmerman 			if (dbg_hc(chan))
1830197ba5f4SPaul Zimmerman 				dev_vdbg(hsotg->dev, "align_buf\n");
1831197ba5f4SPaul Zimmerman 			dma_addr = chan->align_buf;
1832197ba5f4SPaul Zimmerman 		} else {
1833197ba5f4SPaul Zimmerman 			dma_addr = chan->xfer_dma;
1834197ba5f4SPaul Zimmerman 		}
1835*95c8bc36SAntti Seppälä 		dwc2_writel((u32)dma_addr, hsotg->regs + HCDMA(chan->hc_num));
1836197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
1837197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "Wrote %08lx to HCDMA(%d)\n",
1838197ba5f4SPaul Zimmerman 				 (unsigned long)dma_addr, chan->hc_num);
1839197ba5f4SPaul Zimmerman 	}
1840197ba5f4SPaul Zimmerman 
1841197ba5f4SPaul Zimmerman 	/* Start the split */
1842197ba5f4SPaul Zimmerman 	if (chan->do_split) {
1843*95c8bc36SAntti Seppälä 		u32 hcsplt = dwc2_readl(hsotg->regs + HCSPLT(chan->hc_num));
1844197ba5f4SPaul Zimmerman 
1845197ba5f4SPaul Zimmerman 		hcsplt |= HCSPLT_SPLTENA;
1846*95c8bc36SAntti Seppälä 		dwc2_writel(hcsplt, hsotg->regs + HCSPLT(chan->hc_num));
1847197ba5f4SPaul Zimmerman 	}
1848197ba5f4SPaul Zimmerman 
1849*95c8bc36SAntti Seppälä 	hcchar = dwc2_readl(hsotg->regs + HCCHAR(chan->hc_num));
1850197ba5f4SPaul Zimmerman 	hcchar &= ~HCCHAR_MULTICNT_MASK;
1851197ba5f4SPaul Zimmerman 	hcchar |= chan->multi_count << HCCHAR_MULTICNT_SHIFT &
1852197ba5f4SPaul Zimmerman 		  HCCHAR_MULTICNT_MASK;
1853197ba5f4SPaul Zimmerman 	dwc2_hc_set_even_odd_frame(hsotg, chan, &hcchar);
1854197ba5f4SPaul Zimmerman 
1855197ba5f4SPaul Zimmerman 	if (hcchar & HCCHAR_CHDIS)
1856197ba5f4SPaul Zimmerman 		dev_warn(hsotg->dev,
1857197ba5f4SPaul Zimmerman 			 "%s: chdis set, channel %d, hcchar 0x%08x\n",
1858197ba5f4SPaul Zimmerman 			 __func__, chan->hc_num, hcchar);
1859197ba5f4SPaul Zimmerman 
1860197ba5f4SPaul Zimmerman 	/* Set host channel enable after all other setup is complete */
1861197ba5f4SPaul Zimmerman 	hcchar |= HCCHAR_CHENA;
1862197ba5f4SPaul Zimmerman 	hcchar &= ~HCCHAR_CHDIS;
1863197ba5f4SPaul Zimmerman 
1864197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1865197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Multi Cnt: %d\n",
1866197ba5f4SPaul Zimmerman 			 (hcchar & HCCHAR_MULTICNT_MASK) >>
1867197ba5f4SPaul Zimmerman 			 HCCHAR_MULTICNT_SHIFT);
1868197ba5f4SPaul Zimmerman 
1869*95c8bc36SAntti Seppälä 	dwc2_writel(hcchar, hsotg->regs + HCCHAR(chan->hc_num));
1870197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1871197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "Wrote %08x to HCCHAR(%d)\n", hcchar,
1872197ba5f4SPaul Zimmerman 			 chan->hc_num);
1873197ba5f4SPaul Zimmerman 
1874197ba5f4SPaul Zimmerman 	chan->xfer_started = 1;
1875197ba5f4SPaul Zimmerman 	chan->requests++;
1876197ba5f4SPaul Zimmerman 
1877197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_enable <= 0 &&
1878197ba5f4SPaul Zimmerman 	    !chan->ep_is_in && chan->xfer_len > 0)
1879197ba5f4SPaul Zimmerman 		/* Load OUT packet into the appropriate Tx FIFO */
1880197ba5f4SPaul Zimmerman 		dwc2_hc_write_packet(hsotg, chan);
1881197ba5f4SPaul Zimmerman }
1882197ba5f4SPaul Zimmerman 
1883197ba5f4SPaul Zimmerman /**
1884197ba5f4SPaul Zimmerman  * dwc2_hc_start_transfer_ddma() - Does the setup for a data transfer for a
1885197ba5f4SPaul Zimmerman  * host channel and starts the transfer in Descriptor DMA mode
1886197ba5f4SPaul Zimmerman  *
1887197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
1888197ba5f4SPaul Zimmerman  * @chan:  Information needed to initialize the host channel
1889197ba5f4SPaul Zimmerman  *
1890197ba5f4SPaul Zimmerman  * Initializes HCTSIZ register. For a PING transfer the Do Ping bit is set.
1891197ba5f4SPaul Zimmerman  * Sets PID and NTD values. For periodic transfers initializes SCHED_INFO field
1892197ba5f4SPaul Zimmerman  * with micro-frame bitmap.
1893197ba5f4SPaul Zimmerman  *
1894197ba5f4SPaul Zimmerman  * Initializes HCDMA register with descriptor list address and CTD value then
1895197ba5f4SPaul Zimmerman  * starts the transfer via enabling the channel.
1896197ba5f4SPaul Zimmerman  */
1897197ba5f4SPaul Zimmerman void dwc2_hc_start_transfer_ddma(struct dwc2_hsotg *hsotg,
1898197ba5f4SPaul Zimmerman 				 struct dwc2_host_chan *chan)
1899197ba5f4SPaul Zimmerman {
1900197ba5f4SPaul Zimmerman 	u32 hcchar;
1901197ba5f4SPaul Zimmerman 	u32 hc_dma;
1902197ba5f4SPaul Zimmerman 	u32 hctsiz = 0;
1903197ba5f4SPaul Zimmerman 
1904197ba5f4SPaul Zimmerman 	if (chan->do_ping)
1905197ba5f4SPaul Zimmerman 		hctsiz |= TSIZ_DOPNG;
1906197ba5f4SPaul Zimmerman 
1907197ba5f4SPaul Zimmerman 	if (chan->ep_type == USB_ENDPOINT_XFER_ISOC)
1908197ba5f4SPaul Zimmerman 		dwc2_set_pid_isoc(chan);
1909197ba5f4SPaul Zimmerman 
1910197ba5f4SPaul Zimmerman 	/* Packet Count and Xfer Size are not used in Descriptor DMA mode */
1911197ba5f4SPaul Zimmerman 	hctsiz |= chan->data_pid_start << TSIZ_SC_MC_PID_SHIFT &
1912197ba5f4SPaul Zimmerman 		  TSIZ_SC_MC_PID_MASK;
1913197ba5f4SPaul Zimmerman 
1914197ba5f4SPaul Zimmerman 	/* 0 - 1 descriptor, 1 - 2 descriptors, etc */
1915197ba5f4SPaul Zimmerman 	hctsiz |= (chan->ntd - 1) << TSIZ_NTD_SHIFT & TSIZ_NTD_MASK;
1916197ba5f4SPaul Zimmerman 
1917197ba5f4SPaul Zimmerman 	/* Non-zero only for high-speed interrupt endpoints */
1918197ba5f4SPaul Zimmerman 	hctsiz |= chan->schinfo << TSIZ_SCHINFO_SHIFT & TSIZ_SCHINFO_MASK;
1919197ba5f4SPaul Zimmerman 
1920197ba5f4SPaul Zimmerman 	if (dbg_hc(chan)) {
1921197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "%s: Channel %d\n", __func__,
1922197ba5f4SPaul Zimmerman 			 chan->hc_num);
1923197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Start PID: %d\n",
1924197ba5f4SPaul Zimmerman 			 chan->data_pid_start);
1925197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 NTD: %d\n", chan->ntd - 1);
1926197ba5f4SPaul Zimmerman 	}
1927197ba5f4SPaul Zimmerman 
1928*95c8bc36SAntti Seppälä 	dwc2_writel(hctsiz, hsotg->regs + HCTSIZ(chan->hc_num));
1929197ba5f4SPaul Zimmerman 
1930197ba5f4SPaul Zimmerman 	hc_dma = (u32)chan->desc_list_addr & HCDMA_DMA_ADDR_MASK;
1931197ba5f4SPaul Zimmerman 
1932197ba5f4SPaul Zimmerman 	/* Always start from first descriptor */
1933197ba5f4SPaul Zimmerman 	hc_dma &= ~HCDMA_CTD_MASK;
1934*95c8bc36SAntti Seppälä 	dwc2_writel(hc_dma, hsotg->regs + HCDMA(chan->hc_num));
1935197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1936197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "Wrote %08x to HCDMA(%d)\n",
1937197ba5f4SPaul Zimmerman 			 hc_dma, chan->hc_num);
1938197ba5f4SPaul Zimmerman 
1939*95c8bc36SAntti Seppälä 	hcchar = dwc2_readl(hsotg->regs + HCCHAR(chan->hc_num));
1940197ba5f4SPaul Zimmerman 	hcchar &= ~HCCHAR_MULTICNT_MASK;
1941197ba5f4SPaul Zimmerman 	hcchar |= chan->multi_count << HCCHAR_MULTICNT_SHIFT &
1942197ba5f4SPaul Zimmerman 		  HCCHAR_MULTICNT_MASK;
1943197ba5f4SPaul Zimmerman 
1944197ba5f4SPaul Zimmerman 	if (hcchar & HCCHAR_CHDIS)
1945197ba5f4SPaul Zimmerman 		dev_warn(hsotg->dev,
1946197ba5f4SPaul Zimmerman 			 "%s: chdis set, channel %d, hcchar 0x%08x\n",
1947197ba5f4SPaul Zimmerman 			 __func__, chan->hc_num, hcchar);
1948197ba5f4SPaul Zimmerman 
1949197ba5f4SPaul Zimmerman 	/* Set host channel enable after all other setup is complete */
1950197ba5f4SPaul Zimmerman 	hcchar |= HCCHAR_CHENA;
1951197ba5f4SPaul Zimmerman 	hcchar &= ~HCCHAR_CHDIS;
1952197ba5f4SPaul Zimmerman 
1953197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1954197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "	 Multi Cnt: %d\n",
1955197ba5f4SPaul Zimmerman 			 (hcchar & HCCHAR_MULTICNT_MASK) >>
1956197ba5f4SPaul Zimmerman 			 HCCHAR_MULTICNT_SHIFT);
1957197ba5f4SPaul Zimmerman 
1958*95c8bc36SAntti Seppälä 	dwc2_writel(hcchar, hsotg->regs + HCCHAR(chan->hc_num));
1959197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1960197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "Wrote %08x to HCCHAR(%d)\n", hcchar,
1961197ba5f4SPaul Zimmerman 			 chan->hc_num);
1962197ba5f4SPaul Zimmerman 
1963197ba5f4SPaul Zimmerman 	chan->xfer_started = 1;
1964197ba5f4SPaul Zimmerman 	chan->requests++;
1965197ba5f4SPaul Zimmerman }
1966197ba5f4SPaul Zimmerman 
1967197ba5f4SPaul Zimmerman /**
1968197ba5f4SPaul Zimmerman  * dwc2_hc_continue_transfer() - Continues a data transfer that was started by
1969197ba5f4SPaul Zimmerman  * a previous call to dwc2_hc_start_transfer()
1970197ba5f4SPaul Zimmerman  *
1971197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
1972197ba5f4SPaul Zimmerman  * @chan:  Information needed to initialize the host channel
1973197ba5f4SPaul Zimmerman  *
1974197ba5f4SPaul Zimmerman  * The caller must ensure there is sufficient space in the request queue and Tx
1975197ba5f4SPaul Zimmerman  * Data FIFO. This function should only be called in Slave mode. In DMA mode,
1976197ba5f4SPaul Zimmerman  * the controller acts autonomously to complete transfers programmed to a host
1977197ba5f4SPaul Zimmerman  * channel.
1978197ba5f4SPaul Zimmerman  *
1979197ba5f4SPaul Zimmerman  * For an OUT transfer, a new data packet is loaded into the appropriate FIFO
1980197ba5f4SPaul Zimmerman  * if there is any data remaining to be queued. For an IN transfer, another
1981197ba5f4SPaul Zimmerman  * data packet is always requested. For the SETUP phase of a control transfer,
1982197ba5f4SPaul Zimmerman  * this function does nothing.
1983197ba5f4SPaul Zimmerman  *
1984197ba5f4SPaul Zimmerman  * Return: 1 if a new request is queued, 0 if no more requests are required
1985197ba5f4SPaul Zimmerman  * for this transfer
1986197ba5f4SPaul Zimmerman  */
1987197ba5f4SPaul Zimmerman int dwc2_hc_continue_transfer(struct dwc2_hsotg *hsotg,
1988197ba5f4SPaul Zimmerman 			      struct dwc2_host_chan *chan)
1989197ba5f4SPaul Zimmerman {
1990197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
1991197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "%s: Channel %d\n", __func__,
1992197ba5f4SPaul Zimmerman 			 chan->hc_num);
1993197ba5f4SPaul Zimmerman 
1994197ba5f4SPaul Zimmerman 	if (chan->do_split)
1995197ba5f4SPaul Zimmerman 		/* SPLITs always queue just once per channel */
1996197ba5f4SPaul Zimmerman 		return 0;
1997197ba5f4SPaul Zimmerman 
1998197ba5f4SPaul Zimmerman 	if (chan->data_pid_start == DWC2_HC_PID_SETUP)
1999197ba5f4SPaul Zimmerman 		/* SETUPs are queued only once since they can't be NAK'd */
2000197ba5f4SPaul Zimmerman 		return 0;
2001197ba5f4SPaul Zimmerman 
2002197ba5f4SPaul Zimmerman 	if (chan->ep_is_in) {
2003197ba5f4SPaul Zimmerman 		/*
2004197ba5f4SPaul Zimmerman 		 * Always queue another request for other IN transfers. If
2005197ba5f4SPaul Zimmerman 		 * back-to-back INs are issued and NAKs are received for both,
2006197ba5f4SPaul Zimmerman 		 * the driver may still be processing the first NAK when the
2007197ba5f4SPaul Zimmerman 		 * second NAK is received. When the interrupt handler clears
2008197ba5f4SPaul Zimmerman 		 * the NAK interrupt for the first NAK, the second NAK will
2009197ba5f4SPaul Zimmerman 		 * not be seen. So we can't depend on the NAK interrupt
2010197ba5f4SPaul Zimmerman 		 * handler to requeue a NAK'd request. Instead, IN requests
2011197ba5f4SPaul Zimmerman 		 * are issued each time this function is called. When the
2012197ba5f4SPaul Zimmerman 		 * transfer completes, the extra requests for the channel will
2013197ba5f4SPaul Zimmerman 		 * be flushed.
2014197ba5f4SPaul Zimmerman 		 */
2015*95c8bc36SAntti Seppälä 		u32 hcchar = dwc2_readl(hsotg->regs + HCCHAR(chan->hc_num));
2016197ba5f4SPaul Zimmerman 
2017197ba5f4SPaul Zimmerman 		dwc2_hc_set_even_odd_frame(hsotg, chan, &hcchar);
2018197ba5f4SPaul Zimmerman 		hcchar |= HCCHAR_CHENA;
2019197ba5f4SPaul Zimmerman 		hcchar &= ~HCCHAR_CHDIS;
2020197ba5f4SPaul Zimmerman 		if (dbg_hc(chan))
2021197ba5f4SPaul Zimmerman 			dev_vdbg(hsotg->dev, "	 IN xfer: hcchar = 0x%08x\n",
2022197ba5f4SPaul Zimmerman 				 hcchar);
2023*95c8bc36SAntti Seppälä 		dwc2_writel(hcchar, hsotg->regs + HCCHAR(chan->hc_num));
2024197ba5f4SPaul Zimmerman 		chan->requests++;
2025197ba5f4SPaul Zimmerman 		return 1;
2026197ba5f4SPaul Zimmerman 	}
2027197ba5f4SPaul Zimmerman 
2028197ba5f4SPaul Zimmerman 	/* OUT transfers */
2029197ba5f4SPaul Zimmerman 
2030197ba5f4SPaul Zimmerman 	if (chan->xfer_count < chan->xfer_len) {
2031197ba5f4SPaul Zimmerman 		if (chan->ep_type == USB_ENDPOINT_XFER_INT ||
2032197ba5f4SPaul Zimmerman 		    chan->ep_type == USB_ENDPOINT_XFER_ISOC) {
2033*95c8bc36SAntti Seppälä 			u32 hcchar = dwc2_readl(hsotg->regs +
2034197ba5f4SPaul Zimmerman 						HCCHAR(chan->hc_num));
2035197ba5f4SPaul Zimmerman 
2036197ba5f4SPaul Zimmerman 			dwc2_hc_set_even_odd_frame(hsotg, chan,
2037197ba5f4SPaul Zimmerman 						   &hcchar);
2038197ba5f4SPaul Zimmerman 		}
2039197ba5f4SPaul Zimmerman 
2040197ba5f4SPaul Zimmerman 		/* Load OUT packet into the appropriate Tx FIFO */
2041197ba5f4SPaul Zimmerman 		dwc2_hc_write_packet(hsotg, chan);
2042197ba5f4SPaul Zimmerman 		chan->requests++;
2043197ba5f4SPaul Zimmerman 		return 1;
2044197ba5f4SPaul Zimmerman 	}
2045197ba5f4SPaul Zimmerman 
2046197ba5f4SPaul Zimmerman 	return 0;
2047197ba5f4SPaul Zimmerman }
2048197ba5f4SPaul Zimmerman 
2049197ba5f4SPaul Zimmerman /**
2050197ba5f4SPaul Zimmerman  * dwc2_hc_do_ping() - Starts a PING transfer
2051197ba5f4SPaul Zimmerman  *
2052197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
2053197ba5f4SPaul Zimmerman  * @chan:  Information needed to initialize the host channel
2054197ba5f4SPaul Zimmerman  *
2055197ba5f4SPaul Zimmerman  * This function should only be called in Slave mode. The Do Ping bit is set in
2056197ba5f4SPaul Zimmerman  * the HCTSIZ register, then the channel is enabled.
2057197ba5f4SPaul Zimmerman  */
2058197ba5f4SPaul Zimmerman void dwc2_hc_do_ping(struct dwc2_hsotg *hsotg, struct dwc2_host_chan *chan)
2059197ba5f4SPaul Zimmerman {
2060197ba5f4SPaul Zimmerman 	u32 hcchar;
2061197ba5f4SPaul Zimmerman 	u32 hctsiz;
2062197ba5f4SPaul Zimmerman 
2063197ba5f4SPaul Zimmerman 	if (dbg_hc(chan))
2064197ba5f4SPaul Zimmerman 		dev_vdbg(hsotg->dev, "%s: Channel %d\n", __func__,
2065197ba5f4SPaul Zimmerman 			 chan->hc_num);
2066197ba5f4SPaul Zimmerman 
2067197ba5f4SPaul Zimmerman 
2068197ba5f4SPaul Zimmerman 	hctsiz = TSIZ_DOPNG;
2069197ba5f4SPaul Zimmerman 	hctsiz |= 1 << TSIZ_PKTCNT_SHIFT;
2070*95c8bc36SAntti Seppälä 	dwc2_writel(hctsiz, hsotg->regs + HCTSIZ(chan->hc_num));
2071197ba5f4SPaul Zimmerman 
2072*95c8bc36SAntti Seppälä 	hcchar = dwc2_readl(hsotg->regs + HCCHAR(chan->hc_num));
2073197ba5f4SPaul Zimmerman 	hcchar |= HCCHAR_CHENA;
2074197ba5f4SPaul Zimmerman 	hcchar &= ~HCCHAR_CHDIS;
2075*95c8bc36SAntti Seppälä 	dwc2_writel(hcchar, hsotg->regs + HCCHAR(chan->hc_num));
2076197ba5f4SPaul Zimmerman }
2077197ba5f4SPaul Zimmerman 
2078197ba5f4SPaul Zimmerman /**
2079197ba5f4SPaul Zimmerman  * dwc2_calc_frame_interval() - Calculates the correct frame Interval value for
2080197ba5f4SPaul Zimmerman  * the HFIR register according to PHY type and speed
2081197ba5f4SPaul Zimmerman  *
2082197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
2083197ba5f4SPaul Zimmerman  *
2084197ba5f4SPaul Zimmerman  * NOTE: The caller can modify the value of the HFIR register only after the
2085197ba5f4SPaul Zimmerman  * Port Enable bit of the Host Port Control and Status register (HPRT.EnaPort)
2086197ba5f4SPaul Zimmerman  * has been set
2087197ba5f4SPaul Zimmerman  */
2088197ba5f4SPaul Zimmerman u32 dwc2_calc_frame_interval(struct dwc2_hsotg *hsotg)
2089197ba5f4SPaul Zimmerman {
2090197ba5f4SPaul Zimmerman 	u32 usbcfg;
2091197ba5f4SPaul Zimmerman 	u32 hprt0;
2092197ba5f4SPaul Zimmerman 	int clock = 60;	/* default value */
2093197ba5f4SPaul Zimmerman 
2094*95c8bc36SAntti Seppälä 	usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
2095*95c8bc36SAntti Seppälä 	hprt0 = dwc2_readl(hsotg->regs + HPRT0);
2096197ba5f4SPaul Zimmerman 
2097197ba5f4SPaul Zimmerman 	if (!(usbcfg & GUSBCFG_PHYSEL) && (usbcfg & GUSBCFG_ULPI_UTMI_SEL) &&
2098197ba5f4SPaul Zimmerman 	    !(usbcfg & GUSBCFG_PHYIF16))
2099197ba5f4SPaul Zimmerman 		clock = 60;
2100197ba5f4SPaul Zimmerman 	if ((usbcfg & GUSBCFG_PHYSEL) && hsotg->hw_params.fs_phy_type ==
2101197ba5f4SPaul Zimmerman 	    GHWCFG2_FS_PHY_TYPE_SHARED_ULPI)
2102197ba5f4SPaul Zimmerman 		clock = 48;
2103197ba5f4SPaul Zimmerman 	if (!(usbcfg & GUSBCFG_PHY_LP_CLK_SEL) && !(usbcfg & GUSBCFG_PHYSEL) &&
2104197ba5f4SPaul Zimmerman 	    !(usbcfg & GUSBCFG_ULPI_UTMI_SEL) && (usbcfg & GUSBCFG_PHYIF16))
2105197ba5f4SPaul Zimmerman 		clock = 30;
2106197ba5f4SPaul Zimmerman 	if (!(usbcfg & GUSBCFG_PHY_LP_CLK_SEL) && !(usbcfg & GUSBCFG_PHYSEL) &&
2107197ba5f4SPaul Zimmerman 	    !(usbcfg & GUSBCFG_ULPI_UTMI_SEL) && !(usbcfg & GUSBCFG_PHYIF16))
2108197ba5f4SPaul Zimmerman 		clock = 60;
2109197ba5f4SPaul Zimmerman 	if ((usbcfg & GUSBCFG_PHY_LP_CLK_SEL) && !(usbcfg & GUSBCFG_PHYSEL) &&
2110197ba5f4SPaul Zimmerman 	    !(usbcfg & GUSBCFG_ULPI_UTMI_SEL) && (usbcfg & GUSBCFG_PHYIF16))
2111197ba5f4SPaul Zimmerman 		clock = 48;
2112197ba5f4SPaul Zimmerman 	if ((usbcfg & GUSBCFG_PHYSEL) && !(usbcfg & GUSBCFG_PHYIF16) &&
2113197ba5f4SPaul Zimmerman 	    hsotg->hw_params.fs_phy_type == GHWCFG2_FS_PHY_TYPE_SHARED_UTMI)
2114197ba5f4SPaul Zimmerman 		clock = 48;
2115197ba5f4SPaul Zimmerman 	if ((usbcfg & GUSBCFG_PHYSEL) &&
2116197ba5f4SPaul Zimmerman 	    hsotg->hw_params.fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
2117197ba5f4SPaul Zimmerman 		clock = 48;
2118197ba5f4SPaul Zimmerman 
2119197ba5f4SPaul Zimmerman 	if ((hprt0 & HPRT0_SPD_MASK) >> HPRT0_SPD_SHIFT == HPRT0_SPD_HIGH_SPEED)
2120197ba5f4SPaul Zimmerman 		/* High speed case */
2121197ba5f4SPaul Zimmerman 		return 125 * clock;
2122197ba5f4SPaul Zimmerman 	else
2123197ba5f4SPaul Zimmerman 		/* FS/LS case */
2124197ba5f4SPaul Zimmerman 		return 1000 * clock;
2125197ba5f4SPaul Zimmerman }
2126197ba5f4SPaul Zimmerman 
2127197ba5f4SPaul Zimmerman /**
2128197ba5f4SPaul Zimmerman  * dwc2_read_packet() - Reads a packet from the Rx FIFO into the destination
2129197ba5f4SPaul Zimmerman  * buffer
2130197ba5f4SPaul Zimmerman  *
2131197ba5f4SPaul Zimmerman  * @core_if: Programming view of DWC_otg controller
2132197ba5f4SPaul Zimmerman  * @dest:    Destination buffer for the packet
2133197ba5f4SPaul Zimmerman  * @bytes:   Number of bytes to copy to the destination
2134197ba5f4SPaul Zimmerman  */
2135197ba5f4SPaul Zimmerman void dwc2_read_packet(struct dwc2_hsotg *hsotg, u8 *dest, u16 bytes)
2136197ba5f4SPaul Zimmerman {
2137197ba5f4SPaul Zimmerman 	u32 __iomem *fifo = hsotg->regs + HCFIFO(0);
2138197ba5f4SPaul Zimmerman 	u32 *data_buf = (u32 *)dest;
2139197ba5f4SPaul Zimmerman 	int word_count = (bytes + 3) / 4;
2140197ba5f4SPaul Zimmerman 	int i;
2141197ba5f4SPaul Zimmerman 
2142197ba5f4SPaul Zimmerman 	/*
2143197ba5f4SPaul Zimmerman 	 * Todo: Account for the case where dest is not dword aligned. This
2144197ba5f4SPaul Zimmerman 	 * requires reading data from the FIFO into a u32 temp buffer, then
2145197ba5f4SPaul Zimmerman 	 * moving it into the data buffer.
2146197ba5f4SPaul Zimmerman 	 */
2147197ba5f4SPaul Zimmerman 
2148197ba5f4SPaul Zimmerman 	dev_vdbg(hsotg->dev, "%s(%p,%p,%d)\n", __func__, hsotg, dest, bytes);
2149197ba5f4SPaul Zimmerman 
2150197ba5f4SPaul Zimmerman 	for (i = 0; i < word_count; i++, data_buf++)
2151*95c8bc36SAntti Seppälä 		*data_buf = dwc2_readl(fifo);
2152197ba5f4SPaul Zimmerman }
2153197ba5f4SPaul Zimmerman 
2154197ba5f4SPaul Zimmerman /**
2155197ba5f4SPaul Zimmerman  * dwc2_dump_host_registers() - Prints the host registers
2156197ba5f4SPaul Zimmerman  *
2157197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
2158197ba5f4SPaul Zimmerman  *
2159197ba5f4SPaul Zimmerman  * NOTE: This function will be removed once the peripheral controller code
2160197ba5f4SPaul Zimmerman  * is integrated and the driver is stable
2161197ba5f4SPaul Zimmerman  */
2162197ba5f4SPaul Zimmerman void dwc2_dump_host_registers(struct dwc2_hsotg *hsotg)
2163197ba5f4SPaul Zimmerman {
2164197ba5f4SPaul Zimmerman #ifdef DEBUG
2165197ba5f4SPaul Zimmerman 	u32 __iomem *addr;
2166197ba5f4SPaul Zimmerman 	int i;
2167197ba5f4SPaul Zimmerman 
2168197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "Host Global Registers\n");
2169197ba5f4SPaul Zimmerman 	addr = hsotg->regs + HCFG;
2170197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "HCFG	 @0x%08lX : 0x%08X\n",
2171*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2172197ba5f4SPaul Zimmerman 	addr = hsotg->regs + HFIR;
2173197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "HFIR	 @0x%08lX : 0x%08X\n",
2174*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2175197ba5f4SPaul Zimmerman 	addr = hsotg->regs + HFNUM;
2176197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "HFNUM	 @0x%08lX : 0x%08X\n",
2177*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2178197ba5f4SPaul Zimmerman 	addr = hsotg->regs + HPTXSTS;
2179197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "HPTXSTS	 @0x%08lX : 0x%08X\n",
2180*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2181197ba5f4SPaul Zimmerman 	addr = hsotg->regs + HAINT;
2182197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "HAINT	 @0x%08lX : 0x%08X\n",
2183*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2184197ba5f4SPaul Zimmerman 	addr = hsotg->regs + HAINTMSK;
2185197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "HAINTMSK	 @0x%08lX : 0x%08X\n",
2186*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2187197ba5f4SPaul Zimmerman 	if (hsotg->core_params->dma_desc_enable > 0) {
2188197ba5f4SPaul Zimmerman 		addr = hsotg->regs + HFLBADDR;
2189197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "HFLBADDR @0x%08lX : 0x%08X\n",
2190*95c8bc36SAntti Seppälä 			(unsigned long)addr, dwc2_readl(addr));
2191197ba5f4SPaul Zimmerman 	}
2192197ba5f4SPaul Zimmerman 
2193197ba5f4SPaul Zimmerman 	addr = hsotg->regs + HPRT0;
2194197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "HPRT0	 @0x%08lX : 0x%08X\n",
2195*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2196197ba5f4SPaul Zimmerman 
2197197ba5f4SPaul Zimmerman 	for (i = 0; i < hsotg->core_params->host_channels; i++) {
2198197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Host Channel %d Specific Registers\n", i);
2199197ba5f4SPaul Zimmerman 		addr = hsotg->regs + HCCHAR(i);
2200197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "HCCHAR	 @0x%08lX : 0x%08X\n",
2201*95c8bc36SAntti Seppälä 			(unsigned long)addr, dwc2_readl(addr));
2202197ba5f4SPaul Zimmerman 		addr = hsotg->regs + HCSPLT(i);
2203197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "HCSPLT	 @0x%08lX : 0x%08X\n",
2204*95c8bc36SAntti Seppälä 			(unsigned long)addr, dwc2_readl(addr));
2205197ba5f4SPaul Zimmerman 		addr = hsotg->regs + HCINT(i);
2206197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "HCINT	 @0x%08lX : 0x%08X\n",
2207*95c8bc36SAntti Seppälä 			(unsigned long)addr, dwc2_readl(addr));
2208197ba5f4SPaul Zimmerman 		addr = hsotg->regs + HCINTMSK(i);
2209197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "HCINTMSK	 @0x%08lX : 0x%08X\n",
2210*95c8bc36SAntti Seppälä 			(unsigned long)addr, dwc2_readl(addr));
2211197ba5f4SPaul Zimmerman 		addr = hsotg->regs + HCTSIZ(i);
2212197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "HCTSIZ	 @0x%08lX : 0x%08X\n",
2213*95c8bc36SAntti Seppälä 			(unsigned long)addr, dwc2_readl(addr));
2214197ba5f4SPaul Zimmerman 		addr = hsotg->regs + HCDMA(i);
2215197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "HCDMA	 @0x%08lX : 0x%08X\n",
2216*95c8bc36SAntti Seppälä 			(unsigned long)addr, dwc2_readl(addr));
2217197ba5f4SPaul Zimmerman 		if (hsotg->core_params->dma_desc_enable > 0) {
2218197ba5f4SPaul Zimmerman 			addr = hsotg->regs + HCDMAB(i);
2219197ba5f4SPaul Zimmerman 			dev_dbg(hsotg->dev, "HCDMAB	 @0x%08lX : 0x%08X\n",
2220*95c8bc36SAntti Seppälä 				(unsigned long)addr, dwc2_readl(addr));
2221197ba5f4SPaul Zimmerman 		}
2222197ba5f4SPaul Zimmerman 	}
2223197ba5f4SPaul Zimmerman #endif
2224197ba5f4SPaul Zimmerman }
2225197ba5f4SPaul Zimmerman 
2226197ba5f4SPaul Zimmerman /**
2227197ba5f4SPaul Zimmerman  * dwc2_dump_global_registers() - Prints the core global registers
2228197ba5f4SPaul Zimmerman  *
2229197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
2230197ba5f4SPaul Zimmerman  *
2231197ba5f4SPaul Zimmerman  * NOTE: This function will be removed once the peripheral controller code
2232197ba5f4SPaul Zimmerman  * is integrated and the driver is stable
2233197ba5f4SPaul Zimmerman  */
2234197ba5f4SPaul Zimmerman void dwc2_dump_global_registers(struct dwc2_hsotg *hsotg)
2235197ba5f4SPaul Zimmerman {
2236197ba5f4SPaul Zimmerman #ifdef DEBUG
2237197ba5f4SPaul Zimmerman 	u32 __iomem *addr;
2238197ba5f4SPaul Zimmerman 
2239197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "Core Global Registers\n");
2240197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GOTGCTL;
2241197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GOTGCTL	 @0x%08lX : 0x%08X\n",
2242*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2243197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GOTGINT;
2244197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GOTGINT	 @0x%08lX : 0x%08X\n",
2245*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2246197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GAHBCFG;
2247197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GAHBCFG	 @0x%08lX : 0x%08X\n",
2248*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2249197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GUSBCFG;
2250197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GUSBCFG	 @0x%08lX : 0x%08X\n",
2251*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2252197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GRSTCTL;
2253197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GRSTCTL	 @0x%08lX : 0x%08X\n",
2254*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2255197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GINTSTS;
2256197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GINTSTS	 @0x%08lX : 0x%08X\n",
2257*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2258197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GINTMSK;
2259197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GINTMSK	 @0x%08lX : 0x%08X\n",
2260*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2261197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GRXSTSR;
2262197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GRXSTSR	 @0x%08lX : 0x%08X\n",
2263*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2264197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GRXFSIZ;
2265197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GRXFSIZ	 @0x%08lX : 0x%08X\n",
2266*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2267197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GNPTXFSIZ;
2268197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GNPTXFSIZ	 @0x%08lX : 0x%08X\n",
2269*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2270197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GNPTXSTS;
2271197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GNPTXSTS	 @0x%08lX : 0x%08X\n",
2272*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2273197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GI2CCTL;
2274197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GI2CCTL	 @0x%08lX : 0x%08X\n",
2275*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2276197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GPVNDCTL;
2277197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GPVNDCTL	 @0x%08lX : 0x%08X\n",
2278*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2279197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GGPIO;
2280197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GGPIO	 @0x%08lX : 0x%08X\n",
2281*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2282197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GUID;
2283197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GUID	 @0x%08lX : 0x%08X\n",
2284*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2285197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GSNPSID;
2286197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GSNPSID	 @0x%08lX : 0x%08X\n",
2287*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2288197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GHWCFG1;
2289197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GHWCFG1	 @0x%08lX : 0x%08X\n",
2290*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2291197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GHWCFG2;
2292197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GHWCFG2	 @0x%08lX : 0x%08X\n",
2293*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2294197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GHWCFG3;
2295197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GHWCFG3	 @0x%08lX : 0x%08X\n",
2296*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2297197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GHWCFG4;
2298197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GHWCFG4	 @0x%08lX : 0x%08X\n",
2299*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2300197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GLPMCFG;
2301197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GLPMCFG	 @0x%08lX : 0x%08X\n",
2302*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2303197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GPWRDN;
2304197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GPWRDN	 @0x%08lX : 0x%08X\n",
2305*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2306197ba5f4SPaul Zimmerman 	addr = hsotg->regs + GDFIFOCFG;
2307197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "GDFIFOCFG	 @0x%08lX : 0x%08X\n",
2308*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2309197ba5f4SPaul Zimmerman 	addr = hsotg->regs + HPTXFSIZ;
2310197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "HPTXFSIZ	 @0x%08lX : 0x%08X\n",
2311*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2312197ba5f4SPaul Zimmerman 
2313197ba5f4SPaul Zimmerman 	addr = hsotg->regs + PCGCTL;
2314197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "PCGCTL	 @0x%08lX : 0x%08X\n",
2315*95c8bc36SAntti Seppälä 		(unsigned long)addr, dwc2_readl(addr));
2316197ba5f4SPaul Zimmerman #endif
2317197ba5f4SPaul Zimmerman }
2318197ba5f4SPaul Zimmerman 
2319197ba5f4SPaul Zimmerman /**
2320197ba5f4SPaul Zimmerman  * dwc2_flush_tx_fifo() - Flushes a Tx FIFO
2321197ba5f4SPaul Zimmerman  *
2322197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
2323197ba5f4SPaul Zimmerman  * @num:   Tx FIFO to flush
2324197ba5f4SPaul Zimmerman  */
2325197ba5f4SPaul Zimmerman void dwc2_flush_tx_fifo(struct dwc2_hsotg *hsotg, const int num)
2326197ba5f4SPaul Zimmerman {
2327197ba5f4SPaul Zimmerman 	u32 greset;
2328197ba5f4SPaul Zimmerman 	int count = 0;
2329197ba5f4SPaul Zimmerman 
2330197ba5f4SPaul Zimmerman 	dev_vdbg(hsotg->dev, "Flush Tx FIFO %d\n", num);
2331197ba5f4SPaul Zimmerman 
2332197ba5f4SPaul Zimmerman 	greset = GRSTCTL_TXFFLSH;
2333197ba5f4SPaul Zimmerman 	greset |= num << GRSTCTL_TXFNUM_SHIFT & GRSTCTL_TXFNUM_MASK;
2334*95c8bc36SAntti Seppälä 	dwc2_writel(greset, hsotg->regs + GRSTCTL);
2335197ba5f4SPaul Zimmerman 
2336197ba5f4SPaul Zimmerman 	do {
2337*95c8bc36SAntti Seppälä 		greset = dwc2_readl(hsotg->regs + GRSTCTL);
2338197ba5f4SPaul Zimmerman 		if (++count > 10000) {
2339197ba5f4SPaul Zimmerman 			dev_warn(hsotg->dev,
2340197ba5f4SPaul Zimmerman 				 "%s() HANG! GRSTCTL=%0x GNPTXSTS=0x%08x\n",
2341197ba5f4SPaul Zimmerman 				 __func__, greset,
2342*95c8bc36SAntti Seppälä 				 dwc2_readl(hsotg->regs + GNPTXSTS));
2343197ba5f4SPaul Zimmerman 			break;
2344197ba5f4SPaul Zimmerman 		}
2345197ba5f4SPaul Zimmerman 		udelay(1);
2346197ba5f4SPaul Zimmerman 	} while (greset & GRSTCTL_TXFFLSH);
2347197ba5f4SPaul Zimmerman 
2348197ba5f4SPaul Zimmerman 	/* Wait for at least 3 PHY Clocks */
2349197ba5f4SPaul Zimmerman 	udelay(1);
2350197ba5f4SPaul Zimmerman }
2351197ba5f4SPaul Zimmerman 
2352197ba5f4SPaul Zimmerman /**
2353197ba5f4SPaul Zimmerman  * dwc2_flush_rx_fifo() - Flushes the Rx FIFO
2354197ba5f4SPaul Zimmerman  *
2355197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
2356197ba5f4SPaul Zimmerman  */
2357197ba5f4SPaul Zimmerman void dwc2_flush_rx_fifo(struct dwc2_hsotg *hsotg)
2358197ba5f4SPaul Zimmerman {
2359197ba5f4SPaul Zimmerman 	u32 greset;
2360197ba5f4SPaul Zimmerman 	int count = 0;
2361197ba5f4SPaul Zimmerman 
2362197ba5f4SPaul Zimmerman 	dev_vdbg(hsotg->dev, "%s()\n", __func__);
2363197ba5f4SPaul Zimmerman 
2364197ba5f4SPaul Zimmerman 	greset = GRSTCTL_RXFFLSH;
2365*95c8bc36SAntti Seppälä 	dwc2_writel(greset, hsotg->regs + GRSTCTL);
2366197ba5f4SPaul Zimmerman 
2367197ba5f4SPaul Zimmerman 	do {
2368*95c8bc36SAntti Seppälä 		greset = dwc2_readl(hsotg->regs + GRSTCTL);
2369197ba5f4SPaul Zimmerman 		if (++count > 10000) {
2370197ba5f4SPaul Zimmerman 			dev_warn(hsotg->dev, "%s() HANG! GRSTCTL=%0x\n",
2371197ba5f4SPaul Zimmerman 				 __func__, greset);
2372197ba5f4SPaul Zimmerman 			break;
2373197ba5f4SPaul Zimmerman 		}
2374197ba5f4SPaul Zimmerman 		udelay(1);
2375197ba5f4SPaul Zimmerman 	} while (greset & GRSTCTL_RXFFLSH);
2376197ba5f4SPaul Zimmerman 
2377197ba5f4SPaul Zimmerman 	/* Wait for at least 3 PHY Clocks */
2378197ba5f4SPaul Zimmerman 	udelay(1);
2379197ba5f4SPaul Zimmerman }
2380197ba5f4SPaul Zimmerman 
2381197ba5f4SPaul Zimmerman #define DWC2_OUT_OF_BOUNDS(a, b, c)	((a) < (b) || (a) > (c))
2382197ba5f4SPaul Zimmerman 
2383197ba5f4SPaul Zimmerman /* Parameter access functions */
2384197ba5f4SPaul Zimmerman void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg, int val)
2385197ba5f4SPaul Zimmerman {
2386197ba5f4SPaul Zimmerman 	int valid = 1;
2387197ba5f4SPaul Zimmerman 
2388197ba5f4SPaul Zimmerman 	switch (val) {
2389197ba5f4SPaul Zimmerman 	case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
2390197ba5f4SPaul Zimmerman 		if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
2391197ba5f4SPaul Zimmerman 			valid = 0;
2392197ba5f4SPaul Zimmerman 		break;
2393197ba5f4SPaul Zimmerman 	case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
2394197ba5f4SPaul Zimmerman 		switch (hsotg->hw_params.op_mode) {
2395197ba5f4SPaul Zimmerman 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
2396197ba5f4SPaul Zimmerman 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
2397197ba5f4SPaul Zimmerman 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
2398197ba5f4SPaul Zimmerman 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
2399197ba5f4SPaul Zimmerman 			break;
2400197ba5f4SPaul Zimmerman 		default:
2401197ba5f4SPaul Zimmerman 			valid = 0;
2402197ba5f4SPaul Zimmerman 			break;
2403197ba5f4SPaul Zimmerman 		}
2404197ba5f4SPaul Zimmerman 		break;
2405197ba5f4SPaul Zimmerman 	case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
2406197ba5f4SPaul Zimmerman 		/* always valid */
2407197ba5f4SPaul Zimmerman 		break;
2408197ba5f4SPaul Zimmerman 	default:
2409197ba5f4SPaul Zimmerman 		valid = 0;
2410197ba5f4SPaul Zimmerman 		break;
2411197ba5f4SPaul Zimmerman 	}
2412197ba5f4SPaul Zimmerman 
2413197ba5f4SPaul Zimmerman 	if (!valid) {
2414197ba5f4SPaul Zimmerman 		if (val >= 0)
2415197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2416197ba5f4SPaul Zimmerman 				"%d invalid for otg_cap parameter. Check HW configuration.\n",
2417197ba5f4SPaul Zimmerman 				val);
2418197ba5f4SPaul Zimmerman 		switch (hsotg->hw_params.op_mode) {
2419197ba5f4SPaul Zimmerman 		case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
2420197ba5f4SPaul Zimmerman 			val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
2421197ba5f4SPaul Zimmerman 			break;
2422197ba5f4SPaul Zimmerman 		case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
2423197ba5f4SPaul Zimmerman 		case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
2424197ba5f4SPaul Zimmerman 		case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
2425197ba5f4SPaul Zimmerman 			val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
2426197ba5f4SPaul Zimmerman 			break;
2427197ba5f4SPaul Zimmerman 		default:
2428197ba5f4SPaul Zimmerman 			val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
2429197ba5f4SPaul Zimmerman 			break;
2430197ba5f4SPaul Zimmerman 		}
2431197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting otg_cap to %d\n", val);
2432197ba5f4SPaul Zimmerman 	}
2433197ba5f4SPaul Zimmerman 
2434197ba5f4SPaul Zimmerman 	hsotg->core_params->otg_cap = val;
2435197ba5f4SPaul Zimmerman }
2436197ba5f4SPaul Zimmerman 
2437197ba5f4SPaul Zimmerman void dwc2_set_param_dma_enable(struct dwc2_hsotg *hsotg, int val)
2438197ba5f4SPaul Zimmerman {
2439197ba5f4SPaul Zimmerman 	int valid = 1;
2440197ba5f4SPaul Zimmerman 
2441197ba5f4SPaul Zimmerman 	if (val > 0 && hsotg->hw_params.arch == GHWCFG2_SLAVE_ONLY_ARCH)
2442197ba5f4SPaul Zimmerman 		valid = 0;
2443197ba5f4SPaul Zimmerman 	if (val < 0)
2444197ba5f4SPaul Zimmerman 		valid = 0;
2445197ba5f4SPaul Zimmerman 
2446197ba5f4SPaul Zimmerman 	if (!valid) {
2447197ba5f4SPaul Zimmerman 		if (val >= 0)
2448197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2449197ba5f4SPaul Zimmerman 				"%d invalid for dma_enable parameter. Check HW configuration.\n",
2450197ba5f4SPaul Zimmerman 				val);
2451197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.arch != GHWCFG2_SLAVE_ONLY_ARCH;
2452197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting dma_enable to %d\n", val);
2453197ba5f4SPaul Zimmerman 	}
2454197ba5f4SPaul Zimmerman 
2455197ba5f4SPaul Zimmerman 	hsotg->core_params->dma_enable = val;
2456197ba5f4SPaul Zimmerman }
2457197ba5f4SPaul Zimmerman 
2458197ba5f4SPaul Zimmerman void dwc2_set_param_dma_desc_enable(struct dwc2_hsotg *hsotg, int val)
2459197ba5f4SPaul Zimmerman {
2460197ba5f4SPaul Zimmerman 	int valid = 1;
2461197ba5f4SPaul Zimmerman 
2462197ba5f4SPaul Zimmerman 	if (val > 0 && (hsotg->core_params->dma_enable <= 0 ||
2463197ba5f4SPaul Zimmerman 			!hsotg->hw_params.dma_desc_enable))
2464197ba5f4SPaul Zimmerman 		valid = 0;
2465197ba5f4SPaul Zimmerman 	if (val < 0)
2466197ba5f4SPaul Zimmerman 		valid = 0;
2467197ba5f4SPaul Zimmerman 
2468197ba5f4SPaul Zimmerman 	if (!valid) {
2469197ba5f4SPaul Zimmerman 		if (val >= 0)
2470197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2471197ba5f4SPaul Zimmerman 				"%d invalid for dma_desc_enable parameter. Check HW configuration.\n",
2472197ba5f4SPaul Zimmerman 				val);
2473197ba5f4SPaul Zimmerman 		val = (hsotg->core_params->dma_enable > 0 &&
2474197ba5f4SPaul Zimmerman 			hsotg->hw_params.dma_desc_enable);
2475197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting dma_desc_enable to %d\n", val);
2476197ba5f4SPaul Zimmerman 	}
2477197ba5f4SPaul Zimmerman 
2478197ba5f4SPaul Zimmerman 	hsotg->core_params->dma_desc_enable = val;
2479197ba5f4SPaul Zimmerman }
2480197ba5f4SPaul Zimmerman 
2481197ba5f4SPaul Zimmerman void dwc2_set_param_host_support_fs_ls_low_power(struct dwc2_hsotg *hsotg,
2482197ba5f4SPaul Zimmerman 						 int val)
2483197ba5f4SPaul Zimmerman {
2484197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2485197ba5f4SPaul Zimmerman 		if (val >= 0) {
2486197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2487197ba5f4SPaul Zimmerman 				"Wrong value for host_support_fs_low_power\n");
2488197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2489197ba5f4SPaul Zimmerman 				"host_support_fs_low_power must be 0 or 1\n");
2490197ba5f4SPaul Zimmerman 		}
2491197ba5f4SPaul Zimmerman 		val = 0;
2492197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev,
2493197ba5f4SPaul Zimmerman 			"Setting host_support_fs_low_power to %d\n", val);
2494197ba5f4SPaul Zimmerman 	}
2495197ba5f4SPaul Zimmerman 
2496197ba5f4SPaul Zimmerman 	hsotg->core_params->host_support_fs_ls_low_power = val;
2497197ba5f4SPaul Zimmerman }
2498197ba5f4SPaul Zimmerman 
2499197ba5f4SPaul Zimmerman void dwc2_set_param_enable_dynamic_fifo(struct dwc2_hsotg *hsotg, int val)
2500197ba5f4SPaul Zimmerman {
2501197ba5f4SPaul Zimmerman 	int valid = 1;
2502197ba5f4SPaul Zimmerman 
2503197ba5f4SPaul Zimmerman 	if (val > 0 && !hsotg->hw_params.enable_dynamic_fifo)
2504197ba5f4SPaul Zimmerman 		valid = 0;
2505197ba5f4SPaul Zimmerman 	if (val < 0)
2506197ba5f4SPaul Zimmerman 		valid = 0;
2507197ba5f4SPaul Zimmerman 
2508197ba5f4SPaul Zimmerman 	if (!valid) {
2509197ba5f4SPaul Zimmerman 		if (val >= 0)
2510197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2511197ba5f4SPaul Zimmerman 				"%d invalid for enable_dynamic_fifo parameter. Check HW configuration.\n",
2512197ba5f4SPaul Zimmerman 				val);
2513197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.enable_dynamic_fifo;
2514197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting enable_dynamic_fifo to %d\n", val);
2515197ba5f4SPaul Zimmerman 	}
2516197ba5f4SPaul Zimmerman 
2517197ba5f4SPaul Zimmerman 	hsotg->core_params->enable_dynamic_fifo = val;
2518197ba5f4SPaul Zimmerman }
2519197ba5f4SPaul Zimmerman 
2520197ba5f4SPaul Zimmerman void dwc2_set_param_host_rx_fifo_size(struct dwc2_hsotg *hsotg, int val)
2521197ba5f4SPaul Zimmerman {
2522197ba5f4SPaul Zimmerman 	int valid = 1;
2523197ba5f4SPaul Zimmerman 
2524197ba5f4SPaul Zimmerman 	if (val < 16 || val > hsotg->hw_params.host_rx_fifo_size)
2525197ba5f4SPaul Zimmerman 		valid = 0;
2526197ba5f4SPaul Zimmerman 
2527197ba5f4SPaul Zimmerman 	if (!valid) {
2528197ba5f4SPaul Zimmerman 		if (val >= 0)
2529197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2530197ba5f4SPaul Zimmerman 				"%d invalid for host_rx_fifo_size. Check HW configuration.\n",
2531197ba5f4SPaul Zimmerman 				val);
2532197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.host_rx_fifo_size;
2533197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting host_rx_fifo_size to %d\n", val);
2534197ba5f4SPaul Zimmerman 	}
2535197ba5f4SPaul Zimmerman 
2536197ba5f4SPaul Zimmerman 	hsotg->core_params->host_rx_fifo_size = val;
2537197ba5f4SPaul Zimmerman }
2538197ba5f4SPaul Zimmerman 
2539197ba5f4SPaul Zimmerman void dwc2_set_param_host_nperio_tx_fifo_size(struct dwc2_hsotg *hsotg, int val)
2540197ba5f4SPaul Zimmerman {
2541197ba5f4SPaul Zimmerman 	int valid = 1;
2542197ba5f4SPaul Zimmerman 
2543197ba5f4SPaul Zimmerman 	if (val < 16 || val > hsotg->hw_params.host_nperio_tx_fifo_size)
2544197ba5f4SPaul Zimmerman 		valid = 0;
2545197ba5f4SPaul Zimmerman 
2546197ba5f4SPaul Zimmerman 	if (!valid) {
2547197ba5f4SPaul Zimmerman 		if (val >= 0)
2548197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2549197ba5f4SPaul Zimmerman 				"%d invalid for host_nperio_tx_fifo_size. Check HW configuration.\n",
2550197ba5f4SPaul Zimmerman 				val);
2551197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.host_nperio_tx_fifo_size;
2552197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting host_nperio_tx_fifo_size to %d\n",
2553197ba5f4SPaul Zimmerman 			val);
2554197ba5f4SPaul Zimmerman 	}
2555197ba5f4SPaul Zimmerman 
2556197ba5f4SPaul Zimmerman 	hsotg->core_params->host_nperio_tx_fifo_size = val;
2557197ba5f4SPaul Zimmerman }
2558197ba5f4SPaul Zimmerman 
2559197ba5f4SPaul Zimmerman void dwc2_set_param_host_perio_tx_fifo_size(struct dwc2_hsotg *hsotg, int val)
2560197ba5f4SPaul Zimmerman {
2561197ba5f4SPaul Zimmerman 	int valid = 1;
2562197ba5f4SPaul Zimmerman 
2563197ba5f4SPaul Zimmerman 	if (val < 16 || val > hsotg->hw_params.host_perio_tx_fifo_size)
2564197ba5f4SPaul Zimmerman 		valid = 0;
2565197ba5f4SPaul Zimmerman 
2566197ba5f4SPaul Zimmerman 	if (!valid) {
2567197ba5f4SPaul Zimmerman 		if (val >= 0)
2568197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2569197ba5f4SPaul Zimmerman 				"%d invalid for host_perio_tx_fifo_size. Check HW configuration.\n",
2570197ba5f4SPaul Zimmerman 				val);
2571197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.host_perio_tx_fifo_size;
2572197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting host_perio_tx_fifo_size to %d\n",
2573197ba5f4SPaul Zimmerman 			val);
2574197ba5f4SPaul Zimmerman 	}
2575197ba5f4SPaul Zimmerman 
2576197ba5f4SPaul Zimmerman 	hsotg->core_params->host_perio_tx_fifo_size = val;
2577197ba5f4SPaul Zimmerman }
2578197ba5f4SPaul Zimmerman 
2579197ba5f4SPaul Zimmerman void dwc2_set_param_max_transfer_size(struct dwc2_hsotg *hsotg, int val)
2580197ba5f4SPaul Zimmerman {
2581197ba5f4SPaul Zimmerman 	int valid = 1;
2582197ba5f4SPaul Zimmerman 
2583197ba5f4SPaul Zimmerman 	if (val < 2047 || val > hsotg->hw_params.max_transfer_size)
2584197ba5f4SPaul Zimmerman 		valid = 0;
2585197ba5f4SPaul Zimmerman 
2586197ba5f4SPaul Zimmerman 	if (!valid) {
2587197ba5f4SPaul Zimmerman 		if (val >= 0)
2588197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2589197ba5f4SPaul Zimmerman 				"%d invalid for max_transfer_size. Check HW configuration.\n",
2590197ba5f4SPaul Zimmerman 				val);
2591197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.max_transfer_size;
2592197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting max_transfer_size to %d\n", val);
2593197ba5f4SPaul Zimmerman 	}
2594197ba5f4SPaul Zimmerman 
2595197ba5f4SPaul Zimmerman 	hsotg->core_params->max_transfer_size = val;
2596197ba5f4SPaul Zimmerman }
2597197ba5f4SPaul Zimmerman 
2598197ba5f4SPaul Zimmerman void dwc2_set_param_max_packet_count(struct dwc2_hsotg *hsotg, int val)
2599197ba5f4SPaul Zimmerman {
2600197ba5f4SPaul Zimmerman 	int valid = 1;
2601197ba5f4SPaul Zimmerman 
2602197ba5f4SPaul Zimmerman 	if (val < 15 || val > hsotg->hw_params.max_packet_count)
2603197ba5f4SPaul Zimmerman 		valid = 0;
2604197ba5f4SPaul Zimmerman 
2605197ba5f4SPaul Zimmerman 	if (!valid) {
2606197ba5f4SPaul Zimmerman 		if (val >= 0)
2607197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2608197ba5f4SPaul Zimmerman 				"%d invalid for max_packet_count. Check HW configuration.\n",
2609197ba5f4SPaul Zimmerman 				val);
2610197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.max_packet_count;
2611197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting max_packet_count to %d\n", val);
2612197ba5f4SPaul Zimmerman 	}
2613197ba5f4SPaul Zimmerman 
2614197ba5f4SPaul Zimmerman 	hsotg->core_params->max_packet_count = val;
2615197ba5f4SPaul Zimmerman }
2616197ba5f4SPaul Zimmerman 
2617197ba5f4SPaul Zimmerman void dwc2_set_param_host_channels(struct dwc2_hsotg *hsotg, int val)
2618197ba5f4SPaul Zimmerman {
2619197ba5f4SPaul Zimmerman 	int valid = 1;
2620197ba5f4SPaul Zimmerman 
2621197ba5f4SPaul Zimmerman 	if (val < 1 || val > hsotg->hw_params.host_channels)
2622197ba5f4SPaul Zimmerman 		valid = 0;
2623197ba5f4SPaul Zimmerman 
2624197ba5f4SPaul Zimmerman 	if (!valid) {
2625197ba5f4SPaul Zimmerman 		if (val >= 0)
2626197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2627197ba5f4SPaul Zimmerman 				"%d invalid for host_channels. Check HW configuration.\n",
2628197ba5f4SPaul Zimmerman 				val);
2629197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.host_channels;
2630197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting host_channels to %d\n", val);
2631197ba5f4SPaul Zimmerman 	}
2632197ba5f4SPaul Zimmerman 
2633197ba5f4SPaul Zimmerman 	hsotg->core_params->host_channels = val;
2634197ba5f4SPaul Zimmerman }
2635197ba5f4SPaul Zimmerman 
2636197ba5f4SPaul Zimmerman void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg, int val)
2637197ba5f4SPaul Zimmerman {
2638197ba5f4SPaul Zimmerman 	int valid = 0;
2639197ba5f4SPaul Zimmerman 	u32 hs_phy_type, fs_phy_type;
2640197ba5f4SPaul Zimmerman 
2641197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, DWC2_PHY_TYPE_PARAM_FS,
2642197ba5f4SPaul Zimmerman 			       DWC2_PHY_TYPE_PARAM_ULPI)) {
2643197ba5f4SPaul Zimmerman 		if (val >= 0) {
2644197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "Wrong value for phy_type\n");
2645197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "phy_type must be 0, 1 or 2\n");
2646197ba5f4SPaul Zimmerman 		}
2647197ba5f4SPaul Zimmerman 
2648197ba5f4SPaul Zimmerman 		valid = 0;
2649197ba5f4SPaul Zimmerman 	}
2650197ba5f4SPaul Zimmerman 
2651197ba5f4SPaul Zimmerman 	hs_phy_type = hsotg->hw_params.hs_phy_type;
2652197ba5f4SPaul Zimmerman 	fs_phy_type = hsotg->hw_params.fs_phy_type;
2653197ba5f4SPaul Zimmerman 	if (val == DWC2_PHY_TYPE_PARAM_UTMI &&
2654197ba5f4SPaul Zimmerman 	    (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
2655197ba5f4SPaul Zimmerman 	     hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
2656197ba5f4SPaul Zimmerman 		valid = 1;
2657197ba5f4SPaul Zimmerman 	else if (val == DWC2_PHY_TYPE_PARAM_ULPI &&
2658197ba5f4SPaul Zimmerman 		 (hs_phy_type == GHWCFG2_HS_PHY_TYPE_ULPI ||
2659197ba5f4SPaul Zimmerman 		  hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
2660197ba5f4SPaul Zimmerman 		valid = 1;
2661197ba5f4SPaul Zimmerman 	else if (val == DWC2_PHY_TYPE_PARAM_FS &&
2662197ba5f4SPaul Zimmerman 		 fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
2663197ba5f4SPaul Zimmerman 		valid = 1;
2664197ba5f4SPaul Zimmerman 
2665197ba5f4SPaul Zimmerman 	if (!valid) {
2666197ba5f4SPaul Zimmerman 		if (val >= 0)
2667197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2668197ba5f4SPaul Zimmerman 				"%d invalid for phy_type. Check HW configuration.\n",
2669197ba5f4SPaul Zimmerman 				val);
2670197ba5f4SPaul Zimmerman 		val = DWC2_PHY_TYPE_PARAM_FS;
2671197ba5f4SPaul Zimmerman 		if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
2672197ba5f4SPaul Zimmerman 			if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
2673197ba5f4SPaul Zimmerman 			    hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
2674197ba5f4SPaul Zimmerman 				val = DWC2_PHY_TYPE_PARAM_UTMI;
2675197ba5f4SPaul Zimmerman 			else
2676197ba5f4SPaul Zimmerman 				val = DWC2_PHY_TYPE_PARAM_ULPI;
2677197ba5f4SPaul Zimmerman 		}
2678197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting phy_type to %d\n", val);
2679197ba5f4SPaul Zimmerman 	}
2680197ba5f4SPaul Zimmerman 
2681197ba5f4SPaul Zimmerman 	hsotg->core_params->phy_type = val;
2682197ba5f4SPaul Zimmerman }
2683197ba5f4SPaul Zimmerman 
2684197ba5f4SPaul Zimmerman static int dwc2_get_param_phy_type(struct dwc2_hsotg *hsotg)
2685197ba5f4SPaul Zimmerman {
2686197ba5f4SPaul Zimmerman 	return hsotg->core_params->phy_type;
2687197ba5f4SPaul Zimmerman }
2688197ba5f4SPaul Zimmerman 
2689197ba5f4SPaul Zimmerman void dwc2_set_param_speed(struct dwc2_hsotg *hsotg, int val)
2690197ba5f4SPaul Zimmerman {
2691197ba5f4SPaul Zimmerman 	int valid = 1;
2692197ba5f4SPaul Zimmerman 
2693197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2694197ba5f4SPaul Zimmerman 		if (val >= 0) {
2695197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "Wrong value for speed parameter\n");
2696197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "max_speed parameter must be 0 or 1\n");
2697197ba5f4SPaul Zimmerman 		}
2698197ba5f4SPaul Zimmerman 		valid = 0;
2699197ba5f4SPaul Zimmerman 	}
2700197ba5f4SPaul Zimmerman 
2701197ba5f4SPaul Zimmerman 	if (val == DWC2_SPEED_PARAM_HIGH &&
2702197ba5f4SPaul Zimmerman 	    dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS)
2703197ba5f4SPaul Zimmerman 		valid = 0;
2704197ba5f4SPaul Zimmerman 
2705197ba5f4SPaul Zimmerman 	if (!valid) {
2706197ba5f4SPaul Zimmerman 		if (val >= 0)
2707197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2708197ba5f4SPaul Zimmerman 				"%d invalid for speed parameter. Check HW configuration.\n",
2709197ba5f4SPaul Zimmerman 				val);
2710197ba5f4SPaul Zimmerman 		val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS ?
2711197ba5f4SPaul Zimmerman 				DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
2712197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting speed to %d\n", val);
2713197ba5f4SPaul Zimmerman 	}
2714197ba5f4SPaul Zimmerman 
2715197ba5f4SPaul Zimmerman 	hsotg->core_params->speed = val;
2716197ba5f4SPaul Zimmerman }
2717197ba5f4SPaul Zimmerman 
2718197ba5f4SPaul Zimmerman void dwc2_set_param_host_ls_low_power_phy_clk(struct dwc2_hsotg *hsotg, int val)
2719197ba5f4SPaul Zimmerman {
2720197ba5f4SPaul Zimmerman 	int valid = 1;
2721197ba5f4SPaul Zimmerman 
2722197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ,
2723197ba5f4SPaul Zimmerman 			       DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ)) {
2724197ba5f4SPaul Zimmerman 		if (val >= 0) {
2725197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2726197ba5f4SPaul Zimmerman 				"Wrong value for host_ls_low_power_phy_clk parameter\n");
2727197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2728197ba5f4SPaul Zimmerman 				"host_ls_low_power_phy_clk must be 0 or 1\n");
2729197ba5f4SPaul Zimmerman 		}
2730197ba5f4SPaul Zimmerman 		valid = 0;
2731197ba5f4SPaul Zimmerman 	}
2732197ba5f4SPaul Zimmerman 
2733197ba5f4SPaul Zimmerman 	if (val == DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ &&
2734197ba5f4SPaul Zimmerman 	    dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS)
2735197ba5f4SPaul Zimmerman 		valid = 0;
2736197ba5f4SPaul Zimmerman 
2737197ba5f4SPaul Zimmerman 	if (!valid) {
2738197ba5f4SPaul Zimmerman 		if (val >= 0)
2739197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2740197ba5f4SPaul Zimmerman 				"%d invalid for host_ls_low_power_phy_clk. Check HW configuration.\n",
2741197ba5f4SPaul Zimmerman 				val);
2742197ba5f4SPaul Zimmerman 		val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS
2743197ba5f4SPaul Zimmerman 			? DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ
2744197ba5f4SPaul Zimmerman 			: DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ;
2745197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting host_ls_low_power_phy_clk to %d\n",
2746197ba5f4SPaul Zimmerman 			val);
2747197ba5f4SPaul Zimmerman 	}
2748197ba5f4SPaul Zimmerman 
2749197ba5f4SPaul Zimmerman 	hsotg->core_params->host_ls_low_power_phy_clk = val;
2750197ba5f4SPaul Zimmerman }
2751197ba5f4SPaul Zimmerman 
2752197ba5f4SPaul Zimmerman void dwc2_set_param_phy_ulpi_ddr(struct dwc2_hsotg *hsotg, int val)
2753197ba5f4SPaul Zimmerman {
2754197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2755197ba5f4SPaul Zimmerman 		if (val >= 0) {
2756197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "Wrong value for phy_ulpi_ddr\n");
2757197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "phy_upli_ddr must be 0 or 1\n");
2758197ba5f4SPaul Zimmerman 		}
2759197ba5f4SPaul Zimmerman 		val = 0;
2760197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting phy_upli_ddr to %d\n", val);
2761197ba5f4SPaul Zimmerman 	}
2762197ba5f4SPaul Zimmerman 
2763197ba5f4SPaul Zimmerman 	hsotg->core_params->phy_ulpi_ddr = val;
2764197ba5f4SPaul Zimmerman }
2765197ba5f4SPaul Zimmerman 
2766197ba5f4SPaul Zimmerman void dwc2_set_param_phy_ulpi_ext_vbus(struct dwc2_hsotg *hsotg, int val)
2767197ba5f4SPaul Zimmerman {
2768197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2769197ba5f4SPaul Zimmerman 		if (val >= 0) {
2770197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2771197ba5f4SPaul Zimmerman 				"Wrong value for phy_ulpi_ext_vbus\n");
2772197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2773197ba5f4SPaul Zimmerman 				"phy_ulpi_ext_vbus must be 0 or 1\n");
2774197ba5f4SPaul Zimmerman 		}
2775197ba5f4SPaul Zimmerman 		val = 0;
2776197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting phy_ulpi_ext_vbus to %d\n", val);
2777197ba5f4SPaul Zimmerman 	}
2778197ba5f4SPaul Zimmerman 
2779197ba5f4SPaul Zimmerman 	hsotg->core_params->phy_ulpi_ext_vbus = val;
2780197ba5f4SPaul Zimmerman }
2781197ba5f4SPaul Zimmerman 
2782197ba5f4SPaul Zimmerman void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg, int val)
2783197ba5f4SPaul Zimmerman {
2784197ba5f4SPaul Zimmerman 	int valid = 0;
2785197ba5f4SPaul Zimmerman 
2786197ba5f4SPaul Zimmerman 	switch (hsotg->hw_params.utmi_phy_data_width) {
2787197ba5f4SPaul Zimmerman 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
2788197ba5f4SPaul Zimmerman 		valid = (val == 8);
2789197ba5f4SPaul Zimmerman 		break;
2790197ba5f4SPaul Zimmerman 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
2791197ba5f4SPaul Zimmerman 		valid = (val == 16);
2792197ba5f4SPaul Zimmerman 		break;
2793197ba5f4SPaul Zimmerman 	case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
2794197ba5f4SPaul Zimmerman 		valid = (val == 8 || val == 16);
2795197ba5f4SPaul Zimmerman 		break;
2796197ba5f4SPaul Zimmerman 	}
2797197ba5f4SPaul Zimmerman 
2798197ba5f4SPaul Zimmerman 	if (!valid) {
2799197ba5f4SPaul Zimmerman 		if (val >= 0) {
2800197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2801197ba5f4SPaul Zimmerman 				"%d invalid for phy_utmi_width. Check HW configuration.\n",
2802197ba5f4SPaul Zimmerman 				val);
2803197ba5f4SPaul Zimmerman 		}
2804197ba5f4SPaul Zimmerman 		val = (hsotg->hw_params.utmi_phy_data_width ==
2805197ba5f4SPaul Zimmerman 		       GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
2806197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting phy_utmi_width to %d\n", val);
2807197ba5f4SPaul Zimmerman 	}
2808197ba5f4SPaul Zimmerman 
2809197ba5f4SPaul Zimmerman 	hsotg->core_params->phy_utmi_width = val;
2810197ba5f4SPaul Zimmerman }
2811197ba5f4SPaul Zimmerman 
2812197ba5f4SPaul Zimmerman void dwc2_set_param_ulpi_fs_ls(struct dwc2_hsotg *hsotg, int val)
2813197ba5f4SPaul Zimmerman {
2814197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2815197ba5f4SPaul Zimmerman 		if (val >= 0) {
2816197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "Wrong value for ulpi_fs_ls\n");
2817197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "ulpi_fs_ls must be 0 or 1\n");
2818197ba5f4SPaul Zimmerman 		}
2819197ba5f4SPaul Zimmerman 		val = 0;
2820197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting ulpi_fs_ls to %d\n", val);
2821197ba5f4SPaul Zimmerman 	}
2822197ba5f4SPaul Zimmerman 
2823197ba5f4SPaul Zimmerman 	hsotg->core_params->ulpi_fs_ls = val;
2824197ba5f4SPaul Zimmerman }
2825197ba5f4SPaul Zimmerman 
2826197ba5f4SPaul Zimmerman void dwc2_set_param_ts_dline(struct dwc2_hsotg *hsotg, int val)
2827197ba5f4SPaul Zimmerman {
2828197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2829197ba5f4SPaul Zimmerman 		if (val >= 0) {
2830197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "Wrong value for ts_dline\n");
2831197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "ts_dline must be 0 or 1\n");
2832197ba5f4SPaul Zimmerman 		}
2833197ba5f4SPaul Zimmerman 		val = 0;
2834197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting ts_dline to %d\n", val);
2835197ba5f4SPaul Zimmerman 	}
2836197ba5f4SPaul Zimmerman 
2837197ba5f4SPaul Zimmerman 	hsotg->core_params->ts_dline = val;
2838197ba5f4SPaul Zimmerman }
2839197ba5f4SPaul Zimmerman 
2840197ba5f4SPaul Zimmerman void dwc2_set_param_i2c_enable(struct dwc2_hsotg *hsotg, int val)
2841197ba5f4SPaul Zimmerman {
2842197ba5f4SPaul Zimmerman 	int valid = 1;
2843197ba5f4SPaul Zimmerman 
2844197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2845197ba5f4SPaul Zimmerman 		if (val >= 0) {
2846197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "Wrong value for i2c_enable\n");
2847197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "i2c_enable must be 0 or 1\n");
2848197ba5f4SPaul Zimmerman 		}
2849197ba5f4SPaul Zimmerman 
2850197ba5f4SPaul Zimmerman 		valid = 0;
2851197ba5f4SPaul Zimmerman 	}
2852197ba5f4SPaul Zimmerman 
2853197ba5f4SPaul Zimmerman 	if (val == 1 && !(hsotg->hw_params.i2c_enable))
2854197ba5f4SPaul Zimmerman 		valid = 0;
2855197ba5f4SPaul Zimmerman 
2856197ba5f4SPaul Zimmerman 	if (!valid) {
2857197ba5f4SPaul Zimmerman 		if (val >= 0)
2858197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2859197ba5f4SPaul Zimmerman 				"%d invalid for i2c_enable. Check HW configuration.\n",
2860197ba5f4SPaul Zimmerman 				val);
2861197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.i2c_enable;
2862197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting i2c_enable to %d\n", val);
2863197ba5f4SPaul Zimmerman 	}
2864197ba5f4SPaul Zimmerman 
2865197ba5f4SPaul Zimmerman 	hsotg->core_params->i2c_enable = val;
2866197ba5f4SPaul Zimmerman }
2867197ba5f4SPaul Zimmerman 
2868197ba5f4SPaul Zimmerman void dwc2_set_param_en_multiple_tx_fifo(struct dwc2_hsotg *hsotg, int val)
2869197ba5f4SPaul Zimmerman {
2870197ba5f4SPaul Zimmerman 	int valid = 1;
2871197ba5f4SPaul Zimmerman 
2872197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2873197ba5f4SPaul Zimmerman 		if (val >= 0) {
2874197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2875197ba5f4SPaul Zimmerman 				"Wrong value for en_multiple_tx_fifo,\n");
2876197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2877197ba5f4SPaul Zimmerman 				"en_multiple_tx_fifo must be 0 or 1\n");
2878197ba5f4SPaul Zimmerman 		}
2879197ba5f4SPaul Zimmerman 		valid = 0;
2880197ba5f4SPaul Zimmerman 	}
2881197ba5f4SPaul Zimmerman 
2882197ba5f4SPaul Zimmerman 	if (val == 1 && !hsotg->hw_params.en_multiple_tx_fifo)
2883197ba5f4SPaul Zimmerman 		valid = 0;
2884197ba5f4SPaul Zimmerman 
2885197ba5f4SPaul Zimmerman 	if (!valid) {
2886197ba5f4SPaul Zimmerman 		if (val >= 0)
2887197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2888197ba5f4SPaul Zimmerman 				"%d invalid for parameter en_multiple_tx_fifo. Check HW configuration.\n",
2889197ba5f4SPaul Zimmerman 				val);
2890197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.en_multiple_tx_fifo;
2891197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting en_multiple_tx_fifo to %d\n", val);
2892197ba5f4SPaul Zimmerman 	}
2893197ba5f4SPaul Zimmerman 
2894197ba5f4SPaul Zimmerman 	hsotg->core_params->en_multiple_tx_fifo = val;
2895197ba5f4SPaul Zimmerman }
2896197ba5f4SPaul Zimmerman 
2897197ba5f4SPaul Zimmerman void dwc2_set_param_reload_ctl(struct dwc2_hsotg *hsotg, int val)
2898197ba5f4SPaul Zimmerman {
2899197ba5f4SPaul Zimmerman 	int valid = 1;
2900197ba5f4SPaul Zimmerman 
2901197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2902197ba5f4SPaul Zimmerman 		if (val >= 0) {
2903197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2904197ba5f4SPaul Zimmerman 				"'%d' invalid for parameter reload_ctl\n", val);
2905197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "reload_ctl must be 0 or 1\n");
2906197ba5f4SPaul Zimmerman 		}
2907197ba5f4SPaul Zimmerman 		valid = 0;
2908197ba5f4SPaul Zimmerman 	}
2909197ba5f4SPaul Zimmerman 
2910197ba5f4SPaul Zimmerman 	if (val == 1 && hsotg->hw_params.snpsid < DWC2_CORE_REV_2_92a)
2911197ba5f4SPaul Zimmerman 		valid = 0;
2912197ba5f4SPaul Zimmerman 
2913197ba5f4SPaul Zimmerman 	if (!valid) {
2914197ba5f4SPaul Zimmerman 		if (val >= 0)
2915197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2916197ba5f4SPaul Zimmerman 				"%d invalid for parameter reload_ctl. Check HW configuration.\n",
2917197ba5f4SPaul Zimmerman 				val);
2918197ba5f4SPaul Zimmerman 		val = hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_92a;
2919197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting reload_ctl to %d\n", val);
2920197ba5f4SPaul Zimmerman 	}
2921197ba5f4SPaul Zimmerman 
2922197ba5f4SPaul Zimmerman 	hsotg->core_params->reload_ctl = val;
2923197ba5f4SPaul Zimmerman }
2924197ba5f4SPaul Zimmerman 
2925197ba5f4SPaul Zimmerman void dwc2_set_param_ahbcfg(struct dwc2_hsotg *hsotg, int val)
2926197ba5f4SPaul Zimmerman {
2927197ba5f4SPaul Zimmerman 	if (val != -1)
2928197ba5f4SPaul Zimmerman 		hsotg->core_params->ahbcfg = val;
2929197ba5f4SPaul Zimmerman 	else
2930197ba5f4SPaul Zimmerman 		hsotg->core_params->ahbcfg = GAHBCFG_HBSTLEN_INCR4 <<
2931197ba5f4SPaul Zimmerman 						GAHBCFG_HBSTLEN_SHIFT;
2932197ba5f4SPaul Zimmerman }
2933197ba5f4SPaul Zimmerman 
2934197ba5f4SPaul Zimmerman void dwc2_set_param_otg_ver(struct dwc2_hsotg *hsotg, int val)
2935197ba5f4SPaul Zimmerman {
2936197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2937197ba5f4SPaul Zimmerman 		if (val >= 0) {
2938197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2939197ba5f4SPaul Zimmerman 				"'%d' invalid for parameter otg_ver\n", val);
2940197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2941197ba5f4SPaul Zimmerman 				"otg_ver must be 0 (for OTG 1.3 support) or 1 (for OTG 2.0 support)\n");
2942197ba5f4SPaul Zimmerman 		}
2943197ba5f4SPaul Zimmerman 		val = 0;
2944197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting otg_ver to %d\n", val);
2945197ba5f4SPaul Zimmerman 	}
2946197ba5f4SPaul Zimmerman 
2947197ba5f4SPaul Zimmerman 	hsotg->core_params->otg_ver = val;
2948197ba5f4SPaul Zimmerman }
2949197ba5f4SPaul Zimmerman 
2950197ba5f4SPaul Zimmerman static void dwc2_set_param_uframe_sched(struct dwc2_hsotg *hsotg, int val)
2951197ba5f4SPaul Zimmerman {
2952197ba5f4SPaul Zimmerman 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2953197ba5f4SPaul Zimmerman 		if (val >= 0) {
2954197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev,
2955197ba5f4SPaul Zimmerman 				"'%d' invalid for parameter uframe_sched\n",
2956197ba5f4SPaul Zimmerman 				val);
2957197ba5f4SPaul Zimmerman 			dev_err(hsotg->dev, "uframe_sched must be 0 or 1\n");
2958197ba5f4SPaul Zimmerman 		}
2959197ba5f4SPaul Zimmerman 		val = 1;
2960197ba5f4SPaul Zimmerman 		dev_dbg(hsotg->dev, "Setting uframe_sched to %d\n", val);
2961197ba5f4SPaul Zimmerman 	}
2962197ba5f4SPaul Zimmerman 
2963197ba5f4SPaul Zimmerman 	hsotg->core_params->uframe_sched = val;
2964197ba5f4SPaul Zimmerman }
2965197ba5f4SPaul Zimmerman 
2966a6d249d8SGregory Herrero static void dwc2_set_param_external_id_pin_ctl(struct dwc2_hsotg *hsotg,
2967a6d249d8SGregory Herrero 		int val)
2968a6d249d8SGregory Herrero {
2969a6d249d8SGregory Herrero 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2970a6d249d8SGregory Herrero 		if (val >= 0) {
2971a6d249d8SGregory Herrero 			dev_err(hsotg->dev,
2972a6d249d8SGregory Herrero 				"'%d' invalid for parameter external_id_pin_ctl\n",
2973a6d249d8SGregory Herrero 				val);
2974a6d249d8SGregory Herrero 			dev_err(hsotg->dev, "external_id_pin_ctl must be 0 or 1\n");
2975a6d249d8SGregory Herrero 		}
2976a6d249d8SGregory Herrero 		val = 0;
2977a6d249d8SGregory Herrero 		dev_dbg(hsotg->dev, "Setting external_id_pin_ctl to %d\n", val);
2978a6d249d8SGregory Herrero 	}
2979a6d249d8SGregory Herrero 
2980a6d249d8SGregory Herrero 	hsotg->core_params->external_id_pin_ctl = val;
2981a6d249d8SGregory Herrero }
2982a6d249d8SGregory Herrero 
2983285046aaSGregory Herrero static void dwc2_set_param_hibernation(struct dwc2_hsotg *hsotg,
2984285046aaSGregory Herrero 		int val)
2985285046aaSGregory Herrero {
2986285046aaSGregory Herrero 	if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
2987285046aaSGregory Herrero 		if (val >= 0) {
2988285046aaSGregory Herrero 			dev_err(hsotg->dev,
2989285046aaSGregory Herrero 				"'%d' invalid for parameter hibernation\n",
2990285046aaSGregory Herrero 				val);
2991285046aaSGregory Herrero 			dev_err(hsotg->dev, "hibernation must be 0 or 1\n");
2992285046aaSGregory Herrero 		}
2993285046aaSGregory Herrero 		val = 0;
2994285046aaSGregory Herrero 		dev_dbg(hsotg->dev, "Setting hibernation to %d\n", val);
2995285046aaSGregory Herrero 	}
2996285046aaSGregory Herrero 
2997285046aaSGregory Herrero 	hsotg->core_params->hibernation = val;
2998285046aaSGregory Herrero }
2999285046aaSGregory Herrero 
3000197ba5f4SPaul Zimmerman /*
3001197ba5f4SPaul Zimmerman  * This function is called during module intialization to pass module parameters
3002197ba5f4SPaul Zimmerman  * for the DWC_otg core.
3003197ba5f4SPaul Zimmerman  */
3004197ba5f4SPaul Zimmerman void dwc2_set_parameters(struct dwc2_hsotg *hsotg,
3005197ba5f4SPaul Zimmerman 			 const struct dwc2_core_params *params)
3006197ba5f4SPaul Zimmerman {
3007197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "%s()\n", __func__);
3008197ba5f4SPaul Zimmerman 
3009197ba5f4SPaul Zimmerman 	dwc2_set_param_otg_cap(hsotg, params->otg_cap);
3010197ba5f4SPaul Zimmerman 	dwc2_set_param_dma_enable(hsotg, params->dma_enable);
3011197ba5f4SPaul Zimmerman 	dwc2_set_param_dma_desc_enable(hsotg, params->dma_desc_enable);
3012197ba5f4SPaul Zimmerman 	dwc2_set_param_host_support_fs_ls_low_power(hsotg,
3013197ba5f4SPaul Zimmerman 			params->host_support_fs_ls_low_power);
3014197ba5f4SPaul Zimmerman 	dwc2_set_param_enable_dynamic_fifo(hsotg,
3015197ba5f4SPaul Zimmerman 			params->enable_dynamic_fifo);
3016197ba5f4SPaul Zimmerman 	dwc2_set_param_host_rx_fifo_size(hsotg,
3017197ba5f4SPaul Zimmerman 			params->host_rx_fifo_size);
3018197ba5f4SPaul Zimmerman 	dwc2_set_param_host_nperio_tx_fifo_size(hsotg,
3019197ba5f4SPaul Zimmerman 			params->host_nperio_tx_fifo_size);
3020197ba5f4SPaul Zimmerman 	dwc2_set_param_host_perio_tx_fifo_size(hsotg,
3021197ba5f4SPaul Zimmerman 			params->host_perio_tx_fifo_size);
3022197ba5f4SPaul Zimmerman 	dwc2_set_param_max_transfer_size(hsotg,
3023197ba5f4SPaul Zimmerman 			params->max_transfer_size);
3024197ba5f4SPaul Zimmerman 	dwc2_set_param_max_packet_count(hsotg,
3025197ba5f4SPaul Zimmerman 			params->max_packet_count);
3026197ba5f4SPaul Zimmerman 	dwc2_set_param_host_channels(hsotg, params->host_channels);
3027197ba5f4SPaul Zimmerman 	dwc2_set_param_phy_type(hsotg, params->phy_type);
3028197ba5f4SPaul Zimmerman 	dwc2_set_param_speed(hsotg, params->speed);
3029197ba5f4SPaul Zimmerman 	dwc2_set_param_host_ls_low_power_phy_clk(hsotg,
3030197ba5f4SPaul Zimmerman 			params->host_ls_low_power_phy_clk);
3031197ba5f4SPaul Zimmerman 	dwc2_set_param_phy_ulpi_ddr(hsotg, params->phy_ulpi_ddr);
3032197ba5f4SPaul Zimmerman 	dwc2_set_param_phy_ulpi_ext_vbus(hsotg,
3033197ba5f4SPaul Zimmerman 			params->phy_ulpi_ext_vbus);
3034197ba5f4SPaul Zimmerman 	dwc2_set_param_phy_utmi_width(hsotg, params->phy_utmi_width);
3035197ba5f4SPaul Zimmerman 	dwc2_set_param_ulpi_fs_ls(hsotg, params->ulpi_fs_ls);
3036197ba5f4SPaul Zimmerman 	dwc2_set_param_ts_dline(hsotg, params->ts_dline);
3037197ba5f4SPaul Zimmerman 	dwc2_set_param_i2c_enable(hsotg, params->i2c_enable);
3038197ba5f4SPaul Zimmerman 	dwc2_set_param_en_multiple_tx_fifo(hsotg,
3039197ba5f4SPaul Zimmerman 			params->en_multiple_tx_fifo);
3040197ba5f4SPaul Zimmerman 	dwc2_set_param_reload_ctl(hsotg, params->reload_ctl);
3041197ba5f4SPaul Zimmerman 	dwc2_set_param_ahbcfg(hsotg, params->ahbcfg);
3042197ba5f4SPaul Zimmerman 	dwc2_set_param_otg_ver(hsotg, params->otg_ver);
3043197ba5f4SPaul Zimmerman 	dwc2_set_param_uframe_sched(hsotg, params->uframe_sched);
3044a6d249d8SGregory Herrero 	dwc2_set_param_external_id_pin_ctl(hsotg, params->external_id_pin_ctl);
3045285046aaSGregory Herrero 	dwc2_set_param_hibernation(hsotg, params->hibernation);
3046197ba5f4SPaul Zimmerman }
3047197ba5f4SPaul Zimmerman 
3048197ba5f4SPaul Zimmerman /**
3049197ba5f4SPaul Zimmerman  * During device initialization, read various hardware configuration
3050197ba5f4SPaul Zimmerman  * registers and interpret the contents.
3051197ba5f4SPaul Zimmerman  */
3052197ba5f4SPaul Zimmerman int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
3053197ba5f4SPaul Zimmerman {
3054197ba5f4SPaul Zimmerman 	struct dwc2_hw_params *hw = &hsotg->hw_params;
3055197ba5f4SPaul Zimmerman 	unsigned width;
3056197ba5f4SPaul Zimmerman 	u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
3057197ba5f4SPaul Zimmerman 	u32 hptxfsiz, grxfsiz, gnptxfsiz;
3058197ba5f4SPaul Zimmerman 	u32 gusbcfg;
3059197ba5f4SPaul Zimmerman 
3060197ba5f4SPaul Zimmerman 	/*
3061197ba5f4SPaul Zimmerman 	 * Attempt to ensure this device is really a DWC_otg Controller.
3062197ba5f4SPaul Zimmerman 	 * Read and verify the GSNPSID register contents. The value should be
3063197ba5f4SPaul Zimmerman 	 * 0x45f42xxx or 0x45f43xxx, which corresponds to either "OT2" or "OT3",
3064197ba5f4SPaul Zimmerman 	 * as in "OTG version 2.xx" or "OTG version 3.xx".
3065197ba5f4SPaul Zimmerman 	 */
3066*95c8bc36SAntti Seppälä 	hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID);
3067197ba5f4SPaul Zimmerman 	if ((hw->snpsid & 0xfffff000) != 0x4f542000 &&
3068197ba5f4SPaul Zimmerman 	    (hw->snpsid & 0xfffff000) != 0x4f543000) {
3069197ba5f4SPaul Zimmerman 		dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
3070197ba5f4SPaul Zimmerman 			hw->snpsid);
3071197ba5f4SPaul Zimmerman 		return -ENODEV;
3072197ba5f4SPaul Zimmerman 	}
3073197ba5f4SPaul Zimmerman 
3074197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
3075197ba5f4SPaul Zimmerman 		hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
3076197ba5f4SPaul Zimmerman 		hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
3077197ba5f4SPaul Zimmerman 
3078*95c8bc36SAntti Seppälä 	hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1);
3079*95c8bc36SAntti Seppälä 	hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2);
3080*95c8bc36SAntti Seppälä 	hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3);
3081*95c8bc36SAntti Seppälä 	hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4);
3082*95c8bc36SAntti Seppälä 	grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ);
3083197ba5f4SPaul Zimmerman 
3084197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "hwcfg1=%08x\n", hwcfg1);
3085197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "hwcfg2=%08x\n", hwcfg2);
3086197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "hwcfg3=%08x\n", hwcfg3);
3087197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "hwcfg4=%08x\n", hwcfg4);
3088197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "grxfsiz=%08x\n", grxfsiz);
3089197ba5f4SPaul Zimmerman 
30902867c05dSDoug Anderson 	/* Force host mode to get HPTXFSIZ / GNPTXFSIZ exact power on value */
3091*95c8bc36SAntti Seppälä 	gusbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
3092197ba5f4SPaul Zimmerman 	gusbcfg |= GUSBCFG_FORCEHOSTMODE;
3093*95c8bc36SAntti Seppälä 	dwc2_writel(gusbcfg, hsotg->regs + GUSBCFG);
3094197ba5f4SPaul Zimmerman 	usleep_range(100000, 150000);
3095197ba5f4SPaul Zimmerman 
3096*95c8bc36SAntti Seppälä 	gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
3097*95c8bc36SAntti Seppälä 	hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ);
30982867c05dSDoug Anderson 	dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz);
3099197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "hptxfsiz=%08x\n", hptxfsiz);
3100*95c8bc36SAntti Seppälä 	gusbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
3101197ba5f4SPaul Zimmerman 	gusbcfg &= ~GUSBCFG_FORCEHOSTMODE;
3102*95c8bc36SAntti Seppälä 	dwc2_writel(gusbcfg, hsotg->regs + GUSBCFG);
3103197ba5f4SPaul Zimmerman 	usleep_range(100000, 150000);
3104197ba5f4SPaul Zimmerman 
3105197ba5f4SPaul Zimmerman 	/* hwcfg2 */
3106197ba5f4SPaul Zimmerman 	hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
3107197ba5f4SPaul Zimmerman 		      GHWCFG2_OP_MODE_SHIFT;
3108197ba5f4SPaul Zimmerman 	hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
3109197ba5f4SPaul Zimmerman 		   GHWCFG2_ARCHITECTURE_SHIFT;
3110197ba5f4SPaul Zimmerman 	hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
3111197ba5f4SPaul Zimmerman 	hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
3112197ba5f4SPaul Zimmerman 				GHWCFG2_NUM_HOST_CHAN_SHIFT);
3113197ba5f4SPaul Zimmerman 	hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
3114197ba5f4SPaul Zimmerman 			  GHWCFG2_HS_PHY_TYPE_SHIFT;
3115197ba5f4SPaul Zimmerman 	hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
3116197ba5f4SPaul Zimmerman 			  GHWCFG2_FS_PHY_TYPE_SHIFT;
3117197ba5f4SPaul Zimmerman 	hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
3118197ba5f4SPaul Zimmerman 			 GHWCFG2_NUM_DEV_EP_SHIFT;
3119197ba5f4SPaul Zimmerman 	hw->nperio_tx_q_depth =
3120197ba5f4SPaul Zimmerman 		(hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
3121197ba5f4SPaul Zimmerman 		GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
3122197ba5f4SPaul Zimmerman 	hw->host_perio_tx_q_depth =
3123197ba5f4SPaul Zimmerman 		(hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
3124197ba5f4SPaul Zimmerman 		GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
3125197ba5f4SPaul Zimmerman 	hw->dev_token_q_depth =
3126197ba5f4SPaul Zimmerman 		(hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
3127197ba5f4SPaul Zimmerman 		GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
3128197ba5f4SPaul Zimmerman 
3129197ba5f4SPaul Zimmerman 	/* hwcfg3 */
3130197ba5f4SPaul Zimmerman 	width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
3131197ba5f4SPaul Zimmerman 		GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
3132197ba5f4SPaul Zimmerman 	hw->max_transfer_size = (1 << (width + 11)) - 1;
3133e8f8c14dSPaul Zimmerman 	/*
3134e8f8c14dSPaul Zimmerman 	 * Clip max_transfer_size to 65535. dwc2_hc_setup_align_buf() allocates
3135e8f8c14dSPaul Zimmerman 	 * coherent buffers with this size, and if it's too large we can
3136e8f8c14dSPaul Zimmerman 	 * exhaust the coherent DMA pool.
3137e8f8c14dSPaul Zimmerman 	 */
3138e8f8c14dSPaul Zimmerman 	if (hw->max_transfer_size > 65535)
3139e8f8c14dSPaul Zimmerman 		hw->max_transfer_size = 65535;
3140197ba5f4SPaul Zimmerman 	width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
3141197ba5f4SPaul Zimmerman 		GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
3142197ba5f4SPaul Zimmerman 	hw->max_packet_count = (1 << (width + 4)) - 1;
3143197ba5f4SPaul Zimmerman 	hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
3144197ba5f4SPaul Zimmerman 	hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
3145197ba5f4SPaul Zimmerman 			      GHWCFG3_DFIFO_DEPTH_SHIFT;
3146197ba5f4SPaul Zimmerman 
3147197ba5f4SPaul Zimmerman 	/* hwcfg4 */
3148197ba5f4SPaul Zimmerman 	hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
3149197ba5f4SPaul Zimmerman 	hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
3150197ba5f4SPaul Zimmerman 				  GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
3151197ba5f4SPaul Zimmerman 	hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
3152197ba5f4SPaul Zimmerman 	hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
3153197ba5f4SPaul Zimmerman 	hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
3154197ba5f4SPaul Zimmerman 				  GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
3155197ba5f4SPaul Zimmerman 
3156197ba5f4SPaul Zimmerman 	/* fifo sizes */
3157197ba5f4SPaul Zimmerman 	hw->host_rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
3158197ba5f4SPaul Zimmerman 				GRXFSIZ_DEPTH_SHIFT;
3159197ba5f4SPaul Zimmerman 	hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
3160197ba5f4SPaul Zimmerman 				       FIFOSIZE_DEPTH_SHIFT;
3161197ba5f4SPaul Zimmerman 	hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
3162197ba5f4SPaul Zimmerman 				      FIFOSIZE_DEPTH_SHIFT;
3163197ba5f4SPaul Zimmerman 
3164197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "Detected values from hardware:\n");
3165197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  op_mode=%d\n",
3166197ba5f4SPaul Zimmerman 		hw->op_mode);
3167197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  arch=%d\n",
3168197ba5f4SPaul Zimmerman 		hw->arch);
3169197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  dma_desc_enable=%d\n",
3170197ba5f4SPaul Zimmerman 		hw->dma_desc_enable);
3171197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  power_optimized=%d\n",
3172197ba5f4SPaul Zimmerman 		hw->power_optimized);
3173197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  i2c_enable=%d\n",
3174197ba5f4SPaul Zimmerman 		hw->i2c_enable);
3175197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  hs_phy_type=%d\n",
3176197ba5f4SPaul Zimmerman 		hw->hs_phy_type);
3177197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  fs_phy_type=%d\n",
3178197ba5f4SPaul Zimmerman 		hw->fs_phy_type);
3179971bd8faSMasanari Iida 	dev_dbg(hsotg->dev, "  utmi_phy_data_width=%d\n",
3180197ba5f4SPaul Zimmerman 		hw->utmi_phy_data_width);
3181197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  num_dev_ep=%d\n",
3182197ba5f4SPaul Zimmerman 		hw->num_dev_ep);
3183197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  num_dev_perio_in_ep=%d\n",
3184197ba5f4SPaul Zimmerman 		hw->num_dev_perio_in_ep);
3185197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  host_channels=%d\n",
3186197ba5f4SPaul Zimmerman 		hw->host_channels);
3187197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  max_transfer_size=%d\n",
3188197ba5f4SPaul Zimmerman 		hw->max_transfer_size);
3189197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  max_packet_count=%d\n",
3190197ba5f4SPaul Zimmerman 		hw->max_packet_count);
3191197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  nperio_tx_q_depth=0x%0x\n",
3192197ba5f4SPaul Zimmerman 		hw->nperio_tx_q_depth);
3193197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  host_perio_tx_q_depth=0x%0x\n",
3194197ba5f4SPaul Zimmerman 		hw->host_perio_tx_q_depth);
3195197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  dev_token_q_depth=0x%0x\n",
3196197ba5f4SPaul Zimmerman 		hw->dev_token_q_depth);
3197197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  enable_dynamic_fifo=%d\n",
3198197ba5f4SPaul Zimmerman 		hw->enable_dynamic_fifo);
3199197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  en_multiple_tx_fifo=%d\n",
3200197ba5f4SPaul Zimmerman 		hw->en_multiple_tx_fifo);
3201197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  total_fifo_size=%d\n",
3202197ba5f4SPaul Zimmerman 		hw->total_fifo_size);
3203197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  host_rx_fifo_size=%d\n",
3204197ba5f4SPaul Zimmerman 		hw->host_rx_fifo_size);
3205197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  host_nperio_tx_fifo_size=%d\n",
3206197ba5f4SPaul Zimmerman 		hw->host_nperio_tx_fifo_size);
3207197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "  host_perio_tx_fifo_size=%d\n",
3208197ba5f4SPaul Zimmerman 		hw->host_perio_tx_fifo_size);
3209197ba5f4SPaul Zimmerman 	dev_dbg(hsotg->dev, "\n");
3210197ba5f4SPaul Zimmerman 
3211197ba5f4SPaul Zimmerman 	return 0;
3212197ba5f4SPaul Zimmerman }
3213ecb176c6SMian Yousaf Kaukab 
3214ecb176c6SMian Yousaf Kaukab /*
3215ecb176c6SMian Yousaf Kaukab  * Sets all parameters to the given value.
3216ecb176c6SMian Yousaf Kaukab  *
3217ecb176c6SMian Yousaf Kaukab  * Assumes that the dwc2_core_params struct contains only integers.
3218ecb176c6SMian Yousaf Kaukab  */
3219ecb176c6SMian Yousaf Kaukab void dwc2_set_all_params(struct dwc2_core_params *params, int value)
3220ecb176c6SMian Yousaf Kaukab {
3221ecb176c6SMian Yousaf Kaukab 	int *p = (int *)params;
3222ecb176c6SMian Yousaf Kaukab 	size_t size = sizeof(*params) / sizeof(*p);
3223ecb176c6SMian Yousaf Kaukab 	int i;
3224ecb176c6SMian Yousaf Kaukab 
3225ecb176c6SMian Yousaf Kaukab 	for (i = 0; i < size; i++)
3226ecb176c6SMian Yousaf Kaukab 		p[i] = value;
3227ecb176c6SMian Yousaf Kaukab }
3228ecb176c6SMian Yousaf Kaukab 
3229197ba5f4SPaul Zimmerman 
3230197ba5f4SPaul Zimmerman u16 dwc2_get_otg_version(struct dwc2_hsotg *hsotg)
3231197ba5f4SPaul Zimmerman {
3232197ba5f4SPaul Zimmerman 	return hsotg->core_params->otg_ver == 1 ? 0x0200 : 0x0103;
3233197ba5f4SPaul Zimmerman }
3234197ba5f4SPaul Zimmerman 
3235197ba5f4SPaul Zimmerman bool dwc2_is_controller_alive(struct dwc2_hsotg *hsotg)
3236197ba5f4SPaul Zimmerman {
3237*95c8bc36SAntti Seppälä 	if (dwc2_readl(hsotg->regs + GSNPSID) == 0xffffffff)
3238197ba5f4SPaul Zimmerman 		return false;
3239197ba5f4SPaul Zimmerman 	else
3240197ba5f4SPaul Zimmerman 		return true;
3241197ba5f4SPaul Zimmerman }
3242197ba5f4SPaul Zimmerman 
3243197ba5f4SPaul Zimmerman /**
3244197ba5f4SPaul Zimmerman  * dwc2_enable_global_interrupts() - Enables the controller's Global
3245197ba5f4SPaul Zimmerman  * Interrupt in the AHB Config register
3246197ba5f4SPaul Zimmerman  *
3247197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
3248197ba5f4SPaul Zimmerman  */
3249197ba5f4SPaul Zimmerman void dwc2_enable_global_interrupts(struct dwc2_hsotg *hsotg)
3250197ba5f4SPaul Zimmerman {
3251*95c8bc36SAntti Seppälä 	u32 ahbcfg = dwc2_readl(hsotg->regs + GAHBCFG);
3252197ba5f4SPaul Zimmerman 
3253197ba5f4SPaul Zimmerman 	ahbcfg |= GAHBCFG_GLBL_INTR_EN;
3254*95c8bc36SAntti Seppälä 	dwc2_writel(ahbcfg, hsotg->regs + GAHBCFG);
3255197ba5f4SPaul Zimmerman }
3256197ba5f4SPaul Zimmerman 
3257197ba5f4SPaul Zimmerman /**
3258197ba5f4SPaul Zimmerman  * dwc2_disable_global_interrupts() - Disables the controller's Global
3259197ba5f4SPaul Zimmerman  * Interrupt in the AHB Config register
3260197ba5f4SPaul Zimmerman  *
3261197ba5f4SPaul Zimmerman  * @hsotg: Programming view of DWC_otg controller
3262197ba5f4SPaul Zimmerman  */
3263197ba5f4SPaul Zimmerman void dwc2_disable_global_interrupts(struct dwc2_hsotg *hsotg)
3264197ba5f4SPaul Zimmerman {
3265*95c8bc36SAntti Seppälä 	u32 ahbcfg = dwc2_readl(hsotg->regs + GAHBCFG);
3266197ba5f4SPaul Zimmerman 
3267197ba5f4SPaul Zimmerman 	ahbcfg &= ~GAHBCFG_GLBL_INTR_EN;
3268*95c8bc36SAntti Seppälä 	dwc2_writel(ahbcfg, hsotg->regs + GAHBCFG);
3269197ba5f4SPaul Zimmerman }
3270197ba5f4SPaul Zimmerman 
3271197ba5f4SPaul Zimmerman MODULE_DESCRIPTION("DESIGNWARE HS OTG Core");
3272197ba5f4SPaul Zimmerman MODULE_AUTHOR("Synopsys, Inc.");
3273197ba5f4SPaul Zimmerman MODULE_LICENSE("Dual BSD/GPL");
3274