xref: /linux/drivers/ufs/host/ufs-rockchip.c (revision 2e3fcbcc3b0eb9b96d2912cdac920f0ae8d1c8f2)
1d3cbe455SShawn Lin // SPDX-License-Identifier: GPL-2.0-only
2d3cbe455SShawn Lin /*
3d3cbe455SShawn Lin  * Rockchip UFS Host Controller driver
4d3cbe455SShawn Lin  *
5d3cbe455SShawn Lin  * Copyright (C) 2025 Rockchip Electronics Co., Ltd.
6d3cbe455SShawn Lin  */
7d3cbe455SShawn Lin 
8d3cbe455SShawn Lin #include <linux/clk.h>
9d3cbe455SShawn Lin #include <linux/gpio.h>
10d3cbe455SShawn Lin #include <linux/mfd/syscon.h>
11d3cbe455SShawn Lin #include <linux/of.h>
12d3cbe455SShawn Lin #include <linux/platform_device.h>
13d3cbe455SShawn Lin #include <linux/pm_domain.h>
14d3cbe455SShawn Lin #include <linux/pm_wakeup.h>
15d3cbe455SShawn Lin #include <linux/regmap.h>
16d3cbe455SShawn Lin #include <linux/reset.h>
17d3cbe455SShawn Lin 
18d3cbe455SShawn Lin #include <ufs/ufshcd.h>
19d3cbe455SShawn Lin #include <ufs/unipro.h>
20d3cbe455SShawn Lin #include "ufshcd-pltfrm.h"
21d3cbe455SShawn Lin #include "ufs-rockchip.h"
22d3cbe455SShawn Lin 
ufs_rockchip_hce_enable_notify(struct ufs_hba * hba,enum ufs_notify_change_status status)23d3cbe455SShawn Lin static int ufs_rockchip_hce_enable_notify(struct ufs_hba *hba,
24d3cbe455SShawn Lin 					 enum ufs_notify_change_status status)
25d3cbe455SShawn Lin {
26d3cbe455SShawn Lin 	int err = 0;
27d3cbe455SShawn Lin 
28d3cbe455SShawn Lin 	if (status == POST_CHANGE) {
29d3cbe455SShawn Lin 		err = ufshcd_dme_reset(hba);
30d3cbe455SShawn Lin 		if (err)
31d3cbe455SShawn Lin 			return err;
32d3cbe455SShawn Lin 
33d3cbe455SShawn Lin 		err = ufshcd_dme_enable(hba);
34d3cbe455SShawn Lin 		if (err)
35d3cbe455SShawn Lin 			return err;
36d3cbe455SShawn Lin 
37d3cbe455SShawn Lin 		return ufshcd_vops_phy_initialization(hba);
38d3cbe455SShawn Lin 	}
39d3cbe455SShawn Lin 
40d3cbe455SShawn Lin 	return 0;
41d3cbe455SShawn Lin }
42d3cbe455SShawn Lin 
ufs_rockchip_set_pm_lvl(struct ufs_hba * hba)43d3cbe455SShawn Lin static void ufs_rockchip_set_pm_lvl(struct ufs_hba *hba)
44d3cbe455SShawn Lin {
45d3cbe455SShawn Lin 	hba->rpm_lvl = UFS_PM_LVL_5;
46d3cbe455SShawn Lin 	hba->spm_lvl = UFS_PM_LVL_5;
47d3cbe455SShawn Lin }
48d3cbe455SShawn Lin 
ufs_rockchip_rk3576_phy_init(struct ufs_hba * hba)49d3cbe455SShawn Lin static int ufs_rockchip_rk3576_phy_init(struct ufs_hba *hba)
50d3cbe455SShawn Lin {
51d3cbe455SShawn Lin 	struct ufs_rockchip_host *host = ufshcd_get_variant(hba);
52d3cbe455SShawn Lin 
53d3cbe455SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(PA_LOCAL_TX_LCC_ENABLE, 0x0), 0x0);
54d3cbe455SShawn Lin 	/* enable the mphy DME_SET cfg */
55d3cbe455SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(MPHY_CFG, 0x0), MPHY_CFG_ENABLE);
56d3cbe455SShawn Lin 	for (int i = 0; i < 2; i++) {
57d3cbe455SShawn Lin 		/* Configuration M - TX */
58d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_TX_CLK_PRD, SEL_TX_LANE0 + i), 0x06);
59d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_TX_CLK_PRD_EN, SEL_TX_LANE0 + i), 0x02);
60d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_TX_LINERESET_VALUE, SEL_TX_LANE0 + i), 0x44);
61d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_TX_LINERESET_PVALUE1, SEL_TX_LANE0 + i), 0xe6);
62d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_TX_LINERESET_PVALUE2, SEL_TX_LANE0 + i), 0x07);
63d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_TX_TASE_VALUE, SEL_TX_LANE0 + i), 0x93);
64d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_TX_BASE_NVALUE, SEL_TX_LANE0 + i), 0xc9);
65d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_TX_POWER_SAVING_CTRL, SEL_TX_LANE0 + i), 0x00);
66d3cbe455SShawn Lin 		/* Configuration M - RX */
67d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_RX_CLK_PRD, SEL_RX_LANE0 + i), 0x06);
68d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_RX_CLK_PRD_EN, SEL_RX_LANE0 + i), 0x00);
69d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_RX_LINERESET_VALUE, SEL_RX_LANE0 + i), 0x58);
70d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_RX_LINERESET_PVALUE1, SEL_RX_LANE0 + i), 0x8c);
71d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_RX_LINERESET_PVALUE2, SEL_RX_LANE0 + i), 0x02);
72d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_RX_LINERESET_OPTION, SEL_RX_LANE0 + i), 0xf6);
73d3cbe455SShawn Lin 		ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(VND_RX_POWER_SAVING_CTRL, SEL_RX_LANE0 + i), 0x69);
74d3cbe455SShawn Lin 	}
75d3cbe455SShawn Lin 
76d3cbe455SShawn Lin 	/* disable the mphy DME_SET cfg */
77d3cbe455SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(MPHY_CFG, 0x0), MPHY_CFG_DISABLE);
78d3cbe455SShawn Lin 
79d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x80, CMN_REG23);
80d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0xB5, TRSV0_REG14);
81d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0xB5, TRSV1_REG14);
82d3cbe455SShawn Lin 
83d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x03, TRSV0_REG15);
84d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x03, TRSV1_REG15);
85d3cbe455SShawn Lin 
86d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x38, TRSV0_REG08);
87d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x38, TRSV1_REG08);
88d3cbe455SShawn Lin 
89d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x50, TRSV0_REG29);
90d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x50, TRSV1_REG29);
91d3cbe455SShawn Lin 
92d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x80, TRSV0_REG2E);
93d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x80, TRSV1_REG2E);
94d3cbe455SShawn Lin 
95d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x18, TRSV0_REG3C);
96d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x18, TRSV1_REG3C);
97d3cbe455SShawn Lin 
98d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x03, TRSV0_REG16);
99d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x03, TRSV1_REG16);
100d3cbe455SShawn Lin 
101d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x20, TRSV0_REG17);
102d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x20, TRSV1_REG17);
103d3cbe455SShawn Lin 
104d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0xC0, TRSV0_REG18);
105d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0xC0, TRSV1_REG18);
106d3cbe455SShawn Lin 
107d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x03, CMN_REG25);
108d3cbe455SShawn Lin 
109d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x03, TRSV0_REG3D);
110d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x03, TRSV1_REG3D);
111d3cbe455SShawn Lin 
112d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0xC0, CMN_REG23);
113d3cbe455SShawn Lin 	udelay(1);
114d3cbe455SShawn Lin 	ufs_sys_writel(host->mphy_base, 0x00, CMN_REG23);
115d3cbe455SShawn Lin 
116d3cbe455SShawn Lin 	usleep_range(200, 250);
117d3cbe455SShawn Lin 	/* start link up */
118d3cbe455SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(MIB_T_DBG_CPORT_TX_ENDIAN, 0), 0x0);
119d3cbe455SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(MIB_T_DBG_CPORT_RX_ENDIAN, 0), 0x0);
120d3cbe455SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(N_DEVICEID, 0), 0x0);
121d3cbe455SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(N_DEVICEID_VALID, 0), 0x1);
122d3cbe455SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(T_PEERDEVICEID, 0), 0x1);
123d3cbe455SShawn Lin 	ufshcd_dme_set(hba, UIC_ARG_MIB_SEL(T_CONNECTIONSTATE, 0), 0x1);
124d3cbe455SShawn Lin 
125d3cbe455SShawn Lin 	return 0;
126d3cbe455SShawn Lin }
127d3cbe455SShawn Lin 
ufs_rockchip_common_init(struct ufs_hba * hba)128d3cbe455SShawn Lin static int ufs_rockchip_common_init(struct ufs_hba *hba)
129d3cbe455SShawn Lin {
130d3cbe455SShawn Lin 	struct device *dev = hba->dev;
131d3cbe455SShawn Lin 	struct platform_device *pdev = to_platform_device(dev);
132d3cbe455SShawn Lin 	struct ufs_rockchip_host *host;
133d3cbe455SShawn Lin 	int err;
134d3cbe455SShawn Lin 
135d3cbe455SShawn Lin 	host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
136d3cbe455SShawn Lin 	if (!host)
137d3cbe455SShawn Lin 		return -ENOMEM;
138d3cbe455SShawn Lin 
139d3cbe455SShawn Lin 	host->ufs_sys_ctrl = devm_platform_ioremap_resource_byname(pdev, "hci_grf");
140d3cbe455SShawn Lin 	if (IS_ERR(host->ufs_sys_ctrl))
141d3cbe455SShawn Lin 		return dev_err_probe(dev, PTR_ERR(host->ufs_sys_ctrl),
142d3cbe455SShawn Lin 				"Failed to map HCI system control registers\n");
143d3cbe455SShawn Lin 
144d3cbe455SShawn Lin 	host->ufs_phy_ctrl = devm_platform_ioremap_resource_byname(pdev, "mphy_grf");
145d3cbe455SShawn Lin 	if (IS_ERR(host->ufs_phy_ctrl))
146d3cbe455SShawn Lin 		return dev_err_probe(dev, PTR_ERR(host->ufs_phy_ctrl),
147d3cbe455SShawn Lin 				"Failed to map mphy system control registers\n");
148d3cbe455SShawn Lin 
149d3cbe455SShawn Lin 	host->mphy_base = devm_platform_ioremap_resource_byname(pdev, "mphy");
150d3cbe455SShawn Lin 	if (IS_ERR(host->mphy_base))
151d3cbe455SShawn Lin 		return dev_err_probe(dev, PTR_ERR(host->mphy_base),
152d3cbe455SShawn Lin 				"Failed to map mphy base registers\n");
153d3cbe455SShawn Lin 
154d3cbe455SShawn Lin 	host->rst = devm_reset_control_array_get_exclusive(dev);
155d3cbe455SShawn Lin 	if (IS_ERR(host->rst))
156d3cbe455SShawn Lin 		return dev_err_probe(dev, PTR_ERR(host->rst),
157d3cbe455SShawn Lin 				"failed to get reset control\n");
158d3cbe455SShawn Lin 
159d3cbe455SShawn Lin 	reset_control_assert(host->rst);
160d3cbe455SShawn Lin 	udelay(1);
161d3cbe455SShawn Lin 	reset_control_deassert(host->rst);
162d3cbe455SShawn Lin 
163d3cbe455SShawn Lin 	host->ref_out_clk = devm_clk_get_enabled(dev, "ref_out");
164d3cbe455SShawn Lin 	if (IS_ERR(host->ref_out_clk))
165d3cbe455SShawn Lin 		return dev_err_probe(dev, PTR_ERR(host->ref_out_clk),
166d3cbe455SShawn Lin 				"ref_out clock unavailable\n");
167d3cbe455SShawn Lin 
168d3cbe455SShawn Lin 	host->rst_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
169d3cbe455SShawn Lin 	if (IS_ERR(host->rst_gpio))
170d3cbe455SShawn Lin 		return dev_err_probe(dev, PTR_ERR(host->rst_gpio),
171d3cbe455SShawn Lin 				"failed to get reset gpio\n");
172d3cbe455SShawn Lin 
173d3cbe455SShawn Lin 	err = devm_clk_bulk_get_all_enabled(dev, &host->clks);
1744fffffd3SShawn Lin 	if (err < 0)
175d3cbe455SShawn Lin 		return dev_err_probe(dev, err, "failed to enable clocks\n");
176d3cbe455SShawn Lin 
177d3cbe455SShawn Lin 	host->hba = hba;
178d3cbe455SShawn Lin 
179d3cbe455SShawn Lin 	ufshcd_set_variant(hba, host);
180d3cbe455SShawn Lin 
181d3cbe455SShawn Lin 	return 0;
182d3cbe455SShawn Lin }
183d3cbe455SShawn Lin 
ufs_rockchip_rk3576_init(struct ufs_hba * hba)184d3cbe455SShawn Lin static int ufs_rockchip_rk3576_init(struct ufs_hba *hba)
185d3cbe455SShawn Lin {
186d3cbe455SShawn Lin 	struct device *dev = hba->dev;
187d3cbe455SShawn Lin 	int ret;
188d3cbe455SShawn Lin 
189d3cbe455SShawn Lin 	hba->quirks = UFSHCD_QUIRK_SKIP_DEF_UNIPRO_TIMEOUT_SETTING;
190d3cbe455SShawn Lin 
191d3cbe455SShawn Lin 	/* Enable BKOPS when suspend */
192d3cbe455SShawn Lin 	hba->caps |= UFSHCD_CAP_AUTO_BKOPS_SUSPEND;
193d3cbe455SShawn Lin 	/* Enable putting device into deep sleep */
194d3cbe455SShawn Lin 	hba->caps |= UFSHCD_CAP_DEEPSLEEP;
195d3cbe455SShawn Lin 	/* Enable devfreq of UFS */
196d3cbe455SShawn Lin 	hba->caps |= UFSHCD_CAP_CLK_SCALING;
197d3cbe455SShawn Lin 	/* Enable WriteBooster */
198d3cbe455SShawn Lin 	hba->caps |= UFSHCD_CAP_WB_EN;
199d3cbe455SShawn Lin 
200d3cbe455SShawn Lin 	/* Set the default desired pm level in case no users set via sysfs */
201d3cbe455SShawn Lin 	ufs_rockchip_set_pm_lvl(hba);
202d3cbe455SShawn Lin 
203d3cbe455SShawn Lin 	ret = ufs_rockchip_common_init(hba);
204d3cbe455SShawn Lin 	if (ret)
205d3cbe455SShawn Lin 		return dev_err_probe(dev, ret, "ufs common init fail\n");
206d3cbe455SShawn Lin 
207d3cbe455SShawn Lin 	return 0;
208d3cbe455SShawn Lin }
209d3cbe455SShawn Lin 
ufs_rockchip_device_reset(struct ufs_hba * hba)210d3cbe455SShawn Lin static int ufs_rockchip_device_reset(struct ufs_hba *hba)
211d3cbe455SShawn Lin {
212d3cbe455SShawn Lin 	struct ufs_rockchip_host *host = ufshcd_get_variant(hba);
213d3cbe455SShawn Lin 
214d3cbe455SShawn Lin 	gpiod_set_value_cansleep(host->rst_gpio, 1);
215d3cbe455SShawn Lin 	usleep_range(20, 25);
216d3cbe455SShawn Lin 
217d3cbe455SShawn Lin 	gpiod_set_value_cansleep(host->rst_gpio, 0);
218d3cbe455SShawn Lin 	usleep_range(20, 25);
219d3cbe455SShawn Lin 
220d3cbe455SShawn Lin 	return 0;
221d3cbe455SShawn Lin }
222d3cbe455SShawn Lin 
223d3cbe455SShawn Lin static const struct ufs_hba_variant_ops ufs_hba_rk3576_vops = {
224d3cbe455SShawn Lin 	.name = "rk3576",
225d3cbe455SShawn Lin 	.init = ufs_rockchip_rk3576_init,
226d3cbe455SShawn Lin 	.device_reset = ufs_rockchip_device_reset,
227d3cbe455SShawn Lin 	.hce_enable_notify = ufs_rockchip_hce_enable_notify,
228d3cbe455SShawn Lin 	.phy_initialization = ufs_rockchip_rk3576_phy_init,
229d3cbe455SShawn Lin };
230d3cbe455SShawn Lin 
231d3cbe455SShawn Lin static const struct of_device_id ufs_rockchip_of_match[] = {
232d3cbe455SShawn Lin 	{ .compatible = "rockchip,rk3576-ufshc", .data = &ufs_hba_rk3576_vops },
233d3cbe455SShawn Lin 	{ },
234d3cbe455SShawn Lin };
235d3cbe455SShawn Lin MODULE_DEVICE_TABLE(of, ufs_rockchip_of_match);
236d3cbe455SShawn Lin 
ufs_rockchip_probe(struct platform_device * pdev)237d3cbe455SShawn Lin static int ufs_rockchip_probe(struct platform_device *pdev)
238d3cbe455SShawn Lin {
239d3cbe455SShawn Lin 	struct device *dev = &pdev->dev;
240d3cbe455SShawn Lin 	const struct ufs_hba_variant_ops *vops;
241d3cbe455SShawn Lin 	int err;
242d3cbe455SShawn Lin 
243d3cbe455SShawn Lin 	vops = device_get_match_data(dev);
244d3cbe455SShawn Lin 	if (!vops)
245d3cbe455SShawn Lin 		return dev_err_probe(dev, -ENODATA, "ufs_hba_variant_ops not defined.\n");
246d3cbe455SShawn Lin 
247d3cbe455SShawn Lin 	err = ufshcd_pltfrm_init(pdev, vops);
248d3cbe455SShawn Lin 	if (err)
249d3cbe455SShawn Lin 		return dev_err_probe(dev, err, "ufshcd_pltfrm_init failed\n");
250d3cbe455SShawn Lin 
251d3cbe455SShawn Lin 	return 0;
252d3cbe455SShawn Lin }
253d3cbe455SShawn Lin 
ufs_rockchip_remove(struct platform_device * pdev)254d3cbe455SShawn Lin static void ufs_rockchip_remove(struct platform_device *pdev)
255d3cbe455SShawn Lin {
256d3cbe455SShawn Lin 	ufshcd_pltfrm_remove(pdev);
257d3cbe455SShawn Lin }
258d3cbe455SShawn Lin 
259d3cbe455SShawn Lin #ifdef CONFIG_PM
ufs_rockchip_runtime_suspend(struct device * dev)260d3cbe455SShawn Lin static int ufs_rockchip_runtime_suspend(struct device *dev)
261d3cbe455SShawn Lin {
262d3cbe455SShawn Lin 	struct ufs_hba *hba = dev_get_drvdata(dev);
263d3cbe455SShawn Lin 	struct ufs_rockchip_host *host = ufshcd_get_variant(hba);
264d3cbe455SShawn Lin 
265d3cbe455SShawn Lin 	clk_disable_unprepare(host->ref_out_clk);
266d3cbe455SShawn Lin 
267d3cbe455SShawn Lin 	/* Do not power down the genpd if rpm_lvl is less than level 5 */
268*3d825690SJiapeng Chong 	dev_pm_genpd_rpm_always_on(dev, hba->rpm_lvl < UFS_PM_LVL_5);
269d3cbe455SShawn Lin 
270d3cbe455SShawn Lin 	return ufshcd_runtime_suspend(dev);
271d3cbe455SShawn Lin }
272d3cbe455SShawn Lin 
ufs_rockchip_runtime_resume(struct device * dev)273d3cbe455SShawn Lin static int ufs_rockchip_runtime_resume(struct device *dev)
274d3cbe455SShawn Lin {
275d3cbe455SShawn Lin 	struct ufs_hba *hba = dev_get_drvdata(dev);
276d3cbe455SShawn Lin 	struct ufs_rockchip_host *host = ufshcd_get_variant(hba);
277d3cbe455SShawn Lin 	int err;
278d3cbe455SShawn Lin 
279d3cbe455SShawn Lin 	err = clk_prepare_enable(host->ref_out_clk);
280d3cbe455SShawn Lin 	if (err) {
281d3cbe455SShawn Lin 		dev_err(hba->dev, "failed to enable ref_out clock %d\n", err);
282d3cbe455SShawn Lin 		return err;
283d3cbe455SShawn Lin 	}
284d3cbe455SShawn Lin 
285d3cbe455SShawn Lin 	reset_control_assert(host->rst);
286d3cbe455SShawn Lin 	udelay(1);
287d3cbe455SShawn Lin 	reset_control_deassert(host->rst);
288d3cbe455SShawn Lin 
289d3cbe455SShawn Lin 	return ufshcd_runtime_resume(dev);
290d3cbe455SShawn Lin }
291d3cbe455SShawn Lin #endif
292d3cbe455SShawn Lin 
293d3cbe455SShawn Lin #ifdef CONFIG_PM_SLEEP
ufs_rockchip_system_suspend(struct device * dev)294d3cbe455SShawn Lin static int ufs_rockchip_system_suspend(struct device *dev)
295d3cbe455SShawn Lin {
296d3cbe455SShawn Lin 	struct ufs_hba *hba = dev_get_drvdata(dev);
297d3cbe455SShawn Lin 	struct ufs_rockchip_host *host = ufshcd_get_variant(hba);
298d3cbe455SShawn Lin 	int err;
299d3cbe455SShawn Lin 
300d3cbe455SShawn Lin 	/*
301d3cbe455SShawn Lin 	 * If spm_lvl is less than level 5, it means we need to keep the host
302d3cbe455SShawn Lin 	 * controller in powered-on state. So device_set_awake_path() is
303d3cbe455SShawn Lin 	 * calling pm core to notify the genpd provider to meet this requirement
304d3cbe455SShawn Lin 	 */
305d3cbe455SShawn Lin 	if (hba->spm_lvl < UFS_PM_LVL_5)
306d3cbe455SShawn Lin 		device_set_awake_path(dev);
307d3cbe455SShawn Lin 
308d3cbe455SShawn Lin 	err = ufshcd_system_suspend(dev);
309d3cbe455SShawn Lin 	if (err) {
31024e81b82SColin Ian King 		dev_err(hba->dev, "UFSHCD system suspend failed %d\n", err);
311d3cbe455SShawn Lin 		return err;
312d3cbe455SShawn Lin 	}
313d3cbe455SShawn Lin 
314d3cbe455SShawn Lin 	clk_disable_unprepare(host->ref_out_clk);
315d3cbe455SShawn Lin 
316d3cbe455SShawn Lin 	return 0;
317d3cbe455SShawn Lin }
318d3cbe455SShawn Lin 
ufs_rockchip_system_resume(struct device * dev)319d3cbe455SShawn Lin static int ufs_rockchip_system_resume(struct device *dev)
320d3cbe455SShawn Lin {
321d3cbe455SShawn Lin 	struct ufs_hba *hba = dev_get_drvdata(dev);
322d3cbe455SShawn Lin 	struct ufs_rockchip_host *host = ufshcd_get_variant(hba);
323d3cbe455SShawn Lin 	int err;
324d3cbe455SShawn Lin 
325d3cbe455SShawn Lin 	err = clk_prepare_enable(host->ref_out_clk);
326d3cbe455SShawn Lin 	if (err) {
327d3cbe455SShawn Lin 		dev_err(hba->dev, "failed to enable ref_out clock %d\n", err);
328d3cbe455SShawn Lin 		return err;
329d3cbe455SShawn Lin 	}
330d3cbe455SShawn Lin 
331d3cbe455SShawn Lin 	return ufshcd_system_resume(dev);
332d3cbe455SShawn Lin }
333d3cbe455SShawn Lin #endif
334d3cbe455SShawn Lin 
335d3cbe455SShawn Lin static const struct dev_pm_ops ufs_rockchip_pm_ops = {
336d3cbe455SShawn Lin 	SET_SYSTEM_SLEEP_PM_OPS(ufs_rockchip_system_suspend, ufs_rockchip_system_resume)
337d3cbe455SShawn Lin 	SET_RUNTIME_PM_OPS(ufs_rockchip_runtime_suspend, ufs_rockchip_runtime_resume, NULL)
338d3cbe455SShawn Lin 	.prepare	 = ufshcd_suspend_prepare,
339d3cbe455SShawn Lin 	.complete	 = ufshcd_resume_complete,
340d3cbe455SShawn Lin };
341d3cbe455SShawn Lin 
342d3cbe455SShawn Lin static struct platform_driver ufs_rockchip_pltform = {
343d3cbe455SShawn Lin 	.probe = ufs_rockchip_probe,
344d3cbe455SShawn Lin 	.remove = ufs_rockchip_remove,
345d3cbe455SShawn Lin 	.driver = {
346d3cbe455SShawn Lin 		.name = "ufshcd-rockchip",
347d3cbe455SShawn Lin 		.pm = &ufs_rockchip_pm_ops,
348d3cbe455SShawn Lin 		.of_match_table = ufs_rockchip_of_match,
349d3cbe455SShawn Lin 	},
350d3cbe455SShawn Lin };
351d3cbe455SShawn Lin module_platform_driver(ufs_rockchip_pltform);
352d3cbe455SShawn Lin 
353d3cbe455SShawn Lin MODULE_LICENSE("GPL");
354d3cbe455SShawn Lin MODULE_DESCRIPTION("Rockchip UFS Host Driver");
355