xref: /linux/drivers/tty/serial/qcom_geni_serial.c (revision 1cb67bcc2165c24ad26c5786771cca9c91a1fedf)
1c4f52879SKarthikeyan Ramasubramanian // SPDX-License-Identifier: GPL-2.0
2c4f52879SKarthikeyan Ramasubramanian // Copyright (c) 2017-2018, The Linux foundation. All rights reserved.
3c4f52879SKarthikeyan Ramasubramanian 
460457d5eSSai Prakash Ranjan /* Disable MMIO tracing to prevent excessive logging of unwanted MMIO traces */
560457d5eSSai Prakash Ranjan #define __DISABLE_TRACE_MMIO__
660457d5eSSai Prakash Ranjan 
7c4f52879SKarthikeyan Ramasubramanian #include <linux/clk.h>
8c4f52879SKarthikeyan Ramasubramanian #include <linux/console.h>
9c4f52879SKarthikeyan Ramasubramanian #include <linux/io.h>
10c4f52879SKarthikeyan Ramasubramanian #include <linux/iopoll.h>
113e4aaea7SAkash Asthana #include <linux/irq.h>
12c4f52879SKarthikeyan Ramasubramanian #include <linux/module.h>
13c4f52879SKarthikeyan Ramasubramanian #include <linux/of.h>
14a5819b54SRajendra Nayak #include <linux/pm_opp.h>
15c4f52879SKarthikeyan Ramasubramanian #include <linux/platform_device.h>
16f3974413SAkash Asthana #include <linux/pm_runtime.h>
178b7103f3SAkash Asthana #include <linux/pm_wakeirq.h>
18491581f4SElliot Berman #include <linux/soc/qcom/geni-se.h>
19c4f52879SKarthikeyan Ramasubramanian #include <linux/serial.h>
20c4f52879SKarthikeyan Ramasubramanian #include <linux/serial_core.h>
21c4f52879SKarthikeyan Ramasubramanian #include <linux/slab.h>
22c4f52879SKarthikeyan Ramasubramanian #include <linux/tty.h>
23c4f52879SKarthikeyan Ramasubramanian #include <linux/tty_flip.h>
24408e532eSVijaya Krishna Nivarthi #include <dt-bindings/interconnect/qcom,icc.h>
25c4f52879SKarthikeyan Ramasubramanian 
26c4f52879SKarthikeyan Ramasubramanian /* UART specific GENI registers */
278a8a66a1SGirish Mahadevan #define SE_UART_LOOPBACK_CFG		0x22c
289fa3c4b1SRoja Rani Yarubandi #define SE_UART_IO_MACRO_CTRL		0x240
29c4f52879SKarthikeyan Ramasubramanian #define SE_UART_TX_TRANS_CFG		0x25c
30c4f52879SKarthikeyan Ramasubramanian #define SE_UART_TX_WORD_LEN		0x268
31c4f52879SKarthikeyan Ramasubramanian #define SE_UART_TX_STOP_BIT_LEN		0x26c
32c4f52879SKarthikeyan Ramasubramanian #define SE_UART_TX_TRANS_LEN		0x270
33c4f52879SKarthikeyan Ramasubramanian #define SE_UART_RX_TRANS_CFG		0x280
34c4f52879SKarthikeyan Ramasubramanian #define SE_UART_RX_WORD_LEN		0x28c
35c4f52879SKarthikeyan Ramasubramanian #define SE_UART_RX_STALE_CNT		0x294
36c4f52879SKarthikeyan Ramasubramanian #define SE_UART_TX_PARITY_CFG		0x2a4
37c4f52879SKarthikeyan Ramasubramanian #define SE_UART_RX_PARITY_CFG		0x2a8
388a8a66a1SGirish Mahadevan #define SE_UART_MANUAL_RFR		0x2ac
39c4f52879SKarthikeyan Ramasubramanian 
40c4f52879SKarthikeyan Ramasubramanian /* SE_UART_TRANS_CFG */
41c4f52879SKarthikeyan Ramasubramanian #define UART_TX_PAR_EN			BIT(0)
42c4f52879SKarthikeyan Ramasubramanian #define UART_CTS_MASK			BIT(1)
43c4f52879SKarthikeyan Ramasubramanian 
44c4f52879SKarthikeyan Ramasubramanian /* SE_UART_TX_STOP_BIT_LEN */
45c4f52879SKarthikeyan Ramasubramanian #define TX_STOP_BIT_LEN_1		0
46c4f52879SKarthikeyan Ramasubramanian #define TX_STOP_BIT_LEN_2		2
47c4f52879SKarthikeyan Ramasubramanian 
48c4f52879SKarthikeyan Ramasubramanian /* SE_UART_RX_TRANS_CFG */
49c4f52879SKarthikeyan Ramasubramanian #define UART_RX_PAR_EN			BIT(3)
50c4f52879SKarthikeyan Ramasubramanian 
51c4f52879SKarthikeyan Ramasubramanian /* SE_UART_RX_WORD_LEN */
52c4f52879SKarthikeyan Ramasubramanian #define RX_WORD_LEN_MASK		GENMASK(9, 0)
53c4f52879SKarthikeyan Ramasubramanian 
54c4f52879SKarthikeyan Ramasubramanian /* SE_UART_RX_STALE_CNT */
55c4f52879SKarthikeyan Ramasubramanian #define RX_STALE_CNT			GENMASK(23, 0)
56c4f52879SKarthikeyan Ramasubramanian 
57c4f52879SKarthikeyan Ramasubramanian /* SE_UART_TX_PARITY_CFG/RX_PARITY_CFG */
58c4f52879SKarthikeyan Ramasubramanian #define PAR_CALC_EN			BIT(0)
59c4f52879SKarthikeyan Ramasubramanian #define PAR_EVEN			0x00
60c4f52879SKarthikeyan Ramasubramanian #define PAR_ODD				0x01
61c4f52879SKarthikeyan Ramasubramanian #define PAR_SPACE			0x10
62c4f52879SKarthikeyan Ramasubramanian 
638a8a66a1SGirish Mahadevan /* SE_UART_MANUAL_RFR register fields */
648a8a66a1SGirish Mahadevan #define UART_MANUAL_RFR_EN		BIT(31)
658a8a66a1SGirish Mahadevan #define UART_RFR_NOT_READY		BIT(1)
668a8a66a1SGirish Mahadevan #define UART_RFR_READY			BIT(0)
678a8a66a1SGirish Mahadevan 
68c4f52879SKarthikeyan Ramasubramanian /* UART M_CMD OP codes */
69c4f52879SKarthikeyan Ramasubramanian #define UART_START_TX			0x1
70c4f52879SKarthikeyan Ramasubramanian /* UART S_CMD OP codes */
71c4f52879SKarthikeyan Ramasubramanian #define UART_START_READ			0x1
722aaa43c7SBartosz Golaszewski #define UART_PARAM			0x1
732aaa43c7SBartosz Golaszewski #define UART_PARAM_RFR_OPEN		BIT(7)
74c4f52879SKarthikeyan Ramasubramanian 
75c4f52879SKarthikeyan Ramasubramanian #define UART_OVERSAMPLING		32
76c4f52879SKarthikeyan Ramasubramanian #define STALE_TIMEOUT			16
77c4f52879SKarthikeyan Ramasubramanian #define DEFAULT_BITS_PER_CHAR		10
78c4f52879SKarthikeyan Ramasubramanian #define GENI_UART_CONS_PORTS		1
798a8a66a1SGirish Mahadevan #define GENI_UART_PORTS			3
80c4f52879SKarthikeyan Ramasubramanian #define DEF_FIFO_DEPTH_WORDS		16
81c4f52879SKarthikeyan Ramasubramanian #define DEF_TX_WM			2
82c4f52879SKarthikeyan Ramasubramanian #define DEF_FIFO_WIDTH_BITS		32
83a85fb9ceSRyan Case #define UART_RX_WM			2
8469bd1a4fSAkash Asthana 
8569bd1a4fSAkash Asthana /* SE_UART_LOOPBACK_CFG */
8669bd1a4fSAkash Asthana #define RX_TX_SORTED			BIT(0)
8769bd1a4fSAkash Asthana #define CTS_RTS_SORTED			BIT(1)
8869bd1a4fSAkash Asthana #define RX_TX_CTS_RTS_SORTED		(RX_TX_SORTED | CTS_RTS_SORTED)
89c4f52879SKarthikeyan Ramasubramanian 
909fa3c4b1SRoja Rani Yarubandi /* UART pin swap value */
919fa3c4b1SRoja Rani Yarubandi #define DEFAULT_IO_MACRO_IO0_IO1_MASK	GENMASK(3, 0)
929fa3c4b1SRoja Rani Yarubandi #define IO_MACRO_IO0_SEL		0x3
939fa3c4b1SRoja Rani Yarubandi #define DEFAULT_IO_MACRO_IO2_IO3_MASK	GENMASK(15, 4)
949fa3c4b1SRoja Rani Yarubandi #define IO_MACRO_IO2_IO3_SWAP		0x4640
959fa3c4b1SRoja Rani Yarubandi 
96650c8bd3SDouglas Anderson /* We always configure 4 bytes per FIFO word */
97bd795584SBartosz Golaszewski #define BYTES_PER_FIFO_WORD		4U
98650c8bd3SDouglas Anderson 
992aaa43c7SBartosz Golaszewski #define DMA_RX_BUF_SIZE		2048
1002aaa43c7SBartosz Golaszewski 
10140ec6d41SBartosz Golaszewski struct qcom_geni_device_data {
10240ec6d41SBartosz Golaszewski 	bool console;
1032aaa43c7SBartosz Golaszewski 	enum geni_se_xfer_mode mode;
10440ec6d41SBartosz Golaszewski };
10540ec6d41SBartosz Golaszewski 
106e42d6c3eSDouglas Anderson struct qcom_geni_private_data {
107e42d6c3eSDouglas Anderson 	/* NOTE: earlycon port will have NULL here */
108e42d6c3eSDouglas Anderson 	struct uart_driver *drv;
109e42d6c3eSDouglas Anderson 
110e42d6c3eSDouglas Anderson 	u32 poll_cached_bytes;
111e42d6c3eSDouglas Anderson 	unsigned int poll_cached_bytes_cnt;
112650c8bd3SDouglas Anderson 
113650c8bd3SDouglas Anderson 	u32 write_cached_bytes;
114650c8bd3SDouglas Anderson 	unsigned int write_cached_bytes_cnt;
115e42d6c3eSDouglas Anderson };
116c4f52879SKarthikeyan Ramasubramanian 
117c4f52879SKarthikeyan Ramasubramanian struct qcom_geni_serial_port {
118c4f52879SKarthikeyan Ramasubramanian 	struct uart_port uport;
119c4f52879SKarthikeyan Ramasubramanian 	struct geni_se se;
120f3974413SAkash Asthana 	const char *name;
121c4f52879SKarthikeyan Ramasubramanian 	u32 tx_fifo_depth;
122c4f52879SKarthikeyan Ramasubramanian 	u32 tx_fifo_width;
123c4f52879SKarthikeyan Ramasubramanian 	u32 rx_fifo_depth;
1242aaa43c7SBartosz Golaszewski 	dma_addr_t tx_dma_addr;
1252aaa43c7SBartosz Golaszewski 	dma_addr_t rx_dma_addr;
126c4f52879SKarthikeyan Ramasubramanian 	bool setup;
127c4f52879SKarthikeyan Ramasubramanian 	unsigned int baud;
1288ece7b75SJohan Hovold 	unsigned long clk_rate;
1292aaa43c7SBartosz Golaszewski 	void *rx_buf;
1308a8a66a1SGirish Mahadevan 	u32 loopback;
131c4f52879SKarthikeyan Ramasubramanian 	bool brk;
132a1fee899SRyan Case 
133a1fee899SRyan Case 	unsigned int tx_remaining;
1348b7103f3SAkash Asthana 	int wakeup_irq;
1359fa3c4b1SRoja Rani Yarubandi 	bool rx_tx_swap;
1369fa3c4b1SRoja Rani Yarubandi 	bool cts_rts_swap;
137e42d6c3eSDouglas Anderson 
138e42d6c3eSDouglas Anderson 	struct qcom_geni_private_data private_data;
13940ec6d41SBartosz Golaszewski 	const struct qcom_geni_device_data *dev_data;
140c4f52879SKarthikeyan Ramasubramanian };
141c4f52879SKarthikeyan Ramasubramanian 
142f7371750SKarthikeyan Ramasubramanian static const struct uart_ops qcom_geni_console_pops;
1438a8a66a1SGirish Mahadevan static const struct uart_ops qcom_geni_uart_pops;
144c4f52879SKarthikeyan Ramasubramanian static struct uart_driver qcom_geni_console_driver;
1458a8a66a1SGirish Mahadevan static struct uart_driver qcom_geni_uart_driver;
146c4f52879SKarthikeyan Ramasubramanian 
to_dev_port(struct uart_port * uport)14700ce7c6eSBartosz Golaszewski static inline struct qcom_geni_serial_port *to_dev_port(struct uart_port *uport)
14800ce7c6eSBartosz Golaszewski {
14900ce7c6eSBartosz Golaszewski 	return container_of(uport, struct qcom_geni_serial_port, uport);
15000ce7c6eSBartosz Golaszewski }
151c4f52879SKarthikeyan Ramasubramanian 
1528a8a66a1SGirish Mahadevan static struct qcom_geni_serial_port qcom_geni_uart_ports[GENI_UART_PORTS] = {
1538a8a66a1SGirish Mahadevan 	[0] = {
1548a8a66a1SGirish Mahadevan 		.uport = {
1558a8a66a1SGirish Mahadevan 			.iotype = UPIO_MEM,
1568a8a66a1SGirish Mahadevan 			.ops = &qcom_geni_uart_pops,
1578a8a66a1SGirish Mahadevan 			.flags = UPF_BOOT_AUTOCONF,
1588a8a66a1SGirish Mahadevan 			.line = 0,
1598a8a66a1SGirish Mahadevan 		},
1608a8a66a1SGirish Mahadevan 	},
1618a8a66a1SGirish Mahadevan 	[1] = {
1628a8a66a1SGirish Mahadevan 		.uport = {
1638a8a66a1SGirish Mahadevan 			.iotype = UPIO_MEM,
1648a8a66a1SGirish Mahadevan 			.ops = &qcom_geni_uart_pops,
1658a8a66a1SGirish Mahadevan 			.flags = UPF_BOOT_AUTOCONF,
1668a8a66a1SGirish Mahadevan 			.line = 1,
1678a8a66a1SGirish Mahadevan 		},
1688a8a66a1SGirish Mahadevan 	},
1698a8a66a1SGirish Mahadevan 	[2] = {
1708a8a66a1SGirish Mahadevan 		.uport = {
1718a8a66a1SGirish Mahadevan 			.iotype = UPIO_MEM,
1728a8a66a1SGirish Mahadevan 			.ops = &qcom_geni_uart_pops,
1738a8a66a1SGirish Mahadevan 			.flags = UPF_BOOT_AUTOCONF,
1748a8a66a1SGirish Mahadevan 			.line = 2,
1758a8a66a1SGirish Mahadevan 		},
1768a8a66a1SGirish Mahadevan 	},
1778a8a66a1SGirish Mahadevan };
1788a8a66a1SGirish Mahadevan 
179f7371750SKarthikeyan Ramasubramanian static struct qcom_geni_serial_port qcom_geni_console_port = {
180f7371750SKarthikeyan Ramasubramanian 	.uport = {
181f7371750SKarthikeyan Ramasubramanian 		.iotype = UPIO_MEM,
182f7371750SKarthikeyan Ramasubramanian 		.ops = &qcom_geni_console_pops,
183f7371750SKarthikeyan Ramasubramanian 		.flags = UPF_BOOT_AUTOCONF,
184f7371750SKarthikeyan Ramasubramanian 		.line = 0,
185f7371750SKarthikeyan Ramasubramanian 	},
186f7371750SKarthikeyan Ramasubramanian };
187c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_request_port(struct uart_port * uport)188c4f52879SKarthikeyan Ramasubramanian static int qcom_geni_serial_request_port(struct uart_port *uport)
189c4f52879SKarthikeyan Ramasubramanian {
190c4f52879SKarthikeyan Ramasubramanian 	struct platform_device *pdev = to_platform_device(uport->dev);
19100ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
192c4f52879SKarthikeyan Ramasubramanian 
19344e60d52SYueHaibing 	uport->membase = devm_platform_ioremap_resource(pdev, 0);
194c4f52879SKarthikeyan Ramasubramanian 	if (IS_ERR(uport->membase))
195c4f52879SKarthikeyan Ramasubramanian 		return PTR_ERR(uport->membase);
196c4f52879SKarthikeyan Ramasubramanian 	port->se.base = uport->membase;
197c4f52879SKarthikeyan Ramasubramanian 	return 0;
198c4f52879SKarthikeyan Ramasubramanian }
199c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_config_port(struct uart_port * uport,int cfg_flags)200c4f52879SKarthikeyan Ramasubramanian static void qcom_geni_serial_config_port(struct uart_port *uport, int cfg_flags)
201c4f52879SKarthikeyan Ramasubramanian {
202c4f52879SKarthikeyan Ramasubramanian 	if (cfg_flags & UART_CONFIG_TYPE) {
203c4f52879SKarthikeyan Ramasubramanian 		uport->type = PORT_MSM;
204c4f52879SKarthikeyan Ramasubramanian 		qcom_geni_serial_request_port(uport);
205c4f52879SKarthikeyan Ramasubramanian 	}
206c4f52879SKarthikeyan Ramasubramanian }
207c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_get_mctrl(struct uart_port * uport)2088a8a66a1SGirish Mahadevan static unsigned int qcom_geni_serial_get_mctrl(struct uart_port *uport)
209c4f52879SKarthikeyan Ramasubramanian {
2108a8a66a1SGirish Mahadevan 	unsigned int mctrl = TIOCM_DSR | TIOCM_CAR;
2118a8a66a1SGirish Mahadevan 	u32 geni_ios;
2128a8a66a1SGirish Mahadevan 
213e8a6ca80SMatthias Kaehlcke 	if (uart_console(uport)) {
2148a8a66a1SGirish Mahadevan 		mctrl |= TIOCM_CTS;
2158a8a66a1SGirish Mahadevan 	} else {
2169e06d55fSRyan Case 		geni_ios = readl(uport->membase + SE_GENI_IOS);
2178a8a66a1SGirish Mahadevan 		if (!(geni_ios & IO2_DATA_IN))
2188a8a66a1SGirish Mahadevan 			mctrl |= TIOCM_CTS;
219c4f52879SKarthikeyan Ramasubramanian 	}
220c4f52879SKarthikeyan Ramasubramanian 
2218a8a66a1SGirish Mahadevan 	return mctrl;
2228a8a66a1SGirish Mahadevan }
2238a8a66a1SGirish Mahadevan 
qcom_geni_serial_set_mctrl(struct uart_port * uport,unsigned int mctrl)2248a8a66a1SGirish Mahadevan static void qcom_geni_serial_set_mctrl(struct uart_port *uport,
225c4f52879SKarthikeyan Ramasubramanian 							unsigned int mctrl)
226c4f52879SKarthikeyan Ramasubramanian {
2278a8a66a1SGirish Mahadevan 	u32 uart_manual_rfr = 0;
22800ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
2298a8a66a1SGirish Mahadevan 
230e8a6ca80SMatthias Kaehlcke 	if (uart_console(uport))
2318a8a66a1SGirish Mahadevan 		return;
2328a8a66a1SGirish Mahadevan 
23369bd1a4fSAkash Asthana 	if (mctrl & TIOCM_LOOP)
23469bd1a4fSAkash Asthana 		port->loopback = RX_TX_CTS_RTS_SORTED;
23569bd1a4fSAkash Asthana 
236a4ced376Ssatya priya 	if (!(mctrl & TIOCM_RTS) && !uport->suspended)
2378a8a66a1SGirish Mahadevan 		uart_manual_rfr = UART_MANUAL_RFR_EN | UART_RFR_NOT_READY;
2389e06d55fSRyan Case 	writel(uart_manual_rfr, uport->membase + SE_UART_MANUAL_RFR);
239c4f52879SKarthikeyan Ramasubramanian }
240c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_get_type(struct uart_port * uport)241c4f52879SKarthikeyan Ramasubramanian static const char *qcom_geni_serial_get_type(struct uart_port *uport)
242c4f52879SKarthikeyan Ramasubramanian {
243c4f52879SKarthikeyan Ramasubramanian 	return "MSM";
244c4f52879SKarthikeyan Ramasubramanian }
245c4f52879SKarthikeyan Ramasubramanian 
get_port_from_line(int line,bool console)2468a8a66a1SGirish Mahadevan static struct qcom_geni_serial_port *get_port_from_line(int line, bool console)
247c4f52879SKarthikeyan Ramasubramanian {
2488a8a66a1SGirish Mahadevan 	struct qcom_geni_serial_port *port;
2498a8a66a1SGirish Mahadevan 	int nr_ports = console ? GENI_UART_CONS_PORTS : GENI_UART_PORTS;
2508a8a66a1SGirish Mahadevan 
2518a8a66a1SGirish Mahadevan 	if (line < 0 || line >= nr_ports)
252c4f52879SKarthikeyan Ramasubramanian 		return ERR_PTR(-ENXIO);
2538a8a66a1SGirish Mahadevan 
2548a8a66a1SGirish Mahadevan 	port = console ? &qcom_geni_console_port : &qcom_geni_uart_ports[line];
2558a8a66a1SGirish Mahadevan 	return port;
256c4f52879SKarthikeyan Ramasubramanian }
257c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_main_active(struct uart_port * uport)2582aaa43c7SBartosz Golaszewski static bool qcom_geni_serial_main_active(struct uart_port *uport)
2592aaa43c7SBartosz Golaszewski {
2602aaa43c7SBartosz Golaszewski 	return readl(uport->membase + SE_GENI_STATUS) & M_GENI_CMD_ACTIVE;
2612aaa43c7SBartosz Golaszewski }
2622aaa43c7SBartosz Golaszewski 
qcom_geni_serial_secondary_active(struct uart_port * uport)2632aaa43c7SBartosz Golaszewski static bool qcom_geni_serial_secondary_active(struct uart_port *uport)
2642aaa43c7SBartosz Golaszewski {
2652aaa43c7SBartosz Golaszewski 	return readl(uport->membase + SE_GENI_STATUS) & S_GENI_CMD_ACTIVE;
2662aaa43c7SBartosz Golaszewski }
2672aaa43c7SBartosz Golaszewski 
qcom_geni_serial_poll_bit(struct uart_port * uport,int offset,int field,bool set)268c4f52879SKarthikeyan Ramasubramanian static bool qcom_geni_serial_poll_bit(struct uart_port *uport,
269c4f52879SKarthikeyan Ramasubramanian 				int offset, int field, bool set)
270c4f52879SKarthikeyan Ramasubramanian {
271c4f52879SKarthikeyan Ramasubramanian 	u32 reg;
272c4f52879SKarthikeyan Ramasubramanian 	struct qcom_geni_serial_port *port;
273c4f52879SKarthikeyan Ramasubramanian 	unsigned int baud;
274c4f52879SKarthikeyan Ramasubramanian 	unsigned int fifo_bits;
275c4f52879SKarthikeyan Ramasubramanian 	unsigned long timeout_us = 20000;
276e42d6c3eSDouglas Anderson 	struct qcom_geni_private_data *private_data = uport->private_data;
277c4f52879SKarthikeyan Ramasubramanian 
278e42d6c3eSDouglas Anderson 	if (private_data->drv) {
27900ce7c6eSBartosz Golaszewski 		port = to_dev_port(uport);
280c4f52879SKarthikeyan Ramasubramanian 		baud = port->baud;
281c4f52879SKarthikeyan Ramasubramanian 		if (!baud)
282c4f52879SKarthikeyan Ramasubramanian 			baud = 115200;
283c4f52879SKarthikeyan Ramasubramanian 		fifo_bits = port->tx_fifo_depth * port->tx_fifo_width;
284c4f52879SKarthikeyan Ramasubramanian 		/*
285c4f52879SKarthikeyan Ramasubramanian 		 * Total polling iterations based on FIFO worth of bytes to be
286c4f52879SKarthikeyan Ramasubramanian 		 * sent at current baud. Add a little fluff to the wait.
287c4f52879SKarthikeyan Ramasubramanian 		 */
288c4f52879SKarthikeyan Ramasubramanian 		timeout_us = ((fifo_bits * USEC_PER_SEC) / baud) + 500;
289c4f52879SKarthikeyan Ramasubramanian 	}
290c4f52879SKarthikeyan Ramasubramanian 
29143f1831bSKarthikeyan Ramasubramanian 	/*
29243f1831bSKarthikeyan Ramasubramanian 	 * Use custom implementation instead of readl_poll_atomic since ktimer
29343f1831bSKarthikeyan Ramasubramanian 	 * is not ready at the time of early console.
29443f1831bSKarthikeyan Ramasubramanian 	 */
29543f1831bSKarthikeyan Ramasubramanian 	timeout_us = DIV_ROUND_UP(timeout_us, 10) * 10;
29643f1831bSKarthikeyan Ramasubramanian 	while (timeout_us) {
2979e06d55fSRyan Case 		reg = readl(uport->membase + offset);
29843f1831bSKarthikeyan Ramasubramanian 		if ((bool)(reg & field) == set)
29943f1831bSKarthikeyan Ramasubramanian 			return true;
30043f1831bSKarthikeyan Ramasubramanian 		udelay(10);
30143f1831bSKarthikeyan Ramasubramanian 		timeout_us -= 10;
30243f1831bSKarthikeyan Ramasubramanian 	}
30343f1831bSKarthikeyan Ramasubramanian 	return false;
304c4f52879SKarthikeyan Ramasubramanian }
305c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_setup_tx(struct uart_port * uport,u32 xmit_size)306c4f52879SKarthikeyan Ramasubramanian static void qcom_geni_serial_setup_tx(struct uart_port *uport, u32 xmit_size)
307c4f52879SKarthikeyan Ramasubramanian {
308c4f52879SKarthikeyan Ramasubramanian 	u32 m_cmd;
309c4f52879SKarthikeyan Ramasubramanian 
3109e06d55fSRyan Case 	writel(xmit_size, uport->membase + SE_UART_TX_TRANS_LEN);
311c4f52879SKarthikeyan Ramasubramanian 	m_cmd = UART_START_TX << M_OPCODE_SHFT;
312c4f52879SKarthikeyan Ramasubramanian 	writel(m_cmd, uport->membase + SE_GENI_M_CMD0);
313c4f52879SKarthikeyan Ramasubramanian }
314c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_poll_tx_done(struct uart_port * uport)315c4f52879SKarthikeyan Ramasubramanian static void qcom_geni_serial_poll_tx_done(struct uart_port *uport)
316c4f52879SKarthikeyan Ramasubramanian {
317c4f52879SKarthikeyan Ramasubramanian 	int done;
318c4f52879SKarthikeyan Ramasubramanian 	u32 irq_clear = M_CMD_DONE_EN;
319c4f52879SKarthikeyan Ramasubramanian 
320c4f52879SKarthikeyan Ramasubramanian 	done = qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
321c4f52879SKarthikeyan Ramasubramanian 						M_CMD_DONE_EN, true);
322c4f52879SKarthikeyan Ramasubramanian 	if (!done) {
3239e06d55fSRyan Case 		writel(M_GENI_CMD_ABORT, uport->membase +
324c4f52879SKarthikeyan Ramasubramanian 						SE_GENI_M_CMD_CTRL_REG);
325c4f52879SKarthikeyan Ramasubramanian 		irq_clear |= M_CMD_ABORT_EN;
326c4f52879SKarthikeyan Ramasubramanian 		qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
327c4f52879SKarthikeyan Ramasubramanian 							M_CMD_ABORT_EN, true);
328c4f52879SKarthikeyan Ramasubramanian 	}
3299e06d55fSRyan Case 	writel(irq_clear, uport->membase + SE_GENI_M_IRQ_CLEAR);
330c4f52879SKarthikeyan Ramasubramanian }
331c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_abort_rx(struct uart_port * uport)332c4f52879SKarthikeyan Ramasubramanian static void qcom_geni_serial_abort_rx(struct uart_port *uport)
333c4f52879SKarthikeyan Ramasubramanian {
334c4f52879SKarthikeyan Ramasubramanian 	u32 irq_clear = S_CMD_DONE_EN | S_CMD_ABORT_EN;
335c4f52879SKarthikeyan Ramasubramanian 
336c4f52879SKarthikeyan Ramasubramanian 	writel(S_GENI_CMD_ABORT, uport->membase + SE_GENI_S_CMD_CTRL_REG);
337c4f52879SKarthikeyan Ramasubramanian 	qcom_geni_serial_poll_bit(uport, SE_GENI_S_CMD_CTRL_REG,
338c4f52879SKarthikeyan Ramasubramanian 					S_GENI_CMD_ABORT, false);
3399e06d55fSRyan Case 	writel(irq_clear, uport->membase + SE_GENI_S_IRQ_CLEAR);
3409e06d55fSRyan Case 	writel(FORCE_DEFAULT, uport->membase + GENI_FORCE_DEFAULT_REG);
341c4f52879SKarthikeyan Ramasubramanian }
342c4f52879SKarthikeyan Ramasubramanian 
343c4f52879SKarthikeyan Ramasubramanian #ifdef CONFIG_CONSOLE_POLL
qcom_geni_serial_get_char(struct uart_port * uport)344c4f52879SKarthikeyan Ramasubramanian static int qcom_geni_serial_get_char(struct uart_port *uport)
345c4f52879SKarthikeyan Ramasubramanian {
346e42d6c3eSDouglas Anderson 	struct qcom_geni_private_data *private_data = uport->private_data;
347c4f52879SKarthikeyan Ramasubramanian 	u32 status;
348e42d6c3eSDouglas Anderson 	u32 word_cnt;
349e42d6c3eSDouglas Anderson 	int ret;
350c4f52879SKarthikeyan Ramasubramanian 
351e42d6c3eSDouglas Anderson 	if (!private_data->poll_cached_bytes_cnt) {
3529e06d55fSRyan Case 		status = readl(uport->membase + SE_GENI_M_IRQ_STATUS);
3539e06d55fSRyan Case 		writel(status, uport->membase + SE_GENI_M_IRQ_CLEAR);
354c4f52879SKarthikeyan Ramasubramanian 
3559e06d55fSRyan Case 		status = readl(uport->membase + SE_GENI_S_IRQ_STATUS);
3569e06d55fSRyan Case 		writel(status, uport->membase + SE_GENI_S_IRQ_CLEAR);
357c4f52879SKarthikeyan Ramasubramanian 
3589e06d55fSRyan Case 		status = readl(uport->membase + SE_GENI_RX_FIFO_STATUS);
359e42d6c3eSDouglas Anderson 		word_cnt = status & RX_FIFO_WC_MSK;
360e42d6c3eSDouglas Anderson 		if (!word_cnt)
361c4f52879SKarthikeyan Ramasubramanian 			return NO_POLL_CHAR;
362c4f52879SKarthikeyan Ramasubramanian 
363e42d6c3eSDouglas Anderson 		if (word_cnt == 1 && (status & RX_LAST))
364d681a6e4SDouglas Anderson 			/*
365d681a6e4SDouglas Anderson 			 * NOTE: If RX_LAST_BYTE_VALID is 0 it needs to be
366d681a6e4SDouglas Anderson 			 * treated as if it was BYTES_PER_FIFO_WORD.
367d681a6e4SDouglas Anderson 			 */
368e42d6c3eSDouglas Anderson 			private_data->poll_cached_bytes_cnt =
369e42d6c3eSDouglas Anderson 				(status & RX_LAST_BYTE_VALID_MSK) >>
370e42d6c3eSDouglas Anderson 				RX_LAST_BYTE_VALID_SHFT;
371d681a6e4SDouglas Anderson 
372d681a6e4SDouglas Anderson 		if (private_data->poll_cached_bytes_cnt == 0)
373d681a6e4SDouglas Anderson 			private_data->poll_cached_bytes_cnt = BYTES_PER_FIFO_WORD;
374e42d6c3eSDouglas Anderson 
375e42d6c3eSDouglas Anderson 		private_data->poll_cached_bytes =
376e42d6c3eSDouglas Anderson 			readl(uport->membase + SE_GENI_RX_FIFOn);
377e42d6c3eSDouglas Anderson 	}
378e42d6c3eSDouglas Anderson 
379e42d6c3eSDouglas Anderson 	private_data->poll_cached_bytes_cnt--;
380e42d6c3eSDouglas Anderson 	ret = private_data->poll_cached_bytes & 0xff;
381e42d6c3eSDouglas Anderson 	private_data->poll_cached_bytes >>= 8;
382e42d6c3eSDouglas Anderson 
383e42d6c3eSDouglas Anderson 	return ret;
384c4f52879SKarthikeyan Ramasubramanian }
385c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_poll_put_char(struct uart_port * uport,unsigned char c)386c4f52879SKarthikeyan Ramasubramanian static void qcom_geni_serial_poll_put_char(struct uart_port *uport,
387c4f52879SKarthikeyan Ramasubramanian 							unsigned char c)
388c4f52879SKarthikeyan Ramasubramanian {
389a85fb9ceSRyan Case 	writel(DEF_TX_WM, uport->membase + SE_GENI_TX_WATERMARK_REG);
390c4f52879SKarthikeyan Ramasubramanian 	qcom_geni_serial_setup_tx(uport, 1);
391c4f52879SKarthikeyan Ramasubramanian 	WARN_ON(!qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
392c4f52879SKarthikeyan Ramasubramanian 						M_TX_FIFO_WATERMARK_EN, true));
3939e06d55fSRyan Case 	writel(c, uport->membase + SE_GENI_TX_FIFOn);
3949e06d55fSRyan Case 	writel(M_TX_FIFO_WATERMARK_EN, uport->membase + SE_GENI_M_IRQ_CLEAR);
395c4f52879SKarthikeyan Ramasubramanian 	qcom_geni_serial_poll_tx_done(uport);
396c4f52879SKarthikeyan Ramasubramanian }
397c4f52879SKarthikeyan Ramasubramanian #endif
398c4f52879SKarthikeyan Ramasubramanian 
399c4f52879SKarthikeyan Ramasubramanian #ifdef CONFIG_SERIAL_QCOM_GENI_CONSOLE
qcom_geni_serial_wr_char(struct uart_port * uport,unsigned char ch)4003f8bab17SJiri Slaby static void qcom_geni_serial_wr_char(struct uart_port *uport, unsigned char ch)
401c4f52879SKarthikeyan Ramasubramanian {
402650c8bd3SDouglas Anderson 	struct qcom_geni_private_data *private_data = uport->private_data;
403650c8bd3SDouglas Anderson 
404650c8bd3SDouglas Anderson 	private_data->write_cached_bytes =
405650c8bd3SDouglas Anderson 		(private_data->write_cached_bytes >> 8) | (ch << 24);
406650c8bd3SDouglas Anderson 	private_data->write_cached_bytes_cnt++;
407650c8bd3SDouglas Anderson 
408650c8bd3SDouglas Anderson 	if (private_data->write_cached_bytes_cnt == BYTES_PER_FIFO_WORD) {
409650c8bd3SDouglas Anderson 		writel(private_data->write_cached_bytes,
410650c8bd3SDouglas Anderson 		       uport->membase + SE_GENI_TX_FIFOn);
411650c8bd3SDouglas Anderson 		private_data->write_cached_bytes_cnt = 0;
412650c8bd3SDouglas Anderson 	}
413c4f52879SKarthikeyan Ramasubramanian }
414c4f52879SKarthikeyan Ramasubramanian 
415c4f52879SKarthikeyan Ramasubramanian static void
__qcom_geni_serial_console_write(struct uart_port * uport,const char * s,unsigned int count)416c4f52879SKarthikeyan Ramasubramanian __qcom_geni_serial_console_write(struct uart_port *uport, const char *s,
417c4f52879SKarthikeyan Ramasubramanian 				 unsigned int count)
418c4f52879SKarthikeyan Ramasubramanian {
419650c8bd3SDouglas Anderson 	struct qcom_geni_private_data *private_data = uport->private_data;
420650c8bd3SDouglas Anderson 
421c4f52879SKarthikeyan Ramasubramanian 	int i;
422c4f52879SKarthikeyan Ramasubramanian 	u32 bytes_to_send = count;
423c4f52879SKarthikeyan Ramasubramanian 
424c4f52879SKarthikeyan Ramasubramanian 	for (i = 0; i < count; i++) {
425f0262568SKarthikeyan Ramasubramanian 		/*
426f0262568SKarthikeyan Ramasubramanian 		 * uart_console_write() adds a carriage return for each newline.
427f0262568SKarthikeyan Ramasubramanian 		 * Account for additional bytes to be written.
428f0262568SKarthikeyan Ramasubramanian 		 */
429c4f52879SKarthikeyan Ramasubramanian 		if (s[i] == '\n')
430c4f52879SKarthikeyan Ramasubramanian 			bytes_to_send++;
431c4f52879SKarthikeyan Ramasubramanian 	}
432c4f52879SKarthikeyan Ramasubramanian 
4339e06d55fSRyan Case 	writel(DEF_TX_WM, uport->membase + SE_GENI_TX_WATERMARK_REG);
434c4f52879SKarthikeyan Ramasubramanian 	qcom_geni_serial_setup_tx(uport, bytes_to_send);
435c4f52879SKarthikeyan Ramasubramanian 	for (i = 0; i < count; ) {
436c4f52879SKarthikeyan Ramasubramanian 		size_t chars_to_write = 0;
437c4f52879SKarthikeyan Ramasubramanian 		size_t avail = DEF_FIFO_DEPTH_WORDS - DEF_TX_WM;
438c4f52879SKarthikeyan Ramasubramanian 
439c4f52879SKarthikeyan Ramasubramanian 		/*
440c4f52879SKarthikeyan Ramasubramanian 		 * If the WM bit never set, then the Tx state machine is not
441c4f52879SKarthikeyan Ramasubramanian 		 * in a valid state, so break, cancel/abort any existing
442c4f52879SKarthikeyan Ramasubramanian 		 * command. Unfortunately the current data being written is
443c4f52879SKarthikeyan Ramasubramanian 		 * lost.
444c4f52879SKarthikeyan Ramasubramanian 		 */
445c4f52879SKarthikeyan Ramasubramanian 		if (!qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
446c4f52879SKarthikeyan Ramasubramanian 						M_TX_FIFO_WATERMARK_EN, true))
447c4f52879SKarthikeyan Ramasubramanian 			break;
4486a10635eSKarthikeyan Ramasubramanian 		chars_to_write = min_t(size_t, count - i, avail / 2);
449c4f52879SKarthikeyan Ramasubramanian 		uart_console_write(uport, s + i, chars_to_write,
450c4f52879SKarthikeyan Ramasubramanian 						qcom_geni_serial_wr_char);
4519e06d55fSRyan Case 		writel(M_TX_FIFO_WATERMARK_EN, uport->membase +
452c4f52879SKarthikeyan Ramasubramanian 							SE_GENI_M_IRQ_CLEAR);
453c4f52879SKarthikeyan Ramasubramanian 		i += chars_to_write;
454c4f52879SKarthikeyan Ramasubramanian 	}
455650c8bd3SDouglas Anderson 
456650c8bd3SDouglas Anderson 	if (private_data->write_cached_bytes_cnt) {
457650c8bd3SDouglas Anderson 		private_data->write_cached_bytes >>= BITS_PER_BYTE *
458650c8bd3SDouglas Anderson 			(BYTES_PER_FIFO_WORD - private_data->write_cached_bytes_cnt);
459650c8bd3SDouglas Anderson 		writel(private_data->write_cached_bytes,
460650c8bd3SDouglas Anderson 		       uport->membase + SE_GENI_TX_FIFOn);
461650c8bd3SDouglas Anderson 		private_data->write_cached_bytes_cnt = 0;
462650c8bd3SDouglas Anderson 	}
463650c8bd3SDouglas Anderson 
464c4f52879SKarthikeyan Ramasubramanian 	qcom_geni_serial_poll_tx_done(uport);
465c4f52879SKarthikeyan Ramasubramanian }
466c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_console_write(struct console * co,const char * s,unsigned int count)467c4f52879SKarthikeyan Ramasubramanian static void qcom_geni_serial_console_write(struct console *co, const char *s,
468c4f52879SKarthikeyan Ramasubramanian 			      unsigned int count)
469c4f52879SKarthikeyan Ramasubramanian {
470c4f52879SKarthikeyan Ramasubramanian 	struct uart_port *uport;
471c4f52879SKarthikeyan Ramasubramanian 	struct qcom_geni_serial_port *port;
472c4f52879SKarthikeyan Ramasubramanian 	bool locked = true;
473c4f52879SKarthikeyan Ramasubramanian 	unsigned long flags;
474a1fee899SRyan Case 	u32 geni_status;
475663abb1aSRyan Case 	u32 irq_en;
476c4f52879SKarthikeyan Ramasubramanian 
477c4f52879SKarthikeyan Ramasubramanian 	WARN_ON(co->index < 0 || co->index >= GENI_UART_CONS_PORTS);
478c4f52879SKarthikeyan Ramasubramanian 
4798a8a66a1SGirish Mahadevan 	port = get_port_from_line(co->index, true);
480c4f52879SKarthikeyan Ramasubramanian 	if (IS_ERR(port))
481c4f52879SKarthikeyan Ramasubramanian 		return;
482c4f52879SKarthikeyan Ramasubramanian 
483c4f52879SKarthikeyan Ramasubramanian 	uport = &port->uport;
484c4f52879SKarthikeyan Ramasubramanian 	if (oops_in_progress)
485b8ba915dSThomas Gleixner 		locked = uart_port_trylock_irqsave(uport, &flags);
486c4f52879SKarthikeyan Ramasubramanian 	else
487b8ba915dSThomas Gleixner 		uart_port_lock_irqsave(uport, &flags);
488c4f52879SKarthikeyan Ramasubramanian 
4899e06d55fSRyan Case 	geni_status = readl(uport->membase + SE_GENI_STATUS);
490a1fee899SRyan Case 
491c4f52879SKarthikeyan Ramasubramanian 	if (!locked) {
4929e957a15SDouglas Anderson 		/*
4939e957a15SDouglas Anderson 		 * We can only get here if an oops is in progress then we were
4949e957a15SDouglas Anderson 		 * unable to get the lock. This means we can't safely access
4959e957a15SDouglas Anderson 		 * our state variables like tx_remaining. About the best we
4969e957a15SDouglas Anderson 		 * can do is wait for the FIFO to be empty before we start our
4979e957a15SDouglas Anderson 		 * transfer, so we'll do that.
4989e957a15SDouglas Anderson 		 */
499c4f52879SKarthikeyan Ramasubramanian 		qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
5009e957a15SDouglas Anderson 					  M_TX_FIFO_NOT_EMPTY_EN, false);
501a1fee899SRyan Case 	} else if ((geni_status & M_GENI_CMD_ACTIVE) && !port->tx_remaining) {
502a1fee899SRyan Case 		/*
503a1fee899SRyan Case 		 * It seems we can't interrupt existing transfers if all data
504a1fee899SRyan Case 		 * has been sent, in which case we need to look for done first.
505a1fee899SRyan Case 		 */
506a1fee899SRyan Case 		qcom_geni_serial_poll_tx_done(uport);
507663abb1aSRyan Case 
5081788cf6aSJiri Slaby (SUSE) 		if (!kfifo_is_empty(&uport->state->port.xmit_fifo)) {
5099e06d55fSRyan Case 			irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
5109e06d55fSRyan Case 			writel(irq_en | M_TX_FIFO_WATERMARK_EN,
511663abb1aSRyan Case 					uport->membase + SE_GENI_M_IRQ_EN);
512663abb1aSRyan Case 		}
513c4f52879SKarthikeyan Ramasubramanian 	}
514c4f52879SKarthikeyan Ramasubramanian 
515c4f52879SKarthikeyan Ramasubramanian 	__qcom_geni_serial_console_write(uport, s, count);
516a1fee899SRyan Case 
5179e957a15SDouglas Anderson 
5189e957a15SDouglas Anderson 	if (locked) {
519a1fee899SRyan Case 		if (port->tx_remaining)
520a1fee899SRyan Case 			qcom_geni_serial_setup_tx(uport, port->tx_remaining);
521b8ba915dSThomas Gleixner 		uart_port_unlock_irqrestore(uport, flags);
522c4f52879SKarthikeyan Ramasubramanian 	}
5239e957a15SDouglas Anderson }
524c4f52879SKarthikeyan Ramasubramanian 
handle_rx_console(struct uart_port * uport,u32 bytes,bool drop)5250626afe5SBartosz Golaszewski static void handle_rx_console(struct uart_port *uport, u32 bytes, bool drop)
526c4f52879SKarthikeyan Ramasubramanian {
527c4f52879SKarthikeyan Ramasubramanian 	u32 i;
528c4f52879SKarthikeyan Ramasubramanian 	unsigned char buf[sizeof(u32)];
529c4f52879SKarthikeyan Ramasubramanian 	struct tty_port *tport;
53000ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
531c4f52879SKarthikeyan Ramasubramanian 
532c4f52879SKarthikeyan Ramasubramanian 	tport = &uport->state->port;
533c4f52879SKarthikeyan Ramasubramanian 	for (i = 0; i < bytes; ) {
534c4f52879SKarthikeyan Ramasubramanian 		int c;
535650c8bd3SDouglas Anderson 		int chunk = min_t(int, bytes - i, BYTES_PER_FIFO_WORD);
536c4f52879SKarthikeyan Ramasubramanian 
537c4f52879SKarthikeyan Ramasubramanian 		ioread32_rep(uport->membase + SE_GENI_RX_FIFOn, buf, 1);
538c4f52879SKarthikeyan Ramasubramanian 		i += chunk;
539c4f52879SKarthikeyan Ramasubramanian 		if (drop)
540c4f52879SKarthikeyan Ramasubramanian 			continue;
541c4f52879SKarthikeyan Ramasubramanian 
542c4f52879SKarthikeyan Ramasubramanian 		for (c = 0; c < chunk; c++) {
543c4f52879SKarthikeyan Ramasubramanian 			int sysrq;
544c4f52879SKarthikeyan Ramasubramanian 
545c4f52879SKarthikeyan Ramasubramanian 			uport->icount.rx++;
546c4f52879SKarthikeyan Ramasubramanian 			if (port->brk && buf[c] == 0) {
547c4f52879SKarthikeyan Ramasubramanian 				port->brk = false;
548c4f52879SKarthikeyan Ramasubramanian 				if (uart_handle_break(uport))
549c4f52879SKarthikeyan Ramasubramanian 					continue;
550c4f52879SKarthikeyan Ramasubramanian 			}
551c4f52879SKarthikeyan Ramasubramanian 
552336447b3SDouglas Anderson 			sysrq = uart_prepare_sysrq_char(uport, buf[c]);
553babeca85SDouglas Anderson 
554c4f52879SKarthikeyan Ramasubramanian 			if (!sysrq)
555c4f52879SKarthikeyan Ramasubramanian 				tty_insert_flip_char(tport, buf[c], TTY_NORMAL);
556c4f52879SKarthikeyan Ramasubramanian 		}
557c4f52879SKarthikeyan Ramasubramanian 	}
558c4f52879SKarthikeyan Ramasubramanian 	if (!drop)
559c4f52879SKarthikeyan Ramasubramanian 		tty_flip_buffer_push(tport);
560c4f52879SKarthikeyan Ramasubramanian }
561c4f52879SKarthikeyan Ramasubramanian #else
handle_rx_console(struct uart_port * uport,u32 bytes,bool drop)5620626afe5SBartosz Golaszewski static void handle_rx_console(struct uart_port *uport, u32 bytes, bool drop)
563c4f52879SKarthikeyan Ramasubramanian {
5640626afe5SBartosz Golaszewski 
565c4f52879SKarthikeyan Ramasubramanian }
566c4f52879SKarthikeyan Ramasubramanian #endif /* CONFIG_SERIAL_QCOM_GENI_CONSOLE */
567c4f52879SKarthikeyan Ramasubramanian 
handle_rx_uart(struct uart_port * uport,u32 bytes,bool drop)5680626afe5SBartosz Golaszewski static void handle_rx_uart(struct uart_port *uport, u32 bytes, bool drop)
5698a8a66a1SGirish Mahadevan {
57000ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
5712aaa43c7SBartosz Golaszewski 	struct tty_port *tport = &uport->state->port;
5728a8a66a1SGirish Mahadevan 	int ret;
5738a8a66a1SGirish Mahadevan 
5742aaa43c7SBartosz Golaszewski 	ret = tty_insert_flip_string(tport, port->rx_buf, bytes);
5758a8a66a1SGirish Mahadevan 	if (ret != bytes) {
5768a8a66a1SGirish Mahadevan 		dev_err(uport->dev, "%s:Unable to push data ret %d_bytes %d\n",
5778a8a66a1SGirish Mahadevan 				__func__, ret, bytes);
5788a8a66a1SGirish Mahadevan 		WARN_ON_ONCE(1);
5798a8a66a1SGirish Mahadevan 	}
5808a8a66a1SGirish Mahadevan 	uport->icount.rx += ret;
5818a8a66a1SGirish Mahadevan 	tty_flip_buffer_push(tport);
5828a8a66a1SGirish Mahadevan }
5838a8a66a1SGirish Mahadevan 
qcom_geni_serial_tx_empty(struct uart_port * uport)584d0fabb0dSBartosz Golaszewski static unsigned int qcom_geni_serial_tx_empty(struct uart_port *uport)
585d0fabb0dSBartosz Golaszewski {
586d0fabb0dSBartosz Golaszewski 	return !readl(uport->membase + SE_GENI_TX_FIFO_STATUS);
587d0fabb0dSBartosz Golaszewski }
588d0fabb0dSBartosz Golaszewski 
qcom_geni_serial_stop_tx_dma(struct uart_port * uport)5892aaa43c7SBartosz Golaszewski static void qcom_geni_serial_stop_tx_dma(struct uart_port *uport)
590c4f52879SKarthikeyan Ramasubramanian {
5912aaa43c7SBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
5922aaa43c7SBartosz Golaszewski 	bool done;
593c4f52879SKarthikeyan Ramasubramanian 
5942aaa43c7SBartosz Golaszewski 	if (!qcom_geni_serial_main_active(uport))
595c4f52879SKarthikeyan Ramasubramanian 		return;
596c4f52879SKarthikeyan Ramasubramanian 
59795fcfc08SJohan Hovold 	if (port->tx_dma_addr) {
5982aaa43c7SBartosz Golaszewski 		geni_se_tx_dma_unprep(&port->se, port->tx_dma_addr,
5992aaa43c7SBartosz Golaszewski 				      port->tx_remaining);
6002aaa43c7SBartosz Golaszewski 		port->tx_dma_addr = 0;
6012aaa43c7SBartosz Golaszewski 		port->tx_remaining = 0;
6022aaa43c7SBartosz Golaszewski 	}
6032aaa43c7SBartosz Golaszewski 
6042aaa43c7SBartosz Golaszewski 	geni_se_cancel_m_cmd(&port->se);
6052aaa43c7SBartosz Golaszewski 
6069c844133SVijaya Krishna Nivarthi 	done = qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
6079c844133SVijaya Krishna Nivarthi 					 M_CMD_CANCEL_EN, true);
6082aaa43c7SBartosz Golaszewski 	if (!done) {
6092aaa43c7SBartosz Golaszewski 		geni_se_abort_m_cmd(&port->se);
6102aaa43c7SBartosz Golaszewski 		done = qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
6112aaa43c7SBartosz Golaszewski 						 M_CMD_ABORT_EN, true);
6122aaa43c7SBartosz Golaszewski 		if (!done)
6132aaa43c7SBartosz Golaszewski 			dev_err_ratelimited(uport->dev, "M_CMD_ABORT_EN not set");
6142aaa43c7SBartosz Golaszewski 		writel(M_CMD_ABORT_EN, uport->membase + SE_GENI_M_IRQ_CLEAR);
6152aaa43c7SBartosz Golaszewski 	}
6162aaa43c7SBartosz Golaszewski 
6172aaa43c7SBartosz Golaszewski 	writel(M_CMD_CANCEL_EN, uport->membase + SE_GENI_M_IRQ_CLEAR);
6182aaa43c7SBartosz Golaszewski }
6192aaa43c7SBartosz Golaszewski 
qcom_geni_serial_start_tx_dma(struct uart_port * uport)6202aaa43c7SBartosz Golaszewski static void qcom_geni_serial_start_tx_dma(struct uart_port *uport)
6212aaa43c7SBartosz Golaszewski {
6222aaa43c7SBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
6231788cf6aSJiri Slaby (SUSE) 	struct tty_port *tport = &uport->state->port;
6242aaa43c7SBartosz Golaszewski 	unsigned int xmit_size;
6251788cf6aSJiri Slaby (SUSE) 	u8 *tail;
6262aaa43c7SBartosz Golaszewski 	int ret;
6272aaa43c7SBartosz Golaszewski 
6282aaa43c7SBartosz Golaszewski 	if (port->tx_dma_addr)
6292aaa43c7SBartosz Golaszewski 		return;
6302aaa43c7SBartosz Golaszewski 
6311788cf6aSJiri Slaby (SUSE) 	if (kfifo_is_empty(&tport->xmit_fifo))
63297820780SJohan Hovold 		return;
63397820780SJohan Hovold 
6341788cf6aSJiri Slaby (SUSE) 	xmit_size = kfifo_out_linear_ptr(&tport->xmit_fifo, &tail,
6351788cf6aSJiri Slaby (SUSE) 			UART_XMIT_SIZE);
6362aaa43c7SBartosz Golaszewski 
6372aaa43c7SBartosz Golaszewski 	qcom_geni_serial_setup_tx(uport, xmit_size);
6382aaa43c7SBartosz Golaszewski 
6391788cf6aSJiri Slaby (SUSE) 	ret = geni_se_tx_dma_prep(&port->se, tail, xmit_size,
6401788cf6aSJiri Slaby (SUSE) 				  &port->tx_dma_addr);
6412aaa43c7SBartosz Golaszewski 	if (ret) {
6422aaa43c7SBartosz Golaszewski 		dev_err(uport->dev, "unable to start TX SE DMA: %d\n", ret);
6432aaa43c7SBartosz Golaszewski 		qcom_geni_serial_stop_tx_dma(uport);
6442aaa43c7SBartosz Golaszewski 		return;
6452aaa43c7SBartosz Golaszewski 	}
6462aaa43c7SBartosz Golaszewski 
6472aaa43c7SBartosz Golaszewski 	port->tx_remaining = xmit_size;
6482aaa43c7SBartosz Golaszewski }
6492aaa43c7SBartosz Golaszewski 
qcom_geni_serial_start_tx_fifo(struct uart_port * uport)6502aaa43c7SBartosz Golaszewski static void qcom_geni_serial_start_tx_fifo(struct uart_port *uport)
6512aaa43c7SBartosz Golaszewski {
652947cc4ecSJohan Hovold 	unsigned char c;
6532aaa43c7SBartosz Golaszewski 	u32 irq_en;
6542aaa43c7SBartosz Golaszewski 
655947cc4ecSJohan Hovold 	/*
656947cc4ecSJohan Hovold 	 * Start a new transfer in case the previous command was cancelled and
657947cc4ecSJohan Hovold 	 * left data in the FIFO which may prevent the watermark interrupt
658947cc4ecSJohan Hovold 	 * from triggering. Note that the stale data is discarded.
659947cc4ecSJohan Hovold 	 */
660947cc4ecSJohan Hovold 	if (!qcom_geni_serial_main_active(uport) &&
661947cc4ecSJohan Hovold 	    !qcom_geni_serial_tx_empty(uport)) {
662947cc4ecSJohan Hovold 		if (uart_fifo_out(uport, &c, 1) == 1) {
663947cc4ecSJohan Hovold 			writel(M_CMD_DONE_EN, uport->membase + SE_GENI_M_IRQ_CLEAR);
664947cc4ecSJohan Hovold 			qcom_geni_serial_setup_tx(uport, 1);
665947cc4ecSJohan Hovold 			writel(c, uport->membase + SE_GENI_TX_FIFOn);
666947cc4ecSJohan Hovold 		}
667947cc4ecSJohan Hovold 	}
668c4f52879SKarthikeyan Ramasubramanian 
6699e06d55fSRyan Case 	irq_en = readl(uport->membase +	SE_GENI_M_IRQ_EN);
670c4f52879SKarthikeyan Ramasubramanian 	irq_en |= M_TX_FIFO_WATERMARK_EN | M_CMD_DONE_EN;
671bdc05a8aSRyan Case 	writel(DEF_TX_WM, uport->membase + SE_GENI_TX_WATERMARK_REG);
6729e06d55fSRyan Case 	writel(irq_en, uport->membase +	SE_GENI_M_IRQ_EN);
673c4f52879SKarthikeyan Ramasubramanian }
674c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_stop_tx_fifo(struct uart_port * uport)6752aaa43c7SBartosz Golaszewski static void qcom_geni_serial_stop_tx_fifo(struct uart_port *uport)
676c4f52879SKarthikeyan Ramasubramanian {
677c4f52879SKarthikeyan Ramasubramanian 	u32 irq_en;
678c4f52879SKarthikeyan Ramasubramanian 
6799e06d55fSRyan Case 	irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
680bdc05a8aSRyan Case 	irq_en &= ~(M_CMD_DONE_EN | M_TX_FIFO_WATERMARK_EN);
681bdc05a8aSRyan Case 	writel(0, uport->membase + SE_GENI_TX_WATERMARK_REG);
6829e06d55fSRyan Case 	writel(irq_en, uport->membase + SE_GENI_M_IRQ_EN);
683947cc4ecSJohan Hovold }
684947cc4ecSJohan Hovold 
qcom_geni_serial_cancel_tx_cmd(struct uart_port * uport)685947cc4ecSJohan Hovold static void qcom_geni_serial_cancel_tx_cmd(struct uart_port *uport)
686947cc4ecSJohan Hovold {
687947cc4ecSJohan Hovold 	struct qcom_geni_serial_port *port = to_dev_port(uport);
688947cc4ecSJohan Hovold 
6892aaa43c7SBartosz Golaszewski 	if (!qcom_geni_serial_main_active(uport))
690c4f52879SKarthikeyan Ramasubramanian 		return;
691c4f52879SKarthikeyan Ramasubramanian 
692c4f52879SKarthikeyan Ramasubramanian 	geni_se_cancel_m_cmd(&port->se);
693c4f52879SKarthikeyan Ramasubramanian 	if (!qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
694c4f52879SKarthikeyan Ramasubramanian 						M_CMD_CANCEL_EN, true)) {
695c4f52879SKarthikeyan Ramasubramanian 		geni_se_abort_m_cmd(&port->se);
696c4f52879SKarthikeyan Ramasubramanian 		qcom_geni_serial_poll_bit(uport, SE_GENI_M_IRQ_STATUS,
697c4f52879SKarthikeyan Ramasubramanian 						M_CMD_ABORT_EN, true);
6989e06d55fSRyan Case 		writel(M_CMD_ABORT_EN, uport->membase + SE_GENI_M_IRQ_CLEAR);
699c4f52879SKarthikeyan Ramasubramanian 	}
7009e06d55fSRyan Case 	writel(M_CMD_CANCEL_EN, uport->membase + SE_GENI_M_IRQ_CLEAR);
701947cc4ecSJohan Hovold 
702947cc4ecSJohan Hovold 	port->tx_remaining = 0;
703c4f52879SKarthikeyan Ramasubramanian }
704c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_handle_rx_fifo(struct uart_port * uport,bool drop)7052aaa43c7SBartosz Golaszewski static void qcom_geni_serial_handle_rx_fifo(struct uart_port *uport, bool drop)
706c4f52879SKarthikeyan Ramasubramanian {
707c4f52879SKarthikeyan Ramasubramanian 	u32 status;
708d0fabb0dSBartosz Golaszewski 	u32 word_cnt;
709d0fabb0dSBartosz Golaszewski 	u32 last_word_byte_cnt;
710d0fabb0dSBartosz Golaszewski 	u32 last_word_partial;
711d0fabb0dSBartosz Golaszewski 	u32 total_bytes;
712c4f52879SKarthikeyan Ramasubramanian 
713d0fabb0dSBartosz Golaszewski 	status = readl(uport->membase +	SE_GENI_RX_FIFO_STATUS);
714d0fabb0dSBartosz Golaszewski 	word_cnt = status & RX_FIFO_WC_MSK;
715d0fabb0dSBartosz Golaszewski 	last_word_partial = status & RX_LAST;
716d0fabb0dSBartosz Golaszewski 	last_word_byte_cnt = (status & RX_LAST_BYTE_VALID_MSK) >>
717d0fabb0dSBartosz Golaszewski 						RX_LAST_BYTE_VALID_SHFT;
718c4f52879SKarthikeyan Ramasubramanian 
719d0fabb0dSBartosz Golaszewski 	if (!word_cnt)
720d0fabb0dSBartosz Golaszewski 		return;
721d0fabb0dSBartosz Golaszewski 	total_bytes = BYTES_PER_FIFO_WORD * (word_cnt - 1);
722d0fabb0dSBartosz Golaszewski 	if (last_word_partial && last_word_byte_cnt)
723d0fabb0dSBartosz Golaszewski 		total_bytes += last_word_byte_cnt;
724d0fabb0dSBartosz Golaszewski 	else
725d0fabb0dSBartosz Golaszewski 		total_bytes += BYTES_PER_FIFO_WORD;
7262aaa43c7SBartosz Golaszewski 	handle_rx_console(uport, total_bytes, drop);
727c4f52879SKarthikeyan Ramasubramanian }
728c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_stop_rx_fifo(struct uart_port * uport)7292aaa43c7SBartosz Golaszewski static void qcom_geni_serial_stop_rx_fifo(struct uart_port *uport)
730c4f52879SKarthikeyan Ramasubramanian {
731c4f52879SKarthikeyan Ramasubramanian 	u32 irq_en;
73200ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
733679aac5eSsatya priya 	u32 s_irq_status;
734c4f52879SKarthikeyan Ramasubramanian 
7359e06d55fSRyan Case 	irq_en = readl(uport->membase + SE_GENI_S_IRQ_EN);
736c4f52879SKarthikeyan Ramasubramanian 	irq_en &= ~(S_RX_FIFO_WATERMARK_EN | S_RX_FIFO_LAST_EN);
7379e06d55fSRyan Case 	writel(irq_en, uport->membase + SE_GENI_S_IRQ_EN);
738c4f52879SKarthikeyan Ramasubramanian 
7399e06d55fSRyan Case 	irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
740c4f52879SKarthikeyan Ramasubramanian 	irq_en &= ~(M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN);
7419e06d55fSRyan Case 	writel(irq_en, uport->membase + SE_GENI_M_IRQ_EN);
742c4f52879SKarthikeyan Ramasubramanian 
7432aaa43c7SBartosz Golaszewski 	if (!qcom_geni_serial_secondary_active(uport))
744c4f52879SKarthikeyan Ramasubramanian 		return;
745c4f52879SKarthikeyan Ramasubramanian 
746c4f52879SKarthikeyan Ramasubramanian 	geni_se_cancel_s_cmd(&port->se);
747679aac5eSsatya priya 	qcom_geni_serial_poll_bit(uport, SE_GENI_S_IRQ_STATUS,
748679aac5eSsatya priya 					S_CMD_CANCEL_EN, true);
749679aac5eSsatya priya 	/*
750679aac5eSsatya priya 	 * If timeout occurs secondary engine remains active
751679aac5eSsatya priya 	 * and Abort sequence is executed.
752679aac5eSsatya priya 	 */
753679aac5eSsatya priya 	s_irq_status = readl(uport->membase + SE_GENI_S_IRQ_STATUS);
754679aac5eSsatya priya 	/* Flush the Rx buffer */
755679aac5eSsatya priya 	if (s_irq_status & S_RX_FIFO_LAST_EN)
7562aaa43c7SBartosz Golaszewski 		qcom_geni_serial_handle_rx_fifo(uport, true);
757679aac5eSsatya priya 	writel(s_irq_status, uport->membase + SE_GENI_S_IRQ_CLEAR);
758679aac5eSsatya priya 
7592aaa43c7SBartosz Golaszewski 	if (qcom_geni_serial_secondary_active(uport))
760c4f52879SKarthikeyan Ramasubramanian 		qcom_geni_serial_abort_rx(uport);
761c4f52879SKarthikeyan Ramasubramanian }
762c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_start_rx_fifo(struct uart_port * uport)7632aaa43c7SBartosz Golaszewski static void qcom_geni_serial_start_rx_fifo(struct uart_port *uport)
764c4f52879SKarthikeyan Ramasubramanian {
765d0fabb0dSBartosz Golaszewski 	u32 irq_en;
76600ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
767c4f52879SKarthikeyan Ramasubramanian 
7682aaa43c7SBartosz Golaszewski 	if (qcom_geni_serial_secondary_active(uport))
7692aaa43c7SBartosz Golaszewski 		qcom_geni_serial_stop_rx_fifo(uport);
770c4f52879SKarthikeyan Ramasubramanian 
771d0fabb0dSBartosz Golaszewski 	geni_se_setup_s_cmd(&port->se, UART_START_READ, 0);
772d0fabb0dSBartosz Golaszewski 
773d0fabb0dSBartosz Golaszewski 	irq_en = readl(uport->membase + SE_GENI_S_IRQ_EN);
774d0fabb0dSBartosz Golaszewski 	irq_en |= S_RX_FIFO_WATERMARK_EN | S_RX_FIFO_LAST_EN;
775d0fabb0dSBartosz Golaszewski 	writel(irq_en, uport->membase + SE_GENI_S_IRQ_EN);
776d0fabb0dSBartosz Golaszewski 
777d0fabb0dSBartosz Golaszewski 	irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
778d0fabb0dSBartosz Golaszewski 	irq_en |= M_RX_FIFO_WATERMARK_EN | M_RX_FIFO_LAST_EN;
779d0fabb0dSBartosz Golaszewski 	writel(irq_en, uport->membase + SE_GENI_M_IRQ_EN);
780c4f52879SKarthikeyan Ramasubramanian }
781c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_stop_rx_dma(struct uart_port * uport)7822aaa43c7SBartosz Golaszewski static void qcom_geni_serial_stop_rx_dma(struct uart_port *uport)
7832aaa43c7SBartosz Golaszewski {
7842aaa43c7SBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
7852aaa43c7SBartosz Golaszewski 
7862aaa43c7SBartosz Golaszewski 	if (!qcom_geni_serial_secondary_active(uport))
7872aaa43c7SBartosz Golaszewski 		return;
7882aaa43c7SBartosz Golaszewski 
7892aaa43c7SBartosz Golaszewski 	geni_se_cancel_s_cmd(&port->se);
7902aaa43c7SBartosz Golaszewski 	qcom_geni_serial_poll_bit(uport, SE_GENI_S_IRQ_STATUS,
7912aaa43c7SBartosz Golaszewski 				  S_CMD_CANCEL_EN, true);
7922aaa43c7SBartosz Golaszewski 
7932aaa43c7SBartosz Golaszewski 	if (qcom_geni_serial_secondary_active(uport))
7942aaa43c7SBartosz Golaszewski 		qcom_geni_serial_abort_rx(uport);
7952aaa43c7SBartosz Golaszewski 
7962aaa43c7SBartosz Golaszewski 	if (port->rx_dma_addr) {
7972aaa43c7SBartosz Golaszewski 		geni_se_rx_dma_unprep(&port->se, port->rx_dma_addr,
7982aaa43c7SBartosz Golaszewski 				      DMA_RX_BUF_SIZE);
7992aaa43c7SBartosz Golaszewski 		port->rx_dma_addr = 0;
8002aaa43c7SBartosz Golaszewski 	}
8012aaa43c7SBartosz Golaszewski }
8022aaa43c7SBartosz Golaszewski 
qcom_geni_serial_start_rx_dma(struct uart_port * uport)8032aaa43c7SBartosz Golaszewski static void qcom_geni_serial_start_rx_dma(struct uart_port *uport)
8042aaa43c7SBartosz Golaszewski {
8052aaa43c7SBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
8062aaa43c7SBartosz Golaszewski 	int ret;
8072aaa43c7SBartosz Golaszewski 
8082aaa43c7SBartosz Golaszewski 	if (qcom_geni_serial_secondary_active(uport))
8092aaa43c7SBartosz Golaszewski 		qcom_geni_serial_stop_rx_dma(uport);
8102aaa43c7SBartosz Golaszewski 
8112aaa43c7SBartosz Golaszewski 	geni_se_setup_s_cmd(&port->se, UART_START_READ, UART_PARAM_RFR_OPEN);
8122aaa43c7SBartosz Golaszewski 
8132aaa43c7SBartosz Golaszewski 	ret = geni_se_rx_dma_prep(&port->se, port->rx_buf,
8142aaa43c7SBartosz Golaszewski 				  DMA_RX_BUF_SIZE,
8152aaa43c7SBartosz Golaszewski 				  &port->rx_dma_addr);
8162aaa43c7SBartosz Golaszewski 	if (ret) {
8172aaa43c7SBartosz Golaszewski 		dev_err(uport->dev, "unable to start RX SE DMA: %d\n", ret);
8182aaa43c7SBartosz Golaszewski 		qcom_geni_serial_stop_rx_dma(uport);
8192aaa43c7SBartosz Golaszewski 	}
8202aaa43c7SBartosz Golaszewski }
8212aaa43c7SBartosz Golaszewski 
qcom_geni_serial_handle_rx_dma(struct uart_port * uport,bool drop)8222aaa43c7SBartosz Golaszewski static void qcom_geni_serial_handle_rx_dma(struct uart_port *uport, bool drop)
8232aaa43c7SBartosz Golaszewski {
8242aaa43c7SBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
8252aaa43c7SBartosz Golaszewski 	u32 rx_in;
8262aaa43c7SBartosz Golaszewski 	int ret;
8272aaa43c7SBartosz Golaszewski 
8282aaa43c7SBartosz Golaszewski 	if (!qcom_geni_serial_secondary_active(uport))
8292aaa43c7SBartosz Golaszewski 		return;
8302aaa43c7SBartosz Golaszewski 
8312aaa43c7SBartosz Golaszewski 	if (!port->rx_dma_addr)
8322aaa43c7SBartosz Golaszewski 		return;
8332aaa43c7SBartosz Golaszewski 
8342aaa43c7SBartosz Golaszewski 	geni_se_rx_dma_unprep(&port->se, port->rx_dma_addr, DMA_RX_BUF_SIZE);
8352aaa43c7SBartosz Golaszewski 	port->rx_dma_addr = 0;
8362aaa43c7SBartosz Golaszewski 
8372aaa43c7SBartosz Golaszewski 	rx_in = readl(uport->membase + SE_DMA_RX_LEN_IN);
8382aaa43c7SBartosz Golaszewski 	if (!rx_in) {
8392aaa43c7SBartosz Golaszewski 		dev_warn(uport->dev, "serial engine reports 0 RX bytes in!\n");
8402aaa43c7SBartosz Golaszewski 		return;
8412aaa43c7SBartosz Golaszewski 	}
8422aaa43c7SBartosz Golaszewski 
8432aaa43c7SBartosz Golaszewski 	if (!drop)
8442aaa43c7SBartosz Golaszewski 		handle_rx_uart(uport, rx_in, drop);
8452aaa43c7SBartosz Golaszewski 
8462aaa43c7SBartosz Golaszewski 	ret = geni_se_rx_dma_prep(&port->se, port->rx_buf,
8472aaa43c7SBartosz Golaszewski 				  DMA_RX_BUF_SIZE,
8482aaa43c7SBartosz Golaszewski 				  &port->rx_dma_addr);
8492aaa43c7SBartosz Golaszewski 	if (ret) {
8502aaa43c7SBartosz Golaszewski 		dev_err(uport->dev, "unable to start RX SE DMA: %d\n", ret);
8512aaa43c7SBartosz Golaszewski 		qcom_geni_serial_stop_rx_dma(uport);
8522aaa43c7SBartosz Golaszewski 	}
8532aaa43c7SBartosz Golaszewski }
8542aaa43c7SBartosz Golaszewski 
qcom_geni_serial_start_rx(struct uart_port * uport)8552aaa43c7SBartosz Golaszewski static void qcom_geni_serial_start_rx(struct uart_port *uport)
8562aaa43c7SBartosz Golaszewski {
8572aaa43c7SBartosz Golaszewski 	uport->ops->start_rx(uport);
8582aaa43c7SBartosz Golaszewski }
8592aaa43c7SBartosz Golaszewski 
qcom_geni_serial_stop_rx(struct uart_port * uport)8602aaa43c7SBartosz Golaszewski static void qcom_geni_serial_stop_rx(struct uart_port *uport)
8612aaa43c7SBartosz Golaszewski {
8622aaa43c7SBartosz Golaszewski 	uport->ops->stop_rx(uport);
8632aaa43c7SBartosz Golaszewski }
8642aaa43c7SBartosz Golaszewski 
qcom_geni_serial_stop_tx(struct uart_port * uport)8652aaa43c7SBartosz Golaszewski static void qcom_geni_serial_stop_tx(struct uart_port *uport)
8662aaa43c7SBartosz Golaszewski {
8672aaa43c7SBartosz Golaszewski 	uport->ops->stop_tx(uport);
8682aaa43c7SBartosz Golaszewski }
8692aaa43c7SBartosz Golaszewski 
qcom_geni_serial_send_chunk_fifo(struct uart_port * uport,unsigned int chunk)870bd795584SBartosz Golaszewski static void qcom_geni_serial_send_chunk_fifo(struct uart_port *uport,
8713d9319c2SDouglas Anderson 					     unsigned int chunk)
872c4f52879SKarthikeyan Ramasubramanian {
87300ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
8741788cf6aSJiri Slaby (SUSE) 	unsigned int tx_bytes, remaining = chunk;
875bd795584SBartosz Golaszewski 	u8 buf[BYTES_PER_FIFO_WORD];
876c4f52879SKarthikeyan Ramasubramanian 
877bd795584SBartosz Golaszewski 	while (remaining) {
8783550f897SDan Carpenter 		memset(buf, 0, sizeof(buf));
879bd795584SBartosz Golaszewski 		tx_bytes = min(remaining, BYTES_PER_FIFO_WORD);
8803c66eb4bSMatthias Kaehlcke 
881*2ac33975SJohan Hovold 		uart_fifo_out(uport, buf, tx_bytes);
882c4f52879SKarthikeyan Ramasubramanian 
88369736b57SKarthikeyan Ramasubramanian 		iowrite32_rep(uport->membase + SE_GENI_TX_FIFOn, buf, 1);
884c4f52879SKarthikeyan Ramasubramanian 
885c4f52879SKarthikeyan Ramasubramanian 		remaining -= tx_bytes;
886a1fee899SRyan Case 		port->tx_remaining -= tx_bytes;
887c4f52879SKarthikeyan Ramasubramanian 	}
888d420fb49SBartosz Golaszewski }
889d420fb49SBartosz Golaszewski 
qcom_geni_serial_handle_tx_fifo(struct uart_port * uport,bool done,bool active)8902aaa43c7SBartosz Golaszewski static void qcom_geni_serial_handle_tx_fifo(struct uart_port *uport,
8912aaa43c7SBartosz Golaszewski 					    bool done, bool active)
892d420fb49SBartosz Golaszewski {
893d420fb49SBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
8941788cf6aSJiri Slaby (SUSE) 	struct tty_port *tport = &uport->state->port;
895d420fb49SBartosz Golaszewski 	size_t avail;
896d420fb49SBartosz Golaszewski 	size_t pending;
897d420fb49SBartosz Golaszewski 	u32 status;
898d420fb49SBartosz Golaszewski 	u32 irq_en;
899d420fb49SBartosz Golaszewski 	unsigned int chunk;
900d420fb49SBartosz Golaszewski 
901d420fb49SBartosz Golaszewski 	status = readl(uport->membase + SE_GENI_TX_FIFO_STATUS);
902d420fb49SBartosz Golaszewski 
903d420fb49SBartosz Golaszewski 	/* Complete the current tx command before taking newly added data */
904d420fb49SBartosz Golaszewski 	if (active)
905d420fb49SBartosz Golaszewski 		pending = port->tx_remaining;
906d420fb49SBartosz Golaszewski 	else
9071788cf6aSJiri Slaby (SUSE) 		pending = kfifo_len(&tport->xmit_fifo);
908d420fb49SBartosz Golaszewski 
909507786c5SJohan Hovold 	/* All data has been transmitted or command has been cancelled */
910507786c5SJohan Hovold 	if (!pending && done) {
9112aaa43c7SBartosz Golaszewski 		qcom_geni_serial_stop_tx_fifo(uport);
912d420fb49SBartosz Golaszewski 		goto out_write_wakeup;
913d420fb49SBartosz Golaszewski 	}
914d420fb49SBartosz Golaszewski 
915507786c5SJohan Hovold 	if (active)
916d420fb49SBartosz Golaszewski 		avail = port->tx_fifo_depth - (status & TX_FIFO_WC);
917507786c5SJohan Hovold 	else
918507786c5SJohan Hovold 		avail = port->tx_fifo_depth;
919507786c5SJohan Hovold 
920d420fb49SBartosz Golaszewski 	avail *= BYTES_PER_FIFO_WORD;
921d420fb49SBartosz Golaszewski 
922d420fb49SBartosz Golaszewski 	chunk = min(avail, pending);
923d420fb49SBartosz Golaszewski 	if (!chunk)
924d420fb49SBartosz Golaszewski 		goto out_write_wakeup;
925d420fb49SBartosz Golaszewski 
926d420fb49SBartosz Golaszewski 	if (!port->tx_remaining) {
927d420fb49SBartosz Golaszewski 		qcom_geni_serial_setup_tx(uport, pending);
928d420fb49SBartosz Golaszewski 		port->tx_remaining = pending;
929d420fb49SBartosz Golaszewski 
930d420fb49SBartosz Golaszewski 		irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
931d420fb49SBartosz Golaszewski 		if (!(irq_en & M_TX_FIFO_WATERMARK_EN))
932d420fb49SBartosz Golaszewski 			writel(irq_en | M_TX_FIFO_WATERMARK_EN,
933d420fb49SBartosz Golaszewski 					uport->membase + SE_GENI_M_IRQ_EN);
934d420fb49SBartosz Golaszewski 	}
935d420fb49SBartosz Golaszewski 
936bd795584SBartosz Golaszewski 	qcom_geni_serial_send_chunk_fifo(uport, chunk);
93764a42807SRyan Case 
93864a42807SRyan Case 	/*
93964a42807SRyan Case 	 * The tx fifo watermark is level triggered and latched. Though we had
94064a42807SRyan Case 	 * cleared it in qcom_geni_serial_isr it will have already reasserted
94164a42807SRyan Case 	 * so we must clear it again here after our writes.
94264a42807SRyan Case 	 */
9439e06d55fSRyan Case 	writel(M_TX_FIFO_WATERMARK_EN,
94464a42807SRyan Case 			uport->membase + SE_GENI_M_IRQ_CLEAR);
94564a42807SRyan Case 
946c4f52879SKarthikeyan Ramasubramanian out_write_wakeup:
94764a42807SRyan Case 	if (!port->tx_remaining) {
9489e06d55fSRyan Case 		irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
94964a42807SRyan Case 		if (irq_en & M_TX_FIFO_WATERMARK_EN)
9509e06d55fSRyan Case 			writel(irq_en & ~M_TX_FIFO_WATERMARK_EN,
95164a42807SRyan Case 					uport->membase + SE_GENI_M_IRQ_EN);
95264a42807SRyan Case 	}
95364a42807SRyan Case 
9541788cf6aSJiri Slaby (SUSE) 	if (kfifo_len(&tport->xmit_fifo) < WAKEUP_CHARS)
955c4f52879SKarthikeyan Ramasubramanian 		uart_write_wakeup(uport);
956c4f52879SKarthikeyan Ramasubramanian }
957c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_handle_tx_dma(struct uart_port * uport)9582aaa43c7SBartosz Golaszewski static void qcom_geni_serial_handle_tx_dma(struct uart_port *uport)
9592aaa43c7SBartosz Golaszewski {
9602aaa43c7SBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
9611788cf6aSJiri Slaby (SUSE) 	struct tty_port *tport = &uport->state->port;
9622aaa43c7SBartosz Golaszewski 
9632aaa43c7SBartosz Golaszewski 	uart_xmit_advance(uport, port->tx_remaining);
9642aaa43c7SBartosz Golaszewski 	geni_se_tx_dma_unprep(&port->se, port->tx_dma_addr, port->tx_remaining);
9652aaa43c7SBartosz Golaszewski 	port->tx_dma_addr = 0;
9662aaa43c7SBartosz Golaszewski 	port->tx_remaining = 0;
9672aaa43c7SBartosz Golaszewski 
9681788cf6aSJiri Slaby (SUSE) 	if (!kfifo_is_empty(&tport->xmit_fifo))
9692aaa43c7SBartosz Golaszewski 		qcom_geni_serial_start_tx_dma(uport);
9702aaa43c7SBartosz Golaszewski 
9711788cf6aSJiri Slaby (SUSE) 	if (kfifo_len(&tport->xmit_fifo) < WAKEUP_CHARS)
9722aaa43c7SBartosz Golaszewski 		uart_write_wakeup(uport);
9732aaa43c7SBartosz Golaszewski }
9742aaa43c7SBartosz Golaszewski 
qcom_geni_serial_isr(int isr,void * dev)975c4f52879SKarthikeyan Ramasubramanian static irqreturn_t qcom_geni_serial_isr(int isr, void *dev)
976c4f52879SKarthikeyan Ramasubramanian {
977385298abSRyan Case 	u32 m_irq_en;
978385298abSRyan Case 	u32 m_irq_status;
979385298abSRyan Case 	u32 s_irq_status;
980385298abSRyan Case 	u32 geni_status;
9812aaa43c7SBartosz Golaszewski 	u32 dma;
9822aaa43c7SBartosz Golaszewski 	u32 dma_tx_status;
9832aaa43c7SBartosz Golaszewski 	u32 dma_rx_status;
984c4f52879SKarthikeyan Ramasubramanian 	struct uart_port *uport = dev;
985c4f52879SKarthikeyan Ramasubramanian 	bool drop_rx = false;
986c4f52879SKarthikeyan Ramasubramanian 	struct tty_port *tport = &uport->state->port;
98700ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
988c4f52879SKarthikeyan Ramasubramanian 
989c4f52879SKarthikeyan Ramasubramanian 	if (uport->suspended)
990ec91df8dSKarthikeyan Ramasubramanian 		return IRQ_NONE;
991c4f52879SKarthikeyan Ramasubramanian 
992b8ba915dSThomas Gleixner 	uart_port_lock(uport);
99375f4e830SJohan Hovold 
9949e06d55fSRyan Case 	m_irq_status = readl(uport->membase + SE_GENI_M_IRQ_STATUS);
9959e06d55fSRyan Case 	s_irq_status = readl(uport->membase + SE_GENI_S_IRQ_STATUS);
9962aaa43c7SBartosz Golaszewski 	dma_tx_status = readl(uport->membase + SE_DMA_TX_IRQ_STAT);
9972aaa43c7SBartosz Golaszewski 	dma_rx_status = readl(uport->membase + SE_DMA_RX_IRQ_STAT);
9989e06d55fSRyan Case 	geni_status = readl(uport->membase + SE_GENI_STATUS);
9992aaa43c7SBartosz Golaszewski 	dma = readl(uport->membase + SE_GENI_DMA_MODE_EN);
10009e06d55fSRyan Case 	m_irq_en = readl(uport->membase + SE_GENI_M_IRQ_EN);
10019e06d55fSRyan Case 	writel(m_irq_status, uport->membase + SE_GENI_M_IRQ_CLEAR);
10029e06d55fSRyan Case 	writel(s_irq_status, uport->membase + SE_GENI_S_IRQ_CLEAR);
10032aaa43c7SBartosz Golaszewski 	writel(dma_tx_status, uport->membase + SE_DMA_TX_IRQ_CLR);
10042aaa43c7SBartosz Golaszewski 	writel(dma_rx_status, uport->membase + SE_DMA_RX_IRQ_CLR);
1005c4f52879SKarthikeyan Ramasubramanian 
1006c4f52879SKarthikeyan Ramasubramanian 	if (WARN_ON(m_irq_status & M_ILLEGAL_CMD_EN))
1007c4f52879SKarthikeyan Ramasubramanian 		goto out_unlock;
1008c4f52879SKarthikeyan Ramasubramanian 
1009c4f52879SKarthikeyan Ramasubramanian 	if (s_irq_status & S_RX_FIFO_WR_ERR_EN) {
1010c4f52879SKarthikeyan Ramasubramanian 		uport->icount.overrun++;
1011c4f52879SKarthikeyan Ramasubramanian 		tty_insert_flip_char(tport, 0, TTY_OVERRUN);
1012c4f52879SKarthikeyan Ramasubramanian 	}
1013c4f52879SKarthikeyan Ramasubramanian 
1014fe6a00e8SBartosz Golaszewski 	if (s_irq_status & (S_GP_IRQ_0_EN | S_GP_IRQ_1_EN)) {
1015c4f52879SKarthikeyan Ramasubramanian 		if (s_irq_status & S_GP_IRQ_0_EN)
1016c4f52879SKarthikeyan Ramasubramanian 			uport->icount.parity++;
1017c4f52879SKarthikeyan Ramasubramanian 		drop_rx = true;
1018fe6a00e8SBartosz Golaszewski 	} else if (s_irq_status & (S_GP_IRQ_2_EN | S_GP_IRQ_3_EN)) {
1019c4f52879SKarthikeyan Ramasubramanian 		uport->icount.brk++;
1020c4f52879SKarthikeyan Ramasubramanian 		port->brk = true;
1021c4f52879SKarthikeyan Ramasubramanian 	}
1022c4f52879SKarthikeyan Ramasubramanian 
10232aaa43c7SBartosz Golaszewski 	if (dma) {
10242aaa43c7SBartosz Golaszewski 		if (dma_tx_status & TX_DMA_DONE)
10252aaa43c7SBartosz Golaszewski 			qcom_geni_serial_handle_tx_dma(uport);
10262aaa43c7SBartosz Golaszewski 
10272aaa43c7SBartosz Golaszewski 		if (dma_rx_status) {
10282aaa43c7SBartosz Golaszewski 			if (dma_rx_status & RX_RESET_DONE)
10292aaa43c7SBartosz Golaszewski 				goto out_unlock;
10302aaa43c7SBartosz Golaszewski 
10312aaa43c7SBartosz Golaszewski 			if (dma_rx_status & RX_DMA_PARITY_ERR) {
10322aaa43c7SBartosz Golaszewski 				uport->icount.parity++;
10332aaa43c7SBartosz Golaszewski 				drop_rx = true;
10342aaa43c7SBartosz Golaszewski 			}
10352aaa43c7SBartosz Golaszewski 
10362aaa43c7SBartosz Golaszewski 			if (dma_rx_status & RX_DMA_BREAK)
10372aaa43c7SBartosz Golaszewski 				uport->icount.brk++;
10382aaa43c7SBartosz Golaszewski 
10392aaa43c7SBartosz Golaszewski 			if (dma_rx_status & (RX_DMA_DONE | RX_EOT))
10402aaa43c7SBartosz Golaszewski 				qcom_geni_serial_handle_rx_dma(uport, drop_rx);
10412aaa43c7SBartosz Golaszewski 		}
10422aaa43c7SBartosz Golaszewski 	} else {
10432aaa43c7SBartosz Golaszewski 		if (m_irq_status & m_irq_en &
10442aaa43c7SBartosz Golaszewski 		    (M_TX_FIFO_WATERMARK_EN | M_CMD_DONE_EN))
10452aaa43c7SBartosz Golaszewski 			qcom_geni_serial_handle_tx_fifo(uport,
10462aaa43c7SBartosz Golaszewski 					m_irq_status & M_CMD_DONE_EN,
10472aaa43c7SBartosz Golaszewski 					geni_status & M_GENI_CMD_ACTIVE);
10482aaa43c7SBartosz Golaszewski 
1049fe6a00e8SBartosz Golaszewski 		if (s_irq_status & (S_RX_FIFO_WATERMARK_EN | S_RX_FIFO_LAST_EN))
10502aaa43c7SBartosz Golaszewski 			qcom_geni_serial_handle_rx_fifo(uport, drop_rx);
10512aaa43c7SBartosz Golaszewski 	}
1052c4f52879SKarthikeyan Ramasubramanian 
1053c4f52879SKarthikeyan Ramasubramanian out_unlock:
105475f4e830SJohan Hovold 	uart_unlock_and_check_sysrq(uport);
1055336447b3SDouglas Anderson 
1056c4f52879SKarthikeyan Ramasubramanian 	return IRQ_HANDLED;
1057c4f52879SKarthikeyan Ramasubramanian }
1058c4f52879SKarthikeyan Ramasubramanian 
setup_fifos(struct qcom_geni_serial_port * port)1059b8caf69aSKrzysztof Kozlowski static int setup_fifos(struct qcom_geni_serial_port *port)
1060c4f52879SKarthikeyan Ramasubramanian {
1061c4f52879SKarthikeyan Ramasubramanian 	struct uart_port *uport;
1062b8caf69aSKrzysztof Kozlowski 	u32 old_rx_fifo_depth = port->rx_fifo_depth;
1063c4f52879SKarthikeyan Ramasubramanian 
1064c4f52879SKarthikeyan Ramasubramanian 	uport = &port->uport;
1065c4f52879SKarthikeyan Ramasubramanian 	port->tx_fifo_depth = geni_se_get_tx_fifo_depth(&port->se);
1066c4f52879SKarthikeyan Ramasubramanian 	port->tx_fifo_width = geni_se_get_tx_fifo_width(&port->se);
1067c4f52879SKarthikeyan Ramasubramanian 	port->rx_fifo_depth = geni_se_get_rx_fifo_depth(&port->se);
1068c4f52879SKarthikeyan Ramasubramanian 	uport->fifosize =
1069c4f52879SKarthikeyan Ramasubramanian 		(port->tx_fifo_depth * port->tx_fifo_width) / BITS_PER_BYTE;
1070b8caf69aSKrzysztof Kozlowski 
1071a3cf6b94SIlpo Järvinen 	if (port->rx_buf && (old_rx_fifo_depth != port->rx_fifo_depth) && port->rx_fifo_depth) {
10729e6aa7c2SJames Clark 		/*
10739e6aa7c2SJames Clark 		 * Use krealloc rather than krealloc_array because rx_buf is
10749e6aa7c2SJames Clark 		 * accessed as 1 byte entries as well as 4 byte entries so it's
10759e6aa7c2SJames Clark 		 * not necessarily an array.
10769e6aa7c2SJames Clark 		 */
1077a3cf6b94SIlpo Järvinen 		port->rx_buf = devm_krealloc(uport->dev, port->rx_buf,
1078b8caf69aSKrzysztof Kozlowski 					     port->rx_fifo_depth * sizeof(u32),
1079b8caf69aSKrzysztof Kozlowski 					     GFP_KERNEL);
1080a3cf6b94SIlpo Järvinen 		if (!port->rx_buf)
1081b8caf69aSKrzysztof Kozlowski 			return -ENOMEM;
1082b8caf69aSKrzysztof Kozlowski 	}
1083b8caf69aSKrzysztof Kozlowski 
1084b8caf69aSKrzysztof Kozlowski 	return 0;
1085c4f52879SKarthikeyan Ramasubramanian }
1086c4f52879SKarthikeyan Ramasubramanian 
1087c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_shutdown(struct uart_port * uport)1088c4f52879SKarthikeyan Ramasubramanian static void qcom_geni_serial_shutdown(struct uart_port *uport)
1089c4f52879SKarthikeyan Ramasubramanian {
10903e4aaea7SAkash Asthana 	disable_irq(uport->irq);
10919aff74ccSJohan Hovold 
1092d8aca2f9SBartosz Golaszewski 	qcom_geni_serial_stop_tx(uport);
1093d8aca2f9SBartosz Golaszewski 	qcom_geni_serial_stop_rx(uport);
1094947cc4ecSJohan Hovold 
1095947cc4ecSJohan Hovold 	qcom_geni_serial_cancel_tx_cmd(uport);
1096c4f52879SKarthikeyan Ramasubramanian }
1097c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_flush_buffer(struct uart_port * uport)1098507786c5SJohan Hovold static void qcom_geni_serial_flush_buffer(struct uart_port *uport)
1099507786c5SJohan Hovold {
1100507786c5SJohan Hovold 	qcom_geni_serial_cancel_tx_cmd(uport);
1101507786c5SJohan Hovold }
1102507786c5SJohan Hovold 
qcom_geni_serial_port_setup(struct uart_port * uport)1103c4f52879SKarthikeyan Ramasubramanian static int qcom_geni_serial_port_setup(struct uart_port *uport)
1104c4f52879SKarthikeyan Ramasubramanian {
110500ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
1106385298abSRyan Case 	u32 rxstale = DEFAULT_BITS_PER_CHAR * STALE_TIMEOUT;
1107c362272bSDouglas Anderson 	u32 proto;
11089fa3c4b1SRoja Rani Yarubandi 	u32 pin_swap;
1109b8caf69aSKrzysztof Kozlowski 	int ret;
1110c362272bSDouglas Anderson 
1111c362272bSDouglas Anderson 	proto = geni_se_read_proto(&port->se);
1112c362272bSDouglas Anderson 	if (proto != GENI_SE_UART) {
1113c362272bSDouglas Anderson 		dev_err(uport->dev, "Invalid FW loaded, proto: %d\n", proto);
1114c362272bSDouglas Anderson 		return -ENXIO;
1115c362272bSDouglas Anderson 	}
1116c362272bSDouglas Anderson 
1117c362272bSDouglas Anderson 	qcom_geni_serial_stop_rx(uport);
1118c362272bSDouglas Anderson 
1119b8caf69aSKrzysztof Kozlowski 	ret = setup_fifos(port);
1120b8caf69aSKrzysztof Kozlowski 	if (ret)
1121b8caf69aSKrzysztof Kozlowski 		return ret;
1122c4f52879SKarthikeyan Ramasubramanian 
11239e06d55fSRyan Case 	writel(rxstale, uport->membase + SE_UART_RX_STALE_CNT);
11249fa3c4b1SRoja Rani Yarubandi 
11259fa3c4b1SRoja Rani Yarubandi 	pin_swap = readl(uport->membase + SE_UART_IO_MACRO_CTRL);
11269fa3c4b1SRoja Rani Yarubandi 	if (port->rx_tx_swap) {
11279fa3c4b1SRoja Rani Yarubandi 		pin_swap &= ~DEFAULT_IO_MACRO_IO2_IO3_MASK;
11289fa3c4b1SRoja Rani Yarubandi 		pin_swap |= IO_MACRO_IO2_IO3_SWAP;
11299fa3c4b1SRoja Rani Yarubandi 	}
11309fa3c4b1SRoja Rani Yarubandi 	if (port->cts_rts_swap) {
11319fa3c4b1SRoja Rani Yarubandi 		pin_swap &= ~DEFAULT_IO_MACRO_IO0_IO1_MASK;
11329fa3c4b1SRoja Rani Yarubandi 		pin_swap |= IO_MACRO_IO0_SEL;
11339fa3c4b1SRoja Rani Yarubandi 	}
11349fa3c4b1SRoja Rani Yarubandi 	/* Configure this register if RX-TX, CTS-RTS pins are swapped */
11359fa3c4b1SRoja Rani Yarubandi 	if (port->rx_tx_swap || port->cts_rts_swap)
11369fa3c4b1SRoja Rani Yarubandi 		writel(pin_swap, uport->membase + SE_UART_IO_MACRO_CTRL);
11379fa3c4b1SRoja Rani Yarubandi 
1138c4f52879SKarthikeyan Ramasubramanian 	/*
1139c4f52879SKarthikeyan Ramasubramanian 	 * Make an unconditional cancel on the main sequencer to reset
1140c4f52879SKarthikeyan Ramasubramanian 	 * it else we could end up in data loss scenarios.
1141c4f52879SKarthikeyan Ramasubramanian 	 */
11428a8a66a1SGirish Mahadevan 	if (uart_console(uport))
1143c4f52879SKarthikeyan Ramasubramanian 		qcom_geni_serial_poll_tx_done(uport);
1144650c8bd3SDouglas Anderson 	geni_se_config_packing(&port->se, BITS_PER_BYTE, BYTES_PER_FIFO_WORD,
1145650c8bd3SDouglas Anderson 			       false, true, true);
1146a85fb9ceSRyan Case 	geni_se_init(&port->se, UART_RX_WM, port->rx_fifo_depth - 2);
11472aaa43c7SBartosz Golaszewski 	geni_se_select_mode(&port->se, port->dev_data->mode);
114835781d83SAniket Randive 	qcom_geni_serial_start_rx(uport);
1149c4f52879SKarthikeyan Ramasubramanian 	port->setup = true;
1150c362272bSDouglas Anderson 
1151c4f52879SKarthikeyan Ramasubramanian 	return 0;
1152c4f52879SKarthikeyan Ramasubramanian }
1153c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_startup(struct uart_port * uport)1154c4f52879SKarthikeyan Ramasubramanian static int qcom_geni_serial_startup(struct uart_port *uport)
1155c4f52879SKarthikeyan Ramasubramanian {
1156c4f52879SKarthikeyan Ramasubramanian 	int ret;
115700ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
1158c4f52879SKarthikeyan Ramasubramanian 
1159c4f52879SKarthikeyan Ramasubramanian 	if (!port->setup) {
1160c4f52879SKarthikeyan Ramasubramanian 		ret = qcom_geni_serial_port_setup(uport);
1161c4f52879SKarthikeyan Ramasubramanian 		if (ret)
1162c4f52879SKarthikeyan Ramasubramanian 			return ret;
1163c4f52879SKarthikeyan Ramasubramanian 	}
11643e4aaea7SAkash Asthana 	enable_irq(uport->irq);
1165c4f52879SKarthikeyan Ramasubramanian 
11663e4aaea7SAkash Asthana 	return 0;
1167c4f52879SKarthikeyan Ramasubramanian }
1168c4f52879SKarthikeyan Ramasubramanian 
find_clk_rate_in_tol(struct clk * clk,unsigned int desired_clk,unsigned int * clk_div,unsigned int percent_tol)1169c474c775SVijaya Krishna Nivarthi static unsigned long find_clk_rate_in_tol(struct clk *clk, unsigned int desired_clk,
1170c474c775SVijaya Krishna Nivarthi 			unsigned int *clk_div, unsigned int percent_tol)
1171c474c775SVijaya Krishna Nivarthi {
1172c474c775SVijaya Krishna Nivarthi 	unsigned long freq;
1173c474c775SVijaya Krishna Nivarthi 	unsigned long div, maxdiv;
1174c474c775SVijaya Krishna Nivarthi 	u64 mult;
1175c474c775SVijaya Krishna Nivarthi 	unsigned long offset, abs_tol, achieved;
1176c474c775SVijaya Krishna Nivarthi 
1177c474c775SVijaya Krishna Nivarthi 	abs_tol = div_u64((u64)desired_clk * percent_tol, 100);
1178c474c775SVijaya Krishna Nivarthi 	maxdiv = CLK_DIV_MSK >> CLK_DIV_SHFT;
1179c474c775SVijaya Krishna Nivarthi 	div = 1;
1180c474c775SVijaya Krishna Nivarthi 	while (div <= maxdiv) {
1181c474c775SVijaya Krishna Nivarthi 		mult = (u64)div * desired_clk;
1182c474c775SVijaya Krishna Nivarthi 		if (mult != (unsigned long)mult)
1183c474c775SVijaya Krishna Nivarthi 			break;
1184c474c775SVijaya Krishna Nivarthi 
1185c474c775SVijaya Krishna Nivarthi 		offset = div * abs_tol;
1186c474c775SVijaya Krishna Nivarthi 		freq = clk_round_rate(clk, mult - offset);
1187c474c775SVijaya Krishna Nivarthi 
1188c474c775SVijaya Krishna Nivarthi 		/* Can only get lower if we're done */
1189c474c775SVijaya Krishna Nivarthi 		if (freq < mult - offset)
1190c474c775SVijaya Krishna Nivarthi 			break;
1191c474c775SVijaya Krishna Nivarthi 
1192c474c775SVijaya Krishna Nivarthi 		/*
1193c474c775SVijaya Krishna Nivarthi 		 * Re-calculate div in case rounding skipped rates but we
1194c474c775SVijaya Krishna Nivarthi 		 * ended up at a good one, then check for a match.
1195c474c775SVijaya Krishna Nivarthi 		 */
1196c474c775SVijaya Krishna Nivarthi 		div = DIV_ROUND_CLOSEST(freq, desired_clk);
1197c474c775SVijaya Krishna Nivarthi 		achieved = DIV_ROUND_CLOSEST(freq, div);
1198c474c775SVijaya Krishna Nivarthi 		if (achieved <= desired_clk + abs_tol &&
1199c474c775SVijaya Krishna Nivarthi 		    achieved >= desired_clk - abs_tol) {
1200c474c775SVijaya Krishna Nivarthi 			*clk_div = div;
1201c474c775SVijaya Krishna Nivarthi 			return freq;
1202c474c775SVijaya Krishna Nivarthi 		}
1203c474c775SVijaya Krishna Nivarthi 
1204c474c775SVijaya Krishna Nivarthi 		div = DIV_ROUND_UP(freq, desired_clk);
1205c474c775SVijaya Krishna Nivarthi 	}
1206c474c775SVijaya Krishna Nivarthi 
1207c474c775SVijaya Krishna Nivarthi 	return 0;
1208c474c775SVijaya Krishna Nivarthi }
1209c474c775SVijaya Krishna Nivarthi 
get_clk_div_rate(struct clk * clk,unsigned int baud,unsigned int sampling_rate,unsigned int * clk_div)1210c2194bc9SVijaya Krishna Nivarthi static unsigned long get_clk_div_rate(struct clk *clk, unsigned int baud,
1211ce734600SVivek Gautam 			unsigned int sampling_rate, unsigned int *clk_div)
1212c4f52879SKarthikeyan Ramasubramanian {
1213c4f52879SKarthikeyan Ramasubramanian 	unsigned long ser_clk;
1214c4f52879SKarthikeyan Ramasubramanian 	unsigned long desired_clk;
1215c4f52879SKarthikeyan Ramasubramanian 
1216ce734600SVivek Gautam 	desired_clk = baud * sampling_rate;
1217c474c775SVijaya Krishna Nivarthi 	if (!desired_clk)
1218c2194bc9SVijaya Krishna Nivarthi 		return 0;
1219c2194bc9SVijaya Krishna Nivarthi 
1220c474c775SVijaya Krishna Nivarthi 	/*
1221c474c775SVijaya Krishna Nivarthi 	 * try to find a clock rate within 2% tolerance, then within 5%
1222c474c775SVijaya Krishna Nivarthi 	 */
1223c474c775SVijaya Krishna Nivarthi 	ser_clk = find_clk_rate_in_tol(clk, desired_clk, clk_div, 2);
1224c474c775SVijaya Krishna Nivarthi 	if (!ser_clk)
1225c474c775SVijaya Krishna Nivarthi 		ser_clk = find_clk_rate_in_tol(clk, desired_clk, clk_div, 5);
1226c2194bc9SVijaya Krishna Nivarthi 
1227c4f52879SKarthikeyan Ramasubramanian 	return ser_clk;
1228c4f52879SKarthikeyan Ramasubramanian }
1229c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_set_termios(struct uart_port * uport,struct ktermios * termios,const struct ktermios * old)1230c4f52879SKarthikeyan Ramasubramanian static void qcom_geni_serial_set_termios(struct uart_port *uport,
1231bec5b814SIlpo Järvinen 					 struct ktermios *termios,
1232bec5b814SIlpo Järvinen 					 const struct ktermios *old)
1233c4f52879SKarthikeyan Ramasubramanian {
1234c4f52879SKarthikeyan Ramasubramanian 	unsigned int baud;
1235385298abSRyan Case 	u32 bits_per_char;
1236385298abSRyan Case 	u32 tx_trans_cfg;
1237385298abSRyan Case 	u32 tx_parity_cfg;
1238385298abSRyan Case 	u32 rx_trans_cfg;
1239385298abSRyan Case 	u32 rx_parity_cfg;
1240385298abSRyan Case 	u32 stop_bit_len;
1241c4f52879SKarthikeyan Ramasubramanian 	unsigned int clk_div;
1242385298abSRyan Case 	u32 ser_clk_cfg;
124300ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
1244c4f52879SKarthikeyan Ramasubramanian 	unsigned long clk_rate;
1245ce734600SVivek Gautam 	u32 ver, sampling_rate;
12467cf563b2SAkash Asthana 	unsigned int avg_bw_core;
1247c4f52879SKarthikeyan Ramasubramanian 
1248c4f52879SKarthikeyan Ramasubramanian 	qcom_geni_serial_stop_rx(uport);
1249c4f52879SKarthikeyan Ramasubramanian 	/* baud rate */
1250c4f52879SKarthikeyan Ramasubramanian 	baud = uart_get_baud_rate(uport, termios, old, 300, 4000000);
1251c4f52879SKarthikeyan Ramasubramanian 	port->baud = baud;
1252ce734600SVivek Gautam 
1253ce734600SVivek Gautam 	sampling_rate = UART_OVERSAMPLING;
1254ce734600SVivek Gautam 	/* Sampling rate is halved for IP versions >= 2.5 */
1255ce734600SVivek Gautam 	ver = geni_se_get_qup_hw_version(&port->se);
1256c9ca43d4SParas Sharma 	if (ver >= QUP_SE_VERSION_2_5)
1257ce734600SVivek Gautam 		sampling_rate /= 2;
1258ce734600SVivek Gautam 
1259c2194bc9SVijaya Krishna Nivarthi 	clk_rate = get_clk_div_rate(port->se.clk, baud,
1260c2194bc9SVijaya Krishna Nivarthi 		sampling_rate, &clk_div);
1261c474c775SVijaya Krishna Nivarthi 	if (!clk_rate) {
1262c474c775SVijaya Krishna Nivarthi 		dev_err(port->se.dev,
12630fec5180SDouglas Anderson 			"Couldn't find suitable clock rate for %u\n",
1264c474c775SVijaya Krishna Nivarthi 			baud * sampling_rate);
1265c4f52879SKarthikeyan Ramasubramanian 		goto out_restart_rx;
1266c474c775SVijaya Krishna Nivarthi 	}
1267c474c775SVijaya Krishna Nivarthi 
126818536cc8SJohan Hovold 	dev_dbg(port->se.dev, "desired_rate = %u, clk_rate = %lu, clk_div = %u\n",
1269c474c775SVijaya Krishna Nivarthi 			baud * sampling_rate, clk_rate, clk_div);
1270c4f52879SKarthikeyan Ramasubramanian 
1271c4f52879SKarthikeyan Ramasubramanian 	uport->uartclk = clk_rate;
12728ece7b75SJohan Hovold 	port->clk_rate = clk_rate;
1273a5819b54SRajendra Nayak 	dev_pm_opp_set_rate(uport->dev, clk_rate);
1274c4f52879SKarthikeyan Ramasubramanian 	ser_clk_cfg = SER_CLK_EN;
1275c4f52879SKarthikeyan Ramasubramanian 	ser_clk_cfg |= clk_div << CLK_DIV_SHFT;
1276c4f52879SKarthikeyan Ramasubramanian 
12777cf563b2SAkash Asthana 	/*
12787cf563b2SAkash Asthana 	 * Bump up BW vote on CPU and CORE path as driver supports FIFO mode
12797cf563b2SAkash Asthana 	 * only.
12807cf563b2SAkash Asthana 	 */
12817cf563b2SAkash Asthana 	avg_bw_core = (baud > 115200) ? Bps_to_icc(CORE_2X_50_MHZ)
12827cf563b2SAkash Asthana 						: GENI_DEFAULT_BW;
12837cf563b2SAkash Asthana 	port->se.icc_paths[GENI_TO_CORE].avg_bw = avg_bw_core;
12847cf563b2SAkash Asthana 	port->se.icc_paths[CPU_TO_GENI].avg_bw = Bps_to_icc(baud);
12857cf563b2SAkash Asthana 	geni_icc_set_bw(&port->se);
12867cf563b2SAkash Asthana 
1287c4f52879SKarthikeyan Ramasubramanian 	/* parity */
12889e06d55fSRyan Case 	tx_trans_cfg = readl(uport->membase + SE_UART_TX_TRANS_CFG);
12899e06d55fSRyan Case 	tx_parity_cfg = readl(uport->membase + SE_UART_TX_PARITY_CFG);
12909e06d55fSRyan Case 	rx_trans_cfg = readl(uport->membase + SE_UART_RX_TRANS_CFG);
12919e06d55fSRyan Case 	rx_parity_cfg = readl(uport->membase + SE_UART_RX_PARITY_CFG);
1292c4f52879SKarthikeyan Ramasubramanian 	if (termios->c_cflag & PARENB) {
1293c4f52879SKarthikeyan Ramasubramanian 		tx_trans_cfg |= UART_TX_PAR_EN;
1294c4f52879SKarthikeyan Ramasubramanian 		rx_trans_cfg |= UART_RX_PAR_EN;
1295c4f52879SKarthikeyan Ramasubramanian 		tx_parity_cfg |= PAR_CALC_EN;
1296c4f52879SKarthikeyan Ramasubramanian 		rx_parity_cfg |= PAR_CALC_EN;
1297c4f52879SKarthikeyan Ramasubramanian 		if (termios->c_cflag & PARODD) {
1298c4f52879SKarthikeyan Ramasubramanian 			tx_parity_cfg |= PAR_ODD;
1299c4f52879SKarthikeyan Ramasubramanian 			rx_parity_cfg |= PAR_ODD;
1300c4f52879SKarthikeyan Ramasubramanian 		} else if (termios->c_cflag & CMSPAR) {
1301c4f52879SKarthikeyan Ramasubramanian 			tx_parity_cfg |= PAR_SPACE;
1302c4f52879SKarthikeyan Ramasubramanian 			rx_parity_cfg |= PAR_SPACE;
1303c4f52879SKarthikeyan Ramasubramanian 		} else {
1304c4f52879SKarthikeyan Ramasubramanian 			tx_parity_cfg |= PAR_EVEN;
1305c4f52879SKarthikeyan Ramasubramanian 			rx_parity_cfg |= PAR_EVEN;
1306c4f52879SKarthikeyan Ramasubramanian 		}
1307c4f52879SKarthikeyan Ramasubramanian 	} else {
1308c4f52879SKarthikeyan Ramasubramanian 		tx_trans_cfg &= ~UART_TX_PAR_EN;
1309c4f52879SKarthikeyan Ramasubramanian 		rx_trans_cfg &= ~UART_RX_PAR_EN;
1310c4f52879SKarthikeyan Ramasubramanian 		tx_parity_cfg &= ~PAR_CALC_EN;
1311c4f52879SKarthikeyan Ramasubramanian 		rx_parity_cfg &= ~PAR_CALC_EN;
1312c4f52879SKarthikeyan Ramasubramanian 	}
1313c4f52879SKarthikeyan Ramasubramanian 
1314c4f52879SKarthikeyan Ramasubramanian 	/* bits per char */
13153ec2ff37SJiri Slaby 	bits_per_char = tty_get_char_size(termios->c_cflag);
1316c4f52879SKarthikeyan Ramasubramanian 
1317c4f52879SKarthikeyan Ramasubramanian 	/* stop bits */
1318c4f52879SKarthikeyan Ramasubramanian 	if (termios->c_cflag & CSTOPB)
1319c4f52879SKarthikeyan Ramasubramanian 		stop_bit_len = TX_STOP_BIT_LEN_2;
1320c4f52879SKarthikeyan Ramasubramanian 	else
1321c4f52879SKarthikeyan Ramasubramanian 		stop_bit_len = TX_STOP_BIT_LEN_1;
1322c4f52879SKarthikeyan Ramasubramanian 
1323c4f52879SKarthikeyan Ramasubramanian 	/* flow control, clear the CTS_MASK bit if using flow control. */
1324c4f52879SKarthikeyan Ramasubramanian 	if (termios->c_cflag & CRTSCTS)
1325c4f52879SKarthikeyan Ramasubramanian 		tx_trans_cfg &= ~UART_CTS_MASK;
1326c4f52879SKarthikeyan Ramasubramanian 	else
1327c4f52879SKarthikeyan Ramasubramanian 		tx_trans_cfg |= UART_CTS_MASK;
1328c4f52879SKarthikeyan Ramasubramanian 
1329c4f52879SKarthikeyan Ramasubramanian 	if (baud)
1330c4f52879SKarthikeyan Ramasubramanian 		uart_update_timeout(uport, termios->c_cflag, baud);
1331c4f52879SKarthikeyan Ramasubramanian 
13328a8a66a1SGirish Mahadevan 	if (!uart_console(uport))
13339e06d55fSRyan Case 		writel(port->loopback,
13348a8a66a1SGirish Mahadevan 				uport->membase + SE_UART_LOOPBACK_CFG);
13359e06d55fSRyan Case 	writel(tx_trans_cfg, uport->membase + SE_UART_TX_TRANS_CFG);
13369e06d55fSRyan Case 	writel(tx_parity_cfg, uport->membase + SE_UART_TX_PARITY_CFG);
13379e06d55fSRyan Case 	writel(rx_trans_cfg, uport->membase + SE_UART_RX_TRANS_CFG);
13389e06d55fSRyan Case 	writel(rx_parity_cfg, uport->membase + SE_UART_RX_PARITY_CFG);
13399e06d55fSRyan Case 	writel(bits_per_char, uport->membase + SE_UART_TX_WORD_LEN);
13409e06d55fSRyan Case 	writel(bits_per_char, uport->membase + SE_UART_RX_WORD_LEN);
13419e06d55fSRyan Case 	writel(stop_bit_len, uport->membase + SE_UART_TX_STOP_BIT_LEN);
13429e06d55fSRyan Case 	writel(ser_clk_cfg, uport->membase + GENI_SER_M_CLK_CFG);
13439e06d55fSRyan Case 	writel(ser_clk_cfg, uport->membase + GENI_SER_S_CLK_CFG);
1344c4f52879SKarthikeyan Ramasubramanian out_restart_rx:
1345c4f52879SKarthikeyan Ramasubramanian 	qcom_geni_serial_start_rx(uport);
1346c4f52879SKarthikeyan Ramasubramanian }
1347c4f52879SKarthikeyan Ramasubramanian 
1348c4f52879SKarthikeyan Ramasubramanian #ifdef CONFIG_SERIAL_QCOM_GENI_CONSOLE
qcom_geni_console_setup(struct console * co,char * options)1349975efc66SJohn Stultz static int qcom_geni_console_setup(struct console *co, char *options)
1350c4f52879SKarthikeyan Ramasubramanian {
1351c4f52879SKarthikeyan Ramasubramanian 	struct uart_port *uport;
1352c4f52879SKarthikeyan Ramasubramanian 	struct qcom_geni_serial_port *port;
13532ec812a0SDouglas Anderson 	int baud = 115200;
1354c4f52879SKarthikeyan Ramasubramanian 	int bits = 8;
1355c4f52879SKarthikeyan Ramasubramanian 	int parity = 'n';
1356c4f52879SKarthikeyan Ramasubramanian 	int flow = 'n';
1357c362272bSDouglas Anderson 	int ret;
1358c4f52879SKarthikeyan Ramasubramanian 
1359c4f52879SKarthikeyan Ramasubramanian 	if (co->index >= GENI_UART_CONS_PORTS  || co->index < 0)
1360c4f52879SKarthikeyan Ramasubramanian 		return -ENXIO;
1361c4f52879SKarthikeyan Ramasubramanian 
13628a8a66a1SGirish Mahadevan 	port = get_port_from_line(co->index, true);
1363c4f52879SKarthikeyan Ramasubramanian 	if (IS_ERR(port)) {
13646a10635eSKarthikeyan Ramasubramanian 		pr_err("Invalid line %d\n", co->index);
1365c4f52879SKarthikeyan Ramasubramanian 		return PTR_ERR(port);
1366c4f52879SKarthikeyan Ramasubramanian 	}
1367c4f52879SKarthikeyan Ramasubramanian 
1368c4f52879SKarthikeyan Ramasubramanian 	uport = &port->uport;
1369c4f52879SKarthikeyan Ramasubramanian 
1370c4f52879SKarthikeyan Ramasubramanian 	if (unlikely(!uport->membase))
1371c4f52879SKarthikeyan Ramasubramanian 		return -ENXIO;
1372c4f52879SKarthikeyan Ramasubramanian 
1373c4f52879SKarthikeyan Ramasubramanian 	if (!port->setup) {
1374c362272bSDouglas Anderson 		ret = qcom_geni_serial_port_setup(uport);
1375c362272bSDouglas Anderson 		if (ret)
1376c362272bSDouglas Anderson 			return ret;
1377c4f52879SKarthikeyan Ramasubramanian 	}
1378c4f52879SKarthikeyan Ramasubramanian 
1379c4f52879SKarthikeyan Ramasubramanian 	if (options)
1380c4f52879SKarthikeyan Ramasubramanian 		uart_parse_options(options, &baud, &parity, &bits, &flow);
1381c4f52879SKarthikeyan Ramasubramanian 
1382c4f52879SKarthikeyan Ramasubramanian 	return uart_set_options(uport, co, baud, parity, bits, flow);
1383c4f52879SKarthikeyan Ramasubramanian }
1384c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_earlycon_write(struct console * con,const char * s,unsigned int n)138543f1831bSKarthikeyan Ramasubramanian static void qcom_geni_serial_earlycon_write(struct console *con,
138643f1831bSKarthikeyan Ramasubramanian 					const char *s, unsigned int n)
138743f1831bSKarthikeyan Ramasubramanian {
138843f1831bSKarthikeyan Ramasubramanian 	struct earlycon_device *dev = con->data;
138943f1831bSKarthikeyan Ramasubramanian 
139043f1831bSKarthikeyan Ramasubramanian 	__qcom_geni_serial_console_write(&dev->port, s, n);
139143f1831bSKarthikeyan Ramasubramanian }
139243f1831bSKarthikeyan Ramasubramanian 
1393205b5bddSDouglas Anderson #ifdef CONFIG_CONSOLE_POLL
qcom_geni_serial_earlycon_read(struct console * con,char * s,unsigned int n)1394205b5bddSDouglas Anderson static int qcom_geni_serial_earlycon_read(struct console *con,
1395205b5bddSDouglas Anderson 					  char *s, unsigned int n)
1396205b5bddSDouglas Anderson {
1397205b5bddSDouglas Anderson 	struct earlycon_device *dev = con->data;
1398205b5bddSDouglas Anderson 	struct uart_port *uport = &dev->port;
1399205b5bddSDouglas Anderson 	int num_read = 0;
1400205b5bddSDouglas Anderson 	int ch;
1401205b5bddSDouglas Anderson 
1402205b5bddSDouglas Anderson 	while (num_read < n) {
1403205b5bddSDouglas Anderson 		ch = qcom_geni_serial_get_char(uport);
1404205b5bddSDouglas Anderson 		if (ch == NO_POLL_CHAR)
1405205b5bddSDouglas Anderson 			break;
1406205b5bddSDouglas Anderson 		s[num_read++] = ch;
1407205b5bddSDouglas Anderson 	}
1408205b5bddSDouglas Anderson 
1409205b5bddSDouglas Anderson 	return num_read;
1410205b5bddSDouglas Anderson }
1411205b5bddSDouglas Anderson 
qcom_geni_serial_enable_early_read(struct geni_se * se,struct console * con)1412205b5bddSDouglas Anderson static void __init qcom_geni_serial_enable_early_read(struct geni_se *se,
1413205b5bddSDouglas Anderson 						      struct console *con)
1414205b5bddSDouglas Anderson {
1415205b5bddSDouglas Anderson 	geni_se_setup_s_cmd(se, UART_START_READ, 0);
1416205b5bddSDouglas Anderson 	con->read = qcom_geni_serial_earlycon_read;
1417205b5bddSDouglas Anderson }
1418205b5bddSDouglas Anderson #else
qcom_geni_serial_enable_early_read(struct geni_se * se,struct console * con)1419205b5bddSDouglas Anderson static inline void qcom_geni_serial_enable_early_read(struct geni_se *se,
1420205b5bddSDouglas Anderson 						      struct console *con) { }
1421205b5bddSDouglas Anderson #endif
1422205b5bddSDouglas Anderson 
1423e42d6c3eSDouglas Anderson static struct qcom_geni_private_data earlycon_private_data;
1424e42d6c3eSDouglas Anderson 
qcom_geni_serial_earlycon_setup(struct earlycon_device * dev,const char * opt)142543f1831bSKarthikeyan Ramasubramanian static int __init qcom_geni_serial_earlycon_setup(struct earlycon_device *dev,
142643f1831bSKarthikeyan Ramasubramanian 								const char *opt)
142743f1831bSKarthikeyan Ramasubramanian {
142843f1831bSKarthikeyan Ramasubramanian 	struct uart_port *uport = &dev->port;
142943f1831bSKarthikeyan Ramasubramanian 	u32 tx_trans_cfg;
143043f1831bSKarthikeyan Ramasubramanian 	u32 tx_parity_cfg = 0;	/* Disable Tx Parity */
143143f1831bSKarthikeyan Ramasubramanian 	u32 rx_trans_cfg = 0;
143243f1831bSKarthikeyan Ramasubramanian 	u32 rx_parity_cfg = 0;	/* Disable Rx Parity */
143343f1831bSKarthikeyan Ramasubramanian 	u32 stop_bit_len = 0;	/* Default stop bit length - 1 bit */
143443f1831bSKarthikeyan Ramasubramanian 	u32 bits_per_char;
143543f1831bSKarthikeyan Ramasubramanian 	struct geni_se se;
143643f1831bSKarthikeyan Ramasubramanian 
143743f1831bSKarthikeyan Ramasubramanian 	if (!uport->membase)
143843f1831bSKarthikeyan Ramasubramanian 		return -EINVAL;
143943f1831bSKarthikeyan Ramasubramanian 
1440e42d6c3eSDouglas Anderson 	uport->private_data = &earlycon_private_data;
1441e42d6c3eSDouglas Anderson 
144243f1831bSKarthikeyan Ramasubramanian 	memset(&se, 0, sizeof(se));
144343f1831bSKarthikeyan Ramasubramanian 	se.base = uport->membase;
144443f1831bSKarthikeyan Ramasubramanian 	if (geni_se_read_proto(&se) != GENI_SE_UART)
144543f1831bSKarthikeyan Ramasubramanian 		return -ENXIO;
144643f1831bSKarthikeyan Ramasubramanian 	/*
144743f1831bSKarthikeyan Ramasubramanian 	 * Ignore Flow control.
144843f1831bSKarthikeyan Ramasubramanian 	 * n = 8.
144943f1831bSKarthikeyan Ramasubramanian 	 */
145043f1831bSKarthikeyan Ramasubramanian 	tx_trans_cfg = UART_CTS_MASK;
145143f1831bSKarthikeyan Ramasubramanian 	bits_per_char = BITS_PER_BYTE;
145243f1831bSKarthikeyan Ramasubramanian 
145343f1831bSKarthikeyan Ramasubramanian 	/*
145443f1831bSKarthikeyan Ramasubramanian 	 * Make an unconditional cancel on the main sequencer to reset
145543f1831bSKarthikeyan Ramasubramanian 	 * it else we could end up in data loss scenarios.
145643f1831bSKarthikeyan Ramasubramanian 	 */
145743f1831bSKarthikeyan Ramasubramanian 	qcom_geni_serial_poll_tx_done(uport);
145843f1831bSKarthikeyan Ramasubramanian 	qcom_geni_serial_abort_rx(uport);
1459650c8bd3SDouglas Anderson 	geni_se_config_packing(&se, BITS_PER_BYTE, BYTES_PER_FIFO_WORD,
1460650c8bd3SDouglas Anderson 			       false, true, true);
146143f1831bSKarthikeyan Ramasubramanian 	geni_se_init(&se, DEF_FIFO_DEPTH_WORDS / 2, DEF_FIFO_DEPTH_WORDS - 2);
146243f1831bSKarthikeyan Ramasubramanian 	geni_se_select_mode(&se, GENI_SE_FIFO);
146343f1831bSKarthikeyan Ramasubramanian 
14649e06d55fSRyan Case 	writel(tx_trans_cfg, uport->membase + SE_UART_TX_TRANS_CFG);
14659e06d55fSRyan Case 	writel(tx_parity_cfg, uport->membase + SE_UART_TX_PARITY_CFG);
14669e06d55fSRyan Case 	writel(rx_trans_cfg, uport->membase + SE_UART_RX_TRANS_CFG);
14679e06d55fSRyan Case 	writel(rx_parity_cfg, uport->membase + SE_UART_RX_PARITY_CFG);
14689e06d55fSRyan Case 	writel(bits_per_char, uport->membase + SE_UART_TX_WORD_LEN);
14699e06d55fSRyan Case 	writel(bits_per_char, uport->membase + SE_UART_RX_WORD_LEN);
14709e06d55fSRyan Case 	writel(stop_bit_len, uport->membase + SE_UART_TX_STOP_BIT_LEN);
147143f1831bSKarthikeyan Ramasubramanian 
147243f1831bSKarthikeyan Ramasubramanian 	dev->con->write = qcom_geni_serial_earlycon_write;
147343f1831bSKarthikeyan Ramasubramanian 	dev->con->setup = NULL;
1474205b5bddSDouglas Anderson 	qcom_geni_serial_enable_early_read(&se, dev->con);
1475205b5bddSDouglas Anderson 
147643f1831bSKarthikeyan Ramasubramanian 	return 0;
147743f1831bSKarthikeyan Ramasubramanian }
147843f1831bSKarthikeyan Ramasubramanian OF_EARLYCON_DECLARE(qcom_geni, "qcom,geni-debug-uart",
147943f1831bSKarthikeyan Ramasubramanian 				qcom_geni_serial_earlycon_setup);
148043f1831bSKarthikeyan Ramasubramanian 
console_register(struct uart_driver * drv)1481c4f52879SKarthikeyan Ramasubramanian static int __init console_register(struct uart_driver *drv)
1482c4f52879SKarthikeyan Ramasubramanian {
1483c4f52879SKarthikeyan Ramasubramanian 	return uart_register_driver(drv);
1484c4f52879SKarthikeyan Ramasubramanian }
1485c4f52879SKarthikeyan Ramasubramanian 
console_unregister(struct uart_driver * drv)1486c4f52879SKarthikeyan Ramasubramanian static void console_unregister(struct uart_driver *drv)
1487c4f52879SKarthikeyan Ramasubramanian {
1488c4f52879SKarthikeyan Ramasubramanian 	uart_unregister_driver(drv);
1489c4f52879SKarthikeyan Ramasubramanian }
1490c4f52879SKarthikeyan Ramasubramanian 
1491c4f52879SKarthikeyan Ramasubramanian static struct console cons_ops = {
1492c4f52879SKarthikeyan Ramasubramanian 	.name = "ttyMSM",
1493c4f52879SKarthikeyan Ramasubramanian 	.write = qcom_geni_serial_console_write,
1494c4f52879SKarthikeyan Ramasubramanian 	.device = uart_console_device,
1495c4f52879SKarthikeyan Ramasubramanian 	.setup = qcom_geni_console_setup,
1496c4f52879SKarthikeyan Ramasubramanian 	.flags = CON_PRINTBUFFER,
1497c4f52879SKarthikeyan Ramasubramanian 	.index = -1,
1498c4f52879SKarthikeyan Ramasubramanian 	.data = &qcom_geni_console_driver,
1499c4f52879SKarthikeyan Ramasubramanian };
1500c4f52879SKarthikeyan Ramasubramanian 
1501c4f52879SKarthikeyan Ramasubramanian static struct uart_driver qcom_geni_console_driver = {
1502c4f52879SKarthikeyan Ramasubramanian 	.owner = THIS_MODULE,
1503c4f52879SKarthikeyan Ramasubramanian 	.driver_name = "qcom_geni_console",
1504c4f52879SKarthikeyan Ramasubramanian 	.dev_name = "ttyMSM",
1505c4f52879SKarthikeyan Ramasubramanian 	.nr =  GENI_UART_CONS_PORTS,
1506c4f52879SKarthikeyan Ramasubramanian 	.cons = &cons_ops,
1507c4f52879SKarthikeyan Ramasubramanian };
1508c4f52879SKarthikeyan Ramasubramanian #else
console_register(struct uart_driver * drv)1509c4f52879SKarthikeyan Ramasubramanian static int console_register(struct uart_driver *drv)
1510c4f52879SKarthikeyan Ramasubramanian {
1511c4f52879SKarthikeyan Ramasubramanian 	return 0;
1512c4f52879SKarthikeyan Ramasubramanian }
1513c4f52879SKarthikeyan Ramasubramanian 
console_unregister(struct uart_driver * drv)1514c4f52879SKarthikeyan Ramasubramanian static void console_unregister(struct uart_driver *drv)
1515c4f52879SKarthikeyan Ramasubramanian {
1516c4f52879SKarthikeyan Ramasubramanian }
1517c4f52879SKarthikeyan Ramasubramanian #endif /* CONFIG_SERIAL_QCOM_GENI_CONSOLE */
1518c4f52879SKarthikeyan Ramasubramanian 
15198a8a66a1SGirish Mahadevan static struct uart_driver qcom_geni_uart_driver = {
15208a8a66a1SGirish Mahadevan 	.owner = THIS_MODULE,
15218a8a66a1SGirish Mahadevan 	.driver_name = "qcom_geni_uart",
15228a8a66a1SGirish Mahadevan 	.dev_name = "ttyHS",
15238a8a66a1SGirish Mahadevan 	.nr =  GENI_UART_PORTS,
15248a8a66a1SGirish Mahadevan };
15258a8a66a1SGirish Mahadevan 
qcom_geni_serial_pm(struct uart_port * uport,unsigned int new_state,unsigned int old_state)15268a8a66a1SGirish Mahadevan static void qcom_geni_serial_pm(struct uart_port *uport,
1527c4f52879SKarthikeyan Ramasubramanian 		unsigned int new_state, unsigned int old_state)
1528c4f52879SKarthikeyan Ramasubramanian {
152900ce7c6eSBartosz Golaszewski 	struct qcom_geni_serial_port *port = to_dev_port(uport);
1530c4f52879SKarthikeyan Ramasubramanian 
1531c362272bSDouglas Anderson 	/* If we've never been called, treat it as off */
1532c362272bSDouglas Anderson 	if (old_state == UART_PM_STATE_UNDEFINED)
1533c362272bSDouglas Anderson 		old_state = UART_PM_STATE_OFF;
1534c362272bSDouglas Anderson 
15357cf563b2SAkash Asthana 	if (new_state == UART_PM_STATE_ON && old_state == UART_PM_STATE_OFF) {
15367cf563b2SAkash Asthana 		geni_icc_enable(&port->se);
15378ece7b75SJohan Hovold 		if (port->clk_rate)
15388ece7b75SJohan Hovold 			dev_pm_opp_set_rate(uport->dev, port->clk_rate);
1539c4f52879SKarthikeyan Ramasubramanian 		geni_se_resources_on(&port->se);
15407cf563b2SAkash Asthana 	} else if (new_state == UART_PM_STATE_OFF &&
15417cf563b2SAkash Asthana 			old_state == UART_PM_STATE_ON) {
1542c4f52879SKarthikeyan Ramasubramanian 		geni_se_resources_off(&port->se);
15438ece7b75SJohan Hovold 		dev_pm_opp_set_rate(uport->dev, 0);
15447cf563b2SAkash Asthana 		geni_icc_disable(&port->se);
15457cf563b2SAkash Asthana 	}
1546c4f52879SKarthikeyan Ramasubramanian }
1547c4f52879SKarthikeyan Ramasubramanian 
1548c4f52879SKarthikeyan Ramasubramanian static const struct uart_ops qcom_geni_console_pops = {
1549c4f52879SKarthikeyan Ramasubramanian 	.tx_empty = qcom_geni_serial_tx_empty,
15502aaa43c7SBartosz Golaszewski 	.stop_tx = qcom_geni_serial_stop_tx_fifo,
15512aaa43c7SBartosz Golaszewski 	.start_tx = qcom_geni_serial_start_tx_fifo,
15522aaa43c7SBartosz Golaszewski 	.stop_rx = qcom_geni_serial_stop_rx_fifo,
15532aaa43c7SBartosz Golaszewski 	.start_rx = qcom_geni_serial_start_rx_fifo,
1554c4f52879SKarthikeyan Ramasubramanian 	.set_termios = qcom_geni_serial_set_termios,
1555c4f52879SKarthikeyan Ramasubramanian 	.startup = qcom_geni_serial_startup,
1556c4f52879SKarthikeyan Ramasubramanian 	.request_port = qcom_geni_serial_request_port,
1557c4f52879SKarthikeyan Ramasubramanian 	.config_port = qcom_geni_serial_config_port,
1558c4f52879SKarthikeyan Ramasubramanian 	.shutdown = qcom_geni_serial_shutdown,
1559507786c5SJohan Hovold 	.flush_buffer = qcom_geni_serial_flush_buffer,
1560c4f52879SKarthikeyan Ramasubramanian 	.type = qcom_geni_serial_get_type,
15618a8a66a1SGirish Mahadevan 	.set_mctrl = qcom_geni_serial_set_mctrl,
15628a8a66a1SGirish Mahadevan 	.get_mctrl = qcom_geni_serial_get_mctrl,
1563c4f52879SKarthikeyan Ramasubramanian #ifdef CONFIG_CONSOLE_POLL
1564c4f52879SKarthikeyan Ramasubramanian 	.poll_get_char	= qcom_geni_serial_get_char,
1565c4f52879SKarthikeyan Ramasubramanian 	.poll_put_char	= qcom_geni_serial_poll_put_char,
1566d8851a96SDouglas Anderson 	.poll_init = qcom_geni_serial_port_setup,
1567c4f52879SKarthikeyan Ramasubramanian #endif
15688a8a66a1SGirish Mahadevan 	.pm = qcom_geni_serial_pm,
15698a8a66a1SGirish Mahadevan };
15708a8a66a1SGirish Mahadevan 
15718a8a66a1SGirish Mahadevan static const struct uart_ops qcom_geni_uart_pops = {
15728a8a66a1SGirish Mahadevan 	.tx_empty = qcom_geni_serial_tx_empty,
15732aaa43c7SBartosz Golaszewski 	.stop_tx = qcom_geni_serial_stop_tx_dma,
15742aaa43c7SBartosz Golaszewski 	.start_tx = qcom_geni_serial_start_tx_dma,
15752aaa43c7SBartosz Golaszewski 	.start_rx = qcom_geni_serial_start_rx_dma,
15762aaa43c7SBartosz Golaszewski 	.stop_rx = qcom_geni_serial_stop_rx_dma,
15778a8a66a1SGirish Mahadevan 	.set_termios = qcom_geni_serial_set_termios,
15788a8a66a1SGirish Mahadevan 	.startup = qcom_geni_serial_startup,
15798a8a66a1SGirish Mahadevan 	.request_port = qcom_geni_serial_request_port,
15808a8a66a1SGirish Mahadevan 	.config_port = qcom_geni_serial_config_port,
15818a8a66a1SGirish Mahadevan 	.shutdown = qcom_geni_serial_shutdown,
15828a8a66a1SGirish Mahadevan 	.type = qcom_geni_serial_get_type,
15838a8a66a1SGirish Mahadevan 	.set_mctrl = qcom_geni_serial_set_mctrl,
15848a8a66a1SGirish Mahadevan 	.get_mctrl = qcom_geni_serial_get_mctrl,
15858a8a66a1SGirish Mahadevan 	.pm = qcom_geni_serial_pm,
1586c4f52879SKarthikeyan Ramasubramanian };
1587c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_probe(struct platform_device * pdev)1588c4f52879SKarthikeyan Ramasubramanian static int qcom_geni_serial_probe(struct platform_device *pdev)
1589c4f52879SKarthikeyan Ramasubramanian {
1590c4f52879SKarthikeyan Ramasubramanian 	int ret = 0;
159171581242SColin Ian King 	int line;
1592c4f52879SKarthikeyan Ramasubramanian 	struct qcom_geni_serial_port *port;
1593c4f52879SKarthikeyan Ramasubramanian 	struct uart_port *uport;
1594c4f52879SKarthikeyan Ramasubramanian 	struct resource *res;
1595066cd1c4SKarthikeyan Ramasubramanian 	int irq;
15968a8a66a1SGirish Mahadevan 	struct uart_driver *drv;
159740ec6d41SBartosz Golaszewski 	const struct qcom_geni_device_data *data;
1598c4f52879SKarthikeyan Ramasubramanian 
159940ec6d41SBartosz Golaszewski 	data = of_device_get_match_data(&pdev->dev);
160040ec6d41SBartosz Golaszewski 	if (!data)
160140ec6d41SBartosz Golaszewski 		return -EINVAL;
16028a8a66a1SGirish Mahadevan 
160340ec6d41SBartosz Golaszewski 	if (data->console) {
16048a8a66a1SGirish Mahadevan 		drv = &qcom_geni_console_driver;
1605c4f52879SKarthikeyan Ramasubramanian 		line = of_alias_get_id(pdev->dev.of_node, "serial");
16068a8a66a1SGirish Mahadevan 	} else {
16078a8a66a1SGirish Mahadevan 		drv = &qcom_geni_uart_driver;
160808b0adb1SDmitry Baryshkov 		line = of_alias_get_id(pdev->dev.of_node, "serial");
160908b0adb1SDmitry Baryshkov 		if (line == -ENODEV) /* compat with non-standard aliases */
16108a8a66a1SGirish Mahadevan 			line = of_alias_get_id(pdev->dev.of_node, "hsuart");
16118a8a66a1SGirish Mahadevan 	}
1612c4f52879SKarthikeyan Ramasubramanian 
161340ec6d41SBartosz Golaszewski 	port = get_port_from_line(line, data->console);
1614c4f52879SKarthikeyan Ramasubramanian 	if (IS_ERR(port)) {
16156a10635eSKarthikeyan Ramasubramanian 		dev_err(&pdev->dev, "Invalid line %d\n", line);
16166a10635eSKarthikeyan Ramasubramanian 		return PTR_ERR(port);
1617c4f52879SKarthikeyan Ramasubramanian 	}
1618c4f52879SKarthikeyan Ramasubramanian 
1619c4f52879SKarthikeyan Ramasubramanian 	uport = &port->uport;
1620c4f52879SKarthikeyan Ramasubramanian 	/* Don't allow 2 drivers to access the same port */
1621c4f52879SKarthikeyan Ramasubramanian 	if (uport->private_data)
1622c4f52879SKarthikeyan Ramasubramanian 		return -ENODEV;
1623c4f52879SKarthikeyan Ramasubramanian 
1624c4f52879SKarthikeyan Ramasubramanian 	uport->dev = &pdev->dev;
162540ec6d41SBartosz Golaszewski 	port->dev_data = data;
1626c4f52879SKarthikeyan Ramasubramanian 	port->se.dev = &pdev->dev;
1627c4f52879SKarthikeyan Ramasubramanian 	port->se.wrapper = dev_get_drvdata(pdev->dev.parent);
1628c4f52879SKarthikeyan Ramasubramanian 	port->se.clk = devm_clk_get(&pdev->dev, "se");
1629c4f52879SKarthikeyan Ramasubramanian 	if (IS_ERR(port->se.clk)) {
1630c4f52879SKarthikeyan Ramasubramanian 		ret = PTR_ERR(port->se.clk);
1631c4f52879SKarthikeyan Ramasubramanian 		dev_err(&pdev->dev, "Err getting SE Core clk %d\n", ret);
1632c4f52879SKarthikeyan Ramasubramanian 		return ret;
1633c4f52879SKarthikeyan Ramasubramanian 	}
1634c4f52879SKarthikeyan Ramasubramanian 
1635c4f52879SKarthikeyan Ramasubramanian 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
16367693b331SWei Yongjun 	if (!res)
16377693b331SWei Yongjun 		return -EINVAL;
1638c4f52879SKarthikeyan Ramasubramanian 	uport->mapbase = res->start;
1639c4f52879SKarthikeyan Ramasubramanian 
1640c4f52879SKarthikeyan Ramasubramanian 	port->tx_fifo_depth = DEF_FIFO_DEPTH_WORDS;
1641c4f52879SKarthikeyan Ramasubramanian 	port->rx_fifo_depth = DEF_FIFO_DEPTH_WORDS;
1642c4f52879SKarthikeyan Ramasubramanian 	port->tx_fifo_width = DEF_FIFO_WIDTH_BITS;
1643c4f52879SKarthikeyan Ramasubramanian 
164440ec6d41SBartosz Golaszewski 	if (!data->console) {
16452aaa43c7SBartosz Golaszewski 		port->rx_buf = devm_kzalloc(uport->dev,
16462aaa43c7SBartosz Golaszewski 					    DMA_RX_BUF_SIZE, GFP_KERNEL);
16472aaa43c7SBartosz Golaszewski 		if (!port->rx_buf)
1648f9d690b6Ssatya priya 			return -ENOMEM;
1649f9d690b6Ssatya priya 	}
1650f9d690b6Ssatya priya 
16517cf563b2SAkash Asthana 	ret = geni_icc_get(&port->se, NULL);
16527cf563b2SAkash Asthana 	if (ret)
16537cf563b2SAkash Asthana 		return ret;
16547cf563b2SAkash Asthana 	port->se.icc_paths[GENI_TO_CORE].avg_bw = GENI_DEFAULT_BW;
16557cf563b2SAkash Asthana 	port->se.icc_paths[CPU_TO_GENI].avg_bw = GENI_DEFAULT_BW;
16567cf563b2SAkash Asthana 
16577cf563b2SAkash Asthana 	/* Set BW for register access */
16587cf563b2SAkash Asthana 	ret = geni_icc_set_bw(&port->se);
16597cf563b2SAkash Asthana 	if (ret)
16607cf563b2SAkash Asthana 		return ret;
16617cf563b2SAkash Asthana 
1662f3974413SAkash Asthana 	port->name = devm_kasprintf(uport->dev, GFP_KERNEL,
1663f3974413SAkash Asthana 			"qcom_geni_serial_%s%d",
1664f3974413SAkash Asthana 			uart_console(uport) ? "console" : "uart", uport->line);
1665f3974413SAkash Asthana 	if (!port->name)
1666f3974413SAkash Asthana 		return -ENOMEM;
1667f3974413SAkash Asthana 
1668066cd1c4SKarthikeyan Ramasubramanian 	irq = platform_get_irq(pdev, 0);
16691df21786SStephen Boyd 	if (irq < 0)
1670066cd1c4SKarthikeyan Ramasubramanian 		return irq;
1671066cd1c4SKarthikeyan Ramasubramanian 	uport->irq = irq;
16728f122698SDmitry Safonov 	uport->has_sysrq = IS_ENABLED(CONFIG_SERIAL_QCOM_GENI_CONSOLE);
1673c4f52879SKarthikeyan Ramasubramanian 
167440ec6d41SBartosz Golaszewski 	if (!data->console)
1675f3974413SAkash Asthana 		port->wakeup_irq = platform_get_irq_optional(pdev, 1);
16763e4aaea7SAkash Asthana 
16779fa3c4b1SRoja Rani Yarubandi 	if (of_property_read_bool(pdev->dev.of_node, "rx-tx-swap"))
16789fa3c4b1SRoja Rani Yarubandi 		port->rx_tx_swap = true;
16799fa3c4b1SRoja Rani Yarubandi 
16809fa3c4b1SRoja Rani Yarubandi 	if (of_property_read_bool(pdev->dev.of_node, "cts-rts-swap"))
16819fa3c4b1SRoja Rani Yarubandi 		port->cts_rts_swap = true;
16829fa3c4b1SRoja Rani Yarubandi 
1683300894a6SYangtao Li 	ret = devm_pm_opp_set_clkname(&pdev->dev, "se");
1684300894a6SYangtao Li 	if (ret)
1685300894a6SYangtao Li 		return ret;
1686a5819b54SRajendra Nayak 	/* OPP table is optional */
1687300894a6SYangtao Li 	ret = devm_pm_opp_of_add_table(&pdev->dev);
1688c7ac46daSViresh Kumar 	if (ret && ret != -ENODEV) {
1689a5819b54SRajendra Nayak 		dev_err(&pdev->dev, "invalid OPP table in device tree\n");
1690300894a6SYangtao Li 		return ret;
1691a5819b54SRajendra Nayak 	}
1692a5819b54SRajendra Nayak 
1693e42d6c3eSDouglas Anderson 	port->private_data.drv = drv;
1694e42d6c3eSDouglas Anderson 	uport->private_data = &port->private_data;
1695c4f52879SKarthikeyan Ramasubramanian 	platform_set_drvdata(pdev, port);
1696f3974413SAkash Asthana 
1697f3974413SAkash Asthana 	irq_set_status_flags(uport->irq, IRQ_NOAUTOEN);
1698f3974413SAkash Asthana 	ret = devm_request_irq(uport->dev, uport->irq, qcom_geni_serial_isr,
1699f3974413SAkash Asthana 			IRQF_TRIGGER_HIGH, port->name, uport);
1700f3974413SAkash Asthana 	if (ret) {
1701f3974413SAkash Asthana 		dev_err(uport->dev, "Failed to get IRQ ret %d\n", ret);
1702300894a6SYangtao Li 		return ret;
1703f3974413SAkash Asthana 	}
1704f3974413SAkash Asthana 
17055f949f14SKrzysztof Kozlowski 	ret = uart_add_one_port(drv, uport);
17065f949f14SKrzysztof Kozlowski 	if (ret)
17075f949f14SKrzysztof Kozlowski 		return ret;
17085f949f14SKrzysztof Kozlowski 
1709f3974413SAkash Asthana 	if (port->wakeup_irq > 0) {
1710f3974413SAkash Asthana 		device_init_wakeup(&pdev->dev, true);
1711f3974413SAkash Asthana 		ret = dev_pm_set_dedicated_wake_irq(&pdev->dev,
1712f3974413SAkash Asthana 						port->wakeup_irq);
1713f3974413SAkash Asthana 		if (ret) {
1714f3974413SAkash Asthana 			device_init_wakeup(&pdev->dev, false);
1715f3974413SAkash Asthana 			uart_remove_one_port(drv, uport);
1716300894a6SYangtao Li 			return ret;
1717f3974413SAkash Asthana 		}
1718f3974413SAkash Asthana 	}
1719f3974413SAkash Asthana 
1720f3974413SAkash Asthana 	return 0;
1721c4f52879SKarthikeyan Ramasubramanian }
1722c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_remove(struct platform_device * pdev)1723dd4d4497SUwe Kleine-König static void qcom_geni_serial_remove(struct platform_device *pdev)
1724c4f52879SKarthikeyan Ramasubramanian {
1725c4f52879SKarthikeyan Ramasubramanian 	struct qcom_geni_serial_port *port = platform_get_drvdata(pdev);
1726e42d6c3eSDouglas Anderson 	struct uart_driver *drv = port->private_data.drv;
1727c4f52879SKarthikeyan Ramasubramanian 
1728f3974413SAkash Asthana 	dev_pm_clear_wake_irq(&pdev->dev);
1729f3974413SAkash Asthana 	device_init_wakeup(&pdev->dev, false);
1730c4f52879SKarthikeyan Ramasubramanian 	uart_remove_one_port(drv, &port->uport);
1731c4f52879SKarthikeyan Ramasubramanian }
1732c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_sys_suspend(struct device * dev)17335342ab0aSArnd Bergmann static int qcom_geni_serial_sys_suspend(struct device *dev)
1734c4f52879SKarthikeyan Ramasubramanian {
1735a406c4b8SWolfram Sang 	struct qcom_geni_serial_port *port = dev_get_drvdata(dev);
1736c4f52879SKarthikeyan Ramasubramanian 	struct uart_port *uport = &port->uport;
1737e42d6c3eSDouglas Anderson 	struct qcom_geni_private_data *private_data = uport->private_data;
1738c4f52879SKarthikeyan Ramasubramanian 
17394a3107f6SRajendra Nayak 	/*
17404a3107f6SRajendra Nayak 	 * This is done so we can hit the lowest possible state in suspend
17414a3107f6SRajendra Nayak 	 * even with no_console_suspend
17424a3107f6SRajendra Nayak 	 */
17434a3107f6SRajendra Nayak 	if (uart_console(uport)) {
1744408e532eSVijaya Krishna Nivarthi 		geni_icc_set_tag(&port->se, QCOM_ICC_TAG_ACTIVE_ONLY);
17454a3107f6SRajendra Nayak 		geni_icc_set_bw(&port->se);
17464a3107f6SRajendra Nayak 	}
1747e42d6c3eSDouglas Anderson 	return uart_suspend_port(private_data->drv, uport);
17488a8a66a1SGirish Mahadevan }
17498a8a66a1SGirish Mahadevan 
qcom_geni_serial_sys_resume(struct device * dev)17505342ab0aSArnd Bergmann static int qcom_geni_serial_sys_resume(struct device *dev)
1751c4f52879SKarthikeyan Ramasubramanian {
17524a3107f6SRajendra Nayak 	int ret;
1753a406c4b8SWolfram Sang 	struct qcom_geni_serial_port *port = dev_get_drvdata(dev);
1754c4f52879SKarthikeyan Ramasubramanian 	struct uart_port *uport = &port->uport;
1755e42d6c3eSDouglas Anderson 	struct qcom_geni_private_data *private_data = uport->private_data;
1756c4f52879SKarthikeyan Ramasubramanian 
17574a3107f6SRajendra Nayak 	ret = uart_resume_port(private_data->drv, uport);
17584a3107f6SRajendra Nayak 	if (uart_console(uport)) {
1759408e532eSVijaya Krishna Nivarthi 		geni_icc_set_tag(&port->se, QCOM_ICC_TAG_ALWAYS);
17604a3107f6SRajendra Nayak 		geni_icc_set_bw(&port->se);
17614a3107f6SRajendra Nayak 	}
17624a3107f6SRajendra Nayak 	return ret;
1763c4f52879SKarthikeyan Ramasubramanian }
1764c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_sys_hib_resume(struct device * dev)176535781d83SAniket Randive static int qcom_geni_serial_sys_hib_resume(struct device *dev)
176635781d83SAniket Randive {
176735781d83SAniket Randive 	int ret = 0;
176835781d83SAniket Randive 	struct uart_port *uport;
176935781d83SAniket Randive 	struct qcom_geni_private_data *private_data;
177035781d83SAniket Randive 	struct qcom_geni_serial_port *port = dev_get_drvdata(dev);
177135781d83SAniket Randive 
177235781d83SAniket Randive 	uport = &port->uport;
177335781d83SAniket Randive 	private_data = uport->private_data;
177435781d83SAniket Randive 
177535781d83SAniket Randive 	if (uart_console(uport)) {
177651273792SJohan Hovold 		geni_icc_set_tag(&port->se, QCOM_ICC_TAG_ALWAYS);
177735781d83SAniket Randive 		geni_icc_set_bw(&port->se);
177835781d83SAniket Randive 		ret = uart_resume_port(private_data->drv, uport);
177935781d83SAniket Randive 		/*
178035781d83SAniket Randive 		 * For hibernation usecase clients for
178135781d83SAniket Randive 		 * console UART won't call port setup during restore,
178235781d83SAniket Randive 		 * hence call port setup for console uart.
178335781d83SAniket Randive 		 */
178435781d83SAniket Randive 		qcom_geni_serial_port_setup(uport);
178535781d83SAniket Randive 	} else {
178635781d83SAniket Randive 		/*
178735781d83SAniket Randive 		 * Peripheral register settings are lost during hibernation.
178835781d83SAniket Randive 		 * Update setup flag such that port setup happens again
178935781d83SAniket Randive 		 * during next session. Clients of HS-UART will close and
179035781d83SAniket Randive 		 * open the port during hibernation.
179135781d83SAniket Randive 		 */
179235781d83SAniket Randive 		port->setup = false;
179335781d83SAniket Randive 	}
179435781d83SAniket Randive 	return ret;
179535781d83SAniket Randive }
179635781d83SAniket Randive 
179740ec6d41SBartosz Golaszewski static const struct qcom_geni_device_data qcom_geni_console_data = {
179840ec6d41SBartosz Golaszewski 	.console = true,
17992aaa43c7SBartosz Golaszewski 	.mode = GENI_SE_FIFO,
180040ec6d41SBartosz Golaszewski };
180140ec6d41SBartosz Golaszewski 
180240ec6d41SBartosz Golaszewski static const struct qcom_geni_device_data qcom_geni_uart_data = {
180340ec6d41SBartosz Golaszewski 	.console = false,
18042aaa43c7SBartosz Golaszewski 	.mode = GENI_SE_DMA,
180540ec6d41SBartosz Golaszewski };
180640ec6d41SBartosz Golaszewski 
1807c4f52879SKarthikeyan Ramasubramanian static const struct dev_pm_ops qcom_geni_serial_pm_ops = {
18085342ab0aSArnd Bergmann 	.suspend = pm_sleep_ptr(qcom_geni_serial_sys_suspend),
18095342ab0aSArnd Bergmann 	.resume = pm_sleep_ptr(qcom_geni_serial_sys_resume),
18105342ab0aSArnd Bergmann 	.freeze = pm_sleep_ptr(qcom_geni_serial_sys_suspend),
18115342ab0aSArnd Bergmann 	.poweroff = pm_sleep_ptr(qcom_geni_serial_sys_suspend),
18125342ab0aSArnd Bergmann 	.restore = pm_sleep_ptr(qcom_geni_serial_sys_hib_resume),
18135342ab0aSArnd Bergmann 	.thaw = pm_sleep_ptr(qcom_geni_serial_sys_hib_resume),
1814c4f52879SKarthikeyan Ramasubramanian };
1815c4f52879SKarthikeyan Ramasubramanian 
1816c4f52879SKarthikeyan Ramasubramanian static const struct of_device_id qcom_geni_serial_match_table[] = {
181740ec6d41SBartosz Golaszewski 	{
181840ec6d41SBartosz Golaszewski 		.compatible = "qcom,geni-debug-uart",
181940ec6d41SBartosz Golaszewski 		.data = &qcom_geni_console_data,
182040ec6d41SBartosz Golaszewski 	},
182140ec6d41SBartosz Golaszewski 	{
182240ec6d41SBartosz Golaszewski 		.compatible = "qcom,geni-uart",
182340ec6d41SBartosz Golaszewski 		.data = &qcom_geni_uart_data,
182440ec6d41SBartosz Golaszewski 	},
1825c4f52879SKarthikeyan Ramasubramanian 	{}
1826c4f52879SKarthikeyan Ramasubramanian };
1827c4f52879SKarthikeyan Ramasubramanian MODULE_DEVICE_TABLE(of, qcom_geni_serial_match_table);
1828c4f52879SKarthikeyan Ramasubramanian 
1829c4f52879SKarthikeyan Ramasubramanian static struct platform_driver qcom_geni_serial_platform_driver = {
1830dd4d4497SUwe Kleine-König 	.remove_new = qcom_geni_serial_remove,
1831c4f52879SKarthikeyan Ramasubramanian 	.probe = qcom_geni_serial_probe,
1832c4f52879SKarthikeyan Ramasubramanian 	.driver = {
1833c4f52879SKarthikeyan Ramasubramanian 		.name = "qcom_geni_serial",
1834c4f52879SKarthikeyan Ramasubramanian 		.of_match_table = qcom_geni_serial_match_table,
1835c4f52879SKarthikeyan Ramasubramanian 		.pm = &qcom_geni_serial_pm_ops,
1836c4f52879SKarthikeyan Ramasubramanian 	},
1837c4f52879SKarthikeyan Ramasubramanian };
1838c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_init(void)1839c4f52879SKarthikeyan Ramasubramanian static int __init qcom_geni_serial_init(void)
1840c4f52879SKarthikeyan Ramasubramanian {
1841c4f52879SKarthikeyan Ramasubramanian 	int ret;
1842c4f52879SKarthikeyan Ramasubramanian 
1843c4f52879SKarthikeyan Ramasubramanian 	ret = console_register(&qcom_geni_console_driver);
1844c4f52879SKarthikeyan Ramasubramanian 	if (ret)
1845c4f52879SKarthikeyan Ramasubramanian 		return ret;
1846c4f52879SKarthikeyan Ramasubramanian 
18478a8a66a1SGirish Mahadevan 	ret = uart_register_driver(&qcom_geni_uart_driver);
18488a8a66a1SGirish Mahadevan 	if (ret) {
1849c4f52879SKarthikeyan Ramasubramanian 		console_unregister(&qcom_geni_console_driver);
1850c4f52879SKarthikeyan Ramasubramanian 		return ret;
1851c4f52879SKarthikeyan Ramasubramanian 	}
18528a8a66a1SGirish Mahadevan 
18538a8a66a1SGirish Mahadevan 	ret = platform_driver_register(&qcom_geni_serial_platform_driver);
18548a8a66a1SGirish Mahadevan 	if (ret) {
18558a8a66a1SGirish Mahadevan 		console_unregister(&qcom_geni_console_driver);
18568a8a66a1SGirish Mahadevan 		uart_unregister_driver(&qcom_geni_uart_driver);
18578a8a66a1SGirish Mahadevan 	}
18588a8a66a1SGirish Mahadevan 	return ret;
18598a8a66a1SGirish Mahadevan }
1860c4f52879SKarthikeyan Ramasubramanian module_init(qcom_geni_serial_init);
1861c4f52879SKarthikeyan Ramasubramanian 
qcom_geni_serial_exit(void)1862c4f52879SKarthikeyan Ramasubramanian static void __exit qcom_geni_serial_exit(void)
1863c4f52879SKarthikeyan Ramasubramanian {
1864c4f52879SKarthikeyan Ramasubramanian 	platform_driver_unregister(&qcom_geni_serial_platform_driver);
1865c4f52879SKarthikeyan Ramasubramanian 	console_unregister(&qcom_geni_console_driver);
18668a8a66a1SGirish Mahadevan 	uart_unregister_driver(&qcom_geni_uart_driver);
1867c4f52879SKarthikeyan Ramasubramanian }
1868c4f52879SKarthikeyan Ramasubramanian module_exit(qcom_geni_serial_exit);
1869c4f52879SKarthikeyan Ramasubramanian 
1870c4f52879SKarthikeyan Ramasubramanian MODULE_DESCRIPTION("Serial driver for GENI based QUP cores");
1871c4f52879SKarthikeyan Ramasubramanian MODULE_LICENSE("GPL v2");
1872