xref: /linux/drivers/tty/serial/8250/8250_exar.c (revision f8ba5680a56be696b3f4343ed0a591abab807da4)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
2d0aeaa83SSudip Mukherjee /*
3d0aeaa83SSudip Mukherjee  *  Probe module for 8250/16550-type Exar chips PCI serial ports.
4d0aeaa83SSudip Mukherjee  *
5d0aeaa83SSudip Mukherjee  *  Based on drivers/tty/serial/8250/8250_pci.c,
6d0aeaa83SSudip Mukherjee  *
7d0aeaa83SSudip Mukherjee  *  Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
8d0aeaa83SSudip Mukherjee  */
94076cf08SJan Kiszka #include <linux/acpi.h>
10413058dfSJan Kiszka #include <linux/dmi.h>
11d0aeaa83SSudip Mukherjee #include <linux/io.h>
12d0aeaa83SSudip Mukherjee #include <linux/kernel.h>
13d0aeaa83SSudip Mukherjee #include <linux/module.h>
14d0aeaa83SSudip Mukherjee #include <linux/pci.h>
15380b1e2fSJan Kiszka #include <linux/property.h>
16d0aeaa83SSudip Mukherjee #include <linux/serial_core.h>
17d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h>
18d0aeaa83SSudip Mukherjee #include <linux/slab.h>
19d0aeaa83SSudip Mukherjee #include <linux/string.h>
20d0aeaa83SSudip Mukherjee #include <linux/tty.h>
21d0aeaa83SSudip Mukherjee #include <linux/8250_pci.h>
2247b1747fSRobert Middleton #include <linux/delay.h>
23d0aeaa83SSudip Mukherjee 
24d0aeaa83SSudip Mukherjee #include <asm/byteorder.h>
25d0aeaa83SSudip Mukherjee 
26d0aeaa83SSudip Mukherjee #include "8250.h"
27d0aeaa83SSudip Mukherjee 
2824637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2S		0x1052
2924637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4S		0x105d
3024637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8S		0x106c
3124637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM232_8		0x10a8
3224637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2SM		0x10d2
3324637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4SM		0x10db
3424637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8SM		0x10ea
3510c5ccc3SJay Dolan 
36fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335	0x0002
37fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335	0x0004
38fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335	0x000a
39fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335	0x000b
40d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE		0x0020
41d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE		0x0021
42d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE		0x0022
43d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358		0x4358
44d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358		0x8358
45d0aeaa83SSudip Mukherjee 
46c7e1b405SAaron Sierra #define UART_EXAR_INT0		0x80
477e12357eSJan Kiszka #define UART_EXAR_8XMODE	0x88	/* 8X sampling rate select */
48ef4e281eSAndy Shevchenko #define UART_EXAR_SLEEP		0x8b	/* Sleep mode */
496be254c2SAndy Shevchenko #define UART_EXAR_DVID		0x8d	/* Device identification */
507e12357eSJan Kiszka 
517e12357eSJan Kiszka #define UART_EXAR_FCTR		0x08	/* Feature Control Register */
527e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA	0x10	/* IrDa data encode select */
537e12357eSJan Kiszka #define UART_FCTR_EXAR_485	0x20	/* Auto 485 half duplex dir ctl */
547e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA	0x00	/* FIFO trigger table A */
557e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB	0x60	/* FIFO trigger table B */
567e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC	0x80	/* FIFO trigger table C */
577e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD	0xc0	/* FIFO trigger table D programmable */
587e12357eSJan Kiszka 
597e12357eSJan Kiszka #define UART_EXAR_TXTRG		0x0a	/* Tx FIFO trigger level write-only */
607e12357eSJan Kiszka #define UART_EXAR_RXTRG		0x0b	/* Rx FIFO trigger level write-only */
617e12357eSJan Kiszka 
62d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0	0x8f	/* MPIOINT[7:0] */
63d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0	0x90	/* MPIOLVL[7:0] */
64d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0	0x91	/* MPIO3T[7:0] */
65d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0	0x92	/* MPIOINV[7:0] */
66d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0	0x93	/* MPIOSEL[7:0] */
67d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0	0x94	/* MPIOOD[7:0] */
68d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8	0x95	/* MPIOINT[15:8] */
69d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8	0x96	/* MPIOLVL[15:8] */
70d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8	0x97	/* MPIO3T[15:8] */
71d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8	0x98	/* MPIOINV[15:8] */
72d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8	0x99	/* MPIOSEL[15:8] */
73d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8	0x9a	/* MPIOOD[15:8] */
74d0aeaa83SSudip Mukherjee 
75413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x)	((x) << 4)
76413058dfSJan Kiszka 
77413058dfSJan Kiszka /*
78413058dfSJan Kiszka  * IOT2040 MPIO wiring semantics:
79413058dfSJan Kiszka  *
80413058dfSJan Kiszka  * MPIO		Port	Function
81413058dfSJan Kiszka  * ----		----	--------
82413058dfSJan Kiszka  * 0		2 	Mode bit 0
83413058dfSJan Kiszka  * 1		2	Mode bit 1
84413058dfSJan Kiszka  * 2		2	Terminate bus
85413058dfSJan Kiszka  * 3		-	<reserved>
86413058dfSJan Kiszka  * 4		3	Mode bit 0
87413058dfSJan Kiszka  * 5		3	Mode bit 1
88413058dfSJan Kiszka  * 6		3	Terminate bus
89413058dfSJan Kiszka  * 7		-	<reserved>
90413058dfSJan Kiszka  * 8		2	Enable
91413058dfSJan Kiszka  * 9		3	Enable
92413058dfSJan Kiszka  * 10		-	Red LED
93413058dfSJan Kiszka  * 11..15	-	<unused>
94413058dfSJan Kiszka  */
95413058dfSJan Kiszka 
96413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */
97413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232		0x01
98413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485		0x02
99413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422		0x03
100413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS	0x04
101413058dfSJan Kiszka 
102413058dfSJan Kiszka #define IOT2040_UART1_MASK		0x0f
103413058dfSJan Kiszka #define IOT2040_UART2_SHIFT		4
104413058dfSJan Kiszka 
105413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE	0x11	/* both RS232 */
106413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE	0x88	/* reserved pins as input */
107413058dfSJan Kiszka 
108413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */
109413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE		0x03
110413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE	0xF8	/* enable & LED as outputs */
111413058dfSJan Kiszka 
112d0aeaa83SSudip Mukherjee struct exar8250;
113d0aeaa83SSudip Mukherjee 
1140d963ebfSJan Kiszka struct exar8250_platform {
1150d963ebfSJan Kiszka 	int (*rs485_config)(struct uart_port *, struct serial_rs485 *);
11659c221f8SIlpo Järvinen 	const struct serial_rs485 *rs485_supported;
1170d963ebfSJan Kiszka 	int (*register_gpio)(struct pci_dev *, struct uart_8250_port *);
11833969db7SAndy Shevchenko 	void (*unregister_gpio)(struct uart_8250_port *);
1190d963ebfSJan Kiszka };
1200d963ebfSJan Kiszka 
121d0aeaa83SSudip Mukherjee /**
122d0aeaa83SSudip Mukherjee  * struct exar8250_board - board information
123d0aeaa83SSudip Mukherjee  * @num_ports: number of serial ports
124d0aeaa83SSudip Mukherjee  * @reg_shift: describes UART register mapping in PCI memory
12526f22d57SAndy Shevchenko  * @setup: quirk run at ->probe() stage
12626f22d57SAndy Shevchenko  * @exit: quirk run at ->remove() stage
127d0aeaa83SSudip Mukherjee  */
128d0aeaa83SSudip Mukherjee struct exar8250_board {
129d0aeaa83SSudip Mukherjee 	unsigned int num_ports;
130d0aeaa83SSudip Mukherjee 	unsigned int reg_shift;
131d0aeaa83SSudip Mukherjee 	int	(*setup)(struct exar8250 *, struct pci_dev *,
132d0aeaa83SSudip Mukherjee 			 struct uart_8250_port *, int);
133d0aeaa83SSudip Mukherjee 	void	(*exit)(struct pci_dev *pcidev);
134d0aeaa83SSudip Mukherjee };
135d0aeaa83SSudip Mukherjee 
136d0aeaa83SSudip Mukherjee struct exar8250 {
137d0aeaa83SSudip Mukherjee 	unsigned int		nr;
138d0aeaa83SSudip Mukherjee 	struct exar8250_board	*board;
139c7e1b405SAaron Sierra 	void __iomem		*virt;
14000d963abSGustavo A. R. Silva 	int			line[];
141d0aeaa83SSudip Mukherjee };
142d0aeaa83SSudip Mukherjee 
143ef4e281eSAndy Shevchenko static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old)
144ef4e281eSAndy Shevchenko {
145ef4e281eSAndy Shevchenko 	/*
146ef4e281eSAndy Shevchenko 	 * Exar UARTs have a SLEEP register that enables or disables each UART
147ef4e281eSAndy Shevchenko 	 * to enter sleep mode separately. On the XR17V35x the register
148ef4e281eSAndy Shevchenko 	 * is accessible to each UART at the UART_EXAR_SLEEP offset, but
149ef4e281eSAndy Shevchenko 	 * the UART channel may only write to the corresponding bit.
150ef4e281eSAndy Shevchenko 	 */
151ef4e281eSAndy Shevchenko 	serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0);
152ef4e281eSAndy Shevchenko }
153ef4e281eSAndy Shevchenko 
154b2b4b8edSAndy Shevchenko /*
155b2b4b8edSAndy Shevchenko  * XR17V35x UARTs have an extra fractional divisor register (DLD)
156b2b4b8edSAndy Shevchenko  * Calculate divisor with extra 4-bit fractional portion
157b2b4b8edSAndy Shevchenko  */
158b2b4b8edSAndy Shevchenko static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud,
159b2b4b8edSAndy Shevchenko 					 unsigned int *frac)
160b2b4b8edSAndy Shevchenko {
161b2b4b8edSAndy Shevchenko 	unsigned int quot_16;
162b2b4b8edSAndy Shevchenko 
163b2b4b8edSAndy Shevchenko 	quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud);
164b2b4b8edSAndy Shevchenko 	*frac = quot_16 & 0x0f;
165b2b4b8edSAndy Shevchenko 
166b2b4b8edSAndy Shevchenko 	return quot_16 >> 4;
167b2b4b8edSAndy Shevchenko }
168b2b4b8edSAndy Shevchenko 
169b2b4b8edSAndy Shevchenko static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud,
170b2b4b8edSAndy Shevchenko 				 unsigned int quot, unsigned int quot_frac)
171b2b4b8edSAndy Shevchenko {
172b2b4b8edSAndy Shevchenko 	serial8250_do_set_divisor(p, baud, quot, quot_frac);
173b2b4b8edSAndy Shevchenko 
174b2b4b8edSAndy Shevchenko 	/* Preserve bits not related to baudrate; DLD[7:4]. */
175b2b4b8edSAndy Shevchenko 	quot_frac |= serial_port_in(p, 0x2) & 0xf0;
176b2b4b8edSAndy Shevchenko 	serial_port_out(p, 0x2, quot_frac);
177b2b4b8edSAndy Shevchenko }
178b2b4b8edSAndy Shevchenko 
1796e731137SAndy Shevchenko static int xr17v35x_startup(struct uart_port *port)
1806e731137SAndy Shevchenko {
1816e731137SAndy Shevchenko 	/*
1826e731137SAndy Shevchenko 	 * First enable access to IER [7:5], ISR [5:4], FCR [5:4],
1836e731137SAndy Shevchenko 	 * MCR [7:5] and MSR [7:0]
1846e731137SAndy Shevchenko 	 */
1856e731137SAndy Shevchenko 	serial_port_out(port, UART_XR_EFR, UART_EFR_ECB);
1866e731137SAndy Shevchenko 
1876e731137SAndy Shevchenko 	/*
1886e731137SAndy Shevchenko 	 * Make sure all interrups are masked until initialization is
1896e731137SAndy Shevchenko 	 * complete and the FIFOs are cleared
1906e731137SAndy Shevchenko 	 */
1916e731137SAndy Shevchenko 	serial_port_out(port, UART_IER, 0);
1926e731137SAndy Shevchenko 
1936e731137SAndy Shevchenko 	return serial8250_do_startup(port);
1946e731137SAndy Shevchenko }
1956e731137SAndy Shevchenko 
196653d00c8SAndy Shevchenko static void exar_shutdown(struct uart_port *port)
197653d00c8SAndy Shevchenko {
19867e977f3SZheng Bin 	bool tx_complete = false;
199653d00c8SAndy Shevchenko 	struct uart_8250_port *up = up_to_u8250p(port);
200653d00c8SAndy Shevchenko 	struct circ_buf *xmit = &port->state->xmit;
201653d00c8SAndy Shevchenko 	int i = 0;
202*f8ba5680SIlpo Järvinen 	u16 lsr;
203653d00c8SAndy Shevchenko 
204653d00c8SAndy Shevchenko 	do {
205653d00c8SAndy Shevchenko 		lsr = serial_in(up, UART_LSR);
206653d00c8SAndy Shevchenko 		if (lsr & (UART_LSR_TEMT | UART_LSR_THRE))
20767e977f3SZheng Bin 			tx_complete = true;
208653d00c8SAndy Shevchenko 		else
20967e977f3SZheng Bin 			tx_complete = false;
2103f72879eSAndy Shevchenko 		usleep_range(1000, 1100);
211653d00c8SAndy Shevchenko 	} while (!uart_circ_empty(xmit) && !tx_complete && i++ < 1000);
212653d00c8SAndy Shevchenko 
213653d00c8SAndy Shevchenko 	serial8250_do_shutdown(port);
214653d00c8SAndy Shevchenko }
215653d00c8SAndy Shevchenko 
216d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
217d0aeaa83SSudip Mukherjee 			 int idx, unsigned int offset,
218d0aeaa83SSudip Mukherjee 			 struct uart_8250_port *port)
219d0aeaa83SSudip Mukherjee {
220d0aeaa83SSudip Mukherjee 	const struct exar8250_board *board = priv->board;
221d0aeaa83SSudip Mukherjee 	unsigned int bar = 0;
2226be254c2SAndy Shevchenko 	unsigned char status;
223d0aeaa83SSudip Mukherjee 
224d0aeaa83SSudip Mukherjee 	port->port.iotype = UPIO_MEM;
225d0aeaa83SSudip Mukherjee 	port->port.mapbase = pci_resource_start(pcidev, bar) + offset;
226c7e1b405SAaron Sierra 	port->port.membase = priv->virt + offset;
227d0aeaa83SSudip Mukherjee 	port->port.regshift = board->reg_shift;
228d0aeaa83SSudip Mukherjee 
2296be254c2SAndy Shevchenko 	/*
2306be254c2SAndy Shevchenko 	 * XR17V35x UARTs have an extra divisor register, DLD that gets enabled
2316be254c2SAndy Shevchenko 	 * with when DLAB is set which will cause the device to incorrectly match
2326be254c2SAndy Shevchenko 	 * and assign port type to PORT_16650. The EFR for this UART is found
2336be254c2SAndy Shevchenko 	 * at offset 0x09. Instead check the Deice ID (DVID) register
2346be254c2SAndy Shevchenko 	 * for a 2, 4 or 8 port UART.
2356be254c2SAndy Shevchenko 	 */
2366be254c2SAndy Shevchenko 	status = readb(port->port.membase + UART_EXAR_DVID);
2376be254c2SAndy Shevchenko 	if (status == 0x82 || status == 0x84 || status == 0x88) {
2386be254c2SAndy Shevchenko 		port->port.type = PORT_XR17V35X;
239b2b4b8edSAndy Shevchenko 
240b2b4b8edSAndy Shevchenko 		port->port.get_divisor = xr17v35x_get_divisor;
241b2b4b8edSAndy Shevchenko 		port->port.set_divisor = xr17v35x_set_divisor;
2426e731137SAndy Shevchenko 
2436e731137SAndy Shevchenko 		port->port.startup = xr17v35x_startup;
2446be254c2SAndy Shevchenko 	} else {
2456be254c2SAndy Shevchenko 		port->port.type = PORT_XR17D15X;
2466be254c2SAndy Shevchenko 	}
2476be254c2SAndy Shevchenko 
248ef4e281eSAndy Shevchenko 	port->port.pm = exar_pm;
249653d00c8SAndy Shevchenko 	port->port.shutdown = exar_shutdown;
250ef4e281eSAndy Shevchenko 
251d0aeaa83SSudip Mukherjee 	return 0;
252d0aeaa83SSudip Mukherjee }
253d0aeaa83SSudip Mukherjee 
254d0aeaa83SSudip Mukherjee static int
255fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
256fc6cc961SJan Kiszka 		     struct uart_8250_port *port, int idx)
257fc6cc961SJan Kiszka {
258fc6cc961SJan Kiszka 	unsigned int offset = idx * 0x200;
259fc6cc961SJan Kiszka 	unsigned int baud = 1843200;
260fc6cc961SJan Kiszka 	u8 __iomem *p;
261fc6cc961SJan Kiszka 	int err;
262fc6cc961SJan Kiszka 
263fc6cc961SJan Kiszka 	port->port.uartclk = baud * 16;
264fc6cc961SJan Kiszka 
265fc6cc961SJan Kiszka 	err = default_setup(priv, pcidev, idx, offset, port);
266fc6cc961SJan Kiszka 	if (err)
267fc6cc961SJan Kiszka 		return err;
268fc6cc961SJan Kiszka 
269fc6cc961SJan Kiszka 	p = port->port.membase;
270fc6cc961SJan Kiszka 
271fc6cc961SJan Kiszka 	writeb(0x00, p + UART_EXAR_8XMODE);
272fc6cc961SJan Kiszka 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
273fc6cc961SJan Kiszka 	writeb(32, p + UART_EXAR_TXTRG);
274fc6cc961SJan Kiszka 	writeb(32, p + UART_EXAR_RXTRG);
275fc6cc961SJan Kiszka 
276fc6cc961SJan Kiszka 	/*
277fc6cc961SJan Kiszka 	 * Setup Multipurpose Input/Output pins.
278fc6cc961SJan Kiszka 	 */
279fc6cc961SJan Kiszka 	if (idx == 0) {
280fc6cc961SJan Kiszka 		switch (pcidev->device) {
281fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_4222PCI335:
282fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_4224PCI335:
283fc6cc961SJan Kiszka 			writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
284fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
285fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
286fc6cc961SJan Kiszka 			break;
287fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_2324PCI335:
288fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_2328PCI335:
289fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
290fc6cc961SJan Kiszka 			writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
291fc6cc961SJan Kiszka 			writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
292fc6cc961SJan Kiszka 			break;
293fc6cc961SJan Kiszka 		}
294fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
295fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
296fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
297fc6cc961SJan Kiszka 	}
298fc6cc961SJan Kiszka 
299fc6cc961SJan Kiszka 	return 0;
300fc6cc961SJan Kiszka }
301fc6cc961SJan Kiszka 
302fc6cc961SJan Kiszka static int
303d0aeaa83SSudip Mukherjee pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev,
304d0aeaa83SSudip Mukherjee 		       struct uart_8250_port *port, int idx)
305d0aeaa83SSudip Mukherjee {
306d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x200;
307d0aeaa83SSudip Mukherjee 	unsigned int baud = 1843200;
308d0aeaa83SSudip Mukherjee 
309d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
310d0aeaa83SSudip Mukherjee 	return default_setup(priv, pcidev, idx, offset, port);
311d0aeaa83SSudip Mukherjee }
312d0aeaa83SSudip Mukherjee 
313d0aeaa83SSudip Mukherjee static int
314d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
315d0aeaa83SSudip Mukherjee 		   struct uart_8250_port *port, int idx)
316d0aeaa83SSudip Mukherjee {
317d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x200;
318d0aeaa83SSudip Mukherjee 	unsigned int baud = 921600;
319d0aeaa83SSudip Mukherjee 
320d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
321d0aeaa83SSudip Mukherjee 	return default_setup(priv, pcidev, idx, offset, port);
322d0aeaa83SSudip Mukherjee }
323d0aeaa83SSudip Mukherjee 
324bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p)
325d0aeaa83SSudip Mukherjee {
326bea8be65SJan Kiszka 	/*
327bea8be65SJan Kiszka 	 * The Commtech adapters required the MPIOs to be driven low. The Exar
328bea8be65SJan Kiszka 	 * devices will export them as GPIOs, so we pre-configure them safely
329bea8be65SJan Kiszka 	 * as inputs.
330bea8be65SJan Kiszka 	 */
3315fdbe136SMatthew Howell 
3325fdbe136SMatthew Howell 	u8 dir = 0x00;
3335fdbe136SMatthew Howell 
3345fdbe136SMatthew Howell 	if  ((pcidev->vendor == PCI_VENDOR_ID_EXAR) &&
3355fdbe136SMatthew Howell 		(pcidev->subsystem_vendor != PCI_VENDOR_ID_SEALEVEL)) {
3365fdbe136SMatthew Howell 		// Configure GPIO as inputs for Commtech adapters
3375fdbe136SMatthew Howell 		dir = 0xff;
3385fdbe136SMatthew Howell 	} else {
3395fdbe136SMatthew Howell 		// Configure GPIO as outputs for SeaLevel adapters
3405fdbe136SMatthew Howell 		dir = 0x00;
3415fdbe136SMatthew Howell 	}
342bea8be65SJan Kiszka 
343d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
344d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
345d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
346d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
347bea8be65SJan Kiszka 	writeb(dir,  p + UART_EXAR_MPIOSEL_7_0);
348d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
349d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
350d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
351d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
352d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
353bea8be65SJan Kiszka 	writeb(dir,  p + UART_EXAR_MPIOSEL_15_8);
354d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
355d0aeaa83SSudip Mukherjee }
356d0aeaa83SSudip Mukherjee 
35733969db7SAndy Shevchenko static struct platform_device *__xr17v35x_register_gpio(struct pci_dev *pcidev,
35881171e7dSHeikki Krogerus 							const struct software_node *node)
359d0aeaa83SSudip Mukherjee {
360d0aeaa83SSudip Mukherjee 	struct platform_device *pdev;
361d0aeaa83SSudip Mukherjee 
362d0aeaa83SSudip Mukherjee 	pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
363d0aeaa83SSudip Mukherjee 	if (!pdev)
364d0aeaa83SSudip Mukherjee 		return NULL;
365d0aeaa83SSudip Mukherjee 
366d3936d74SJan Kiszka 	pdev->dev.parent = &pcidev->dev;
3674076cf08SJan Kiszka 	ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev));
368d3936d74SJan Kiszka 
36981171e7dSHeikki Krogerus 	if (device_add_software_node(&pdev->dev, node) < 0 ||
370380b1e2fSJan Kiszka 	    platform_device_add(pdev) < 0) {
371d0aeaa83SSudip Mukherjee 		platform_device_put(pdev);
372d0aeaa83SSudip Mukherjee 		return NULL;
373d0aeaa83SSudip Mukherjee 	}
374d0aeaa83SSudip Mukherjee 
375d0aeaa83SSudip Mukherjee 	return pdev;
376d0aeaa83SSudip Mukherjee }
377d0aeaa83SSudip Mukherjee 
37833969db7SAndy Shevchenko static void __xr17v35x_unregister_gpio(struct platform_device *pdev)
37933969db7SAndy Shevchenko {
38033969db7SAndy Shevchenko 	device_remove_software_node(&pdev->dev);
38133969db7SAndy Shevchenko 	platform_device_unregister(pdev);
38233969db7SAndy Shevchenko }
38333969db7SAndy Shevchenko 
384380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = {
385a589e211SJan Kiszka 	PROPERTY_ENTRY_U32("exar,first-pin", 0),
386380b1e2fSJan Kiszka 	PROPERTY_ENTRY_U32("ngpios", 16),
387380b1e2fSJan Kiszka 	{ }
388380b1e2fSJan Kiszka };
389380b1e2fSJan Kiszka 
39081171e7dSHeikki Krogerus static const struct software_node exar_gpio_node = {
39181171e7dSHeikki Krogerus 	.properties = exar_gpio_properties,
39281171e7dSHeikki Krogerus };
39381171e7dSHeikki Krogerus 
39433969db7SAndy Shevchenko static int xr17v35x_register_gpio(struct pci_dev *pcidev, struct uart_8250_port *port)
3950d963ebfSJan Kiszka {
3960d963ebfSJan Kiszka 	if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
3970d963ebfSJan Kiszka 		port->port.private_data =
39881171e7dSHeikki Krogerus 			__xr17v35x_register_gpio(pcidev, &exar_gpio_node);
3990d963ebfSJan Kiszka 
4000d963ebfSJan Kiszka 	return 0;
4010d963ebfSJan Kiszka }
4020d963ebfSJan Kiszka 
40333969db7SAndy Shevchenko static void xr17v35x_unregister_gpio(struct uart_8250_port *port)
40433969db7SAndy Shevchenko {
40533969db7SAndy Shevchenko 	if (!port->port.private_data)
40633969db7SAndy Shevchenko 		return;
40733969db7SAndy Shevchenko 
40833969db7SAndy Shevchenko 	__xr17v35x_unregister_gpio(port->port.private_data);
40933969db7SAndy Shevchenko 	port->port.private_data = NULL;
41033969db7SAndy Shevchenko }
41133969db7SAndy Shevchenko 
4129d939894SDaniel Golle static int generic_rs485_config(struct uart_port *port,
4139d939894SDaniel Golle 				struct serial_rs485 *rs485)
4149d939894SDaniel Golle {
4159d939894SDaniel Golle 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
4169d939894SDaniel Golle 	u8 __iomem *p = port->membase;
4179d939894SDaniel Golle 	u8 value;
4189d939894SDaniel Golle 
4199d939894SDaniel Golle 	value = readb(p + UART_EXAR_FCTR);
4209d939894SDaniel Golle 	if (is_rs485)
4219d939894SDaniel Golle 		value |= UART_FCTR_EXAR_485;
4229d939894SDaniel Golle 	else
4239d939894SDaniel Golle 		value &= ~UART_FCTR_EXAR_485;
4249d939894SDaniel Golle 
4259d939894SDaniel Golle 	writeb(value, p + UART_EXAR_FCTR);
4269d939894SDaniel Golle 
4279d939894SDaniel Golle 	if (is_rs485)
4289d939894SDaniel Golle 		writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR);
4299d939894SDaniel Golle 
4309d939894SDaniel Golle 	return 0;
4319d939894SDaniel Golle }
4329d939894SDaniel Golle 
43359c221f8SIlpo Järvinen static const struct serial_rs485 generic_rs485_supported = {
43459c221f8SIlpo Järvinen 	.flags = SER_RS485_ENABLED,
43559c221f8SIlpo Järvinen };
43659c221f8SIlpo Järvinen 
4370d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = {
4380d963ebfSJan Kiszka 	.register_gpio = xr17v35x_register_gpio,
43933969db7SAndy Shevchenko 	.unregister_gpio = xr17v35x_unregister_gpio,
4409d939894SDaniel Golle 	.rs485_config = generic_rs485_config,
44159c221f8SIlpo Järvinen 	.rs485_supported = &generic_rs485_supported,
4420d963ebfSJan Kiszka };
4430d963ebfSJan Kiszka 
444413058dfSJan Kiszka static int iot2040_rs485_config(struct uart_port *port,
445413058dfSJan Kiszka 				struct serial_rs485 *rs485)
446413058dfSJan Kiszka {
447413058dfSJan Kiszka 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
448413058dfSJan Kiszka 	u8 __iomem *p = port->membase;
449413058dfSJan Kiszka 	u8 mask = IOT2040_UART1_MASK;
450413058dfSJan Kiszka 	u8 mode, value;
451413058dfSJan Kiszka 
452413058dfSJan Kiszka 	if (is_rs485) {
453413058dfSJan Kiszka 		if (rs485->flags & SER_RS485_RX_DURING_TX)
454413058dfSJan Kiszka 			mode = IOT2040_UART_MODE_RS422;
455413058dfSJan Kiszka 		else
456413058dfSJan Kiszka 			mode = IOT2040_UART_MODE_RS485;
457413058dfSJan Kiszka 
458413058dfSJan Kiszka 		if (rs485->flags & SER_RS485_TERMINATE_BUS)
459413058dfSJan Kiszka 			mode |= IOT2040_UART_TERMINATE_BUS;
460413058dfSJan Kiszka 	} else {
461413058dfSJan Kiszka 		mode = IOT2040_UART_MODE_RS232;
462413058dfSJan Kiszka 	}
463413058dfSJan Kiszka 
464413058dfSJan Kiszka 	if (port->line == 3) {
465413058dfSJan Kiszka 		mask <<= IOT2040_UART2_SHIFT;
466413058dfSJan Kiszka 		mode <<= IOT2040_UART2_SHIFT;
467413058dfSJan Kiszka 	}
468413058dfSJan Kiszka 
469413058dfSJan Kiszka 	value = readb(p + UART_EXAR_MPIOLVL_7_0);
470413058dfSJan Kiszka 	value &= ~mask;
471413058dfSJan Kiszka 	value |= mode;
472413058dfSJan Kiszka 	writeb(value, p + UART_EXAR_MPIOLVL_7_0);
473413058dfSJan Kiszka 
4749d939894SDaniel Golle 	return generic_rs485_config(port, rs485);
475413058dfSJan Kiszka }
476413058dfSJan Kiszka 
47759c221f8SIlpo Järvinen static const struct serial_rs485 iot2040_rs485_supported = {
47859c221f8SIlpo Järvinen 	.flags = SER_RS485_ENABLED | SER_RS485_RX_DURING_TX | SER_RS485_TERMINATE_BUS,
47959c221f8SIlpo Järvinen };
48059c221f8SIlpo Järvinen 
481413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = {
482a589e211SJan Kiszka 	PROPERTY_ENTRY_U32("exar,first-pin", 10),
483413058dfSJan Kiszka 	PROPERTY_ENTRY_U32("ngpios", 1),
484413058dfSJan Kiszka 	{ }
485413058dfSJan Kiszka };
486413058dfSJan Kiszka 
48781171e7dSHeikki Krogerus static const struct software_node iot2040_gpio_node = {
48881171e7dSHeikki Krogerus 	.properties = iot2040_gpio_properties,
48981171e7dSHeikki Krogerus };
49081171e7dSHeikki Krogerus 
491413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev,
492413058dfSJan Kiszka 			      struct uart_8250_port *port)
493413058dfSJan Kiszka {
494413058dfSJan Kiszka 	u8 __iomem *p = port->port.membase;
495413058dfSJan Kiszka 
496413058dfSJan Kiszka 	writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0);
497413058dfSJan Kiszka 	writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0);
498413058dfSJan Kiszka 	writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8);
499413058dfSJan Kiszka 	writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8);
500413058dfSJan Kiszka 
501413058dfSJan Kiszka 	port->port.private_data =
50281171e7dSHeikki Krogerus 		__xr17v35x_register_gpio(pcidev, &iot2040_gpio_node);
503413058dfSJan Kiszka 
504413058dfSJan Kiszka 	return 0;
505413058dfSJan Kiszka }
506413058dfSJan Kiszka 
507413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = {
508413058dfSJan Kiszka 	.rs485_config = iot2040_rs485_config,
50959c221f8SIlpo Järvinen 	.rs485_supported = &iot2040_rs485_supported,
510413058dfSJan Kiszka 	.register_gpio = iot2040_register_gpio,
51133969db7SAndy Shevchenko 	.unregister_gpio = xr17v35x_unregister_gpio,
512413058dfSJan Kiszka };
513413058dfSJan Kiszka 
5143e51ceeaSSu Bao Cheng /*
5153e51ceeaSSu Bao Cheng  * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device,
5163e51ceeaSSu Bao Cheng  * IOT2020 doesn't have. Therefore it is sufficient to match on the common
5173e51ceeaSSu Bao Cheng  * board name after the device was found.
5183e51ceeaSSu Bao Cheng  */
519413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = {
520413058dfSJan Kiszka 	{
521413058dfSJan Kiszka 		.matches = {
522413058dfSJan Kiszka 			DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"),
523413058dfSJan Kiszka 		},
524413058dfSJan Kiszka 		.driver_data = (void *)&iot2040_platform,
525413058dfSJan Kiszka 	},
526413058dfSJan Kiszka 	{}
527413058dfSJan Kiszka };
528413058dfSJan Kiszka 
5297d356a43SAndy Shevchenko static const struct exar8250_platform *exar_get_platform(void)
5307d356a43SAndy Shevchenko {
5317d356a43SAndy Shevchenko 	const struct dmi_system_id *dmi_match;
5327d356a43SAndy Shevchenko 
5337d356a43SAndy Shevchenko 	dmi_match = dmi_first_match(exar_platforms);
5347d356a43SAndy Shevchenko 	if (dmi_match)
5357d356a43SAndy Shevchenko 		return dmi_match->driver_data;
5367d356a43SAndy Shevchenko 
5377d356a43SAndy Shevchenko 	return &exar8250_default_platform;
5387d356a43SAndy Shevchenko }
5397d356a43SAndy Shevchenko 
540d0aeaa83SSudip Mukherjee static int
541d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
542d0aeaa83SSudip Mukherjee 		   struct uart_8250_port *port, int idx)
543d0aeaa83SSudip Mukherjee {
5447d356a43SAndy Shevchenko 	const struct exar8250_platform *platform = exar_get_platform();
545d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x400;
546d0aeaa83SSudip Mukherjee 	unsigned int baud = 7812500;
547d0aeaa83SSudip Mukherjee 	u8 __iomem *p;
548d0aeaa83SSudip Mukherjee 	int ret;
549d0aeaa83SSudip Mukherjee 
550d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
5510d963ebfSJan Kiszka 	port->port.rs485_config = platform->rs485_config;
55259c221f8SIlpo Järvinen 	port->port.rs485_supported = platform->rs485_supported;
5530d963ebfSJan Kiszka 
554d0aeaa83SSudip Mukherjee 	/*
555328c11f2SAndy Shevchenko 	 * Setup the UART clock for the devices on expansion slot to
556d0aeaa83SSudip Mukherjee 	 * half the clock speed of the main chip (which is 125MHz)
557d0aeaa83SSudip Mukherjee 	 */
558328c11f2SAndy Shevchenko 	if (idx >= 8)
559d0aeaa83SSudip Mukherjee 		port->port.uartclk /= 2;
560d0aeaa83SSudip Mukherjee 
5615b5f252dSJan Kiszka 	ret = default_setup(priv, pcidev, idx, offset, port);
5625b5f252dSJan Kiszka 	if (ret)
5635b5f252dSJan Kiszka 		return ret;
564d0aeaa83SSudip Mukherjee 
5655b5f252dSJan Kiszka 	p = port->port.membase;
566d0aeaa83SSudip Mukherjee 
567d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_8XMODE);
568d0aeaa83SSudip Mukherjee 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
569d0aeaa83SSudip Mukherjee 	writeb(128, p + UART_EXAR_TXTRG);
570d0aeaa83SSudip Mukherjee 	writeb(128, p + UART_EXAR_RXTRG);
571d0aeaa83SSudip Mukherjee 
5725b5f252dSJan Kiszka 	if (idx == 0) {
5735b5f252dSJan Kiszka 		/* Setup Multipurpose Input/Output pins. */
574bea8be65SJan Kiszka 		setup_gpio(pcidev, p);
575d0aeaa83SSudip Mukherjee 
5760d963ebfSJan Kiszka 		ret = platform->register_gpio(pcidev, port);
5775b5f252dSJan Kiszka 	}
578d0aeaa83SSudip Mukherjee 
5790d963ebfSJan Kiszka 	return ret;
580d0aeaa83SSudip Mukherjee }
581d0aeaa83SSudip Mukherjee 
582d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev)
583d0aeaa83SSudip Mukherjee {
58433969db7SAndy Shevchenko 	const struct exar8250_platform *platform = exar_get_platform();
585d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
586d0aeaa83SSudip Mukherjee 	struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
5877c3e8d9dSAndy Shevchenko 
58833969db7SAndy Shevchenko 	platform->unregister_gpio(port);
589d0aeaa83SSudip Mukherjee }
590d0aeaa83SSudip Mukherjee 
59172169e42SAaron Sierra static inline void exar_misc_clear(struct exar8250 *priv)
59272169e42SAaron Sierra {
59372169e42SAaron Sierra 	/* Clear all PCI interrupts by reading INT0. No effect on IIR */
59472169e42SAaron Sierra 	readb(priv->virt + UART_EXAR_INT0);
59572169e42SAaron Sierra 
59672169e42SAaron Sierra 	/* Clear INT0 for Expansion Interface slave ports, too */
59772169e42SAaron Sierra 	if (priv->board->num_ports > 8)
59872169e42SAaron Sierra 		readb(priv->virt + 0x2000 + UART_EXAR_INT0);
59972169e42SAaron Sierra }
60072169e42SAaron Sierra 
601c7e1b405SAaron Sierra /*
602c7e1b405SAaron Sierra  * These Exar UARTs have an extra interrupt indicator that could fire for a
603c7e1b405SAaron Sierra  * few interrupts that are not presented/cleared through IIR.  One of which is
604c7e1b405SAaron Sierra  * a wakeup interrupt when coming out of sleep.  These interrupts are only
605c7e1b405SAaron Sierra  * cleared by reading global INT0 or INT1 registers as interrupts are
606c7e1b405SAaron Sierra  * associated with channel 0. The INT[3:0] registers _are_ accessible from each
607c7e1b405SAaron Sierra  * channel's address space, but for the sake of bus efficiency we register a
608c7e1b405SAaron Sierra  * dedicated handler at the PCI device level to handle them.
609c7e1b405SAaron Sierra  */
610c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data)
611c7e1b405SAaron Sierra {
61272169e42SAaron Sierra 	exar_misc_clear(data);
613c7e1b405SAaron Sierra 
614c7e1b405SAaron Sierra 	return IRQ_HANDLED;
615c7e1b405SAaron Sierra }
616c7e1b405SAaron Sierra 
617d0aeaa83SSudip Mukherjee static int
618d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
619d0aeaa83SSudip Mukherjee {
620d0aeaa83SSudip Mukherjee 	unsigned int nr_ports, i, bar = 0, maxnr;
621d0aeaa83SSudip Mukherjee 	struct exar8250_board *board;
622d0aeaa83SSudip Mukherjee 	struct uart_8250_port uart;
623d0aeaa83SSudip Mukherjee 	struct exar8250 *priv;
624d0aeaa83SSudip Mukherjee 	int rc;
625d0aeaa83SSudip Mukherjee 
626d0aeaa83SSudip Mukherjee 	board = (struct exar8250_board *)ent->driver_data;
627d0aeaa83SSudip Mukherjee 	if (!board)
628d0aeaa83SSudip Mukherjee 		return -EINVAL;
629d0aeaa83SSudip Mukherjee 
630d0aeaa83SSudip Mukherjee 	rc = pcim_enable_device(pcidev);
631d0aeaa83SSudip Mukherjee 	if (rc)
632d0aeaa83SSudip Mukherjee 		return rc;
633d0aeaa83SSudip Mukherjee 
634d0aeaa83SSudip Mukherjee 	maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
635d0aeaa83SSudip Mukherjee 
6368e4413aaSAndy Shevchenko 	if (pcidev->vendor == PCI_VENDOR_ID_ACCESSIO)
6378e4413aaSAndy Shevchenko 		nr_ports = BIT(((pcidev->device & 0x38) >> 3) - 1);
6388e4413aaSAndy Shevchenko 	else if (board->num_ports)
6398e4413aaSAndy Shevchenko 		nr_ports = board->num_ports;
6408e4413aaSAndy Shevchenko 	else
6418e4413aaSAndy Shevchenko 		nr_ports = pcidev->device & 0x0f;
642d0aeaa83SSudip Mukherjee 
643df60a8afSAndy Shevchenko 	priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL);
644d0aeaa83SSudip Mukherjee 	if (!priv)
645d0aeaa83SSudip Mukherjee 		return -ENOMEM;
646d0aeaa83SSudip Mukherjee 
647d0aeaa83SSudip Mukherjee 	priv->board = board;
648c7e1b405SAaron Sierra 	priv->virt = pcim_iomap(pcidev, bar, 0);
649c7e1b405SAaron Sierra 	if (!priv->virt)
650c7e1b405SAaron Sierra 		return -ENOMEM;
651d0aeaa83SSudip Mukherjee 
652172c33cbSJan Kiszka 	pci_set_master(pcidev);
653172c33cbSJan Kiszka 
654172c33cbSJan Kiszka 	rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
655172c33cbSJan Kiszka 	if (rc < 0)
656172c33cbSJan Kiszka 		return rc;
657172c33cbSJan Kiszka 
658d0aeaa83SSudip Mukherjee 	memset(&uart, 0, sizeof(uart));
6596be254c2SAndy Shevchenko 	uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT;
660172c33cbSJan Kiszka 	uart.port.irq = pci_irq_vector(pcidev, 0);
661d0aeaa83SSudip Mukherjee 	uart.port.dev = &pcidev->dev;
662d0aeaa83SSudip Mukherjee 
663c7e1b405SAaron Sierra 	rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler,
664c7e1b405SAaron Sierra 			 IRQF_SHARED, "exar_uart", priv);
665c7e1b405SAaron Sierra 	if (rc)
666c7e1b405SAaron Sierra 		return rc;
667c7e1b405SAaron Sierra 
66872169e42SAaron Sierra 	/* Clear interrupts */
66972169e42SAaron Sierra 	exar_misc_clear(priv);
67072169e42SAaron Sierra 
671d0aeaa83SSudip Mukherjee 	for (i = 0; i < nr_ports && i < maxnr; i++) {
672d0aeaa83SSudip Mukherjee 		rc = board->setup(priv, pcidev, &uart, i);
673d0aeaa83SSudip Mukherjee 		if (rc) {
674d0aeaa83SSudip Mukherjee 			dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
675d0aeaa83SSudip Mukherjee 			break;
676d0aeaa83SSudip Mukherjee 		}
677d0aeaa83SSudip Mukherjee 
678d0aeaa83SSudip Mukherjee 		dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
679d0aeaa83SSudip Mukherjee 			uart.port.iobase, uart.port.irq, uart.port.iotype);
680d0aeaa83SSudip Mukherjee 
681d0aeaa83SSudip Mukherjee 		priv->line[i] = serial8250_register_8250_port(&uart);
682d0aeaa83SSudip Mukherjee 		if (priv->line[i] < 0) {
683d0aeaa83SSudip Mukherjee 			dev_err(&pcidev->dev,
684d0aeaa83SSudip Mukherjee 				"Couldn't register serial port %lx, irq %d, type %d, error %d\n",
685d0aeaa83SSudip Mukherjee 				uart.port.iobase, uart.port.irq,
686d0aeaa83SSudip Mukherjee 				uart.port.iotype, priv->line[i]);
687d0aeaa83SSudip Mukherjee 			break;
688d0aeaa83SSudip Mukherjee 		}
689d0aeaa83SSudip Mukherjee 	}
690d0aeaa83SSudip Mukherjee 	priv->nr = i;
691d0aeaa83SSudip Mukherjee 	pci_set_drvdata(pcidev, priv);
692d0aeaa83SSudip Mukherjee 	return 0;
693d0aeaa83SSudip Mukherjee }
694d0aeaa83SSudip Mukherjee 
695d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev)
696d0aeaa83SSudip Mukherjee {
697d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
698d0aeaa83SSudip Mukherjee 	unsigned int i;
699d0aeaa83SSudip Mukherjee 
700d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
701d0aeaa83SSudip Mukherjee 		serial8250_unregister_port(priv->line[i]);
702d0aeaa83SSudip Mukherjee 
703d0aeaa83SSudip Mukherjee 	if (priv->board->exit)
704d0aeaa83SSudip Mukherjee 		priv->board->exit(pcidev);
705d0aeaa83SSudip Mukherjee }
706d0aeaa83SSudip Mukherjee 
707d0aeaa83SSudip Mukherjee static int __maybe_unused exar_suspend(struct device *dev)
708d0aeaa83SSudip Mukherjee {
709d0aeaa83SSudip Mukherjee 	struct pci_dev *pcidev = to_pci_dev(dev);
710d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
711d0aeaa83SSudip Mukherjee 	unsigned int i;
712d0aeaa83SSudip Mukherjee 
713d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
714d0aeaa83SSudip Mukherjee 		if (priv->line[i] >= 0)
715d0aeaa83SSudip Mukherjee 			serial8250_suspend_port(priv->line[i]);
716d0aeaa83SSudip Mukherjee 
717d0aeaa83SSudip Mukherjee 	/* Ensure that every init quirk is properly torn down */
718d0aeaa83SSudip Mukherjee 	if (priv->board->exit)
719d0aeaa83SSudip Mukherjee 		priv->board->exit(pcidev);
720d0aeaa83SSudip Mukherjee 
721d0aeaa83SSudip Mukherjee 	return 0;
722d0aeaa83SSudip Mukherjee }
723d0aeaa83SSudip Mukherjee 
724d0aeaa83SSudip Mukherjee static int __maybe_unused exar_resume(struct device *dev)
725d0aeaa83SSudip Mukherjee {
72676b4106cSChuhong Yuan 	struct exar8250 *priv = dev_get_drvdata(dev);
727d0aeaa83SSudip Mukherjee 	unsigned int i;
728d0aeaa83SSudip Mukherjee 
72972169e42SAaron Sierra 	exar_misc_clear(priv);
73072169e42SAaron Sierra 
731d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
732d0aeaa83SSudip Mukherjee 		if (priv->line[i] >= 0)
733d0aeaa83SSudip Mukherjee 			serial8250_resume_port(priv->line[i]);
734d0aeaa83SSudip Mukherjee 
735d0aeaa83SSudip Mukherjee 	return 0;
736d0aeaa83SSudip Mukherjee }
737d0aeaa83SSudip Mukherjee 
738d0aeaa83SSudip Mukherjee static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
739d0aeaa83SSudip Mukherjee 
740fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = {
741fc6cc961SJan Kiszka 	.num_ports	= 2,
742fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
743fc6cc961SJan Kiszka };
744fc6cc961SJan Kiszka 
745fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = {
746fc6cc961SJan Kiszka 	.num_ports	= 4,
747fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
748fc6cc961SJan Kiszka };
749fc6cc961SJan Kiszka 
750fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = {
751fc6cc961SJan Kiszka 	.num_ports	= 8,
752fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
753fc6cc961SJan Kiszka };
754fc6cc961SJan Kiszka 
755d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_connect = {
756d0aeaa83SSudip Mukherjee 	.setup		= pci_connect_tech_setup,
757d0aeaa83SSudip Mukherjee };
758d0aeaa83SSudip Mukherjee 
759d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = {
760d0aeaa83SSudip Mukherjee 	.num_ports	= 1,
761d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17c154_setup,
762d0aeaa83SSudip Mukherjee };
763d0aeaa83SSudip Mukherjee 
764d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = {
765d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17c154_setup,
766d0aeaa83SSudip Mukherjee };
767d0aeaa83SSudip Mukherjee 
768d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = {
769d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
770d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
771d0aeaa83SSudip Mukherjee };
772d0aeaa83SSudip Mukherjee 
773c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_2 = {
774c6b9e95dSValmer Huhn 	.num_ports	= 2,
775c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
776c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
777c6b9e95dSValmer Huhn };
778c6b9e95dSValmer Huhn 
779c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_4 = {
780c6b9e95dSValmer Huhn 	.num_ports	= 4,
781c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
782c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
783c6b9e95dSValmer Huhn };
784c6b9e95dSValmer Huhn 
785c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_8 = {
786c6b9e95dSValmer Huhn 	.num_ports	= 8,
787c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
788c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
789c6b9e95dSValmer Huhn };
790c6b9e95dSValmer Huhn 
791d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = {
792d0aeaa83SSudip Mukherjee 	.num_ports	= 12,
793d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
794d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
795d0aeaa83SSudip Mukherjee };
796d0aeaa83SSudip Mukherjee 
797d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = {
798d0aeaa83SSudip Mukherjee 	.num_ports	= 16,
799d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
800d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
801d0aeaa83SSudip Mukherjee };
802d0aeaa83SSudip Mukherjee 
803d0aeaa83SSudip Mukherjee #define CONNECT_DEVICE(devid, sdevid, bd) {				\
804d0aeaa83SSudip Mukherjee 	PCI_DEVICE_SUB(							\
805d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_EXAR,					\
806d0aeaa83SSudip Mukherjee 		PCI_DEVICE_ID_EXAR_##devid,				\
807d0aeaa83SSudip Mukherjee 		PCI_SUBVENDOR_ID_CONNECT_TECH,				\
808d0aeaa83SSudip Mukherjee 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0,	\
809d0aeaa83SSudip Mukherjee 		(kernel_ulong_t)&bd					\
810d0aeaa83SSudip Mukherjee 	}
811d0aeaa83SSudip Mukherjee 
81224637007SAndy Shevchenko #define EXAR_DEVICE(vend, devid, bd) { PCI_DEVICE_DATA(vend, devid, &bd) }
813d0aeaa83SSudip Mukherjee 
814d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) {			\
815d0aeaa83SSudip Mukherjee 	PCI_DEVICE_SUB(					\
816d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_EXAR,			\
817d0aeaa83SSudip Mukherjee 		PCI_DEVICE_ID_EXAR_##devid,		\
818d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_IBM,			\
819d0aeaa83SSudip Mukherjee 		PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0,	\
820d0aeaa83SSudip Mukherjee 		(kernel_ulong_t)&bd			\
821d0aeaa83SSudip Mukherjee 	}
822d0aeaa83SSudip Mukherjee 
8233637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = {
8248e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_2S, pbn_exar_XR17C15x),
8258e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_4S, pbn_exar_XR17C15x),
8268e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_8S, pbn_exar_XR17C15x),
8278e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM232_8, pbn_exar_XR17C15x),
8288e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_2SM, pbn_exar_XR17C15x),
8298e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_4SM, pbn_exar_XR17C15x),
8308e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_8SM, pbn_exar_XR17C15x),
83110c5ccc3SJay Dolan 
832d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect),
833d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect),
834d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect),
835d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect),
836d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect),
837d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect),
838d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2, pbn_connect),
839d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4, pbn_connect),
840d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8, pbn_connect),
841d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect),
842d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect),
843d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect),
844d0aeaa83SSudip Mukherjee 
845d0aeaa83SSudip Mukherjee 	IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
846d0aeaa83SSudip Mukherjee 
847d0aeaa83SSudip Mukherjee 	/* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
84824637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C152, pbn_exar_XR17C15x),
84924637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C154, pbn_exar_XR17C15x),
85024637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C158, pbn_exar_XR17C15x),
851d0aeaa83SSudip Mukherjee 
852d0aeaa83SSudip Mukherjee 	/* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
85324637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V352, pbn_exar_XR17V35x),
85424637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V354, pbn_exar_XR17V35x),
85524637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V358, pbn_exar_XR17V35x),
85624637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V4358, pbn_exar_XR17V4358),
85724637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V8358, pbn_exar_XR17V8358),
858c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4222PCIE, pbn_fastcom35x_2),
859c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4224PCIE, pbn_fastcom35x_4),
860c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4228PCIE, pbn_fastcom35x_8),
861fc6cc961SJan Kiszka 
86224637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 4222PCI335, pbn_fastcom335_2),
86324637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 4224PCI335, pbn_fastcom335_4),
86424637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 2324PCI335, pbn_fastcom335_4),
86524637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 2328PCI335, pbn_fastcom335_8),
866d0aeaa83SSudip Mukherjee 	{ 0, }
867d0aeaa83SSudip Mukherjee };
868d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
869d0aeaa83SSudip Mukherjee 
870d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = {
871d0aeaa83SSudip Mukherjee 	.name		= "exar_serial",
872d0aeaa83SSudip Mukherjee 	.probe		= exar_pci_probe,
873d0aeaa83SSudip Mukherjee 	.remove		= exar_pci_remove,
874d0aeaa83SSudip Mukherjee 	.driver         = {
875d0aeaa83SSudip Mukherjee 		.pm     = &exar_pci_pm,
876d0aeaa83SSudip Mukherjee 	},
877d0aeaa83SSudip Mukherjee 	.id_table	= exar_pci_tbl,
878d0aeaa83SSudip Mukherjee };
879d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver);
880d0aeaa83SSudip Mukherjee 
881d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL");
8822b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver");
883d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");
884