1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2d0aeaa83SSudip Mukherjee /* 3d0aeaa83SSudip Mukherjee * Probe module for 8250/16550-type Exar chips PCI serial ports. 4d0aeaa83SSudip Mukherjee * 5d0aeaa83SSudip Mukherjee * Based on drivers/tty/serial/8250/8250_pci.c, 6d0aeaa83SSudip Mukherjee * 7d0aeaa83SSudip Mukherjee * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved. 8d0aeaa83SSudip Mukherjee */ 94076cf08SJan Kiszka #include <linux/acpi.h> 10413058dfSJan Kiszka #include <linux/dmi.h> 11d0aeaa83SSudip Mukherjee #include <linux/io.h> 12d0aeaa83SSudip Mukherjee #include <linux/kernel.h> 13d0aeaa83SSudip Mukherjee #include <linux/module.h> 14d0aeaa83SSudip Mukherjee #include <linux/pci.h> 15380b1e2fSJan Kiszka #include <linux/property.h> 16d0aeaa83SSudip Mukherjee #include <linux/serial_core.h> 17d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h> 18d0aeaa83SSudip Mukherjee #include <linux/slab.h> 19d0aeaa83SSudip Mukherjee #include <linux/string.h> 20d0aeaa83SSudip Mukherjee #include <linux/tty.h> 21d0aeaa83SSudip Mukherjee #include <linux/8250_pci.h> 22d0aeaa83SSudip Mukherjee 23d0aeaa83SSudip Mukherjee #include <asm/byteorder.h> 24d0aeaa83SSudip Mukherjee 25d0aeaa83SSudip Mukherjee #include "8250.h" 26d0aeaa83SSudip Mukherjee 27fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002 28fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004 29fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a 30fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b 31d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020 32d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021 33d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022 34d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358 35d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358 36d0aeaa83SSudip Mukherjee 37c7e1b405SAaron Sierra #define UART_EXAR_INT0 0x80 387e12357eSJan Kiszka #define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */ 39ef4e281eSAndy Shevchenko #define UART_EXAR_SLEEP 0x8b /* Sleep mode */ 406be254c2SAndy Shevchenko #define UART_EXAR_DVID 0x8d /* Device identification */ 417e12357eSJan Kiszka 427e12357eSJan Kiszka #define UART_EXAR_FCTR 0x08 /* Feature Control Register */ 437e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */ 447e12357eSJan Kiszka #define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */ 457e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */ 467e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */ 477e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */ 487e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */ 497e12357eSJan Kiszka 507e12357eSJan Kiszka #define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */ 517e12357eSJan Kiszka #define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */ 527e12357eSJan Kiszka 53d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */ 54d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */ 55d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */ 56d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */ 57d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */ 58d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */ 59d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */ 60d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */ 61d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */ 62d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */ 63d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */ 64d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */ 65d0aeaa83SSudip Mukherjee 66413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x) ((x) << 4) 67413058dfSJan Kiszka 68413058dfSJan Kiszka /* 69413058dfSJan Kiszka * IOT2040 MPIO wiring semantics: 70413058dfSJan Kiszka * 71413058dfSJan Kiszka * MPIO Port Function 72413058dfSJan Kiszka * ---- ---- -------- 73413058dfSJan Kiszka * 0 2 Mode bit 0 74413058dfSJan Kiszka * 1 2 Mode bit 1 75413058dfSJan Kiszka * 2 2 Terminate bus 76413058dfSJan Kiszka * 3 - <reserved> 77413058dfSJan Kiszka * 4 3 Mode bit 0 78413058dfSJan Kiszka * 5 3 Mode bit 1 79413058dfSJan Kiszka * 6 3 Terminate bus 80413058dfSJan Kiszka * 7 - <reserved> 81413058dfSJan Kiszka * 8 2 Enable 82413058dfSJan Kiszka * 9 3 Enable 83413058dfSJan Kiszka * 10 - Red LED 84413058dfSJan Kiszka * 11..15 - <unused> 85413058dfSJan Kiszka */ 86413058dfSJan Kiszka 87413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */ 88413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232 0x01 89413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485 0x02 90413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422 0x03 91413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS 0x04 92413058dfSJan Kiszka 93413058dfSJan Kiszka #define IOT2040_UART1_MASK 0x0f 94413058dfSJan Kiszka #define IOT2040_UART2_SHIFT 4 95413058dfSJan Kiszka 96413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE 0x11 /* both RS232 */ 97413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE 0x88 /* reserved pins as input */ 98413058dfSJan Kiszka 99413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */ 100413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE 0x03 101413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE 0xF8 /* enable & LED as outputs */ 102413058dfSJan Kiszka 103d0aeaa83SSudip Mukherjee struct exar8250; 104d0aeaa83SSudip Mukherjee 1050d963ebfSJan Kiszka struct exar8250_platform { 1060d963ebfSJan Kiszka int (*rs485_config)(struct uart_port *, struct serial_rs485 *); 1070d963ebfSJan Kiszka int (*register_gpio)(struct pci_dev *, struct uart_8250_port *); 1080d963ebfSJan Kiszka }; 1090d963ebfSJan Kiszka 110d0aeaa83SSudip Mukherjee /** 111d0aeaa83SSudip Mukherjee * struct exar8250_board - board information 112d0aeaa83SSudip Mukherjee * @num_ports: number of serial ports 113d0aeaa83SSudip Mukherjee * @reg_shift: describes UART register mapping in PCI memory 11426f22d57SAndy Shevchenko * @setup: quirk run at ->probe() stage 11526f22d57SAndy Shevchenko * @exit: quirk run at ->remove() stage 116d0aeaa83SSudip Mukherjee */ 117d0aeaa83SSudip Mukherjee struct exar8250_board { 118d0aeaa83SSudip Mukherjee unsigned int num_ports; 119d0aeaa83SSudip Mukherjee unsigned int reg_shift; 120d0aeaa83SSudip Mukherjee int (*setup)(struct exar8250 *, struct pci_dev *, 121d0aeaa83SSudip Mukherjee struct uart_8250_port *, int); 122d0aeaa83SSudip Mukherjee void (*exit)(struct pci_dev *pcidev); 123d0aeaa83SSudip Mukherjee }; 124d0aeaa83SSudip Mukherjee 125d0aeaa83SSudip Mukherjee struct exar8250 { 126d0aeaa83SSudip Mukherjee unsigned int nr; 127d0aeaa83SSudip Mukherjee struct exar8250_board *board; 128c7e1b405SAaron Sierra void __iomem *virt; 129d0aeaa83SSudip Mukherjee int line[0]; 130d0aeaa83SSudip Mukherjee }; 131d0aeaa83SSudip Mukherjee 132ef4e281eSAndy Shevchenko static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old) 133ef4e281eSAndy Shevchenko { 134ef4e281eSAndy Shevchenko /* 135ef4e281eSAndy Shevchenko * Exar UARTs have a SLEEP register that enables or disables each UART 136ef4e281eSAndy Shevchenko * to enter sleep mode separately. On the XR17V35x the register 137ef4e281eSAndy Shevchenko * is accessible to each UART at the UART_EXAR_SLEEP offset, but 138ef4e281eSAndy Shevchenko * the UART channel may only write to the corresponding bit. 139ef4e281eSAndy Shevchenko */ 140ef4e281eSAndy Shevchenko serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0); 141ef4e281eSAndy Shevchenko } 142ef4e281eSAndy Shevchenko 143*b2b4b8edSAndy Shevchenko /* 144*b2b4b8edSAndy Shevchenko * XR17V35x UARTs have an extra fractional divisor register (DLD) 145*b2b4b8edSAndy Shevchenko * Calculate divisor with extra 4-bit fractional portion 146*b2b4b8edSAndy Shevchenko */ 147*b2b4b8edSAndy Shevchenko static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud, 148*b2b4b8edSAndy Shevchenko unsigned int *frac) 149*b2b4b8edSAndy Shevchenko { 150*b2b4b8edSAndy Shevchenko unsigned int quot_16; 151*b2b4b8edSAndy Shevchenko 152*b2b4b8edSAndy Shevchenko quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud); 153*b2b4b8edSAndy Shevchenko *frac = quot_16 & 0x0f; 154*b2b4b8edSAndy Shevchenko 155*b2b4b8edSAndy Shevchenko return quot_16 >> 4; 156*b2b4b8edSAndy Shevchenko } 157*b2b4b8edSAndy Shevchenko 158*b2b4b8edSAndy Shevchenko static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud, 159*b2b4b8edSAndy Shevchenko unsigned int quot, unsigned int quot_frac) 160*b2b4b8edSAndy Shevchenko { 161*b2b4b8edSAndy Shevchenko serial8250_do_set_divisor(p, baud, quot, quot_frac); 162*b2b4b8edSAndy Shevchenko 163*b2b4b8edSAndy Shevchenko /* Preserve bits not related to baudrate; DLD[7:4]. */ 164*b2b4b8edSAndy Shevchenko quot_frac |= serial_port_in(p, 0x2) & 0xf0; 165*b2b4b8edSAndy Shevchenko serial_port_out(p, 0x2, quot_frac); 166*b2b4b8edSAndy Shevchenko } 167*b2b4b8edSAndy Shevchenko 168d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev, 169d0aeaa83SSudip Mukherjee int idx, unsigned int offset, 170d0aeaa83SSudip Mukherjee struct uart_8250_port *port) 171d0aeaa83SSudip Mukherjee { 172d0aeaa83SSudip Mukherjee const struct exar8250_board *board = priv->board; 173d0aeaa83SSudip Mukherjee unsigned int bar = 0; 1746be254c2SAndy Shevchenko unsigned char status; 175d0aeaa83SSudip Mukherjee 176d0aeaa83SSudip Mukherjee port->port.iotype = UPIO_MEM; 177d0aeaa83SSudip Mukherjee port->port.mapbase = pci_resource_start(pcidev, bar) + offset; 178c7e1b405SAaron Sierra port->port.membase = priv->virt + offset; 179d0aeaa83SSudip Mukherjee port->port.regshift = board->reg_shift; 180d0aeaa83SSudip Mukherjee 1816be254c2SAndy Shevchenko /* 1826be254c2SAndy Shevchenko * XR17V35x UARTs have an extra divisor register, DLD that gets enabled 1836be254c2SAndy Shevchenko * with when DLAB is set which will cause the device to incorrectly match 1846be254c2SAndy Shevchenko * and assign port type to PORT_16650. The EFR for this UART is found 1856be254c2SAndy Shevchenko * at offset 0x09. Instead check the Deice ID (DVID) register 1866be254c2SAndy Shevchenko * for a 2, 4 or 8 port UART. 1876be254c2SAndy Shevchenko */ 1886be254c2SAndy Shevchenko status = readb(port->port.membase + UART_EXAR_DVID); 1896be254c2SAndy Shevchenko if (status == 0x82 || status == 0x84 || status == 0x88) { 1906be254c2SAndy Shevchenko port->port.type = PORT_XR17V35X; 191*b2b4b8edSAndy Shevchenko 192*b2b4b8edSAndy Shevchenko port->port.get_divisor = xr17v35x_get_divisor; 193*b2b4b8edSAndy Shevchenko port->port.set_divisor = xr17v35x_set_divisor; 1946be254c2SAndy Shevchenko } else { 1956be254c2SAndy Shevchenko port->port.type = PORT_XR17D15X; 1966be254c2SAndy Shevchenko } 1976be254c2SAndy Shevchenko 198ef4e281eSAndy Shevchenko port->port.pm = exar_pm; 199ef4e281eSAndy Shevchenko 200d0aeaa83SSudip Mukherjee return 0; 201d0aeaa83SSudip Mukherjee } 202d0aeaa83SSudip Mukherjee 203d0aeaa83SSudip Mukherjee static int 204fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev, 205fc6cc961SJan Kiszka struct uart_8250_port *port, int idx) 206fc6cc961SJan Kiszka { 207fc6cc961SJan Kiszka unsigned int offset = idx * 0x200; 208fc6cc961SJan Kiszka unsigned int baud = 1843200; 209fc6cc961SJan Kiszka u8 __iomem *p; 210fc6cc961SJan Kiszka int err; 211fc6cc961SJan Kiszka 212fc6cc961SJan Kiszka port->port.uartclk = baud * 16; 213fc6cc961SJan Kiszka 214fc6cc961SJan Kiszka err = default_setup(priv, pcidev, idx, offset, port); 215fc6cc961SJan Kiszka if (err) 216fc6cc961SJan Kiszka return err; 217fc6cc961SJan Kiszka 218fc6cc961SJan Kiszka p = port->port.membase; 219fc6cc961SJan Kiszka 220fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_8XMODE); 221fc6cc961SJan Kiszka writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR); 222fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_TXTRG); 223fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_RXTRG); 224fc6cc961SJan Kiszka 225fc6cc961SJan Kiszka /* 226fc6cc961SJan Kiszka * Setup Multipurpose Input/Output pins. 227fc6cc961SJan Kiszka */ 228fc6cc961SJan Kiszka if (idx == 0) { 229fc6cc961SJan Kiszka switch (pcidev->device) { 230fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4222PCI335: 231fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4224PCI335: 232fc6cc961SJan Kiszka writeb(0x78, p + UART_EXAR_MPIOLVL_7_0); 233fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINV_7_0); 234fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOSEL_7_0); 235fc6cc961SJan Kiszka break; 236fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2324PCI335: 237fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2328PCI335: 238fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOLVL_7_0); 239fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOINV_7_0); 240fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0); 241fc6cc961SJan Kiszka break; 242fc6cc961SJan Kiszka } 243fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINT_7_0); 244fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIO3T_7_0); 245fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOOD_7_0); 246fc6cc961SJan Kiszka } 247fc6cc961SJan Kiszka 248fc6cc961SJan Kiszka return 0; 249fc6cc961SJan Kiszka } 250fc6cc961SJan Kiszka 251fc6cc961SJan Kiszka static int 252d0aeaa83SSudip Mukherjee pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev, 253d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 254d0aeaa83SSudip Mukherjee { 255d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200; 256d0aeaa83SSudip Mukherjee unsigned int baud = 1843200; 257d0aeaa83SSudip Mukherjee 258d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 259d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port); 260d0aeaa83SSudip Mukherjee } 261d0aeaa83SSudip Mukherjee 262d0aeaa83SSudip Mukherjee static int 263d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev, 264d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 265d0aeaa83SSudip Mukherjee { 266d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200; 267d0aeaa83SSudip Mukherjee unsigned int baud = 921600; 268d0aeaa83SSudip Mukherjee 269d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 270d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port); 271d0aeaa83SSudip Mukherjee } 272d0aeaa83SSudip Mukherjee 273bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p) 274d0aeaa83SSudip Mukherjee { 275bea8be65SJan Kiszka /* 276bea8be65SJan Kiszka * The Commtech adapters required the MPIOs to be driven low. The Exar 277bea8be65SJan Kiszka * devices will export them as GPIOs, so we pre-configure them safely 278bea8be65SJan Kiszka * as inputs. 279bea8be65SJan Kiszka */ 280bea8be65SJan Kiszka u8 dir = pcidev->vendor == PCI_VENDOR_ID_EXAR ? 0xff : 0x00; 281bea8be65SJan Kiszka 282d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_7_0); 283d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_7_0); 284d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_7_0); 285d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_7_0); 286bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_7_0); 287d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_7_0); 288d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_15_8); 289d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_15_8); 290d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_15_8); 291d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_15_8); 292bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_15_8); 293d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_15_8); 294d0aeaa83SSudip Mukherjee } 295d0aeaa83SSudip Mukherjee 296d0aeaa83SSudip Mukherjee static void * 297380b1e2fSJan Kiszka __xr17v35x_register_gpio(struct pci_dev *pcidev, 298380b1e2fSJan Kiszka const struct property_entry *properties) 299d0aeaa83SSudip Mukherjee { 300d0aeaa83SSudip Mukherjee struct platform_device *pdev; 301d0aeaa83SSudip Mukherjee 302d0aeaa83SSudip Mukherjee pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO); 303d0aeaa83SSudip Mukherjee if (!pdev) 304d0aeaa83SSudip Mukherjee return NULL; 305d0aeaa83SSudip Mukherjee 306d3936d74SJan Kiszka pdev->dev.parent = &pcidev->dev; 3074076cf08SJan Kiszka ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev)); 308d3936d74SJan Kiszka 309380b1e2fSJan Kiszka if (platform_device_add_properties(pdev, properties) < 0 || 310380b1e2fSJan Kiszka platform_device_add(pdev) < 0) { 311d0aeaa83SSudip Mukherjee platform_device_put(pdev); 312d0aeaa83SSudip Mukherjee return NULL; 313d0aeaa83SSudip Mukherjee } 314d0aeaa83SSudip Mukherjee 315d0aeaa83SSudip Mukherjee return pdev; 316d0aeaa83SSudip Mukherjee } 317d0aeaa83SSudip Mukherjee 318380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = { 319a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 0), 320380b1e2fSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 16), 321380b1e2fSJan Kiszka { } 322380b1e2fSJan Kiszka }; 323380b1e2fSJan Kiszka 3240d963ebfSJan Kiszka static int xr17v35x_register_gpio(struct pci_dev *pcidev, 3250d963ebfSJan Kiszka struct uart_8250_port *port) 3260d963ebfSJan Kiszka { 3270d963ebfSJan Kiszka if (pcidev->vendor == PCI_VENDOR_ID_EXAR) 3280d963ebfSJan Kiszka port->port.private_data = 329380b1e2fSJan Kiszka __xr17v35x_register_gpio(pcidev, exar_gpio_properties); 3300d963ebfSJan Kiszka 3310d963ebfSJan Kiszka return 0; 3320d963ebfSJan Kiszka } 3330d963ebfSJan Kiszka 3349d939894SDaniel Golle static int generic_rs485_config(struct uart_port *port, 3359d939894SDaniel Golle struct serial_rs485 *rs485) 3369d939894SDaniel Golle { 3379d939894SDaniel Golle bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED); 3389d939894SDaniel Golle u8 __iomem *p = port->membase; 3399d939894SDaniel Golle u8 value; 3409d939894SDaniel Golle 3419d939894SDaniel Golle value = readb(p + UART_EXAR_FCTR); 3429d939894SDaniel Golle if (is_rs485) 3439d939894SDaniel Golle value |= UART_FCTR_EXAR_485; 3449d939894SDaniel Golle else 3459d939894SDaniel Golle value &= ~UART_FCTR_EXAR_485; 3469d939894SDaniel Golle 3479d939894SDaniel Golle writeb(value, p + UART_EXAR_FCTR); 3489d939894SDaniel Golle 3499d939894SDaniel Golle if (is_rs485) 3509d939894SDaniel Golle writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR); 3519d939894SDaniel Golle 3529d939894SDaniel Golle port->rs485 = *rs485; 3539d939894SDaniel Golle 3549d939894SDaniel Golle return 0; 3559d939894SDaniel Golle } 3569d939894SDaniel Golle 3570d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = { 3580d963ebfSJan Kiszka .register_gpio = xr17v35x_register_gpio, 3599d939894SDaniel Golle .rs485_config = generic_rs485_config, 3600d963ebfSJan Kiszka }; 3610d963ebfSJan Kiszka 362413058dfSJan Kiszka static int iot2040_rs485_config(struct uart_port *port, 363413058dfSJan Kiszka struct serial_rs485 *rs485) 364413058dfSJan Kiszka { 365413058dfSJan Kiszka bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED); 366413058dfSJan Kiszka u8 __iomem *p = port->membase; 367413058dfSJan Kiszka u8 mask = IOT2040_UART1_MASK; 368413058dfSJan Kiszka u8 mode, value; 369413058dfSJan Kiszka 370413058dfSJan Kiszka if (is_rs485) { 371413058dfSJan Kiszka if (rs485->flags & SER_RS485_RX_DURING_TX) 372413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS422; 373413058dfSJan Kiszka else 374413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS485; 375413058dfSJan Kiszka 376413058dfSJan Kiszka if (rs485->flags & SER_RS485_TERMINATE_BUS) 377413058dfSJan Kiszka mode |= IOT2040_UART_TERMINATE_BUS; 378413058dfSJan Kiszka } else { 379413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS232; 380413058dfSJan Kiszka } 381413058dfSJan Kiszka 382413058dfSJan Kiszka if (port->line == 3) { 383413058dfSJan Kiszka mask <<= IOT2040_UART2_SHIFT; 384413058dfSJan Kiszka mode <<= IOT2040_UART2_SHIFT; 385413058dfSJan Kiszka } 386413058dfSJan Kiszka 387413058dfSJan Kiszka value = readb(p + UART_EXAR_MPIOLVL_7_0); 388413058dfSJan Kiszka value &= ~mask; 389413058dfSJan Kiszka value |= mode; 390413058dfSJan Kiszka writeb(value, p + UART_EXAR_MPIOLVL_7_0); 391413058dfSJan Kiszka 3929d939894SDaniel Golle return generic_rs485_config(port, rs485); 393413058dfSJan Kiszka } 394413058dfSJan Kiszka 395413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = { 396a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 10), 397413058dfSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 1), 398413058dfSJan Kiszka { } 399413058dfSJan Kiszka }; 400413058dfSJan Kiszka 401413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev, 402413058dfSJan Kiszka struct uart_8250_port *port) 403413058dfSJan Kiszka { 404413058dfSJan Kiszka u8 __iomem *p = port->port.membase; 405413058dfSJan Kiszka 406413058dfSJan Kiszka writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0); 407413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0); 408413058dfSJan Kiszka writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8); 409413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8); 410413058dfSJan Kiszka 411413058dfSJan Kiszka port->port.private_data = 412413058dfSJan Kiszka __xr17v35x_register_gpio(pcidev, iot2040_gpio_properties); 413413058dfSJan Kiszka 414413058dfSJan Kiszka return 0; 415413058dfSJan Kiszka } 416413058dfSJan Kiszka 417413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = { 418413058dfSJan Kiszka .rs485_config = iot2040_rs485_config, 419413058dfSJan Kiszka .register_gpio = iot2040_register_gpio, 420413058dfSJan Kiszka }; 421413058dfSJan Kiszka 4223e51ceeaSSu Bao Cheng /* 4233e51ceeaSSu Bao Cheng * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device, 4243e51ceeaSSu Bao Cheng * IOT2020 doesn't have. Therefore it is sufficient to match on the common 4253e51ceeaSSu Bao Cheng * board name after the device was found. 4263e51ceeaSSu Bao Cheng */ 427413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = { 428413058dfSJan Kiszka { 429413058dfSJan Kiszka .matches = { 430413058dfSJan Kiszka DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"), 431413058dfSJan Kiszka }, 432413058dfSJan Kiszka .driver_data = (void *)&iot2040_platform, 433413058dfSJan Kiszka }, 434413058dfSJan Kiszka {} 435413058dfSJan Kiszka }; 436413058dfSJan Kiszka 437d0aeaa83SSudip Mukherjee static int 438d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev, 439d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 440d0aeaa83SSudip Mukherjee { 4410d963ebfSJan Kiszka const struct exar8250_platform *platform; 442413058dfSJan Kiszka const struct dmi_system_id *dmi_match; 443d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x400; 444d0aeaa83SSudip Mukherjee unsigned int baud = 7812500; 445d0aeaa83SSudip Mukherjee u8 __iomem *p; 446d0aeaa83SSudip Mukherjee int ret; 447d0aeaa83SSudip Mukherjee 448413058dfSJan Kiszka dmi_match = dmi_first_match(exar_platforms); 449413058dfSJan Kiszka if (dmi_match) 450413058dfSJan Kiszka platform = dmi_match->driver_data; 451413058dfSJan Kiszka else 4520d963ebfSJan Kiszka platform = &exar8250_default_platform; 4530d963ebfSJan Kiszka 454d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 4550d963ebfSJan Kiszka port->port.rs485_config = platform->rs485_config; 4560d963ebfSJan Kiszka 457d0aeaa83SSudip Mukherjee /* 458328c11f2SAndy Shevchenko * Setup the UART clock for the devices on expansion slot to 459d0aeaa83SSudip Mukherjee * half the clock speed of the main chip (which is 125MHz) 460d0aeaa83SSudip Mukherjee */ 461328c11f2SAndy Shevchenko if (idx >= 8) 462d0aeaa83SSudip Mukherjee port->port.uartclk /= 2; 463d0aeaa83SSudip Mukherjee 4645b5f252dSJan Kiszka ret = default_setup(priv, pcidev, idx, offset, port); 4655b5f252dSJan Kiszka if (ret) 4665b5f252dSJan Kiszka return ret; 467d0aeaa83SSudip Mukherjee 4685b5f252dSJan Kiszka p = port->port.membase; 469d0aeaa83SSudip Mukherjee 470d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_8XMODE); 471d0aeaa83SSudip Mukherjee writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR); 472d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_TXTRG); 473d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_RXTRG); 474d0aeaa83SSudip Mukherjee 4755b5f252dSJan Kiszka if (idx == 0) { 4765b5f252dSJan Kiszka /* Setup Multipurpose Input/Output pins. */ 477bea8be65SJan Kiszka setup_gpio(pcidev, p); 478d0aeaa83SSudip Mukherjee 4790d963ebfSJan Kiszka ret = platform->register_gpio(pcidev, port); 4805b5f252dSJan Kiszka } 481d0aeaa83SSudip Mukherjee 4820d963ebfSJan Kiszka return ret; 483d0aeaa83SSudip Mukherjee } 484d0aeaa83SSudip Mukherjee 485d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev) 486d0aeaa83SSudip Mukherjee { 487d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 488d0aeaa83SSudip Mukherjee struct uart_8250_port *port = serial8250_get_port(priv->line[0]); 489d0aeaa83SSudip Mukherjee struct platform_device *pdev = port->port.private_data; 490d0aeaa83SSudip Mukherjee 491d0aeaa83SSudip Mukherjee platform_device_unregister(pdev); 492d0aeaa83SSudip Mukherjee port->port.private_data = NULL; 493d0aeaa83SSudip Mukherjee } 494d0aeaa83SSudip Mukherjee 495c7e1b405SAaron Sierra /* 496c7e1b405SAaron Sierra * These Exar UARTs have an extra interrupt indicator that could fire for a 497c7e1b405SAaron Sierra * few interrupts that are not presented/cleared through IIR. One of which is 498c7e1b405SAaron Sierra * a wakeup interrupt when coming out of sleep. These interrupts are only 499c7e1b405SAaron Sierra * cleared by reading global INT0 or INT1 registers as interrupts are 500c7e1b405SAaron Sierra * associated with channel 0. The INT[3:0] registers _are_ accessible from each 501c7e1b405SAaron Sierra * channel's address space, but for the sake of bus efficiency we register a 502c7e1b405SAaron Sierra * dedicated handler at the PCI device level to handle them. 503c7e1b405SAaron Sierra */ 504c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data) 505c7e1b405SAaron Sierra { 506c7e1b405SAaron Sierra struct exar8250 *priv = data; 507c7e1b405SAaron Sierra 508c7e1b405SAaron Sierra /* Clear all PCI interrupts by reading INT0. No effect on IIR */ 50960ab0fafSAaron Sierra readb(priv->virt + UART_EXAR_INT0); 51060ab0fafSAaron Sierra 51160ab0fafSAaron Sierra /* Clear INT0 for Expansion Interface slave ports, too */ 51260ab0fafSAaron Sierra if (priv->board->num_ports > 8) 51360ab0fafSAaron Sierra readb(priv->virt + 0x2000 + UART_EXAR_INT0); 514c7e1b405SAaron Sierra 515c7e1b405SAaron Sierra return IRQ_HANDLED; 516c7e1b405SAaron Sierra } 517c7e1b405SAaron Sierra 518d0aeaa83SSudip Mukherjee static int 519d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent) 520d0aeaa83SSudip Mukherjee { 521d0aeaa83SSudip Mukherjee unsigned int nr_ports, i, bar = 0, maxnr; 522d0aeaa83SSudip Mukherjee struct exar8250_board *board; 523d0aeaa83SSudip Mukherjee struct uart_8250_port uart; 524d0aeaa83SSudip Mukherjee struct exar8250 *priv; 525d0aeaa83SSudip Mukherjee int rc; 526d0aeaa83SSudip Mukherjee 527d0aeaa83SSudip Mukherjee board = (struct exar8250_board *)ent->driver_data; 528d0aeaa83SSudip Mukherjee if (!board) 529d0aeaa83SSudip Mukherjee return -EINVAL; 530d0aeaa83SSudip Mukherjee 531d0aeaa83SSudip Mukherjee rc = pcim_enable_device(pcidev); 532d0aeaa83SSudip Mukherjee if (rc) 533d0aeaa83SSudip Mukherjee return rc; 534d0aeaa83SSudip Mukherjee 535d0aeaa83SSudip Mukherjee maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3); 536d0aeaa83SSudip Mukherjee 537d0aeaa83SSudip Mukherjee nr_ports = board->num_ports ? board->num_ports : pcidev->device & 0x0f; 538d0aeaa83SSudip Mukherjee 539df60a8afSAndy Shevchenko priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL); 540d0aeaa83SSudip Mukherjee if (!priv) 541d0aeaa83SSudip Mukherjee return -ENOMEM; 542d0aeaa83SSudip Mukherjee 543d0aeaa83SSudip Mukherjee priv->board = board; 544c7e1b405SAaron Sierra priv->virt = pcim_iomap(pcidev, bar, 0); 545c7e1b405SAaron Sierra if (!priv->virt) 546c7e1b405SAaron Sierra return -ENOMEM; 547d0aeaa83SSudip Mukherjee 548172c33cbSJan Kiszka pci_set_master(pcidev); 549172c33cbSJan Kiszka 550172c33cbSJan Kiszka rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES); 551172c33cbSJan Kiszka if (rc < 0) 552172c33cbSJan Kiszka return rc; 553172c33cbSJan Kiszka 554d0aeaa83SSudip Mukherjee memset(&uart, 0, sizeof(uart)); 5556be254c2SAndy Shevchenko uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT; 556172c33cbSJan Kiszka uart.port.irq = pci_irq_vector(pcidev, 0); 557d0aeaa83SSudip Mukherjee uart.port.dev = &pcidev->dev; 558d0aeaa83SSudip Mukherjee 559c7e1b405SAaron Sierra rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler, 560c7e1b405SAaron Sierra IRQF_SHARED, "exar_uart", priv); 561c7e1b405SAaron Sierra if (rc) 562c7e1b405SAaron Sierra return rc; 563c7e1b405SAaron Sierra 564d0aeaa83SSudip Mukherjee for (i = 0; i < nr_ports && i < maxnr; i++) { 565d0aeaa83SSudip Mukherjee rc = board->setup(priv, pcidev, &uart, i); 566d0aeaa83SSudip Mukherjee if (rc) { 567d0aeaa83SSudip Mukherjee dev_err(&pcidev->dev, "Failed to setup port %u\n", i); 568d0aeaa83SSudip Mukherjee break; 569d0aeaa83SSudip Mukherjee } 570d0aeaa83SSudip Mukherjee 571d0aeaa83SSudip Mukherjee dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n", 572d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, uart.port.iotype); 573d0aeaa83SSudip Mukherjee 574d0aeaa83SSudip Mukherjee priv->line[i] = serial8250_register_8250_port(&uart); 575d0aeaa83SSudip Mukherjee if (priv->line[i] < 0) { 576d0aeaa83SSudip Mukherjee dev_err(&pcidev->dev, 577d0aeaa83SSudip Mukherjee "Couldn't register serial port %lx, irq %d, type %d, error %d\n", 578d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, 579d0aeaa83SSudip Mukherjee uart.port.iotype, priv->line[i]); 580d0aeaa83SSudip Mukherjee break; 581d0aeaa83SSudip Mukherjee } 582d0aeaa83SSudip Mukherjee } 583d0aeaa83SSudip Mukherjee priv->nr = i; 584d0aeaa83SSudip Mukherjee pci_set_drvdata(pcidev, priv); 585d0aeaa83SSudip Mukherjee return 0; 586d0aeaa83SSudip Mukherjee } 587d0aeaa83SSudip Mukherjee 588d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev) 589d0aeaa83SSudip Mukherjee { 590d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 591d0aeaa83SSudip Mukherjee unsigned int i; 592d0aeaa83SSudip Mukherjee 593d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 594d0aeaa83SSudip Mukherjee serial8250_unregister_port(priv->line[i]); 595d0aeaa83SSudip Mukherjee 596d0aeaa83SSudip Mukherjee if (priv->board->exit) 597d0aeaa83SSudip Mukherjee priv->board->exit(pcidev); 598d0aeaa83SSudip Mukherjee } 599d0aeaa83SSudip Mukherjee 600d0aeaa83SSudip Mukherjee static int __maybe_unused exar_suspend(struct device *dev) 601d0aeaa83SSudip Mukherjee { 602d0aeaa83SSudip Mukherjee struct pci_dev *pcidev = to_pci_dev(dev); 603d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 604d0aeaa83SSudip Mukherjee unsigned int i; 605d0aeaa83SSudip Mukherjee 606d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 607d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0) 608d0aeaa83SSudip Mukherjee serial8250_suspend_port(priv->line[i]); 609d0aeaa83SSudip Mukherjee 610d0aeaa83SSudip Mukherjee /* Ensure that every init quirk is properly torn down */ 611d0aeaa83SSudip Mukherjee if (priv->board->exit) 612d0aeaa83SSudip Mukherjee priv->board->exit(pcidev); 613d0aeaa83SSudip Mukherjee 614d0aeaa83SSudip Mukherjee return 0; 615d0aeaa83SSudip Mukherjee } 616d0aeaa83SSudip Mukherjee 617d0aeaa83SSudip Mukherjee static int __maybe_unused exar_resume(struct device *dev) 618d0aeaa83SSudip Mukherjee { 61976b4106cSChuhong Yuan struct exar8250 *priv = dev_get_drvdata(dev); 620d0aeaa83SSudip Mukherjee unsigned int i; 621d0aeaa83SSudip Mukherjee 622d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 623d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0) 624d0aeaa83SSudip Mukherjee serial8250_resume_port(priv->line[i]); 625d0aeaa83SSudip Mukherjee 626d0aeaa83SSudip Mukherjee return 0; 627d0aeaa83SSudip Mukherjee } 628d0aeaa83SSudip Mukherjee 629d0aeaa83SSudip Mukherjee static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume); 630d0aeaa83SSudip Mukherjee 631fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = { 632fc6cc961SJan Kiszka .num_ports = 2, 633fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 634fc6cc961SJan Kiszka }; 635fc6cc961SJan Kiszka 636fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = { 637fc6cc961SJan Kiszka .num_ports = 4, 638fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 639fc6cc961SJan Kiszka }; 640fc6cc961SJan Kiszka 641fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = { 642fc6cc961SJan Kiszka .num_ports = 8, 643fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 644fc6cc961SJan Kiszka }; 645fc6cc961SJan Kiszka 646d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_connect = { 647d0aeaa83SSudip Mukherjee .setup = pci_connect_tech_setup, 648d0aeaa83SSudip Mukherjee }; 649d0aeaa83SSudip Mukherjee 650d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = { 651d0aeaa83SSudip Mukherjee .num_ports = 1, 652d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup, 653d0aeaa83SSudip Mukherjee }; 654d0aeaa83SSudip Mukherjee 655d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = { 656d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup, 657d0aeaa83SSudip Mukherjee }; 658d0aeaa83SSudip Mukherjee 659d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = { 660d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 661d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 662d0aeaa83SSudip Mukherjee }; 663d0aeaa83SSudip Mukherjee 664d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = { 665d0aeaa83SSudip Mukherjee .num_ports = 12, 666d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 667d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 668d0aeaa83SSudip Mukherjee }; 669d0aeaa83SSudip Mukherjee 670d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = { 671d0aeaa83SSudip Mukherjee .num_ports = 16, 672d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 673d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 674d0aeaa83SSudip Mukherjee }; 675d0aeaa83SSudip Mukherjee 676d0aeaa83SSudip Mukherjee #define CONNECT_DEVICE(devid, sdevid, bd) { \ 677d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \ 678d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \ 679d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \ 680d0aeaa83SSudip Mukherjee PCI_SUBVENDOR_ID_CONNECT_TECH, \ 681d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0, \ 682d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \ 683d0aeaa83SSudip Mukherjee } 684d0aeaa83SSudip Mukherjee 685d0aeaa83SSudip Mukherjee #define EXAR_DEVICE(vend, devid, bd) { \ 686d0aeaa83SSudip Mukherjee PCI_VDEVICE(vend, PCI_DEVICE_ID_##devid), (kernel_ulong_t)&bd \ 687d0aeaa83SSudip Mukherjee } 688d0aeaa83SSudip Mukherjee 689d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) { \ 690d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \ 691d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \ 692d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \ 693d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_IBM, \ 694d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \ 695d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \ 696d0aeaa83SSudip Mukherjee } 697d0aeaa83SSudip Mukherjee 6983637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = { 699d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect), 700d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect), 701d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect), 702d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect), 703d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect), 704d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect), 705d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2, pbn_connect), 706d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4, pbn_connect), 707d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8, pbn_connect), 708d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect), 709d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect), 710d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect), 711d0aeaa83SSudip Mukherjee 712d0aeaa83SSudip Mukherjee IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn), 713d0aeaa83SSudip Mukherjee 714d0aeaa83SSudip Mukherjee /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */ 715d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C152, pbn_exar_XR17C15x), 716d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C154, pbn_exar_XR17C15x), 717d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C158, pbn_exar_XR17C15x), 718d0aeaa83SSudip Mukherjee 719d0aeaa83SSudip Mukherjee /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */ 720d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V352, pbn_exar_XR17V35x), 721d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V354, pbn_exar_XR17V35x), 722d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V358, pbn_exar_XR17V35x), 723d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V4358, pbn_exar_XR17V4358), 724d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V8358, pbn_exar_XR17V8358), 725d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4222PCIE, pbn_exar_XR17V35x), 726d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4224PCIE, pbn_exar_XR17V35x), 727d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4228PCIE, pbn_exar_XR17V35x), 728fc6cc961SJan Kiszka 729fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_4222PCI335, pbn_fastcom335_2), 730fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_4224PCI335, pbn_fastcom335_4), 731fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_2324PCI335, pbn_fastcom335_4), 732fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_2328PCI335, pbn_fastcom335_8), 733d0aeaa83SSudip Mukherjee { 0, } 734d0aeaa83SSudip Mukherjee }; 735d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl); 736d0aeaa83SSudip Mukherjee 737d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = { 738d0aeaa83SSudip Mukherjee .name = "exar_serial", 739d0aeaa83SSudip Mukherjee .probe = exar_pci_probe, 740d0aeaa83SSudip Mukherjee .remove = exar_pci_remove, 741d0aeaa83SSudip Mukherjee .driver = { 742d0aeaa83SSudip Mukherjee .pm = &exar_pci_pm, 743d0aeaa83SSudip Mukherjee }, 744d0aeaa83SSudip Mukherjee .id_table = exar_pci_tbl, 745d0aeaa83SSudip Mukherjee }; 746d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver); 747d0aeaa83SSudip Mukherjee 748d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL"); 7492b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver"); 750d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>"); 751