1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2d0aeaa83SSudip Mukherjee /* 3d0aeaa83SSudip Mukherjee * Probe module for 8250/16550-type Exar chips PCI serial ports. 4d0aeaa83SSudip Mukherjee * 5d0aeaa83SSudip Mukherjee * Based on drivers/tty/serial/8250/8250_pci.c, 6d0aeaa83SSudip Mukherjee * 7d0aeaa83SSudip Mukherjee * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved. 8d0aeaa83SSudip Mukherjee */ 94076cf08SJan Kiszka #include <linux/acpi.h> 10413058dfSJan Kiszka #include <linux/dmi.h> 11d0aeaa83SSudip Mukherjee #include <linux/io.h> 12d0aeaa83SSudip Mukherjee #include <linux/kernel.h> 13d0aeaa83SSudip Mukherjee #include <linux/module.h> 14d0aeaa83SSudip Mukherjee #include <linux/pci.h> 15380b1e2fSJan Kiszka #include <linux/property.h> 16d0aeaa83SSudip Mukherjee #include <linux/serial_core.h> 17d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h> 18d0aeaa83SSudip Mukherjee #include <linux/slab.h> 19d0aeaa83SSudip Mukherjee #include <linux/string.h> 20d0aeaa83SSudip Mukherjee #include <linux/tty.h> 21d0aeaa83SSudip Mukherjee #include <linux/8250_pci.h> 2247b1747fSRobert Middleton #include <linux/delay.h> 23d0aeaa83SSudip Mukherjee 24d0aeaa83SSudip Mukherjee #include <asm/byteorder.h> 25d0aeaa83SSudip Mukherjee 26d0aeaa83SSudip Mukherjee #include "8250.h" 27d0aeaa83SSudip Mukherjee 2824637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2S 0x1052 2924637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4S 0x105d 3024637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8S 0x106c 3124637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM232_8 0x10a8 3224637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2SM 0x10d2 3324637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4SM 0x10db 3424637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8SM 0x10ea 3510c5ccc3SJay Dolan 36fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002 37fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004 38fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a 39fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b 40d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020 41d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021 42d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022 4395d69886SAndrew Davis 44d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358 45d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358 46d0aeaa83SSudip Mukherjee 4795d69886SAndrew Davis #define PCI_SUBDEVICE_ID_USR_2980 0x0128 4895d69886SAndrew Davis #define PCI_SUBDEVICE_ID_USR_2981 0x0129 4995d69886SAndrew Davis 5014ee78d5SMatthew Howell #define PCI_DEVICE_ID_SEALEVEL_710xC 0x1001 5114ee78d5SMatthew Howell #define PCI_DEVICE_ID_SEALEVEL_720xC 0x1002 5214ee78d5SMatthew Howell #define PCI_DEVICE_ID_SEALEVEL_740xC 0x1004 5314ee78d5SMatthew Howell #define PCI_DEVICE_ID_SEALEVEL_780xC 0x1008 5414ee78d5SMatthew Howell #define PCI_DEVICE_ID_SEALEVEL_716xC 0x1010 5514ee78d5SMatthew Howell 56c7e1b405SAaron Sierra #define UART_EXAR_INT0 0x80 577e12357eSJan Kiszka #define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */ 58ef4e281eSAndy Shevchenko #define UART_EXAR_SLEEP 0x8b /* Sleep mode */ 596be254c2SAndy Shevchenko #define UART_EXAR_DVID 0x8d /* Device identification */ 607e12357eSJan Kiszka 617e12357eSJan Kiszka #define UART_EXAR_FCTR 0x08 /* Feature Control Register */ 627e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */ 637e12357eSJan Kiszka #define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */ 647e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */ 657e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */ 667e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */ 677e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */ 687e12357eSJan Kiszka 697e12357eSJan Kiszka #define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */ 707e12357eSJan Kiszka #define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */ 717e12357eSJan Kiszka 72d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */ 73d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */ 74d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */ 75d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */ 76d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */ 77d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */ 78d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */ 79d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */ 80d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */ 81d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */ 82d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */ 83d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */ 84d0aeaa83SSudip Mukherjee 85413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x) ((x) << 4) 86413058dfSJan Kiszka 87413058dfSJan Kiszka /* 88413058dfSJan Kiszka * IOT2040 MPIO wiring semantics: 89413058dfSJan Kiszka * 90413058dfSJan Kiszka * MPIO Port Function 91413058dfSJan Kiszka * ---- ---- -------- 92413058dfSJan Kiszka * 0 2 Mode bit 0 93413058dfSJan Kiszka * 1 2 Mode bit 1 94413058dfSJan Kiszka * 2 2 Terminate bus 95413058dfSJan Kiszka * 3 - <reserved> 96413058dfSJan Kiszka * 4 3 Mode bit 0 97413058dfSJan Kiszka * 5 3 Mode bit 1 98413058dfSJan Kiszka * 6 3 Terminate bus 99413058dfSJan Kiszka * 7 - <reserved> 100413058dfSJan Kiszka * 8 2 Enable 101413058dfSJan Kiszka * 9 3 Enable 102413058dfSJan Kiszka * 10 - Red LED 103413058dfSJan Kiszka * 11..15 - <unused> 104413058dfSJan Kiszka */ 105413058dfSJan Kiszka 106413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */ 107413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232 0x01 108413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485 0x02 109413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422 0x03 110413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS 0x04 111413058dfSJan Kiszka 112413058dfSJan Kiszka #define IOT2040_UART1_MASK 0x0f 113413058dfSJan Kiszka #define IOT2040_UART2_SHIFT 4 114413058dfSJan Kiszka 115413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE 0x11 /* both RS232 */ 116413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE 0x88 /* reserved pins as input */ 117413058dfSJan Kiszka 118413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */ 119413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE 0x03 120413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE 0xF8 /* enable & LED as outputs */ 121413058dfSJan Kiszka 122d0aeaa83SSudip Mukherjee struct exar8250; 123d0aeaa83SSudip Mukherjee 1240d963ebfSJan Kiszka struct exar8250_platform { 125ae50bb27SIlpo Järvinen int (*rs485_config)(struct uart_port *port, struct ktermios *termios, 126ae50bb27SIlpo Järvinen struct serial_rs485 *rs485); 12759c221f8SIlpo Järvinen const struct serial_rs485 *rs485_supported; 1280d963ebfSJan Kiszka int (*register_gpio)(struct pci_dev *, struct uart_8250_port *); 12933969db7SAndy Shevchenko void (*unregister_gpio)(struct uart_8250_port *); 1300d963ebfSJan Kiszka }; 1310d963ebfSJan Kiszka 132d0aeaa83SSudip Mukherjee /** 133d0aeaa83SSudip Mukherjee * struct exar8250_board - board information 134d0aeaa83SSudip Mukherjee * @num_ports: number of serial ports 135d0aeaa83SSudip Mukherjee * @reg_shift: describes UART register mapping in PCI memory 13626f22d57SAndy Shevchenko * @setup: quirk run at ->probe() stage 13726f22d57SAndy Shevchenko * @exit: quirk run at ->remove() stage 138d0aeaa83SSudip Mukherjee */ 139d0aeaa83SSudip Mukherjee struct exar8250_board { 140d0aeaa83SSudip Mukherjee unsigned int num_ports; 141d0aeaa83SSudip Mukherjee unsigned int reg_shift; 142d0aeaa83SSudip Mukherjee int (*setup)(struct exar8250 *, struct pci_dev *, 143d0aeaa83SSudip Mukherjee struct uart_8250_port *, int); 144d0aeaa83SSudip Mukherjee void (*exit)(struct pci_dev *pcidev); 145d0aeaa83SSudip Mukherjee }; 146d0aeaa83SSudip Mukherjee 147d0aeaa83SSudip Mukherjee struct exar8250 { 148d0aeaa83SSudip Mukherjee unsigned int nr; 149d0aeaa83SSudip Mukherjee struct exar8250_board *board; 150c7e1b405SAaron Sierra void __iomem *virt; 15100d963abSGustavo A. R. Silva int line[]; 152d0aeaa83SSudip Mukherjee }; 153d0aeaa83SSudip Mukherjee 154ef4e281eSAndy Shevchenko static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old) 155ef4e281eSAndy Shevchenko { 156ef4e281eSAndy Shevchenko /* 157ef4e281eSAndy Shevchenko * Exar UARTs have a SLEEP register that enables or disables each UART 158ef4e281eSAndy Shevchenko * to enter sleep mode separately. On the XR17V35x the register 159ef4e281eSAndy Shevchenko * is accessible to each UART at the UART_EXAR_SLEEP offset, but 160ef4e281eSAndy Shevchenko * the UART channel may only write to the corresponding bit. 161ef4e281eSAndy Shevchenko */ 162ef4e281eSAndy Shevchenko serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0); 163ef4e281eSAndy Shevchenko } 164ef4e281eSAndy Shevchenko 165b2b4b8edSAndy Shevchenko /* 166b2b4b8edSAndy Shevchenko * XR17V35x UARTs have an extra fractional divisor register (DLD) 167b2b4b8edSAndy Shevchenko * Calculate divisor with extra 4-bit fractional portion 168b2b4b8edSAndy Shevchenko */ 169b2b4b8edSAndy Shevchenko static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud, 170b2b4b8edSAndy Shevchenko unsigned int *frac) 171b2b4b8edSAndy Shevchenko { 172b2b4b8edSAndy Shevchenko unsigned int quot_16; 173b2b4b8edSAndy Shevchenko 174b2b4b8edSAndy Shevchenko quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud); 175b2b4b8edSAndy Shevchenko *frac = quot_16 & 0x0f; 176b2b4b8edSAndy Shevchenko 177b2b4b8edSAndy Shevchenko return quot_16 >> 4; 178b2b4b8edSAndy Shevchenko } 179b2b4b8edSAndy Shevchenko 180b2b4b8edSAndy Shevchenko static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud, 181b2b4b8edSAndy Shevchenko unsigned int quot, unsigned int quot_frac) 182b2b4b8edSAndy Shevchenko { 183b2b4b8edSAndy Shevchenko serial8250_do_set_divisor(p, baud, quot, quot_frac); 184b2b4b8edSAndy Shevchenko 185b2b4b8edSAndy Shevchenko /* Preserve bits not related to baudrate; DLD[7:4]. */ 186b2b4b8edSAndy Shevchenko quot_frac |= serial_port_in(p, 0x2) & 0xf0; 187b2b4b8edSAndy Shevchenko serial_port_out(p, 0x2, quot_frac); 188b2b4b8edSAndy Shevchenko } 189b2b4b8edSAndy Shevchenko 1906e731137SAndy Shevchenko static int xr17v35x_startup(struct uart_port *port) 1916e731137SAndy Shevchenko { 1926e731137SAndy Shevchenko /* 1936e731137SAndy Shevchenko * First enable access to IER [7:5], ISR [5:4], FCR [5:4], 1946e731137SAndy Shevchenko * MCR [7:5] and MSR [7:0] 1956e731137SAndy Shevchenko */ 1966e731137SAndy Shevchenko serial_port_out(port, UART_XR_EFR, UART_EFR_ECB); 1976e731137SAndy Shevchenko 1986e731137SAndy Shevchenko /* 1996e731137SAndy Shevchenko * Make sure all interrups are masked until initialization is 2006e731137SAndy Shevchenko * complete and the FIFOs are cleared 201*b1207d86SJohn Ogness * 202*b1207d86SJohn Ogness * Synchronize UART_IER access against the console. 2036e731137SAndy Shevchenko */ 204*b1207d86SJohn Ogness spin_lock_irq(&port->lock); 2056e731137SAndy Shevchenko serial_port_out(port, UART_IER, 0); 206*b1207d86SJohn Ogness spin_unlock_irq(&port->lock); 2076e731137SAndy Shevchenko 2086e731137SAndy Shevchenko return serial8250_do_startup(port); 2096e731137SAndy Shevchenko } 2106e731137SAndy Shevchenko 211653d00c8SAndy Shevchenko static void exar_shutdown(struct uart_port *port) 212653d00c8SAndy Shevchenko { 21367e977f3SZheng Bin bool tx_complete = false; 214653d00c8SAndy Shevchenko struct uart_8250_port *up = up_to_u8250p(port); 215653d00c8SAndy Shevchenko struct circ_buf *xmit = &port->state->xmit; 216653d00c8SAndy Shevchenko int i = 0; 217f8ba5680SIlpo Järvinen u16 lsr; 218653d00c8SAndy Shevchenko 219653d00c8SAndy Shevchenko do { 220653d00c8SAndy Shevchenko lsr = serial_in(up, UART_LSR); 221653d00c8SAndy Shevchenko if (lsr & (UART_LSR_TEMT | UART_LSR_THRE)) 22267e977f3SZheng Bin tx_complete = true; 223653d00c8SAndy Shevchenko else 22467e977f3SZheng Bin tx_complete = false; 2253f72879eSAndy Shevchenko usleep_range(1000, 1100); 226653d00c8SAndy Shevchenko } while (!uart_circ_empty(xmit) && !tx_complete && i++ < 1000); 227653d00c8SAndy Shevchenko 228653d00c8SAndy Shevchenko serial8250_do_shutdown(port); 229653d00c8SAndy Shevchenko } 230653d00c8SAndy Shevchenko 231d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev, 232d0aeaa83SSudip Mukherjee int idx, unsigned int offset, 233d0aeaa83SSudip Mukherjee struct uart_8250_port *port) 234d0aeaa83SSudip Mukherjee { 235d0aeaa83SSudip Mukherjee const struct exar8250_board *board = priv->board; 236d0aeaa83SSudip Mukherjee unsigned int bar = 0; 2376be254c2SAndy Shevchenko unsigned char status; 238d0aeaa83SSudip Mukherjee 239d0aeaa83SSudip Mukherjee port->port.iotype = UPIO_MEM; 240d0aeaa83SSudip Mukherjee port->port.mapbase = pci_resource_start(pcidev, bar) + offset; 241c7e1b405SAaron Sierra port->port.membase = priv->virt + offset; 242d0aeaa83SSudip Mukherjee port->port.regshift = board->reg_shift; 243d0aeaa83SSudip Mukherjee 2446be254c2SAndy Shevchenko /* 2456be254c2SAndy Shevchenko * XR17V35x UARTs have an extra divisor register, DLD that gets enabled 2466be254c2SAndy Shevchenko * with when DLAB is set which will cause the device to incorrectly match 2476be254c2SAndy Shevchenko * and assign port type to PORT_16650. The EFR for this UART is found 2486be254c2SAndy Shevchenko * at offset 0x09. Instead check the Deice ID (DVID) register 2496be254c2SAndy Shevchenko * for a 2, 4 or 8 port UART. 2506be254c2SAndy Shevchenko */ 2516be254c2SAndy Shevchenko status = readb(port->port.membase + UART_EXAR_DVID); 2526be254c2SAndy Shevchenko if (status == 0x82 || status == 0x84 || status == 0x88) { 2536be254c2SAndy Shevchenko port->port.type = PORT_XR17V35X; 254b2b4b8edSAndy Shevchenko 255b2b4b8edSAndy Shevchenko port->port.get_divisor = xr17v35x_get_divisor; 256b2b4b8edSAndy Shevchenko port->port.set_divisor = xr17v35x_set_divisor; 2576e731137SAndy Shevchenko 2586e731137SAndy Shevchenko port->port.startup = xr17v35x_startup; 2596be254c2SAndy Shevchenko } else { 2606be254c2SAndy Shevchenko port->port.type = PORT_XR17D15X; 2616be254c2SAndy Shevchenko } 2626be254c2SAndy Shevchenko 263ef4e281eSAndy Shevchenko port->port.pm = exar_pm; 264653d00c8SAndy Shevchenko port->port.shutdown = exar_shutdown; 265ef4e281eSAndy Shevchenko 266d0aeaa83SSudip Mukherjee return 0; 267d0aeaa83SSudip Mukherjee } 268d0aeaa83SSudip Mukherjee 269d0aeaa83SSudip Mukherjee static int 270fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev, 271fc6cc961SJan Kiszka struct uart_8250_port *port, int idx) 272fc6cc961SJan Kiszka { 273fc6cc961SJan Kiszka unsigned int offset = idx * 0x200; 274fc6cc961SJan Kiszka unsigned int baud = 1843200; 275fc6cc961SJan Kiszka u8 __iomem *p; 276fc6cc961SJan Kiszka int err; 277fc6cc961SJan Kiszka 278fc6cc961SJan Kiszka port->port.uartclk = baud * 16; 279fc6cc961SJan Kiszka 280fc6cc961SJan Kiszka err = default_setup(priv, pcidev, idx, offset, port); 281fc6cc961SJan Kiszka if (err) 282fc6cc961SJan Kiszka return err; 283fc6cc961SJan Kiszka 284fc6cc961SJan Kiszka p = port->port.membase; 285fc6cc961SJan Kiszka 286fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_8XMODE); 287fc6cc961SJan Kiszka writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR); 288fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_TXTRG); 289fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_RXTRG); 290fc6cc961SJan Kiszka 291fc6cc961SJan Kiszka /* 292fc6cc961SJan Kiszka * Setup Multipurpose Input/Output pins. 293fc6cc961SJan Kiszka */ 294fc6cc961SJan Kiszka if (idx == 0) { 295fc6cc961SJan Kiszka switch (pcidev->device) { 296fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4222PCI335: 297fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4224PCI335: 298fc6cc961SJan Kiszka writeb(0x78, p + UART_EXAR_MPIOLVL_7_0); 299fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINV_7_0); 300fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOSEL_7_0); 301fc6cc961SJan Kiszka break; 302fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2324PCI335: 303fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2328PCI335: 304fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOLVL_7_0); 305fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOINV_7_0); 306fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0); 307fc6cc961SJan Kiszka break; 308fc6cc961SJan Kiszka } 309fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINT_7_0); 310fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIO3T_7_0); 311fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOOD_7_0); 312fc6cc961SJan Kiszka } 313fc6cc961SJan Kiszka 314fc6cc961SJan Kiszka return 0; 315fc6cc961SJan Kiszka } 316fc6cc961SJan Kiszka 317fc6cc961SJan Kiszka static int 318d0aeaa83SSudip Mukherjee pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev, 319d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 320d0aeaa83SSudip Mukherjee { 321d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200; 322d0aeaa83SSudip Mukherjee unsigned int baud = 1843200; 323d0aeaa83SSudip Mukherjee 324d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 325d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port); 326d0aeaa83SSudip Mukherjee } 327d0aeaa83SSudip Mukherjee 328d0aeaa83SSudip Mukherjee static int 329d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev, 330d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 331d0aeaa83SSudip Mukherjee { 332d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200; 333d0aeaa83SSudip Mukherjee unsigned int baud = 921600; 334d0aeaa83SSudip Mukherjee 335d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 336d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port); 337d0aeaa83SSudip Mukherjee } 338d0aeaa83SSudip Mukherjee 339bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p) 340d0aeaa83SSudip Mukherjee { 341bea8be65SJan Kiszka /* 342bea8be65SJan Kiszka * The Commtech adapters required the MPIOs to be driven low. The Exar 343bea8be65SJan Kiszka * devices will export them as GPIOs, so we pre-configure them safely 344bea8be65SJan Kiszka * as inputs. 345bea8be65SJan Kiszka */ 3465fdbe136SMatthew Howell 3475fdbe136SMatthew Howell u8 dir = 0x00; 3485fdbe136SMatthew Howell 3495fdbe136SMatthew Howell if ((pcidev->vendor == PCI_VENDOR_ID_EXAR) && 3505fdbe136SMatthew Howell (pcidev->subsystem_vendor != PCI_VENDOR_ID_SEALEVEL)) { 3515fdbe136SMatthew Howell // Configure GPIO as inputs for Commtech adapters 3525fdbe136SMatthew Howell dir = 0xff; 3535fdbe136SMatthew Howell } else { 3545fdbe136SMatthew Howell // Configure GPIO as outputs for SeaLevel adapters 3555fdbe136SMatthew Howell dir = 0x00; 3565fdbe136SMatthew Howell } 357bea8be65SJan Kiszka 358d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_7_0); 359d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_7_0); 360d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_7_0); 361d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_7_0); 362bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_7_0); 363d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_7_0); 364d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_15_8); 365d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_15_8); 366d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_15_8); 367d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_15_8); 368bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_15_8); 369d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_15_8); 370d0aeaa83SSudip Mukherjee } 371d0aeaa83SSudip Mukherjee 37233969db7SAndy Shevchenko static struct platform_device *__xr17v35x_register_gpio(struct pci_dev *pcidev, 37381171e7dSHeikki Krogerus const struct software_node *node) 374d0aeaa83SSudip Mukherjee { 375d0aeaa83SSudip Mukherjee struct platform_device *pdev; 376d0aeaa83SSudip Mukherjee 377d0aeaa83SSudip Mukherjee pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO); 378d0aeaa83SSudip Mukherjee if (!pdev) 379d0aeaa83SSudip Mukherjee return NULL; 380d0aeaa83SSudip Mukherjee 381d3936d74SJan Kiszka pdev->dev.parent = &pcidev->dev; 3824076cf08SJan Kiszka ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev)); 383d3936d74SJan Kiszka 38481171e7dSHeikki Krogerus if (device_add_software_node(&pdev->dev, node) < 0 || 385380b1e2fSJan Kiszka platform_device_add(pdev) < 0) { 386d0aeaa83SSudip Mukherjee platform_device_put(pdev); 387d0aeaa83SSudip Mukherjee return NULL; 388d0aeaa83SSudip Mukherjee } 389d0aeaa83SSudip Mukherjee 390d0aeaa83SSudip Mukherjee return pdev; 391d0aeaa83SSudip Mukherjee } 392d0aeaa83SSudip Mukherjee 39333969db7SAndy Shevchenko static void __xr17v35x_unregister_gpio(struct platform_device *pdev) 39433969db7SAndy Shevchenko { 39533969db7SAndy Shevchenko device_remove_software_node(&pdev->dev); 39633969db7SAndy Shevchenko platform_device_unregister(pdev); 39733969db7SAndy Shevchenko } 39833969db7SAndy Shevchenko 399380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = { 400a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 0), 401380b1e2fSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 16), 402380b1e2fSJan Kiszka { } 403380b1e2fSJan Kiszka }; 404380b1e2fSJan Kiszka 40581171e7dSHeikki Krogerus static const struct software_node exar_gpio_node = { 40681171e7dSHeikki Krogerus .properties = exar_gpio_properties, 40781171e7dSHeikki Krogerus }; 40881171e7dSHeikki Krogerus 40933969db7SAndy Shevchenko static int xr17v35x_register_gpio(struct pci_dev *pcidev, struct uart_8250_port *port) 4100d963ebfSJan Kiszka { 4110d963ebfSJan Kiszka if (pcidev->vendor == PCI_VENDOR_ID_EXAR) 4120d963ebfSJan Kiszka port->port.private_data = 41381171e7dSHeikki Krogerus __xr17v35x_register_gpio(pcidev, &exar_gpio_node); 4140d963ebfSJan Kiszka 4150d963ebfSJan Kiszka return 0; 4160d963ebfSJan Kiszka } 4170d963ebfSJan Kiszka 41833969db7SAndy Shevchenko static void xr17v35x_unregister_gpio(struct uart_8250_port *port) 41933969db7SAndy Shevchenko { 42033969db7SAndy Shevchenko if (!port->port.private_data) 42133969db7SAndy Shevchenko return; 42233969db7SAndy Shevchenko 42333969db7SAndy Shevchenko __xr17v35x_unregister_gpio(port->port.private_data); 42433969db7SAndy Shevchenko port->port.private_data = NULL; 42533969db7SAndy Shevchenko } 42633969db7SAndy Shevchenko 427ae50bb27SIlpo Järvinen static int generic_rs485_config(struct uart_port *port, struct ktermios *termios, 4289d939894SDaniel Golle struct serial_rs485 *rs485) 4299d939894SDaniel Golle { 4309d939894SDaniel Golle bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED); 4319d939894SDaniel Golle u8 __iomem *p = port->membase; 4329d939894SDaniel Golle u8 value; 4339d939894SDaniel Golle 4349d939894SDaniel Golle value = readb(p + UART_EXAR_FCTR); 4359d939894SDaniel Golle if (is_rs485) 4369d939894SDaniel Golle value |= UART_FCTR_EXAR_485; 4379d939894SDaniel Golle else 4389d939894SDaniel Golle value &= ~UART_FCTR_EXAR_485; 4399d939894SDaniel Golle 4409d939894SDaniel Golle writeb(value, p + UART_EXAR_FCTR); 4419d939894SDaniel Golle 4429d939894SDaniel Golle if (is_rs485) 4439d939894SDaniel Golle writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR); 4449d939894SDaniel Golle 4459d939894SDaniel Golle return 0; 4469d939894SDaniel Golle } 4479d939894SDaniel Golle 44859c221f8SIlpo Järvinen static const struct serial_rs485 generic_rs485_supported = { 44959c221f8SIlpo Järvinen .flags = SER_RS485_ENABLED, 45059c221f8SIlpo Järvinen }; 45159c221f8SIlpo Järvinen 4520d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = { 4530d963ebfSJan Kiszka .register_gpio = xr17v35x_register_gpio, 45433969db7SAndy Shevchenko .unregister_gpio = xr17v35x_unregister_gpio, 4559d939894SDaniel Golle .rs485_config = generic_rs485_config, 45659c221f8SIlpo Järvinen .rs485_supported = &generic_rs485_supported, 4570d963ebfSJan Kiszka }; 4580d963ebfSJan Kiszka 459ae50bb27SIlpo Järvinen static int iot2040_rs485_config(struct uart_port *port, struct ktermios *termios, 460413058dfSJan Kiszka struct serial_rs485 *rs485) 461413058dfSJan Kiszka { 462413058dfSJan Kiszka bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED); 463413058dfSJan Kiszka u8 __iomem *p = port->membase; 464413058dfSJan Kiszka u8 mask = IOT2040_UART1_MASK; 465413058dfSJan Kiszka u8 mode, value; 466413058dfSJan Kiszka 467413058dfSJan Kiszka if (is_rs485) { 468413058dfSJan Kiszka if (rs485->flags & SER_RS485_RX_DURING_TX) 469413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS422; 470413058dfSJan Kiszka else 471413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS485; 472413058dfSJan Kiszka 473413058dfSJan Kiszka if (rs485->flags & SER_RS485_TERMINATE_BUS) 474413058dfSJan Kiszka mode |= IOT2040_UART_TERMINATE_BUS; 475413058dfSJan Kiszka } else { 476413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS232; 477413058dfSJan Kiszka } 478413058dfSJan Kiszka 479413058dfSJan Kiszka if (port->line == 3) { 480413058dfSJan Kiszka mask <<= IOT2040_UART2_SHIFT; 481413058dfSJan Kiszka mode <<= IOT2040_UART2_SHIFT; 482413058dfSJan Kiszka } 483413058dfSJan Kiszka 484413058dfSJan Kiszka value = readb(p + UART_EXAR_MPIOLVL_7_0); 485413058dfSJan Kiszka value &= ~mask; 486413058dfSJan Kiszka value |= mode; 487413058dfSJan Kiszka writeb(value, p + UART_EXAR_MPIOLVL_7_0); 488413058dfSJan Kiszka 489ae50bb27SIlpo Järvinen return generic_rs485_config(port, termios, rs485); 490413058dfSJan Kiszka } 491413058dfSJan Kiszka 49259c221f8SIlpo Järvinen static const struct serial_rs485 iot2040_rs485_supported = { 49359c221f8SIlpo Järvinen .flags = SER_RS485_ENABLED | SER_RS485_RX_DURING_TX | SER_RS485_TERMINATE_BUS, 49459c221f8SIlpo Järvinen }; 49559c221f8SIlpo Järvinen 496413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = { 497a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 10), 498413058dfSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 1), 499413058dfSJan Kiszka { } 500413058dfSJan Kiszka }; 501413058dfSJan Kiszka 50281171e7dSHeikki Krogerus static const struct software_node iot2040_gpio_node = { 50381171e7dSHeikki Krogerus .properties = iot2040_gpio_properties, 50481171e7dSHeikki Krogerus }; 50581171e7dSHeikki Krogerus 506413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev, 507413058dfSJan Kiszka struct uart_8250_port *port) 508413058dfSJan Kiszka { 509413058dfSJan Kiszka u8 __iomem *p = port->port.membase; 510413058dfSJan Kiszka 511413058dfSJan Kiszka writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0); 512413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0); 513413058dfSJan Kiszka writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8); 514413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8); 515413058dfSJan Kiszka 516413058dfSJan Kiszka port->port.private_data = 51781171e7dSHeikki Krogerus __xr17v35x_register_gpio(pcidev, &iot2040_gpio_node); 518413058dfSJan Kiszka 519413058dfSJan Kiszka return 0; 520413058dfSJan Kiszka } 521413058dfSJan Kiszka 522413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = { 523413058dfSJan Kiszka .rs485_config = iot2040_rs485_config, 52459c221f8SIlpo Järvinen .rs485_supported = &iot2040_rs485_supported, 525413058dfSJan Kiszka .register_gpio = iot2040_register_gpio, 52633969db7SAndy Shevchenko .unregister_gpio = xr17v35x_unregister_gpio, 527413058dfSJan Kiszka }; 528413058dfSJan Kiszka 5293e51ceeaSSu Bao Cheng /* 5303e51ceeaSSu Bao Cheng * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device, 5313e51ceeaSSu Bao Cheng * IOT2020 doesn't have. Therefore it is sufficient to match on the common 5323e51ceeaSSu Bao Cheng * board name after the device was found. 5333e51ceeaSSu Bao Cheng */ 534413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = { 535413058dfSJan Kiszka { 536413058dfSJan Kiszka .matches = { 537413058dfSJan Kiszka DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"), 538413058dfSJan Kiszka }, 539413058dfSJan Kiszka .driver_data = (void *)&iot2040_platform, 540413058dfSJan Kiszka }, 541413058dfSJan Kiszka {} 542413058dfSJan Kiszka }; 543413058dfSJan Kiszka 5447d356a43SAndy Shevchenko static const struct exar8250_platform *exar_get_platform(void) 5457d356a43SAndy Shevchenko { 5467d356a43SAndy Shevchenko const struct dmi_system_id *dmi_match; 5477d356a43SAndy Shevchenko 5487d356a43SAndy Shevchenko dmi_match = dmi_first_match(exar_platforms); 5497d356a43SAndy Shevchenko if (dmi_match) 5507d356a43SAndy Shevchenko return dmi_match->driver_data; 5517d356a43SAndy Shevchenko 5527d356a43SAndy Shevchenko return &exar8250_default_platform; 5537d356a43SAndy Shevchenko } 5547d356a43SAndy Shevchenko 555d0aeaa83SSudip Mukherjee static int 556d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev, 557d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 558d0aeaa83SSudip Mukherjee { 5597d356a43SAndy Shevchenko const struct exar8250_platform *platform = exar_get_platform(); 560d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x400; 561d0aeaa83SSudip Mukherjee unsigned int baud = 7812500; 562d0aeaa83SSudip Mukherjee u8 __iomem *p; 563d0aeaa83SSudip Mukherjee int ret; 564d0aeaa83SSudip Mukherjee 565d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 5660d963ebfSJan Kiszka port->port.rs485_config = platform->rs485_config; 5670139da50SIlpo Järvinen port->port.rs485_supported = *(platform->rs485_supported); 5680d963ebfSJan Kiszka 569d0aeaa83SSudip Mukherjee /* 570328c11f2SAndy Shevchenko * Setup the UART clock for the devices on expansion slot to 571d0aeaa83SSudip Mukherjee * half the clock speed of the main chip (which is 125MHz) 572d0aeaa83SSudip Mukherjee */ 573328c11f2SAndy Shevchenko if (idx >= 8) 574d0aeaa83SSudip Mukherjee port->port.uartclk /= 2; 575d0aeaa83SSudip Mukherjee 5765b5f252dSJan Kiszka ret = default_setup(priv, pcidev, idx, offset, port); 5775b5f252dSJan Kiszka if (ret) 5785b5f252dSJan Kiszka return ret; 579d0aeaa83SSudip Mukherjee 5805b5f252dSJan Kiszka p = port->port.membase; 581d0aeaa83SSudip Mukherjee 582d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_8XMODE); 583d0aeaa83SSudip Mukherjee writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR); 584d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_TXTRG); 585d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_RXTRG); 586d0aeaa83SSudip Mukherjee 5875b5f252dSJan Kiszka if (idx == 0) { 5885b5f252dSJan Kiszka /* Setup Multipurpose Input/Output pins. */ 589bea8be65SJan Kiszka setup_gpio(pcidev, p); 590d0aeaa83SSudip Mukherjee 5910d963ebfSJan Kiszka ret = platform->register_gpio(pcidev, port); 5925b5f252dSJan Kiszka } 593d0aeaa83SSudip Mukherjee 5940d963ebfSJan Kiszka return ret; 595d0aeaa83SSudip Mukherjee } 596d0aeaa83SSudip Mukherjee 597d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev) 598d0aeaa83SSudip Mukherjee { 59933969db7SAndy Shevchenko const struct exar8250_platform *platform = exar_get_platform(); 600d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 601d0aeaa83SSudip Mukherjee struct uart_8250_port *port = serial8250_get_port(priv->line[0]); 6027c3e8d9dSAndy Shevchenko 60333969db7SAndy Shevchenko platform->unregister_gpio(port); 604d0aeaa83SSudip Mukherjee } 605d0aeaa83SSudip Mukherjee 60672169e42SAaron Sierra static inline void exar_misc_clear(struct exar8250 *priv) 60772169e42SAaron Sierra { 60872169e42SAaron Sierra /* Clear all PCI interrupts by reading INT0. No effect on IIR */ 60972169e42SAaron Sierra readb(priv->virt + UART_EXAR_INT0); 61072169e42SAaron Sierra 61172169e42SAaron Sierra /* Clear INT0 for Expansion Interface slave ports, too */ 61272169e42SAaron Sierra if (priv->board->num_ports > 8) 61372169e42SAaron Sierra readb(priv->virt + 0x2000 + UART_EXAR_INT0); 61472169e42SAaron Sierra } 61572169e42SAaron Sierra 616c7e1b405SAaron Sierra /* 617c7e1b405SAaron Sierra * These Exar UARTs have an extra interrupt indicator that could fire for a 618c7e1b405SAaron Sierra * few interrupts that are not presented/cleared through IIR. One of which is 619c7e1b405SAaron Sierra * a wakeup interrupt when coming out of sleep. These interrupts are only 620c7e1b405SAaron Sierra * cleared by reading global INT0 or INT1 registers as interrupts are 621c7e1b405SAaron Sierra * associated with channel 0. The INT[3:0] registers _are_ accessible from each 622c7e1b405SAaron Sierra * channel's address space, but for the sake of bus efficiency we register a 623c7e1b405SAaron Sierra * dedicated handler at the PCI device level to handle them. 624c7e1b405SAaron Sierra */ 625c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data) 626c7e1b405SAaron Sierra { 62772169e42SAaron Sierra exar_misc_clear(data); 628c7e1b405SAaron Sierra 629c7e1b405SAaron Sierra return IRQ_HANDLED; 630c7e1b405SAaron Sierra } 631c7e1b405SAaron Sierra 632d0aeaa83SSudip Mukherjee static int 633d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent) 634d0aeaa83SSudip Mukherjee { 635d0aeaa83SSudip Mukherjee unsigned int nr_ports, i, bar = 0, maxnr; 636d0aeaa83SSudip Mukherjee struct exar8250_board *board; 637d0aeaa83SSudip Mukherjee struct uart_8250_port uart; 638d0aeaa83SSudip Mukherjee struct exar8250 *priv; 639d0aeaa83SSudip Mukherjee int rc; 640d0aeaa83SSudip Mukherjee 641d0aeaa83SSudip Mukherjee board = (struct exar8250_board *)ent->driver_data; 642d0aeaa83SSudip Mukherjee if (!board) 643d0aeaa83SSudip Mukherjee return -EINVAL; 644d0aeaa83SSudip Mukherjee 645d0aeaa83SSudip Mukherjee rc = pcim_enable_device(pcidev); 646d0aeaa83SSudip Mukherjee if (rc) 647d0aeaa83SSudip Mukherjee return rc; 648d0aeaa83SSudip Mukherjee 649d0aeaa83SSudip Mukherjee maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3); 650d0aeaa83SSudip Mukherjee 6518e4413aaSAndy Shevchenko if (pcidev->vendor == PCI_VENDOR_ID_ACCESSIO) 6528e4413aaSAndy Shevchenko nr_ports = BIT(((pcidev->device & 0x38) >> 3) - 1); 6538e4413aaSAndy Shevchenko else if (board->num_ports) 6548e4413aaSAndy Shevchenko nr_ports = board->num_ports; 65514ee78d5SMatthew Howell else if (pcidev->vendor == PCI_VENDOR_ID_SEALEVEL) 65614ee78d5SMatthew Howell nr_ports = pcidev->device & 0xff; 6578e4413aaSAndy Shevchenko else 6588e4413aaSAndy Shevchenko nr_ports = pcidev->device & 0x0f; 659d0aeaa83SSudip Mukherjee 660df60a8afSAndy Shevchenko priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL); 661d0aeaa83SSudip Mukherjee if (!priv) 662d0aeaa83SSudip Mukherjee return -ENOMEM; 663d0aeaa83SSudip Mukherjee 664d0aeaa83SSudip Mukherjee priv->board = board; 665c7e1b405SAaron Sierra priv->virt = pcim_iomap(pcidev, bar, 0); 666c7e1b405SAaron Sierra if (!priv->virt) 667c7e1b405SAaron Sierra return -ENOMEM; 668d0aeaa83SSudip Mukherjee 669172c33cbSJan Kiszka pci_set_master(pcidev); 670172c33cbSJan Kiszka 671172c33cbSJan Kiszka rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES); 672172c33cbSJan Kiszka if (rc < 0) 673172c33cbSJan Kiszka return rc; 674172c33cbSJan Kiszka 675d0aeaa83SSudip Mukherjee memset(&uart, 0, sizeof(uart)); 6766be254c2SAndy Shevchenko uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT; 677172c33cbSJan Kiszka uart.port.irq = pci_irq_vector(pcidev, 0); 678d0aeaa83SSudip Mukherjee uart.port.dev = &pcidev->dev; 679d0aeaa83SSudip Mukherjee 680c7e1b405SAaron Sierra rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler, 681c7e1b405SAaron Sierra IRQF_SHARED, "exar_uart", priv); 682c7e1b405SAaron Sierra if (rc) 683c7e1b405SAaron Sierra return rc; 684c7e1b405SAaron Sierra 68572169e42SAaron Sierra /* Clear interrupts */ 68672169e42SAaron Sierra exar_misc_clear(priv); 68772169e42SAaron Sierra 688d0aeaa83SSudip Mukherjee for (i = 0; i < nr_ports && i < maxnr; i++) { 689d0aeaa83SSudip Mukherjee rc = board->setup(priv, pcidev, &uart, i); 690d0aeaa83SSudip Mukherjee if (rc) { 691d0aeaa83SSudip Mukherjee dev_err(&pcidev->dev, "Failed to setup port %u\n", i); 692d0aeaa83SSudip Mukherjee break; 693d0aeaa83SSudip Mukherjee } 694d0aeaa83SSudip Mukherjee 695d0aeaa83SSudip Mukherjee dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n", 696d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, uart.port.iotype); 697d0aeaa83SSudip Mukherjee 698d0aeaa83SSudip Mukherjee priv->line[i] = serial8250_register_8250_port(&uart); 699d0aeaa83SSudip Mukherjee if (priv->line[i] < 0) { 700d0aeaa83SSudip Mukherjee dev_err(&pcidev->dev, 701d0aeaa83SSudip Mukherjee "Couldn't register serial port %lx, irq %d, type %d, error %d\n", 702d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, 703d0aeaa83SSudip Mukherjee uart.port.iotype, priv->line[i]); 704d0aeaa83SSudip Mukherjee break; 705d0aeaa83SSudip Mukherjee } 706d0aeaa83SSudip Mukherjee } 707d0aeaa83SSudip Mukherjee priv->nr = i; 708d0aeaa83SSudip Mukherjee pci_set_drvdata(pcidev, priv); 709d0aeaa83SSudip Mukherjee return 0; 710d0aeaa83SSudip Mukherjee } 711d0aeaa83SSudip Mukherjee 712d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev) 713d0aeaa83SSudip Mukherjee { 714d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 715d0aeaa83SSudip Mukherjee unsigned int i; 716d0aeaa83SSudip Mukherjee 717d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 718d0aeaa83SSudip Mukherjee serial8250_unregister_port(priv->line[i]); 719d0aeaa83SSudip Mukherjee 720d0aeaa83SSudip Mukherjee if (priv->board->exit) 721d0aeaa83SSudip Mukherjee priv->board->exit(pcidev); 722d0aeaa83SSudip Mukherjee } 723d0aeaa83SSudip Mukherjee 724d0aeaa83SSudip Mukherjee static int __maybe_unused exar_suspend(struct device *dev) 725d0aeaa83SSudip Mukherjee { 726d0aeaa83SSudip Mukherjee struct pci_dev *pcidev = to_pci_dev(dev); 727d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 728d0aeaa83SSudip Mukherjee unsigned int i; 729d0aeaa83SSudip Mukherjee 730d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 731d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0) 732d0aeaa83SSudip Mukherjee serial8250_suspend_port(priv->line[i]); 733d0aeaa83SSudip Mukherjee 734d0aeaa83SSudip Mukherjee /* Ensure that every init quirk is properly torn down */ 735d0aeaa83SSudip Mukherjee if (priv->board->exit) 736d0aeaa83SSudip Mukherjee priv->board->exit(pcidev); 737d0aeaa83SSudip Mukherjee 738d0aeaa83SSudip Mukherjee return 0; 739d0aeaa83SSudip Mukherjee } 740d0aeaa83SSudip Mukherjee 741d0aeaa83SSudip Mukherjee static int __maybe_unused exar_resume(struct device *dev) 742d0aeaa83SSudip Mukherjee { 74376b4106cSChuhong Yuan struct exar8250 *priv = dev_get_drvdata(dev); 744d0aeaa83SSudip Mukherjee unsigned int i; 745d0aeaa83SSudip Mukherjee 74672169e42SAaron Sierra exar_misc_clear(priv); 74772169e42SAaron Sierra 748d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 749d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0) 750d0aeaa83SSudip Mukherjee serial8250_resume_port(priv->line[i]); 751d0aeaa83SSudip Mukherjee 752d0aeaa83SSudip Mukherjee return 0; 753d0aeaa83SSudip Mukherjee } 754d0aeaa83SSudip Mukherjee 755d0aeaa83SSudip Mukherjee static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume); 756d0aeaa83SSudip Mukherjee 757fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = { 758fc6cc961SJan Kiszka .num_ports = 2, 759fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 760fc6cc961SJan Kiszka }; 761fc6cc961SJan Kiszka 762fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = { 763fc6cc961SJan Kiszka .num_ports = 4, 764fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 765fc6cc961SJan Kiszka }; 766fc6cc961SJan Kiszka 767fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = { 768fc6cc961SJan Kiszka .num_ports = 8, 769fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 770fc6cc961SJan Kiszka }; 771fc6cc961SJan Kiszka 772d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_connect = { 773d0aeaa83SSudip Mukherjee .setup = pci_connect_tech_setup, 774d0aeaa83SSudip Mukherjee }; 775d0aeaa83SSudip Mukherjee 776d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = { 777d0aeaa83SSudip Mukherjee .num_ports = 1, 778d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup, 779d0aeaa83SSudip Mukherjee }; 780d0aeaa83SSudip Mukherjee 781d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = { 782d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup, 783d0aeaa83SSudip Mukherjee }; 784d0aeaa83SSudip Mukherjee 785d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = { 786d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 787d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 788d0aeaa83SSudip Mukherjee }; 789d0aeaa83SSudip Mukherjee 790c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_2 = { 791c6b9e95dSValmer Huhn .num_ports = 2, 792c6b9e95dSValmer Huhn .setup = pci_xr17v35x_setup, 793c6b9e95dSValmer Huhn .exit = pci_xr17v35x_exit, 794c6b9e95dSValmer Huhn }; 795c6b9e95dSValmer Huhn 796c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_4 = { 797c6b9e95dSValmer Huhn .num_ports = 4, 798c6b9e95dSValmer Huhn .setup = pci_xr17v35x_setup, 799c6b9e95dSValmer Huhn .exit = pci_xr17v35x_exit, 800c6b9e95dSValmer Huhn }; 801c6b9e95dSValmer Huhn 802c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_8 = { 803c6b9e95dSValmer Huhn .num_ports = 8, 804c6b9e95dSValmer Huhn .setup = pci_xr17v35x_setup, 805c6b9e95dSValmer Huhn .exit = pci_xr17v35x_exit, 806c6b9e95dSValmer Huhn }; 807c6b9e95dSValmer Huhn 808d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = { 809d0aeaa83SSudip Mukherjee .num_ports = 12, 810d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 811d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 812d0aeaa83SSudip Mukherjee }; 813d0aeaa83SSudip Mukherjee 814d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = { 815d0aeaa83SSudip Mukherjee .num_ports = 16, 816d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 817d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 818d0aeaa83SSudip Mukherjee }; 819d0aeaa83SSudip Mukherjee 820d0aeaa83SSudip Mukherjee #define CONNECT_DEVICE(devid, sdevid, bd) { \ 821d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \ 822d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \ 823d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \ 824d0aeaa83SSudip Mukherjee PCI_SUBVENDOR_ID_CONNECT_TECH, \ 825d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0, \ 826d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \ 827d0aeaa83SSudip Mukherjee } 828d0aeaa83SSudip Mukherjee 82924637007SAndy Shevchenko #define EXAR_DEVICE(vend, devid, bd) { PCI_DEVICE_DATA(vend, devid, &bd) } 830d0aeaa83SSudip Mukherjee 831d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) { \ 832d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \ 833d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \ 834d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \ 835d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_IBM, \ 836d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \ 837d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \ 838d0aeaa83SSudip Mukherjee } 839d0aeaa83SSudip Mukherjee 84095d69886SAndrew Davis #define USR_DEVICE(devid, sdevid, bd) { \ 84195d69886SAndrew Davis PCI_DEVICE_SUB( \ 84295d69886SAndrew Davis PCI_VENDOR_ID_USR, \ 84395d69886SAndrew Davis PCI_DEVICE_ID_EXAR_##devid, \ 84495d69886SAndrew Davis PCI_VENDOR_ID_EXAR, \ 84595d69886SAndrew Davis PCI_SUBDEVICE_ID_USR_##sdevid), 0, 0, \ 84695d69886SAndrew Davis (kernel_ulong_t)&bd \ 84795d69886SAndrew Davis } 84895d69886SAndrew Davis 8493637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = { 8508e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_2S, pbn_exar_XR17C15x), 8518e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_4S, pbn_exar_XR17C15x), 8528e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_8S, pbn_exar_XR17C15x), 8538e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM232_8, pbn_exar_XR17C15x), 8548e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_2SM, pbn_exar_XR17C15x), 8558e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_4SM, pbn_exar_XR17C15x), 8568e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_8SM, pbn_exar_XR17C15x), 85710c5ccc3SJay Dolan 858d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect), 859d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect), 860d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect), 861d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect), 862d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect), 863d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect), 864d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2, pbn_connect), 865d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4, pbn_connect), 866d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8, pbn_connect), 867d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect), 868d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect), 869d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect), 870d0aeaa83SSudip Mukherjee 871d0aeaa83SSudip Mukherjee IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn), 872d0aeaa83SSudip Mukherjee 87395d69886SAndrew Davis /* USRobotics USR298x-OEM PCI Modems */ 87495d69886SAndrew Davis USR_DEVICE(XR17C152, 2980, pbn_exar_XR17C15x), 87595d69886SAndrew Davis USR_DEVICE(XR17C152, 2981, pbn_exar_XR17C15x), 87695d69886SAndrew Davis 877d0aeaa83SSudip Mukherjee /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */ 87824637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17C152, pbn_exar_XR17C15x), 87924637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17C154, pbn_exar_XR17C15x), 88024637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17C158, pbn_exar_XR17C15x), 881d0aeaa83SSudip Mukherjee 882d0aeaa83SSudip Mukherjee /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */ 88324637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17V352, pbn_exar_XR17V35x), 88424637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17V354, pbn_exar_XR17V35x), 88524637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17V358, pbn_exar_XR17V35x), 88624637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17V4358, pbn_exar_XR17V4358), 88724637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17V8358, pbn_exar_XR17V8358), 888c6b9e95dSValmer Huhn EXAR_DEVICE(COMMTECH, 4222PCIE, pbn_fastcom35x_2), 889c6b9e95dSValmer Huhn EXAR_DEVICE(COMMTECH, 4224PCIE, pbn_fastcom35x_4), 890c6b9e95dSValmer Huhn EXAR_DEVICE(COMMTECH, 4228PCIE, pbn_fastcom35x_8), 891fc6cc961SJan Kiszka 89224637007SAndy Shevchenko EXAR_DEVICE(COMMTECH, 4222PCI335, pbn_fastcom335_2), 89324637007SAndy Shevchenko EXAR_DEVICE(COMMTECH, 4224PCI335, pbn_fastcom335_4), 89424637007SAndy Shevchenko EXAR_DEVICE(COMMTECH, 2324PCI335, pbn_fastcom335_4), 89524637007SAndy Shevchenko EXAR_DEVICE(COMMTECH, 2328PCI335, pbn_fastcom335_8), 89614ee78d5SMatthew Howell 89714ee78d5SMatthew Howell EXAR_DEVICE(SEALEVEL, 710xC, pbn_exar_XR17V35x), 89814ee78d5SMatthew Howell EXAR_DEVICE(SEALEVEL, 720xC, pbn_exar_XR17V35x), 89914ee78d5SMatthew Howell EXAR_DEVICE(SEALEVEL, 740xC, pbn_exar_XR17V35x), 90014ee78d5SMatthew Howell EXAR_DEVICE(SEALEVEL, 780xC, pbn_exar_XR17V35x), 90114ee78d5SMatthew Howell EXAR_DEVICE(SEALEVEL, 716xC, pbn_exar_XR17V35x), 902d0aeaa83SSudip Mukherjee { 0, } 903d0aeaa83SSudip Mukherjee }; 904d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl); 905d0aeaa83SSudip Mukherjee 906d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = { 907d0aeaa83SSudip Mukherjee .name = "exar_serial", 908d0aeaa83SSudip Mukherjee .probe = exar_pci_probe, 909d0aeaa83SSudip Mukherjee .remove = exar_pci_remove, 910d0aeaa83SSudip Mukherjee .driver = { 911d0aeaa83SSudip Mukherjee .pm = &exar_pci_pm, 912d0aeaa83SSudip Mukherjee }, 913d0aeaa83SSudip Mukherjee .id_table = exar_pci_tbl, 914d0aeaa83SSudip Mukherjee }; 915d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver); 916d0aeaa83SSudip Mukherjee 917d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL"); 9182b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver"); 919d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>"); 920