xref: /linux/drivers/tty/serial/8250/8250_exar.c (revision 73f76db8404b26d2257915f4cde25c6e00afed14)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
2d0aeaa83SSudip Mukherjee /*
3d0aeaa83SSudip Mukherjee  *  Probe module for 8250/16550-type Exar chips PCI serial ports.
4d0aeaa83SSudip Mukherjee  *
5d0aeaa83SSudip Mukherjee  *  Based on drivers/tty/serial/8250/8250_pci.c,
6d0aeaa83SSudip Mukherjee  *
7d0aeaa83SSudip Mukherjee  *  Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
8d0aeaa83SSudip Mukherjee  */
9413058dfSJan Kiszka #include <linux/dmi.h>
10d0aeaa83SSudip Mukherjee #include <linux/io.h>
11d0aeaa83SSudip Mukherjee #include <linux/kernel.h>
12d0aeaa83SSudip Mukherjee #include <linux/module.h>
13d0aeaa83SSudip Mukherjee #include <linux/pci.h>
14*73f76db8SAndy Shevchenko #include <linux/platform_device.h>
15380b1e2fSJan Kiszka #include <linux/property.h>
16d0aeaa83SSudip Mukherjee #include <linux/serial_core.h>
17d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h>
18d0aeaa83SSudip Mukherjee #include <linux/slab.h>
19d0aeaa83SSudip Mukherjee #include <linux/string.h>
20d0aeaa83SSudip Mukherjee #include <linux/tty.h>
2147b1747fSRobert Middleton #include <linux/delay.h>
22d0aeaa83SSudip Mukherjee 
23d0aeaa83SSudip Mukherjee #include <asm/byteorder.h>
24d0aeaa83SSudip Mukherjee 
25d0aeaa83SSudip Mukherjee #include "8250.h"
26d0aeaa83SSudip Mukherjee 
2724637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2S		0x1052
2824637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4S		0x105d
2924637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8S		0x106c
3024637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM232_8		0x10a8
3124637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2SM		0x10d2
3224637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4SM		0x10db
3324637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8SM		0x10ea
3410c5ccc3SJay Dolan 
35fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335	0x0002
36fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335	0x0004
37fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335	0x000a
38fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335	0x000b
39d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE		0x0020
40d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE		0x0021
41d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE		0x0022
4295d69886SAndrew Davis 
43d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358		0x4358
44d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358		0x8358
45d0aeaa83SSudip Mukherjee 
4695d69886SAndrew Davis #define PCI_SUBDEVICE_ID_USR_2980		0x0128
4795d69886SAndrew Davis #define PCI_SUBDEVICE_ID_USR_2981		0x0129
4895d69886SAndrew Davis 
49c7e1b405SAaron Sierra #define UART_EXAR_INT0		0x80
507e12357eSJan Kiszka #define UART_EXAR_8XMODE	0x88	/* 8X sampling rate select */
51ef4e281eSAndy Shevchenko #define UART_EXAR_SLEEP		0x8b	/* Sleep mode */
526be254c2SAndy Shevchenko #define UART_EXAR_DVID		0x8d	/* Device identification */
537e12357eSJan Kiszka 
547e12357eSJan Kiszka #define UART_EXAR_FCTR		0x08	/* Feature Control Register */
557e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA	0x10	/* IrDa data encode select */
567e12357eSJan Kiszka #define UART_FCTR_EXAR_485	0x20	/* Auto 485 half duplex dir ctl */
577e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA	0x00	/* FIFO trigger table A */
587e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB	0x60	/* FIFO trigger table B */
597e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC	0x80	/* FIFO trigger table C */
607e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD	0xc0	/* FIFO trigger table D programmable */
617e12357eSJan Kiszka 
627e12357eSJan Kiszka #define UART_EXAR_TXTRG		0x0a	/* Tx FIFO trigger level write-only */
637e12357eSJan Kiszka #define UART_EXAR_RXTRG		0x0b	/* Rx FIFO trigger level write-only */
647e12357eSJan Kiszka 
65d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0	0x8f	/* MPIOINT[7:0] */
66d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0	0x90	/* MPIOLVL[7:0] */
67d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0	0x91	/* MPIO3T[7:0] */
68d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0	0x92	/* MPIOINV[7:0] */
69d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0	0x93	/* MPIOSEL[7:0] */
70d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0	0x94	/* MPIOOD[7:0] */
71d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8	0x95	/* MPIOINT[15:8] */
72d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8	0x96	/* MPIOLVL[15:8] */
73d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8	0x97	/* MPIO3T[15:8] */
74d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8	0x98	/* MPIOINV[15:8] */
75d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8	0x99	/* MPIOSEL[15:8] */
76d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8	0x9a	/* MPIOOD[15:8] */
77d0aeaa83SSudip Mukherjee 
78413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x)	((x) << 4)
79413058dfSJan Kiszka 
80687911b3SMatthew Howell #define UART_EXAR_DLD			0x02 /* Divisor Fractional */
81687911b3SMatthew Howell #define UART_EXAR_DLD_485_POLARITY	0x80 /* RS-485 Enable Signal Polarity */
82687911b3SMatthew Howell 
83413058dfSJan Kiszka /*
84413058dfSJan Kiszka  * IOT2040 MPIO wiring semantics:
85413058dfSJan Kiszka  *
86413058dfSJan Kiszka  * MPIO		Port	Function
87413058dfSJan Kiszka  * ----		----	--------
88413058dfSJan Kiszka  * 0		2 	Mode bit 0
89413058dfSJan Kiszka  * 1		2	Mode bit 1
90413058dfSJan Kiszka  * 2		2	Terminate bus
91413058dfSJan Kiszka  * 3		-	<reserved>
92413058dfSJan Kiszka  * 4		3	Mode bit 0
93413058dfSJan Kiszka  * 5		3	Mode bit 1
94413058dfSJan Kiszka  * 6		3	Terminate bus
95413058dfSJan Kiszka  * 7		-	<reserved>
96413058dfSJan Kiszka  * 8		2	Enable
97413058dfSJan Kiszka  * 9		3	Enable
98413058dfSJan Kiszka  * 10		-	Red LED
99413058dfSJan Kiszka  * 11..15	-	<unused>
100413058dfSJan Kiszka  */
101413058dfSJan Kiszka 
102413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */
103413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232		0x01
104413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485		0x02
105413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422		0x03
106413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS	0x04
107413058dfSJan Kiszka 
108413058dfSJan Kiszka #define IOT2040_UART1_MASK		0x0f
109413058dfSJan Kiszka #define IOT2040_UART2_SHIFT		4
110413058dfSJan Kiszka 
111413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE	0x11	/* both RS232 */
112413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE	0x88	/* reserved pins as input */
113413058dfSJan Kiszka 
114413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */
115413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE		0x03
116413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE	0xF8	/* enable & LED as outputs */
117413058dfSJan Kiszka 
118d0aeaa83SSudip Mukherjee struct exar8250;
119d0aeaa83SSudip Mukherjee 
1200d963ebfSJan Kiszka struct exar8250_platform {
121ae50bb27SIlpo Järvinen 	int (*rs485_config)(struct uart_port *port, struct ktermios *termios,
122ae50bb27SIlpo Järvinen 			    struct serial_rs485 *rs485);
12359c221f8SIlpo Järvinen 	const struct serial_rs485 *rs485_supported;
1240d963ebfSJan Kiszka 	int (*register_gpio)(struct pci_dev *, struct uart_8250_port *);
12533969db7SAndy Shevchenko 	void (*unregister_gpio)(struct uart_8250_port *);
1260d963ebfSJan Kiszka };
1270d963ebfSJan Kiszka 
128d0aeaa83SSudip Mukherjee /**
129d0aeaa83SSudip Mukherjee  * struct exar8250_board - board information
130d0aeaa83SSudip Mukherjee  * @num_ports: number of serial ports
131d0aeaa83SSudip Mukherjee  * @reg_shift: describes UART register mapping in PCI memory
13226f22d57SAndy Shevchenko  * @setup: quirk run at ->probe() stage
13326f22d57SAndy Shevchenko  * @exit: quirk run at ->remove() stage
134d0aeaa83SSudip Mukherjee  */
135d0aeaa83SSudip Mukherjee struct exar8250_board {
136d0aeaa83SSudip Mukherjee 	unsigned int num_ports;
137d0aeaa83SSudip Mukherjee 	unsigned int reg_shift;
138d0aeaa83SSudip Mukherjee 	int	(*setup)(struct exar8250 *, struct pci_dev *,
139d0aeaa83SSudip Mukherjee 			 struct uart_8250_port *, int);
140d0aeaa83SSudip Mukherjee 	void	(*exit)(struct pci_dev *pcidev);
141d0aeaa83SSudip Mukherjee };
142d0aeaa83SSudip Mukherjee 
143d0aeaa83SSudip Mukherjee struct exar8250 {
144d0aeaa83SSudip Mukherjee 	unsigned int		nr;
145d0aeaa83SSudip Mukherjee 	struct exar8250_board	*board;
146c7e1b405SAaron Sierra 	void __iomem		*virt;
14700d963abSGustavo A. R. Silva 	int			line[];
148d0aeaa83SSudip Mukherjee };
149d0aeaa83SSudip Mukherjee 
150ef4e281eSAndy Shevchenko static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old)
151ef4e281eSAndy Shevchenko {
152ef4e281eSAndy Shevchenko 	/*
153ef4e281eSAndy Shevchenko 	 * Exar UARTs have a SLEEP register that enables or disables each UART
154ef4e281eSAndy Shevchenko 	 * to enter sleep mode separately. On the XR17V35x the register
155ef4e281eSAndy Shevchenko 	 * is accessible to each UART at the UART_EXAR_SLEEP offset, but
156ef4e281eSAndy Shevchenko 	 * the UART channel may only write to the corresponding bit.
157ef4e281eSAndy Shevchenko 	 */
158ef4e281eSAndy Shevchenko 	serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0);
159ef4e281eSAndy Shevchenko }
160ef4e281eSAndy Shevchenko 
161b2b4b8edSAndy Shevchenko /*
162b2b4b8edSAndy Shevchenko  * XR17V35x UARTs have an extra fractional divisor register (DLD)
163b2b4b8edSAndy Shevchenko  * Calculate divisor with extra 4-bit fractional portion
164b2b4b8edSAndy Shevchenko  */
165b2b4b8edSAndy Shevchenko static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud,
166b2b4b8edSAndy Shevchenko 					 unsigned int *frac)
167b2b4b8edSAndy Shevchenko {
168b2b4b8edSAndy Shevchenko 	unsigned int quot_16;
169b2b4b8edSAndy Shevchenko 
170b2b4b8edSAndy Shevchenko 	quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud);
171b2b4b8edSAndy Shevchenko 	*frac = quot_16 & 0x0f;
172b2b4b8edSAndy Shevchenko 
173b2b4b8edSAndy Shevchenko 	return quot_16 >> 4;
174b2b4b8edSAndy Shevchenko }
175b2b4b8edSAndy Shevchenko 
176b2b4b8edSAndy Shevchenko static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud,
177b2b4b8edSAndy Shevchenko 				 unsigned int quot, unsigned int quot_frac)
178b2b4b8edSAndy Shevchenko {
179b2b4b8edSAndy Shevchenko 	serial8250_do_set_divisor(p, baud, quot, quot_frac);
180b2b4b8edSAndy Shevchenko 
181b2b4b8edSAndy Shevchenko 	/* Preserve bits not related to baudrate; DLD[7:4]. */
182b2b4b8edSAndy Shevchenko 	quot_frac |= serial_port_in(p, 0x2) & 0xf0;
183b2b4b8edSAndy Shevchenko 	serial_port_out(p, 0x2, quot_frac);
184b2b4b8edSAndy Shevchenko }
185b2b4b8edSAndy Shevchenko 
1866e731137SAndy Shevchenko static int xr17v35x_startup(struct uart_port *port)
1876e731137SAndy Shevchenko {
1886e731137SAndy Shevchenko 	/*
1896e731137SAndy Shevchenko 	 * First enable access to IER [7:5], ISR [5:4], FCR [5:4],
1906e731137SAndy Shevchenko 	 * MCR [7:5] and MSR [7:0]
1916e731137SAndy Shevchenko 	 */
1926e731137SAndy Shevchenko 	serial_port_out(port, UART_XR_EFR, UART_EFR_ECB);
1936e731137SAndy Shevchenko 
1946e731137SAndy Shevchenko 	/*
1956e731137SAndy Shevchenko 	 * Make sure all interrups are masked until initialization is
1966e731137SAndy Shevchenko 	 * complete and the FIFOs are cleared
197b1207d86SJohn Ogness 	 *
198b1207d86SJohn Ogness 	 * Synchronize UART_IER access against the console.
1996e731137SAndy Shevchenko 	 */
2002b71b31fSThomas Gleixner 	uart_port_lock_irq(port);
2016e731137SAndy Shevchenko 	serial_port_out(port, UART_IER, 0);
2022b71b31fSThomas Gleixner 	uart_port_unlock_irq(port);
2036e731137SAndy Shevchenko 
2046e731137SAndy Shevchenko 	return serial8250_do_startup(port);
2056e731137SAndy Shevchenko }
2066e731137SAndy Shevchenko 
207653d00c8SAndy Shevchenko static void exar_shutdown(struct uart_port *port)
208653d00c8SAndy Shevchenko {
20967e977f3SZheng Bin 	bool tx_complete = false;
210653d00c8SAndy Shevchenko 	struct uart_8250_port *up = up_to_u8250p(port);
211653d00c8SAndy Shevchenko 	struct circ_buf *xmit = &port->state->xmit;
212653d00c8SAndy Shevchenko 	int i = 0;
213f8ba5680SIlpo Järvinen 	u16 lsr;
214653d00c8SAndy Shevchenko 
215653d00c8SAndy Shevchenko 	do {
216653d00c8SAndy Shevchenko 		lsr = serial_in(up, UART_LSR);
217653d00c8SAndy Shevchenko 		if (lsr & (UART_LSR_TEMT | UART_LSR_THRE))
21867e977f3SZheng Bin 			tx_complete = true;
219653d00c8SAndy Shevchenko 		else
22067e977f3SZheng Bin 			tx_complete = false;
2213f72879eSAndy Shevchenko 		usleep_range(1000, 1100);
222653d00c8SAndy Shevchenko 	} while (!uart_circ_empty(xmit) && !tx_complete && i++ < 1000);
223653d00c8SAndy Shevchenko 
224653d00c8SAndy Shevchenko 	serial8250_do_shutdown(port);
225653d00c8SAndy Shevchenko }
226653d00c8SAndy Shevchenko 
227d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
228d0aeaa83SSudip Mukherjee 			 int idx, unsigned int offset,
229d0aeaa83SSudip Mukherjee 			 struct uart_8250_port *port)
230d0aeaa83SSudip Mukherjee {
231d0aeaa83SSudip Mukherjee 	const struct exar8250_board *board = priv->board;
232d0aeaa83SSudip Mukherjee 	unsigned int bar = 0;
2336be254c2SAndy Shevchenko 	unsigned char status;
234d0aeaa83SSudip Mukherjee 
235d0aeaa83SSudip Mukherjee 	port->port.iotype = UPIO_MEM;
236d0aeaa83SSudip Mukherjee 	port->port.mapbase = pci_resource_start(pcidev, bar) + offset;
237c7e1b405SAaron Sierra 	port->port.membase = priv->virt + offset;
238d0aeaa83SSudip Mukherjee 	port->port.regshift = board->reg_shift;
239d0aeaa83SSudip Mukherjee 
2406be254c2SAndy Shevchenko 	/*
2416be254c2SAndy Shevchenko 	 * XR17V35x UARTs have an extra divisor register, DLD that gets enabled
2426be254c2SAndy Shevchenko 	 * with when DLAB is set which will cause the device to incorrectly match
2436be254c2SAndy Shevchenko 	 * and assign port type to PORT_16650. The EFR for this UART is found
2446be254c2SAndy Shevchenko 	 * at offset 0x09. Instead check the Deice ID (DVID) register
2456be254c2SAndy Shevchenko 	 * for a 2, 4 or 8 port UART.
2466be254c2SAndy Shevchenko 	 */
2476be254c2SAndy Shevchenko 	status = readb(port->port.membase + UART_EXAR_DVID);
2486be254c2SAndy Shevchenko 	if (status == 0x82 || status == 0x84 || status == 0x88) {
2496be254c2SAndy Shevchenko 		port->port.type = PORT_XR17V35X;
250b2b4b8edSAndy Shevchenko 
251b2b4b8edSAndy Shevchenko 		port->port.get_divisor = xr17v35x_get_divisor;
252b2b4b8edSAndy Shevchenko 		port->port.set_divisor = xr17v35x_set_divisor;
2536e731137SAndy Shevchenko 
2546e731137SAndy Shevchenko 		port->port.startup = xr17v35x_startup;
2556be254c2SAndy Shevchenko 	} else {
2566be254c2SAndy Shevchenko 		port->port.type = PORT_XR17D15X;
2576be254c2SAndy Shevchenko 	}
2586be254c2SAndy Shevchenko 
259ef4e281eSAndy Shevchenko 	port->port.pm = exar_pm;
260653d00c8SAndy Shevchenko 	port->port.shutdown = exar_shutdown;
261ef4e281eSAndy Shevchenko 
262d0aeaa83SSudip Mukherjee 	return 0;
263d0aeaa83SSudip Mukherjee }
264d0aeaa83SSudip Mukherjee 
265d0aeaa83SSudip Mukherjee static int
266fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
267fc6cc961SJan Kiszka 		     struct uart_8250_port *port, int idx)
268fc6cc961SJan Kiszka {
269fc6cc961SJan Kiszka 	unsigned int offset = idx * 0x200;
270fc6cc961SJan Kiszka 	unsigned int baud = 1843200;
271fc6cc961SJan Kiszka 	u8 __iomem *p;
272fc6cc961SJan Kiszka 	int err;
273fc6cc961SJan Kiszka 
274fc6cc961SJan Kiszka 	port->port.uartclk = baud * 16;
275fc6cc961SJan Kiszka 
276fc6cc961SJan Kiszka 	err = default_setup(priv, pcidev, idx, offset, port);
277fc6cc961SJan Kiszka 	if (err)
278fc6cc961SJan Kiszka 		return err;
279fc6cc961SJan Kiszka 
280fc6cc961SJan Kiszka 	p = port->port.membase;
281fc6cc961SJan Kiszka 
282fc6cc961SJan Kiszka 	writeb(0x00, p + UART_EXAR_8XMODE);
283fc6cc961SJan Kiszka 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
284fc6cc961SJan Kiszka 	writeb(32, p + UART_EXAR_TXTRG);
285fc6cc961SJan Kiszka 	writeb(32, p + UART_EXAR_RXTRG);
286fc6cc961SJan Kiszka 
287fc6cc961SJan Kiszka 	/*
288fc6cc961SJan Kiszka 	 * Setup Multipurpose Input/Output pins.
289fc6cc961SJan Kiszka 	 */
290fc6cc961SJan Kiszka 	if (idx == 0) {
291fc6cc961SJan Kiszka 		switch (pcidev->device) {
292fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_4222PCI335:
293fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_4224PCI335:
294fc6cc961SJan Kiszka 			writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
295fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
296fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
297fc6cc961SJan Kiszka 			break;
298fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_2324PCI335:
299fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_2328PCI335:
300fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
301fc6cc961SJan Kiszka 			writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
302fc6cc961SJan Kiszka 			writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
303fc6cc961SJan Kiszka 			break;
304fc6cc961SJan Kiszka 		}
305fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
306fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
307fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
308fc6cc961SJan Kiszka 	}
309fc6cc961SJan Kiszka 
310fc6cc961SJan Kiszka 	return 0;
311fc6cc961SJan Kiszka }
312fc6cc961SJan Kiszka 
313fc6cc961SJan Kiszka static int
314d0aeaa83SSudip Mukherjee pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev,
315d0aeaa83SSudip Mukherjee 		       struct uart_8250_port *port, int idx)
316d0aeaa83SSudip Mukherjee {
317d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x200;
318d0aeaa83SSudip Mukherjee 	unsigned int baud = 1843200;
319d0aeaa83SSudip Mukherjee 
320d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
321d0aeaa83SSudip Mukherjee 	return default_setup(priv, pcidev, idx, offset, port);
322d0aeaa83SSudip Mukherjee }
323d0aeaa83SSudip Mukherjee 
324d0aeaa83SSudip Mukherjee static int
325d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
326d0aeaa83SSudip Mukherjee 		   struct uart_8250_port *port, int idx)
327d0aeaa83SSudip Mukherjee {
328d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x200;
329d0aeaa83SSudip Mukherjee 	unsigned int baud = 921600;
330d0aeaa83SSudip Mukherjee 
331d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
332d0aeaa83SSudip Mukherjee 	return default_setup(priv, pcidev, idx, offset, port);
333d0aeaa83SSudip Mukherjee }
334d0aeaa83SSudip Mukherjee 
335bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p)
336d0aeaa83SSudip Mukherjee {
337bea8be65SJan Kiszka 	/*
338bea8be65SJan Kiszka 	 * The Commtech adapters required the MPIOs to be driven low. The Exar
339bea8be65SJan Kiszka 	 * devices will export them as GPIOs, so we pre-configure them safely
340bea8be65SJan Kiszka 	 * as inputs.
341bea8be65SJan Kiszka 	 */
3425fdbe136SMatthew Howell 
3435fdbe136SMatthew Howell 	u8 dir = 0x00;
3445fdbe136SMatthew Howell 
3455fdbe136SMatthew Howell 	if  ((pcidev->vendor == PCI_VENDOR_ID_EXAR) &&
3465fdbe136SMatthew Howell 		(pcidev->subsystem_vendor != PCI_VENDOR_ID_SEALEVEL)) {
3475fdbe136SMatthew Howell 		// Configure GPIO as inputs for Commtech adapters
3485fdbe136SMatthew Howell 		dir = 0xff;
3495fdbe136SMatthew Howell 	} else {
3505fdbe136SMatthew Howell 		// Configure GPIO as outputs for SeaLevel adapters
3515fdbe136SMatthew Howell 		dir = 0x00;
3525fdbe136SMatthew Howell 	}
353bea8be65SJan Kiszka 
354d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
355d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
356d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
357d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
358bea8be65SJan Kiszka 	writeb(dir,  p + UART_EXAR_MPIOSEL_7_0);
359d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
360d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
361d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
362d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
363d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
364bea8be65SJan Kiszka 	writeb(dir,  p + UART_EXAR_MPIOSEL_15_8);
365d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
366d0aeaa83SSudip Mukherjee }
367d0aeaa83SSudip Mukherjee 
36833969db7SAndy Shevchenko static struct platform_device *__xr17v35x_register_gpio(struct pci_dev *pcidev,
36981171e7dSHeikki Krogerus 							const struct software_node *node)
370d0aeaa83SSudip Mukherjee {
371d0aeaa83SSudip Mukherjee 	struct platform_device *pdev;
372d0aeaa83SSudip Mukherjee 
373d0aeaa83SSudip Mukherjee 	pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
374d0aeaa83SSudip Mukherjee 	if (!pdev)
375d0aeaa83SSudip Mukherjee 		return NULL;
376d0aeaa83SSudip Mukherjee 
377d3936d74SJan Kiszka 	pdev->dev.parent = &pcidev->dev;
378*73f76db8SAndy Shevchenko 	device_set_node(&pdev->dev, dev_fwnode(&pcidev->dev));
379d3936d74SJan Kiszka 
38081171e7dSHeikki Krogerus 	if (device_add_software_node(&pdev->dev, node) < 0 ||
381380b1e2fSJan Kiszka 	    platform_device_add(pdev) < 0) {
382d0aeaa83SSudip Mukherjee 		platform_device_put(pdev);
383d0aeaa83SSudip Mukherjee 		return NULL;
384d0aeaa83SSudip Mukherjee 	}
385d0aeaa83SSudip Mukherjee 
386d0aeaa83SSudip Mukherjee 	return pdev;
387d0aeaa83SSudip Mukherjee }
388d0aeaa83SSudip Mukherjee 
38933969db7SAndy Shevchenko static void __xr17v35x_unregister_gpio(struct platform_device *pdev)
39033969db7SAndy Shevchenko {
39133969db7SAndy Shevchenko 	device_remove_software_node(&pdev->dev);
39233969db7SAndy Shevchenko 	platform_device_unregister(pdev);
39333969db7SAndy Shevchenko }
39433969db7SAndy Shevchenko 
395380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = {
396a589e211SJan Kiszka 	PROPERTY_ENTRY_U32("exar,first-pin", 0),
397380b1e2fSJan Kiszka 	PROPERTY_ENTRY_U32("ngpios", 16),
398380b1e2fSJan Kiszka 	{ }
399380b1e2fSJan Kiszka };
400380b1e2fSJan Kiszka 
40181171e7dSHeikki Krogerus static const struct software_node exar_gpio_node = {
40281171e7dSHeikki Krogerus 	.properties = exar_gpio_properties,
40381171e7dSHeikki Krogerus };
40481171e7dSHeikki Krogerus 
40533969db7SAndy Shevchenko static int xr17v35x_register_gpio(struct pci_dev *pcidev, struct uart_8250_port *port)
4060d963ebfSJan Kiszka {
4070d963ebfSJan Kiszka 	if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
4080d963ebfSJan Kiszka 		port->port.private_data =
40981171e7dSHeikki Krogerus 			__xr17v35x_register_gpio(pcidev, &exar_gpio_node);
4100d963ebfSJan Kiszka 
4110d963ebfSJan Kiszka 	return 0;
4120d963ebfSJan Kiszka }
4130d963ebfSJan Kiszka 
41433969db7SAndy Shevchenko static void xr17v35x_unregister_gpio(struct uart_8250_port *port)
41533969db7SAndy Shevchenko {
41633969db7SAndy Shevchenko 	if (!port->port.private_data)
41733969db7SAndy Shevchenko 		return;
41833969db7SAndy Shevchenko 
41933969db7SAndy Shevchenko 	__xr17v35x_unregister_gpio(port->port.private_data);
42033969db7SAndy Shevchenko 	port->port.private_data = NULL;
42133969db7SAndy Shevchenko }
42233969db7SAndy Shevchenko 
423ae50bb27SIlpo Järvinen static int generic_rs485_config(struct uart_port *port, struct ktermios *termios,
4249d939894SDaniel Golle 				struct serial_rs485 *rs485)
4259d939894SDaniel Golle {
4269d939894SDaniel Golle 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
4279d939894SDaniel Golle 	u8 __iomem *p = port->membase;
4289d939894SDaniel Golle 	u8 value;
4299d939894SDaniel Golle 
4309d939894SDaniel Golle 	value = readb(p + UART_EXAR_FCTR);
4319d939894SDaniel Golle 	if (is_rs485)
4329d939894SDaniel Golle 		value |= UART_FCTR_EXAR_485;
4339d939894SDaniel Golle 	else
4349d939894SDaniel Golle 		value &= ~UART_FCTR_EXAR_485;
4359d939894SDaniel Golle 
4369d939894SDaniel Golle 	writeb(value, p + UART_EXAR_FCTR);
4379d939894SDaniel Golle 
4389d939894SDaniel Golle 	if (is_rs485)
4399d939894SDaniel Golle 		writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR);
4409d939894SDaniel Golle 
4419d939894SDaniel Golle 	return 0;
4429d939894SDaniel Golle }
4439d939894SDaniel Golle 
444687911b3SMatthew Howell static int sealevel_rs485_config(struct uart_port *port, struct ktermios *termios,
445687911b3SMatthew Howell 				  struct serial_rs485 *rs485)
446687911b3SMatthew Howell {
447687911b3SMatthew Howell 	u8 __iomem *p = port->membase;
448687911b3SMatthew Howell 	u8 old_lcr;
449687911b3SMatthew Howell 	u8 efr;
450687911b3SMatthew Howell 	u8 dld;
451687911b3SMatthew Howell 	int ret;
452687911b3SMatthew Howell 
453687911b3SMatthew Howell 	ret = generic_rs485_config(port, termios, rs485);
454687911b3SMatthew Howell 	if (ret)
455687911b3SMatthew Howell 		return ret;
456687911b3SMatthew Howell 
457687911b3SMatthew Howell 	if (rs485->flags & SER_RS485_ENABLED) {
458687911b3SMatthew Howell 		old_lcr = readb(p + UART_LCR);
459687911b3SMatthew Howell 
460687911b3SMatthew Howell 		/* Set EFR[4]=1 to enable enhanced feature registers */
461687911b3SMatthew Howell 		efr = readb(p + UART_XR_EFR);
462687911b3SMatthew Howell 		efr |= UART_EFR_ECB;
463687911b3SMatthew Howell 		writeb(efr, p + UART_XR_EFR);
464687911b3SMatthew Howell 
465687911b3SMatthew Howell 		/* Set MCR to use DTR as Auto-RS485 Enable signal */
466687911b3SMatthew Howell 		writeb(UART_MCR_OUT1, p + UART_MCR);
467687911b3SMatthew Howell 
468687911b3SMatthew Howell 		/* Set LCR[7]=1 to enable access to DLD register */
469687911b3SMatthew Howell 		writeb(old_lcr | UART_LCR_DLAB, p + UART_LCR);
470687911b3SMatthew Howell 
471687911b3SMatthew Howell 		/* Set DLD[7]=1 for inverted RS485 Enable logic */
472687911b3SMatthew Howell 		dld = readb(p + UART_EXAR_DLD);
473687911b3SMatthew Howell 		dld |= UART_EXAR_DLD_485_POLARITY;
474687911b3SMatthew Howell 		writeb(dld, p + UART_EXAR_DLD);
475687911b3SMatthew Howell 
476687911b3SMatthew Howell 		writeb(old_lcr, p + UART_LCR);
477687911b3SMatthew Howell 	}
478687911b3SMatthew Howell 
479687911b3SMatthew Howell 	return 0;
480687911b3SMatthew Howell }
481687911b3SMatthew Howell 
48259c221f8SIlpo Järvinen static const struct serial_rs485 generic_rs485_supported = {
4830c2a5f47SLino Sanfilippo 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND,
48459c221f8SIlpo Järvinen };
48559c221f8SIlpo Järvinen 
4860d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = {
4870d963ebfSJan Kiszka 	.register_gpio = xr17v35x_register_gpio,
48833969db7SAndy Shevchenko 	.unregister_gpio = xr17v35x_unregister_gpio,
4899d939894SDaniel Golle 	.rs485_config = generic_rs485_config,
49059c221f8SIlpo Järvinen 	.rs485_supported = &generic_rs485_supported,
4910d963ebfSJan Kiszka };
4920d963ebfSJan Kiszka 
493ae50bb27SIlpo Järvinen static int iot2040_rs485_config(struct uart_port *port, struct ktermios *termios,
494413058dfSJan Kiszka 				struct serial_rs485 *rs485)
495413058dfSJan Kiszka {
496413058dfSJan Kiszka 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
497413058dfSJan Kiszka 	u8 __iomem *p = port->membase;
498413058dfSJan Kiszka 	u8 mask = IOT2040_UART1_MASK;
499413058dfSJan Kiszka 	u8 mode, value;
500413058dfSJan Kiszka 
501413058dfSJan Kiszka 	if (is_rs485) {
502413058dfSJan Kiszka 		if (rs485->flags & SER_RS485_RX_DURING_TX)
503413058dfSJan Kiszka 			mode = IOT2040_UART_MODE_RS422;
504413058dfSJan Kiszka 		else
505413058dfSJan Kiszka 			mode = IOT2040_UART_MODE_RS485;
506413058dfSJan Kiszka 
507413058dfSJan Kiszka 		if (rs485->flags & SER_RS485_TERMINATE_BUS)
508413058dfSJan Kiszka 			mode |= IOT2040_UART_TERMINATE_BUS;
509413058dfSJan Kiszka 	} else {
510413058dfSJan Kiszka 		mode = IOT2040_UART_MODE_RS232;
511413058dfSJan Kiszka 	}
512413058dfSJan Kiszka 
513413058dfSJan Kiszka 	if (port->line == 3) {
514413058dfSJan Kiszka 		mask <<= IOT2040_UART2_SHIFT;
515413058dfSJan Kiszka 		mode <<= IOT2040_UART2_SHIFT;
516413058dfSJan Kiszka 	}
517413058dfSJan Kiszka 
518413058dfSJan Kiszka 	value = readb(p + UART_EXAR_MPIOLVL_7_0);
519413058dfSJan Kiszka 	value &= ~mask;
520413058dfSJan Kiszka 	value |= mode;
521413058dfSJan Kiszka 	writeb(value, p + UART_EXAR_MPIOLVL_7_0);
522413058dfSJan Kiszka 
523ae50bb27SIlpo Järvinen 	return generic_rs485_config(port, termios, rs485);
524413058dfSJan Kiszka }
525413058dfSJan Kiszka 
52659c221f8SIlpo Järvinen static const struct serial_rs485 iot2040_rs485_supported = {
5270c2a5f47SLino Sanfilippo 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND |
5280c2a5f47SLino Sanfilippo 		 SER_RS485_RX_DURING_TX | SER_RS485_TERMINATE_BUS,
52959c221f8SIlpo Järvinen };
53059c221f8SIlpo Järvinen 
531413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = {
532a589e211SJan Kiszka 	PROPERTY_ENTRY_U32("exar,first-pin", 10),
533413058dfSJan Kiszka 	PROPERTY_ENTRY_U32("ngpios", 1),
534413058dfSJan Kiszka 	{ }
535413058dfSJan Kiszka };
536413058dfSJan Kiszka 
53781171e7dSHeikki Krogerus static const struct software_node iot2040_gpio_node = {
53881171e7dSHeikki Krogerus 	.properties = iot2040_gpio_properties,
53981171e7dSHeikki Krogerus };
54081171e7dSHeikki Krogerus 
541413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev,
542413058dfSJan Kiszka 			      struct uart_8250_port *port)
543413058dfSJan Kiszka {
544413058dfSJan Kiszka 	u8 __iomem *p = port->port.membase;
545413058dfSJan Kiszka 
546413058dfSJan Kiszka 	writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0);
547413058dfSJan Kiszka 	writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0);
548413058dfSJan Kiszka 	writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8);
549413058dfSJan Kiszka 	writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8);
550413058dfSJan Kiszka 
551413058dfSJan Kiszka 	port->port.private_data =
55281171e7dSHeikki Krogerus 		__xr17v35x_register_gpio(pcidev, &iot2040_gpio_node);
553413058dfSJan Kiszka 
554413058dfSJan Kiszka 	return 0;
555413058dfSJan Kiszka }
556413058dfSJan Kiszka 
557413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = {
558413058dfSJan Kiszka 	.rs485_config = iot2040_rs485_config,
55959c221f8SIlpo Järvinen 	.rs485_supported = &iot2040_rs485_supported,
560413058dfSJan Kiszka 	.register_gpio = iot2040_register_gpio,
56133969db7SAndy Shevchenko 	.unregister_gpio = xr17v35x_unregister_gpio,
562413058dfSJan Kiszka };
563413058dfSJan Kiszka 
5643e51ceeaSSu Bao Cheng /*
5653e51ceeaSSu Bao Cheng  * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device,
5663e51ceeaSSu Bao Cheng  * IOT2020 doesn't have. Therefore it is sufficient to match on the common
5673e51ceeaSSu Bao Cheng  * board name after the device was found.
5683e51ceeaSSu Bao Cheng  */
569413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = {
570413058dfSJan Kiszka 	{
571413058dfSJan Kiszka 		.matches = {
572413058dfSJan Kiszka 			DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"),
573413058dfSJan Kiszka 		},
574413058dfSJan Kiszka 		.driver_data = (void *)&iot2040_platform,
575413058dfSJan Kiszka 	},
576413058dfSJan Kiszka 	{}
577413058dfSJan Kiszka };
578413058dfSJan Kiszka 
5797d356a43SAndy Shevchenko static const struct exar8250_platform *exar_get_platform(void)
5807d356a43SAndy Shevchenko {
5817d356a43SAndy Shevchenko 	const struct dmi_system_id *dmi_match;
5827d356a43SAndy Shevchenko 
5837d356a43SAndy Shevchenko 	dmi_match = dmi_first_match(exar_platforms);
5847d356a43SAndy Shevchenko 	if (dmi_match)
5857d356a43SAndy Shevchenko 		return dmi_match->driver_data;
5867d356a43SAndy Shevchenko 
5877d356a43SAndy Shevchenko 	return &exar8250_default_platform;
5887d356a43SAndy Shevchenko }
5897d356a43SAndy Shevchenko 
590d0aeaa83SSudip Mukherjee static int
591d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
592d0aeaa83SSudip Mukherjee 		   struct uart_8250_port *port, int idx)
593d0aeaa83SSudip Mukherjee {
5947d356a43SAndy Shevchenko 	const struct exar8250_platform *platform = exar_get_platform();
595d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x400;
596d0aeaa83SSudip Mukherjee 	unsigned int baud = 7812500;
597d0aeaa83SSudip Mukherjee 	u8 __iomem *p;
598d0aeaa83SSudip Mukherjee 	int ret;
599d0aeaa83SSudip Mukherjee 
600d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
6010d963ebfSJan Kiszka 	port->port.rs485_config = platform->rs485_config;
6020139da50SIlpo Järvinen 	port->port.rs485_supported = *(platform->rs485_supported);
6030d963ebfSJan Kiszka 
604687911b3SMatthew Howell 	if (pcidev->subsystem_vendor == PCI_VENDOR_ID_SEALEVEL)
605687911b3SMatthew Howell 		port->port.rs485_config = sealevel_rs485_config;
606687911b3SMatthew Howell 
607d0aeaa83SSudip Mukherjee 	/*
608328c11f2SAndy Shevchenko 	 * Setup the UART clock for the devices on expansion slot to
609d0aeaa83SSudip Mukherjee 	 * half the clock speed of the main chip (which is 125MHz)
610d0aeaa83SSudip Mukherjee 	 */
611328c11f2SAndy Shevchenko 	if (idx >= 8)
612d0aeaa83SSudip Mukherjee 		port->port.uartclk /= 2;
613d0aeaa83SSudip Mukherjee 
6145b5f252dSJan Kiszka 	ret = default_setup(priv, pcidev, idx, offset, port);
6155b5f252dSJan Kiszka 	if (ret)
6165b5f252dSJan Kiszka 		return ret;
617d0aeaa83SSudip Mukherjee 
6185b5f252dSJan Kiszka 	p = port->port.membase;
619d0aeaa83SSudip Mukherjee 
620d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_8XMODE);
621d0aeaa83SSudip Mukherjee 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
622d0aeaa83SSudip Mukherjee 	writeb(128, p + UART_EXAR_TXTRG);
623d0aeaa83SSudip Mukherjee 	writeb(128, p + UART_EXAR_RXTRG);
624d0aeaa83SSudip Mukherjee 
6255b5f252dSJan Kiszka 	if (idx == 0) {
6265b5f252dSJan Kiszka 		/* Setup Multipurpose Input/Output pins. */
627bea8be65SJan Kiszka 		setup_gpio(pcidev, p);
628d0aeaa83SSudip Mukherjee 
6290d963ebfSJan Kiszka 		ret = platform->register_gpio(pcidev, port);
6305b5f252dSJan Kiszka 	}
631d0aeaa83SSudip Mukherjee 
6320d963ebfSJan Kiszka 	return ret;
633d0aeaa83SSudip Mukherjee }
634d0aeaa83SSudip Mukherjee 
635d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev)
636d0aeaa83SSudip Mukherjee {
63733969db7SAndy Shevchenko 	const struct exar8250_platform *platform = exar_get_platform();
638d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
639d0aeaa83SSudip Mukherjee 	struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
6407c3e8d9dSAndy Shevchenko 
64133969db7SAndy Shevchenko 	platform->unregister_gpio(port);
642d0aeaa83SSudip Mukherjee }
643d0aeaa83SSudip Mukherjee 
64472169e42SAaron Sierra static inline void exar_misc_clear(struct exar8250 *priv)
64572169e42SAaron Sierra {
64672169e42SAaron Sierra 	/* Clear all PCI interrupts by reading INT0. No effect on IIR */
64772169e42SAaron Sierra 	readb(priv->virt + UART_EXAR_INT0);
64872169e42SAaron Sierra 
64972169e42SAaron Sierra 	/* Clear INT0 for Expansion Interface slave ports, too */
65072169e42SAaron Sierra 	if (priv->board->num_ports > 8)
65172169e42SAaron Sierra 		readb(priv->virt + 0x2000 + UART_EXAR_INT0);
65272169e42SAaron Sierra }
65372169e42SAaron Sierra 
654c7e1b405SAaron Sierra /*
655c7e1b405SAaron Sierra  * These Exar UARTs have an extra interrupt indicator that could fire for a
656c7e1b405SAaron Sierra  * few interrupts that are not presented/cleared through IIR.  One of which is
657c7e1b405SAaron Sierra  * a wakeup interrupt when coming out of sleep.  These interrupts are only
658c7e1b405SAaron Sierra  * cleared by reading global INT0 or INT1 registers as interrupts are
659c7e1b405SAaron Sierra  * associated with channel 0. The INT[3:0] registers _are_ accessible from each
660c7e1b405SAaron Sierra  * channel's address space, but for the sake of bus efficiency we register a
661c7e1b405SAaron Sierra  * dedicated handler at the PCI device level to handle them.
662c7e1b405SAaron Sierra  */
663c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data)
664c7e1b405SAaron Sierra {
66572169e42SAaron Sierra 	exar_misc_clear(data);
666c7e1b405SAaron Sierra 
667c7e1b405SAaron Sierra 	return IRQ_HANDLED;
668c7e1b405SAaron Sierra }
669c7e1b405SAaron Sierra 
670d0aeaa83SSudip Mukherjee static int
671d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
672d0aeaa83SSudip Mukherjee {
673d0aeaa83SSudip Mukherjee 	unsigned int nr_ports, i, bar = 0, maxnr;
674d0aeaa83SSudip Mukherjee 	struct exar8250_board *board;
675d0aeaa83SSudip Mukherjee 	struct uart_8250_port uart;
676d0aeaa83SSudip Mukherjee 	struct exar8250 *priv;
677d0aeaa83SSudip Mukherjee 	int rc;
678d0aeaa83SSudip Mukherjee 
679d0aeaa83SSudip Mukherjee 	board = (struct exar8250_board *)ent->driver_data;
680d0aeaa83SSudip Mukherjee 	if (!board)
681d0aeaa83SSudip Mukherjee 		return -EINVAL;
682d0aeaa83SSudip Mukherjee 
683d0aeaa83SSudip Mukherjee 	rc = pcim_enable_device(pcidev);
684d0aeaa83SSudip Mukherjee 	if (rc)
685d0aeaa83SSudip Mukherjee 		return rc;
686d0aeaa83SSudip Mukherjee 
687d0aeaa83SSudip Mukherjee 	maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
688d0aeaa83SSudip Mukherjee 
6898e4413aaSAndy Shevchenko 	if (pcidev->vendor == PCI_VENDOR_ID_ACCESSIO)
6908e4413aaSAndy Shevchenko 		nr_ports = BIT(((pcidev->device & 0x38) >> 3) - 1);
6918e4413aaSAndy Shevchenko 	else if (board->num_ports)
6928e4413aaSAndy Shevchenko 		nr_ports = board->num_ports;
6938e4413aaSAndy Shevchenko 	else
6948e4413aaSAndy Shevchenko 		nr_ports = pcidev->device & 0x0f;
695d0aeaa83SSudip Mukherjee 
696df60a8afSAndy Shevchenko 	priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL);
697d0aeaa83SSudip Mukherjee 	if (!priv)
698d0aeaa83SSudip Mukherjee 		return -ENOMEM;
699d0aeaa83SSudip Mukherjee 
700d0aeaa83SSudip Mukherjee 	priv->board = board;
701c7e1b405SAaron Sierra 	priv->virt = pcim_iomap(pcidev, bar, 0);
702c7e1b405SAaron Sierra 	if (!priv->virt)
703c7e1b405SAaron Sierra 		return -ENOMEM;
704d0aeaa83SSudip Mukherjee 
705172c33cbSJan Kiszka 	pci_set_master(pcidev);
706172c33cbSJan Kiszka 
707172c33cbSJan Kiszka 	rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
708172c33cbSJan Kiszka 	if (rc < 0)
709172c33cbSJan Kiszka 		return rc;
710172c33cbSJan Kiszka 
711d0aeaa83SSudip Mukherjee 	memset(&uart, 0, sizeof(uart));
7126be254c2SAndy Shevchenko 	uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT;
713172c33cbSJan Kiszka 	uart.port.irq = pci_irq_vector(pcidev, 0);
714d0aeaa83SSudip Mukherjee 	uart.port.dev = &pcidev->dev;
715d0aeaa83SSudip Mukherjee 
7165bc430afSAndy Shevchenko 	/* Clear interrupts */
7175bc430afSAndy Shevchenko 	exar_misc_clear(priv);
7185bc430afSAndy Shevchenko 
719c7e1b405SAaron Sierra 	rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler,
720c7e1b405SAaron Sierra 			 IRQF_SHARED, "exar_uart", priv);
721c7e1b405SAaron Sierra 	if (rc)
722c7e1b405SAaron Sierra 		return rc;
723c7e1b405SAaron Sierra 
724d0aeaa83SSudip Mukherjee 	for (i = 0; i < nr_ports && i < maxnr; i++) {
725d0aeaa83SSudip Mukherjee 		rc = board->setup(priv, pcidev, &uart, i);
726d0aeaa83SSudip Mukherjee 		if (rc) {
727d0aeaa83SSudip Mukherjee 			dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
728d0aeaa83SSudip Mukherjee 			break;
729d0aeaa83SSudip Mukherjee 		}
730d0aeaa83SSudip Mukherjee 
731d0aeaa83SSudip Mukherjee 		dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
732d0aeaa83SSudip Mukherjee 			uart.port.iobase, uart.port.irq, uart.port.iotype);
733d0aeaa83SSudip Mukherjee 
734d0aeaa83SSudip Mukherjee 		priv->line[i] = serial8250_register_8250_port(&uart);
735d0aeaa83SSudip Mukherjee 		if (priv->line[i] < 0) {
736d0aeaa83SSudip Mukherjee 			dev_err(&pcidev->dev,
737d0aeaa83SSudip Mukherjee 				"Couldn't register serial port %lx, irq %d, type %d, error %d\n",
738d0aeaa83SSudip Mukherjee 				uart.port.iobase, uart.port.irq,
739d0aeaa83SSudip Mukherjee 				uart.port.iotype, priv->line[i]);
740d0aeaa83SSudip Mukherjee 			break;
741d0aeaa83SSudip Mukherjee 		}
742d0aeaa83SSudip Mukherjee 	}
743d0aeaa83SSudip Mukherjee 	priv->nr = i;
744d0aeaa83SSudip Mukherjee 	pci_set_drvdata(pcidev, priv);
745d0aeaa83SSudip Mukherjee 	return 0;
746d0aeaa83SSudip Mukherjee }
747d0aeaa83SSudip Mukherjee 
748d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev)
749d0aeaa83SSudip Mukherjee {
750d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
751d0aeaa83SSudip Mukherjee 	unsigned int i;
752d0aeaa83SSudip Mukherjee 
753d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
754d0aeaa83SSudip Mukherjee 		serial8250_unregister_port(priv->line[i]);
755d0aeaa83SSudip Mukherjee 
75673b5a5c0SAndy Shevchenko 	/* Ensure that every init quirk is properly torn down */
757d0aeaa83SSudip Mukherjee 	if (priv->board->exit)
758d0aeaa83SSudip Mukherjee 		priv->board->exit(pcidev);
759d0aeaa83SSudip Mukherjee }
760d0aeaa83SSudip Mukherjee 
761d0aeaa83SSudip Mukherjee static int __maybe_unused exar_suspend(struct device *dev)
762d0aeaa83SSudip Mukherjee {
7637a345dc1SAndy Shevchenko 	struct exar8250 *priv = dev_get_drvdata(dev);
764d0aeaa83SSudip Mukherjee 	unsigned int i;
765d0aeaa83SSudip Mukherjee 
766d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
767d0aeaa83SSudip Mukherjee 		if (priv->line[i] >= 0)
768d0aeaa83SSudip Mukherjee 			serial8250_suspend_port(priv->line[i]);
769d0aeaa83SSudip Mukherjee 
770d0aeaa83SSudip Mukherjee 	return 0;
771d0aeaa83SSudip Mukherjee }
772d0aeaa83SSudip Mukherjee 
773d0aeaa83SSudip Mukherjee static int __maybe_unused exar_resume(struct device *dev)
774d0aeaa83SSudip Mukherjee {
77576b4106cSChuhong Yuan 	struct exar8250 *priv = dev_get_drvdata(dev);
776d0aeaa83SSudip Mukherjee 	unsigned int i;
777d0aeaa83SSudip Mukherjee 
77872169e42SAaron Sierra 	exar_misc_clear(priv);
77972169e42SAaron Sierra 
780d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
781d0aeaa83SSudip Mukherjee 		if (priv->line[i] >= 0)
782d0aeaa83SSudip Mukherjee 			serial8250_resume_port(priv->line[i]);
783d0aeaa83SSudip Mukherjee 
784d0aeaa83SSudip Mukherjee 	return 0;
785d0aeaa83SSudip Mukherjee }
786d0aeaa83SSudip Mukherjee 
787d0aeaa83SSudip Mukherjee static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
788d0aeaa83SSudip Mukherjee 
789fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = {
790fc6cc961SJan Kiszka 	.num_ports	= 2,
791fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
792fc6cc961SJan Kiszka };
793fc6cc961SJan Kiszka 
794fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = {
795fc6cc961SJan Kiszka 	.num_ports	= 4,
796fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
797fc6cc961SJan Kiszka };
798fc6cc961SJan Kiszka 
799fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = {
800fc6cc961SJan Kiszka 	.num_ports	= 8,
801fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
802fc6cc961SJan Kiszka };
803fc6cc961SJan Kiszka 
804d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_connect = {
805d0aeaa83SSudip Mukherjee 	.setup		= pci_connect_tech_setup,
806d0aeaa83SSudip Mukherjee };
807d0aeaa83SSudip Mukherjee 
808d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = {
809d0aeaa83SSudip Mukherjee 	.num_ports	= 1,
810d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17c154_setup,
811d0aeaa83SSudip Mukherjee };
812d0aeaa83SSudip Mukherjee 
813d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = {
814d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17c154_setup,
815d0aeaa83SSudip Mukherjee };
816d0aeaa83SSudip Mukherjee 
817d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = {
818d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
819d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
820d0aeaa83SSudip Mukherjee };
821d0aeaa83SSudip Mukherjee 
822c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_2 = {
823c6b9e95dSValmer Huhn 	.num_ports	= 2,
824c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
825c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
826c6b9e95dSValmer Huhn };
827c6b9e95dSValmer Huhn 
828c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_4 = {
829c6b9e95dSValmer Huhn 	.num_ports	= 4,
830c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
831c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
832c6b9e95dSValmer Huhn };
833c6b9e95dSValmer Huhn 
834c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_8 = {
835c6b9e95dSValmer Huhn 	.num_ports	= 8,
836c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
837c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
838c6b9e95dSValmer Huhn };
839c6b9e95dSValmer Huhn 
840d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = {
841d0aeaa83SSudip Mukherjee 	.num_ports	= 12,
842d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
843d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
844d0aeaa83SSudip Mukherjee };
845d0aeaa83SSudip Mukherjee 
846d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = {
847d0aeaa83SSudip Mukherjee 	.num_ports	= 16,
848d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
849d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
850d0aeaa83SSudip Mukherjee };
851d0aeaa83SSudip Mukherjee 
852d0aeaa83SSudip Mukherjee #define CONNECT_DEVICE(devid, sdevid, bd) {				\
853d0aeaa83SSudip Mukherjee 	PCI_DEVICE_SUB(							\
854d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_EXAR,					\
855d0aeaa83SSudip Mukherjee 		PCI_DEVICE_ID_EXAR_##devid,				\
856d0aeaa83SSudip Mukherjee 		PCI_SUBVENDOR_ID_CONNECT_TECH,				\
857d0aeaa83SSudip Mukherjee 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0,	\
858d0aeaa83SSudip Mukherjee 		(kernel_ulong_t)&bd					\
859d0aeaa83SSudip Mukherjee 	}
860d0aeaa83SSudip Mukherjee 
86124637007SAndy Shevchenko #define EXAR_DEVICE(vend, devid, bd) { PCI_DEVICE_DATA(vend, devid, &bd) }
862d0aeaa83SSudip Mukherjee 
863d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) {			\
864d0aeaa83SSudip Mukherjee 	PCI_DEVICE_SUB(					\
865d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_EXAR,			\
866d0aeaa83SSudip Mukherjee 		PCI_DEVICE_ID_EXAR_##devid,		\
867d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_IBM,			\
868d0aeaa83SSudip Mukherjee 		PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0,	\
869d0aeaa83SSudip Mukherjee 		(kernel_ulong_t)&bd			\
870d0aeaa83SSudip Mukherjee 	}
871d0aeaa83SSudip Mukherjee 
87295d69886SAndrew Davis #define USR_DEVICE(devid, sdevid, bd) {			\
87395d69886SAndrew Davis 	PCI_DEVICE_SUB(					\
87495d69886SAndrew Davis 		PCI_VENDOR_ID_USR,			\
87595d69886SAndrew Davis 		PCI_DEVICE_ID_EXAR_##devid,		\
87695d69886SAndrew Davis 		PCI_VENDOR_ID_EXAR,			\
87795d69886SAndrew Davis 		PCI_SUBDEVICE_ID_USR_##sdevid), 0, 0,	\
87895d69886SAndrew Davis 		(kernel_ulong_t)&bd			\
87995d69886SAndrew Davis 	}
88095d69886SAndrew Davis 
8813637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = {
8828e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_2S, pbn_exar_XR17C15x),
8838e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_4S, pbn_exar_XR17C15x),
8848e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_8S, pbn_exar_XR17C15x),
8858e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM232_8, pbn_exar_XR17C15x),
8868e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_2SM, pbn_exar_XR17C15x),
8878e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_4SM, pbn_exar_XR17C15x),
8888e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_8SM, pbn_exar_XR17C15x),
88910c5ccc3SJay Dolan 
890d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect),
891d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect),
892d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect),
893d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect),
894d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect),
895d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect),
896d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2, pbn_connect),
897d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4, pbn_connect),
898d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8, pbn_connect),
899d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect),
900d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect),
901d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect),
902d0aeaa83SSudip Mukherjee 
903d0aeaa83SSudip Mukherjee 	IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
904d0aeaa83SSudip Mukherjee 
90595d69886SAndrew Davis 	/* USRobotics USR298x-OEM PCI Modems */
90695d69886SAndrew Davis 	USR_DEVICE(XR17C152, 2980, pbn_exar_XR17C15x),
90795d69886SAndrew Davis 	USR_DEVICE(XR17C152, 2981, pbn_exar_XR17C15x),
90895d69886SAndrew Davis 
909d0aeaa83SSudip Mukherjee 	/* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
91024637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C152, pbn_exar_XR17C15x),
91124637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C154, pbn_exar_XR17C15x),
91224637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C158, pbn_exar_XR17C15x),
913d0aeaa83SSudip Mukherjee 
914d0aeaa83SSudip Mukherjee 	/* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
91524637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V352, pbn_exar_XR17V35x),
91624637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V354, pbn_exar_XR17V35x),
91724637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V358, pbn_exar_XR17V35x),
91824637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V4358, pbn_exar_XR17V4358),
91924637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V8358, pbn_exar_XR17V8358),
920c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4222PCIE, pbn_fastcom35x_2),
921c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4224PCIE, pbn_fastcom35x_4),
922c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4228PCIE, pbn_fastcom35x_8),
923fc6cc961SJan Kiszka 
92424637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 4222PCI335, pbn_fastcom335_2),
92524637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 4224PCI335, pbn_fastcom335_4),
92624637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 2324PCI335, pbn_fastcom335_4),
92724637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 2328PCI335, pbn_fastcom335_8),
928d0aeaa83SSudip Mukherjee 	{ 0, }
929d0aeaa83SSudip Mukherjee };
930d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
931d0aeaa83SSudip Mukherjee 
932d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = {
933d0aeaa83SSudip Mukherjee 	.name		= "exar_serial",
934d0aeaa83SSudip Mukherjee 	.probe		= exar_pci_probe,
935d0aeaa83SSudip Mukherjee 	.remove		= exar_pci_remove,
936d0aeaa83SSudip Mukherjee 	.driver         = {
937d0aeaa83SSudip Mukherjee 		.pm     = &exar_pci_pm,
938d0aeaa83SSudip Mukherjee 	},
939d0aeaa83SSudip Mukherjee 	.id_table	= exar_pci_tbl,
940d0aeaa83SSudip Mukherjee };
941d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver);
942d0aeaa83SSudip Mukherjee 
943d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL");
9442b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver");
945d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");
946