1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2d0aeaa83SSudip Mukherjee /* 3d0aeaa83SSudip Mukherjee * Probe module for 8250/16550-type Exar chips PCI serial ports. 4d0aeaa83SSudip Mukherjee * 5d0aeaa83SSudip Mukherjee * Based on drivers/tty/serial/8250/8250_pci.c, 6d0aeaa83SSudip Mukherjee * 7d0aeaa83SSudip Mukherjee * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved. 8d0aeaa83SSudip Mukherjee */ 94076cf08SJan Kiszka #include <linux/acpi.h> 10413058dfSJan Kiszka #include <linux/dmi.h> 11d0aeaa83SSudip Mukherjee #include <linux/io.h> 12d0aeaa83SSudip Mukherjee #include <linux/kernel.h> 13d0aeaa83SSudip Mukherjee #include <linux/module.h> 14d0aeaa83SSudip Mukherjee #include <linux/pci.h> 15380b1e2fSJan Kiszka #include <linux/property.h> 16d0aeaa83SSudip Mukherjee #include <linux/serial_core.h> 17d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h> 18d0aeaa83SSudip Mukherjee #include <linux/slab.h> 19d0aeaa83SSudip Mukherjee #include <linux/string.h> 20d0aeaa83SSudip Mukherjee #include <linux/tty.h> 21d0aeaa83SSudip Mukherjee #include <linux/8250_pci.h> 2247b1747fSRobert Middleton #include <linux/delay.h> 23d0aeaa83SSudip Mukherjee 24d0aeaa83SSudip Mukherjee #include <asm/byteorder.h> 25d0aeaa83SSudip Mukherjee 26d0aeaa83SSudip Mukherjee #include "8250.h" 27d0aeaa83SSudip Mukherjee 28fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002 29fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004 30fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a 31fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b 32d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020 33d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021 34d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022 35d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358 36d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358 37d0aeaa83SSudip Mukherjee 38c7e1b405SAaron Sierra #define UART_EXAR_INT0 0x80 397e12357eSJan Kiszka #define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */ 40ef4e281eSAndy Shevchenko #define UART_EXAR_SLEEP 0x8b /* Sleep mode */ 416be254c2SAndy Shevchenko #define UART_EXAR_DVID 0x8d /* Device identification */ 427e12357eSJan Kiszka 437e12357eSJan Kiszka #define UART_EXAR_FCTR 0x08 /* Feature Control Register */ 447e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */ 457e12357eSJan Kiszka #define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */ 467e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */ 477e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */ 487e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */ 497e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */ 507e12357eSJan Kiszka 517e12357eSJan Kiszka #define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */ 527e12357eSJan Kiszka #define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */ 537e12357eSJan Kiszka 54d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */ 55d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */ 56d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */ 57d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */ 58d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */ 59d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */ 60d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */ 61d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */ 62d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */ 63d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */ 64d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */ 65d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */ 66d0aeaa83SSudip Mukherjee 67413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x) ((x) << 4) 68413058dfSJan Kiszka 69413058dfSJan Kiszka /* 70413058dfSJan Kiszka * IOT2040 MPIO wiring semantics: 71413058dfSJan Kiszka * 72413058dfSJan Kiszka * MPIO Port Function 73413058dfSJan Kiszka * ---- ---- -------- 74413058dfSJan Kiszka * 0 2 Mode bit 0 75413058dfSJan Kiszka * 1 2 Mode bit 1 76413058dfSJan Kiszka * 2 2 Terminate bus 77413058dfSJan Kiszka * 3 - <reserved> 78413058dfSJan Kiszka * 4 3 Mode bit 0 79413058dfSJan Kiszka * 5 3 Mode bit 1 80413058dfSJan Kiszka * 6 3 Terminate bus 81413058dfSJan Kiszka * 7 - <reserved> 82413058dfSJan Kiszka * 8 2 Enable 83413058dfSJan Kiszka * 9 3 Enable 84413058dfSJan Kiszka * 10 - Red LED 85413058dfSJan Kiszka * 11..15 - <unused> 86413058dfSJan Kiszka */ 87413058dfSJan Kiszka 88413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */ 89413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232 0x01 90413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485 0x02 91413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422 0x03 92413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS 0x04 93413058dfSJan Kiszka 94413058dfSJan Kiszka #define IOT2040_UART1_MASK 0x0f 95413058dfSJan Kiszka #define IOT2040_UART2_SHIFT 4 96413058dfSJan Kiszka 97413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE 0x11 /* both RS232 */ 98413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE 0x88 /* reserved pins as input */ 99413058dfSJan Kiszka 100413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */ 101413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE 0x03 102413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE 0xF8 /* enable & LED as outputs */ 103413058dfSJan Kiszka 104d0aeaa83SSudip Mukherjee struct exar8250; 105d0aeaa83SSudip Mukherjee 1060d963ebfSJan Kiszka struct exar8250_platform { 1070d963ebfSJan Kiszka int (*rs485_config)(struct uart_port *, struct serial_rs485 *); 1080d963ebfSJan Kiszka int (*register_gpio)(struct pci_dev *, struct uart_8250_port *); 1090d963ebfSJan Kiszka }; 1100d963ebfSJan Kiszka 111d0aeaa83SSudip Mukherjee /** 112d0aeaa83SSudip Mukherjee * struct exar8250_board - board information 113d0aeaa83SSudip Mukherjee * @num_ports: number of serial ports 114d0aeaa83SSudip Mukherjee * @reg_shift: describes UART register mapping in PCI memory 11526f22d57SAndy Shevchenko * @setup: quirk run at ->probe() stage 11626f22d57SAndy Shevchenko * @exit: quirk run at ->remove() stage 117d0aeaa83SSudip Mukherjee */ 118d0aeaa83SSudip Mukherjee struct exar8250_board { 119d0aeaa83SSudip Mukherjee unsigned int num_ports; 120d0aeaa83SSudip Mukherjee unsigned int reg_shift; 121d0aeaa83SSudip Mukherjee int (*setup)(struct exar8250 *, struct pci_dev *, 122d0aeaa83SSudip Mukherjee struct uart_8250_port *, int); 123d0aeaa83SSudip Mukherjee void (*exit)(struct pci_dev *pcidev); 124d0aeaa83SSudip Mukherjee }; 125d0aeaa83SSudip Mukherjee 126d0aeaa83SSudip Mukherjee struct exar8250 { 127d0aeaa83SSudip Mukherjee unsigned int nr; 128d0aeaa83SSudip Mukherjee struct exar8250_board *board; 129c7e1b405SAaron Sierra void __iomem *virt; 130d0aeaa83SSudip Mukherjee int line[0]; 131d0aeaa83SSudip Mukherjee }; 132d0aeaa83SSudip Mukherjee 133ef4e281eSAndy Shevchenko static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old) 134ef4e281eSAndy Shevchenko { 135ef4e281eSAndy Shevchenko /* 136ef4e281eSAndy Shevchenko * Exar UARTs have a SLEEP register that enables or disables each UART 137ef4e281eSAndy Shevchenko * to enter sleep mode separately. On the XR17V35x the register 138ef4e281eSAndy Shevchenko * is accessible to each UART at the UART_EXAR_SLEEP offset, but 139ef4e281eSAndy Shevchenko * the UART channel may only write to the corresponding bit. 140ef4e281eSAndy Shevchenko */ 141ef4e281eSAndy Shevchenko serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0); 142ef4e281eSAndy Shevchenko } 143ef4e281eSAndy Shevchenko 144b2b4b8edSAndy Shevchenko /* 145b2b4b8edSAndy Shevchenko * XR17V35x UARTs have an extra fractional divisor register (DLD) 146b2b4b8edSAndy Shevchenko * Calculate divisor with extra 4-bit fractional portion 147b2b4b8edSAndy Shevchenko */ 148b2b4b8edSAndy Shevchenko static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud, 149b2b4b8edSAndy Shevchenko unsigned int *frac) 150b2b4b8edSAndy Shevchenko { 151b2b4b8edSAndy Shevchenko unsigned int quot_16; 152b2b4b8edSAndy Shevchenko 153b2b4b8edSAndy Shevchenko quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud); 154b2b4b8edSAndy Shevchenko *frac = quot_16 & 0x0f; 155b2b4b8edSAndy Shevchenko 156b2b4b8edSAndy Shevchenko return quot_16 >> 4; 157b2b4b8edSAndy Shevchenko } 158b2b4b8edSAndy Shevchenko 159b2b4b8edSAndy Shevchenko static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud, 160b2b4b8edSAndy Shevchenko unsigned int quot, unsigned int quot_frac) 161b2b4b8edSAndy Shevchenko { 162b2b4b8edSAndy Shevchenko serial8250_do_set_divisor(p, baud, quot, quot_frac); 163b2b4b8edSAndy Shevchenko 164b2b4b8edSAndy Shevchenko /* Preserve bits not related to baudrate; DLD[7:4]. */ 165b2b4b8edSAndy Shevchenko quot_frac |= serial_port_in(p, 0x2) & 0xf0; 166b2b4b8edSAndy Shevchenko serial_port_out(p, 0x2, quot_frac); 167b2b4b8edSAndy Shevchenko } 168b2b4b8edSAndy Shevchenko 169*6e731137SAndy Shevchenko static int xr17v35x_startup(struct uart_port *port) 170*6e731137SAndy Shevchenko { 171*6e731137SAndy Shevchenko /* 172*6e731137SAndy Shevchenko * First enable access to IER [7:5], ISR [5:4], FCR [5:4], 173*6e731137SAndy Shevchenko * MCR [7:5] and MSR [7:0] 174*6e731137SAndy Shevchenko */ 175*6e731137SAndy Shevchenko serial_port_out(port, UART_XR_EFR, UART_EFR_ECB); 176*6e731137SAndy Shevchenko 177*6e731137SAndy Shevchenko /* 178*6e731137SAndy Shevchenko * Make sure all interrups are masked until initialization is 179*6e731137SAndy Shevchenko * complete and the FIFOs are cleared 180*6e731137SAndy Shevchenko */ 181*6e731137SAndy Shevchenko serial_port_out(port, UART_IER, 0); 182*6e731137SAndy Shevchenko 183*6e731137SAndy Shevchenko return serial8250_do_startup(port); 184*6e731137SAndy Shevchenko } 185*6e731137SAndy Shevchenko 186653d00c8SAndy Shevchenko static void exar_shutdown(struct uart_port *port) 187653d00c8SAndy Shevchenko { 188653d00c8SAndy Shevchenko unsigned char lsr; 189653d00c8SAndy Shevchenko bool tx_complete = 0; 190653d00c8SAndy Shevchenko struct uart_8250_port *up = up_to_u8250p(port); 191653d00c8SAndy Shevchenko struct circ_buf *xmit = &port->state->xmit; 192653d00c8SAndy Shevchenko int i = 0; 193653d00c8SAndy Shevchenko 194653d00c8SAndy Shevchenko do { 195653d00c8SAndy Shevchenko lsr = serial_in(up, UART_LSR); 196653d00c8SAndy Shevchenko if (lsr & (UART_LSR_TEMT | UART_LSR_THRE)) 197653d00c8SAndy Shevchenko tx_complete = 1; 198653d00c8SAndy Shevchenko else 199653d00c8SAndy Shevchenko tx_complete = 0; 2003f72879eSAndy Shevchenko usleep_range(1000, 1100); 201653d00c8SAndy Shevchenko } while (!uart_circ_empty(xmit) && !tx_complete && i++ < 1000); 202653d00c8SAndy Shevchenko 203653d00c8SAndy Shevchenko serial8250_do_shutdown(port); 204653d00c8SAndy Shevchenko } 205653d00c8SAndy Shevchenko 206d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev, 207d0aeaa83SSudip Mukherjee int idx, unsigned int offset, 208d0aeaa83SSudip Mukherjee struct uart_8250_port *port) 209d0aeaa83SSudip Mukherjee { 210d0aeaa83SSudip Mukherjee const struct exar8250_board *board = priv->board; 211d0aeaa83SSudip Mukherjee unsigned int bar = 0; 2126be254c2SAndy Shevchenko unsigned char status; 213d0aeaa83SSudip Mukherjee 214d0aeaa83SSudip Mukherjee port->port.iotype = UPIO_MEM; 215d0aeaa83SSudip Mukherjee port->port.mapbase = pci_resource_start(pcidev, bar) + offset; 216c7e1b405SAaron Sierra port->port.membase = priv->virt + offset; 217d0aeaa83SSudip Mukherjee port->port.regshift = board->reg_shift; 218d0aeaa83SSudip Mukherjee 2196be254c2SAndy Shevchenko /* 2206be254c2SAndy Shevchenko * XR17V35x UARTs have an extra divisor register, DLD that gets enabled 2216be254c2SAndy Shevchenko * with when DLAB is set which will cause the device to incorrectly match 2226be254c2SAndy Shevchenko * and assign port type to PORT_16650. The EFR for this UART is found 2236be254c2SAndy Shevchenko * at offset 0x09. Instead check the Deice ID (DVID) register 2246be254c2SAndy Shevchenko * for a 2, 4 or 8 port UART. 2256be254c2SAndy Shevchenko */ 2266be254c2SAndy Shevchenko status = readb(port->port.membase + UART_EXAR_DVID); 2276be254c2SAndy Shevchenko if (status == 0x82 || status == 0x84 || status == 0x88) { 2286be254c2SAndy Shevchenko port->port.type = PORT_XR17V35X; 229b2b4b8edSAndy Shevchenko 230b2b4b8edSAndy Shevchenko port->port.get_divisor = xr17v35x_get_divisor; 231b2b4b8edSAndy Shevchenko port->port.set_divisor = xr17v35x_set_divisor; 232*6e731137SAndy Shevchenko 233*6e731137SAndy Shevchenko port->port.startup = xr17v35x_startup; 2346be254c2SAndy Shevchenko } else { 2356be254c2SAndy Shevchenko port->port.type = PORT_XR17D15X; 2366be254c2SAndy Shevchenko } 2376be254c2SAndy Shevchenko 238ef4e281eSAndy Shevchenko port->port.pm = exar_pm; 239653d00c8SAndy Shevchenko port->port.shutdown = exar_shutdown; 240ef4e281eSAndy Shevchenko 241d0aeaa83SSudip Mukherjee return 0; 242d0aeaa83SSudip Mukherjee } 243d0aeaa83SSudip Mukherjee 244d0aeaa83SSudip Mukherjee static int 245fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev, 246fc6cc961SJan Kiszka struct uart_8250_port *port, int idx) 247fc6cc961SJan Kiszka { 248fc6cc961SJan Kiszka unsigned int offset = idx * 0x200; 249fc6cc961SJan Kiszka unsigned int baud = 1843200; 250fc6cc961SJan Kiszka u8 __iomem *p; 251fc6cc961SJan Kiszka int err; 252fc6cc961SJan Kiszka 253fc6cc961SJan Kiszka port->port.uartclk = baud * 16; 254fc6cc961SJan Kiszka 255fc6cc961SJan Kiszka err = default_setup(priv, pcidev, idx, offset, port); 256fc6cc961SJan Kiszka if (err) 257fc6cc961SJan Kiszka return err; 258fc6cc961SJan Kiszka 259fc6cc961SJan Kiszka p = port->port.membase; 260fc6cc961SJan Kiszka 261fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_8XMODE); 262fc6cc961SJan Kiszka writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR); 263fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_TXTRG); 264fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_RXTRG); 265fc6cc961SJan Kiszka 266fc6cc961SJan Kiszka /* 267fc6cc961SJan Kiszka * Setup Multipurpose Input/Output pins. 268fc6cc961SJan Kiszka */ 269fc6cc961SJan Kiszka if (idx == 0) { 270fc6cc961SJan Kiszka switch (pcidev->device) { 271fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4222PCI335: 272fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4224PCI335: 273fc6cc961SJan Kiszka writeb(0x78, p + UART_EXAR_MPIOLVL_7_0); 274fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINV_7_0); 275fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOSEL_7_0); 276fc6cc961SJan Kiszka break; 277fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2324PCI335: 278fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2328PCI335: 279fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOLVL_7_0); 280fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOINV_7_0); 281fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0); 282fc6cc961SJan Kiszka break; 283fc6cc961SJan Kiszka } 284fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINT_7_0); 285fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIO3T_7_0); 286fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOOD_7_0); 287fc6cc961SJan Kiszka } 288fc6cc961SJan Kiszka 289fc6cc961SJan Kiszka return 0; 290fc6cc961SJan Kiszka } 291fc6cc961SJan Kiszka 292fc6cc961SJan Kiszka static int 293d0aeaa83SSudip Mukherjee pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev, 294d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 295d0aeaa83SSudip Mukherjee { 296d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200; 297d0aeaa83SSudip Mukherjee unsigned int baud = 1843200; 298d0aeaa83SSudip Mukherjee 299d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 300d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port); 301d0aeaa83SSudip Mukherjee } 302d0aeaa83SSudip Mukherjee 303d0aeaa83SSudip Mukherjee static int 304d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev, 305d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 306d0aeaa83SSudip Mukherjee { 307d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200; 308d0aeaa83SSudip Mukherjee unsigned int baud = 921600; 309d0aeaa83SSudip Mukherjee 310d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 311d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port); 312d0aeaa83SSudip Mukherjee } 313d0aeaa83SSudip Mukherjee 314bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p) 315d0aeaa83SSudip Mukherjee { 316bea8be65SJan Kiszka /* 317bea8be65SJan Kiszka * The Commtech adapters required the MPIOs to be driven low. The Exar 318bea8be65SJan Kiszka * devices will export them as GPIOs, so we pre-configure them safely 319bea8be65SJan Kiszka * as inputs. 320bea8be65SJan Kiszka */ 321bea8be65SJan Kiszka u8 dir = pcidev->vendor == PCI_VENDOR_ID_EXAR ? 0xff : 0x00; 322bea8be65SJan Kiszka 323d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_7_0); 324d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_7_0); 325d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_7_0); 326d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_7_0); 327bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_7_0); 328d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_7_0); 329d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_15_8); 330d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_15_8); 331d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_15_8); 332d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_15_8); 333bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_15_8); 334d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_15_8); 335d0aeaa83SSudip Mukherjee } 336d0aeaa83SSudip Mukherjee 337d0aeaa83SSudip Mukherjee static void * 338380b1e2fSJan Kiszka __xr17v35x_register_gpio(struct pci_dev *pcidev, 339380b1e2fSJan Kiszka const struct property_entry *properties) 340d0aeaa83SSudip Mukherjee { 341d0aeaa83SSudip Mukherjee struct platform_device *pdev; 342d0aeaa83SSudip Mukherjee 343d0aeaa83SSudip Mukherjee pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO); 344d0aeaa83SSudip Mukherjee if (!pdev) 345d0aeaa83SSudip Mukherjee return NULL; 346d0aeaa83SSudip Mukherjee 347d3936d74SJan Kiszka pdev->dev.parent = &pcidev->dev; 3484076cf08SJan Kiszka ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev)); 349d3936d74SJan Kiszka 350380b1e2fSJan Kiszka if (platform_device_add_properties(pdev, properties) < 0 || 351380b1e2fSJan Kiszka platform_device_add(pdev) < 0) { 352d0aeaa83SSudip Mukherjee platform_device_put(pdev); 353d0aeaa83SSudip Mukherjee return NULL; 354d0aeaa83SSudip Mukherjee } 355d0aeaa83SSudip Mukherjee 356d0aeaa83SSudip Mukherjee return pdev; 357d0aeaa83SSudip Mukherjee } 358d0aeaa83SSudip Mukherjee 359380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = { 360a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 0), 361380b1e2fSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 16), 362380b1e2fSJan Kiszka { } 363380b1e2fSJan Kiszka }; 364380b1e2fSJan Kiszka 3650d963ebfSJan Kiszka static int xr17v35x_register_gpio(struct pci_dev *pcidev, 3660d963ebfSJan Kiszka struct uart_8250_port *port) 3670d963ebfSJan Kiszka { 3680d963ebfSJan Kiszka if (pcidev->vendor == PCI_VENDOR_ID_EXAR) 3690d963ebfSJan Kiszka port->port.private_data = 370380b1e2fSJan Kiszka __xr17v35x_register_gpio(pcidev, exar_gpio_properties); 3710d963ebfSJan Kiszka 3720d963ebfSJan Kiszka return 0; 3730d963ebfSJan Kiszka } 3740d963ebfSJan Kiszka 3759d939894SDaniel Golle static int generic_rs485_config(struct uart_port *port, 3769d939894SDaniel Golle struct serial_rs485 *rs485) 3779d939894SDaniel Golle { 3789d939894SDaniel Golle bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED); 3799d939894SDaniel Golle u8 __iomem *p = port->membase; 3809d939894SDaniel Golle u8 value; 3819d939894SDaniel Golle 3829d939894SDaniel Golle value = readb(p + UART_EXAR_FCTR); 3839d939894SDaniel Golle if (is_rs485) 3849d939894SDaniel Golle value |= UART_FCTR_EXAR_485; 3859d939894SDaniel Golle else 3869d939894SDaniel Golle value &= ~UART_FCTR_EXAR_485; 3879d939894SDaniel Golle 3889d939894SDaniel Golle writeb(value, p + UART_EXAR_FCTR); 3899d939894SDaniel Golle 3909d939894SDaniel Golle if (is_rs485) 3919d939894SDaniel Golle writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR); 3929d939894SDaniel Golle 3939d939894SDaniel Golle port->rs485 = *rs485; 3949d939894SDaniel Golle 3959d939894SDaniel Golle return 0; 3969d939894SDaniel Golle } 3979d939894SDaniel Golle 3980d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = { 3990d963ebfSJan Kiszka .register_gpio = xr17v35x_register_gpio, 4009d939894SDaniel Golle .rs485_config = generic_rs485_config, 4010d963ebfSJan Kiszka }; 4020d963ebfSJan Kiszka 403413058dfSJan Kiszka static int iot2040_rs485_config(struct uart_port *port, 404413058dfSJan Kiszka struct serial_rs485 *rs485) 405413058dfSJan Kiszka { 406413058dfSJan Kiszka bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED); 407413058dfSJan Kiszka u8 __iomem *p = port->membase; 408413058dfSJan Kiszka u8 mask = IOT2040_UART1_MASK; 409413058dfSJan Kiszka u8 mode, value; 410413058dfSJan Kiszka 411413058dfSJan Kiszka if (is_rs485) { 412413058dfSJan Kiszka if (rs485->flags & SER_RS485_RX_DURING_TX) 413413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS422; 414413058dfSJan Kiszka else 415413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS485; 416413058dfSJan Kiszka 417413058dfSJan Kiszka if (rs485->flags & SER_RS485_TERMINATE_BUS) 418413058dfSJan Kiszka mode |= IOT2040_UART_TERMINATE_BUS; 419413058dfSJan Kiszka } else { 420413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS232; 421413058dfSJan Kiszka } 422413058dfSJan Kiszka 423413058dfSJan Kiszka if (port->line == 3) { 424413058dfSJan Kiszka mask <<= IOT2040_UART2_SHIFT; 425413058dfSJan Kiszka mode <<= IOT2040_UART2_SHIFT; 426413058dfSJan Kiszka } 427413058dfSJan Kiszka 428413058dfSJan Kiszka value = readb(p + UART_EXAR_MPIOLVL_7_0); 429413058dfSJan Kiszka value &= ~mask; 430413058dfSJan Kiszka value |= mode; 431413058dfSJan Kiszka writeb(value, p + UART_EXAR_MPIOLVL_7_0); 432413058dfSJan Kiszka 4339d939894SDaniel Golle return generic_rs485_config(port, rs485); 434413058dfSJan Kiszka } 435413058dfSJan Kiszka 436413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = { 437a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 10), 438413058dfSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 1), 439413058dfSJan Kiszka { } 440413058dfSJan Kiszka }; 441413058dfSJan Kiszka 442413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev, 443413058dfSJan Kiszka struct uart_8250_port *port) 444413058dfSJan Kiszka { 445413058dfSJan Kiszka u8 __iomem *p = port->port.membase; 446413058dfSJan Kiszka 447413058dfSJan Kiszka writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0); 448413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0); 449413058dfSJan Kiszka writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8); 450413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8); 451413058dfSJan Kiszka 452413058dfSJan Kiszka port->port.private_data = 453413058dfSJan Kiszka __xr17v35x_register_gpio(pcidev, iot2040_gpio_properties); 454413058dfSJan Kiszka 455413058dfSJan Kiszka return 0; 456413058dfSJan Kiszka } 457413058dfSJan Kiszka 458413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = { 459413058dfSJan Kiszka .rs485_config = iot2040_rs485_config, 460413058dfSJan Kiszka .register_gpio = iot2040_register_gpio, 461413058dfSJan Kiszka }; 462413058dfSJan Kiszka 4633e51ceeaSSu Bao Cheng /* 4643e51ceeaSSu Bao Cheng * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device, 4653e51ceeaSSu Bao Cheng * IOT2020 doesn't have. Therefore it is sufficient to match on the common 4663e51ceeaSSu Bao Cheng * board name after the device was found. 4673e51ceeaSSu Bao Cheng */ 468413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = { 469413058dfSJan Kiszka { 470413058dfSJan Kiszka .matches = { 471413058dfSJan Kiszka DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"), 472413058dfSJan Kiszka }, 473413058dfSJan Kiszka .driver_data = (void *)&iot2040_platform, 474413058dfSJan Kiszka }, 475413058dfSJan Kiszka {} 476413058dfSJan Kiszka }; 477413058dfSJan Kiszka 478d0aeaa83SSudip Mukherjee static int 479d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev, 480d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 481d0aeaa83SSudip Mukherjee { 4820d963ebfSJan Kiszka const struct exar8250_platform *platform; 483413058dfSJan Kiszka const struct dmi_system_id *dmi_match; 484d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x400; 485d0aeaa83SSudip Mukherjee unsigned int baud = 7812500; 486d0aeaa83SSudip Mukherjee u8 __iomem *p; 487d0aeaa83SSudip Mukherjee int ret; 488d0aeaa83SSudip Mukherjee 489413058dfSJan Kiszka dmi_match = dmi_first_match(exar_platforms); 490413058dfSJan Kiszka if (dmi_match) 491413058dfSJan Kiszka platform = dmi_match->driver_data; 492413058dfSJan Kiszka else 4930d963ebfSJan Kiszka platform = &exar8250_default_platform; 4940d963ebfSJan Kiszka 495d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 4960d963ebfSJan Kiszka port->port.rs485_config = platform->rs485_config; 4970d963ebfSJan Kiszka 498d0aeaa83SSudip Mukherjee /* 499328c11f2SAndy Shevchenko * Setup the UART clock for the devices on expansion slot to 500d0aeaa83SSudip Mukherjee * half the clock speed of the main chip (which is 125MHz) 501d0aeaa83SSudip Mukherjee */ 502328c11f2SAndy Shevchenko if (idx >= 8) 503d0aeaa83SSudip Mukherjee port->port.uartclk /= 2; 504d0aeaa83SSudip Mukherjee 5055b5f252dSJan Kiszka ret = default_setup(priv, pcidev, idx, offset, port); 5065b5f252dSJan Kiszka if (ret) 5075b5f252dSJan Kiszka return ret; 508d0aeaa83SSudip Mukherjee 5095b5f252dSJan Kiszka p = port->port.membase; 510d0aeaa83SSudip Mukherjee 511d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_8XMODE); 512d0aeaa83SSudip Mukherjee writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR); 513d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_TXTRG); 514d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_RXTRG); 515d0aeaa83SSudip Mukherjee 5165b5f252dSJan Kiszka if (idx == 0) { 5175b5f252dSJan Kiszka /* Setup Multipurpose Input/Output pins. */ 518bea8be65SJan Kiszka setup_gpio(pcidev, p); 519d0aeaa83SSudip Mukherjee 5200d963ebfSJan Kiszka ret = platform->register_gpio(pcidev, port); 5215b5f252dSJan Kiszka } 522d0aeaa83SSudip Mukherjee 5230d963ebfSJan Kiszka return ret; 524d0aeaa83SSudip Mukherjee } 525d0aeaa83SSudip Mukherjee 526d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev) 527d0aeaa83SSudip Mukherjee { 528d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 529d0aeaa83SSudip Mukherjee struct uart_8250_port *port = serial8250_get_port(priv->line[0]); 530d0aeaa83SSudip Mukherjee struct platform_device *pdev = port->port.private_data; 531d0aeaa83SSudip Mukherjee 532d0aeaa83SSudip Mukherjee platform_device_unregister(pdev); 533d0aeaa83SSudip Mukherjee port->port.private_data = NULL; 534d0aeaa83SSudip Mukherjee } 535d0aeaa83SSudip Mukherjee 53672169e42SAaron Sierra static inline void exar_misc_clear(struct exar8250 *priv) 53772169e42SAaron Sierra { 53872169e42SAaron Sierra /* Clear all PCI interrupts by reading INT0. No effect on IIR */ 53972169e42SAaron Sierra readb(priv->virt + UART_EXAR_INT0); 54072169e42SAaron Sierra 54172169e42SAaron Sierra /* Clear INT0 for Expansion Interface slave ports, too */ 54272169e42SAaron Sierra if (priv->board->num_ports > 8) 54372169e42SAaron Sierra readb(priv->virt + 0x2000 + UART_EXAR_INT0); 54472169e42SAaron Sierra } 54572169e42SAaron Sierra 546c7e1b405SAaron Sierra /* 547c7e1b405SAaron Sierra * These Exar UARTs have an extra interrupt indicator that could fire for a 548c7e1b405SAaron Sierra * few interrupts that are not presented/cleared through IIR. One of which is 549c7e1b405SAaron Sierra * a wakeup interrupt when coming out of sleep. These interrupts are only 550c7e1b405SAaron Sierra * cleared by reading global INT0 or INT1 registers as interrupts are 551c7e1b405SAaron Sierra * associated with channel 0. The INT[3:0] registers _are_ accessible from each 552c7e1b405SAaron Sierra * channel's address space, but for the sake of bus efficiency we register a 553c7e1b405SAaron Sierra * dedicated handler at the PCI device level to handle them. 554c7e1b405SAaron Sierra */ 555c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data) 556c7e1b405SAaron Sierra { 55772169e42SAaron Sierra exar_misc_clear(data); 558c7e1b405SAaron Sierra 559c7e1b405SAaron Sierra return IRQ_HANDLED; 560c7e1b405SAaron Sierra } 561c7e1b405SAaron Sierra 562d0aeaa83SSudip Mukherjee static int 563d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent) 564d0aeaa83SSudip Mukherjee { 565d0aeaa83SSudip Mukherjee unsigned int nr_ports, i, bar = 0, maxnr; 566d0aeaa83SSudip Mukherjee struct exar8250_board *board; 567d0aeaa83SSudip Mukherjee struct uart_8250_port uart; 568d0aeaa83SSudip Mukherjee struct exar8250 *priv; 569d0aeaa83SSudip Mukherjee int rc; 570d0aeaa83SSudip Mukherjee 571d0aeaa83SSudip Mukherjee board = (struct exar8250_board *)ent->driver_data; 572d0aeaa83SSudip Mukherjee if (!board) 573d0aeaa83SSudip Mukherjee return -EINVAL; 574d0aeaa83SSudip Mukherjee 575d0aeaa83SSudip Mukherjee rc = pcim_enable_device(pcidev); 576d0aeaa83SSudip Mukherjee if (rc) 577d0aeaa83SSudip Mukherjee return rc; 578d0aeaa83SSudip Mukherjee 579d0aeaa83SSudip Mukherjee maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3); 580d0aeaa83SSudip Mukherjee 581d0aeaa83SSudip Mukherjee nr_ports = board->num_ports ? board->num_ports : pcidev->device & 0x0f; 582d0aeaa83SSudip Mukherjee 583df60a8afSAndy Shevchenko priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL); 584d0aeaa83SSudip Mukherjee if (!priv) 585d0aeaa83SSudip Mukherjee return -ENOMEM; 586d0aeaa83SSudip Mukherjee 587d0aeaa83SSudip Mukherjee priv->board = board; 588c7e1b405SAaron Sierra priv->virt = pcim_iomap(pcidev, bar, 0); 589c7e1b405SAaron Sierra if (!priv->virt) 590c7e1b405SAaron Sierra return -ENOMEM; 591d0aeaa83SSudip Mukherjee 592172c33cbSJan Kiszka pci_set_master(pcidev); 593172c33cbSJan Kiszka 594172c33cbSJan Kiszka rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES); 595172c33cbSJan Kiszka if (rc < 0) 596172c33cbSJan Kiszka return rc; 597172c33cbSJan Kiszka 598d0aeaa83SSudip Mukherjee memset(&uart, 0, sizeof(uart)); 5996be254c2SAndy Shevchenko uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT; 600172c33cbSJan Kiszka uart.port.irq = pci_irq_vector(pcidev, 0); 601d0aeaa83SSudip Mukherjee uart.port.dev = &pcidev->dev; 602d0aeaa83SSudip Mukherjee 603c7e1b405SAaron Sierra rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler, 604c7e1b405SAaron Sierra IRQF_SHARED, "exar_uart", priv); 605c7e1b405SAaron Sierra if (rc) 606c7e1b405SAaron Sierra return rc; 607c7e1b405SAaron Sierra 60872169e42SAaron Sierra /* Clear interrupts */ 60972169e42SAaron Sierra exar_misc_clear(priv); 61072169e42SAaron Sierra 611d0aeaa83SSudip Mukherjee for (i = 0; i < nr_ports && i < maxnr; i++) { 612d0aeaa83SSudip Mukherjee rc = board->setup(priv, pcidev, &uart, i); 613d0aeaa83SSudip Mukherjee if (rc) { 614d0aeaa83SSudip Mukherjee dev_err(&pcidev->dev, "Failed to setup port %u\n", i); 615d0aeaa83SSudip Mukherjee break; 616d0aeaa83SSudip Mukherjee } 617d0aeaa83SSudip Mukherjee 618d0aeaa83SSudip Mukherjee dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n", 619d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, uart.port.iotype); 620d0aeaa83SSudip Mukherjee 621d0aeaa83SSudip Mukherjee priv->line[i] = serial8250_register_8250_port(&uart); 622d0aeaa83SSudip Mukherjee if (priv->line[i] < 0) { 623d0aeaa83SSudip Mukherjee dev_err(&pcidev->dev, 624d0aeaa83SSudip Mukherjee "Couldn't register serial port %lx, irq %d, type %d, error %d\n", 625d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, 626d0aeaa83SSudip Mukherjee uart.port.iotype, priv->line[i]); 627d0aeaa83SSudip Mukherjee break; 628d0aeaa83SSudip Mukherjee } 629d0aeaa83SSudip Mukherjee } 630d0aeaa83SSudip Mukherjee priv->nr = i; 631d0aeaa83SSudip Mukherjee pci_set_drvdata(pcidev, priv); 632d0aeaa83SSudip Mukherjee return 0; 633d0aeaa83SSudip Mukherjee } 634d0aeaa83SSudip Mukherjee 635d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev) 636d0aeaa83SSudip Mukherjee { 637d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 638d0aeaa83SSudip Mukherjee unsigned int i; 639d0aeaa83SSudip Mukherjee 640d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 641d0aeaa83SSudip Mukherjee serial8250_unregister_port(priv->line[i]); 642d0aeaa83SSudip Mukherjee 643d0aeaa83SSudip Mukherjee if (priv->board->exit) 644d0aeaa83SSudip Mukherjee priv->board->exit(pcidev); 645d0aeaa83SSudip Mukherjee } 646d0aeaa83SSudip Mukherjee 647d0aeaa83SSudip Mukherjee static int __maybe_unused exar_suspend(struct device *dev) 648d0aeaa83SSudip Mukherjee { 649d0aeaa83SSudip Mukherjee struct pci_dev *pcidev = to_pci_dev(dev); 650d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 651d0aeaa83SSudip Mukherjee unsigned int i; 652d0aeaa83SSudip Mukherjee 653d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 654d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0) 655d0aeaa83SSudip Mukherjee serial8250_suspend_port(priv->line[i]); 656d0aeaa83SSudip Mukherjee 657d0aeaa83SSudip Mukherjee /* Ensure that every init quirk is properly torn down */ 658d0aeaa83SSudip Mukherjee if (priv->board->exit) 659d0aeaa83SSudip Mukherjee priv->board->exit(pcidev); 660d0aeaa83SSudip Mukherjee 661d0aeaa83SSudip Mukherjee return 0; 662d0aeaa83SSudip Mukherjee } 663d0aeaa83SSudip Mukherjee 664d0aeaa83SSudip Mukherjee static int __maybe_unused exar_resume(struct device *dev) 665d0aeaa83SSudip Mukherjee { 66676b4106cSChuhong Yuan struct exar8250 *priv = dev_get_drvdata(dev); 667d0aeaa83SSudip Mukherjee unsigned int i; 668d0aeaa83SSudip Mukherjee 66972169e42SAaron Sierra exar_misc_clear(priv); 67072169e42SAaron Sierra 671d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 672d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0) 673d0aeaa83SSudip Mukherjee serial8250_resume_port(priv->line[i]); 674d0aeaa83SSudip Mukherjee 675d0aeaa83SSudip Mukherjee return 0; 676d0aeaa83SSudip Mukherjee } 677d0aeaa83SSudip Mukherjee 678d0aeaa83SSudip Mukherjee static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume); 679d0aeaa83SSudip Mukherjee 680fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = { 681fc6cc961SJan Kiszka .num_ports = 2, 682fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 683fc6cc961SJan Kiszka }; 684fc6cc961SJan Kiszka 685fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = { 686fc6cc961SJan Kiszka .num_ports = 4, 687fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 688fc6cc961SJan Kiszka }; 689fc6cc961SJan Kiszka 690fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = { 691fc6cc961SJan Kiszka .num_ports = 8, 692fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 693fc6cc961SJan Kiszka }; 694fc6cc961SJan Kiszka 695d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_connect = { 696d0aeaa83SSudip Mukherjee .setup = pci_connect_tech_setup, 697d0aeaa83SSudip Mukherjee }; 698d0aeaa83SSudip Mukherjee 699d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = { 700d0aeaa83SSudip Mukherjee .num_ports = 1, 701d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup, 702d0aeaa83SSudip Mukherjee }; 703d0aeaa83SSudip Mukherjee 704d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = { 705d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup, 706d0aeaa83SSudip Mukherjee }; 707d0aeaa83SSudip Mukherjee 708d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = { 709d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 710d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 711d0aeaa83SSudip Mukherjee }; 712d0aeaa83SSudip Mukherjee 713d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = { 714d0aeaa83SSudip Mukherjee .num_ports = 12, 715d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 716d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 717d0aeaa83SSudip Mukherjee }; 718d0aeaa83SSudip Mukherjee 719d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = { 720d0aeaa83SSudip Mukherjee .num_ports = 16, 721d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 722d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 723d0aeaa83SSudip Mukherjee }; 724d0aeaa83SSudip Mukherjee 725d0aeaa83SSudip Mukherjee #define CONNECT_DEVICE(devid, sdevid, bd) { \ 726d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \ 727d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \ 728d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \ 729d0aeaa83SSudip Mukherjee PCI_SUBVENDOR_ID_CONNECT_TECH, \ 730d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0, \ 731d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \ 732d0aeaa83SSudip Mukherjee } 733d0aeaa83SSudip Mukherjee 734d0aeaa83SSudip Mukherjee #define EXAR_DEVICE(vend, devid, bd) { \ 735d0aeaa83SSudip Mukherjee PCI_VDEVICE(vend, PCI_DEVICE_ID_##devid), (kernel_ulong_t)&bd \ 736d0aeaa83SSudip Mukherjee } 737d0aeaa83SSudip Mukherjee 738d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) { \ 739d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \ 740d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \ 741d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \ 742d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_IBM, \ 743d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \ 744d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \ 745d0aeaa83SSudip Mukherjee } 746d0aeaa83SSudip Mukherjee 7473637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = { 748d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect), 749d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect), 750d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect), 751d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect), 752d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect), 753d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect), 754d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2, pbn_connect), 755d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4, pbn_connect), 756d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8, pbn_connect), 757d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect), 758d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect), 759d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect), 760d0aeaa83SSudip Mukherjee 761d0aeaa83SSudip Mukherjee IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn), 762d0aeaa83SSudip Mukherjee 763d0aeaa83SSudip Mukherjee /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */ 764d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C152, pbn_exar_XR17C15x), 765d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C154, pbn_exar_XR17C15x), 766d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C158, pbn_exar_XR17C15x), 767d0aeaa83SSudip Mukherjee 768d0aeaa83SSudip Mukherjee /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */ 769d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V352, pbn_exar_XR17V35x), 770d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V354, pbn_exar_XR17V35x), 771d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V358, pbn_exar_XR17V35x), 772d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V4358, pbn_exar_XR17V4358), 773d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V8358, pbn_exar_XR17V8358), 774d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4222PCIE, pbn_exar_XR17V35x), 775d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4224PCIE, pbn_exar_XR17V35x), 776d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4228PCIE, pbn_exar_XR17V35x), 777fc6cc961SJan Kiszka 778fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_4222PCI335, pbn_fastcom335_2), 779fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_4224PCI335, pbn_fastcom335_4), 780fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_2324PCI335, pbn_fastcom335_4), 781fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_2328PCI335, pbn_fastcom335_8), 782d0aeaa83SSudip Mukherjee { 0, } 783d0aeaa83SSudip Mukherjee }; 784d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl); 785d0aeaa83SSudip Mukherjee 786d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = { 787d0aeaa83SSudip Mukherjee .name = "exar_serial", 788d0aeaa83SSudip Mukherjee .probe = exar_pci_probe, 789d0aeaa83SSudip Mukherjee .remove = exar_pci_remove, 790d0aeaa83SSudip Mukherjee .driver = { 791d0aeaa83SSudip Mukherjee .pm = &exar_pci_pm, 792d0aeaa83SSudip Mukherjee }, 793d0aeaa83SSudip Mukherjee .id_table = exar_pci_tbl, 794d0aeaa83SSudip Mukherjee }; 795d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver); 796d0aeaa83SSudip Mukherjee 797d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL"); 7982b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver"); 799d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>"); 800