1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2d0aeaa83SSudip Mukherjee /* 3d0aeaa83SSudip Mukherjee * Probe module for 8250/16550-type Exar chips PCI serial ports. 4d0aeaa83SSudip Mukherjee * 5d0aeaa83SSudip Mukherjee * Based on drivers/tty/serial/8250/8250_pci.c, 6d0aeaa83SSudip Mukherjee * 7d0aeaa83SSudip Mukherjee * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved. 8d0aeaa83SSudip Mukherjee */ 94076cf08SJan Kiszka #include <linux/acpi.h> 10413058dfSJan Kiszka #include <linux/dmi.h> 11d0aeaa83SSudip Mukherjee #include <linux/io.h> 12d0aeaa83SSudip Mukherjee #include <linux/kernel.h> 13d0aeaa83SSudip Mukherjee #include <linux/module.h> 14d0aeaa83SSudip Mukherjee #include <linux/pci.h> 15380b1e2fSJan Kiszka #include <linux/property.h> 16d0aeaa83SSudip Mukherjee #include <linux/serial_core.h> 17d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h> 18d0aeaa83SSudip Mukherjee #include <linux/slab.h> 19d0aeaa83SSudip Mukherjee #include <linux/string.h> 20d0aeaa83SSudip Mukherjee #include <linux/tty.h> 21d0aeaa83SSudip Mukherjee #include <linux/8250_pci.h> 22d0aeaa83SSudip Mukherjee 23d0aeaa83SSudip Mukherjee #include <asm/byteorder.h> 24d0aeaa83SSudip Mukherjee 25d0aeaa83SSudip Mukherjee #include "8250.h" 26d0aeaa83SSudip Mukherjee 27fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002 28fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004 29fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a 30fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b 31d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020 32d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021 33d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022 34d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358 35d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358 36d0aeaa83SSudip Mukherjee 37c7e1b405SAaron Sierra #define UART_EXAR_INT0 0x80 387e12357eSJan Kiszka #define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */ 39*6be254c2SAndy Shevchenko #define UART_EXAR_DVID 0x8d /* Device identification */ 407e12357eSJan Kiszka 417e12357eSJan Kiszka #define UART_EXAR_FCTR 0x08 /* Feature Control Register */ 427e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */ 437e12357eSJan Kiszka #define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */ 447e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */ 457e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */ 467e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */ 477e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */ 487e12357eSJan Kiszka 497e12357eSJan Kiszka #define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */ 507e12357eSJan Kiszka #define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */ 517e12357eSJan Kiszka 52d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */ 53d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */ 54d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */ 55d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */ 56d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */ 57d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */ 58d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */ 59d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */ 60d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */ 61d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */ 62d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */ 63d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */ 64d0aeaa83SSudip Mukherjee 65413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x) ((x) << 4) 66413058dfSJan Kiszka 67413058dfSJan Kiszka /* 68413058dfSJan Kiszka * IOT2040 MPIO wiring semantics: 69413058dfSJan Kiszka * 70413058dfSJan Kiszka * MPIO Port Function 71413058dfSJan Kiszka * ---- ---- -------- 72413058dfSJan Kiszka * 0 2 Mode bit 0 73413058dfSJan Kiszka * 1 2 Mode bit 1 74413058dfSJan Kiszka * 2 2 Terminate bus 75413058dfSJan Kiszka * 3 - <reserved> 76413058dfSJan Kiszka * 4 3 Mode bit 0 77413058dfSJan Kiszka * 5 3 Mode bit 1 78413058dfSJan Kiszka * 6 3 Terminate bus 79413058dfSJan Kiszka * 7 - <reserved> 80413058dfSJan Kiszka * 8 2 Enable 81413058dfSJan Kiszka * 9 3 Enable 82413058dfSJan Kiszka * 10 - Red LED 83413058dfSJan Kiszka * 11..15 - <unused> 84413058dfSJan Kiszka */ 85413058dfSJan Kiszka 86413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */ 87413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232 0x01 88413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485 0x02 89413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422 0x03 90413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS 0x04 91413058dfSJan Kiszka 92413058dfSJan Kiszka #define IOT2040_UART1_MASK 0x0f 93413058dfSJan Kiszka #define IOT2040_UART2_SHIFT 4 94413058dfSJan Kiszka 95413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE 0x11 /* both RS232 */ 96413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE 0x88 /* reserved pins as input */ 97413058dfSJan Kiszka 98413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */ 99413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE 0x03 100413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE 0xF8 /* enable & LED as outputs */ 101413058dfSJan Kiszka 102d0aeaa83SSudip Mukherjee struct exar8250; 103d0aeaa83SSudip Mukherjee 1040d963ebfSJan Kiszka struct exar8250_platform { 1050d963ebfSJan Kiszka int (*rs485_config)(struct uart_port *, struct serial_rs485 *); 1060d963ebfSJan Kiszka int (*register_gpio)(struct pci_dev *, struct uart_8250_port *); 1070d963ebfSJan Kiszka }; 1080d963ebfSJan Kiszka 109d0aeaa83SSudip Mukherjee /** 110d0aeaa83SSudip Mukherjee * struct exar8250_board - board information 111d0aeaa83SSudip Mukherjee * @num_ports: number of serial ports 112d0aeaa83SSudip Mukherjee * @reg_shift: describes UART register mapping in PCI memory 11326f22d57SAndy Shevchenko * @setup: quirk run at ->probe() stage 11426f22d57SAndy Shevchenko * @exit: quirk run at ->remove() stage 115d0aeaa83SSudip Mukherjee */ 116d0aeaa83SSudip Mukherjee struct exar8250_board { 117d0aeaa83SSudip Mukherjee unsigned int num_ports; 118d0aeaa83SSudip Mukherjee unsigned int reg_shift; 119d0aeaa83SSudip Mukherjee int (*setup)(struct exar8250 *, struct pci_dev *, 120d0aeaa83SSudip Mukherjee struct uart_8250_port *, int); 121d0aeaa83SSudip Mukherjee void (*exit)(struct pci_dev *pcidev); 122d0aeaa83SSudip Mukherjee }; 123d0aeaa83SSudip Mukherjee 124d0aeaa83SSudip Mukherjee struct exar8250 { 125d0aeaa83SSudip Mukherjee unsigned int nr; 126d0aeaa83SSudip Mukherjee struct exar8250_board *board; 127c7e1b405SAaron Sierra void __iomem *virt; 128d0aeaa83SSudip Mukherjee int line[0]; 129d0aeaa83SSudip Mukherjee }; 130d0aeaa83SSudip Mukherjee 131d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev, 132d0aeaa83SSudip Mukherjee int idx, unsigned int offset, 133d0aeaa83SSudip Mukherjee struct uart_8250_port *port) 134d0aeaa83SSudip Mukherjee { 135d0aeaa83SSudip Mukherjee const struct exar8250_board *board = priv->board; 136d0aeaa83SSudip Mukherjee unsigned int bar = 0; 137*6be254c2SAndy Shevchenko unsigned char status; 138d0aeaa83SSudip Mukherjee 139d0aeaa83SSudip Mukherjee port->port.iotype = UPIO_MEM; 140d0aeaa83SSudip Mukherjee port->port.mapbase = pci_resource_start(pcidev, bar) + offset; 141c7e1b405SAaron Sierra port->port.membase = priv->virt + offset; 142d0aeaa83SSudip Mukherjee port->port.regshift = board->reg_shift; 143d0aeaa83SSudip Mukherjee 144*6be254c2SAndy Shevchenko /* 145*6be254c2SAndy Shevchenko * XR17V35x UARTs have an extra divisor register, DLD that gets enabled 146*6be254c2SAndy Shevchenko * with when DLAB is set which will cause the device to incorrectly match 147*6be254c2SAndy Shevchenko * and assign port type to PORT_16650. The EFR for this UART is found 148*6be254c2SAndy Shevchenko * at offset 0x09. Instead check the Deice ID (DVID) register 149*6be254c2SAndy Shevchenko * for a 2, 4 or 8 port UART. 150*6be254c2SAndy Shevchenko */ 151*6be254c2SAndy Shevchenko status = readb(port->port.membase + UART_EXAR_DVID); 152*6be254c2SAndy Shevchenko if (status == 0x82 || status == 0x84 || status == 0x88) { 153*6be254c2SAndy Shevchenko port->port.type = PORT_XR17V35X; 154*6be254c2SAndy Shevchenko } else { 155*6be254c2SAndy Shevchenko port->port.type = PORT_XR17D15X; 156*6be254c2SAndy Shevchenko } 157*6be254c2SAndy Shevchenko 158d0aeaa83SSudip Mukherjee return 0; 159d0aeaa83SSudip Mukherjee } 160d0aeaa83SSudip Mukherjee 161d0aeaa83SSudip Mukherjee static int 162fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev, 163fc6cc961SJan Kiszka struct uart_8250_port *port, int idx) 164fc6cc961SJan Kiszka { 165fc6cc961SJan Kiszka unsigned int offset = idx * 0x200; 166fc6cc961SJan Kiszka unsigned int baud = 1843200; 167fc6cc961SJan Kiszka u8 __iomem *p; 168fc6cc961SJan Kiszka int err; 169fc6cc961SJan Kiszka 170fc6cc961SJan Kiszka port->port.uartclk = baud * 16; 171fc6cc961SJan Kiszka 172fc6cc961SJan Kiszka err = default_setup(priv, pcidev, idx, offset, port); 173fc6cc961SJan Kiszka if (err) 174fc6cc961SJan Kiszka return err; 175fc6cc961SJan Kiszka 176fc6cc961SJan Kiszka p = port->port.membase; 177fc6cc961SJan Kiszka 178fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_8XMODE); 179fc6cc961SJan Kiszka writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR); 180fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_TXTRG); 181fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_RXTRG); 182fc6cc961SJan Kiszka 183fc6cc961SJan Kiszka /* 184fc6cc961SJan Kiszka * Setup Multipurpose Input/Output pins. 185fc6cc961SJan Kiszka */ 186fc6cc961SJan Kiszka if (idx == 0) { 187fc6cc961SJan Kiszka switch (pcidev->device) { 188fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4222PCI335: 189fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4224PCI335: 190fc6cc961SJan Kiszka writeb(0x78, p + UART_EXAR_MPIOLVL_7_0); 191fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINV_7_0); 192fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOSEL_7_0); 193fc6cc961SJan Kiszka break; 194fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2324PCI335: 195fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2328PCI335: 196fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOLVL_7_0); 197fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOINV_7_0); 198fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0); 199fc6cc961SJan Kiszka break; 200fc6cc961SJan Kiszka } 201fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINT_7_0); 202fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIO3T_7_0); 203fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOOD_7_0); 204fc6cc961SJan Kiszka } 205fc6cc961SJan Kiszka 206fc6cc961SJan Kiszka return 0; 207fc6cc961SJan Kiszka } 208fc6cc961SJan Kiszka 209fc6cc961SJan Kiszka static int 210d0aeaa83SSudip Mukherjee pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev, 211d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 212d0aeaa83SSudip Mukherjee { 213d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200; 214d0aeaa83SSudip Mukherjee unsigned int baud = 1843200; 215d0aeaa83SSudip Mukherjee 216d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 217d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port); 218d0aeaa83SSudip Mukherjee } 219d0aeaa83SSudip Mukherjee 220d0aeaa83SSudip Mukherjee static int 221d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev, 222d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 223d0aeaa83SSudip Mukherjee { 224d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200; 225d0aeaa83SSudip Mukherjee unsigned int baud = 921600; 226d0aeaa83SSudip Mukherjee 227d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 228d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port); 229d0aeaa83SSudip Mukherjee } 230d0aeaa83SSudip Mukherjee 231bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p) 232d0aeaa83SSudip Mukherjee { 233bea8be65SJan Kiszka /* 234bea8be65SJan Kiszka * The Commtech adapters required the MPIOs to be driven low. The Exar 235bea8be65SJan Kiszka * devices will export them as GPIOs, so we pre-configure them safely 236bea8be65SJan Kiszka * as inputs. 237bea8be65SJan Kiszka */ 238bea8be65SJan Kiszka u8 dir = pcidev->vendor == PCI_VENDOR_ID_EXAR ? 0xff : 0x00; 239bea8be65SJan Kiszka 240d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_7_0); 241d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_7_0); 242d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_7_0); 243d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_7_0); 244bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_7_0); 245d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_7_0); 246d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_15_8); 247d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_15_8); 248d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_15_8); 249d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_15_8); 250bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_15_8); 251d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_15_8); 252d0aeaa83SSudip Mukherjee } 253d0aeaa83SSudip Mukherjee 254d0aeaa83SSudip Mukherjee static void * 255380b1e2fSJan Kiszka __xr17v35x_register_gpio(struct pci_dev *pcidev, 256380b1e2fSJan Kiszka const struct property_entry *properties) 257d0aeaa83SSudip Mukherjee { 258d0aeaa83SSudip Mukherjee struct platform_device *pdev; 259d0aeaa83SSudip Mukherjee 260d0aeaa83SSudip Mukherjee pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO); 261d0aeaa83SSudip Mukherjee if (!pdev) 262d0aeaa83SSudip Mukherjee return NULL; 263d0aeaa83SSudip Mukherjee 264d3936d74SJan Kiszka pdev->dev.parent = &pcidev->dev; 2654076cf08SJan Kiszka ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev)); 266d3936d74SJan Kiszka 267380b1e2fSJan Kiszka if (platform_device_add_properties(pdev, properties) < 0 || 268380b1e2fSJan Kiszka platform_device_add(pdev) < 0) { 269d0aeaa83SSudip Mukherjee platform_device_put(pdev); 270d0aeaa83SSudip Mukherjee return NULL; 271d0aeaa83SSudip Mukherjee } 272d0aeaa83SSudip Mukherjee 273d0aeaa83SSudip Mukherjee return pdev; 274d0aeaa83SSudip Mukherjee } 275d0aeaa83SSudip Mukherjee 276380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = { 277a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 0), 278380b1e2fSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 16), 279380b1e2fSJan Kiszka { } 280380b1e2fSJan Kiszka }; 281380b1e2fSJan Kiszka 2820d963ebfSJan Kiszka static int xr17v35x_register_gpio(struct pci_dev *pcidev, 2830d963ebfSJan Kiszka struct uart_8250_port *port) 2840d963ebfSJan Kiszka { 2850d963ebfSJan Kiszka if (pcidev->vendor == PCI_VENDOR_ID_EXAR) 2860d963ebfSJan Kiszka port->port.private_data = 287380b1e2fSJan Kiszka __xr17v35x_register_gpio(pcidev, exar_gpio_properties); 2880d963ebfSJan Kiszka 2890d963ebfSJan Kiszka return 0; 2900d963ebfSJan Kiszka } 2910d963ebfSJan Kiszka 2929d939894SDaniel Golle static int generic_rs485_config(struct uart_port *port, 2939d939894SDaniel Golle struct serial_rs485 *rs485) 2949d939894SDaniel Golle { 2959d939894SDaniel Golle bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED); 2969d939894SDaniel Golle u8 __iomem *p = port->membase; 2979d939894SDaniel Golle u8 value; 2989d939894SDaniel Golle 2999d939894SDaniel Golle value = readb(p + UART_EXAR_FCTR); 3009d939894SDaniel Golle if (is_rs485) 3019d939894SDaniel Golle value |= UART_FCTR_EXAR_485; 3029d939894SDaniel Golle else 3039d939894SDaniel Golle value &= ~UART_FCTR_EXAR_485; 3049d939894SDaniel Golle 3059d939894SDaniel Golle writeb(value, p + UART_EXAR_FCTR); 3069d939894SDaniel Golle 3079d939894SDaniel Golle if (is_rs485) 3089d939894SDaniel Golle writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR); 3099d939894SDaniel Golle 3109d939894SDaniel Golle port->rs485 = *rs485; 3119d939894SDaniel Golle 3129d939894SDaniel Golle return 0; 3139d939894SDaniel Golle } 3149d939894SDaniel Golle 3150d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = { 3160d963ebfSJan Kiszka .register_gpio = xr17v35x_register_gpio, 3179d939894SDaniel Golle .rs485_config = generic_rs485_config, 3180d963ebfSJan Kiszka }; 3190d963ebfSJan Kiszka 320413058dfSJan Kiszka static int iot2040_rs485_config(struct uart_port *port, 321413058dfSJan Kiszka struct serial_rs485 *rs485) 322413058dfSJan Kiszka { 323413058dfSJan Kiszka bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED); 324413058dfSJan Kiszka u8 __iomem *p = port->membase; 325413058dfSJan Kiszka u8 mask = IOT2040_UART1_MASK; 326413058dfSJan Kiszka u8 mode, value; 327413058dfSJan Kiszka 328413058dfSJan Kiszka if (is_rs485) { 329413058dfSJan Kiszka if (rs485->flags & SER_RS485_RX_DURING_TX) 330413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS422; 331413058dfSJan Kiszka else 332413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS485; 333413058dfSJan Kiszka 334413058dfSJan Kiszka if (rs485->flags & SER_RS485_TERMINATE_BUS) 335413058dfSJan Kiszka mode |= IOT2040_UART_TERMINATE_BUS; 336413058dfSJan Kiszka } else { 337413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS232; 338413058dfSJan Kiszka } 339413058dfSJan Kiszka 340413058dfSJan Kiszka if (port->line == 3) { 341413058dfSJan Kiszka mask <<= IOT2040_UART2_SHIFT; 342413058dfSJan Kiszka mode <<= IOT2040_UART2_SHIFT; 343413058dfSJan Kiszka } 344413058dfSJan Kiszka 345413058dfSJan Kiszka value = readb(p + UART_EXAR_MPIOLVL_7_0); 346413058dfSJan Kiszka value &= ~mask; 347413058dfSJan Kiszka value |= mode; 348413058dfSJan Kiszka writeb(value, p + UART_EXAR_MPIOLVL_7_0); 349413058dfSJan Kiszka 3509d939894SDaniel Golle return generic_rs485_config(port, rs485); 351413058dfSJan Kiszka } 352413058dfSJan Kiszka 353413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = { 354a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 10), 355413058dfSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 1), 356413058dfSJan Kiszka { } 357413058dfSJan Kiszka }; 358413058dfSJan Kiszka 359413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev, 360413058dfSJan Kiszka struct uart_8250_port *port) 361413058dfSJan Kiszka { 362413058dfSJan Kiszka u8 __iomem *p = port->port.membase; 363413058dfSJan Kiszka 364413058dfSJan Kiszka writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0); 365413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0); 366413058dfSJan Kiszka writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8); 367413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8); 368413058dfSJan Kiszka 369413058dfSJan Kiszka port->port.private_data = 370413058dfSJan Kiszka __xr17v35x_register_gpio(pcidev, iot2040_gpio_properties); 371413058dfSJan Kiszka 372413058dfSJan Kiszka return 0; 373413058dfSJan Kiszka } 374413058dfSJan Kiszka 375413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = { 376413058dfSJan Kiszka .rs485_config = iot2040_rs485_config, 377413058dfSJan Kiszka .register_gpio = iot2040_register_gpio, 378413058dfSJan Kiszka }; 379413058dfSJan Kiszka 3803e51ceeaSSu Bao Cheng /* 3813e51ceeaSSu Bao Cheng * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device, 3823e51ceeaSSu Bao Cheng * IOT2020 doesn't have. Therefore it is sufficient to match on the common 3833e51ceeaSSu Bao Cheng * board name after the device was found. 3843e51ceeaSSu Bao Cheng */ 385413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = { 386413058dfSJan Kiszka { 387413058dfSJan Kiszka .matches = { 388413058dfSJan Kiszka DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"), 389413058dfSJan Kiszka }, 390413058dfSJan Kiszka .driver_data = (void *)&iot2040_platform, 391413058dfSJan Kiszka }, 392413058dfSJan Kiszka {} 393413058dfSJan Kiszka }; 394413058dfSJan Kiszka 395d0aeaa83SSudip Mukherjee static int 396d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev, 397d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 398d0aeaa83SSudip Mukherjee { 3990d963ebfSJan Kiszka const struct exar8250_platform *platform; 400413058dfSJan Kiszka const struct dmi_system_id *dmi_match; 401d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x400; 402d0aeaa83SSudip Mukherjee unsigned int baud = 7812500; 403d0aeaa83SSudip Mukherjee u8 __iomem *p; 404d0aeaa83SSudip Mukherjee int ret; 405d0aeaa83SSudip Mukherjee 406413058dfSJan Kiszka dmi_match = dmi_first_match(exar_platforms); 407413058dfSJan Kiszka if (dmi_match) 408413058dfSJan Kiszka platform = dmi_match->driver_data; 409413058dfSJan Kiszka else 4100d963ebfSJan Kiszka platform = &exar8250_default_platform; 4110d963ebfSJan Kiszka 412d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 4130d963ebfSJan Kiszka port->port.rs485_config = platform->rs485_config; 4140d963ebfSJan Kiszka 415d0aeaa83SSudip Mukherjee /* 416328c11f2SAndy Shevchenko * Setup the UART clock for the devices on expansion slot to 417d0aeaa83SSudip Mukherjee * half the clock speed of the main chip (which is 125MHz) 418d0aeaa83SSudip Mukherjee */ 419328c11f2SAndy Shevchenko if (idx >= 8) 420d0aeaa83SSudip Mukherjee port->port.uartclk /= 2; 421d0aeaa83SSudip Mukherjee 4225b5f252dSJan Kiszka ret = default_setup(priv, pcidev, idx, offset, port); 4235b5f252dSJan Kiszka if (ret) 4245b5f252dSJan Kiszka return ret; 425d0aeaa83SSudip Mukherjee 4265b5f252dSJan Kiszka p = port->port.membase; 427d0aeaa83SSudip Mukherjee 428d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_8XMODE); 429d0aeaa83SSudip Mukherjee writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR); 430d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_TXTRG); 431d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_RXTRG); 432d0aeaa83SSudip Mukherjee 4335b5f252dSJan Kiszka if (idx == 0) { 4345b5f252dSJan Kiszka /* Setup Multipurpose Input/Output pins. */ 435bea8be65SJan Kiszka setup_gpio(pcidev, p); 436d0aeaa83SSudip Mukherjee 4370d963ebfSJan Kiszka ret = platform->register_gpio(pcidev, port); 4385b5f252dSJan Kiszka } 439d0aeaa83SSudip Mukherjee 4400d963ebfSJan Kiszka return ret; 441d0aeaa83SSudip Mukherjee } 442d0aeaa83SSudip Mukherjee 443d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev) 444d0aeaa83SSudip Mukherjee { 445d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 446d0aeaa83SSudip Mukherjee struct uart_8250_port *port = serial8250_get_port(priv->line[0]); 447d0aeaa83SSudip Mukherjee struct platform_device *pdev = port->port.private_data; 448d0aeaa83SSudip Mukherjee 449d0aeaa83SSudip Mukherjee platform_device_unregister(pdev); 450d0aeaa83SSudip Mukherjee port->port.private_data = NULL; 451d0aeaa83SSudip Mukherjee } 452d0aeaa83SSudip Mukherjee 453c7e1b405SAaron Sierra /* 454c7e1b405SAaron Sierra * These Exar UARTs have an extra interrupt indicator that could fire for a 455c7e1b405SAaron Sierra * few interrupts that are not presented/cleared through IIR. One of which is 456c7e1b405SAaron Sierra * a wakeup interrupt when coming out of sleep. These interrupts are only 457c7e1b405SAaron Sierra * cleared by reading global INT0 or INT1 registers as interrupts are 458c7e1b405SAaron Sierra * associated with channel 0. The INT[3:0] registers _are_ accessible from each 459c7e1b405SAaron Sierra * channel's address space, but for the sake of bus efficiency we register a 460c7e1b405SAaron Sierra * dedicated handler at the PCI device level to handle them. 461c7e1b405SAaron Sierra */ 462c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data) 463c7e1b405SAaron Sierra { 464c7e1b405SAaron Sierra struct exar8250 *priv = data; 465c7e1b405SAaron Sierra 466c7e1b405SAaron Sierra /* Clear all PCI interrupts by reading INT0. No effect on IIR */ 46760ab0fafSAaron Sierra readb(priv->virt + UART_EXAR_INT0); 46860ab0fafSAaron Sierra 46960ab0fafSAaron Sierra /* Clear INT0 for Expansion Interface slave ports, too */ 47060ab0fafSAaron Sierra if (priv->board->num_ports > 8) 47160ab0fafSAaron Sierra readb(priv->virt + 0x2000 + UART_EXAR_INT0); 472c7e1b405SAaron Sierra 473c7e1b405SAaron Sierra return IRQ_HANDLED; 474c7e1b405SAaron Sierra } 475c7e1b405SAaron Sierra 476d0aeaa83SSudip Mukherjee static int 477d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent) 478d0aeaa83SSudip Mukherjee { 479d0aeaa83SSudip Mukherjee unsigned int nr_ports, i, bar = 0, maxnr; 480d0aeaa83SSudip Mukherjee struct exar8250_board *board; 481d0aeaa83SSudip Mukherjee struct uart_8250_port uart; 482d0aeaa83SSudip Mukherjee struct exar8250 *priv; 483d0aeaa83SSudip Mukherjee int rc; 484d0aeaa83SSudip Mukherjee 485d0aeaa83SSudip Mukherjee board = (struct exar8250_board *)ent->driver_data; 486d0aeaa83SSudip Mukherjee if (!board) 487d0aeaa83SSudip Mukherjee return -EINVAL; 488d0aeaa83SSudip Mukherjee 489d0aeaa83SSudip Mukherjee rc = pcim_enable_device(pcidev); 490d0aeaa83SSudip Mukherjee if (rc) 491d0aeaa83SSudip Mukherjee return rc; 492d0aeaa83SSudip Mukherjee 493d0aeaa83SSudip Mukherjee maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3); 494d0aeaa83SSudip Mukherjee 495d0aeaa83SSudip Mukherjee nr_ports = board->num_ports ? board->num_ports : pcidev->device & 0x0f; 496d0aeaa83SSudip Mukherjee 497df60a8afSAndy Shevchenko priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL); 498d0aeaa83SSudip Mukherjee if (!priv) 499d0aeaa83SSudip Mukherjee return -ENOMEM; 500d0aeaa83SSudip Mukherjee 501d0aeaa83SSudip Mukherjee priv->board = board; 502c7e1b405SAaron Sierra priv->virt = pcim_iomap(pcidev, bar, 0); 503c7e1b405SAaron Sierra if (!priv->virt) 504c7e1b405SAaron Sierra return -ENOMEM; 505d0aeaa83SSudip Mukherjee 506172c33cbSJan Kiszka pci_set_master(pcidev); 507172c33cbSJan Kiszka 508172c33cbSJan Kiszka rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES); 509172c33cbSJan Kiszka if (rc < 0) 510172c33cbSJan Kiszka return rc; 511172c33cbSJan Kiszka 512d0aeaa83SSudip Mukherjee memset(&uart, 0, sizeof(uart)); 513*6be254c2SAndy Shevchenko uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT; 514172c33cbSJan Kiszka uart.port.irq = pci_irq_vector(pcidev, 0); 515d0aeaa83SSudip Mukherjee uart.port.dev = &pcidev->dev; 516d0aeaa83SSudip Mukherjee 517c7e1b405SAaron Sierra rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler, 518c7e1b405SAaron Sierra IRQF_SHARED, "exar_uart", priv); 519c7e1b405SAaron Sierra if (rc) 520c7e1b405SAaron Sierra return rc; 521c7e1b405SAaron Sierra 522d0aeaa83SSudip Mukherjee for (i = 0; i < nr_ports && i < maxnr; i++) { 523d0aeaa83SSudip Mukherjee rc = board->setup(priv, pcidev, &uart, i); 524d0aeaa83SSudip Mukherjee if (rc) { 525d0aeaa83SSudip Mukherjee dev_err(&pcidev->dev, "Failed to setup port %u\n", i); 526d0aeaa83SSudip Mukherjee break; 527d0aeaa83SSudip Mukherjee } 528d0aeaa83SSudip Mukherjee 529d0aeaa83SSudip Mukherjee dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n", 530d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, uart.port.iotype); 531d0aeaa83SSudip Mukherjee 532d0aeaa83SSudip Mukherjee priv->line[i] = serial8250_register_8250_port(&uart); 533d0aeaa83SSudip Mukherjee if (priv->line[i] < 0) { 534d0aeaa83SSudip Mukherjee dev_err(&pcidev->dev, 535d0aeaa83SSudip Mukherjee "Couldn't register serial port %lx, irq %d, type %d, error %d\n", 536d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, 537d0aeaa83SSudip Mukherjee uart.port.iotype, priv->line[i]); 538d0aeaa83SSudip Mukherjee break; 539d0aeaa83SSudip Mukherjee } 540d0aeaa83SSudip Mukherjee } 541d0aeaa83SSudip Mukherjee priv->nr = i; 542d0aeaa83SSudip Mukherjee pci_set_drvdata(pcidev, priv); 543d0aeaa83SSudip Mukherjee return 0; 544d0aeaa83SSudip Mukherjee } 545d0aeaa83SSudip Mukherjee 546d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev) 547d0aeaa83SSudip Mukherjee { 548d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 549d0aeaa83SSudip Mukherjee unsigned int i; 550d0aeaa83SSudip Mukherjee 551d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 552d0aeaa83SSudip Mukherjee serial8250_unregister_port(priv->line[i]); 553d0aeaa83SSudip Mukherjee 554d0aeaa83SSudip Mukherjee if (priv->board->exit) 555d0aeaa83SSudip Mukherjee priv->board->exit(pcidev); 556d0aeaa83SSudip Mukherjee } 557d0aeaa83SSudip Mukherjee 558d0aeaa83SSudip Mukherjee static int __maybe_unused exar_suspend(struct device *dev) 559d0aeaa83SSudip Mukherjee { 560d0aeaa83SSudip Mukherjee struct pci_dev *pcidev = to_pci_dev(dev); 561d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 562d0aeaa83SSudip Mukherjee unsigned int i; 563d0aeaa83SSudip Mukherjee 564d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 565d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0) 566d0aeaa83SSudip Mukherjee serial8250_suspend_port(priv->line[i]); 567d0aeaa83SSudip Mukherjee 568d0aeaa83SSudip Mukherjee /* Ensure that every init quirk is properly torn down */ 569d0aeaa83SSudip Mukherjee if (priv->board->exit) 570d0aeaa83SSudip Mukherjee priv->board->exit(pcidev); 571d0aeaa83SSudip Mukherjee 572d0aeaa83SSudip Mukherjee return 0; 573d0aeaa83SSudip Mukherjee } 574d0aeaa83SSudip Mukherjee 575d0aeaa83SSudip Mukherjee static int __maybe_unused exar_resume(struct device *dev) 576d0aeaa83SSudip Mukherjee { 57776b4106cSChuhong Yuan struct exar8250 *priv = dev_get_drvdata(dev); 578d0aeaa83SSudip Mukherjee unsigned int i; 579d0aeaa83SSudip Mukherjee 580d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 581d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0) 582d0aeaa83SSudip Mukherjee serial8250_resume_port(priv->line[i]); 583d0aeaa83SSudip Mukherjee 584d0aeaa83SSudip Mukherjee return 0; 585d0aeaa83SSudip Mukherjee } 586d0aeaa83SSudip Mukherjee 587d0aeaa83SSudip Mukherjee static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume); 588d0aeaa83SSudip Mukherjee 589fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = { 590fc6cc961SJan Kiszka .num_ports = 2, 591fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 592fc6cc961SJan Kiszka }; 593fc6cc961SJan Kiszka 594fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = { 595fc6cc961SJan Kiszka .num_ports = 4, 596fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 597fc6cc961SJan Kiszka }; 598fc6cc961SJan Kiszka 599fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = { 600fc6cc961SJan Kiszka .num_ports = 8, 601fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 602fc6cc961SJan Kiszka }; 603fc6cc961SJan Kiszka 604d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_connect = { 605d0aeaa83SSudip Mukherjee .setup = pci_connect_tech_setup, 606d0aeaa83SSudip Mukherjee }; 607d0aeaa83SSudip Mukherjee 608d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = { 609d0aeaa83SSudip Mukherjee .num_ports = 1, 610d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup, 611d0aeaa83SSudip Mukherjee }; 612d0aeaa83SSudip Mukherjee 613d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = { 614d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup, 615d0aeaa83SSudip Mukherjee }; 616d0aeaa83SSudip Mukherjee 617d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = { 618d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 619d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 620d0aeaa83SSudip Mukherjee }; 621d0aeaa83SSudip Mukherjee 622d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = { 623d0aeaa83SSudip Mukherjee .num_ports = 12, 624d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 625d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 626d0aeaa83SSudip Mukherjee }; 627d0aeaa83SSudip Mukherjee 628d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = { 629d0aeaa83SSudip Mukherjee .num_ports = 16, 630d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 631d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 632d0aeaa83SSudip Mukherjee }; 633d0aeaa83SSudip Mukherjee 634d0aeaa83SSudip Mukherjee #define CONNECT_DEVICE(devid, sdevid, bd) { \ 635d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \ 636d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \ 637d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \ 638d0aeaa83SSudip Mukherjee PCI_SUBVENDOR_ID_CONNECT_TECH, \ 639d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0, \ 640d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \ 641d0aeaa83SSudip Mukherjee } 642d0aeaa83SSudip Mukherjee 643d0aeaa83SSudip Mukherjee #define EXAR_DEVICE(vend, devid, bd) { \ 644d0aeaa83SSudip Mukherjee PCI_VDEVICE(vend, PCI_DEVICE_ID_##devid), (kernel_ulong_t)&bd \ 645d0aeaa83SSudip Mukherjee } 646d0aeaa83SSudip Mukherjee 647d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) { \ 648d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \ 649d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \ 650d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \ 651d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_IBM, \ 652d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \ 653d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \ 654d0aeaa83SSudip Mukherjee } 655d0aeaa83SSudip Mukherjee 6563637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = { 657d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect), 658d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect), 659d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect), 660d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect), 661d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect), 662d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect), 663d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2, pbn_connect), 664d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4, pbn_connect), 665d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8, pbn_connect), 666d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect), 667d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect), 668d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect), 669d0aeaa83SSudip Mukherjee 670d0aeaa83SSudip Mukherjee IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn), 671d0aeaa83SSudip Mukherjee 672d0aeaa83SSudip Mukherjee /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */ 673d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C152, pbn_exar_XR17C15x), 674d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C154, pbn_exar_XR17C15x), 675d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C158, pbn_exar_XR17C15x), 676d0aeaa83SSudip Mukherjee 677d0aeaa83SSudip Mukherjee /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */ 678d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V352, pbn_exar_XR17V35x), 679d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V354, pbn_exar_XR17V35x), 680d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V358, pbn_exar_XR17V35x), 681d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V4358, pbn_exar_XR17V4358), 682d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V8358, pbn_exar_XR17V8358), 683d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4222PCIE, pbn_exar_XR17V35x), 684d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4224PCIE, pbn_exar_XR17V35x), 685d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4228PCIE, pbn_exar_XR17V35x), 686fc6cc961SJan Kiszka 687fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_4222PCI335, pbn_fastcom335_2), 688fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_4224PCI335, pbn_fastcom335_4), 689fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_2324PCI335, pbn_fastcom335_4), 690fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_2328PCI335, pbn_fastcom335_8), 691d0aeaa83SSudip Mukherjee { 0, } 692d0aeaa83SSudip Mukherjee }; 693d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl); 694d0aeaa83SSudip Mukherjee 695d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = { 696d0aeaa83SSudip Mukherjee .name = "exar_serial", 697d0aeaa83SSudip Mukherjee .probe = exar_pci_probe, 698d0aeaa83SSudip Mukherjee .remove = exar_pci_remove, 699d0aeaa83SSudip Mukherjee .driver = { 700d0aeaa83SSudip Mukherjee .pm = &exar_pci_pm, 701d0aeaa83SSudip Mukherjee }, 702d0aeaa83SSudip Mukherjee .id_table = exar_pci_tbl, 703d0aeaa83SSudip Mukherjee }; 704d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver); 705d0aeaa83SSudip Mukherjee 706d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL"); 7072b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver"); 708d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>"); 709