xref: /linux/drivers/tty/serial/8250/8250_exar.c (revision 66c736daae0d1dd5dda53a1982398f383d82c42d)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
2d0aeaa83SSudip Mukherjee /*
3d0aeaa83SSudip Mukherjee  *  Probe module for 8250/16550-type Exar chips PCI serial ports.
4d0aeaa83SSudip Mukherjee  *
5d0aeaa83SSudip Mukherjee  *  Based on drivers/tty/serial/8250/8250_pci.c,
6d0aeaa83SSudip Mukherjee  *
7d0aeaa83SSudip Mukherjee  *  Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
8d0aeaa83SSudip Mukherjee  */
9*66c736daSAndy Shevchenko #include <linux/bits.h>
10*66c736daSAndy Shevchenko #include <linux/delay.h>
11*66c736daSAndy Shevchenko #include <linux/device.h>
12413058dfSJan Kiszka #include <linux/dmi.h>
13*66c736daSAndy Shevchenko #include <linux/interrupt.h>
14d0aeaa83SSudip Mukherjee #include <linux/io.h>
15*66c736daSAndy Shevchenko #include <linux/math.h>
16d0aeaa83SSudip Mukherjee #include <linux/module.h>
17d0aeaa83SSudip Mukherjee #include <linux/pci.h>
1873f76db8SAndy Shevchenko #include <linux/platform_device.h>
1982f9cefaSAndy Shevchenko #include <linux/pm.h>
20380b1e2fSJan Kiszka #include <linux/property.h>
21*66c736daSAndy Shevchenko #include <linux/string.h>
22*66c736daSAndy Shevchenko #include <linux/types.h>
23*66c736daSAndy Shevchenko 
24*66c736daSAndy Shevchenko #include <linux/serial_8250.h>
25d0aeaa83SSudip Mukherjee #include <linux/serial_core.h>
26d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h>
27d0aeaa83SSudip Mukherjee 
28d0aeaa83SSudip Mukherjee #include <asm/byteorder.h>
29d0aeaa83SSudip Mukherjee 
30d0aeaa83SSudip Mukherjee #include "8250.h"
31d813d900SAndy Shevchenko #include "8250_pcilib.h"
32d0aeaa83SSudip Mukherjee 
3324637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2S		0x1052
3424637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4S		0x105d
3524637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8S		0x106c
3624637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM232_8		0x10a8
3724637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2SM		0x10d2
3824637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4SM		0x10db
3924637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8SM		0x10ea
4010c5ccc3SJay Dolan 
41fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335	0x0002
42fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335	0x0004
43fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335	0x000a
44fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335	0x000b
45d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE		0x0020
46d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE		0x0021
47d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE		0x0022
4895d69886SAndrew Davis 
49d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358		0x4358
50d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358		0x8358
51d0aeaa83SSudip Mukherjee 
5295d69886SAndrew Davis #define PCI_SUBDEVICE_ID_USR_2980		0x0128
5395d69886SAndrew Davis #define PCI_SUBDEVICE_ID_USR_2981		0x0129
5495d69886SAndrew Davis 
55c7e1b405SAaron Sierra #define UART_EXAR_INT0		0x80
567e12357eSJan Kiszka #define UART_EXAR_8XMODE	0x88	/* 8X sampling rate select */
57ef4e281eSAndy Shevchenko #define UART_EXAR_SLEEP		0x8b	/* Sleep mode */
586be254c2SAndy Shevchenko #define UART_EXAR_DVID		0x8d	/* Device identification */
597e12357eSJan Kiszka 
607e12357eSJan Kiszka #define UART_EXAR_FCTR		0x08	/* Feature Control Register */
617e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA	0x10	/* IrDa data encode select */
627e12357eSJan Kiszka #define UART_FCTR_EXAR_485	0x20	/* Auto 485 half duplex dir ctl */
637e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA	0x00	/* FIFO trigger table A */
647e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB	0x60	/* FIFO trigger table B */
657e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC	0x80	/* FIFO trigger table C */
667e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD	0xc0	/* FIFO trigger table D programmable */
677e12357eSJan Kiszka 
687e12357eSJan Kiszka #define UART_EXAR_TXTRG		0x0a	/* Tx FIFO trigger level write-only */
697e12357eSJan Kiszka #define UART_EXAR_RXTRG		0x0b	/* Rx FIFO trigger level write-only */
707e12357eSJan Kiszka 
71d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0	0x8f	/* MPIOINT[7:0] */
72d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0	0x90	/* MPIOLVL[7:0] */
73d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0	0x91	/* MPIO3T[7:0] */
74d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0	0x92	/* MPIOINV[7:0] */
75d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0	0x93	/* MPIOSEL[7:0] */
76d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0	0x94	/* MPIOOD[7:0] */
77d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8	0x95	/* MPIOINT[15:8] */
78d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8	0x96	/* MPIOLVL[15:8] */
79d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8	0x97	/* MPIO3T[15:8] */
80d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8	0x98	/* MPIOINV[15:8] */
81d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8	0x99	/* MPIOSEL[15:8] */
82d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8	0x9a	/* MPIOOD[15:8] */
83d0aeaa83SSudip Mukherjee 
84413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x)	((x) << 4)
85413058dfSJan Kiszka 
86687911b3SMatthew Howell #define UART_EXAR_DLD			0x02 /* Divisor Fractional */
87687911b3SMatthew Howell #define UART_EXAR_DLD_485_POLARITY	0x80 /* RS-485 Enable Signal Polarity */
88687911b3SMatthew Howell 
89413058dfSJan Kiszka /*
90413058dfSJan Kiszka  * IOT2040 MPIO wiring semantics:
91413058dfSJan Kiszka  *
92413058dfSJan Kiszka  * MPIO		Port	Function
93413058dfSJan Kiszka  * ----		----	--------
94413058dfSJan Kiszka  * 0		2 	Mode bit 0
95413058dfSJan Kiszka  * 1		2	Mode bit 1
96413058dfSJan Kiszka  * 2		2	Terminate bus
97413058dfSJan Kiszka  * 3		-	<reserved>
98413058dfSJan Kiszka  * 4		3	Mode bit 0
99413058dfSJan Kiszka  * 5		3	Mode bit 1
100413058dfSJan Kiszka  * 6		3	Terminate bus
101413058dfSJan Kiszka  * 7		-	<reserved>
102413058dfSJan Kiszka  * 8		2	Enable
103413058dfSJan Kiszka  * 9		3	Enable
104413058dfSJan Kiszka  * 10		-	Red LED
105413058dfSJan Kiszka  * 11..15	-	<unused>
106413058dfSJan Kiszka  */
107413058dfSJan Kiszka 
108413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */
109413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232		0x01
110413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485		0x02
111413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422		0x03
112413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS	0x04
113413058dfSJan Kiszka 
114413058dfSJan Kiszka #define IOT2040_UART1_MASK		0x0f
115413058dfSJan Kiszka #define IOT2040_UART2_SHIFT		4
116413058dfSJan Kiszka 
117413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE	0x11	/* both RS232 */
118413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE	0x88	/* reserved pins as input */
119413058dfSJan Kiszka 
120413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */
121413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE		0x03
122413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE	0xF8	/* enable & LED as outputs */
123413058dfSJan Kiszka 
124d0aeaa83SSudip Mukherjee struct exar8250;
125d0aeaa83SSudip Mukherjee 
1260d963ebfSJan Kiszka struct exar8250_platform {
127ae50bb27SIlpo Järvinen 	int (*rs485_config)(struct uart_port *port, struct ktermios *termios,
128ae50bb27SIlpo Järvinen 			    struct serial_rs485 *rs485);
12959c221f8SIlpo Järvinen 	const struct serial_rs485 *rs485_supported;
1300d963ebfSJan Kiszka 	int (*register_gpio)(struct pci_dev *, struct uart_8250_port *);
13133969db7SAndy Shevchenko 	void (*unregister_gpio)(struct uart_8250_port *);
1320d963ebfSJan Kiszka };
1330d963ebfSJan Kiszka 
134d0aeaa83SSudip Mukherjee /**
135d0aeaa83SSudip Mukherjee  * struct exar8250_board - board information
136d0aeaa83SSudip Mukherjee  * @num_ports: number of serial ports
137d0aeaa83SSudip Mukherjee  * @reg_shift: describes UART register mapping in PCI memory
13826f22d57SAndy Shevchenko  * @setup: quirk run at ->probe() stage
13926f22d57SAndy Shevchenko  * @exit: quirk run at ->remove() stage
140d0aeaa83SSudip Mukherjee  */
141d0aeaa83SSudip Mukherjee struct exar8250_board {
142d0aeaa83SSudip Mukherjee 	unsigned int num_ports;
143d0aeaa83SSudip Mukherjee 	unsigned int reg_shift;
144d0aeaa83SSudip Mukherjee 	int	(*setup)(struct exar8250 *, struct pci_dev *,
145d0aeaa83SSudip Mukherjee 			 struct uart_8250_port *, int);
146d0aeaa83SSudip Mukherjee 	void	(*exit)(struct pci_dev *pcidev);
147d0aeaa83SSudip Mukherjee };
148d0aeaa83SSudip Mukherjee 
149d0aeaa83SSudip Mukherjee struct exar8250 {
150d0aeaa83SSudip Mukherjee 	unsigned int		nr;
151d0aeaa83SSudip Mukherjee 	struct exar8250_board	*board;
152c7e1b405SAaron Sierra 	void __iomem		*virt;
15300d963abSGustavo A. R. Silva 	int			line[];
154d0aeaa83SSudip Mukherjee };
155d0aeaa83SSudip Mukherjee 
156ef4e281eSAndy Shevchenko static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old)
157ef4e281eSAndy Shevchenko {
158ef4e281eSAndy Shevchenko 	/*
159ef4e281eSAndy Shevchenko 	 * Exar UARTs have a SLEEP register that enables or disables each UART
160ef4e281eSAndy Shevchenko 	 * to enter sleep mode separately. On the XR17V35x the register
161ef4e281eSAndy Shevchenko 	 * is accessible to each UART at the UART_EXAR_SLEEP offset, but
162ef4e281eSAndy Shevchenko 	 * the UART channel may only write to the corresponding bit.
163ef4e281eSAndy Shevchenko 	 */
164ef4e281eSAndy Shevchenko 	serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0);
165ef4e281eSAndy Shevchenko }
166ef4e281eSAndy Shevchenko 
167b2b4b8edSAndy Shevchenko /*
168b2b4b8edSAndy Shevchenko  * XR17V35x UARTs have an extra fractional divisor register (DLD)
169b2b4b8edSAndy Shevchenko  * Calculate divisor with extra 4-bit fractional portion
170b2b4b8edSAndy Shevchenko  */
171b2b4b8edSAndy Shevchenko static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud,
172b2b4b8edSAndy Shevchenko 					 unsigned int *frac)
173b2b4b8edSAndy Shevchenko {
174b2b4b8edSAndy Shevchenko 	unsigned int quot_16;
175b2b4b8edSAndy Shevchenko 
176b2b4b8edSAndy Shevchenko 	quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud);
177b2b4b8edSAndy Shevchenko 	*frac = quot_16 & 0x0f;
178b2b4b8edSAndy Shevchenko 
179b2b4b8edSAndy Shevchenko 	return quot_16 >> 4;
180b2b4b8edSAndy Shevchenko }
181b2b4b8edSAndy Shevchenko 
182b2b4b8edSAndy Shevchenko static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud,
183b2b4b8edSAndy Shevchenko 				 unsigned int quot, unsigned int quot_frac)
184b2b4b8edSAndy Shevchenko {
185b2b4b8edSAndy Shevchenko 	serial8250_do_set_divisor(p, baud, quot, quot_frac);
186b2b4b8edSAndy Shevchenko 
187b2b4b8edSAndy Shevchenko 	/* Preserve bits not related to baudrate; DLD[7:4]. */
188b2b4b8edSAndy Shevchenko 	quot_frac |= serial_port_in(p, 0x2) & 0xf0;
189b2b4b8edSAndy Shevchenko 	serial_port_out(p, 0x2, quot_frac);
190b2b4b8edSAndy Shevchenko }
191b2b4b8edSAndy Shevchenko 
1926e731137SAndy Shevchenko static int xr17v35x_startup(struct uart_port *port)
1936e731137SAndy Shevchenko {
1946e731137SAndy Shevchenko 	/*
1956e731137SAndy Shevchenko 	 * First enable access to IER [7:5], ISR [5:4], FCR [5:4],
1966e731137SAndy Shevchenko 	 * MCR [7:5] and MSR [7:0]
1976e731137SAndy Shevchenko 	 */
1986e731137SAndy Shevchenko 	serial_port_out(port, UART_XR_EFR, UART_EFR_ECB);
1996e731137SAndy Shevchenko 
2006e731137SAndy Shevchenko 	/*
2016e731137SAndy Shevchenko 	 * Make sure all interrups are masked until initialization is
2026e731137SAndy Shevchenko 	 * complete and the FIFOs are cleared
203b1207d86SJohn Ogness 	 *
204b1207d86SJohn Ogness 	 * Synchronize UART_IER access against the console.
2056e731137SAndy Shevchenko 	 */
2062b71b31fSThomas Gleixner 	uart_port_lock_irq(port);
2076e731137SAndy Shevchenko 	serial_port_out(port, UART_IER, 0);
2082b71b31fSThomas Gleixner 	uart_port_unlock_irq(port);
2096e731137SAndy Shevchenko 
2106e731137SAndy Shevchenko 	return serial8250_do_startup(port);
2116e731137SAndy Shevchenko }
2126e731137SAndy Shevchenko 
213653d00c8SAndy Shevchenko static void exar_shutdown(struct uart_port *port)
214653d00c8SAndy Shevchenko {
21567e977f3SZheng Bin 	bool tx_complete = false;
216653d00c8SAndy Shevchenko 	struct uart_8250_port *up = up_to_u8250p(port);
217653d00c8SAndy Shevchenko 	struct circ_buf *xmit = &port->state->xmit;
218653d00c8SAndy Shevchenko 	int i = 0;
219f8ba5680SIlpo Järvinen 	u16 lsr;
220653d00c8SAndy Shevchenko 
221653d00c8SAndy Shevchenko 	do {
222653d00c8SAndy Shevchenko 		lsr = serial_in(up, UART_LSR);
223653d00c8SAndy Shevchenko 		if (lsr & (UART_LSR_TEMT | UART_LSR_THRE))
22467e977f3SZheng Bin 			tx_complete = true;
225653d00c8SAndy Shevchenko 		else
22667e977f3SZheng Bin 			tx_complete = false;
2273f72879eSAndy Shevchenko 		usleep_range(1000, 1100);
228653d00c8SAndy Shevchenko 	} while (!uart_circ_empty(xmit) && !tx_complete && i++ < 1000);
229653d00c8SAndy Shevchenko 
230653d00c8SAndy Shevchenko 	serial8250_do_shutdown(port);
231653d00c8SAndy Shevchenko }
232653d00c8SAndy Shevchenko 
233d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
234d0aeaa83SSudip Mukherjee 			 int idx, unsigned int offset,
235d0aeaa83SSudip Mukherjee 			 struct uart_8250_port *port)
236d0aeaa83SSudip Mukherjee {
237d0aeaa83SSudip Mukherjee 	const struct exar8250_board *board = priv->board;
2386be254c2SAndy Shevchenko 	unsigned char status;
239d813d900SAndy Shevchenko 	int err;
240d0aeaa83SSudip Mukherjee 
241d813d900SAndy Shevchenko 	err = serial8250_pci_setup_port(pcidev, port, 0, offset, board->reg_shift);
242d813d900SAndy Shevchenko 	if (err)
243d813d900SAndy Shevchenko 		return err;
244d0aeaa83SSudip Mukherjee 
2456be254c2SAndy Shevchenko 	/*
2466be254c2SAndy Shevchenko 	 * XR17V35x UARTs have an extra divisor register, DLD that gets enabled
2476be254c2SAndy Shevchenko 	 * with when DLAB is set which will cause the device to incorrectly match
2486be254c2SAndy Shevchenko 	 * and assign port type to PORT_16650. The EFR for this UART is found
2496be254c2SAndy Shevchenko 	 * at offset 0x09. Instead check the Deice ID (DVID) register
2506be254c2SAndy Shevchenko 	 * for a 2, 4 or 8 port UART.
2516be254c2SAndy Shevchenko 	 */
2526be254c2SAndy Shevchenko 	status = readb(port->port.membase + UART_EXAR_DVID);
2536be254c2SAndy Shevchenko 	if (status == 0x82 || status == 0x84 || status == 0x88) {
2546be254c2SAndy Shevchenko 		port->port.type = PORT_XR17V35X;
255b2b4b8edSAndy Shevchenko 
256b2b4b8edSAndy Shevchenko 		port->port.get_divisor = xr17v35x_get_divisor;
257b2b4b8edSAndy Shevchenko 		port->port.set_divisor = xr17v35x_set_divisor;
2586e731137SAndy Shevchenko 
2596e731137SAndy Shevchenko 		port->port.startup = xr17v35x_startup;
2606be254c2SAndy Shevchenko 	} else {
2616be254c2SAndy Shevchenko 		port->port.type = PORT_XR17D15X;
2626be254c2SAndy Shevchenko 	}
2636be254c2SAndy Shevchenko 
264ef4e281eSAndy Shevchenko 	port->port.pm = exar_pm;
265653d00c8SAndy Shevchenko 	port->port.shutdown = exar_shutdown;
266ef4e281eSAndy Shevchenko 
267d0aeaa83SSudip Mukherjee 	return 0;
268d0aeaa83SSudip Mukherjee }
269d0aeaa83SSudip Mukherjee 
270d0aeaa83SSudip Mukherjee static int
271fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
272fc6cc961SJan Kiszka 		     struct uart_8250_port *port, int idx)
273fc6cc961SJan Kiszka {
274fc6cc961SJan Kiszka 	unsigned int offset = idx * 0x200;
275fc6cc961SJan Kiszka 	unsigned int baud = 1843200;
276fc6cc961SJan Kiszka 	u8 __iomem *p;
277fc6cc961SJan Kiszka 	int err;
278fc6cc961SJan Kiszka 
279fc6cc961SJan Kiszka 	port->port.uartclk = baud * 16;
280fc6cc961SJan Kiszka 
281fc6cc961SJan Kiszka 	err = default_setup(priv, pcidev, idx, offset, port);
282fc6cc961SJan Kiszka 	if (err)
283fc6cc961SJan Kiszka 		return err;
284fc6cc961SJan Kiszka 
285fc6cc961SJan Kiszka 	p = port->port.membase;
286fc6cc961SJan Kiszka 
287fc6cc961SJan Kiszka 	writeb(0x00, p + UART_EXAR_8XMODE);
288fc6cc961SJan Kiszka 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
289fc6cc961SJan Kiszka 	writeb(32, p + UART_EXAR_TXTRG);
290fc6cc961SJan Kiszka 	writeb(32, p + UART_EXAR_RXTRG);
291fc6cc961SJan Kiszka 
292fc6cc961SJan Kiszka 	/*
293fc6cc961SJan Kiszka 	 * Setup Multipurpose Input/Output pins.
294fc6cc961SJan Kiszka 	 */
295fc6cc961SJan Kiszka 	if (idx == 0) {
296fc6cc961SJan Kiszka 		switch (pcidev->device) {
297fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_4222PCI335:
298fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_4224PCI335:
299fc6cc961SJan Kiszka 			writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
300fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
301fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
302fc6cc961SJan Kiszka 			break;
303fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_2324PCI335:
304fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_2328PCI335:
305fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
306fc6cc961SJan Kiszka 			writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
307fc6cc961SJan Kiszka 			writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
308fc6cc961SJan Kiszka 			break;
309fc6cc961SJan Kiszka 		}
310fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
311fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
312fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
313fc6cc961SJan Kiszka 	}
314fc6cc961SJan Kiszka 
315fc6cc961SJan Kiszka 	return 0;
316fc6cc961SJan Kiszka }
317fc6cc961SJan Kiszka 
318fc6cc961SJan Kiszka static int
319d0aeaa83SSudip Mukherjee pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev,
320d0aeaa83SSudip Mukherjee 		       struct uart_8250_port *port, int idx)
321d0aeaa83SSudip Mukherjee {
322d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x200;
323d0aeaa83SSudip Mukherjee 	unsigned int baud = 1843200;
324d0aeaa83SSudip Mukherjee 
325d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
326d0aeaa83SSudip Mukherjee 	return default_setup(priv, pcidev, idx, offset, port);
327d0aeaa83SSudip Mukherjee }
328d0aeaa83SSudip Mukherjee 
329d0aeaa83SSudip Mukherjee static int
330d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
331d0aeaa83SSudip Mukherjee 		   struct uart_8250_port *port, int idx)
332d0aeaa83SSudip Mukherjee {
333d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x200;
334d0aeaa83SSudip Mukherjee 	unsigned int baud = 921600;
335d0aeaa83SSudip Mukherjee 
336d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
337d0aeaa83SSudip Mukherjee 	return default_setup(priv, pcidev, idx, offset, port);
338d0aeaa83SSudip Mukherjee }
339d0aeaa83SSudip Mukherjee 
340bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p)
341d0aeaa83SSudip Mukherjee {
342bea8be65SJan Kiszka 	/*
343bea8be65SJan Kiszka 	 * The Commtech adapters required the MPIOs to be driven low. The Exar
344bea8be65SJan Kiszka 	 * devices will export them as GPIOs, so we pre-configure them safely
345bea8be65SJan Kiszka 	 * as inputs.
346bea8be65SJan Kiszka 	 */
3475fdbe136SMatthew Howell 
3485fdbe136SMatthew Howell 	u8 dir = 0x00;
3495fdbe136SMatthew Howell 
3505fdbe136SMatthew Howell 	if  ((pcidev->vendor == PCI_VENDOR_ID_EXAR) &&
3515fdbe136SMatthew Howell 		(pcidev->subsystem_vendor != PCI_VENDOR_ID_SEALEVEL)) {
3525fdbe136SMatthew Howell 		// Configure GPIO as inputs for Commtech adapters
3535fdbe136SMatthew Howell 		dir = 0xff;
3545fdbe136SMatthew Howell 	} else {
3555fdbe136SMatthew Howell 		// Configure GPIO as outputs for SeaLevel adapters
3565fdbe136SMatthew Howell 		dir = 0x00;
3575fdbe136SMatthew Howell 	}
358bea8be65SJan Kiszka 
359d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
360d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
361d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
362d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
363bea8be65SJan Kiszka 	writeb(dir,  p + UART_EXAR_MPIOSEL_7_0);
364d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
365d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
366d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
367d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
368d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
369bea8be65SJan Kiszka 	writeb(dir,  p + UART_EXAR_MPIOSEL_15_8);
370d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
371d0aeaa83SSudip Mukherjee }
372d0aeaa83SSudip Mukherjee 
37333969db7SAndy Shevchenko static struct platform_device *__xr17v35x_register_gpio(struct pci_dev *pcidev,
37481171e7dSHeikki Krogerus 							const struct software_node *node)
375d0aeaa83SSudip Mukherjee {
376d0aeaa83SSudip Mukherjee 	struct platform_device *pdev;
377d0aeaa83SSudip Mukherjee 
378d0aeaa83SSudip Mukherjee 	pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
379d0aeaa83SSudip Mukherjee 	if (!pdev)
380d0aeaa83SSudip Mukherjee 		return NULL;
381d0aeaa83SSudip Mukherjee 
382d3936d74SJan Kiszka 	pdev->dev.parent = &pcidev->dev;
38373f76db8SAndy Shevchenko 	device_set_node(&pdev->dev, dev_fwnode(&pcidev->dev));
384d3936d74SJan Kiszka 
38581171e7dSHeikki Krogerus 	if (device_add_software_node(&pdev->dev, node) < 0 ||
386380b1e2fSJan Kiszka 	    platform_device_add(pdev) < 0) {
387d0aeaa83SSudip Mukherjee 		platform_device_put(pdev);
388d0aeaa83SSudip Mukherjee 		return NULL;
389d0aeaa83SSudip Mukherjee 	}
390d0aeaa83SSudip Mukherjee 
391d0aeaa83SSudip Mukherjee 	return pdev;
392d0aeaa83SSudip Mukherjee }
393d0aeaa83SSudip Mukherjee 
39433969db7SAndy Shevchenko static void __xr17v35x_unregister_gpio(struct platform_device *pdev)
39533969db7SAndy Shevchenko {
39633969db7SAndy Shevchenko 	device_remove_software_node(&pdev->dev);
39733969db7SAndy Shevchenko 	platform_device_unregister(pdev);
39833969db7SAndy Shevchenko }
39933969db7SAndy Shevchenko 
400380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = {
401a589e211SJan Kiszka 	PROPERTY_ENTRY_U32("exar,first-pin", 0),
402380b1e2fSJan Kiszka 	PROPERTY_ENTRY_U32("ngpios", 16),
403380b1e2fSJan Kiszka 	{ }
404380b1e2fSJan Kiszka };
405380b1e2fSJan Kiszka 
40681171e7dSHeikki Krogerus static const struct software_node exar_gpio_node = {
40781171e7dSHeikki Krogerus 	.properties = exar_gpio_properties,
40881171e7dSHeikki Krogerus };
40981171e7dSHeikki Krogerus 
41033969db7SAndy Shevchenko static int xr17v35x_register_gpio(struct pci_dev *pcidev, struct uart_8250_port *port)
4110d963ebfSJan Kiszka {
4120d963ebfSJan Kiszka 	if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
4130d963ebfSJan Kiszka 		port->port.private_data =
41481171e7dSHeikki Krogerus 			__xr17v35x_register_gpio(pcidev, &exar_gpio_node);
4150d963ebfSJan Kiszka 
4160d963ebfSJan Kiszka 	return 0;
4170d963ebfSJan Kiszka }
4180d963ebfSJan Kiszka 
41933969db7SAndy Shevchenko static void xr17v35x_unregister_gpio(struct uart_8250_port *port)
42033969db7SAndy Shevchenko {
42133969db7SAndy Shevchenko 	if (!port->port.private_data)
42233969db7SAndy Shevchenko 		return;
42333969db7SAndy Shevchenko 
42433969db7SAndy Shevchenko 	__xr17v35x_unregister_gpio(port->port.private_data);
42533969db7SAndy Shevchenko 	port->port.private_data = NULL;
42633969db7SAndy Shevchenko }
42733969db7SAndy Shevchenko 
428ae50bb27SIlpo Järvinen static int generic_rs485_config(struct uart_port *port, struct ktermios *termios,
4299d939894SDaniel Golle 				struct serial_rs485 *rs485)
4309d939894SDaniel Golle {
4319d939894SDaniel Golle 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
4329d939894SDaniel Golle 	u8 __iomem *p = port->membase;
4339d939894SDaniel Golle 	u8 value;
4349d939894SDaniel Golle 
4359d939894SDaniel Golle 	value = readb(p + UART_EXAR_FCTR);
4369d939894SDaniel Golle 	if (is_rs485)
4379d939894SDaniel Golle 		value |= UART_FCTR_EXAR_485;
4389d939894SDaniel Golle 	else
4399d939894SDaniel Golle 		value &= ~UART_FCTR_EXAR_485;
4409d939894SDaniel Golle 
4419d939894SDaniel Golle 	writeb(value, p + UART_EXAR_FCTR);
4429d939894SDaniel Golle 
4439d939894SDaniel Golle 	if (is_rs485)
4449d939894SDaniel Golle 		writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR);
4459d939894SDaniel Golle 
4469d939894SDaniel Golle 	return 0;
4479d939894SDaniel Golle }
4489d939894SDaniel Golle 
449687911b3SMatthew Howell static int sealevel_rs485_config(struct uart_port *port, struct ktermios *termios,
450687911b3SMatthew Howell 				  struct serial_rs485 *rs485)
451687911b3SMatthew Howell {
452687911b3SMatthew Howell 	u8 __iomem *p = port->membase;
453687911b3SMatthew Howell 	u8 old_lcr;
454687911b3SMatthew Howell 	u8 efr;
455687911b3SMatthew Howell 	u8 dld;
456687911b3SMatthew Howell 	int ret;
457687911b3SMatthew Howell 
458687911b3SMatthew Howell 	ret = generic_rs485_config(port, termios, rs485);
459687911b3SMatthew Howell 	if (ret)
460687911b3SMatthew Howell 		return ret;
461687911b3SMatthew Howell 
462687911b3SMatthew Howell 	if (rs485->flags & SER_RS485_ENABLED) {
463687911b3SMatthew Howell 		old_lcr = readb(p + UART_LCR);
464687911b3SMatthew Howell 
465687911b3SMatthew Howell 		/* Set EFR[4]=1 to enable enhanced feature registers */
466687911b3SMatthew Howell 		efr = readb(p + UART_XR_EFR);
467687911b3SMatthew Howell 		efr |= UART_EFR_ECB;
468687911b3SMatthew Howell 		writeb(efr, p + UART_XR_EFR);
469687911b3SMatthew Howell 
470687911b3SMatthew Howell 		/* Set MCR to use DTR as Auto-RS485 Enable signal */
471687911b3SMatthew Howell 		writeb(UART_MCR_OUT1, p + UART_MCR);
472687911b3SMatthew Howell 
473687911b3SMatthew Howell 		/* Set LCR[7]=1 to enable access to DLD register */
474687911b3SMatthew Howell 		writeb(old_lcr | UART_LCR_DLAB, p + UART_LCR);
475687911b3SMatthew Howell 
476687911b3SMatthew Howell 		/* Set DLD[7]=1 for inverted RS485 Enable logic */
477687911b3SMatthew Howell 		dld = readb(p + UART_EXAR_DLD);
478687911b3SMatthew Howell 		dld |= UART_EXAR_DLD_485_POLARITY;
479687911b3SMatthew Howell 		writeb(dld, p + UART_EXAR_DLD);
480687911b3SMatthew Howell 
481687911b3SMatthew Howell 		writeb(old_lcr, p + UART_LCR);
482687911b3SMatthew Howell 	}
483687911b3SMatthew Howell 
484687911b3SMatthew Howell 	return 0;
485687911b3SMatthew Howell }
486687911b3SMatthew Howell 
48759c221f8SIlpo Järvinen static const struct serial_rs485 generic_rs485_supported = {
4880c2a5f47SLino Sanfilippo 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND,
48959c221f8SIlpo Järvinen };
49059c221f8SIlpo Järvinen 
4910d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = {
4920d963ebfSJan Kiszka 	.register_gpio = xr17v35x_register_gpio,
49333969db7SAndy Shevchenko 	.unregister_gpio = xr17v35x_unregister_gpio,
4949d939894SDaniel Golle 	.rs485_config = generic_rs485_config,
49559c221f8SIlpo Järvinen 	.rs485_supported = &generic_rs485_supported,
4960d963ebfSJan Kiszka };
4970d963ebfSJan Kiszka 
498ae50bb27SIlpo Järvinen static int iot2040_rs485_config(struct uart_port *port, struct ktermios *termios,
499413058dfSJan Kiszka 				struct serial_rs485 *rs485)
500413058dfSJan Kiszka {
501413058dfSJan Kiszka 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
502413058dfSJan Kiszka 	u8 __iomem *p = port->membase;
503413058dfSJan Kiszka 	u8 mask = IOT2040_UART1_MASK;
504413058dfSJan Kiszka 	u8 mode, value;
505413058dfSJan Kiszka 
506413058dfSJan Kiszka 	if (is_rs485) {
507413058dfSJan Kiszka 		if (rs485->flags & SER_RS485_RX_DURING_TX)
508413058dfSJan Kiszka 			mode = IOT2040_UART_MODE_RS422;
509413058dfSJan Kiszka 		else
510413058dfSJan Kiszka 			mode = IOT2040_UART_MODE_RS485;
511413058dfSJan Kiszka 
512413058dfSJan Kiszka 		if (rs485->flags & SER_RS485_TERMINATE_BUS)
513413058dfSJan Kiszka 			mode |= IOT2040_UART_TERMINATE_BUS;
514413058dfSJan Kiszka 	} else {
515413058dfSJan Kiszka 		mode = IOT2040_UART_MODE_RS232;
516413058dfSJan Kiszka 	}
517413058dfSJan Kiszka 
518413058dfSJan Kiszka 	if (port->line == 3) {
519413058dfSJan Kiszka 		mask <<= IOT2040_UART2_SHIFT;
520413058dfSJan Kiszka 		mode <<= IOT2040_UART2_SHIFT;
521413058dfSJan Kiszka 	}
522413058dfSJan Kiszka 
523413058dfSJan Kiszka 	value = readb(p + UART_EXAR_MPIOLVL_7_0);
524413058dfSJan Kiszka 	value &= ~mask;
525413058dfSJan Kiszka 	value |= mode;
526413058dfSJan Kiszka 	writeb(value, p + UART_EXAR_MPIOLVL_7_0);
527413058dfSJan Kiszka 
528ae50bb27SIlpo Järvinen 	return generic_rs485_config(port, termios, rs485);
529413058dfSJan Kiszka }
530413058dfSJan Kiszka 
53159c221f8SIlpo Järvinen static const struct serial_rs485 iot2040_rs485_supported = {
5320c2a5f47SLino Sanfilippo 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND |
5330c2a5f47SLino Sanfilippo 		 SER_RS485_RX_DURING_TX | SER_RS485_TERMINATE_BUS,
53459c221f8SIlpo Järvinen };
53559c221f8SIlpo Järvinen 
536413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = {
537a589e211SJan Kiszka 	PROPERTY_ENTRY_U32("exar,first-pin", 10),
538413058dfSJan Kiszka 	PROPERTY_ENTRY_U32("ngpios", 1),
539413058dfSJan Kiszka 	{ }
540413058dfSJan Kiszka };
541413058dfSJan Kiszka 
54281171e7dSHeikki Krogerus static const struct software_node iot2040_gpio_node = {
54381171e7dSHeikki Krogerus 	.properties = iot2040_gpio_properties,
54481171e7dSHeikki Krogerus };
54581171e7dSHeikki Krogerus 
546413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev,
547413058dfSJan Kiszka 			      struct uart_8250_port *port)
548413058dfSJan Kiszka {
549413058dfSJan Kiszka 	u8 __iomem *p = port->port.membase;
550413058dfSJan Kiszka 
551413058dfSJan Kiszka 	writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0);
552413058dfSJan Kiszka 	writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0);
553413058dfSJan Kiszka 	writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8);
554413058dfSJan Kiszka 	writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8);
555413058dfSJan Kiszka 
556413058dfSJan Kiszka 	port->port.private_data =
55781171e7dSHeikki Krogerus 		__xr17v35x_register_gpio(pcidev, &iot2040_gpio_node);
558413058dfSJan Kiszka 
559413058dfSJan Kiszka 	return 0;
560413058dfSJan Kiszka }
561413058dfSJan Kiszka 
562413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = {
563413058dfSJan Kiszka 	.rs485_config = iot2040_rs485_config,
56459c221f8SIlpo Järvinen 	.rs485_supported = &iot2040_rs485_supported,
565413058dfSJan Kiszka 	.register_gpio = iot2040_register_gpio,
56633969db7SAndy Shevchenko 	.unregister_gpio = xr17v35x_unregister_gpio,
567413058dfSJan Kiszka };
568413058dfSJan Kiszka 
5693e51ceeaSSu Bao Cheng /*
5703e51ceeaSSu Bao Cheng  * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device,
5713e51ceeaSSu Bao Cheng  * IOT2020 doesn't have. Therefore it is sufficient to match on the common
5723e51ceeaSSu Bao Cheng  * board name after the device was found.
5733e51ceeaSSu Bao Cheng  */
574413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = {
575413058dfSJan Kiszka 	{
576413058dfSJan Kiszka 		.matches = {
577413058dfSJan Kiszka 			DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"),
578413058dfSJan Kiszka 		},
579413058dfSJan Kiszka 		.driver_data = (void *)&iot2040_platform,
580413058dfSJan Kiszka 	},
581413058dfSJan Kiszka 	{}
582413058dfSJan Kiszka };
583413058dfSJan Kiszka 
5847d356a43SAndy Shevchenko static const struct exar8250_platform *exar_get_platform(void)
5857d356a43SAndy Shevchenko {
5867d356a43SAndy Shevchenko 	const struct dmi_system_id *dmi_match;
5877d356a43SAndy Shevchenko 
5887d356a43SAndy Shevchenko 	dmi_match = dmi_first_match(exar_platforms);
5897d356a43SAndy Shevchenko 	if (dmi_match)
5907d356a43SAndy Shevchenko 		return dmi_match->driver_data;
5917d356a43SAndy Shevchenko 
5927d356a43SAndy Shevchenko 	return &exar8250_default_platform;
5937d356a43SAndy Shevchenko }
5947d356a43SAndy Shevchenko 
595d0aeaa83SSudip Mukherjee static int
596d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
597d0aeaa83SSudip Mukherjee 		   struct uart_8250_port *port, int idx)
598d0aeaa83SSudip Mukherjee {
5997d356a43SAndy Shevchenko 	const struct exar8250_platform *platform = exar_get_platform();
600d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x400;
601d0aeaa83SSudip Mukherjee 	unsigned int baud = 7812500;
602d0aeaa83SSudip Mukherjee 	u8 __iomem *p;
603d0aeaa83SSudip Mukherjee 	int ret;
604d0aeaa83SSudip Mukherjee 
605d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
6060d963ebfSJan Kiszka 	port->port.rs485_config = platform->rs485_config;
6070139da50SIlpo Järvinen 	port->port.rs485_supported = *(platform->rs485_supported);
6080d963ebfSJan Kiszka 
609687911b3SMatthew Howell 	if (pcidev->subsystem_vendor == PCI_VENDOR_ID_SEALEVEL)
610687911b3SMatthew Howell 		port->port.rs485_config = sealevel_rs485_config;
611687911b3SMatthew Howell 
612d0aeaa83SSudip Mukherjee 	/*
613328c11f2SAndy Shevchenko 	 * Setup the UART clock for the devices on expansion slot to
614d0aeaa83SSudip Mukherjee 	 * half the clock speed of the main chip (which is 125MHz)
615d0aeaa83SSudip Mukherjee 	 */
616328c11f2SAndy Shevchenko 	if (idx >= 8)
617d0aeaa83SSudip Mukherjee 		port->port.uartclk /= 2;
618d0aeaa83SSudip Mukherjee 
6195b5f252dSJan Kiszka 	ret = default_setup(priv, pcidev, idx, offset, port);
6205b5f252dSJan Kiszka 	if (ret)
6215b5f252dSJan Kiszka 		return ret;
622d0aeaa83SSudip Mukherjee 
6235b5f252dSJan Kiszka 	p = port->port.membase;
624d0aeaa83SSudip Mukherjee 
625d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_8XMODE);
626d0aeaa83SSudip Mukherjee 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
627d0aeaa83SSudip Mukherjee 	writeb(128, p + UART_EXAR_TXTRG);
628d0aeaa83SSudip Mukherjee 	writeb(128, p + UART_EXAR_RXTRG);
629d0aeaa83SSudip Mukherjee 
6305b5f252dSJan Kiszka 	if (idx == 0) {
6315b5f252dSJan Kiszka 		/* Setup Multipurpose Input/Output pins. */
632bea8be65SJan Kiszka 		setup_gpio(pcidev, p);
633d0aeaa83SSudip Mukherjee 
6340d963ebfSJan Kiszka 		ret = platform->register_gpio(pcidev, port);
6355b5f252dSJan Kiszka 	}
636d0aeaa83SSudip Mukherjee 
6370d963ebfSJan Kiszka 	return ret;
638d0aeaa83SSudip Mukherjee }
639d0aeaa83SSudip Mukherjee 
640d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev)
641d0aeaa83SSudip Mukherjee {
64233969db7SAndy Shevchenko 	const struct exar8250_platform *platform = exar_get_platform();
643d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
644d0aeaa83SSudip Mukherjee 	struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
6457c3e8d9dSAndy Shevchenko 
64633969db7SAndy Shevchenko 	platform->unregister_gpio(port);
647d0aeaa83SSudip Mukherjee }
648d0aeaa83SSudip Mukherjee 
64972169e42SAaron Sierra static inline void exar_misc_clear(struct exar8250 *priv)
65072169e42SAaron Sierra {
65172169e42SAaron Sierra 	/* Clear all PCI interrupts by reading INT0. No effect on IIR */
65272169e42SAaron Sierra 	readb(priv->virt + UART_EXAR_INT0);
65372169e42SAaron Sierra 
65472169e42SAaron Sierra 	/* Clear INT0 for Expansion Interface slave ports, too */
65572169e42SAaron Sierra 	if (priv->board->num_ports > 8)
65672169e42SAaron Sierra 		readb(priv->virt + 0x2000 + UART_EXAR_INT0);
65772169e42SAaron Sierra }
65872169e42SAaron Sierra 
659c7e1b405SAaron Sierra /*
660c7e1b405SAaron Sierra  * These Exar UARTs have an extra interrupt indicator that could fire for a
661c7e1b405SAaron Sierra  * few interrupts that are not presented/cleared through IIR.  One of which is
662c7e1b405SAaron Sierra  * a wakeup interrupt when coming out of sleep.  These interrupts are only
663c7e1b405SAaron Sierra  * cleared by reading global INT0 or INT1 registers as interrupts are
664c7e1b405SAaron Sierra  * associated with channel 0. The INT[3:0] registers _are_ accessible from each
665c7e1b405SAaron Sierra  * channel's address space, but for the sake of bus efficiency we register a
666c7e1b405SAaron Sierra  * dedicated handler at the PCI device level to handle them.
667c7e1b405SAaron Sierra  */
668c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data)
669c7e1b405SAaron Sierra {
67072169e42SAaron Sierra 	exar_misc_clear(data);
671c7e1b405SAaron Sierra 
672c7e1b405SAaron Sierra 	return IRQ_HANDLED;
673c7e1b405SAaron Sierra }
674c7e1b405SAaron Sierra 
675d0aeaa83SSudip Mukherjee static int
676d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
677d0aeaa83SSudip Mukherjee {
678d0aeaa83SSudip Mukherjee 	unsigned int nr_ports, i, bar = 0, maxnr;
679d0aeaa83SSudip Mukherjee 	struct exar8250_board *board;
680d0aeaa83SSudip Mukherjee 	struct uart_8250_port uart;
681d0aeaa83SSudip Mukherjee 	struct exar8250 *priv;
682d0aeaa83SSudip Mukherjee 	int rc;
683d0aeaa83SSudip Mukherjee 
684d0aeaa83SSudip Mukherjee 	board = (struct exar8250_board *)ent->driver_data;
685d0aeaa83SSudip Mukherjee 	if (!board)
686d0aeaa83SSudip Mukherjee 		return -EINVAL;
687d0aeaa83SSudip Mukherjee 
688d0aeaa83SSudip Mukherjee 	rc = pcim_enable_device(pcidev);
689d0aeaa83SSudip Mukherjee 	if (rc)
690d0aeaa83SSudip Mukherjee 		return rc;
691d0aeaa83SSudip Mukherjee 
692d0aeaa83SSudip Mukherjee 	maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
693d0aeaa83SSudip Mukherjee 
6948e4413aaSAndy Shevchenko 	if (pcidev->vendor == PCI_VENDOR_ID_ACCESSIO)
6958e4413aaSAndy Shevchenko 		nr_ports = BIT(((pcidev->device & 0x38) >> 3) - 1);
6968e4413aaSAndy Shevchenko 	else if (board->num_ports)
6978e4413aaSAndy Shevchenko 		nr_ports = board->num_ports;
6988e4413aaSAndy Shevchenko 	else
6998e4413aaSAndy Shevchenko 		nr_ports = pcidev->device & 0x0f;
700d0aeaa83SSudip Mukherjee 
701df60a8afSAndy Shevchenko 	priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL);
702d0aeaa83SSudip Mukherjee 	if (!priv)
703d0aeaa83SSudip Mukherjee 		return -ENOMEM;
704d0aeaa83SSudip Mukherjee 
705d0aeaa83SSudip Mukherjee 	priv->board = board;
706c7e1b405SAaron Sierra 	priv->virt = pcim_iomap(pcidev, bar, 0);
707c7e1b405SAaron Sierra 	if (!priv->virt)
708c7e1b405SAaron Sierra 		return -ENOMEM;
709d0aeaa83SSudip Mukherjee 
710172c33cbSJan Kiszka 	pci_set_master(pcidev);
711172c33cbSJan Kiszka 
712172c33cbSJan Kiszka 	rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
713172c33cbSJan Kiszka 	if (rc < 0)
714172c33cbSJan Kiszka 		return rc;
715172c33cbSJan Kiszka 
716d0aeaa83SSudip Mukherjee 	memset(&uart, 0, sizeof(uart));
7176be254c2SAndy Shevchenko 	uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT;
718172c33cbSJan Kiszka 	uart.port.irq = pci_irq_vector(pcidev, 0);
719d0aeaa83SSudip Mukherjee 	uart.port.dev = &pcidev->dev;
720d0aeaa83SSudip Mukherjee 
7215bc430afSAndy Shevchenko 	/* Clear interrupts */
7225bc430afSAndy Shevchenko 	exar_misc_clear(priv);
7235bc430afSAndy Shevchenko 
724c7e1b405SAaron Sierra 	rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler,
725c7e1b405SAaron Sierra 			 IRQF_SHARED, "exar_uart", priv);
726c7e1b405SAaron Sierra 	if (rc)
727c7e1b405SAaron Sierra 		return rc;
728c7e1b405SAaron Sierra 
729d0aeaa83SSudip Mukherjee 	for (i = 0; i < nr_ports && i < maxnr; i++) {
730d0aeaa83SSudip Mukherjee 		rc = board->setup(priv, pcidev, &uart, i);
731d0aeaa83SSudip Mukherjee 		if (rc) {
732d0aeaa83SSudip Mukherjee 			dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
733d0aeaa83SSudip Mukherjee 			break;
734d0aeaa83SSudip Mukherjee 		}
735d0aeaa83SSudip Mukherjee 
736d0aeaa83SSudip Mukherjee 		dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
737d0aeaa83SSudip Mukherjee 			uart.port.iobase, uart.port.irq, uart.port.iotype);
738d0aeaa83SSudip Mukherjee 
739d0aeaa83SSudip Mukherjee 		priv->line[i] = serial8250_register_8250_port(&uart);
740d0aeaa83SSudip Mukherjee 		if (priv->line[i] < 0) {
741d0aeaa83SSudip Mukherjee 			dev_err(&pcidev->dev,
742d0aeaa83SSudip Mukherjee 				"Couldn't register serial port %lx, irq %d, type %d, error %d\n",
743d0aeaa83SSudip Mukherjee 				uart.port.iobase, uart.port.irq,
744d0aeaa83SSudip Mukherjee 				uart.port.iotype, priv->line[i]);
745d0aeaa83SSudip Mukherjee 			break;
746d0aeaa83SSudip Mukherjee 		}
747d0aeaa83SSudip Mukherjee 	}
748d0aeaa83SSudip Mukherjee 	priv->nr = i;
749d0aeaa83SSudip Mukherjee 	pci_set_drvdata(pcidev, priv);
750d0aeaa83SSudip Mukherjee 	return 0;
751d0aeaa83SSudip Mukherjee }
752d0aeaa83SSudip Mukherjee 
753d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev)
754d0aeaa83SSudip Mukherjee {
755d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
756d0aeaa83SSudip Mukherjee 	unsigned int i;
757d0aeaa83SSudip Mukherjee 
758d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
759d0aeaa83SSudip Mukherjee 		serial8250_unregister_port(priv->line[i]);
760d0aeaa83SSudip Mukherjee 
76173b5a5c0SAndy Shevchenko 	/* Ensure that every init quirk is properly torn down */
762d0aeaa83SSudip Mukherjee 	if (priv->board->exit)
763d0aeaa83SSudip Mukherjee 		priv->board->exit(pcidev);
764d0aeaa83SSudip Mukherjee }
765d0aeaa83SSudip Mukherjee 
76682f9cefaSAndy Shevchenko static int exar_suspend(struct device *dev)
767d0aeaa83SSudip Mukherjee {
7687a345dc1SAndy Shevchenko 	struct exar8250 *priv = dev_get_drvdata(dev);
769d0aeaa83SSudip Mukherjee 	unsigned int i;
770d0aeaa83SSudip Mukherjee 
771d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
772d0aeaa83SSudip Mukherjee 		if (priv->line[i] >= 0)
773d0aeaa83SSudip Mukherjee 			serial8250_suspend_port(priv->line[i]);
774d0aeaa83SSudip Mukherjee 
775d0aeaa83SSudip Mukherjee 	return 0;
776d0aeaa83SSudip Mukherjee }
777d0aeaa83SSudip Mukherjee 
77882f9cefaSAndy Shevchenko static int exar_resume(struct device *dev)
779d0aeaa83SSudip Mukherjee {
78076b4106cSChuhong Yuan 	struct exar8250 *priv = dev_get_drvdata(dev);
781d0aeaa83SSudip Mukherjee 	unsigned int i;
782d0aeaa83SSudip Mukherjee 
78372169e42SAaron Sierra 	exar_misc_clear(priv);
78472169e42SAaron Sierra 
785d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
786d0aeaa83SSudip Mukherjee 		if (priv->line[i] >= 0)
787d0aeaa83SSudip Mukherjee 			serial8250_resume_port(priv->line[i]);
788d0aeaa83SSudip Mukherjee 
789d0aeaa83SSudip Mukherjee 	return 0;
790d0aeaa83SSudip Mukherjee }
791d0aeaa83SSudip Mukherjee 
79282f9cefaSAndy Shevchenko static DEFINE_SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
793d0aeaa83SSudip Mukherjee 
794fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = {
795fc6cc961SJan Kiszka 	.num_ports	= 2,
796fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
797fc6cc961SJan Kiszka };
798fc6cc961SJan Kiszka 
799fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = {
800fc6cc961SJan Kiszka 	.num_ports	= 4,
801fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
802fc6cc961SJan Kiszka };
803fc6cc961SJan Kiszka 
804fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = {
805fc6cc961SJan Kiszka 	.num_ports	= 8,
806fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
807fc6cc961SJan Kiszka };
808fc6cc961SJan Kiszka 
809d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_connect = {
810d0aeaa83SSudip Mukherjee 	.setup		= pci_connect_tech_setup,
811d0aeaa83SSudip Mukherjee };
812d0aeaa83SSudip Mukherjee 
813d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = {
814d0aeaa83SSudip Mukherjee 	.num_ports	= 1,
815d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17c154_setup,
816d0aeaa83SSudip Mukherjee };
817d0aeaa83SSudip Mukherjee 
818d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = {
819d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17c154_setup,
820d0aeaa83SSudip Mukherjee };
821d0aeaa83SSudip Mukherjee 
822d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = {
823d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
824d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
825d0aeaa83SSudip Mukherjee };
826d0aeaa83SSudip Mukherjee 
827c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_2 = {
828c6b9e95dSValmer Huhn 	.num_ports	= 2,
829c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
830c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
831c6b9e95dSValmer Huhn };
832c6b9e95dSValmer Huhn 
833c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_4 = {
834c6b9e95dSValmer Huhn 	.num_ports	= 4,
835c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
836c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
837c6b9e95dSValmer Huhn };
838c6b9e95dSValmer Huhn 
839c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_8 = {
840c6b9e95dSValmer Huhn 	.num_ports	= 8,
841c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
842c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
843c6b9e95dSValmer Huhn };
844c6b9e95dSValmer Huhn 
845d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = {
846d0aeaa83SSudip Mukherjee 	.num_ports	= 12,
847d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
848d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
849d0aeaa83SSudip Mukherjee };
850d0aeaa83SSudip Mukherjee 
851d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = {
852d0aeaa83SSudip Mukherjee 	.num_ports	= 16,
853d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
854d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
855d0aeaa83SSudip Mukherjee };
856d0aeaa83SSudip Mukherjee 
857d0aeaa83SSudip Mukherjee #define CONNECT_DEVICE(devid, sdevid, bd) {				\
858d0aeaa83SSudip Mukherjee 	PCI_DEVICE_SUB(							\
859d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_EXAR,					\
860d0aeaa83SSudip Mukherjee 		PCI_DEVICE_ID_EXAR_##devid,				\
861d0aeaa83SSudip Mukherjee 		PCI_SUBVENDOR_ID_CONNECT_TECH,				\
862d0aeaa83SSudip Mukherjee 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0,	\
863d0aeaa83SSudip Mukherjee 		(kernel_ulong_t)&bd					\
864d0aeaa83SSudip Mukherjee 	}
865d0aeaa83SSudip Mukherjee 
86624637007SAndy Shevchenko #define EXAR_DEVICE(vend, devid, bd) { PCI_DEVICE_DATA(vend, devid, &bd) }
867d0aeaa83SSudip Mukherjee 
868d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) {			\
869d0aeaa83SSudip Mukherjee 	PCI_DEVICE_SUB(					\
870d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_EXAR,			\
871d0aeaa83SSudip Mukherjee 		PCI_DEVICE_ID_EXAR_##devid,		\
872d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_IBM,			\
873d0aeaa83SSudip Mukherjee 		PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0,	\
874d0aeaa83SSudip Mukherjee 		(kernel_ulong_t)&bd			\
875d0aeaa83SSudip Mukherjee 	}
876d0aeaa83SSudip Mukherjee 
87795d69886SAndrew Davis #define USR_DEVICE(devid, sdevid, bd) {			\
87895d69886SAndrew Davis 	PCI_DEVICE_SUB(					\
87995d69886SAndrew Davis 		PCI_VENDOR_ID_USR,			\
88095d69886SAndrew Davis 		PCI_DEVICE_ID_EXAR_##devid,		\
88195d69886SAndrew Davis 		PCI_VENDOR_ID_EXAR,			\
88295d69886SAndrew Davis 		PCI_SUBDEVICE_ID_USR_##sdevid), 0, 0,	\
88395d69886SAndrew Davis 		(kernel_ulong_t)&bd			\
88495d69886SAndrew Davis 	}
88595d69886SAndrew Davis 
8863637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = {
8878e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_2S, pbn_exar_XR17C15x),
8888e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_4S, pbn_exar_XR17C15x),
8898e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_8S, pbn_exar_XR17C15x),
8908e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM232_8, pbn_exar_XR17C15x),
8918e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_2SM, pbn_exar_XR17C15x),
8928e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_4SM, pbn_exar_XR17C15x),
8938e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_8SM, pbn_exar_XR17C15x),
89410c5ccc3SJay Dolan 
895d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect),
896d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect),
897d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect),
898d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect),
899d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect),
900d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect),
901d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2, pbn_connect),
902d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4, pbn_connect),
903d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8, pbn_connect),
904d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect),
905d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect),
906d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect),
907d0aeaa83SSudip Mukherjee 
908d0aeaa83SSudip Mukherjee 	IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
909d0aeaa83SSudip Mukherjee 
91095d69886SAndrew Davis 	/* USRobotics USR298x-OEM PCI Modems */
91195d69886SAndrew Davis 	USR_DEVICE(XR17C152, 2980, pbn_exar_XR17C15x),
91295d69886SAndrew Davis 	USR_DEVICE(XR17C152, 2981, pbn_exar_XR17C15x),
91395d69886SAndrew Davis 
914d0aeaa83SSudip Mukherjee 	/* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
91524637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C152, pbn_exar_XR17C15x),
91624637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C154, pbn_exar_XR17C15x),
91724637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C158, pbn_exar_XR17C15x),
918d0aeaa83SSudip Mukherjee 
919d0aeaa83SSudip Mukherjee 	/* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
92024637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V352, pbn_exar_XR17V35x),
92124637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V354, pbn_exar_XR17V35x),
92224637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V358, pbn_exar_XR17V35x),
92324637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V4358, pbn_exar_XR17V4358),
92424637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V8358, pbn_exar_XR17V8358),
925c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4222PCIE, pbn_fastcom35x_2),
926c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4224PCIE, pbn_fastcom35x_4),
927c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4228PCIE, pbn_fastcom35x_8),
928fc6cc961SJan Kiszka 
92924637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 4222PCI335, pbn_fastcom335_2),
93024637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 4224PCI335, pbn_fastcom335_4),
93124637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 2324PCI335, pbn_fastcom335_4),
93224637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 2328PCI335, pbn_fastcom335_8),
933d0aeaa83SSudip Mukherjee 	{ 0, }
934d0aeaa83SSudip Mukherjee };
935d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
936d0aeaa83SSudip Mukherjee 
937d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = {
938d0aeaa83SSudip Mukherjee 	.name		= "exar_serial",
939d0aeaa83SSudip Mukherjee 	.probe		= exar_pci_probe,
940d0aeaa83SSudip Mukherjee 	.remove		= exar_pci_remove,
941d0aeaa83SSudip Mukherjee 	.driver         = {
94282f9cefaSAndy Shevchenko 		.pm     = pm_sleep_ptr(&exar_pci_pm),
943d0aeaa83SSudip Mukherjee 	},
944d0aeaa83SSudip Mukherjee 	.id_table	= exar_pci_tbl,
945d0aeaa83SSudip Mukherjee };
946d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver);
947d0aeaa83SSudip Mukherjee 
948d813d900SAndy Shevchenko MODULE_IMPORT_NS(SERIAL_8250_PCI);
949d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL");
9502b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver");
951d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");
952