xref: /linux/drivers/tty/serial/8250/8250_exar.c (revision 5aa84fd8d0592ee72387bd807a052a52abaad360)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
2d0aeaa83SSudip Mukherjee /*
3d0aeaa83SSudip Mukherjee  *  Probe module for 8250/16550-type Exar chips PCI serial ports.
4d0aeaa83SSudip Mukherjee  *
5d0aeaa83SSudip Mukherjee  *  Based on drivers/tty/serial/8250/8250_pci.c,
6d0aeaa83SSudip Mukherjee  *
7d0aeaa83SSudip Mukherjee  *  Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
8d0aeaa83SSudip Mukherjee  */
966c736daSAndy Shevchenko #include <linux/bits.h>
1066c736daSAndy Shevchenko #include <linux/delay.h>
1166c736daSAndy Shevchenko #include <linux/device.h>
12413058dfSJan Kiszka #include <linux/dmi.h>
1366c736daSAndy Shevchenko #include <linux/interrupt.h>
14d0aeaa83SSudip Mukherjee #include <linux/io.h>
1566c736daSAndy Shevchenko #include <linux/math.h>
16d0aeaa83SSudip Mukherjee #include <linux/module.h>
17d0aeaa83SSudip Mukherjee #include <linux/pci.h>
1873f76db8SAndy Shevchenko #include <linux/platform_device.h>
1982f9cefaSAndy Shevchenko #include <linux/pm.h>
20380b1e2fSJan Kiszka #include <linux/property.h>
2166c736daSAndy Shevchenko #include <linux/string.h>
2266c736daSAndy Shevchenko #include <linux/types.h>
2366c736daSAndy Shevchenko 
2466c736daSAndy Shevchenko #include <linux/serial_8250.h>
25d0aeaa83SSudip Mukherjee #include <linux/serial_core.h>
26d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h>
27d0aeaa83SSudip Mukherjee 
28d0aeaa83SSudip Mukherjee #include <asm/byteorder.h>
29d0aeaa83SSudip Mukherjee 
30d0aeaa83SSudip Mukherjee #include "8250.h"
31d813d900SAndy Shevchenko #include "8250_pcilib.h"
32d0aeaa83SSudip Mukherjee 
3324637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2S		0x1052
3424637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4S		0x105d
3524637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8S		0x106c
3624637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM232_8		0x10a8
3724637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2SM		0x10d2
3824637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4SM		0x10db
3924637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8SM		0x10ea
4010c5ccc3SJay Dolan 
41fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335	0x0002
42fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335	0x0004
43fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335	0x000a
44fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335	0x000b
45d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE		0x0020
46d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE		0x0021
47d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE		0x0022
4895d69886SAndrew Davis 
49b86ae40fSParker Newman #define PCI_VENDOR_ID_CONNECT_TECH				0x12c4
50b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_SP_OPTO        0x0340
51b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_SP_OPTO_A      0x0341
52b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_SP_OPTO_B      0x0342
53b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XPRS           0x0350
54b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_A         0x0351
55b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_B         0x0352
56b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS           0x0353
57b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_16_XPRS_A        0x0354
58b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_16_XPRS_B        0x0355
59b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XPRS_OPTO      0x0360
60b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_OPTO_A    0x0361
61b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_OPTO_B    0x0362
62b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP             0x0370
63b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_232         0x0371
64b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_485         0x0372
65b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4_SP           0x0373
66b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_6_2_SP           0x0374
67b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_6_SP           0x0375
68b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_232_NS      0x0376
69b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XP_OPTO_LEFT   0x0380
70b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XP_OPTO_RIGHT  0x0381
71b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XP_OPTO        0x0382
72b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4_XPRS_OPTO    0x0392
73b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP        0x03A0
74b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_232    0x03A1
75b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_485    0x03A2
76b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_232_NS 0x03A3
77b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XEG001               0x0602
78b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_BASE           0x1000
79b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_2              0x1002
80b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_4              0x1004
81b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_8              0x1008
82b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_12             0x100C
83b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_16             0x1010
84b86ae40fSParker Newman #define PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_12_XIG00X          0x110c
85b86ae40fSParker Newman #define PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_12_XIG01X          0x110d
86b86ae40fSParker Newman #define PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_16                 0x1110
87b86ae40fSParker Newman 
88d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358		0x4358
89d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358		0x8358
90b86ae40fSParker Newman #define PCI_DEVICE_ID_EXAR_XR17V252		0x0252
91b86ae40fSParker Newman #define PCI_DEVICE_ID_EXAR_XR17V254		0x0254
92b86ae40fSParker Newman #define PCI_DEVICE_ID_EXAR_XR17V258		0x0258
93d0aeaa83SSudip Mukherjee 
9495d69886SAndrew Davis #define PCI_SUBDEVICE_ID_USR_2980		0x0128
9595d69886SAndrew Davis #define PCI_SUBDEVICE_ID_USR_2981		0x0129
9695d69886SAndrew Davis 
97c7e1b405SAaron Sierra #define UART_EXAR_INT0		0x80
987e12357eSJan Kiszka #define UART_EXAR_8XMODE	0x88	/* 8X sampling rate select */
99ef4e281eSAndy Shevchenko #define UART_EXAR_SLEEP		0x8b	/* Sleep mode */
1006be254c2SAndy Shevchenko #define UART_EXAR_DVID		0x8d	/* Device identification */
1017e12357eSJan Kiszka 
1027e12357eSJan Kiszka #define UART_EXAR_FCTR		0x08	/* Feature Control Register */
1037e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA	0x10	/* IrDa data encode select */
1047e12357eSJan Kiszka #define UART_FCTR_EXAR_485	0x20	/* Auto 485 half duplex dir ctl */
1057e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA	0x00	/* FIFO trigger table A */
1067e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB	0x60	/* FIFO trigger table B */
1077e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC	0x80	/* FIFO trigger table C */
1087e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD	0xc0	/* FIFO trigger table D programmable */
1097e12357eSJan Kiszka 
1107e12357eSJan Kiszka #define UART_EXAR_TXTRG		0x0a	/* Tx FIFO trigger level write-only */
1117e12357eSJan Kiszka #define UART_EXAR_RXTRG		0x0b	/* Rx FIFO trigger level write-only */
1127e12357eSJan Kiszka 
113d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0	0x8f	/* MPIOINT[7:0] */
114d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0	0x90	/* MPIOLVL[7:0] */
115d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0	0x91	/* MPIO3T[7:0] */
116d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0	0x92	/* MPIOINV[7:0] */
117d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0	0x93	/* MPIOSEL[7:0] */
118d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0	0x94	/* MPIOOD[7:0] */
119d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8	0x95	/* MPIOINT[15:8] */
120d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8	0x96	/* MPIOLVL[15:8] */
121d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8	0x97	/* MPIO3T[15:8] */
122d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8	0x98	/* MPIOINV[15:8] */
123d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8	0x99	/* MPIOSEL[15:8] */
124d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8	0x9a	/* MPIOOD[15:8] */
125d0aeaa83SSudip Mukherjee 
126413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x)	((x) << 4)
127413058dfSJan Kiszka 
128687911b3SMatthew Howell #define UART_EXAR_DLD			0x02 /* Divisor Fractional */
129687911b3SMatthew Howell #define UART_EXAR_DLD_485_POLARITY	0x80 /* RS-485 Enable Signal Polarity */
130687911b3SMatthew Howell 
131413058dfSJan Kiszka /*
132413058dfSJan Kiszka  * IOT2040 MPIO wiring semantics:
133413058dfSJan Kiszka  *
134413058dfSJan Kiszka  * MPIO		Port	Function
135413058dfSJan Kiszka  * ----		----	--------
136413058dfSJan Kiszka  * 0		2 	Mode bit 0
137413058dfSJan Kiszka  * 1		2	Mode bit 1
138413058dfSJan Kiszka  * 2		2	Terminate bus
139413058dfSJan Kiszka  * 3		-	<reserved>
140413058dfSJan Kiszka  * 4		3	Mode bit 0
141413058dfSJan Kiszka  * 5		3	Mode bit 1
142413058dfSJan Kiszka  * 6		3	Terminate bus
143413058dfSJan Kiszka  * 7		-	<reserved>
144413058dfSJan Kiszka  * 8		2	Enable
145413058dfSJan Kiszka  * 9		3	Enable
146413058dfSJan Kiszka  * 10		-	Red LED
147413058dfSJan Kiszka  * 11..15	-	<unused>
148413058dfSJan Kiszka  */
149413058dfSJan Kiszka 
150413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */
151413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232		0x01
152413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485		0x02
153413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422		0x03
154413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS	0x04
155413058dfSJan Kiszka 
156413058dfSJan Kiszka #define IOT2040_UART1_MASK		0x0f
157413058dfSJan Kiszka #define IOT2040_UART2_SHIFT		4
158413058dfSJan Kiszka 
159413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE	0x11	/* both RS232 */
160413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE	0x88	/* reserved pins as input */
161413058dfSJan Kiszka 
162413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */
163413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE		0x03
164413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE	0xF8	/* enable & LED as outputs */
165413058dfSJan Kiszka 
166d0aeaa83SSudip Mukherjee struct exar8250;
167d0aeaa83SSudip Mukherjee 
1680d963ebfSJan Kiszka struct exar8250_platform {
169ae50bb27SIlpo Järvinen 	int (*rs485_config)(struct uart_port *port, struct ktermios *termios,
170ae50bb27SIlpo Järvinen 			    struct serial_rs485 *rs485);
17159c221f8SIlpo Järvinen 	const struct serial_rs485 *rs485_supported;
1720d963ebfSJan Kiszka 	int (*register_gpio)(struct pci_dev *, struct uart_8250_port *);
17333969db7SAndy Shevchenko 	void (*unregister_gpio)(struct uart_8250_port *);
1740d963ebfSJan Kiszka };
1750d963ebfSJan Kiszka 
176d0aeaa83SSudip Mukherjee /**
177d0aeaa83SSudip Mukherjee  * struct exar8250_board - board information
178d0aeaa83SSudip Mukherjee  * @num_ports: number of serial ports
179d0aeaa83SSudip Mukherjee  * @reg_shift: describes UART register mapping in PCI memory
180393b520aSParker Newman  * @board_init: quirk run once at ->probe() stage before setting up ports
181393b520aSParker Newman  * @setup: quirk run at ->probe() stage for each port
18226f22d57SAndy Shevchenko  * @exit: quirk run at ->remove() stage
183d0aeaa83SSudip Mukherjee  */
184d0aeaa83SSudip Mukherjee struct exar8250_board {
185d0aeaa83SSudip Mukherjee 	unsigned int num_ports;
186d0aeaa83SSudip Mukherjee 	unsigned int reg_shift;
187393b520aSParker Newman 	int     (*board_init)(struct exar8250 *priv, struct pci_dev *pcidev);
188d0aeaa83SSudip Mukherjee 	int	(*setup)(struct exar8250 *, struct pci_dev *,
189d0aeaa83SSudip Mukherjee 			 struct uart_8250_port *, int);
190d0aeaa83SSudip Mukherjee 	void	(*exit)(struct pci_dev *pcidev);
191d0aeaa83SSudip Mukherjee };
192d0aeaa83SSudip Mukherjee 
193d0aeaa83SSudip Mukherjee struct exar8250 {
194d0aeaa83SSudip Mukherjee 	unsigned int		nr;
195d0aeaa83SSudip Mukherjee 	struct exar8250_board	*board;
196c7e1b405SAaron Sierra 	void __iomem		*virt;
19700d963abSGustavo A. R. Silva 	int			line[];
198d0aeaa83SSudip Mukherjee };
199d0aeaa83SSudip Mukherjee 
200209a20d4SParker Newman static int generic_rs485_config(struct uart_port *port, struct ktermios *termios,
201209a20d4SParker Newman 				struct serial_rs485 *rs485)
202209a20d4SParker Newman {
203209a20d4SParker Newman 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
204209a20d4SParker Newman 	u8 __iomem *p = port->membase;
205209a20d4SParker Newman 	u8 value;
206209a20d4SParker Newman 
207209a20d4SParker Newman 	value = readb(p + UART_EXAR_FCTR);
208209a20d4SParker Newman 	if (is_rs485)
209209a20d4SParker Newman 		value |= UART_FCTR_EXAR_485;
210209a20d4SParker Newman 	else
211209a20d4SParker Newman 		value &= ~UART_FCTR_EXAR_485;
212209a20d4SParker Newman 
213209a20d4SParker Newman 	writeb(value, p + UART_EXAR_FCTR);
214209a20d4SParker Newman 
215209a20d4SParker Newman 	if (is_rs485)
216209a20d4SParker Newman 		writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR);
217209a20d4SParker Newman 
218209a20d4SParker Newman 	return 0;
219209a20d4SParker Newman }
220209a20d4SParker Newman 
221209a20d4SParker Newman static const struct serial_rs485 generic_rs485_supported = {
222209a20d4SParker Newman 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND,
223209a20d4SParker Newman };
224209a20d4SParker Newman 
225ef4e281eSAndy Shevchenko static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old)
226ef4e281eSAndy Shevchenko {
227ef4e281eSAndy Shevchenko 	/*
228ef4e281eSAndy Shevchenko 	 * Exar UARTs have a SLEEP register that enables or disables each UART
229ef4e281eSAndy Shevchenko 	 * to enter sleep mode separately. On the XR17V35x the register
230ef4e281eSAndy Shevchenko 	 * is accessible to each UART at the UART_EXAR_SLEEP offset, but
231ef4e281eSAndy Shevchenko 	 * the UART channel may only write to the corresponding bit.
232ef4e281eSAndy Shevchenko 	 */
233ef4e281eSAndy Shevchenko 	serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0);
234ef4e281eSAndy Shevchenko }
235ef4e281eSAndy Shevchenko 
236b2b4b8edSAndy Shevchenko /*
237b2b4b8edSAndy Shevchenko  * XR17V35x UARTs have an extra fractional divisor register (DLD)
238b2b4b8edSAndy Shevchenko  * Calculate divisor with extra 4-bit fractional portion
239b2b4b8edSAndy Shevchenko  */
240b2b4b8edSAndy Shevchenko static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud,
241b2b4b8edSAndy Shevchenko 					 unsigned int *frac)
242b2b4b8edSAndy Shevchenko {
243b2b4b8edSAndy Shevchenko 	unsigned int quot_16;
244b2b4b8edSAndy Shevchenko 
245b2b4b8edSAndy Shevchenko 	quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud);
246b2b4b8edSAndy Shevchenko 	*frac = quot_16 & 0x0f;
247b2b4b8edSAndy Shevchenko 
248b2b4b8edSAndy Shevchenko 	return quot_16 >> 4;
249b2b4b8edSAndy Shevchenko }
250b2b4b8edSAndy Shevchenko 
251b2b4b8edSAndy Shevchenko static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud,
252b2b4b8edSAndy Shevchenko 				 unsigned int quot, unsigned int quot_frac)
253b2b4b8edSAndy Shevchenko {
254b2b4b8edSAndy Shevchenko 	serial8250_do_set_divisor(p, baud, quot, quot_frac);
255b2b4b8edSAndy Shevchenko 
256b2b4b8edSAndy Shevchenko 	/* Preserve bits not related to baudrate; DLD[7:4]. */
257b2b4b8edSAndy Shevchenko 	quot_frac |= serial_port_in(p, 0x2) & 0xf0;
258b2b4b8edSAndy Shevchenko 	serial_port_out(p, 0x2, quot_frac);
259b2b4b8edSAndy Shevchenko }
260b2b4b8edSAndy Shevchenko 
2616e731137SAndy Shevchenko static int xr17v35x_startup(struct uart_port *port)
2626e731137SAndy Shevchenko {
2636e731137SAndy Shevchenko 	/*
2646e731137SAndy Shevchenko 	 * First enable access to IER [7:5], ISR [5:4], FCR [5:4],
2656e731137SAndy Shevchenko 	 * MCR [7:5] and MSR [7:0]
2666e731137SAndy Shevchenko 	 */
2676e731137SAndy Shevchenko 	serial_port_out(port, UART_XR_EFR, UART_EFR_ECB);
2686e731137SAndy Shevchenko 
2696e731137SAndy Shevchenko 	/*
2706e731137SAndy Shevchenko 	 * Make sure all interrups are masked until initialization is
2716e731137SAndy Shevchenko 	 * complete and the FIFOs are cleared
272b1207d86SJohn Ogness 	 *
273b1207d86SJohn Ogness 	 * Synchronize UART_IER access against the console.
2746e731137SAndy Shevchenko 	 */
2752b71b31fSThomas Gleixner 	uart_port_lock_irq(port);
2766e731137SAndy Shevchenko 	serial_port_out(port, UART_IER, 0);
2772b71b31fSThomas Gleixner 	uart_port_unlock_irq(port);
2786e731137SAndy Shevchenko 
2796e731137SAndy Shevchenko 	return serial8250_do_startup(port);
2806e731137SAndy Shevchenko }
2816e731137SAndy Shevchenko 
282653d00c8SAndy Shevchenko static void exar_shutdown(struct uart_port *port)
283653d00c8SAndy Shevchenko {
28467e977f3SZheng Bin 	bool tx_complete = false;
285653d00c8SAndy Shevchenko 	struct uart_8250_port *up = up_to_u8250p(port);
2861788cf6aSJiri Slaby (SUSE) 	struct tty_port *tport = &port->state->port;
287653d00c8SAndy Shevchenko 	int i = 0;
288f8ba5680SIlpo Järvinen 	u16 lsr;
289653d00c8SAndy Shevchenko 
290653d00c8SAndy Shevchenko 	do {
291653d00c8SAndy Shevchenko 		lsr = serial_in(up, UART_LSR);
292653d00c8SAndy Shevchenko 		if (lsr & (UART_LSR_TEMT | UART_LSR_THRE))
29367e977f3SZheng Bin 			tx_complete = true;
294653d00c8SAndy Shevchenko 		else
29567e977f3SZheng Bin 			tx_complete = false;
2963f72879eSAndy Shevchenko 		usleep_range(1000, 1100);
2971788cf6aSJiri Slaby (SUSE) 	} while (!kfifo_is_empty(&tport->xmit_fifo) &&
2981788cf6aSJiri Slaby (SUSE) 			!tx_complete && i++ < 1000);
299653d00c8SAndy Shevchenko 
300653d00c8SAndy Shevchenko 	serial8250_do_shutdown(port);
301653d00c8SAndy Shevchenko }
302653d00c8SAndy Shevchenko 
303d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
304d0aeaa83SSudip Mukherjee 			 int idx, unsigned int offset,
305d0aeaa83SSudip Mukherjee 			 struct uart_8250_port *port)
306d0aeaa83SSudip Mukherjee {
307d0aeaa83SSudip Mukherjee 	const struct exar8250_board *board = priv->board;
3086be254c2SAndy Shevchenko 	unsigned char status;
309d813d900SAndy Shevchenko 	int err;
310d0aeaa83SSudip Mukherjee 
311d813d900SAndy Shevchenko 	err = serial8250_pci_setup_port(pcidev, port, 0, offset, board->reg_shift);
312d813d900SAndy Shevchenko 	if (err)
313d813d900SAndy Shevchenko 		return err;
314d0aeaa83SSudip Mukherjee 
3156be254c2SAndy Shevchenko 	/*
3166be254c2SAndy Shevchenko 	 * XR17V35x UARTs have an extra divisor register, DLD that gets enabled
3176be254c2SAndy Shevchenko 	 * with when DLAB is set which will cause the device to incorrectly match
3186be254c2SAndy Shevchenko 	 * and assign port type to PORT_16650. The EFR for this UART is found
3196be254c2SAndy Shevchenko 	 * at offset 0x09. Instead check the Deice ID (DVID) register
3206be254c2SAndy Shevchenko 	 * for a 2, 4 or 8 port UART.
3216be254c2SAndy Shevchenko 	 */
3226be254c2SAndy Shevchenko 	status = readb(port->port.membase + UART_EXAR_DVID);
3236be254c2SAndy Shevchenko 	if (status == 0x82 || status == 0x84 || status == 0x88) {
3246be254c2SAndy Shevchenko 		port->port.type = PORT_XR17V35X;
325b2b4b8edSAndy Shevchenko 
326b2b4b8edSAndy Shevchenko 		port->port.get_divisor = xr17v35x_get_divisor;
327b2b4b8edSAndy Shevchenko 		port->port.set_divisor = xr17v35x_set_divisor;
3286e731137SAndy Shevchenko 
3296e731137SAndy Shevchenko 		port->port.startup = xr17v35x_startup;
3306be254c2SAndy Shevchenko 	} else {
3316be254c2SAndy Shevchenko 		port->port.type = PORT_XR17D15X;
3326be254c2SAndy Shevchenko 	}
3336be254c2SAndy Shevchenko 
334ef4e281eSAndy Shevchenko 	port->port.pm = exar_pm;
335653d00c8SAndy Shevchenko 	port->port.shutdown = exar_shutdown;
336ef4e281eSAndy Shevchenko 
337d0aeaa83SSudip Mukherjee 	return 0;
338d0aeaa83SSudip Mukherjee }
339d0aeaa83SSudip Mukherjee 
340d0aeaa83SSudip Mukherjee static int
341fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
342fc6cc961SJan Kiszka 		     struct uart_8250_port *port, int idx)
343fc6cc961SJan Kiszka {
344fc6cc961SJan Kiszka 	unsigned int offset = idx * 0x200;
345fc6cc961SJan Kiszka 	unsigned int baud = 1843200;
346fc6cc961SJan Kiszka 	u8 __iomem *p;
347fc6cc961SJan Kiszka 	int err;
348fc6cc961SJan Kiszka 
349fc6cc961SJan Kiszka 	port->port.uartclk = baud * 16;
350fc6cc961SJan Kiszka 
351fc6cc961SJan Kiszka 	err = default_setup(priv, pcidev, idx, offset, port);
352fc6cc961SJan Kiszka 	if (err)
353fc6cc961SJan Kiszka 		return err;
354fc6cc961SJan Kiszka 
355fc6cc961SJan Kiszka 	p = port->port.membase;
356fc6cc961SJan Kiszka 
357fc6cc961SJan Kiszka 	writeb(0x00, p + UART_EXAR_8XMODE);
358fc6cc961SJan Kiszka 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
359fc6cc961SJan Kiszka 	writeb(32, p + UART_EXAR_TXTRG);
360fc6cc961SJan Kiszka 	writeb(32, p + UART_EXAR_RXTRG);
361fc6cc961SJan Kiszka 
362fc6cc961SJan Kiszka 	/*
363fc6cc961SJan Kiszka 	 * Setup Multipurpose Input/Output pins.
364fc6cc961SJan Kiszka 	 */
365fc6cc961SJan Kiszka 	if (idx == 0) {
366fc6cc961SJan Kiszka 		switch (pcidev->device) {
367fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_4222PCI335:
368fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_4224PCI335:
369fc6cc961SJan Kiszka 			writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
370fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
371fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
372fc6cc961SJan Kiszka 			break;
373fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_2324PCI335:
374fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_2328PCI335:
375fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
376fc6cc961SJan Kiszka 			writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
377fc6cc961SJan Kiszka 			writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
378fc6cc961SJan Kiszka 			break;
379fc6cc961SJan Kiszka 		}
380fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
381fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
382fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
383fc6cc961SJan Kiszka 	}
384fc6cc961SJan Kiszka 
385fc6cc961SJan Kiszka 	return 0;
386fc6cc961SJan Kiszka }
387fc6cc961SJan Kiszka 
388fc6cc961SJan Kiszka static int
389d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
390d0aeaa83SSudip Mukherjee 		   struct uart_8250_port *port, int idx)
391d0aeaa83SSudip Mukherjee {
392d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x200;
393d0aeaa83SSudip Mukherjee 	unsigned int baud = 921600;
394d0aeaa83SSudip Mukherjee 
395d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
396d0aeaa83SSudip Mukherjee 	return default_setup(priv, pcidev, idx, offset, port);
397d0aeaa83SSudip Mukherjee }
398d0aeaa83SSudip Mukherjee 
399bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p)
400d0aeaa83SSudip Mukherjee {
401bea8be65SJan Kiszka 	/*
402bea8be65SJan Kiszka 	 * The Commtech adapters required the MPIOs to be driven low. The Exar
403bea8be65SJan Kiszka 	 * devices will export them as GPIOs, so we pre-configure them safely
404bea8be65SJan Kiszka 	 * as inputs.
405bea8be65SJan Kiszka 	 */
4065fdbe136SMatthew Howell 
4075fdbe136SMatthew Howell 	u8 dir = 0x00;
4085fdbe136SMatthew Howell 
4095fdbe136SMatthew Howell 	if  ((pcidev->vendor == PCI_VENDOR_ID_EXAR) &&
4105fdbe136SMatthew Howell 		(pcidev->subsystem_vendor != PCI_VENDOR_ID_SEALEVEL)) {
4115fdbe136SMatthew Howell 		// Configure GPIO as inputs for Commtech adapters
4125fdbe136SMatthew Howell 		dir = 0xff;
4135fdbe136SMatthew Howell 	} else {
4145fdbe136SMatthew Howell 		// Configure GPIO as outputs for SeaLevel adapters
4155fdbe136SMatthew Howell 		dir = 0x00;
4165fdbe136SMatthew Howell 	}
417bea8be65SJan Kiszka 
418d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
419d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
420d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
421d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
422bea8be65SJan Kiszka 	writeb(dir,  p + UART_EXAR_MPIOSEL_7_0);
423d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
424d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
425d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
426d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
427d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
428bea8be65SJan Kiszka 	writeb(dir,  p + UART_EXAR_MPIOSEL_15_8);
429d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
430d0aeaa83SSudip Mukherjee }
431d0aeaa83SSudip Mukherjee 
43233969db7SAndy Shevchenko static struct platform_device *__xr17v35x_register_gpio(struct pci_dev *pcidev,
43381171e7dSHeikki Krogerus 							const struct software_node *node)
434d0aeaa83SSudip Mukherjee {
435d0aeaa83SSudip Mukherjee 	struct platform_device *pdev;
436d0aeaa83SSudip Mukherjee 
437d0aeaa83SSudip Mukherjee 	pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
438d0aeaa83SSudip Mukherjee 	if (!pdev)
439d0aeaa83SSudip Mukherjee 		return NULL;
440d0aeaa83SSudip Mukherjee 
441d3936d74SJan Kiszka 	pdev->dev.parent = &pcidev->dev;
44273f76db8SAndy Shevchenko 	device_set_node(&pdev->dev, dev_fwnode(&pcidev->dev));
443d3936d74SJan Kiszka 
44481171e7dSHeikki Krogerus 	if (device_add_software_node(&pdev->dev, node) < 0 ||
445380b1e2fSJan Kiszka 	    platform_device_add(pdev) < 0) {
446d0aeaa83SSudip Mukherjee 		platform_device_put(pdev);
447d0aeaa83SSudip Mukherjee 		return NULL;
448d0aeaa83SSudip Mukherjee 	}
449d0aeaa83SSudip Mukherjee 
450d0aeaa83SSudip Mukherjee 	return pdev;
451d0aeaa83SSudip Mukherjee }
452d0aeaa83SSudip Mukherjee 
45333969db7SAndy Shevchenko static void __xr17v35x_unregister_gpio(struct platform_device *pdev)
45433969db7SAndy Shevchenko {
45533969db7SAndy Shevchenko 	device_remove_software_node(&pdev->dev);
45633969db7SAndy Shevchenko 	platform_device_unregister(pdev);
45733969db7SAndy Shevchenko }
45833969db7SAndy Shevchenko 
459380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = {
460a589e211SJan Kiszka 	PROPERTY_ENTRY_U32("exar,first-pin", 0),
461380b1e2fSJan Kiszka 	PROPERTY_ENTRY_U32("ngpios", 16),
462380b1e2fSJan Kiszka 	{ }
463380b1e2fSJan Kiszka };
464380b1e2fSJan Kiszka 
46581171e7dSHeikki Krogerus static const struct software_node exar_gpio_node = {
46681171e7dSHeikki Krogerus 	.properties = exar_gpio_properties,
46781171e7dSHeikki Krogerus };
46881171e7dSHeikki Krogerus 
46933969db7SAndy Shevchenko static int xr17v35x_register_gpio(struct pci_dev *pcidev, struct uart_8250_port *port)
4700d963ebfSJan Kiszka {
4710d963ebfSJan Kiszka 	if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
4720d963ebfSJan Kiszka 		port->port.private_data =
47381171e7dSHeikki Krogerus 			__xr17v35x_register_gpio(pcidev, &exar_gpio_node);
4740d963ebfSJan Kiszka 
4750d963ebfSJan Kiszka 	return 0;
4760d963ebfSJan Kiszka }
4770d963ebfSJan Kiszka 
47833969db7SAndy Shevchenko static void xr17v35x_unregister_gpio(struct uart_8250_port *port)
47933969db7SAndy Shevchenko {
48033969db7SAndy Shevchenko 	if (!port->port.private_data)
48133969db7SAndy Shevchenko 		return;
48233969db7SAndy Shevchenko 
48333969db7SAndy Shevchenko 	__xr17v35x_unregister_gpio(port->port.private_data);
48433969db7SAndy Shevchenko 	port->port.private_data = NULL;
48533969db7SAndy Shevchenko }
48633969db7SAndy Shevchenko 
487687911b3SMatthew Howell static int sealevel_rs485_config(struct uart_port *port, struct ktermios *termios,
488687911b3SMatthew Howell 				  struct serial_rs485 *rs485)
489687911b3SMatthew Howell {
490687911b3SMatthew Howell 	u8 __iomem *p = port->membase;
491687911b3SMatthew Howell 	u8 old_lcr;
492687911b3SMatthew Howell 	u8 efr;
493687911b3SMatthew Howell 	u8 dld;
494687911b3SMatthew Howell 	int ret;
495687911b3SMatthew Howell 
496687911b3SMatthew Howell 	ret = generic_rs485_config(port, termios, rs485);
497687911b3SMatthew Howell 	if (ret)
498687911b3SMatthew Howell 		return ret;
499687911b3SMatthew Howell 
500687911b3SMatthew Howell 	if (rs485->flags & SER_RS485_ENABLED) {
501687911b3SMatthew Howell 		old_lcr = readb(p + UART_LCR);
502687911b3SMatthew Howell 
503687911b3SMatthew Howell 		/* Set EFR[4]=1 to enable enhanced feature registers */
504687911b3SMatthew Howell 		efr = readb(p + UART_XR_EFR);
505687911b3SMatthew Howell 		efr |= UART_EFR_ECB;
506687911b3SMatthew Howell 		writeb(efr, p + UART_XR_EFR);
507687911b3SMatthew Howell 
508687911b3SMatthew Howell 		/* Set MCR to use DTR as Auto-RS485 Enable signal */
509687911b3SMatthew Howell 		writeb(UART_MCR_OUT1, p + UART_MCR);
510687911b3SMatthew Howell 
511687911b3SMatthew Howell 		/* Set LCR[7]=1 to enable access to DLD register */
512687911b3SMatthew Howell 		writeb(old_lcr | UART_LCR_DLAB, p + UART_LCR);
513687911b3SMatthew Howell 
514687911b3SMatthew Howell 		/* Set DLD[7]=1 for inverted RS485 Enable logic */
515687911b3SMatthew Howell 		dld = readb(p + UART_EXAR_DLD);
516687911b3SMatthew Howell 		dld |= UART_EXAR_DLD_485_POLARITY;
517687911b3SMatthew Howell 		writeb(dld, p + UART_EXAR_DLD);
518687911b3SMatthew Howell 
519687911b3SMatthew Howell 		writeb(old_lcr, p + UART_LCR);
520687911b3SMatthew Howell 	}
521687911b3SMatthew Howell 
522687911b3SMatthew Howell 	return 0;
523687911b3SMatthew Howell }
524687911b3SMatthew Howell 
5250d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = {
5260d963ebfSJan Kiszka 	.register_gpio = xr17v35x_register_gpio,
52733969db7SAndy Shevchenko 	.unregister_gpio = xr17v35x_unregister_gpio,
5289d939894SDaniel Golle 	.rs485_config = generic_rs485_config,
52959c221f8SIlpo Järvinen 	.rs485_supported = &generic_rs485_supported,
5300d963ebfSJan Kiszka };
5310d963ebfSJan Kiszka 
532ae50bb27SIlpo Järvinen static int iot2040_rs485_config(struct uart_port *port, struct ktermios *termios,
533413058dfSJan Kiszka 				struct serial_rs485 *rs485)
534413058dfSJan Kiszka {
535413058dfSJan Kiszka 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
536413058dfSJan Kiszka 	u8 __iomem *p = port->membase;
537413058dfSJan Kiszka 	u8 mask = IOT2040_UART1_MASK;
538413058dfSJan Kiszka 	u8 mode, value;
539413058dfSJan Kiszka 
540413058dfSJan Kiszka 	if (is_rs485) {
541413058dfSJan Kiszka 		if (rs485->flags & SER_RS485_RX_DURING_TX)
542413058dfSJan Kiszka 			mode = IOT2040_UART_MODE_RS422;
543413058dfSJan Kiszka 		else
544413058dfSJan Kiszka 			mode = IOT2040_UART_MODE_RS485;
545413058dfSJan Kiszka 
546413058dfSJan Kiszka 		if (rs485->flags & SER_RS485_TERMINATE_BUS)
547413058dfSJan Kiszka 			mode |= IOT2040_UART_TERMINATE_BUS;
548413058dfSJan Kiszka 	} else {
549413058dfSJan Kiszka 		mode = IOT2040_UART_MODE_RS232;
550413058dfSJan Kiszka 	}
551413058dfSJan Kiszka 
552413058dfSJan Kiszka 	if (port->line == 3) {
553413058dfSJan Kiszka 		mask <<= IOT2040_UART2_SHIFT;
554413058dfSJan Kiszka 		mode <<= IOT2040_UART2_SHIFT;
555413058dfSJan Kiszka 	}
556413058dfSJan Kiszka 
557413058dfSJan Kiszka 	value = readb(p + UART_EXAR_MPIOLVL_7_0);
558413058dfSJan Kiszka 	value &= ~mask;
559413058dfSJan Kiszka 	value |= mode;
560413058dfSJan Kiszka 	writeb(value, p + UART_EXAR_MPIOLVL_7_0);
561413058dfSJan Kiszka 
562ae50bb27SIlpo Järvinen 	return generic_rs485_config(port, termios, rs485);
563413058dfSJan Kiszka }
564413058dfSJan Kiszka 
56559c221f8SIlpo Järvinen static const struct serial_rs485 iot2040_rs485_supported = {
5660c2a5f47SLino Sanfilippo 	.flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND |
5670c2a5f47SLino Sanfilippo 		 SER_RS485_RX_DURING_TX | SER_RS485_TERMINATE_BUS,
56859c221f8SIlpo Järvinen };
56959c221f8SIlpo Järvinen 
570413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = {
571a589e211SJan Kiszka 	PROPERTY_ENTRY_U32("exar,first-pin", 10),
572413058dfSJan Kiszka 	PROPERTY_ENTRY_U32("ngpios", 1),
573413058dfSJan Kiszka 	{ }
574413058dfSJan Kiszka };
575413058dfSJan Kiszka 
57681171e7dSHeikki Krogerus static const struct software_node iot2040_gpio_node = {
57781171e7dSHeikki Krogerus 	.properties = iot2040_gpio_properties,
57881171e7dSHeikki Krogerus };
57981171e7dSHeikki Krogerus 
580413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev,
581413058dfSJan Kiszka 			      struct uart_8250_port *port)
582413058dfSJan Kiszka {
583413058dfSJan Kiszka 	u8 __iomem *p = port->port.membase;
584413058dfSJan Kiszka 
585413058dfSJan Kiszka 	writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0);
586413058dfSJan Kiszka 	writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0);
587413058dfSJan Kiszka 	writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8);
588413058dfSJan Kiszka 	writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8);
589413058dfSJan Kiszka 
590413058dfSJan Kiszka 	port->port.private_data =
59181171e7dSHeikki Krogerus 		__xr17v35x_register_gpio(pcidev, &iot2040_gpio_node);
592413058dfSJan Kiszka 
593413058dfSJan Kiszka 	return 0;
594413058dfSJan Kiszka }
595413058dfSJan Kiszka 
596413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = {
597413058dfSJan Kiszka 	.rs485_config = iot2040_rs485_config,
59859c221f8SIlpo Järvinen 	.rs485_supported = &iot2040_rs485_supported,
599413058dfSJan Kiszka 	.register_gpio = iot2040_register_gpio,
60033969db7SAndy Shevchenko 	.unregister_gpio = xr17v35x_unregister_gpio,
601413058dfSJan Kiszka };
602413058dfSJan Kiszka 
6033e51ceeaSSu Bao Cheng /*
6043e51ceeaSSu Bao Cheng  * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device,
6053e51ceeaSSu Bao Cheng  * IOT2020 doesn't have. Therefore it is sufficient to match on the common
6063e51ceeaSSu Bao Cheng  * board name after the device was found.
6073e51ceeaSSu Bao Cheng  */
608413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = {
609413058dfSJan Kiszka 	{
610413058dfSJan Kiszka 		.matches = {
611413058dfSJan Kiszka 			DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"),
612413058dfSJan Kiszka 		},
613413058dfSJan Kiszka 		.driver_data = (void *)&iot2040_platform,
614413058dfSJan Kiszka 	},
615413058dfSJan Kiszka 	{}
616413058dfSJan Kiszka };
617413058dfSJan Kiszka 
6187d356a43SAndy Shevchenko static const struct exar8250_platform *exar_get_platform(void)
6197d356a43SAndy Shevchenko {
6207d356a43SAndy Shevchenko 	const struct dmi_system_id *dmi_match;
6217d356a43SAndy Shevchenko 
6227d356a43SAndy Shevchenko 	dmi_match = dmi_first_match(exar_platforms);
6237d356a43SAndy Shevchenko 	if (dmi_match)
6247d356a43SAndy Shevchenko 		return dmi_match->driver_data;
6257d356a43SAndy Shevchenko 
6267d356a43SAndy Shevchenko 	return &exar8250_default_platform;
6277d356a43SAndy Shevchenko }
6287d356a43SAndy Shevchenko 
629d0aeaa83SSudip Mukherjee static int
630d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
631d0aeaa83SSudip Mukherjee 		   struct uart_8250_port *port, int idx)
632d0aeaa83SSudip Mukherjee {
6337d356a43SAndy Shevchenko 	const struct exar8250_platform *platform = exar_get_platform();
634d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x400;
635d0aeaa83SSudip Mukherjee 	unsigned int baud = 7812500;
636d0aeaa83SSudip Mukherjee 	u8 __iomem *p;
637d0aeaa83SSudip Mukherjee 	int ret;
638d0aeaa83SSudip Mukherjee 
639d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
6400d963ebfSJan Kiszka 	port->port.rs485_config = platform->rs485_config;
6410139da50SIlpo Järvinen 	port->port.rs485_supported = *(platform->rs485_supported);
6420d963ebfSJan Kiszka 
643687911b3SMatthew Howell 	if (pcidev->subsystem_vendor == PCI_VENDOR_ID_SEALEVEL)
644687911b3SMatthew Howell 		port->port.rs485_config = sealevel_rs485_config;
645687911b3SMatthew Howell 
646d0aeaa83SSudip Mukherjee 	/*
647328c11f2SAndy Shevchenko 	 * Setup the UART clock for the devices on expansion slot to
648d0aeaa83SSudip Mukherjee 	 * half the clock speed of the main chip (which is 125MHz)
649d0aeaa83SSudip Mukherjee 	 */
650328c11f2SAndy Shevchenko 	if (idx >= 8)
651d0aeaa83SSudip Mukherjee 		port->port.uartclk /= 2;
652d0aeaa83SSudip Mukherjee 
6535b5f252dSJan Kiszka 	ret = default_setup(priv, pcidev, idx, offset, port);
6545b5f252dSJan Kiszka 	if (ret)
6555b5f252dSJan Kiszka 		return ret;
656d0aeaa83SSudip Mukherjee 
6575b5f252dSJan Kiszka 	p = port->port.membase;
658d0aeaa83SSudip Mukherjee 
659d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_8XMODE);
660d0aeaa83SSudip Mukherjee 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
661d0aeaa83SSudip Mukherjee 	writeb(128, p + UART_EXAR_TXTRG);
662d0aeaa83SSudip Mukherjee 	writeb(128, p + UART_EXAR_RXTRG);
663d0aeaa83SSudip Mukherjee 
6645b5f252dSJan Kiszka 	if (idx == 0) {
6655b5f252dSJan Kiszka 		/* Setup Multipurpose Input/Output pins. */
666bea8be65SJan Kiszka 		setup_gpio(pcidev, p);
667d0aeaa83SSudip Mukherjee 
6680d963ebfSJan Kiszka 		ret = platform->register_gpio(pcidev, port);
6695b5f252dSJan Kiszka 	}
670d0aeaa83SSudip Mukherjee 
6710d963ebfSJan Kiszka 	return ret;
672d0aeaa83SSudip Mukherjee }
673d0aeaa83SSudip Mukherjee 
674d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev)
675d0aeaa83SSudip Mukherjee {
67633969db7SAndy Shevchenko 	const struct exar8250_platform *platform = exar_get_platform();
677d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
678d0aeaa83SSudip Mukherjee 	struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
6797c3e8d9dSAndy Shevchenko 
68033969db7SAndy Shevchenko 	platform->unregister_gpio(port);
681d0aeaa83SSudip Mukherjee }
682d0aeaa83SSudip Mukherjee 
68372169e42SAaron Sierra static inline void exar_misc_clear(struct exar8250 *priv)
68472169e42SAaron Sierra {
68572169e42SAaron Sierra 	/* Clear all PCI interrupts by reading INT0. No effect on IIR */
68672169e42SAaron Sierra 	readb(priv->virt + UART_EXAR_INT0);
68772169e42SAaron Sierra 
68872169e42SAaron Sierra 	/* Clear INT0 for Expansion Interface slave ports, too */
68972169e42SAaron Sierra 	if (priv->board->num_ports > 8)
69072169e42SAaron Sierra 		readb(priv->virt + 0x2000 + UART_EXAR_INT0);
69172169e42SAaron Sierra }
69272169e42SAaron Sierra 
693c7e1b405SAaron Sierra /*
694c7e1b405SAaron Sierra  * These Exar UARTs have an extra interrupt indicator that could fire for a
695c7e1b405SAaron Sierra  * few interrupts that are not presented/cleared through IIR.  One of which is
696c7e1b405SAaron Sierra  * a wakeup interrupt when coming out of sleep.  These interrupts are only
697c7e1b405SAaron Sierra  * cleared by reading global INT0 or INT1 registers as interrupts are
698c7e1b405SAaron Sierra  * associated with channel 0. The INT[3:0] registers _are_ accessible from each
699c7e1b405SAaron Sierra  * channel's address space, but for the sake of bus efficiency we register a
700c7e1b405SAaron Sierra  * dedicated handler at the PCI device level to handle them.
701c7e1b405SAaron Sierra  */
702c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data)
703c7e1b405SAaron Sierra {
70472169e42SAaron Sierra 	exar_misc_clear(data);
705c7e1b405SAaron Sierra 
706c7e1b405SAaron Sierra 	return IRQ_HANDLED;
707c7e1b405SAaron Sierra }
708c7e1b405SAaron Sierra 
709477f6ee6SParker Newman static unsigned int exar_get_nr_ports(struct exar8250_board *board,
710477f6ee6SParker Newman 					struct pci_dev *pcidev)
711477f6ee6SParker Newman {
712477f6ee6SParker Newman 	unsigned int nr_ports = 0;
713477f6ee6SParker Newman 
714*5aa84fd8SParker Newman 	if (pcidev->vendor == PCI_VENDOR_ID_ACCESSIO) {
715477f6ee6SParker Newman 		nr_ports = BIT(((pcidev->device & 0x38) >> 3) - 1);
716*5aa84fd8SParker Newman 	} else if (board->num_ports > 0) {
717*5aa84fd8SParker Newman 		// Check if board struct overrides number of ports
718477f6ee6SParker Newman 		nr_ports = board->num_ports;
719*5aa84fd8SParker Newman 	} else if (pcidev->vendor == PCI_VENDOR_ID_EXAR) {
720*5aa84fd8SParker Newman 		// Exar encodes # ports in last nibble of PCI Device ID ex. 0358
721477f6ee6SParker Newman 		nr_ports = pcidev->device & 0x0f;
722*5aa84fd8SParker Newman 	} else  if (pcidev->vendor == PCI_VENDOR_ID_CONNECT_TECH) {
723*5aa84fd8SParker Newman 		// Handle CTI FPGA cards
724*5aa84fd8SParker Newman 		switch (pcidev->device) {
725*5aa84fd8SParker Newman 		case PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_12_XIG00X:
726*5aa84fd8SParker Newman 		case PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_12_XIG01X:
727*5aa84fd8SParker Newman 			nr_ports = 12;
728*5aa84fd8SParker Newman 			break;
729*5aa84fd8SParker Newman 		case PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_16:
730*5aa84fd8SParker Newman 			nr_ports = 16;
731*5aa84fd8SParker Newman 			break;
732*5aa84fd8SParker Newman 		default:
733*5aa84fd8SParker Newman 			break;
734*5aa84fd8SParker Newman 		}
735*5aa84fd8SParker Newman 	}
736477f6ee6SParker Newman 
737477f6ee6SParker Newman 	return nr_ports;
738477f6ee6SParker Newman }
739477f6ee6SParker Newman 
740d0aeaa83SSudip Mukherjee static int
741d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
742d0aeaa83SSudip Mukherjee {
743d0aeaa83SSudip Mukherjee 	unsigned int nr_ports, i, bar = 0, maxnr;
744d0aeaa83SSudip Mukherjee 	struct exar8250_board *board;
745d0aeaa83SSudip Mukherjee 	struct uart_8250_port uart;
746d0aeaa83SSudip Mukherjee 	struct exar8250 *priv;
747d0aeaa83SSudip Mukherjee 	int rc;
748d0aeaa83SSudip Mukherjee 
749d0aeaa83SSudip Mukherjee 	board = (struct exar8250_board *)ent->driver_data;
750d0aeaa83SSudip Mukherjee 	if (!board)
751d0aeaa83SSudip Mukherjee 		return -EINVAL;
752d0aeaa83SSudip Mukherjee 
753d0aeaa83SSudip Mukherjee 	rc = pcim_enable_device(pcidev);
754d0aeaa83SSudip Mukherjee 	if (rc)
755d0aeaa83SSudip Mukherjee 		return rc;
756d0aeaa83SSudip Mukherjee 
757d0aeaa83SSudip Mukherjee 	maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
758d0aeaa83SSudip Mukherjee 
759477f6ee6SParker Newman 	nr_ports = exar_get_nr_ports(board, pcidev);
760477f6ee6SParker Newman 	if (nr_ports == 0) {
761477f6ee6SParker Newman 		dev_err_probe(&pcidev->dev, -ENODEV,
762477f6ee6SParker Newman 				"failed to get number of ports\n");
763477f6ee6SParker Newman 		return -ENODEV;
764477f6ee6SParker Newman 	}
765d0aeaa83SSudip Mukherjee 
766df60a8afSAndy Shevchenko 	priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL);
767d0aeaa83SSudip Mukherjee 	if (!priv)
768d0aeaa83SSudip Mukherjee 		return -ENOMEM;
769d0aeaa83SSudip Mukherjee 
770d0aeaa83SSudip Mukherjee 	priv->board = board;
771c7e1b405SAaron Sierra 	priv->virt = pcim_iomap(pcidev, bar, 0);
772c7e1b405SAaron Sierra 	if (!priv->virt)
773c7e1b405SAaron Sierra 		return -ENOMEM;
774d0aeaa83SSudip Mukherjee 
775172c33cbSJan Kiszka 	pci_set_master(pcidev);
776172c33cbSJan Kiszka 
777172c33cbSJan Kiszka 	rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
778172c33cbSJan Kiszka 	if (rc < 0)
779172c33cbSJan Kiszka 		return rc;
780172c33cbSJan Kiszka 
781d0aeaa83SSudip Mukherjee 	memset(&uart, 0, sizeof(uart));
7826be254c2SAndy Shevchenko 	uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT;
783172c33cbSJan Kiszka 	uart.port.irq = pci_irq_vector(pcidev, 0);
784d0aeaa83SSudip Mukherjee 	uart.port.dev = &pcidev->dev;
785d0aeaa83SSudip Mukherjee 
7865bc430afSAndy Shevchenko 	/* Clear interrupts */
7875bc430afSAndy Shevchenko 	exar_misc_clear(priv);
7885bc430afSAndy Shevchenko 
789c7e1b405SAaron Sierra 	rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler,
790c7e1b405SAaron Sierra 			 IRQF_SHARED, "exar_uart", priv);
791c7e1b405SAaron Sierra 	if (rc)
792c7e1b405SAaron Sierra 		return rc;
793c7e1b405SAaron Sierra 
794393b520aSParker Newman 	if (board->board_init) {
795393b520aSParker Newman 		rc = board->board_init(priv, pcidev);
796393b520aSParker Newman 		if (rc) {
797393b520aSParker Newman 			dev_err_probe(&pcidev->dev, rc,
798393b520aSParker Newman 					"failed to init serial board\n");
799393b520aSParker Newman 			return rc;
800393b520aSParker Newman 		}
801393b520aSParker Newman 	}
802393b520aSParker Newman 
803d0aeaa83SSudip Mukherjee 	for (i = 0; i < nr_ports && i < maxnr; i++) {
804d0aeaa83SSudip Mukherjee 		rc = board->setup(priv, pcidev, &uart, i);
805d0aeaa83SSudip Mukherjee 		if (rc) {
806d0aeaa83SSudip Mukherjee 			dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
807d0aeaa83SSudip Mukherjee 			break;
808d0aeaa83SSudip Mukherjee 		}
809d0aeaa83SSudip Mukherjee 
810d0aeaa83SSudip Mukherjee 		dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
811d0aeaa83SSudip Mukherjee 			uart.port.iobase, uart.port.irq, uart.port.iotype);
812d0aeaa83SSudip Mukherjee 
813d0aeaa83SSudip Mukherjee 		priv->line[i] = serial8250_register_8250_port(&uart);
814d0aeaa83SSudip Mukherjee 		if (priv->line[i] < 0) {
815d0aeaa83SSudip Mukherjee 			dev_err(&pcidev->dev,
816d0aeaa83SSudip Mukherjee 				"Couldn't register serial port %lx, irq %d, type %d, error %d\n",
817d0aeaa83SSudip Mukherjee 				uart.port.iobase, uart.port.irq,
818d0aeaa83SSudip Mukherjee 				uart.port.iotype, priv->line[i]);
819d0aeaa83SSudip Mukherjee 			break;
820d0aeaa83SSudip Mukherjee 		}
821d0aeaa83SSudip Mukherjee 	}
822d0aeaa83SSudip Mukherjee 	priv->nr = i;
823d0aeaa83SSudip Mukherjee 	pci_set_drvdata(pcidev, priv);
824d0aeaa83SSudip Mukherjee 	return 0;
825d0aeaa83SSudip Mukherjee }
826d0aeaa83SSudip Mukherjee 
827d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev)
828d0aeaa83SSudip Mukherjee {
829d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
830d0aeaa83SSudip Mukherjee 	unsigned int i;
831d0aeaa83SSudip Mukherjee 
832d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
833d0aeaa83SSudip Mukherjee 		serial8250_unregister_port(priv->line[i]);
834d0aeaa83SSudip Mukherjee 
83573b5a5c0SAndy Shevchenko 	/* Ensure that every init quirk is properly torn down */
836d0aeaa83SSudip Mukherjee 	if (priv->board->exit)
837d0aeaa83SSudip Mukherjee 		priv->board->exit(pcidev);
838d0aeaa83SSudip Mukherjee }
839d0aeaa83SSudip Mukherjee 
84082f9cefaSAndy Shevchenko static int exar_suspend(struct device *dev)
841d0aeaa83SSudip Mukherjee {
8427a345dc1SAndy Shevchenko 	struct exar8250 *priv = dev_get_drvdata(dev);
843d0aeaa83SSudip Mukherjee 	unsigned int i;
844d0aeaa83SSudip Mukherjee 
845d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
846d0aeaa83SSudip Mukherjee 		if (priv->line[i] >= 0)
847d0aeaa83SSudip Mukherjee 			serial8250_suspend_port(priv->line[i]);
848d0aeaa83SSudip Mukherjee 
849d0aeaa83SSudip Mukherjee 	return 0;
850d0aeaa83SSudip Mukherjee }
851d0aeaa83SSudip Mukherjee 
85282f9cefaSAndy Shevchenko static int exar_resume(struct device *dev)
853d0aeaa83SSudip Mukherjee {
85476b4106cSChuhong Yuan 	struct exar8250 *priv = dev_get_drvdata(dev);
855d0aeaa83SSudip Mukherjee 	unsigned int i;
856d0aeaa83SSudip Mukherjee 
85772169e42SAaron Sierra 	exar_misc_clear(priv);
85872169e42SAaron Sierra 
859d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
860d0aeaa83SSudip Mukherjee 		if (priv->line[i] >= 0)
861d0aeaa83SSudip Mukherjee 			serial8250_resume_port(priv->line[i]);
862d0aeaa83SSudip Mukherjee 
863d0aeaa83SSudip Mukherjee 	return 0;
864d0aeaa83SSudip Mukherjee }
865d0aeaa83SSudip Mukherjee 
86682f9cefaSAndy Shevchenko static DEFINE_SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
867d0aeaa83SSudip Mukherjee 
868fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = {
869fc6cc961SJan Kiszka 	.num_ports	= 2,
870fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
871fc6cc961SJan Kiszka };
872fc6cc961SJan Kiszka 
873fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = {
874fc6cc961SJan Kiszka 	.num_ports	= 4,
875fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
876fc6cc961SJan Kiszka };
877fc6cc961SJan Kiszka 
878fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = {
879fc6cc961SJan Kiszka 	.num_ports	= 8,
880fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
881fc6cc961SJan Kiszka };
882fc6cc961SJan Kiszka 
883d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = {
884d0aeaa83SSudip Mukherjee 	.num_ports	= 1,
885d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17c154_setup,
886d0aeaa83SSudip Mukherjee };
887d0aeaa83SSudip Mukherjee 
888d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = {
889d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17c154_setup,
890d0aeaa83SSudip Mukherjee };
891d0aeaa83SSudip Mukherjee 
892d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = {
893d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
894d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
895d0aeaa83SSudip Mukherjee };
896d0aeaa83SSudip Mukherjee 
897c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_2 = {
898c6b9e95dSValmer Huhn 	.num_ports	= 2,
899c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
900c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
901c6b9e95dSValmer Huhn };
902c6b9e95dSValmer Huhn 
903c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_4 = {
904c6b9e95dSValmer Huhn 	.num_ports	= 4,
905c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
906c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
907c6b9e95dSValmer Huhn };
908c6b9e95dSValmer Huhn 
909c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_8 = {
910c6b9e95dSValmer Huhn 	.num_ports	= 8,
911c6b9e95dSValmer Huhn 	.setup		= pci_xr17v35x_setup,
912c6b9e95dSValmer Huhn 	.exit		= pci_xr17v35x_exit,
913c6b9e95dSValmer Huhn };
914c6b9e95dSValmer Huhn 
915d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = {
916d0aeaa83SSudip Mukherjee 	.num_ports	= 12,
917d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
918d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
919d0aeaa83SSudip Mukherjee };
920d0aeaa83SSudip Mukherjee 
921d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = {
922d0aeaa83SSudip Mukherjee 	.num_ports	= 16,
923d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
924d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
925d0aeaa83SSudip Mukherjee };
926d0aeaa83SSudip Mukherjee 
92724637007SAndy Shevchenko #define EXAR_DEVICE(vend, devid, bd) { PCI_DEVICE_DATA(vend, devid, &bd) }
928d0aeaa83SSudip Mukherjee 
929d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) {			\
930d0aeaa83SSudip Mukherjee 	PCI_DEVICE_SUB(					\
931d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_EXAR,			\
932d0aeaa83SSudip Mukherjee 		PCI_DEVICE_ID_EXAR_##devid,		\
933d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_IBM,			\
934d0aeaa83SSudip Mukherjee 		PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0,	\
935d0aeaa83SSudip Mukherjee 		(kernel_ulong_t)&bd			\
936d0aeaa83SSudip Mukherjee 	}
937d0aeaa83SSudip Mukherjee 
93895d69886SAndrew Davis #define USR_DEVICE(devid, sdevid, bd) {			\
93995d69886SAndrew Davis 	PCI_DEVICE_SUB(					\
94095d69886SAndrew Davis 		PCI_VENDOR_ID_USR,			\
94195d69886SAndrew Davis 		PCI_DEVICE_ID_EXAR_##devid,		\
94295d69886SAndrew Davis 		PCI_VENDOR_ID_EXAR,			\
94395d69886SAndrew Davis 		PCI_SUBDEVICE_ID_USR_##sdevid), 0, 0,	\
94495d69886SAndrew Davis 		(kernel_ulong_t)&bd			\
94595d69886SAndrew Davis 	}
94695d69886SAndrew Davis 
9473637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = {
9488e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_2S, pbn_exar_XR17C15x),
9498e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_4S, pbn_exar_XR17C15x),
9508e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_8S, pbn_exar_XR17C15x),
9518e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM232_8, pbn_exar_XR17C15x),
9528e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_2SM, pbn_exar_XR17C15x),
9538e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_4SM, pbn_exar_XR17C15x),
9548e4413aaSAndy Shevchenko 	EXAR_DEVICE(ACCESSIO, COM_8SM, pbn_exar_XR17C15x),
95510c5ccc3SJay Dolan 
956d0aeaa83SSudip Mukherjee 	IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
957d0aeaa83SSudip Mukherjee 
95895d69886SAndrew Davis 	/* USRobotics USR298x-OEM PCI Modems */
95995d69886SAndrew Davis 	USR_DEVICE(XR17C152, 2980, pbn_exar_XR17C15x),
96095d69886SAndrew Davis 	USR_DEVICE(XR17C152, 2981, pbn_exar_XR17C15x),
96195d69886SAndrew Davis 
962d0aeaa83SSudip Mukherjee 	/* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
96324637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C152, pbn_exar_XR17C15x),
96424637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C154, pbn_exar_XR17C15x),
96524637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17C158, pbn_exar_XR17C15x),
966d0aeaa83SSudip Mukherjee 
967d0aeaa83SSudip Mukherjee 	/* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
96824637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V352, pbn_exar_XR17V35x),
96924637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V354, pbn_exar_XR17V35x),
97024637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V358, pbn_exar_XR17V35x),
97124637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V4358, pbn_exar_XR17V4358),
97224637007SAndy Shevchenko 	EXAR_DEVICE(EXAR, XR17V8358, pbn_exar_XR17V8358),
973c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4222PCIE, pbn_fastcom35x_2),
974c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4224PCIE, pbn_fastcom35x_4),
975c6b9e95dSValmer Huhn 	EXAR_DEVICE(COMMTECH, 4228PCIE, pbn_fastcom35x_8),
976fc6cc961SJan Kiszka 
97724637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 4222PCI335, pbn_fastcom335_2),
97824637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 4224PCI335, pbn_fastcom335_4),
97924637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 2324PCI335, pbn_fastcom335_4),
98024637007SAndy Shevchenko 	EXAR_DEVICE(COMMTECH, 2328PCI335, pbn_fastcom335_8),
981d0aeaa83SSudip Mukherjee 	{ 0, }
982d0aeaa83SSudip Mukherjee };
983d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
984d0aeaa83SSudip Mukherjee 
985d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = {
986d0aeaa83SSudip Mukherjee 	.name		= "exar_serial",
987d0aeaa83SSudip Mukherjee 	.probe		= exar_pci_probe,
988d0aeaa83SSudip Mukherjee 	.remove		= exar_pci_remove,
989d0aeaa83SSudip Mukherjee 	.driver         = {
99082f9cefaSAndy Shevchenko 		.pm     = pm_sleep_ptr(&exar_pci_pm),
991d0aeaa83SSudip Mukherjee 	},
992d0aeaa83SSudip Mukherjee 	.id_table	= exar_pci_tbl,
993d0aeaa83SSudip Mukherjee };
994d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver);
995d0aeaa83SSudip Mukherjee 
996d813d900SAndy Shevchenko MODULE_IMPORT_NS(SERIAL_8250_PCI);
997d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL");
9982b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver");
999d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");
1000