xref: /linux/drivers/tty/serial/8250/8250_exar.c (revision 3f72879e005ecec835ec75f7d8455c04b29de045)
1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
2d0aeaa83SSudip Mukherjee /*
3d0aeaa83SSudip Mukherjee  *  Probe module for 8250/16550-type Exar chips PCI serial ports.
4d0aeaa83SSudip Mukherjee  *
5d0aeaa83SSudip Mukherjee  *  Based on drivers/tty/serial/8250/8250_pci.c,
6d0aeaa83SSudip Mukherjee  *
7d0aeaa83SSudip Mukherjee  *  Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
8d0aeaa83SSudip Mukherjee  */
94076cf08SJan Kiszka #include <linux/acpi.h>
10413058dfSJan Kiszka #include <linux/dmi.h>
11d0aeaa83SSudip Mukherjee #include <linux/io.h>
12d0aeaa83SSudip Mukherjee #include <linux/kernel.h>
13d0aeaa83SSudip Mukherjee #include <linux/module.h>
14d0aeaa83SSudip Mukherjee #include <linux/pci.h>
15380b1e2fSJan Kiszka #include <linux/property.h>
16d0aeaa83SSudip Mukherjee #include <linux/serial_core.h>
17d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h>
18d0aeaa83SSudip Mukherjee #include <linux/slab.h>
19d0aeaa83SSudip Mukherjee #include <linux/string.h>
20d0aeaa83SSudip Mukherjee #include <linux/tty.h>
21d0aeaa83SSudip Mukherjee #include <linux/8250_pci.h>
2247b1747fSRobert Middleton #include <linux/delay.h>
23d0aeaa83SSudip Mukherjee 
24d0aeaa83SSudip Mukherjee #include <asm/byteorder.h>
25d0aeaa83SSudip Mukherjee 
26d0aeaa83SSudip Mukherjee #include "8250.h"
27d0aeaa83SSudip Mukherjee 
28fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335	0x0002
29fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335	0x0004
30fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335	0x000a
31fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335	0x000b
32d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE		0x0020
33d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE		0x0021
34d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE		0x0022
35d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358		0x4358
36d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358		0x8358
37d0aeaa83SSudip Mukherjee 
38c7e1b405SAaron Sierra #define UART_EXAR_INT0		0x80
397e12357eSJan Kiszka #define UART_EXAR_8XMODE	0x88	/* 8X sampling rate select */
40ef4e281eSAndy Shevchenko #define UART_EXAR_SLEEP		0x8b	/* Sleep mode */
416be254c2SAndy Shevchenko #define UART_EXAR_DVID		0x8d	/* Device identification */
427e12357eSJan Kiszka 
437e12357eSJan Kiszka #define UART_EXAR_FCTR		0x08	/* Feature Control Register */
447e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA	0x10	/* IrDa data encode select */
457e12357eSJan Kiszka #define UART_FCTR_EXAR_485	0x20	/* Auto 485 half duplex dir ctl */
467e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA	0x00	/* FIFO trigger table A */
477e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB	0x60	/* FIFO trigger table B */
487e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC	0x80	/* FIFO trigger table C */
497e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD	0xc0	/* FIFO trigger table D programmable */
507e12357eSJan Kiszka 
517e12357eSJan Kiszka #define UART_EXAR_TXTRG		0x0a	/* Tx FIFO trigger level write-only */
527e12357eSJan Kiszka #define UART_EXAR_RXTRG		0x0b	/* Rx FIFO trigger level write-only */
537e12357eSJan Kiszka 
54d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0	0x8f	/* MPIOINT[7:0] */
55d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0	0x90	/* MPIOLVL[7:0] */
56d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0	0x91	/* MPIO3T[7:0] */
57d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0	0x92	/* MPIOINV[7:0] */
58d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0	0x93	/* MPIOSEL[7:0] */
59d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0	0x94	/* MPIOOD[7:0] */
60d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8	0x95	/* MPIOINT[15:8] */
61d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8	0x96	/* MPIOLVL[15:8] */
62d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8	0x97	/* MPIO3T[15:8] */
63d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8	0x98	/* MPIOINV[15:8] */
64d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8	0x99	/* MPIOSEL[15:8] */
65d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8	0x9a	/* MPIOOD[15:8] */
66d0aeaa83SSudip Mukherjee 
67413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x)	((x) << 4)
68413058dfSJan Kiszka 
69413058dfSJan Kiszka /*
70413058dfSJan Kiszka  * IOT2040 MPIO wiring semantics:
71413058dfSJan Kiszka  *
72413058dfSJan Kiszka  * MPIO		Port	Function
73413058dfSJan Kiszka  * ----		----	--------
74413058dfSJan Kiszka  * 0		2 	Mode bit 0
75413058dfSJan Kiszka  * 1		2	Mode bit 1
76413058dfSJan Kiszka  * 2		2	Terminate bus
77413058dfSJan Kiszka  * 3		-	<reserved>
78413058dfSJan Kiszka  * 4		3	Mode bit 0
79413058dfSJan Kiszka  * 5		3	Mode bit 1
80413058dfSJan Kiszka  * 6		3	Terminate bus
81413058dfSJan Kiszka  * 7		-	<reserved>
82413058dfSJan Kiszka  * 8		2	Enable
83413058dfSJan Kiszka  * 9		3	Enable
84413058dfSJan Kiszka  * 10		-	Red LED
85413058dfSJan Kiszka  * 11..15	-	<unused>
86413058dfSJan Kiszka  */
87413058dfSJan Kiszka 
88413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */
89413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232		0x01
90413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485		0x02
91413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422		0x03
92413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS	0x04
93413058dfSJan Kiszka 
94413058dfSJan Kiszka #define IOT2040_UART1_MASK		0x0f
95413058dfSJan Kiszka #define IOT2040_UART2_SHIFT		4
96413058dfSJan Kiszka 
97413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE	0x11	/* both RS232 */
98413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE	0x88	/* reserved pins as input */
99413058dfSJan Kiszka 
100413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */
101413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE		0x03
102413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE	0xF8	/* enable & LED as outputs */
103413058dfSJan Kiszka 
104d0aeaa83SSudip Mukherjee struct exar8250;
105d0aeaa83SSudip Mukherjee 
1060d963ebfSJan Kiszka struct exar8250_platform {
1070d963ebfSJan Kiszka 	int (*rs485_config)(struct uart_port *, struct serial_rs485 *);
1080d963ebfSJan Kiszka 	int (*register_gpio)(struct pci_dev *, struct uart_8250_port *);
1090d963ebfSJan Kiszka };
1100d963ebfSJan Kiszka 
111d0aeaa83SSudip Mukherjee /**
112d0aeaa83SSudip Mukherjee  * struct exar8250_board - board information
113d0aeaa83SSudip Mukherjee  * @num_ports: number of serial ports
114d0aeaa83SSudip Mukherjee  * @reg_shift: describes UART register mapping in PCI memory
11526f22d57SAndy Shevchenko  * @setup: quirk run at ->probe() stage
11626f22d57SAndy Shevchenko  * @exit: quirk run at ->remove() stage
117d0aeaa83SSudip Mukherjee  */
118d0aeaa83SSudip Mukherjee struct exar8250_board {
119d0aeaa83SSudip Mukherjee 	unsigned int num_ports;
120d0aeaa83SSudip Mukherjee 	unsigned int reg_shift;
121d0aeaa83SSudip Mukherjee 	int	(*setup)(struct exar8250 *, struct pci_dev *,
122d0aeaa83SSudip Mukherjee 			 struct uart_8250_port *, int);
123d0aeaa83SSudip Mukherjee 	void	(*exit)(struct pci_dev *pcidev);
124d0aeaa83SSudip Mukherjee };
125d0aeaa83SSudip Mukherjee 
126d0aeaa83SSudip Mukherjee struct exar8250 {
127d0aeaa83SSudip Mukherjee 	unsigned int		nr;
128d0aeaa83SSudip Mukherjee 	struct exar8250_board	*board;
129c7e1b405SAaron Sierra 	void __iomem		*virt;
130d0aeaa83SSudip Mukherjee 	int			line[0];
131d0aeaa83SSudip Mukherjee };
132d0aeaa83SSudip Mukherjee 
133ef4e281eSAndy Shevchenko static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old)
134ef4e281eSAndy Shevchenko {
135ef4e281eSAndy Shevchenko 	/*
136ef4e281eSAndy Shevchenko 	 * Exar UARTs have a SLEEP register that enables or disables each UART
137ef4e281eSAndy Shevchenko 	 * to enter sleep mode separately. On the XR17V35x the register
138ef4e281eSAndy Shevchenko 	 * is accessible to each UART at the UART_EXAR_SLEEP offset, but
139ef4e281eSAndy Shevchenko 	 * the UART channel may only write to the corresponding bit.
140ef4e281eSAndy Shevchenko 	 */
141ef4e281eSAndy Shevchenko 	serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0);
142ef4e281eSAndy Shevchenko }
143ef4e281eSAndy Shevchenko 
144b2b4b8edSAndy Shevchenko /*
145b2b4b8edSAndy Shevchenko  * XR17V35x UARTs have an extra fractional divisor register (DLD)
146b2b4b8edSAndy Shevchenko  * Calculate divisor with extra 4-bit fractional portion
147b2b4b8edSAndy Shevchenko  */
148b2b4b8edSAndy Shevchenko static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud,
149b2b4b8edSAndy Shevchenko 					 unsigned int *frac)
150b2b4b8edSAndy Shevchenko {
151b2b4b8edSAndy Shevchenko 	unsigned int quot_16;
152b2b4b8edSAndy Shevchenko 
153b2b4b8edSAndy Shevchenko 	quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud);
154b2b4b8edSAndy Shevchenko 	*frac = quot_16 & 0x0f;
155b2b4b8edSAndy Shevchenko 
156b2b4b8edSAndy Shevchenko 	return quot_16 >> 4;
157b2b4b8edSAndy Shevchenko }
158b2b4b8edSAndy Shevchenko 
159b2b4b8edSAndy Shevchenko static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud,
160b2b4b8edSAndy Shevchenko 				 unsigned int quot, unsigned int quot_frac)
161b2b4b8edSAndy Shevchenko {
162b2b4b8edSAndy Shevchenko 	serial8250_do_set_divisor(p, baud, quot, quot_frac);
163b2b4b8edSAndy Shevchenko 
164b2b4b8edSAndy Shevchenko 	/* Preserve bits not related to baudrate; DLD[7:4]. */
165b2b4b8edSAndy Shevchenko 	quot_frac |= serial_port_in(p, 0x2) & 0xf0;
166b2b4b8edSAndy Shevchenko 	serial_port_out(p, 0x2, quot_frac);
167b2b4b8edSAndy Shevchenko }
168b2b4b8edSAndy Shevchenko 
169653d00c8SAndy Shevchenko static void exar_shutdown(struct uart_port *port)
170653d00c8SAndy Shevchenko {
171653d00c8SAndy Shevchenko 	unsigned char lsr;
172653d00c8SAndy Shevchenko 	bool tx_complete = 0;
173653d00c8SAndy Shevchenko 	struct uart_8250_port *up = up_to_u8250p(port);
174653d00c8SAndy Shevchenko 	struct circ_buf *xmit = &port->state->xmit;
175653d00c8SAndy Shevchenko 	int i = 0;
176653d00c8SAndy Shevchenko 
177653d00c8SAndy Shevchenko 	do {
178653d00c8SAndy Shevchenko 		lsr = serial_in(up, UART_LSR);
179653d00c8SAndy Shevchenko 		if (lsr & (UART_LSR_TEMT | UART_LSR_THRE))
180653d00c8SAndy Shevchenko 			tx_complete = 1;
181653d00c8SAndy Shevchenko 		else
182653d00c8SAndy Shevchenko 			tx_complete = 0;
183*3f72879eSAndy Shevchenko 		usleep_range(1000, 1100);
184653d00c8SAndy Shevchenko 	} while (!uart_circ_empty(xmit) && !tx_complete && i++ < 1000);
185653d00c8SAndy Shevchenko 
186653d00c8SAndy Shevchenko 	serial8250_do_shutdown(port);
187653d00c8SAndy Shevchenko }
188653d00c8SAndy Shevchenko 
189d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
190d0aeaa83SSudip Mukherjee 			 int idx, unsigned int offset,
191d0aeaa83SSudip Mukherjee 			 struct uart_8250_port *port)
192d0aeaa83SSudip Mukherjee {
193d0aeaa83SSudip Mukherjee 	const struct exar8250_board *board = priv->board;
194d0aeaa83SSudip Mukherjee 	unsigned int bar = 0;
1956be254c2SAndy Shevchenko 	unsigned char status;
196d0aeaa83SSudip Mukherjee 
197d0aeaa83SSudip Mukherjee 	port->port.iotype = UPIO_MEM;
198d0aeaa83SSudip Mukherjee 	port->port.mapbase = pci_resource_start(pcidev, bar) + offset;
199c7e1b405SAaron Sierra 	port->port.membase = priv->virt + offset;
200d0aeaa83SSudip Mukherjee 	port->port.regshift = board->reg_shift;
201d0aeaa83SSudip Mukherjee 
2026be254c2SAndy Shevchenko 	/*
2036be254c2SAndy Shevchenko 	 * XR17V35x UARTs have an extra divisor register, DLD that gets enabled
2046be254c2SAndy Shevchenko 	 * with when DLAB is set which will cause the device to incorrectly match
2056be254c2SAndy Shevchenko 	 * and assign port type to PORT_16650. The EFR for this UART is found
2066be254c2SAndy Shevchenko 	 * at offset 0x09. Instead check the Deice ID (DVID) register
2076be254c2SAndy Shevchenko 	 * for a 2, 4 or 8 port UART.
2086be254c2SAndy Shevchenko 	 */
2096be254c2SAndy Shevchenko 	status = readb(port->port.membase + UART_EXAR_DVID);
2106be254c2SAndy Shevchenko 	if (status == 0x82 || status == 0x84 || status == 0x88) {
2116be254c2SAndy Shevchenko 		port->port.type = PORT_XR17V35X;
212b2b4b8edSAndy Shevchenko 
213b2b4b8edSAndy Shevchenko 		port->port.get_divisor = xr17v35x_get_divisor;
214b2b4b8edSAndy Shevchenko 		port->port.set_divisor = xr17v35x_set_divisor;
2156be254c2SAndy Shevchenko 	} else {
2166be254c2SAndy Shevchenko 		port->port.type = PORT_XR17D15X;
2176be254c2SAndy Shevchenko 	}
2186be254c2SAndy Shevchenko 
219ef4e281eSAndy Shevchenko 	port->port.pm = exar_pm;
220653d00c8SAndy Shevchenko 	port->port.shutdown = exar_shutdown;
221ef4e281eSAndy Shevchenko 
222d0aeaa83SSudip Mukherjee 	return 0;
223d0aeaa83SSudip Mukherjee }
224d0aeaa83SSudip Mukherjee 
225d0aeaa83SSudip Mukherjee static int
226fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
227fc6cc961SJan Kiszka 		     struct uart_8250_port *port, int idx)
228fc6cc961SJan Kiszka {
229fc6cc961SJan Kiszka 	unsigned int offset = idx * 0x200;
230fc6cc961SJan Kiszka 	unsigned int baud = 1843200;
231fc6cc961SJan Kiszka 	u8 __iomem *p;
232fc6cc961SJan Kiszka 	int err;
233fc6cc961SJan Kiszka 
234fc6cc961SJan Kiszka 	port->port.uartclk = baud * 16;
235fc6cc961SJan Kiszka 
236fc6cc961SJan Kiszka 	err = default_setup(priv, pcidev, idx, offset, port);
237fc6cc961SJan Kiszka 	if (err)
238fc6cc961SJan Kiszka 		return err;
239fc6cc961SJan Kiszka 
240fc6cc961SJan Kiszka 	p = port->port.membase;
241fc6cc961SJan Kiszka 
242fc6cc961SJan Kiszka 	writeb(0x00, p + UART_EXAR_8XMODE);
243fc6cc961SJan Kiszka 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
244fc6cc961SJan Kiszka 	writeb(32, p + UART_EXAR_TXTRG);
245fc6cc961SJan Kiszka 	writeb(32, p + UART_EXAR_RXTRG);
246fc6cc961SJan Kiszka 
247fc6cc961SJan Kiszka 	/*
248fc6cc961SJan Kiszka 	 * Setup Multipurpose Input/Output pins.
249fc6cc961SJan Kiszka 	 */
250fc6cc961SJan Kiszka 	if (idx == 0) {
251fc6cc961SJan Kiszka 		switch (pcidev->device) {
252fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_4222PCI335:
253fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_4224PCI335:
254fc6cc961SJan Kiszka 			writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
255fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
256fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
257fc6cc961SJan Kiszka 			break;
258fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_2324PCI335:
259fc6cc961SJan Kiszka 		case PCI_DEVICE_ID_COMMTECH_2328PCI335:
260fc6cc961SJan Kiszka 			writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
261fc6cc961SJan Kiszka 			writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
262fc6cc961SJan Kiszka 			writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
263fc6cc961SJan Kiszka 			break;
264fc6cc961SJan Kiszka 		}
265fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
266fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
267fc6cc961SJan Kiszka 		writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
268fc6cc961SJan Kiszka 	}
269fc6cc961SJan Kiszka 
270fc6cc961SJan Kiszka 	return 0;
271fc6cc961SJan Kiszka }
272fc6cc961SJan Kiszka 
273fc6cc961SJan Kiszka static int
274d0aeaa83SSudip Mukherjee pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev,
275d0aeaa83SSudip Mukherjee 		       struct uart_8250_port *port, int idx)
276d0aeaa83SSudip Mukherjee {
277d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x200;
278d0aeaa83SSudip Mukherjee 	unsigned int baud = 1843200;
279d0aeaa83SSudip Mukherjee 
280d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
281d0aeaa83SSudip Mukherjee 	return default_setup(priv, pcidev, idx, offset, port);
282d0aeaa83SSudip Mukherjee }
283d0aeaa83SSudip Mukherjee 
284d0aeaa83SSudip Mukherjee static int
285d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
286d0aeaa83SSudip Mukherjee 		   struct uart_8250_port *port, int idx)
287d0aeaa83SSudip Mukherjee {
288d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x200;
289d0aeaa83SSudip Mukherjee 	unsigned int baud = 921600;
290d0aeaa83SSudip Mukherjee 
291d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
292d0aeaa83SSudip Mukherjee 	return default_setup(priv, pcidev, idx, offset, port);
293d0aeaa83SSudip Mukherjee }
294d0aeaa83SSudip Mukherjee 
295bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p)
296d0aeaa83SSudip Mukherjee {
297bea8be65SJan Kiszka 	/*
298bea8be65SJan Kiszka 	 * The Commtech adapters required the MPIOs to be driven low. The Exar
299bea8be65SJan Kiszka 	 * devices will export them as GPIOs, so we pre-configure them safely
300bea8be65SJan Kiszka 	 * as inputs.
301bea8be65SJan Kiszka 	 */
302bea8be65SJan Kiszka 	u8 dir = pcidev->vendor == PCI_VENDOR_ID_EXAR ? 0xff : 0x00;
303bea8be65SJan Kiszka 
304d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
305d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
306d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
307d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
308bea8be65SJan Kiszka 	writeb(dir,  p + UART_EXAR_MPIOSEL_7_0);
309d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
310d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
311d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
312d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
313d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
314bea8be65SJan Kiszka 	writeb(dir,  p + UART_EXAR_MPIOSEL_15_8);
315d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
316d0aeaa83SSudip Mukherjee }
317d0aeaa83SSudip Mukherjee 
318d0aeaa83SSudip Mukherjee static void *
319380b1e2fSJan Kiszka __xr17v35x_register_gpio(struct pci_dev *pcidev,
320380b1e2fSJan Kiszka 			 const struct property_entry *properties)
321d0aeaa83SSudip Mukherjee {
322d0aeaa83SSudip Mukherjee 	struct platform_device *pdev;
323d0aeaa83SSudip Mukherjee 
324d0aeaa83SSudip Mukherjee 	pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
325d0aeaa83SSudip Mukherjee 	if (!pdev)
326d0aeaa83SSudip Mukherjee 		return NULL;
327d0aeaa83SSudip Mukherjee 
328d3936d74SJan Kiszka 	pdev->dev.parent = &pcidev->dev;
3294076cf08SJan Kiszka 	ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev));
330d3936d74SJan Kiszka 
331380b1e2fSJan Kiszka 	if (platform_device_add_properties(pdev, properties) < 0 ||
332380b1e2fSJan Kiszka 	    platform_device_add(pdev) < 0) {
333d0aeaa83SSudip Mukherjee 		platform_device_put(pdev);
334d0aeaa83SSudip Mukherjee 		return NULL;
335d0aeaa83SSudip Mukherjee 	}
336d0aeaa83SSudip Mukherjee 
337d0aeaa83SSudip Mukherjee 	return pdev;
338d0aeaa83SSudip Mukherjee }
339d0aeaa83SSudip Mukherjee 
340380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = {
341a589e211SJan Kiszka 	PROPERTY_ENTRY_U32("exar,first-pin", 0),
342380b1e2fSJan Kiszka 	PROPERTY_ENTRY_U32("ngpios", 16),
343380b1e2fSJan Kiszka 	{ }
344380b1e2fSJan Kiszka };
345380b1e2fSJan Kiszka 
3460d963ebfSJan Kiszka static int xr17v35x_register_gpio(struct pci_dev *pcidev,
3470d963ebfSJan Kiszka 				  struct uart_8250_port *port)
3480d963ebfSJan Kiszka {
3490d963ebfSJan Kiszka 	if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
3500d963ebfSJan Kiszka 		port->port.private_data =
351380b1e2fSJan Kiszka 			__xr17v35x_register_gpio(pcidev, exar_gpio_properties);
3520d963ebfSJan Kiszka 
3530d963ebfSJan Kiszka 	return 0;
3540d963ebfSJan Kiszka }
3550d963ebfSJan Kiszka 
3569d939894SDaniel Golle static int generic_rs485_config(struct uart_port *port,
3579d939894SDaniel Golle 				struct serial_rs485 *rs485)
3589d939894SDaniel Golle {
3599d939894SDaniel Golle 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
3609d939894SDaniel Golle 	u8 __iomem *p = port->membase;
3619d939894SDaniel Golle 	u8 value;
3629d939894SDaniel Golle 
3639d939894SDaniel Golle 	value = readb(p + UART_EXAR_FCTR);
3649d939894SDaniel Golle 	if (is_rs485)
3659d939894SDaniel Golle 		value |= UART_FCTR_EXAR_485;
3669d939894SDaniel Golle 	else
3679d939894SDaniel Golle 		value &= ~UART_FCTR_EXAR_485;
3689d939894SDaniel Golle 
3699d939894SDaniel Golle 	writeb(value, p + UART_EXAR_FCTR);
3709d939894SDaniel Golle 
3719d939894SDaniel Golle 	if (is_rs485)
3729d939894SDaniel Golle 		writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR);
3739d939894SDaniel Golle 
3749d939894SDaniel Golle 	port->rs485 = *rs485;
3759d939894SDaniel Golle 
3769d939894SDaniel Golle 	return 0;
3779d939894SDaniel Golle }
3789d939894SDaniel Golle 
3790d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = {
3800d963ebfSJan Kiszka 	.register_gpio = xr17v35x_register_gpio,
3819d939894SDaniel Golle 	.rs485_config = generic_rs485_config,
3820d963ebfSJan Kiszka };
3830d963ebfSJan Kiszka 
384413058dfSJan Kiszka static int iot2040_rs485_config(struct uart_port *port,
385413058dfSJan Kiszka 				struct serial_rs485 *rs485)
386413058dfSJan Kiszka {
387413058dfSJan Kiszka 	bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
388413058dfSJan Kiszka 	u8 __iomem *p = port->membase;
389413058dfSJan Kiszka 	u8 mask = IOT2040_UART1_MASK;
390413058dfSJan Kiszka 	u8 mode, value;
391413058dfSJan Kiszka 
392413058dfSJan Kiszka 	if (is_rs485) {
393413058dfSJan Kiszka 		if (rs485->flags & SER_RS485_RX_DURING_TX)
394413058dfSJan Kiszka 			mode = IOT2040_UART_MODE_RS422;
395413058dfSJan Kiszka 		else
396413058dfSJan Kiszka 			mode = IOT2040_UART_MODE_RS485;
397413058dfSJan Kiszka 
398413058dfSJan Kiszka 		if (rs485->flags & SER_RS485_TERMINATE_BUS)
399413058dfSJan Kiszka 			mode |= IOT2040_UART_TERMINATE_BUS;
400413058dfSJan Kiszka 	} else {
401413058dfSJan Kiszka 		mode = IOT2040_UART_MODE_RS232;
402413058dfSJan Kiszka 	}
403413058dfSJan Kiszka 
404413058dfSJan Kiszka 	if (port->line == 3) {
405413058dfSJan Kiszka 		mask <<= IOT2040_UART2_SHIFT;
406413058dfSJan Kiszka 		mode <<= IOT2040_UART2_SHIFT;
407413058dfSJan Kiszka 	}
408413058dfSJan Kiszka 
409413058dfSJan Kiszka 	value = readb(p + UART_EXAR_MPIOLVL_7_0);
410413058dfSJan Kiszka 	value &= ~mask;
411413058dfSJan Kiszka 	value |= mode;
412413058dfSJan Kiszka 	writeb(value, p + UART_EXAR_MPIOLVL_7_0);
413413058dfSJan Kiszka 
4149d939894SDaniel Golle 	return generic_rs485_config(port, rs485);
415413058dfSJan Kiszka }
416413058dfSJan Kiszka 
417413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = {
418a589e211SJan Kiszka 	PROPERTY_ENTRY_U32("exar,first-pin", 10),
419413058dfSJan Kiszka 	PROPERTY_ENTRY_U32("ngpios", 1),
420413058dfSJan Kiszka 	{ }
421413058dfSJan Kiszka };
422413058dfSJan Kiszka 
423413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev,
424413058dfSJan Kiszka 			      struct uart_8250_port *port)
425413058dfSJan Kiszka {
426413058dfSJan Kiszka 	u8 __iomem *p = port->port.membase;
427413058dfSJan Kiszka 
428413058dfSJan Kiszka 	writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0);
429413058dfSJan Kiszka 	writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0);
430413058dfSJan Kiszka 	writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8);
431413058dfSJan Kiszka 	writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8);
432413058dfSJan Kiszka 
433413058dfSJan Kiszka 	port->port.private_data =
434413058dfSJan Kiszka 		__xr17v35x_register_gpio(pcidev, iot2040_gpio_properties);
435413058dfSJan Kiszka 
436413058dfSJan Kiszka 	return 0;
437413058dfSJan Kiszka }
438413058dfSJan Kiszka 
439413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = {
440413058dfSJan Kiszka 	.rs485_config = iot2040_rs485_config,
441413058dfSJan Kiszka 	.register_gpio = iot2040_register_gpio,
442413058dfSJan Kiszka };
443413058dfSJan Kiszka 
4443e51ceeaSSu Bao Cheng /*
4453e51ceeaSSu Bao Cheng  * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device,
4463e51ceeaSSu Bao Cheng  * IOT2020 doesn't have. Therefore it is sufficient to match on the common
4473e51ceeaSSu Bao Cheng  * board name after the device was found.
4483e51ceeaSSu Bao Cheng  */
449413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = {
450413058dfSJan Kiszka 	{
451413058dfSJan Kiszka 		.matches = {
452413058dfSJan Kiszka 			DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"),
453413058dfSJan Kiszka 		},
454413058dfSJan Kiszka 		.driver_data = (void *)&iot2040_platform,
455413058dfSJan Kiszka 	},
456413058dfSJan Kiszka 	{}
457413058dfSJan Kiszka };
458413058dfSJan Kiszka 
459d0aeaa83SSudip Mukherjee static int
460d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
461d0aeaa83SSudip Mukherjee 		   struct uart_8250_port *port, int idx)
462d0aeaa83SSudip Mukherjee {
4630d963ebfSJan Kiszka 	const struct exar8250_platform *platform;
464413058dfSJan Kiszka 	const struct dmi_system_id *dmi_match;
465d0aeaa83SSudip Mukherjee 	unsigned int offset = idx * 0x400;
466d0aeaa83SSudip Mukherjee 	unsigned int baud = 7812500;
467d0aeaa83SSudip Mukherjee 	u8 __iomem *p;
468d0aeaa83SSudip Mukherjee 	int ret;
469d0aeaa83SSudip Mukherjee 
470413058dfSJan Kiszka 	dmi_match = dmi_first_match(exar_platforms);
471413058dfSJan Kiszka 	if (dmi_match)
472413058dfSJan Kiszka 		platform = dmi_match->driver_data;
473413058dfSJan Kiszka 	else
4740d963ebfSJan Kiszka 		platform = &exar8250_default_platform;
4750d963ebfSJan Kiszka 
476d0aeaa83SSudip Mukherjee 	port->port.uartclk = baud * 16;
4770d963ebfSJan Kiszka 	port->port.rs485_config = platform->rs485_config;
4780d963ebfSJan Kiszka 
479d0aeaa83SSudip Mukherjee 	/*
480328c11f2SAndy Shevchenko 	 * Setup the UART clock for the devices on expansion slot to
481d0aeaa83SSudip Mukherjee 	 * half the clock speed of the main chip (which is 125MHz)
482d0aeaa83SSudip Mukherjee 	 */
483328c11f2SAndy Shevchenko 	if (idx >= 8)
484d0aeaa83SSudip Mukherjee 		port->port.uartclk /= 2;
485d0aeaa83SSudip Mukherjee 
4865b5f252dSJan Kiszka 	ret = default_setup(priv, pcidev, idx, offset, port);
4875b5f252dSJan Kiszka 	if (ret)
4885b5f252dSJan Kiszka 		return ret;
489d0aeaa83SSudip Mukherjee 
4905b5f252dSJan Kiszka 	p = port->port.membase;
491d0aeaa83SSudip Mukherjee 
492d0aeaa83SSudip Mukherjee 	writeb(0x00, p + UART_EXAR_8XMODE);
493d0aeaa83SSudip Mukherjee 	writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
494d0aeaa83SSudip Mukherjee 	writeb(128, p + UART_EXAR_TXTRG);
495d0aeaa83SSudip Mukherjee 	writeb(128, p + UART_EXAR_RXTRG);
496d0aeaa83SSudip Mukherjee 
4975b5f252dSJan Kiszka 	if (idx == 0) {
4985b5f252dSJan Kiszka 		/* Setup Multipurpose Input/Output pins. */
499bea8be65SJan Kiszka 		setup_gpio(pcidev, p);
500d0aeaa83SSudip Mukherjee 
5010d963ebfSJan Kiszka 		ret = platform->register_gpio(pcidev, port);
5025b5f252dSJan Kiszka 	}
503d0aeaa83SSudip Mukherjee 
5040d963ebfSJan Kiszka 	return ret;
505d0aeaa83SSudip Mukherjee }
506d0aeaa83SSudip Mukherjee 
507d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev)
508d0aeaa83SSudip Mukherjee {
509d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
510d0aeaa83SSudip Mukherjee 	struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
511d0aeaa83SSudip Mukherjee 	struct platform_device *pdev = port->port.private_data;
512d0aeaa83SSudip Mukherjee 
513d0aeaa83SSudip Mukherjee 	platform_device_unregister(pdev);
514d0aeaa83SSudip Mukherjee 	port->port.private_data = NULL;
515d0aeaa83SSudip Mukherjee }
516d0aeaa83SSudip Mukherjee 
51772169e42SAaron Sierra static inline void exar_misc_clear(struct exar8250 *priv)
51872169e42SAaron Sierra {
51972169e42SAaron Sierra 	/* Clear all PCI interrupts by reading INT0. No effect on IIR */
52072169e42SAaron Sierra 	readb(priv->virt + UART_EXAR_INT0);
52172169e42SAaron Sierra 
52272169e42SAaron Sierra 	/* Clear INT0 for Expansion Interface slave ports, too */
52372169e42SAaron Sierra 	if (priv->board->num_ports > 8)
52472169e42SAaron Sierra 		readb(priv->virt + 0x2000 + UART_EXAR_INT0);
52572169e42SAaron Sierra }
52672169e42SAaron Sierra 
527c7e1b405SAaron Sierra /*
528c7e1b405SAaron Sierra  * These Exar UARTs have an extra interrupt indicator that could fire for a
529c7e1b405SAaron Sierra  * few interrupts that are not presented/cleared through IIR.  One of which is
530c7e1b405SAaron Sierra  * a wakeup interrupt when coming out of sleep.  These interrupts are only
531c7e1b405SAaron Sierra  * cleared by reading global INT0 or INT1 registers as interrupts are
532c7e1b405SAaron Sierra  * associated with channel 0. The INT[3:0] registers _are_ accessible from each
533c7e1b405SAaron Sierra  * channel's address space, but for the sake of bus efficiency we register a
534c7e1b405SAaron Sierra  * dedicated handler at the PCI device level to handle them.
535c7e1b405SAaron Sierra  */
536c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data)
537c7e1b405SAaron Sierra {
53872169e42SAaron Sierra 	exar_misc_clear(data);
539c7e1b405SAaron Sierra 
540c7e1b405SAaron Sierra 	return IRQ_HANDLED;
541c7e1b405SAaron Sierra }
542c7e1b405SAaron Sierra 
543d0aeaa83SSudip Mukherjee static int
544d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
545d0aeaa83SSudip Mukherjee {
546d0aeaa83SSudip Mukherjee 	unsigned int nr_ports, i, bar = 0, maxnr;
547d0aeaa83SSudip Mukherjee 	struct exar8250_board *board;
548d0aeaa83SSudip Mukherjee 	struct uart_8250_port uart;
549d0aeaa83SSudip Mukherjee 	struct exar8250 *priv;
550d0aeaa83SSudip Mukherjee 	int rc;
551d0aeaa83SSudip Mukherjee 
552d0aeaa83SSudip Mukherjee 	board = (struct exar8250_board *)ent->driver_data;
553d0aeaa83SSudip Mukherjee 	if (!board)
554d0aeaa83SSudip Mukherjee 		return -EINVAL;
555d0aeaa83SSudip Mukherjee 
556d0aeaa83SSudip Mukherjee 	rc = pcim_enable_device(pcidev);
557d0aeaa83SSudip Mukherjee 	if (rc)
558d0aeaa83SSudip Mukherjee 		return rc;
559d0aeaa83SSudip Mukherjee 
560d0aeaa83SSudip Mukherjee 	maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
561d0aeaa83SSudip Mukherjee 
562d0aeaa83SSudip Mukherjee 	nr_ports = board->num_ports ? board->num_ports : pcidev->device & 0x0f;
563d0aeaa83SSudip Mukherjee 
564df60a8afSAndy Shevchenko 	priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL);
565d0aeaa83SSudip Mukherjee 	if (!priv)
566d0aeaa83SSudip Mukherjee 		return -ENOMEM;
567d0aeaa83SSudip Mukherjee 
568d0aeaa83SSudip Mukherjee 	priv->board = board;
569c7e1b405SAaron Sierra 	priv->virt = pcim_iomap(pcidev, bar, 0);
570c7e1b405SAaron Sierra 	if (!priv->virt)
571c7e1b405SAaron Sierra 		return -ENOMEM;
572d0aeaa83SSudip Mukherjee 
573172c33cbSJan Kiszka 	pci_set_master(pcidev);
574172c33cbSJan Kiszka 
575172c33cbSJan Kiszka 	rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
576172c33cbSJan Kiszka 	if (rc < 0)
577172c33cbSJan Kiszka 		return rc;
578172c33cbSJan Kiszka 
579d0aeaa83SSudip Mukherjee 	memset(&uart, 0, sizeof(uart));
5806be254c2SAndy Shevchenko 	uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT;
581172c33cbSJan Kiszka 	uart.port.irq = pci_irq_vector(pcidev, 0);
582d0aeaa83SSudip Mukherjee 	uart.port.dev = &pcidev->dev;
583d0aeaa83SSudip Mukherjee 
584c7e1b405SAaron Sierra 	rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler,
585c7e1b405SAaron Sierra 			 IRQF_SHARED, "exar_uart", priv);
586c7e1b405SAaron Sierra 	if (rc)
587c7e1b405SAaron Sierra 		return rc;
588c7e1b405SAaron Sierra 
58972169e42SAaron Sierra 	/* Clear interrupts */
59072169e42SAaron Sierra 	exar_misc_clear(priv);
59172169e42SAaron Sierra 
592d0aeaa83SSudip Mukherjee 	for (i = 0; i < nr_ports && i < maxnr; i++) {
593d0aeaa83SSudip Mukherjee 		rc = board->setup(priv, pcidev, &uart, i);
594d0aeaa83SSudip Mukherjee 		if (rc) {
595d0aeaa83SSudip Mukherjee 			dev_err(&pcidev->dev, "Failed to setup port %u\n", i);
596d0aeaa83SSudip Mukherjee 			break;
597d0aeaa83SSudip Mukherjee 		}
598d0aeaa83SSudip Mukherjee 
599d0aeaa83SSudip Mukherjee 		dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
600d0aeaa83SSudip Mukherjee 			uart.port.iobase, uart.port.irq, uart.port.iotype);
601d0aeaa83SSudip Mukherjee 
602d0aeaa83SSudip Mukherjee 		priv->line[i] = serial8250_register_8250_port(&uart);
603d0aeaa83SSudip Mukherjee 		if (priv->line[i] < 0) {
604d0aeaa83SSudip Mukherjee 			dev_err(&pcidev->dev,
605d0aeaa83SSudip Mukherjee 				"Couldn't register serial port %lx, irq %d, type %d, error %d\n",
606d0aeaa83SSudip Mukherjee 				uart.port.iobase, uart.port.irq,
607d0aeaa83SSudip Mukherjee 				uart.port.iotype, priv->line[i]);
608d0aeaa83SSudip Mukherjee 			break;
609d0aeaa83SSudip Mukherjee 		}
610d0aeaa83SSudip Mukherjee 	}
611d0aeaa83SSudip Mukherjee 	priv->nr = i;
612d0aeaa83SSudip Mukherjee 	pci_set_drvdata(pcidev, priv);
613d0aeaa83SSudip Mukherjee 	return 0;
614d0aeaa83SSudip Mukherjee }
615d0aeaa83SSudip Mukherjee 
616d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev)
617d0aeaa83SSudip Mukherjee {
618d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
619d0aeaa83SSudip Mukherjee 	unsigned int i;
620d0aeaa83SSudip Mukherjee 
621d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
622d0aeaa83SSudip Mukherjee 		serial8250_unregister_port(priv->line[i]);
623d0aeaa83SSudip Mukherjee 
624d0aeaa83SSudip Mukherjee 	if (priv->board->exit)
625d0aeaa83SSudip Mukherjee 		priv->board->exit(pcidev);
626d0aeaa83SSudip Mukherjee }
627d0aeaa83SSudip Mukherjee 
628d0aeaa83SSudip Mukherjee static int __maybe_unused exar_suspend(struct device *dev)
629d0aeaa83SSudip Mukherjee {
630d0aeaa83SSudip Mukherjee 	struct pci_dev *pcidev = to_pci_dev(dev);
631d0aeaa83SSudip Mukherjee 	struct exar8250 *priv = pci_get_drvdata(pcidev);
632d0aeaa83SSudip Mukherjee 	unsigned int i;
633d0aeaa83SSudip Mukherjee 
634d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
635d0aeaa83SSudip Mukherjee 		if (priv->line[i] >= 0)
636d0aeaa83SSudip Mukherjee 			serial8250_suspend_port(priv->line[i]);
637d0aeaa83SSudip Mukherjee 
638d0aeaa83SSudip Mukherjee 	/* Ensure that every init quirk is properly torn down */
639d0aeaa83SSudip Mukherjee 	if (priv->board->exit)
640d0aeaa83SSudip Mukherjee 		priv->board->exit(pcidev);
641d0aeaa83SSudip Mukherjee 
642d0aeaa83SSudip Mukherjee 	return 0;
643d0aeaa83SSudip Mukherjee }
644d0aeaa83SSudip Mukherjee 
645d0aeaa83SSudip Mukherjee static int __maybe_unused exar_resume(struct device *dev)
646d0aeaa83SSudip Mukherjee {
64776b4106cSChuhong Yuan 	struct exar8250 *priv = dev_get_drvdata(dev);
648d0aeaa83SSudip Mukherjee 	unsigned int i;
649d0aeaa83SSudip Mukherjee 
65072169e42SAaron Sierra 	exar_misc_clear(priv);
65172169e42SAaron Sierra 
652d0aeaa83SSudip Mukherjee 	for (i = 0; i < priv->nr; i++)
653d0aeaa83SSudip Mukherjee 		if (priv->line[i] >= 0)
654d0aeaa83SSudip Mukherjee 			serial8250_resume_port(priv->line[i]);
655d0aeaa83SSudip Mukherjee 
656d0aeaa83SSudip Mukherjee 	return 0;
657d0aeaa83SSudip Mukherjee }
658d0aeaa83SSudip Mukherjee 
659d0aeaa83SSudip Mukherjee static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
660d0aeaa83SSudip Mukherjee 
661fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = {
662fc6cc961SJan Kiszka 	.num_ports	= 2,
663fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
664fc6cc961SJan Kiszka };
665fc6cc961SJan Kiszka 
666fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = {
667fc6cc961SJan Kiszka 	.num_ports	= 4,
668fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
669fc6cc961SJan Kiszka };
670fc6cc961SJan Kiszka 
671fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = {
672fc6cc961SJan Kiszka 	.num_ports	= 8,
673fc6cc961SJan Kiszka 	.setup		= pci_fastcom335_setup,
674fc6cc961SJan Kiszka };
675fc6cc961SJan Kiszka 
676d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_connect = {
677d0aeaa83SSudip Mukherjee 	.setup		= pci_connect_tech_setup,
678d0aeaa83SSudip Mukherjee };
679d0aeaa83SSudip Mukherjee 
680d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = {
681d0aeaa83SSudip Mukherjee 	.num_ports	= 1,
682d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17c154_setup,
683d0aeaa83SSudip Mukherjee };
684d0aeaa83SSudip Mukherjee 
685d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = {
686d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17c154_setup,
687d0aeaa83SSudip Mukherjee };
688d0aeaa83SSudip Mukherjee 
689d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = {
690d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
691d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
692d0aeaa83SSudip Mukherjee };
693d0aeaa83SSudip Mukherjee 
694d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = {
695d0aeaa83SSudip Mukherjee 	.num_ports	= 12,
696d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
697d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
698d0aeaa83SSudip Mukherjee };
699d0aeaa83SSudip Mukherjee 
700d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = {
701d0aeaa83SSudip Mukherjee 	.num_ports	= 16,
702d0aeaa83SSudip Mukherjee 	.setup		= pci_xr17v35x_setup,
703d0aeaa83SSudip Mukherjee 	.exit		= pci_xr17v35x_exit,
704d0aeaa83SSudip Mukherjee };
705d0aeaa83SSudip Mukherjee 
706d0aeaa83SSudip Mukherjee #define CONNECT_DEVICE(devid, sdevid, bd) {				\
707d0aeaa83SSudip Mukherjee 	PCI_DEVICE_SUB(							\
708d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_EXAR,					\
709d0aeaa83SSudip Mukherjee 		PCI_DEVICE_ID_EXAR_##devid,				\
710d0aeaa83SSudip Mukherjee 		PCI_SUBVENDOR_ID_CONNECT_TECH,				\
711d0aeaa83SSudip Mukherjee 		PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0,	\
712d0aeaa83SSudip Mukherjee 		(kernel_ulong_t)&bd					\
713d0aeaa83SSudip Mukherjee 	}
714d0aeaa83SSudip Mukherjee 
715d0aeaa83SSudip Mukherjee #define EXAR_DEVICE(vend, devid, bd) {					\
716d0aeaa83SSudip Mukherjee 	PCI_VDEVICE(vend, PCI_DEVICE_ID_##devid), (kernel_ulong_t)&bd	\
717d0aeaa83SSudip Mukherjee 	}
718d0aeaa83SSudip Mukherjee 
719d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) {			\
720d0aeaa83SSudip Mukherjee 	PCI_DEVICE_SUB(					\
721d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_EXAR,			\
722d0aeaa83SSudip Mukherjee 		PCI_DEVICE_ID_EXAR_##devid,		\
723d0aeaa83SSudip Mukherjee 		PCI_VENDOR_ID_IBM,			\
724d0aeaa83SSudip Mukherjee 		PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0,	\
725d0aeaa83SSudip Mukherjee 		(kernel_ulong_t)&bd			\
726d0aeaa83SSudip Mukherjee 	}
727d0aeaa83SSudip Mukherjee 
7283637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = {
729d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect),
730d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect),
731d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect),
732d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect),
733d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect),
734d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect),
735d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2, pbn_connect),
736d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4, pbn_connect),
737d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8, pbn_connect),
738d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect),
739d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect),
740d0aeaa83SSudip Mukherjee 	CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect),
741d0aeaa83SSudip Mukherjee 
742d0aeaa83SSudip Mukherjee 	IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
743d0aeaa83SSudip Mukherjee 
744d0aeaa83SSudip Mukherjee 	/* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
745d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(EXAR, EXAR_XR17C152, pbn_exar_XR17C15x),
746d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(EXAR, EXAR_XR17C154, pbn_exar_XR17C15x),
747d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(EXAR, EXAR_XR17C158, pbn_exar_XR17C15x),
748d0aeaa83SSudip Mukherjee 
749d0aeaa83SSudip Mukherjee 	/* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
750d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(EXAR, EXAR_XR17V352, pbn_exar_XR17V35x),
751d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(EXAR, EXAR_XR17V354, pbn_exar_XR17V35x),
752d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(EXAR, EXAR_XR17V358, pbn_exar_XR17V35x),
753d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(EXAR, EXAR_XR17V4358, pbn_exar_XR17V4358),
754d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(EXAR, EXAR_XR17V8358, pbn_exar_XR17V8358),
755d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(COMMTECH, COMMTECH_4222PCIE, pbn_exar_XR17V35x),
756d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(COMMTECH, COMMTECH_4224PCIE, pbn_exar_XR17V35x),
757d0aeaa83SSudip Mukherjee 	EXAR_DEVICE(COMMTECH, COMMTECH_4228PCIE, pbn_exar_XR17V35x),
758fc6cc961SJan Kiszka 
759fc6cc961SJan Kiszka 	EXAR_DEVICE(COMMTECH, COMMTECH_4222PCI335, pbn_fastcom335_2),
760fc6cc961SJan Kiszka 	EXAR_DEVICE(COMMTECH, COMMTECH_4224PCI335, pbn_fastcom335_4),
761fc6cc961SJan Kiszka 	EXAR_DEVICE(COMMTECH, COMMTECH_2324PCI335, pbn_fastcom335_4),
762fc6cc961SJan Kiszka 	EXAR_DEVICE(COMMTECH, COMMTECH_2328PCI335, pbn_fastcom335_8),
763d0aeaa83SSudip Mukherjee 	{ 0, }
764d0aeaa83SSudip Mukherjee };
765d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
766d0aeaa83SSudip Mukherjee 
767d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = {
768d0aeaa83SSudip Mukherjee 	.name		= "exar_serial",
769d0aeaa83SSudip Mukherjee 	.probe		= exar_pci_probe,
770d0aeaa83SSudip Mukherjee 	.remove		= exar_pci_remove,
771d0aeaa83SSudip Mukherjee 	.driver         = {
772d0aeaa83SSudip Mukherjee 		.pm     = &exar_pci_pm,
773d0aeaa83SSudip Mukherjee 	},
774d0aeaa83SSudip Mukherjee 	.id_table	= exar_pci_tbl,
775d0aeaa83SSudip Mukherjee };
776d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver);
777d0aeaa83SSudip Mukherjee 
778d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL");
7792b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver");
780d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");
781