1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
2d0aeaa83SSudip Mukherjee /*
3d0aeaa83SSudip Mukherjee * Probe module for 8250/16550-type Exar chips PCI serial ports.
4d0aeaa83SSudip Mukherjee *
5d0aeaa83SSudip Mukherjee * Based on drivers/tty/serial/8250/8250_pci.c,
6d0aeaa83SSudip Mukherjee *
7d0aeaa83SSudip Mukherjee * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved.
8d0aeaa83SSudip Mukherjee */
9aa0bb209SAndy Shevchenko #include <linux/bitfield.h>
1066c736daSAndy Shevchenko #include <linux/bits.h>
1166c736daSAndy Shevchenko #include <linux/delay.h>
1266c736daSAndy Shevchenko #include <linux/device.h>
13413058dfSJan Kiszka #include <linux/dmi.h>
1466c736daSAndy Shevchenko #include <linux/interrupt.h>
15d0aeaa83SSudip Mukherjee #include <linux/io.h>
1666c736daSAndy Shevchenko #include <linux/math.h>
17d0aeaa83SSudip Mukherjee #include <linux/module.h>
18d0aeaa83SSudip Mukherjee #include <linux/pci.h>
1973f76db8SAndy Shevchenko #include <linux/platform_device.h>
2082f9cefaSAndy Shevchenko #include <linux/pm.h>
21380b1e2fSJan Kiszka #include <linux/property.h>
2266c736daSAndy Shevchenko #include <linux/string.h>
2366c736daSAndy Shevchenko #include <linux/types.h>
2466c736daSAndy Shevchenko
2566c736daSAndy Shevchenko #include <linux/serial_8250.h>
26d0aeaa83SSudip Mukherjee #include <linux/serial_core.h>
27d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h>
28d0aeaa83SSudip Mukherjee
29d0aeaa83SSudip Mukherjee #include <asm/byteorder.h>
30d0aeaa83SSudip Mukherjee
31d0aeaa83SSudip Mukherjee #include "8250.h"
32d813d900SAndy Shevchenko #include "8250_pcilib.h"
33d0aeaa83SSudip Mukherjee
3424637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2S 0x1052
3524637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4S 0x105d
3624637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8S 0x106c
3724637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM232_8 0x10a8
3824637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_2SM 0x10d2
3924637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_4SM 0x10db
4024637007SAndy Shevchenko #define PCI_DEVICE_ID_ACCESSIO_COM_8SM 0x10ea
4110c5ccc3SJay Dolan
42fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
43fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
44fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
45fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
46d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
47d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
48d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
4995d69886SAndrew Davis
50b86ae40fSParker Newman #define PCI_VENDOR_ID_CONNECT_TECH 0x12c4
51b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_SP_OPTO 0x0340
52b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_SP_OPTO_A 0x0341
53b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_SP_OPTO_B 0x0342
54b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XPRS 0x0350
55b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_A 0x0351
56b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_B 0x0352
57b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS 0x0353
58b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_16_XPRS_A 0x0354
59b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_16_XPRS_B 0x0355
60b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XPRS_OPTO 0x0360
61b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_OPTO_A 0x0361
62b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_OPTO_B 0x0362
63b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP 0x0370
64b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_232 0x0371
65b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_485 0x0372
66b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4_SP 0x0373
67b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_6_2_SP 0x0374
68b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_6_SP 0x0375
69b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_232_NS 0x0376
70b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XP_OPTO_LEFT 0x0380
71b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XP_OPTO_RIGHT 0x0381
72b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XP_OPTO 0x0382
73b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4_XPRS_OPTO 0x0392
74b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP 0x03A0
75b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_232 0x03A1
76b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_485 0x03A2
77b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_232_NS 0x03A3
78b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XEG001 0x0602
79b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_BASE 0x1000
80b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_2 0x1002
81b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_4 0x1004
82b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_8 0x1008
83b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_12 0x100C
84b86ae40fSParker Newman #define PCI_SUBDEVICE_ID_CONNECT_TECH_PCIE_XR35X_16 0x1010
85b86ae40fSParker Newman #define PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_12_XIG00X 0x110c
86b86ae40fSParker Newman #define PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_12_XIG01X 0x110d
87b86ae40fSParker Newman #define PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_16 0x1110
88b86ae40fSParker Newman
89d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358
90d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358
91b86ae40fSParker Newman #define PCI_DEVICE_ID_EXAR_XR17V252 0x0252
92b86ae40fSParker Newman #define PCI_DEVICE_ID_EXAR_XR17V254 0x0254
93b86ae40fSParker Newman #define PCI_DEVICE_ID_EXAR_XR17V258 0x0258
94d0aeaa83SSudip Mukherjee
9595d69886SAndrew Davis #define PCI_SUBDEVICE_ID_USR_2980 0x0128
9695d69886SAndrew Davis #define PCI_SUBDEVICE_ID_USR_2981 0x0129
9795d69886SAndrew Davis
98c7e1b405SAaron Sierra #define UART_EXAR_INT0 0x80
997e12357eSJan Kiszka #define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */
100ef4e281eSAndy Shevchenko #define UART_EXAR_SLEEP 0x8b /* Sleep mode */
1016be254c2SAndy Shevchenko #define UART_EXAR_DVID 0x8d /* Device identification */
1027e12357eSJan Kiszka
1037e12357eSJan Kiszka #define UART_EXAR_FCTR 0x08 /* Feature Control Register */
1047e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */
1057e12357eSJan Kiszka #define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */
1067e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */
1077e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */
1087e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */
1097e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */
1107e12357eSJan Kiszka
1117e12357eSJan Kiszka #define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */
1127e12357eSJan Kiszka #define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */
1137e12357eSJan Kiszka
114d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */
115d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */
116d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */
117d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */
118d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */
119d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */
120d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */
121d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */
122d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */
123d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */
124d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */
125d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */
126d0aeaa83SSudip Mukherjee
127413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x) ((x) << 4)
128413058dfSJan Kiszka
129687911b3SMatthew Howell #define UART_EXAR_DLD 0x02 /* Divisor Fractional */
130687911b3SMatthew Howell #define UART_EXAR_DLD_485_POLARITY 0x80 /* RS-485 Enable Signal Polarity */
131687911b3SMatthew Howell
132f7ce0706SParker Newman /* EEPROM registers */
133f7ce0706SParker Newman #define UART_EXAR_REGB 0x8e
134f7ce0706SParker Newman #define UART_EXAR_REGB_EECK BIT(4)
135f7ce0706SParker Newman #define UART_EXAR_REGB_EECS BIT(5)
136f7ce0706SParker Newman #define UART_EXAR_REGB_EEDI BIT(6)
137f7ce0706SParker Newman #define UART_EXAR_REGB_EEDO BIT(7)
138f7ce0706SParker Newman #define UART_EXAR_REGB_EE_ADDR_SIZE 6
139f7ce0706SParker Newman #define UART_EXAR_REGB_EE_DATA_SIZE 16
140f7ce0706SParker Newman
141f7ce0706SParker Newman #define UART_EXAR_XR17C15X_PORT_OFFSET 0x200
142f7ce0706SParker Newman #define UART_EXAR_XR17V25X_PORT_OFFSET 0x200
143f7ce0706SParker Newman #define UART_EXAR_XR17V35X_PORT_OFFSET 0x400
144f7ce0706SParker Newman
145413058dfSJan Kiszka /*
146413058dfSJan Kiszka * IOT2040 MPIO wiring semantics:
147413058dfSJan Kiszka *
148413058dfSJan Kiszka * MPIO Port Function
149413058dfSJan Kiszka * ---- ---- --------
150413058dfSJan Kiszka * 0 2 Mode bit 0
151413058dfSJan Kiszka * 1 2 Mode bit 1
152413058dfSJan Kiszka * 2 2 Terminate bus
153413058dfSJan Kiszka * 3 - <reserved>
154413058dfSJan Kiszka * 4 3 Mode bit 0
155413058dfSJan Kiszka * 5 3 Mode bit 1
156413058dfSJan Kiszka * 6 3 Terminate bus
157413058dfSJan Kiszka * 7 - <reserved>
158413058dfSJan Kiszka * 8 2 Enable
159413058dfSJan Kiszka * 9 3 Enable
160413058dfSJan Kiszka * 10 - Red LED
161413058dfSJan Kiszka * 11..15 - <unused>
162413058dfSJan Kiszka */
163413058dfSJan Kiszka
164413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */
165413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232 0x01
166413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485 0x02
167413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422 0x03
168413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS 0x04
169413058dfSJan Kiszka
170413058dfSJan Kiszka #define IOT2040_UART1_MASK 0x0f
171413058dfSJan Kiszka #define IOT2040_UART2_SHIFT 4
172413058dfSJan Kiszka
173413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE 0x11 /* both RS232 */
174413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE 0x88 /* reserved pins as input */
175413058dfSJan Kiszka
176413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */
177413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE 0x03
178413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE 0xF8 /* enable & LED as outputs */
179413058dfSJan Kiszka
180f7ce0706SParker Newman /* CTI EEPROM offsets */
181f7ce0706SParker Newman #define CTI_EE_OFF_XR17C15X_OSC_FREQ 0x04 /* 2 words */
182f7ce0706SParker Newman #define CTI_EE_OFF_XR17V25X_OSC_FREQ 0x08 /* 2 words */
183f7ce0706SParker Newman #define CTI_EE_OFF_XR17C15X_PART_NUM 0x0A /* 4 words */
184f7ce0706SParker Newman #define CTI_EE_OFF_XR17V25X_PART_NUM 0x0E /* 4 words */
185f7ce0706SParker Newman #define CTI_EE_OFF_XR17C15X_SERIAL_NUM 0x0E /* 1 word */
186f7ce0706SParker Newman #define CTI_EE_OFF_XR17V25X_SERIAL_NUM 0x12 /* 1 word */
187f7ce0706SParker Newman #define CTI_EE_OFF_XR17V35X_SERIAL_NUM 0x11 /* 2 word */
188f7ce0706SParker Newman #define CTI_EE_OFF_XR17V35X_BRD_FLAGS 0x13 /* 1 word */
189f7ce0706SParker Newman #define CTI_EE_OFF_XR17V35X_PORT_FLAGS 0x14 /* 1 word */
190f7ce0706SParker Newman
191f7ce0706SParker Newman #define CTI_EE_MASK_PORT_FLAGS_TYPE GENMASK(7, 0)
192f7ce0706SParker Newman #define CTI_EE_MASK_OSC_FREQ_LOWER GENMASK(15, 0)
193f7ce0706SParker Newman #define CTI_EE_MASK_OSC_FREQ_UPPER GENMASK(31, 16)
194f7ce0706SParker Newman
195f7ce0706SParker Newman #define CTI_FPGA_RS485_IO_REG 0x2008
196f7ce0706SParker Newman #define CTI_FPGA_CFG_INT_EN_REG 0x48
197f7ce0706SParker Newman #define CTI_FPGA_CFG_INT_EN_EXT_BIT BIT(15) /* External int enable bit */
198f7ce0706SParker Newman
199f7ce0706SParker Newman #define CTI_DEFAULT_PCI_OSC_FREQ 29491200
200f7ce0706SParker Newman #define CTI_DEFAULT_PCIE_OSC_FREQ 125000000
201f7ce0706SParker Newman #define CTI_DEFAULT_FPGA_OSC_FREQ 33333333
202f7ce0706SParker Newman
203f7ce0706SParker Newman /*
204f7ce0706SParker Newman * CTI Serial port line types. These match the values stored in the first
205f7ce0706SParker Newman * nibble of the CTI EEPROM port_flags word.
206f7ce0706SParker Newman */
207f7ce0706SParker Newman enum cti_port_type {
208f7ce0706SParker Newman CTI_PORT_TYPE_NONE = 0,
209f7ce0706SParker Newman CTI_PORT_TYPE_RS232, // RS232 ONLY
210f7ce0706SParker Newman CTI_PORT_TYPE_RS422_485, // RS422/RS485 ONLY
211f7ce0706SParker Newman CTI_PORT_TYPE_RS232_422_485_HW, // RS232/422/485 HW ONLY Switchable
212f7ce0706SParker Newman CTI_PORT_TYPE_RS232_422_485_SW, // RS232/422/485 SW ONLY Switchable
213f7ce0706SParker Newman CTI_PORT_TYPE_RS232_422_485_4B, // RS232/422/485 HW/SW (4bit ex. BCG004)
214f7ce0706SParker Newman CTI_PORT_TYPE_RS232_422_485_2B, // RS232/422/485 HW/SW (2bit ex. BBG008)
215f7ce0706SParker Newman CTI_PORT_TYPE_MAX,
216f7ce0706SParker Newman };
217f7ce0706SParker Newman
218f7ce0706SParker Newman #define CTI_PORT_TYPE_VALID(_port_type) \
219f7ce0706SParker Newman (((_port_type) > CTI_PORT_TYPE_NONE) && \
220f7ce0706SParker Newman ((_port_type) < CTI_PORT_TYPE_MAX))
221f7ce0706SParker Newman
222f7ce0706SParker Newman #define CTI_PORT_TYPE_RS485(_port_type) \
223f7ce0706SParker Newman (((_port_type) > CTI_PORT_TYPE_RS232) && \
224f7ce0706SParker Newman ((_port_type) < CTI_PORT_TYPE_MAX))
225f7ce0706SParker Newman
226d0aeaa83SSudip Mukherjee struct exar8250;
227d0aeaa83SSudip Mukherjee
2280d963ebfSJan Kiszka struct exar8250_platform {
229ae50bb27SIlpo Järvinen int (*rs485_config)(struct uart_port *port, struct ktermios *termios,
230ae50bb27SIlpo Järvinen struct serial_rs485 *rs485);
23159c221f8SIlpo Järvinen const struct serial_rs485 *rs485_supported;
232c6795fbfSParker Newman int (*register_gpio)(struct pci_dev *pcidev, struct uart_8250_port *port);
233c6795fbfSParker Newman void (*unregister_gpio)(struct uart_8250_port *port);
2340d963ebfSJan Kiszka };
2350d963ebfSJan Kiszka
236d0aeaa83SSudip Mukherjee /**
237d0aeaa83SSudip Mukherjee * struct exar8250_board - board information
238d0aeaa83SSudip Mukherjee * @num_ports: number of serial ports
239d0aeaa83SSudip Mukherjee * @reg_shift: describes UART register mapping in PCI memory
240393b520aSParker Newman * @setup: quirk run at ->probe() stage for each port
24126f22d57SAndy Shevchenko * @exit: quirk run at ->remove() stage
242d0aeaa83SSudip Mukherjee */
243d0aeaa83SSudip Mukherjee struct exar8250_board {
244d0aeaa83SSudip Mukherjee unsigned int num_ports;
245d0aeaa83SSudip Mukherjee unsigned int reg_shift;
246c6795fbfSParker Newman int (*setup)(struct exar8250 *priv, struct pci_dev *pcidev,
247c6795fbfSParker Newman struct uart_8250_port *port, int idx);
248d0aeaa83SSudip Mukherjee void (*exit)(struct pci_dev *pcidev);
249d0aeaa83SSudip Mukherjee };
250d0aeaa83SSudip Mukherjee
251d0aeaa83SSudip Mukherjee struct exar8250 {
252d0aeaa83SSudip Mukherjee unsigned int nr;
253f7ce0706SParker Newman unsigned int osc_freq;
254d0aeaa83SSudip Mukherjee struct exar8250_board *board;
255c7e1b405SAaron Sierra void __iomem *virt;
25600d963abSGustavo A. R. Silva int line[];
257d0aeaa83SSudip Mukherjee };
258d0aeaa83SSudip Mukherjee
exar_write_reg(struct exar8250 * priv,unsigned int reg,u8 value)259f7ce0706SParker Newman static inline void exar_write_reg(struct exar8250 *priv,
260f7ce0706SParker Newman unsigned int reg, u8 value)
261f7ce0706SParker Newman {
262f7ce0706SParker Newman writeb(value, priv->virt + reg);
263f7ce0706SParker Newman }
264f7ce0706SParker Newman
exar_read_reg(struct exar8250 * priv,unsigned int reg)265f7ce0706SParker Newman static inline u8 exar_read_reg(struct exar8250 *priv, unsigned int reg)
266f7ce0706SParker Newman {
267f7ce0706SParker Newman return readb(priv->virt + reg);
268f7ce0706SParker Newman }
269f7ce0706SParker Newman
exar_ee_select(struct exar8250 * priv)270f7ce0706SParker Newman static inline void exar_ee_select(struct exar8250 *priv)
271f7ce0706SParker Newman {
272f7ce0706SParker Newman // Set chip select pin high to enable EEPROM reads/writes
273f7ce0706SParker Newman exar_write_reg(priv, UART_EXAR_REGB, UART_EXAR_REGB_EECS);
274f7ce0706SParker Newman // Min ~500ns delay needed between CS assert and EEPROM access
275f7ce0706SParker Newman udelay(1);
276f7ce0706SParker Newman }
277f7ce0706SParker Newman
exar_ee_deselect(struct exar8250 * priv)278f7ce0706SParker Newman static inline void exar_ee_deselect(struct exar8250 *priv)
279f7ce0706SParker Newman {
280f7ce0706SParker Newman exar_write_reg(priv, UART_EXAR_REGB, 0x00);
281f7ce0706SParker Newman }
282f7ce0706SParker Newman
exar_ee_write_bit(struct exar8250 * priv,u8 bit)283fa52ed24SAndy Shevchenko static inline void exar_ee_write_bit(struct exar8250 *priv, u8 bit)
284f7ce0706SParker Newman {
285f7ce0706SParker Newman u8 value = UART_EXAR_REGB_EECS;
286f7ce0706SParker Newman
287f7ce0706SParker Newman if (bit)
288f7ce0706SParker Newman value |= UART_EXAR_REGB_EEDI;
289f7ce0706SParker Newman
290f7ce0706SParker Newman // Clock out the bit on the EEPROM interface
291f7ce0706SParker Newman exar_write_reg(priv, UART_EXAR_REGB, value);
292f7ce0706SParker Newman // 2us delay = ~500khz clock speed
293f7ce0706SParker Newman udelay(2);
294f7ce0706SParker Newman
295f7ce0706SParker Newman value |= UART_EXAR_REGB_EECK;
296f7ce0706SParker Newman
297f7ce0706SParker Newman exar_write_reg(priv, UART_EXAR_REGB, value);
298f7ce0706SParker Newman udelay(2);
299f7ce0706SParker Newman }
300f7ce0706SParker Newman
exar_ee_read_bit(struct exar8250 * priv)301f7ce0706SParker Newman static inline u8 exar_ee_read_bit(struct exar8250 *priv)
302f7ce0706SParker Newman {
303f7ce0706SParker Newman u8 regb;
304f7ce0706SParker Newman u8 value = UART_EXAR_REGB_EECS;
305f7ce0706SParker Newman
306f7ce0706SParker Newman // Clock in the bit on the EEPROM interface
307f7ce0706SParker Newman exar_write_reg(priv, UART_EXAR_REGB, value);
308f7ce0706SParker Newman // 2us delay = ~500khz clock speed
309f7ce0706SParker Newman udelay(2);
310f7ce0706SParker Newman
311f7ce0706SParker Newman value |= UART_EXAR_REGB_EECK;
312f7ce0706SParker Newman
313f7ce0706SParker Newman exar_write_reg(priv, UART_EXAR_REGB, value);
314f7ce0706SParker Newman udelay(2);
315f7ce0706SParker Newman
316f7ce0706SParker Newman regb = exar_read_reg(priv, UART_EXAR_REGB);
317f7ce0706SParker Newman
318f7ce0706SParker Newman return (regb & UART_EXAR_REGB_EEDO ? 1 : 0);
319f7ce0706SParker Newman }
320f7ce0706SParker Newman
321f7ce0706SParker Newman /**
322f7ce0706SParker Newman * exar_ee_read() - Read a word from the EEPROM
323f7ce0706SParker Newman * @priv: Device's private structure
324f7ce0706SParker Newman * @ee_addr: Offset of EEPROM to read word from
325f7ce0706SParker Newman *
326f7ce0706SParker Newman * Read a single 16bit word from an Exar UART's EEPROM.
3273c089d7eSAndy Shevchenko * The type of the EEPROM is AT93C46D.
328f7ce0706SParker Newman *
329f7ce0706SParker Newman * Return: EEPROM word
330f7ce0706SParker Newman */
exar_ee_read(struct exar8250 * priv,u8 ee_addr)331f7ce0706SParker Newman static u16 exar_ee_read(struct exar8250 *priv, u8 ee_addr)
332f7ce0706SParker Newman {
333f7ce0706SParker Newman int i;
334f7ce0706SParker Newman u16 data = 0;
335f7ce0706SParker Newman
336f7ce0706SParker Newman exar_ee_select(priv);
337f7ce0706SParker Newman
338f7ce0706SParker Newman // Send read command (opcode 110)
339f7ce0706SParker Newman exar_ee_write_bit(priv, 1);
340f7ce0706SParker Newman exar_ee_write_bit(priv, 1);
341f7ce0706SParker Newman exar_ee_write_bit(priv, 0);
342f7ce0706SParker Newman
343f7ce0706SParker Newman // Send address to read from
3443c089d7eSAndy Shevchenko for (i = UART_EXAR_REGB_EE_ADDR_SIZE - 1; i >= 0; i--)
3453c089d7eSAndy Shevchenko exar_ee_write_bit(priv, ee_addr & BIT(i));
346f7ce0706SParker Newman
3473c089d7eSAndy Shevchenko // Read data 1 bit at a time starting with a dummy bit
3483c089d7eSAndy Shevchenko for (i = UART_EXAR_REGB_EE_DATA_SIZE; i >= 0; i--) {
3493c089d7eSAndy Shevchenko if (exar_ee_read_bit(priv))
3503c089d7eSAndy Shevchenko data |= BIT(i);
351f7ce0706SParker Newman }
352f7ce0706SParker Newman
353f7ce0706SParker Newman exar_ee_deselect(priv);
354f7ce0706SParker Newman
355f7ce0706SParker Newman return data;
356f7ce0706SParker Newman }
357f7ce0706SParker Newman
358f7ce0706SParker Newman /**
359f7ce0706SParker Newman * exar_mpio_config_output() - Configure an Exar MPIO as an output
360f7ce0706SParker Newman * @priv: Device's private structure
361f7ce0706SParker Newman * @mpio_num: MPIO number/offset to configure
362f7ce0706SParker Newman *
363f7ce0706SParker Newman * Configure a single MPIO as an output and disable tristate. It is reccomended
364f7ce0706SParker Newman * to set the level with exar_mpio_set_high()/exar_mpio_set_low() prior to
365f7ce0706SParker Newman * calling this function to ensure default MPIO pin state.
366f7ce0706SParker Newman *
367f7ce0706SParker Newman * Return: 0 on success, negative error code on failure
368f7ce0706SParker Newman */
exar_mpio_config_output(struct exar8250 * priv,unsigned int mpio_num)369f7ce0706SParker Newman static int exar_mpio_config_output(struct exar8250 *priv,
370f7ce0706SParker Newman unsigned int mpio_num)
371f7ce0706SParker Newman {
372f7ce0706SParker Newman unsigned int mpio_offset;
373f7ce0706SParker Newman u8 sel_reg; // MPIO Select register (input/output)
374f7ce0706SParker Newman u8 tri_reg; // MPIO Tristate register
375f7ce0706SParker Newman u8 value;
376f7ce0706SParker Newman
377f7ce0706SParker Newman if (mpio_num < 8) {
378f7ce0706SParker Newman sel_reg = UART_EXAR_MPIOSEL_7_0;
379f7ce0706SParker Newman tri_reg = UART_EXAR_MPIO3T_7_0;
380f7ce0706SParker Newman mpio_offset = mpio_num;
381f7ce0706SParker Newman } else if (mpio_num >= 8 && mpio_num < 16) {
382f7ce0706SParker Newman sel_reg = UART_EXAR_MPIOSEL_15_8;
383f7ce0706SParker Newman tri_reg = UART_EXAR_MPIO3T_15_8;
384f7ce0706SParker Newman mpio_offset = mpio_num - 8;
385f7ce0706SParker Newman } else {
386f7ce0706SParker Newman return -EINVAL;
387f7ce0706SParker Newman }
388f7ce0706SParker Newman
389f7ce0706SParker Newman // Disable MPIO pin tri-state
390f7ce0706SParker Newman value = exar_read_reg(priv, tri_reg);
391f7ce0706SParker Newman value &= ~BIT(mpio_offset);
392f7ce0706SParker Newman exar_write_reg(priv, tri_reg, value);
393f7ce0706SParker Newman
394f7ce0706SParker Newman value = exar_read_reg(priv, sel_reg);
395f7ce0706SParker Newman value &= ~BIT(mpio_offset);
396f7ce0706SParker Newman exar_write_reg(priv, sel_reg, value);
397f7ce0706SParker Newman
398f7ce0706SParker Newman return 0;
399f7ce0706SParker Newman }
400f7ce0706SParker Newman
401f7ce0706SParker Newman /**
402f7ce0706SParker Newman * _exar_mpio_set() - Set an Exar MPIO output high or low
403f7ce0706SParker Newman * @priv: Device's private structure
404f7ce0706SParker Newman * @mpio_num: MPIO number/offset to set
405f7ce0706SParker Newman * @high: Set MPIO high if true, low if false
406f7ce0706SParker Newman *
407f7ce0706SParker Newman * Set a single MPIO high or low. exar_mpio_config_output() must also be called
408f7ce0706SParker Newman * to configure the pin as an output.
409f7ce0706SParker Newman *
410f7ce0706SParker Newman * Return: 0 on success, negative error code on failure
411f7ce0706SParker Newman */
_exar_mpio_set(struct exar8250 * priv,unsigned int mpio_num,bool high)412f7ce0706SParker Newman static int _exar_mpio_set(struct exar8250 *priv,
413f7ce0706SParker Newman unsigned int mpio_num, bool high)
414f7ce0706SParker Newman {
415f7ce0706SParker Newman unsigned int mpio_offset;
416f7ce0706SParker Newman u8 lvl_reg;
417f7ce0706SParker Newman u8 value;
418f7ce0706SParker Newman
419f7ce0706SParker Newman if (mpio_num < 8) {
420f7ce0706SParker Newman lvl_reg = UART_EXAR_MPIOLVL_7_0;
421f7ce0706SParker Newman mpio_offset = mpio_num;
422f7ce0706SParker Newman } else if (mpio_num >= 8 && mpio_num < 16) {
423f7ce0706SParker Newman lvl_reg = UART_EXAR_MPIOLVL_15_8;
424f7ce0706SParker Newman mpio_offset = mpio_num - 8;
425f7ce0706SParker Newman } else {
426f7ce0706SParker Newman return -EINVAL;
427f7ce0706SParker Newman }
428f7ce0706SParker Newman
429f7ce0706SParker Newman value = exar_read_reg(priv, lvl_reg);
430f7ce0706SParker Newman if (high)
431f7ce0706SParker Newman value |= BIT(mpio_offset);
432f7ce0706SParker Newman else
433f7ce0706SParker Newman value &= ~BIT(mpio_offset);
434f7ce0706SParker Newman exar_write_reg(priv, lvl_reg, value);
435f7ce0706SParker Newman
436f7ce0706SParker Newman return 0;
437f7ce0706SParker Newman }
438f7ce0706SParker Newman
exar_mpio_set_low(struct exar8250 * priv,unsigned int mpio_num)439f7ce0706SParker Newman static int exar_mpio_set_low(struct exar8250 *priv, unsigned int mpio_num)
440f7ce0706SParker Newman {
441f7ce0706SParker Newman return _exar_mpio_set(priv, mpio_num, false);
442f7ce0706SParker Newman }
443f7ce0706SParker Newman
exar_mpio_set_high(struct exar8250 * priv,unsigned int mpio_num)444f7ce0706SParker Newman static int exar_mpio_set_high(struct exar8250 *priv, unsigned int mpio_num)
445f7ce0706SParker Newman {
446f7ce0706SParker Newman return _exar_mpio_set(priv, mpio_num, true);
447f7ce0706SParker Newman }
448f7ce0706SParker Newman
generic_rs485_config(struct uart_port * port,struct ktermios * termios,struct serial_rs485 * rs485)449209a20d4SParker Newman static int generic_rs485_config(struct uart_port *port, struct ktermios *termios,
450209a20d4SParker Newman struct serial_rs485 *rs485)
451209a20d4SParker Newman {
452209a20d4SParker Newman bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
453209a20d4SParker Newman u8 __iomem *p = port->membase;
454209a20d4SParker Newman u8 value;
455209a20d4SParker Newman
456209a20d4SParker Newman value = readb(p + UART_EXAR_FCTR);
457209a20d4SParker Newman if (is_rs485)
458209a20d4SParker Newman value |= UART_FCTR_EXAR_485;
459209a20d4SParker Newman else
460209a20d4SParker Newman value &= ~UART_FCTR_EXAR_485;
461209a20d4SParker Newman
462209a20d4SParker Newman writeb(value, p + UART_EXAR_FCTR);
463209a20d4SParker Newman
464209a20d4SParker Newman if (is_rs485)
465209a20d4SParker Newman writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR);
466209a20d4SParker Newman
467209a20d4SParker Newman return 0;
468209a20d4SParker Newman }
469209a20d4SParker Newman
470209a20d4SParker Newman static const struct serial_rs485 generic_rs485_supported = {
471209a20d4SParker Newman .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND,
472209a20d4SParker Newman };
473209a20d4SParker Newman
exar_pm(struct uart_port * port,unsigned int state,unsigned int old)474ef4e281eSAndy Shevchenko static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old)
475ef4e281eSAndy Shevchenko {
476ef4e281eSAndy Shevchenko /*
477ef4e281eSAndy Shevchenko * Exar UARTs have a SLEEP register that enables or disables each UART
478ef4e281eSAndy Shevchenko * to enter sleep mode separately. On the XR17V35x the register
479ef4e281eSAndy Shevchenko * is accessible to each UART at the UART_EXAR_SLEEP offset, but
480ef4e281eSAndy Shevchenko * the UART channel may only write to the corresponding bit.
481ef4e281eSAndy Shevchenko */
482ef4e281eSAndy Shevchenko serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0);
483ef4e281eSAndy Shevchenko }
484ef4e281eSAndy Shevchenko
485b2b4b8edSAndy Shevchenko /*
486b2b4b8edSAndy Shevchenko * XR17V35x UARTs have an extra fractional divisor register (DLD)
487b2b4b8edSAndy Shevchenko * Calculate divisor with extra 4-bit fractional portion
488b2b4b8edSAndy Shevchenko */
xr17v35x_get_divisor(struct uart_port * p,unsigned int baud,unsigned int * frac)489b2b4b8edSAndy Shevchenko static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud,
490b2b4b8edSAndy Shevchenko unsigned int *frac)
491b2b4b8edSAndy Shevchenko {
492b2b4b8edSAndy Shevchenko unsigned int quot_16;
493b2b4b8edSAndy Shevchenko
494b2b4b8edSAndy Shevchenko quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud);
495b2b4b8edSAndy Shevchenko *frac = quot_16 & 0x0f;
496b2b4b8edSAndy Shevchenko
497b2b4b8edSAndy Shevchenko return quot_16 >> 4;
498b2b4b8edSAndy Shevchenko }
499b2b4b8edSAndy Shevchenko
xr17v35x_set_divisor(struct uart_port * p,unsigned int baud,unsigned int quot,unsigned int quot_frac)500b2b4b8edSAndy Shevchenko static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud,
501b2b4b8edSAndy Shevchenko unsigned int quot, unsigned int quot_frac)
502b2b4b8edSAndy Shevchenko {
503*259b4620SJiri Slaby (SUSE) serial8250_do_set_divisor(p, baud, quot);
504b2b4b8edSAndy Shevchenko
505b2b4b8edSAndy Shevchenko /* Preserve bits not related to baudrate; DLD[7:4]. */
506b2b4b8edSAndy Shevchenko quot_frac |= serial_port_in(p, 0x2) & 0xf0;
507b2b4b8edSAndy Shevchenko serial_port_out(p, 0x2, quot_frac);
508b2b4b8edSAndy Shevchenko }
509b2b4b8edSAndy Shevchenko
xr17v35x_startup(struct uart_port * port)5106e731137SAndy Shevchenko static int xr17v35x_startup(struct uart_port *port)
5116e731137SAndy Shevchenko {
5126e731137SAndy Shevchenko /*
5136e731137SAndy Shevchenko * First enable access to IER [7:5], ISR [5:4], FCR [5:4],
5146e731137SAndy Shevchenko * MCR [7:5] and MSR [7:0]
5156e731137SAndy Shevchenko */
5166e731137SAndy Shevchenko serial_port_out(port, UART_XR_EFR, UART_EFR_ECB);
5176e731137SAndy Shevchenko
5186e731137SAndy Shevchenko /*
5196e731137SAndy Shevchenko * Make sure all interrups are masked until initialization is
5206e731137SAndy Shevchenko * complete and the FIFOs are cleared
521b1207d86SJohn Ogness *
522b1207d86SJohn Ogness * Synchronize UART_IER access against the console.
5236e731137SAndy Shevchenko */
5242b71b31fSThomas Gleixner uart_port_lock_irq(port);
5256e731137SAndy Shevchenko serial_port_out(port, UART_IER, 0);
5262b71b31fSThomas Gleixner uart_port_unlock_irq(port);
5276e731137SAndy Shevchenko
5286e731137SAndy Shevchenko return serial8250_do_startup(port);
5296e731137SAndy Shevchenko }
5306e731137SAndy Shevchenko
exar_shutdown(struct uart_port * port)531653d00c8SAndy Shevchenko static void exar_shutdown(struct uart_port *port)
532653d00c8SAndy Shevchenko {
53367e977f3SZheng Bin bool tx_complete = false;
534653d00c8SAndy Shevchenko struct uart_8250_port *up = up_to_u8250p(port);
5351788cf6aSJiri Slaby (SUSE) struct tty_port *tport = &port->state->port;
536653d00c8SAndy Shevchenko int i = 0;
537f8ba5680SIlpo Järvinen u16 lsr;
538653d00c8SAndy Shevchenko
539653d00c8SAndy Shevchenko do {
540653d00c8SAndy Shevchenko lsr = serial_in(up, UART_LSR);
541653d00c8SAndy Shevchenko if (lsr & (UART_LSR_TEMT | UART_LSR_THRE))
54267e977f3SZheng Bin tx_complete = true;
543653d00c8SAndy Shevchenko else
54467e977f3SZheng Bin tx_complete = false;
5453f72879eSAndy Shevchenko usleep_range(1000, 1100);
5461788cf6aSJiri Slaby (SUSE) } while (!kfifo_is_empty(&tport->xmit_fifo) &&
5471788cf6aSJiri Slaby (SUSE) !tx_complete && i++ < 1000);
548653d00c8SAndy Shevchenko
549653d00c8SAndy Shevchenko serial8250_do_shutdown(port);
550653d00c8SAndy Shevchenko }
551653d00c8SAndy Shevchenko
default_setup(struct exar8250 * priv,struct pci_dev * pcidev,int idx,unsigned int offset,struct uart_8250_port * port)552d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev,
553d0aeaa83SSudip Mukherjee int idx, unsigned int offset,
554d0aeaa83SSudip Mukherjee struct uart_8250_port *port)
555d0aeaa83SSudip Mukherjee {
556d0aeaa83SSudip Mukherjee const struct exar8250_board *board = priv->board;
5576be254c2SAndy Shevchenko unsigned char status;
558d813d900SAndy Shevchenko int err;
559d0aeaa83SSudip Mukherjee
560d813d900SAndy Shevchenko err = serial8250_pci_setup_port(pcidev, port, 0, offset, board->reg_shift);
561d813d900SAndy Shevchenko if (err)
562d813d900SAndy Shevchenko return err;
563d0aeaa83SSudip Mukherjee
5646be254c2SAndy Shevchenko /*
5656be254c2SAndy Shevchenko * XR17V35x UARTs have an extra divisor register, DLD that gets enabled
5666be254c2SAndy Shevchenko * with when DLAB is set which will cause the device to incorrectly match
5676be254c2SAndy Shevchenko * and assign port type to PORT_16650. The EFR for this UART is found
5686be254c2SAndy Shevchenko * at offset 0x09. Instead check the Deice ID (DVID) register
5696be254c2SAndy Shevchenko * for a 2, 4 or 8 port UART.
5706be254c2SAndy Shevchenko */
5716be254c2SAndy Shevchenko status = readb(port->port.membase + UART_EXAR_DVID);
5726be254c2SAndy Shevchenko if (status == 0x82 || status == 0x84 || status == 0x88) {
5736be254c2SAndy Shevchenko port->port.type = PORT_XR17V35X;
574b2b4b8edSAndy Shevchenko
575b2b4b8edSAndy Shevchenko port->port.get_divisor = xr17v35x_get_divisor;
576b2b4b8edSAndy Shevchenko port->port.set_divisor = xr17v35x_set_divisor;
5776e731137SAndy Shevchenko
5786e731137SAndy Shevchenko port->port.startup = xr17v35x_startup;
5796be254c2SAndy Shevchenko } else {
5806be254c2SAndy Shevchenko port->port.type = PORT_XR17D15X;
5816be254c2SAndy Shevchenko }
5826be254c2SAndy Shevchenko
583ef4e281eSAndy Shevchenko port->port.pm = exar_pm;
584653d00c8SAndy Shevchenko port->port.shutdown = exar_shutdown;
585ef4e281eSAndy Shevchenko
586d0aeaa83SSudip Mukherjee return 0;
587d0aeaa83SSudip Mukherjee }
588d0aeaa83SSudip Mukherjee
589d0aeaa83SSudip Mukherjee static int
pci_fastcom335_setup(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)590fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev,
591fc6cc961SJan Kiszka struct uart_8250_port *port, int idx)
592fc6cc961SJan Kiszka {
593fc6cc961SJan Kiszka unsigned int offset = idx * 0x200;
594fc6cc961SJan Kiszka unsigned int baud = 1843200;
595fc6cc961SJan Kiszka u8 __iomem *p;
596fc6cc961SJan Kiszka int err;
597fc6cc961SJan Kiszka
598fc6cc961SJan Kiszka port->port.uartclk = baud * 16;
599fc6cc961SJan Kiszka
600fc6cc961SJan Kiszka err = default_setup(priv, pcidev, idx, offset, port);
601fc6cc961SJan Kiszka if (err)
602fc6cc961SJan Kiszka return err;
603fc6cc961SJan Kiszka
604fc6cc961SJan Kiszka p = port->port.membase;
605fc6cc961SJan Kiszka
606fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_8XMODE);
607fc6cc961SJan Kiszka writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
608fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_TXTRG);
609fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_RXTRG);
610fc6cc961SJan Kiszka
611ee6c49a7SAndy Shevchenko /* Skip the initial (per device) setup */
612ee6c49a7SAndy Shevchenko if (idx)
613ee6c49a7SAndy Shevchenko return 0;
614ee6c49a7SAndy Shevchenko
615fc6cc961SJan Kiszka /*
616fc6cc961SJan Kiszka * Setup Multipurpose Input/Output pins.
617fc6cc961SJan Kiszka */
618fc6cc961SJan Kiszka switch (pcidev->device) {
619fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4222PCI335:
620fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4224PCI335:
621fc6cc961SJan Kiszka writeb(0x78, p + UART_EXAR_MPIOLVL_7_0);
622fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
623fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOSEL_7_0);
624fc6cc961SJan Kiszka break;
625fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2324PCI335:
626fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2328PCI335:
627fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
628fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOINV_7_0);
629fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0);
630fc6cc961SJan Kiszka break;
6319b2bff26SAndy Shevchenko default:
6329b2bff26SAndy Shevchenko break;
633fc6cc961SJan Kiszka }
634fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
635fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
636fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
637fc6cc961SJan Kiszka
638fc6cc961SJan Kiszka return 0;
639fc6cc961SJan Kiszka }
640fc6cc961SJan Kiszka
641f7ce0706SParker Newman /**
642f7ce0706SParker Newman * cti_tristate_disable() - Disable RS485 transciever tristate
643f7ce0706SParker Newman * @priv: Device's private structure
644f7ce0706SParker Newman * @port_num: Port number to set tristate off
645f7ce0706SParker Newman *
646f7ce0706SParker Newman * Most RS485 capable cards have a power on tristate jumper/switch that ensures
6471cf8520aSAndy Shevchenko * the RS422/RS485 transceiver does not drive a multi-drop RS485 bus when it is
648f7ce0706SParker Newman * not the master. When this jumper is installed the user must set the RS485
649f7ce0706SParker Newman * mode to Full or Half duplex to disable tristate prior to using the port.
650f7ce0706SParker Newman *
651f7ce0706SParker Newman * Some Exar UARTs have an auto-tristate feature while others require setting
652f7ce0706SParker Newman * an MPIO to disable the tristate.
653f7ce0706SParker Newman *
654f7ce0706SParker Newman * Return: 0 on success, negative error code on failure
655f7ce0706SParker Newman */
cti_tristate_disable(struct exar8250 * priv,unsigned int port_num)656f7ce0706SParker Newman static int cti_tristate_disable(struct exar8250 *priv, unsigned int port_num)
657f7ce0706SParker Newman {
658f7ce0706SParker Newman int ret;
659f7ce0706SParker Newman
660f7ce0706SParker Newman ret = exar_mpio_set_high(priv, port_num);
661f7ce0706SParker Newman if (ret)
662f7ce0706SParker Newman return ret;
663f7ce0706SParker Newman
664f7ce0706SParker Newman return exar_mpio_config_output(priv, port_num);
665f7ce0706SParker Newman }
666f7ce0706SParker Newman
667f7ce0706SParker Newman /**
668f7ce0706SParker Newman * cti_plx_int_enable() - Enable UART interrupts to PLX bridge
669f7ce0706SParker Newman * @priv: Device's private structure
670f7ce0706SParker Newman *
671f7ce0706SParker Newman * Some older CTI cards require MPIO_0 to be set low to enable the
6721cf8520aSAndy Shevchenko * interrupts from the UART to the PLX PCI->PCIe bridge.
673f7ce0706SParker Newman *
674f7ce0706SParker Newman * Return: 0 on success, negative error code on failure
675f7ce0706SParker Newman */
cti_plx_int_enable(struct exar8250 * priv)676f7ce0706SParker Newman static int cti_plx_int_enable(struct exar8250 *priv)
677f7ce0706SParker Newman {
678f7ce0706SParker Newman int ret;
679f7ce0706SParker Newman
680f7ce0706SParker Newman ret = exar_mpio_set_low(priv, 0);
681f7ce0706SParker Newman if (ret)
682f7ce0706SParker Newman return ret;
683f7ce0706SParker Newman
684f7ce0706SParker Newman return exar_mpio_config_output(priv, 0);
685f7ce0706SParker Newman }
686f7ce0706SParker Newman
687f7ce0706SParker Newman /**
688f7ce0706SParker Newman * cti_read_osc_freq() - Read the UART oscillator frequency from EEPROM
689f7ce0706SParker Newman * @priv: Device's private structure
690f7ce0706SParker Newman * @eeprom_offset: Offset where the oscillator frequency is stored
691f7ce0706SParker Newman *
692f7ce0706SParker Newman * CTI XR17x15X and XR17V25X cards have the serial boards oscillator frequency
693f7ce0706SParker Newman * stored in the EEPROM. FPGA and XR17V35X based cards use the PCI/PCIe clock.
694f7ce0706SParker Newman *
695f7ce0706SParker Newman * Return: frequency on success, negative error code on failure
696f7ce0706SParker Newman */
cti_read_osc_freq(struct exar8250 * priv,u8 eeprom_offset)697f7ce0706SParker Newman static int cti_read_osc_freq(struct exar8250 *priv, u8 eeprom_offset)
698f7ce0706SParker Newman {
699f7ce0706SParker Newman u16 lower_word;
700f7ce0706SParker Newman u16 upper_word;
701f7ce0706SParker Newman
702f7ce0706SParker Newman lower_word = exar_ee_read(priv, eeprom_offset);
703f7ce0706SParker Newman // Check if EEPROM word was blank
704f7ce0706SParker Newman if (lower_word == 0xFFFF)
705f7ce0706SParker Newman return -EIO;
706f7ce0706SParker Newman
707f7ce0706SParker Newman upper_word = exar_ee_read(priv, (eeprom_offset + 1));
708f7ce0706SParker Newman if (upper_word == 0xFFFF)
709f7ce0706SParker Newman return -EIO;
710f7ce0706SParker Newman
711c5f59747SAndy Shevchenko return FIELD_PREP(CTI_EE_MASK_OSC_FREQ_LOWER, lower_word) |
712f7ce0706SParker Newman FIELD_PREP(CTI_EE_MASK_OSC_FREQ_UPPER, upper_word);
713f7ce0706SParker Newman }
714f7ce0706SParker Newman
715f7ce0706SParker Newman /**
716f7ce0706SParker Newman * cti_get_port_type_xr17c15x_xr17v25x() - Get port type of xr17c15x/xr17v25x
717f7ce0706SParker Newman * @priv: Device's private structure
71819234a5fSAndy Shevchenko * @pcidev: Pointer to the PCI device for this port
719f7ce0706SParker Newman * @port_num: Port to get type of
720f7ce0706SParker Newman *
721f7ce0706SParker Newman * CTI xr17c15x and xr17v25x based cards port types are based on PCI IDs.
722f7ce0706SParker Newman *
723f7ce0706SParker Newman * Return: port type on success, CTI_PORT_TYPE_NONE on failure
724f7ce0706SParker Newman */
cti_get_port_type_xr17c15x_xr17v25x(struct exar8250 * priv,struct pci_dev * pcidev,unsigned int port_num)725f7ce0706SParker Newman static enum cti_port_type cti_get_port_type_xr17c15x_xr17v25x(struct exar8250 *priv,
726f7ce0706SParker Newman struct pci_dev *pcidev,
727f7ce0706SParker Newman unsigned int port_num)
728f7ce0706SParker Newman {
729f7ce0706SParker Newman switch (pcidev->subsystem_device) {
730f7ce0706SParker Newman // RS232 only cards
731f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232:
732f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232:
733f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232:
734f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_232:
735f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_232_NS:
736f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_232:
737f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_232_NS:
7389b2bff26SAndy Shevchenko return CTI_PORT_TYPE_RS232;
739f7ce0706SParker Newman // 1x RS232, 1x RS422/RS485
740f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1:
7419b2bff26SAndy Shevchenko return (port_num == 0) ? CTI_PORT_TYPE_RS232 : CTI_PORT_TYPE_RS422_485;
742f7ce0706SParker Newman // 2x RS232, 2x RS422/RS485
743f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2:
7449b2bff26SAndy Shevchenko return (port_num < 2) ? CTI_PORT_TYPE_RS232 : CTI_PORT_TYPE_RS422_485;
745f7ce0706SParker Newman // 4x RS232, 4x RS422/RS485
746f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4:
747f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4_SP:
7489b2bff26SAndy Shevchenko return (port_num < 4) ? CTI_PORT_TYPE_RS232 : CTI_PORT_TYPE_RS422_485;
749f7ce0706SParker Newman // RS232/RS422/RS485 HW (jumper) selectable
750f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2:
751f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4:
752f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8:
753f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_SP_OPTO:
754f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_SP_OPTO_A:
755f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_SP_OPTO_B:
756f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XPRS:
757f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_A:
758f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_B:
759f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS:
760f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_16_XPRS_A:
761f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_16_XPRS_B:
762f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XPRS_OPTO:
763f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_OPTO_A:
764f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_OPTO_B:
765f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP:
766f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XP_OPTO_LEFT:
767f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XP_OPTO_RIGHT:
768f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XP_OPTO:
769f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4_XPRS_OPTO:
770f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP:
7719b2bff26SAndy Shevchenko return CTI_PORT_TYPE_RS232_422_485_HW;
772f7ce0706SParker Newman // RS422/RS485 HW (jumper) selectable
773f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485:
774f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485:
775f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485:
776f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_485:
777f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_485:
7789b2bff26SAndy Shevchenko return CTI_PORT_TYPE_RS422_485;
779f7ce0706SParker Newman // 6x RS232, 2x RS422/RS485
780f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_6_2_SP:
7819b2bff26SAndy Shevchenko return (port_num < 6) ? CTI_PORT_TYPE_RS232 : CTI_PORT_TYPE_RS422_485;
782f7ce0706SParker Newman // 2x RS232, 6x RS422/RS485
783f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_6_SP:
7849b2bff26SAndy Shevchenko return (port_num < 2) ? CTI_PORT_TYPE_RS232 : CTI_PORT_TYPE_RS422_485;
785f7ce0706SParker Newman default:
786f7ce0706SParker Newman dev_err(&pcidev->dev, "unknown/unsupported device\n");
7879b2bff26SAndy Shevchenko return CTI_PORT_TYPE_NONE;
788f7ce0706SParker Newman }
789f7ce0706SParker Newman }
790f7ce0706SParker Newman
791f7ce0706SParker Newman /**
792f7ce0706SParker Newman * cti_get_port_type_fpga() - Get the port type of a CTI FPGA card
793f7ce0706SParker Newman * @priv: Device's private structure
79419234a5fSAndy Shevchenko * @pcidev: Pointer to the PCI device for this port
795f7ce0706SParker Newman * @port_num: Port to get type of
796f7ce0706SParker Newman *
797f7ce0706SParker Newman * FPGA based cards port types are based on PCI IDs.
798f7ce0706SParker Newman *
799f7ce0706SParker Newman * Return: port type on success, CTI_PORT_TYPE_NONE on failure
800f7ce0706SParker Newman */
cti_get_port_type_fpga(struct exar8250 * priv,struct pci_dev * pcidev,unsigned int port_num)801f7ce0706SParker Newman static enum cti_port_type cti_get_port_type_fpga(struct exar8250 *priv,
802f7ce0706SParker Newman struct pci_dev *pcidev,
803f7ce0706SParker Newman unsigned int port_num)
804f7ce0706SParker Newman {
805f7ce0706SParker Newman switch (pcidev->device) {
806f7ce0706SParker Newman case PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_12_XIG00X:
807f7ce0706SParker Newman case PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_12_XIG01X:
808f7ce0706SParker Newman case PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_16:
8099b2bff26SAndy Shevchenko return CTI_PORT_TYPE_RS232_422_485_HW;
810f7ce0706SParker Newman default:
811f7ce0706SParker Newman dev_err(&pcidev->dev, "unknown/unsupported device\n");
812f7ce0706SParker Newman return CTI_PORT_TYPE_NONE;
813f7ce0706SParker Newman }
814f7ce0706SParker Newman }
815f7ce0706SParker Newman
816f7ce0706SParker Newman /**
817f7ce0706SParker Newman * cti_get_port_type_xr17v35x() - Read port type from the EEPROM
818f7ce0706SParker Newman * @priv: Device's private structure
81919234a5fSAndy Shevchenko * @pcidev: Pointer to the PCI device for this port
820f7ce0706SParker Newman * @port_num: port offset
821f7ce0706SParker Newman *
822f7ce0706SParker Newman * CTI XR17V35X based cards have the port types stored in the EEPROM.
823f7ce0706SParker Newman * This function reads the port type for a single port.
824f7ce0706SParker Newman *
825f7ce0706SParker Newman * Return: port type on success, CTI_PORT_TYPE_NONE on failure
826f7ce0706SParker Newman */
cti_get_port_type_xr17v35x(struct exar8250 * priv,struct pci_dev * pcidev,unsigned int port_num)827f7ce0706SParker Newman static enum cti_port_type cti_get_port_type_xr17v35x(struct exar8250 *priv,
828f7ce0706SParker Newman struct pci_dev *pcidev,
829f7ce0706SParker Newman unsigned int port_num)
830f7ce0706SParker Newman {
831f7ce0706SParker Newman enum cti_port_type port_type;
832f7ce0706SParker Newman u16 port_flags;
833f7ce0706SParker Newman u8 offset;
834f7ce0706SParker Newman
835f7ce0706SParker Newman offset = CTI_EE_OFF_XR17V35X_PORT_FLAGS + port_num;
836f7ce0706SParker Newman port_flags = exar_ee_read(priv, offset);
837f7ce0706SParker Newman
838f7ce0706SParker Newman port_type = FIELD_GET(CTI_EE_MASK_PORT_FLAGS_TYPE, port_flags);
839ee6c49a7SAndy Shevchenko if (CTI_PORT_TYPE_VALID(port_type))
840ee6c49a7SAndy Shevchenko return port_type;
841ee6c49a7SAndy Shevchenko
842f7ce0706SParker Newman /*
843f7ce0706SParker Newman * If the port type is missing the card assume it is a
844f7ce0706SParker Newman * RS232/RS422/RS485 card to be safe.
845f7ce0706SParker Newman *
846ee6c49a7SAndy Shevchenko * There is one known board (BEG013) that only has 3 of 4 port types
847ee6c49a7SAndy Shevchenko * written to the EEPROM so this acts as a work around.
848f7ce0706SParker Newman */
849ee6c49a7SAndy Shevchenko dev_warn(&pcidev->dev, "failed to get port %d type from EEPROM\n", port_num);
850f7ce0706SParker Newman
851ee6c49a7SAndy Shevchenko return CTI_PORT_TYPE_RS232_422_485_HW;
852f7ce0706SParker Newman }
853f7ce0706SParker Newman
cti_rs485_config_mpio_tristate(struct uart_port * port,struct ktermios * termios,struct serial_rs485 * rs485)854f7ce0706SParker Newman static int cti_rs485_config_mpio_tristate(struct uart_port *port,
855f7ce0706SParker Newman struct ktermios *termios,
856f7ce0706SParker Newman struct serial_rs485 *rs485)
857f7ce0706SParker Newman {
858f7ce0706SParker Newman struct exar8250 *priv = (struct exar8250 *)port->private_data;
859f7ce0706SParker Newman int ret;
860f7ce0706SParker Newman
861f7ce0706SParker Newman ret = generic_rs485_config(port, termios, rs485);
862f7ce0706SParker Newman if (ret)
863f7ce0706SParker Newman return ret;
864f7ce0706SParker Newman
865f7ce0706SParker Newman // Disable power-on RS485 tri-state via MPIO
866f7ce0706SParker Newman return cti_tristate_disable(priv, port->port_id);
867f7ce0706SParker Newman }
868f7ce0706SParker Newman
cti_board_init_osc_freq(struct exar8250 * priv,struct pci_dev * pcidev,u8 eeprom_offset)869c5f59747SAndy Shevchenko static void cti_board_init_osc_freq(struct exar8250 *priv, struct pci_dev *pcidev, u8 eeprom_offset)
870c5f59747SAndy Shevchenko {
871c5f59747SAndy Shevchenko int osc_freq;
872c5f59747SAndy Shevchenko
873c5f59747SAndy Shevchenko osc_freq = cti_read_osc_freq(priv, eeprom_offset);
874c5f59747SAndy Shevchenko if (osc_freq <= 0) {
875c5f59747SAndy Shevchenko dev_warn(&pcidev->dev, "failed to read OSC freq from EEPROM, using default\n");
876c5f59747SAndy Shevchenko osc_freq = CTI_DEFAULT_PCI_OSC_FREQ;
877c5f59747SAndy Shevchenko }
878c5f59747SAndy Shevchenko
879c5f59747SAndy Shevchenko priv->osc_freq = osc_freq;
880c5f59747SAndy Shevchenko }
881c5f59747SAndy Shevchenko
cti_port_setup_common(struct exar8250 * priv,struct pci_dev * pcidev,int idx,unsigned int offset,struct uart_8250_port * port)882f7ce0706SParker Newman static int cti_port_setup_common(struct exar8250 *priv,
883f7ce0706SParker Newman struct pci_dev *pcidev,
884f7ce0706SParker Newman int idx, unsigned int offset,
885f7ce0706SParker Newman struct uart_8250_port *port)
886f7ce0706SParker Newman {
887f7ce0706SParker Newman int ret;
888f7ce0706SParker Newman
889f7ce0706SParker Newman port->port.port_id = idx;
890f7ce0706SParker Newman port->port.uartclk = priv->osc_freq;
891f7ce0706SParker Newman
892f7ce0706SParker Newman ret = serial8250_pci_setup_port(pcidev, port, 0, offset, 0);
893d72c3018SAndy Shevchenko if (ret)
894f7ce0706SParker Newman return ret;
895f7ce0706SParker Newman
896f7ce0706SParker Newman port->port.private_data = (void *)priv;
897f7ce0706SParker Newman port->port.pm = exar_pm;
898f7ce0706SParker Newman port->port.shutdown = exar_shutdown;
899f7ce0706SParker Newman
900f7ce0706SParker Newman return 0;
901f7ce0706SParker Newman }
902f7ce0706SParker Newman
cti_board_init_fpga(struct exar8250 * priv,struct pci_dev * pcidev)903709bb045SAndy Shevchenko static int cti_board_init_fpga(struct exar8250 *priv, struct pci_dev *pcidev)
904709bb045SAndy Shevchenko {
905709bb045SAndy Shevchenko int ret;
906709bb045SAndy Shevchenko u16 cfg_val;
907709bb045SAndy Shevchenko
908709bb045SAndy Shevchenko // FPGA OSC is fixed to the 33MHz PCI clock
909709bb045SAndy Shevchenko priv->osc_freq = CTI_DEFAULT_FPGA_OSC_FREQ;
910709bb045SAndy Shevchenko
911709bb045SAndy Shevchenko // Enable external interrupts in special cfg space register
912709bb045SAndy Shevchenko ret = pci_read_config_word(pcidev, CTI_FPGA_CFG_INT_EN_REG, &cfg_val);
913709bb045SAndy Shevchenko if (ret)
914709bb045SAndy Shevchenko return pcibios_err_to_errno(ret);
915709bb045SAndy Shevchenko
916709bb045SAndy Shevchenko cfg_val |= CTI_FPGA_CFG_INT_EN_EXT_BIT;
917709bb045SAndy Shevchenko ret = pci_write_config_word(pcidev, CTI_FPGA_CFG_INT_EN_REG, cfg_val);
918709bb045SAndy Shevchenko if (ret)
919709bb045SAndy Shevchenko return pcibios_err_to_errno(ret);
920709bb045SAndy Shevchenko
921709bb045SAndy Shevchenko // RS485 gate needs to be enabled; otherwise RTS/CTS will not work
922709bb045SAndy Shevchenko exar_write_reg(priv, CTI_FPGA_RS485_IO_REG, 0x01);
923709bb045SAndy Shevchenko
924709bb045SAndy Shevchenko return 0;
925709bb045SAndy Shevchenko }
926709bb045SAndy Shevchenko
cti_port_setup_fpga(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)927f7ce0706SParker Newman static int cti_port_setup_fpga(struct exar8250 *priv,
928f7ce0706SParker Newman struct pci_dev *pcidev,
929f7ce0706SParker Newman struct uart_8250_port *port,
930f7ce0706SParker Newman int idx)
931f7ce0706SParker Newman {
932f7ce0706SParker Newman enum cti_port_type port_type;
933f7ce0706SParker Newman unsigned int offset;
934709bb045SAndy Shevchenko int ret;
935709bb045SAndy Shevchenko
936709bb045SAndy Shevchenko if (idx == 0) {
937709bb045SAndy Shevchenko ret = cti_board_init_fpga(priv, pcidev);
938709bb045SAndy Shevchenko if (ret)
939709bb045SAndy Shevchenko return ret;
940709bb045SAndy Shevchenko }
941f7ce0706SParker Newman
942f7ce0706SParker Newman port_type = cti_get_port_type_fpga(priv, pcidev, idx);
943f7ce0706SParker Newman
9441cf8520aSAndy Shevchenko // FPGA shares port offsets with XR17C15X
945f7ce0706SParker Newman offset = idx * UART_EXAR_XR17C15X_PORT_OFFSET;
946f7ce0706SParker Newman port->port.type = PORT_XR17D15X;
947f7ce0706SParker Newman
948f7ce0706SParker Newman port->port.get_divisor = xr17v35x_get_divisor;
949f7ce0706SParker Newman port->port.set_divisor = xr17v35x_set_divisor;
950f7ce0706SParker Newman port->port.startup = xr17v35x_startup;
951f7ce0706SParker Newman
952f7ce0706SParker Newman if (CTI_PORT_TYPE_RS485(port_type)) {
953f7ce0706SParker Newman port->port.rs485_config = generic_rs485_config;
954f7ce0706SParker Newman port->port.rs485_supported = generic_rs485_supported;
955f7ce0706SParker Newman }
956f7ce0706SParker Newman
957f7ce0706SParker Newman return cti_port_setup_common(priv, pcidev, idx, offset, port);
958f7ce0706SParker Newman }
959f7ce0706SParker Newman
cti_board_init_xr17v35x(struct exar8250 * priv,struct pci_dev * pcidev)960709bb045SAndy Shevchenko static void cti_board_init_xr17v35x(struct exar8250 *priv, struct pci_dev *pcidev)
961709bb045SAndy Shevchenko {
962709bb045SAndy Shevchenko // XR17V35X uses the PCIe clock rather than an oscillator
963709bb045SAndy Shevchenko priv->osc_freq = CTI_DEFAULT_PCIE_OSC_FREQ;
964709bb045SAndy Shevchenko }
965709bb045SAndy Shevchenko
cti_port_setup_xr17v35x(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)966f7ce0706SParker Newman static int cti_port_setup_xr17v35x(struct exar8250 *priv,
967f7ce0706SParker Newman struct pci_dev *pcidev,
968f7ce0706SParker Newman struct uart_8250_port *port,
969f7ce0706SParker Newman int idx)
970f7ce0706SParker Newman {
971f7ce0706SParker Newman enum cti_port_type port_type;
972f7ce0706SParker Newman unsigned int offset;
973f7ce0706SParker Newman int ret;
974f7ce0706SParker Newman
975709bb045SAndy Shevchenko if (idx == 0)
976709bb045SAndy Shevchenko cti_board_init_xr17v35x(priv, pcidev);
977709bb045SAndy Shevchenko
978f7ce0706SParker Newman port_type = cti_get_port_type_xr17v35x(priv, pcidev, idx);
979f7ce0706SParker Newman
980f7ce0706SParker Newman offset = idx * UART_EXAR_XR17V35X_PORT_OFFSET;
981f7ce0706SParker Newman port->port.type = PORT_XR17V35X;
982f7ce0706SParker Newman
983f7ce0706SParker Newman port->port.get_divisor = xr17v35x_get_divisor;
984f7ce0706SParker Newman port->port.set_divisor = xr17v35x_set_divisor;
985f7ce0706SParker Newman port->port.startup = xr17v35x_startup;
986f7ce0706SParker Newman
987f7ce0706SParker Newman switch (port_type) {
988f7ce0706SParker Newman case CTI_PORT_TYPE_RS422_485:
989f7ce0706SParker Newman case CTI_PORT_TYPE_RS232_422_485_HW:
990f7ce0706SParker Newman port->port.rs485_config = cti_rs485_config_mpio_tristate;
991f7ce0706SParker Newman port->port.rs485_supported = generic_rs485_supported;
992f7ce0706SParker Newman break;
993f7ce0706SParker Newman case CTI_PORT_TYPE_RS232_422_485_SW:
994f7ce0706SParker Newman case CTI_PORT_TYPE_RS232_422_485_4B:
995f7ce0706SParker Newman case CTI_PORT_TYPE_RS232_422_485_2B:
996f7ce0706SParker Newman port->port.rs485_config = generic_rs485_config;
997f7ce0706SParker Newman port->port.rs485_supported = generic_rs485_supported;
998f7ce0706SParker Newman break;
999f7ce0706SParker Newman default:
1000f7ce0706SParker Newman break;
1001f7ce0706SParker Newman }
1002f7ce0706SParker Newman
1003f7ce0706SParker Newman ret = cti_port_setup_common(priv, pcidev, idx, offset, port);
1004f7ce0706SParker Newman if (ret)
1005f7ce0706SParker Newman return ret;
1006f7ce0706SParker Newman
1007f7ce0706SParker Newman exar_write_reg(priv, (offset + UART_EXAR_8XMODE), 0x00);
1008f7ce0706SParker Newman exar_write_reg(priv, (offset + UART_EXAR_FCTR), UART_FCTR_EXAR_TRGD);
1009f7ce0706SParker Newman exar_write_reg(priv, (offset + UART_EXAR_TXTRG), 128);
1010f7ce0706SParker Newman exar_write_reg(priv, (offset + UART_EXAR_RXTRG), 128);
1011f7ce0706SParker Newman
1012f7ce0706SParker Newman return 0;
1013f7ce0706SParker Newman }
1014f7ce0706SParker Newman
cti_board_init_xr17v25x(struct exar8250 * priv,struct pci_dev * pcidev)1015709bb045SAndy Shevchenko static void cti_board_init_xr17v25x(struct exar8250 *priv, struct pci_dev *pcidev)
1016709bb045SAndy Shevchenko {
1017709bb045SAndy Shevchenko cti_board_init_osc_freq(priv, pcidev, CTI_EE_OFF_XR17V25X_OSC_FREQ);
1018709bb045SAndy Shevchenko
1019709bb045SAndy Shevchenko /* enable interrupts on cards that need the "PLX fix" */
1020709bb045SAndy Shevchenko switch (pcidev->subsystem_device) {
1021709bb045SAndy Shevchenko case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS:
1022709bb045SAndy Shevchenko case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_16_XPRS_A:
1023709bb045SAndy Shevchenko case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_16_XPRS_B:
1024709bb045SAndy Shevchenko cti_plx_int_enable(priv);
1025709bb045SAndy Shevchenko break;
1026709bb045SAndy Shevchenko default:
1027709bb045SAndy Shevchenko break;
1028709bb045SAndy Shevchenko }
1029709bb045SAndy Shevchenko }
1030709bb045SAndy Shevchenko
cti_port_setup_xr17v25x(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)1031f7ce0706SParker Newman static int cti_port_setup_xr17v25x(struct exar8250 *priv,
1032f7ce0706SParker Newman struct pci_dev *pcidev,
1033f7ce0706SParker Newman struct uart_8250_port *port,
1034f7ce0706SParker Newman int idx)
1035f7ce0706SParker Newman {
1036f7ce0706SParker Newman enum cti_port_type port_type;
1037f7ce0706SParker Newman unsigned int offset;
1038f7ce0706SParker Newman int ret;
1039f7ce0706SParker Newman
1040709bb045SAndy Shevchenko if (idx == 0)
1041709bb045SAndy Shevchenko cti_board_init_xr17v25x(priv, pcidev);
1042709bb045SAndy Shevchenko
1043f7ce0706SParker Newman port_type = cti_get_port_type_xr17c15x_xr17v25x(priv, pcidev, idx);
1044f7ce0706SParker Newman
1045f7ce0706SParker Newman offset = idx * UART_EXAR_XR17V25X_PORT_OFFSET;
1046f7ce0706SParker Newman port->port.type = PORT_XR17D15X;
1047f7ce0706SParker Newman
1048f7ce0706SParker Newman // XR17V25X supports fractional baudrates
1049f7ce0706SParker Newman port->port.get_divisor = xr17v35x_get_divisor;
1050f7ce0706SParker Newman port->port.set_divisor = xr17v35x_set_divisor;
1051f7ce0706SParker Newman port->port.startup = xr17v35x_startup;
1052f7ce0706SParker Newman
1053f7ce0706SParker Newman if (CTI_PORT_TYPE_RS485(port_type)) {
1054f7ce0706SParker Newman switch (pcidev->subsystem_device) {
1055f7ce0706SParker Newman // These cards support power on 485 tri-state via MPIO
1056f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP:
1057f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_485:
1058f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4_SP:
1059f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_6_2_SP:
1060f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_6_SP:
1061f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XP_OPTO_LEFT:
1062f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XP_OPTO_RIGHT:
1063f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XP_OPTO:
1064f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4_XPRS_OPTO:
1065f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP:
1066f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_485:
1067f7ce0706SParker Newman port->port.rs485_config = cti_rs485_config_mpio_tristate;
1068f7ce0706SParker Newman break;
1069f7ce0706SParker Newman // Otherwise auto or no power on 485 tri-state support
1070f7ce0706SParker Newman default:
1071f7ce0706SParker Newman port->port.rs485_config = generic_rs485_config;
1072f7ce0706SParker Newman break;
1073f7ce0706SParker Newman }
1074f7ce0706SParker Newman
1075f7ce0706SParker Newman port->port.rs485_supported = generic_rs485_supported;
1076f7ce0706SParker Newman }
1077f7ce0706SParker Newman
1078f7ce0706SParker Newman ret = cti_port_setup_common(priv, pcidev, idx, offset, port);
1079f7ce0706SParker Newman if (ret)
1080f7ce0706SParker Newman return ret;
1081f7ce0706SParker Newman
1082f7ce0706SParker Newman exar_write_reg(priv, (offset + UART_EXAR_8XMODE), 0x00);
1083f7ce0706SParker Newman exar_write_reg(priv, (offset + UART_EXAR_FCTR), UART_FCTR_EXAR_TRGD);
1084f7ce0706SParker Newman exar_write_reg(priv, (offset + UART_EXAR_TXTRG), 32);
1085f7ce0706SParker Newman exar_write_reg(priv, (offset + UART_EXAR_RXTRG), 32);
1086f7ce0706SParker Newman
1087f7ce0706SParker Newman return 0;
1088f7ce0706SParker Newman }
1089f7ce0706SParker Newman
cti_board_init_xr17c15x(struct exar8250 * priv,struct pci_dev * pcidev)1090709bb045SAndy Shevchenko static void cti_board_init_xr17c15x(struct exar8250 *priv, struct pci_dev *pcidev)
1091709bb045SAndy Shevchenko {
1092709bb045SAndy Shevchenko cti_board_init_osc_freq(priv, pcidev, CTI_EE_OFF_XR17C15X_OSC_FREQ);
1093709bb045SAndy Shevchenko
1094709bb045SAndy Shevchenko /* enable interrupts on cards that need the "PLX fix" */
1095709bb045SAndy Shevchenko switch (pcidev->subsystem_device) {
1096709bb045SAndy Shevchenko case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XPRS:
1097709bb045SAndy Shevchenko case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_A:
1098709bb045SAndy Shevchenko case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_B:
1099709bb045SAndy Shevchenko case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XPRS_OPTO:
1100709bb045SAndy Shevchenko case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_OPTO_A:
1101709bb045SAndy Shevchenko case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XPRS_OPTO_B:
1102709bb045SAndy Shevchenko cti_plx_int_enable(priv);
1103709bb045SAndy Shevchenko break;
1104709bb045SAndy Shevchenko default:
1105709bb045SAndy Shevchenko break;
1106709bb045SAndy Shevchenko }
1107709bb045SAndy Shevchenko }
1108709bb045SAndy Shevchenko
cti_port_setup_xr17c15x(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)1109f7ce0706SParker Newman static int cti_port_setup_xr17c15x(struct exar8250 *priv,
1110f7ce0706SParker Newman struct pci_dev *pcidev,
1111f7ce0706SParker Newman struct uart_8250_port *port,
1112f7ce0706SParker Newman int idx)
1113f7ce0706SParker Newman {
1114f7ce0706SParker Newman enum cti_port_type port_type;
1115f7ce0706SParker Newman unsigned int offset;
1116f7ce0706SParker Newman
1117709bb045SAndy Shevchenko if (idx == 0)
1118709bb045SAndy Shevchenko cti_board_init_xr17c15x(priv, pcidev);
1119709bb045SAndy Shevchenko
1120f7ce0706SParker Newman port_type = cti_get_port_type_xr17c15x_xr17v25x(priv, pcidev, idx);
1121f7ce0706SParker Newman
1122f7ce0706SParker Newman offset = idx * UART_EXAR_XR17C15X_PORT_OFFSET;
1123f7ce0706SParker Newman port->port.type = PORT_XR17D15X;
1124f7ce0706SParker Newman
1125f7ce0706SParker Newman if (CTI_PORT_TYPE_RS485(port_type)) {
1126f7ce0706SParker Newman switch (pcidev->subsystem_device) {
1127f7ce0706SParker Newman // These cards support power on 485 tri-state via MPIO
1128f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP:
1129f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_SP_485:
1130f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4_SP:
1131f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_6_2_SP:
1132f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_6_SP:
1133f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XP_OPTO_LEFT:
1134f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_XP_OPTO_RIGHT:
1135f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_XP_OPTO:
1136f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4_XPRS_OPTO:
1137f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP:
1138f7ce0706SParker Newman case PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_XPRS_LP_485:
1139f7ce0706SParker Newman port->port.rs485_config = cti_rs485_config_mpio_tristate;
1140f7ce0706SParker Newman break;
1141f7ce0706SParker Newman // Otherwise auto or no power on 485 tri-state support
1142f7ce0706SParker Newman default:
1143f7ce0706SParker Newman port->port.rs485_config = generic_rs485_config;
1144f7ce0706SParker Newman break;
1145f7ce0706SParker Newman }
1146f7ce0706SParker Newman
1147f7ce0706SParker Newman port->port.rs485_supported = generic_rs485_supported;
1148f7ce0706SParker Newman }
1149f7ce0706SParker Newman
1150f7ce0706SParker Newman return cti_port_setup_common(priv, pcidev, idx, offset, port);
1151f7ce0706SParker Newman }
1152f7ce0706SParker Newman
1153fc6cc961SJan Kiszka static int
pci_xr17c154_setup(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)1154d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev,
1155d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx)
1156d0aeaa83SSudip Mukherjee {
1157d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200;
1158d0aeaa83SSudip Mukherjee unsigned int baud = 921600;
1159d0aeaa83SSudip Mukherjee
1160d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16;
1161d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port);
1162d0aeaa83SSudip Mukherjee }
1163d0aeaa83SSudip Mukherjee
setup_gpio(struct pci_dev * pcidev,u8 __iomem * p)1164bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p)
1165d0aeaa83SSudip Mukherjee {
1166bea8be65SJan Kiszka /*
1167bea8be65SJan Kiszka * The Commtech adapters required the MPIOs to be driven low. The Exar
1168bea8be65SJan Kiszka * devices will export them as GPIOs, so we pre-configure them safely
1169bea8be65SJan Kiszka * as inputs.
1170bea8be65SJan Kiszka */
11715fdbe136SMatthew Howell u8 dir = 0x00;
11725fdbe136SMatthew Howell
11735fdbe136SMatthew Howell if ((pcidev->vendor == PCI_VENDOR_ID_EXAR) &&
11745fdbe136SMatthew Howell (pcidev->subsystem_vendor != PCI_VENDOR_ID_SEALEVEL)) {
11755fdbe136SMatthew Howell // Configure GPIO as inputs for Commtech adapters
11765fdbe136SMatthew Howell dir = 0xff;
11775fdbe136SMatthew Howell } else {
11785fdbe136SMatthew Howell // Configure GPIO as outputs for SeaLevel adapters
11795fdbe136SMatthew Howell dir = 0x00;
11805fdbe136SMatthew Howell }
1181bea8be65SJan Kiszka
1182d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_7_0);
1183d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_7_0);
1184d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_7_0);
1185d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_7_0);
1186bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_7_0);
1187d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_7_0);
1188d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_15_8);
1189d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_15_8);
1190d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_15_8);
1191d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_15_8);
1192bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_15_8);
1193d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_15_8);
1194d0aeaa83SSudip Mukherjee }
1195d0aeaa83SSudip Mukherjee
__xr17v35x_register_gpio(struct pci_dev * pcidev,const struct software_node * node)119633969db7SAndy Shevchenko static struct platform_device *__xr17v35x_register_gpio(struct pci_dev *pcidev,
119781171e7dSHeikki Krogerus const struct software_node *node)
1198d0aeaa83SSudip Mukherjee {
1199d0aeaa83SSudip Mukherjee struct platform_device *pdev;
1200d0aeaa83SSudip Mukherjee
1201d0aeaa83SSudip Mukherjee pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO);
1202d0aeaa83SSudip Mukherjee if (!pdev)
1203d0aeaa83SSudip Mukherjee return NULL;
1204d0aeaa83SSudip Mukherjee
1205d3936d74SJan Kiszka pdev->dev.parent = &pcidev->dev;
120673f76db8SAndy Shevchenko device_set_node(&pdev->dev, dev_fwnode(&pcidev->dev));
1207d3936d74SJan Kiszka
120881171e7dSHeikki Krogerus if (device_add_software_node(&pdev->dev, node) < 0 ||
1209380b1e2fSJan Kiszka platform_device_add(pdev) < 0) {
1210d0aeaa83SSudip Mukherjee platform_device_put(pdev);
1211d0aeaa83SSudip Mukherjee return NULL;
1212d0aeaa83SSudip Mukherjee }
1213d0aeaa83SSudip Mukherjee
1214d0aeaa83SSudip Mukherjee return pdev;
1215d0aeaa83SSudip Mukherjee }
1216d0aeaa83SSudip Mukherjee
__xr17v35x_unregister_gpio(struct platform_device * pdev)121733969db7SAndy Shevchenko static void __xr17v35x_unregister_gpio(struct platform_device *pdev)
121833969db7SAndy Shevchenko {
121933969db7SAndy Shevchenko device_remove_software_node(&pdev->dev);
122033969db7SAndy Shevchenko platform_device_unregister(pdev);
122133969db7SAndy Shevchenko }
122233969db7SAndy Shevchenko
1223380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = {
1224a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 0),
1225380b1e2fSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 16),
1226380b1e2fSJan Kiszka { }
1227380b1e2fSJan Kiszka };
1228380b1e2fSJan Kiszka
122981171e7dSHeikki Krogerus static const struct software_node exar_gpio_node = {
123081171e7dSHeikki Krogerus .properties = exar_gpio_properties,
123181171e7dSHeikki Krogerus };
123281171e7dSHeikki Krogerus
xr17v35x_register_gpio(struct pci_dev * pcidev,struct uart_8250_port * port)123333969db7SAndy Shevchenko static int xr17v35x_register_gpio(struct pci_dev *pcidev, struct uart_8250_port *port)
12340d963ebfSJan Kiszka {
12350d963ebfSJan Kiszka if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
12360d963ebfSJan Kiszka port->port.private_data =
123781171e7dSHeikki Krogerus __xr17v35x_register_gpio(pcidev, &exar_gpio_node);
12380d963ebfSJan Kiszka
12390d963ebfSJan Kiszka return 0;
12400d963ebfSJan Kiszka }
12410d963ebfSJan Kiszka
xr17v35x_unregister_gpio(struct uart_8250_port * port)124233969db7SAndy Shevchenko static void xr17v35x_unregister_gpio(struct uart_8250_port *port)
124333969db7SAndy Shevchenko {
124433969db7SAndy Shevchenko if (!port->port.private_data)
124533969db7SAndy Shevchenko return;
124633969db7SAndy Shevchenko
124733969db7SAndy Shevchenko __xr17v35x_unregister_gpio(port->port.private_data);
124833969db7SAndy Shevchenko port->port.private_data = NULL;
124933969db7SAndy Shevchenko }
125033969db7SAndy Shevchenko
sealevel_rs485_config(struct uart_port * port,struct ktermios * termios,struct serial_rs485 * rs485)1251687911b3SMatthew Howell static int sealevel_rs485_config(struct uart_port *port, struct ktermios *termios,
1252687911b3SMatthew Howell struct serial_rs485 *rs485)
1253687911b3SMatthew Howell {
1254687911b3SMatthew Howell u8 __iomem *p = port->membase;
1255687911b3SMatthew Howell u8 old_lcr;
1256687911b3SMatthew Howell u8 efr;
1257687911b3SMatthew Howell u8 dld;
1258687911b3SMatthew Howell int ret;
1259687911b3SMatthew Howell
1260687911b3SMatthew Howell ret = generic_rs485_config(port, termios, rs485);
1261687911b3SMatthew Howell if (ret)
1262687911b3SMatthew Howell return ret;
1263687911b3SMatthew Howell
1264ee6c49a7SAndy Shevchenko if (!(rs485->flags & SER_RS485_ENABLED))
1265ee6c49a7SAndy Shevchenko return 0;
1266ee6c49a7SAndy Shevchenko
1267687911b3SMatthew Howell old_lcr = readb(p + UART_LCR);
1268687911b3SMatthew Howell
1269687911b3SMatthew Howell /* Set EFR[4]=1 to enable enhanced feature registers */
1270687911b3SMatthew Howell efr = readb(p + UART_XR_EFR);
1271687911b3SMatthew Howell efr |= UART_EFR_ECB;
1272687911b3SMatthew Howell writeb(efr, p + UART_XR_EFR);
1273687911b3SMatthew Howell
1274687911b3SMatthew Howell /* Set MCR to use DTR as Auto-RS485 Enable signal */
1275687911b3SMatthew Howell writeb(UART_MCR_OUT1, p + UART_MCR);
1276687911b3SMatthew Howell
1277687911b3SMatthew Howell /* Set LCR[7]=1 to enable access to DLD register */
1278687911b3SMatthew Howell writeb(old_lcr | UART_LCR_DLAB, p + UART_LCR);
1279687911b3SMatthew Howell
1280687911b3SMatthew Howell /* Set DLD[7]=1 for inverted RS485 Enable logic */
1281687911b3SMatthew Howell dld = readb(p + UART_EXAR_DLD);
1282687911b3SMatthew Howell dld |= UART_EXAR_DLD_485_POLARITY;
1283687911b3SMatthew Howell writeb(dld, p + UART_EXAR_DLD);
1284687911b3SMatthew Howell
1285687911b3SMatthew Howell writeb(old_lcr, p + UART_LCR);
1286687911b3SMatthew Howell
1287687911b3SMatthew Howell return 0;
1288687911b3SMatthew Howell }
1289687911b3SMatthew Howell
12900d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = {
12910d963ebfSJan Kiszka .register_gpio = xr17v35x_register_gpio,
129233969db7SAndy Shevchenko .unregister_gpio = xr17v35x_unregister_gpio,
12939d939894SDaniel Golle .rs485_config = generic_rs485_config,
129459c221f8SIlpo Järvinen .rs485_supported = &generic_rs485_supported,
12950d963ebfSJan Kiszka };
12960d963ebfSJan Kiszka
iot2040_rs485_config(struct uart_port * port,struct ktermios * termios,struct serial_rs485 * rs485)1297ae50bb27SIlpo Järvinen static int iot2040_rs485_config(struct uart_port *port, struct ktermios *termios,
1298413058dfSJan Kiszka struct serial_rs485 *rs485)
1299413058dfSJan Kiszka {
1300413058dfSJan Kiszka bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED);
1301413058dfSJan Kiszka u8 __iomem *p = port->membase;
1302413058dfSJan Kiszka u8 mask = IOT2040_UART1_MASK;
1303413058dfSJan Kiszka u8 mode, value;
1304413058dfSJan Kiszka
1305413058dfSJan Kiszka if (is_rs485) {
1306413058dfSJan Kiszka if (rs485->flags & SER_RS485_RX_DURING_TX)
1307413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS422;
1308413058dfSJan Kiszka else
1309413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS485;
1310413058dfSJan Kiszka
1311413058dfSJan Kiszka if (rs485->flags & SER_RS485_TERMINATE_BUS)
1312413058dfSJan Kiszka mode |= IOT2040_UART_TERMINATE_BUS;
1313413058dfSJan Kiszka } else {
1314413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS232;
1315413058dfSJan Kiszka }
1316413058dfSJan Kiszka
1317413058dfSJan Kiszka if (port->line == 3) {
1318413058dfSJan Kiszka mask <<= IOT2040_UART2_SHIFT;
1319413058dfSJan Kiszka mode <<= IOT2040_UART2_SHIFT;
1320413058dfSJan Kiszka }
1321413058dfSJan Kiszka
1322413058dfSJan Kiszka value = readb(p + UART_EXAR_MPIOLVL_7_0);
1323413058dfSJan Kiszka value &= ~mask;
1324413058dfSJan Kiszka value |= mode;
1325413058dfSJan Kiszka writeb(value, p + UART_EXAR_MPIOLVL_7_0);
1326413058dfSJan Kiszka
1327ae50bb27SIlpo Järvinen return generic_rs485_config(port, termios, rs485);
1328413058dfSJan Kiszka }
1329413058dfSJan Kiszka
133059c221f8SIlpo Järvinen static const struct serial_rs485 iot2040_rs485_supported = {
13310c2a5f47SLino Sanfilippo .flags = SER_RS485_ENABLED | SER_RS485_RTS_ON_SEND |
13320c2a5f47SLino Sanfilippo SER_RS485_RX_DURING_TX | SER_RS485_TERMINATE_BUS,
133359c221f8SIlpo Järvinen };
133459c221f8SIlpo Järvinen
1335413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = {
1336a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 10),
1337413058dfSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 1),
1338413058dfSJan Kiszka { }
1339413058dfSJan Kiszka };
1340413058dfSJan Kiszka
134181171e7dSHeikki Krogerus static const struct software_node iot2040_gpio_node = {
134281171e7dSHeikki Krogerus .properties = iot2040_gpio_properties,
134381171e7dSHeikki Krogerus };
134481171e7dSHeikki Krogerus
iot2040_register_gpio(struct pci_dev * pcidev,struct uart_8250_port * port)1345413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev,
1346413058dfSJan Kiszka struct uart_8250_port *port)
1347413058dfSJan Kiszka {
1348413058dfSJan Kiszka u8 __iomem *p = port->port.membase;
1349413058dfSJan Kiszka
1350413058dfSJan Kiszka writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0);
1351413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0);
1352413058dfSJan Kiszka writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8);
1353413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8);
1354413058dfSJan Kiszka
1355413058dfSJan Kiszka port->port.private_data =
135681171e7dSHeikki Krogerus __xr17v35x_register_gpio(pcidev, &iot2040_gpio_node);
1357413058dfSJan Kiszka
1358413058dfSJan Kiszka return 0;
1359413058dfSJan Kiszka }
1360413058dfSJan Kiszka
1361413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = {
1362413058dfSJan Kiszka .rs485_config = iot2040_rs485_config,
136359c221f8SIlpo Järvinen .rs485_supported = &iot2040_rs485_supported,
1364413058dfSJan Kiszka .register_gpio = iot2040_register_gpio,
136533969db7SAndy Shevchenko .unregister_gpio = xr17v35x_unregister_gpio,
1366413058dfSJan Kiszka };
1367413058dfSJan Kiszka
13683e51ceeaSSu Bao Cheng /*
13693e51ceeaSSu Bao Cheng * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device,
13703e51ceeaSSu Bao Cheng * IOT2020 doesn't have. Therefore it is sufficient to match on the common
13713e51ceeaSSu Bao Cheng * board name after the device was found.
13723e51ceeaSSu Bao Cheng */
1373413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = {
1374413058dfSJan Kiszka {
1375413058dfSJan Kiszka .matches = {
1376413058dfSJan Kiszka DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"),
1377413058dfSJan Kiszka },
1378413058dfSJan Kiszka .driver_data = (void *)&iot2040_platform,
1379413058dfSJan Kiszka },
1380413058dfSJan Kiszka {}
1381413058dfSJan Kiszka };
1382413058dfSJan Kiszka
exar_get_platform(void)13837d356a43SAndy Shevchenko static const struct exar8250_platform *exar_get_platform(void)
13847d356a43SAndy Shevchenko {
13857d356a43SAndy Shevchenko const struct dmi_system_id *dmi_match;
13867d356a43SAndy Shevchenko
13877d356a43SAndy Shevchenko dmi_match = dmi_first_match(exar_platforms);
13887d356a43SAndy Shevchenko if (dmi_match)
13897d356a43SAndy Shevchenko return dmi_match->driver_data;
13907d356a43SAndy Shevchenko
13917d356a43SAndy Shevchenko return &exar8250_default_platform;
13927d356a43SAndy Shevchenko }
13937d356a43SAndy Shevchenko
1394d0aeaa83SSudip Mukherjee static int
pci_xr17v35x_setup(struct exar8250 * priv,struct pci_dev * pcidev,struct uart_8250_port * port,int idx)1395d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev,
1396d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx)
1397d0aeaa83SSudip Mukherjee {
13987d356a43SAndy Shevchenko const struct exar8250_platform *platform = exar_get_platform();
1399d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x400;
1400d0aeaa83SSudip Mukherjee unsigned int baud = 7812500;
1401d0aeaa83SSudip Mukherjee u8 __iomem *p;
1402d0aeaa83SSudip Mukherjee int ret;
1403d0aeaa83SSudip Mukherjee
1404d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16;
14050d963ebfSJan Kiszka port->port.rs485_config = platform->rs485_config;
14060139da50SIlpo Järvinen port->port.rs485_supported = *(platform->rs485_supported);
14070d963ebfSJan Kiszka
1408687911b3SMatthew Howell if (pcidev->subsystem_vendor == PCI_VENDOR_ID_SEALEVEL)
1409687911b3SMatthew Howell port->port.rs485_config = sealevel_rs485_config;
1410687911b3SMatthew Howell
1411d0aeaa83SSudip Mukherjee /*
1412328c11f2SAndy Shevchenko * Setup the UART clock for the devices on expansion slot to
1413d0aeaa83SSudip Mukherjee * half the clock speed of the main chip (which is 125MHz)
1414d0aeaa83SSudip Mukherjee */
1415328c11f2SAndy Shevchenko if (idx >= 8)
1416d0aeaa83SSudip Mukherjee port->port.uartclk /= 2;
1417d0aeaa83SSudip Mukherjee
14185b5f252dSJan Kiszka ret = default_setup(priv, pcidev, idx, offset, port);
14195b5f252dSJan Kiszka if (ret)
14205b5f252dSJan Kiszka return ret;
1421d0aeaa83SSudip Mukherjee
14225b5f252dSJan Kiszka p = port->port.membase;
1423d0aeaa83SSudip Mukherjee
1424d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_8XMODE);
1425d0aeaa83SSudip Mukherjee writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
1426d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_TXTRG);
1427d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_RXTRG);
1428d0aeaa83SSudip Mukherjee
14295b5f252dSJan Kiszka if (idx == 0) {
14305b5f252dSJan Kiszka /* Setup Multipurpose Input/Output pins. */
1431bea8be65SJan Kiszka setup_gpio(pcidev, p);
1432d0aeaa83SSudip Mukherjee
14330d963ebfSJan Kiszka ret = platform->register_gpio(pcidev, port);
14345b5f252dSJan Kiszka }
1435d0aeaa83SSudip Mukherjee
14360d963ebfSJan Kiszka return ret;
1437d0aeaa83SSudip Mukherjee }
1438d0aeaa83SSudip Mukherjee
pci_xr17v35x_exit(struct pci_dev * pcidev)1439d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev)
1440d0aeaa83SSudip Mukherjee {
144133969db7SAndy Shevchenko const struct exar8250_platform *platform = exar_get_platform();
1442d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev);
1443d0aeaa83SSudip Mukherjee struct uart_8250_port *port = serial8250_get_port(priv->line[0]);
14447c3e8d9dSAndy Shevchenko
144533969db7SAndy Shevchenko platform->unregister_gpio(port);
1446d0aeaa83SSudip Mukherjee }
1447d0aeaa83SSudip Mukherjee
exar_misc_clear(struct exar8250 * priv)144872169e42SAaron Sierra static inline void exar_misc_clear(struct exar8250 *priv)
144972169e42SAaron Sierra {
145072169e42SAaron Sierra /* Clear all PCI interrupts by reading INT0. No effect on IIR */
145172169e42SAaron Sierra readb(priv->virt + UART_EXAR_INT0);
145272169e42SAaron Sierra
145372169e42SAaron Sierra /* Clear INT0 for Expansion Interface slave ports, too */
145472169e42SAaron Sierra if (priv->board->num_ports > 8)
145572169e42SAaron Sierra readb(priv->virt + 0x2000 + UART_EXAR_INT0);
145672169e42SAaron Sierra }
145772169e42SAaron Sierra
1458c7e1b405SAaron Sierra /*
1459c7e1b405SAaron Sierra * These Exar UARTs have an extra interrupt indicator that could fire for a
1460c7e1b405SAaron Sierra * few interrupts that are not presented/cleared through IIR. One of which is
1461c7e1b405SAaron Sierra * a wakeup interrupt when coming out of sleep. These interrupts are only
1462c7e1b405SAaron Sierra * cleared by reading global INT0 or INT1 registers as interrupts are
1463c7e1b405SAaron Sierra * associated with channel 0. The INT[3:0] registers _are_ accessible from each
1464c7e1b405SAaron Sierra * channel's address space, but for the sake of bus efficiency we register a
1465c7e1b405SAaron Sierra * dedicated handler at the PCI device level to handle them.
1466c7e1b405SAaron Sierra */
exar_misc_handler(int irq,void * data)1467c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data)
1468c7e1b405SAaron Sierra {
146972169e42SAaron Sierra exar_misc_clear(data);
1470c7e1b405SAaron Sierra
1471c7e1b405SAaron Sierra return IRQ_HANDLED;
1472c7e1b405SAaron Sierra }
1473c7e1b405SAaron Sierra
exar_get_nr_ports(struct exar8250_board * board,struct pci_dev * pcidev)14749b2bff26SAndy Shevchenko static unsigned int exar_get_nr_ports(struct exar8250_board *board, struct pci_dev *pcidev)
1475477f6ee6SParker Newman {
14769b2bff26SAndy Shevchenko if (pcidev->vendor == PCI_VENDOR_ID_ACCESSIO)
14779b2bff26SAndy Shevchenko return BIT(((pcidev->device & 0x38) >> 3) - 1);
1478477f6ee6SParker Newman
14795aa84fd8SParker Newman // Check if board struct overrides number of ports
14809b2bff26SAndy Shevchenko if (board->num_ports > 0)
14819b2bff26SAndy Shevchenko return board->num_ports;
14829b2bff26SAndy Shevchenko
14835aa84fd8SParker Newman // Exar encodes # ports in last nibble of PCI Device ID ex. 0358
14849b2bff26SAndy Shevchenko if (pcidev->vendor == PCI_VENDOR_ID_EXAR)
14859b2bff26SAndy Shevchenko return pcidev->device & 0x0f;
14869b2bff26SAndy Shevchenko
14875aa84fd8SParker Newman // Handle CTI FPGA cards
14889b2bff26SAndy Shevchenko if (pcidev->vendor == PCI_VENDOR_ID_CONNECT_TECH) {
14895aa84fd8SParker Newman switch (pcidev->device) {
14905aa84fd8SParker Newman case PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_12_XIG00X:
14915aa84fd8SParker Newman case PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_12_XIG01X:
14929b2bff26SAndy Shevchenko return 12;
14935aa84fd8SParker Newman case PCI_DEVICE_ID_CONNECT_TECH_PCI_XR79X_16:
14949b2bff26SAndy Shevchenko return 16;
14955aa84fd8SParker Newman default:
14969b2bff26SAndy Shevchenko return 0;
14975aa84fd8SParker Newman }
14985aa84fd8SParker Newman }
1499477f6ee6SParker Newman
15009b2bff26SAndy Shevchenko return 0;
1501477f6ee6SParker Newman }
1502477f6ee6SParker Newman
1503d0aeaa83SSudip Mukherjee static int
exar_pci_probe(struct pci_dev * pcidev,const struct pci_device_id * ent)1504d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent)
1505d0aeaa83SSudip Mukherjee {
1506d0aeaa83SSudip Mukherjee unsigned int nr_ports, i, bar = 0, maxnr;
1507d0aeaa83SSudip Mukherjee struct exar8250_board *board;
1508d0aeaa83SSudip Mukherjee struct uart_8250_port uart;
1509d0aeaa83SSudip Mukherjee struct exar8250 *priv;
1510d0aeaa83SSudip Mukherjee int rc;
1511d0aeaa83SSudip Mukherjee
1512d0aeaa83SSudip Mukherjee board = (struct exar8250_board *)ent->driver_data;
1513d0aeaa83SSudip Mukherjee if (!board)
1514d0aeaa83SSudip Mukherjee return -EINVAL;
1515d0aeaa83SSudip Mukherjee
1516d0aeaa83SSudip Mukherjee rc = pcim_enable_device(pcidev);
1517d0aeaa83SSudip Mukherjee if (rc)
1518d0aeaa83SSudip Mukherjee return rc;
1519d0aeaa83SSudip Mukherjee
1520d0aeaa83SSudip Mukherjee maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3);
1521d0aeaa83SSudip Mukherjee
1522477f6ee6SParker Newman nr_ports = exar_get_nr_ports(board, pcidev);
1523d72c3018SAndy Shevchenko if (nr_ports == 0)
1524d72c3018SAndy Shevchenko return dev_err_probe(&pcidev->dev, -ENODEV, "failed to get number of ports\n");
1525d0aeaa83SSudip Mukherjee
1526df60a8afSAndy Shevchenko priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL);
1527d0aeaa83SSudip Mukherjee if (!priv)
1528d0aeaa83SSudip Mukherjee return -ENOMEM;
1529d0aeaa83SSudip Mukherjee
1530d0aeaa83SSudip Mukherjee priv->board = board;
1531c7e1b405SAaron Sierra priv->virt = pcim_iomap(pcidev, bar, 0);
1532c7e1b405SAaron Sierra if (!priv->virt)
1533c7e1b405SAaron Sierra return -ENOMEM;
1534d0aeaa83SSudip Mukherjee
1535172c33cbSJan Kiszka pci_set_master(pcidev);
1536172c33cbSJan Kiszka
1537172c33cbSJan Kiszka rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES);
1538172c33cbSJan Kiszka if (rc < 0)
1539172c33cbSJan Kiszka return rc;
1540172c33cbSJan Kiszka
1541d0aeaa83SSudip Mukherjee memset(&uart, 0, sizeof(uart));
15426be254c2SAndy Shevchenko uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT;
1543172c33cbSJan Kiszka uart.port.irq = pci_irq_vector(pcidev, 0);
1544d0aeaa83SSudip Mukherjee uart.port.dev = &pcidev->dev;
1545d0aeaa83SSudip Mukherjee
15465bc430afSAndy Shevchenko /* Clear interrupts */
15475bc430afSAndy Shevchenko exar_misc_clear(priv);
15485bc430afSAndy Shevchenko
1549c7e1b405SAaron Sierra rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler,
1550c7e1b405SAaron Sierra IRQF_SHARED, "exar_uart", priv);
1551c7e1b405SAaron Sierra if (rc)
1552c7e1b405SAaron Sierra return rc;
1553c7e1b405SAaron Sierra
1554d0aeaa83SSudip Mukherjee for (i = 0; i < nr_ports && i < maxnr; i++) {
1555d0aeaa83SSudip Mukherjee rc = board->setup(priv, pcidev, &uart, i);
1556d0aeaa83SSudip Mukherjee if (rc) {
1557d72c3018SAndy Shevchenko dev_err_probe(&pcidev->dev, rc, "Failed to setup port %u\n", i);
1558d0aeaa83SSudip Mukherjee break;
1559d0aeaa83SSudip Mukherjee }
1560d0aeaa83SSudip Mukherjee
1561d0aeaa83SSudip Mukherjee dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n",
1562d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, uart.port.iotype);
1563d0aeaa83SSudip Mukherjee
1564d0aeaa83SSudip Mukherjee priv->line[i] = serial8250_register_8250_port(&uart);
1565d0aeaa83SSudip Mukherjee if (priv->line[i] < 0) {
1566d72c3018SAndy Shevchenko dev_err_probe(&pcidev->dev, priv->line[i],
1567d72c3018SAndy Shevchenko "Couldn't register serial port %lx, type %d, irq %d\n",
1568d72c3018SAndy Shevchenko uart.port.iobase, uart.port.iotype, uart.port.irq);
1569d0aeaa83SSudip Mukherjee break;
1570d0aeaa83SSudip Mukherjee }
1571d0aeaa83SSudip Mukherjee }
1572d0aeaa83SSudip Mukherjee priv->nr = i;
1573d0aeaa83SSudip Mukherjee pci_set_drvdata(pcidev, priv);
1574d0aeaa83SSudip Mukherjee return 0;
1575d0aeaa83SSudip Mukherjee }
1576d0aeaa83SSudip Mukherjee
exar_pci_remove(struct pci_dev * pcidev)1577d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev)
1578d0aeaa83SSudip Mukherjee {
1579d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev);
1580d0aeaa83SSudip Mukherjee unsigned int i;
1581d0aeaa83SSudip Mukherjee
1582d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++)
1583d0aeaa83SSudip Mukherjee serial8250_unregister_port(priv->line[i]);
1584d0aeaa83SSudip Mukherjee
158573b5a5c0SAndy Shevchenko /* Ensure that every init quirk is properly torn down */
1586d0aeaa83SSudip Mukherjee if (priv->board->exit)
1587d0aeaa83SSudip Mukherjee priv->board->exit(pcidev);
1588d0aeaa83SSudip Mukherjee }
1589d0aeaa83SSudip Mukherjee
exar_suspend(struct device * dev)159082f9cefaSAndy Shevchenko static int exar_suspend(struct device *dev)
1591d0aeaa83SSudip Mukherjee {
15927a345dc1SAndy Shevchenko struct exar8250 *priv = dev_get_drvdata(dev);
1593d0aeaa83SSudip Mukherjee unsigned int i;
1594d0aeaa83SSudip Mukherjee
1595d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++)
1596d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0)
1597d0aeaa83SSudip Mukherjee serial8250_suspend_port(priv->line[i]);
1598d0aeaa83SSudip Mukherjee
1599d0aeaa83SSudip Mukherjee return 0;
1600d0aeaa83SSudip Mukherjee }
1601d0aeaa83SSudip Mukherjee
exar_resume(struct device * dev)160282f9cefaSAndy Shevchenko static int exar_resume(struct device *dev)
1603d0aeaa83SSudip Mukherjee {
160476b4106cSChuhong Yuan struct exar8250 *priv = dev_get_drvdata(dev);
1605d0aeaa83SSudip Mukherjee unsigned int i;
1606d0aeaa83SSudip Mukherjee
160772169e42SAaron Sierra exar_misc_clear(priv);
160872169e42SAaron Sierra
1609d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++)
1610d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0)
1611d0aeaa83SSudip Mukherjee serial8250_resume_port(priv->line[i]);
1612d0aeaa83SSudip Mukherjee
1613d0aeaa83SSudip Mukherjee return 0;
1614d0aeaa83SSudip Mukherjee }
1615d0aeaa83SSudip Mukherjee
161682f9cefaSAndy Shevchenko static DEFINE_SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume);
1617d0aeaa83SSudip Mukherjee
1618fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = {
1619fc6cc961SJan Kiszka .num_ports = 2,
1620fc6cc961SJan Kiszka .setup = pci_fastcom335_setup,
1621fc6cc961SJan Kiszka };
1622fc6cc961SJan Kiszka
1623fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = {
1624fc6cc961SJan Kiszka .num_ports = 4,
1625fc6cc961SJan Kiszka .setup = pci_fastcom335_setup,
1626fc6cc961SJan Kiszka };
1627fc6cc961SJan Kiszka
1628fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = {
1629fc6cc961SJan Kiszka .num_ports = 8,
1630fc6cc961SJan Kiszka .setup = pci_fastcom335_setup,
1631fc6cc961SJan Kiszka };
1632fc6cc961SJan Kiszka
1633f7ce0706SParker Newman static const struct exar8250_board pbn_cti_xr17c15x = {
1634f7ce0706SParker Newman .setup = cti_port_setup_xr17c15x,
1635f7ce0706SParker Newman };
1636f7ce0706SParker Newman
1637f7ce0706SParker Newman static const struct exar8250_board pbn_cti_xr17v25x = {
1638f7ce0706SParker Newman .setup = cti_port_setup_xr17v25x,
1639f7ce0706SParker Newman };
1640f7ce0706SParker Newman
1641f7ce0706SParker Newman static const struct exar8250_board pbn_cti_xr17v35x = {
1642f7ce0706SParker Newman .setup = cti_port_setup_xr17v35x,
1643f7ce0706SParker Newman };
1644f7ce0706SParker Newman
1645f7ce0706SParker Newman static const struct exar8250_board pbn_cti_fpga = {
1646f7ce0706SParker Newman .setup = cti_port_setup_fpga,
1647f7ce0706SParker Newman };
1648f7ce0706SParker Newman
1649d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = {
1650d0aeaa83SSudip Mukherjee .num_ports = 1,
1651d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup,
1652d0aeaa83SSudip Mukherjee };
1653d0aeaa83SSudip Mukherjee
1654d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = {
1655d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup,
1656d0aeaa83SSudip Mukherjee };
1657d0aeaa83SSudip Mukherjee
1658d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = {
1659d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup,
1660d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit,
1661d0aeaa83SSudip Mukherjee };
1662d0aeaa83SSudip Mukherjee
1663c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_2 = {
1664c6b9e95dSValmer Huhn .num_ports = 2,
1665c6b9e95dSValmer Huhn .setup = pci_xr17v35x_setup,
1666c6b9e95dSValmer Huhn .exit = pci_xr17v35x_exit,
1667c6b9e95dSValmer Huhn };
1668c6b9e95dSValmer Huhn
1669c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_4 = {
1670c6b9e95dSValmer Huhn .num_ports = 4,
1671c6b9e95dSValmer Huhn .setup = pci_xr17v35x_setup,
1672c6b9e95dSValmer Huhn .exit = pci_xr17v35x_exit,
1673c6b9e95dSValmer Huhn };
1674c6b9e95dSValmer Huhn
1675c6b9e95dSValmer Huhn static const struct exar8250_board pbn_fastcom35x_8 = {
1676c6b9e95dSValmer Huhn .num_ports = 8,
1677c6b9e95dSValmer Huhn .setup = pci_xr17v35x_setup,
1678c6b9e95dSValmer Huhn .exit = pci_xr17v35x_exit,
1679c6b9e95dSValmer Huhn };
1680c6b9e95dSValmer Huhn
1681d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = {
1682d0aeaa83SSudip Mukherjee .num_ports = 12,
1683d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup,
1684d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit,
1685d0aeaa83SSudip Mukherjee };
1686d0aeaa83SSudip Mukherjee
1687d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = {
1688d0aeaa83SSudip Mukherjee .num_ports = 16,
1689d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup,
1690d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit,
1691d0aeaa83SSudip Mukherjee };
1692d0aeaa83SSudip Mukherjee
1693f7ce0706SParker Newman #define CTI_EXAR_DEVICE(devid, bd) { \
1694f7ce0706SParker Newman PCI_DEVICE_SUB( \
1695f7ce0706SParker Newman PCI_VENDOR_ID_EXAR, \
1696f7ce0706SParker Newman PCI_DEVICE_ID_EXAR_##devid, \
1697f7ce0706SParker Newman PCI_SUBVENDOR_ID_CONNECT_TECH, \
1698f7ce0706SParker Newman PCI_ANY_ID), 0, 0, \
1699f7ce0706SParker Newman (kernel_ulong_t)&bd \
1700f7ce0706SParker Newman }
1701f7ce0706SParker Newman
170224637007SAndy Shevchenko #define EXAR_DEVICE(vend, devid, bd) { PCI_DEVICE_DATA(vend, devid, &bd) }
1703d0aeaa83SSudip Mukherjee
1704d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) { \
1705d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \
1706d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \
1707d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \
1708a85f12adSAndy Shevchenko PCI_SUBVENDOR_ID_IBM, \
1709d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \
1710d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \
1711d0aeaa83SSudip Mukherjee }
1712d0aeaa83SSudip Mukherjee
171395d69886SAndrew Davis #define USR_DEVICE(devid, sdevid, bd) { \
171495d69886SAndrew Davis PCI_DEVICE_SUB( \
171595d69886SAndrew Davis PCI_VENDOR_ID_USR, \
171695d69886SAndrew Davis PCI_DEVICE_ID_EXAR_##devid, \
171795d69886SAndrew Davis PCI_VENDOR_ID_EXAR, \
171895d69886SAndrew Davis PCI_SUBDEVICE_ID_USR_##sdevid), 0, 0, \
171995d69886SAndrew Davis (kernel_ulong_t)&bd \
172095d69886SAndrew Davis }
172195d69886SAndrew Davis
17223637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = {
17238e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_2S, pbn_exar_XR17C15x),
17248e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_4S, pbn_exar_XR17C15x),
17258e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_8S, pbn_exar_XR17C15x),
17268e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM232_8, pbn_exar_XR17C15x),
17278e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_2SM, pbn_exar_XR17C15x),
17288e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_4SM, pbn_exar_XR17C15x),
17298e4413aaSAndy Shevchenko EXAR_DEVICE(ACCESSIO, COM_8SM, pbn_exar_XR17C15x),
173010c5ccc3SJay Dolan
17318e9f8261SAndy Shevchenko /* Connect Tech cards with Exar vendor/device PCI IDs */
1732f7ce0706SParker Newman CTI_EXAR_DEVICE(XR17C152, pbn_cti_xr17c15x),
1733f7ce0706SParker Newman CTI_EXAR_DEVICE(XR17C154, pbn_cti_xr17c15x),
1734f7ce0706SParker Newman CTI_EXAR_DEVICE(XR17C158, pbn_cti_xr17c15x),
1735f7ce0706SParker Newman
1736f7ce0706SParker Newman CTI_EXAR_DEVICE(XR17V252, pbn_cti_xr17v25x),
1737f7ce0706SParker Newman CTI_EXAR_DEVICE(XR17V254, pbn_cti_xr17v25x),
1738f7ce0706SParker Newman CTI_EXAR_DEVICE(XR17V258, pbn_cti_xr17v25x),
1739f7ce0706SParker Newman
1740f7ce0706SParker Newman CTI_EXAR_DEVICE(XR17V352, pbn_cti_xr17v35x),
1741f7ce0706SParker Newman CTI_EXAR_DEVICE(XR17V354, pbn_cti_xr17v35x),
1742f7ce0706SParker Newman CTI_EXAR_DEVICE(XR17V358, pbn_cti_xr17v35x),
1743f7ce0706SParker Newman
17448e9f8261SAndy Shevchenko /* Connect Tech cards with Connect Tech vendor/device PCI IDs (FPGA based) */
17458e9f8261SAndy Shevchenko EXAR_DEVICE(CONNECT_TECH, PCI_XR79X_12_XIG00X, pbn_cti_fpga),
17468e9f8261SAndy Shevchenko EXAR_DEVICE(CONNECT_TECH, PCI_XR79X_12_XIG01X, pbn_cti_fpga),
17478e9f8261SAndy Shevchenko EXAR_DEVICE(CONNECT_TECH, PCI_XR79X_16, pbn_cti_fpga),
1748f7ce0706SParker Newman
1749d0aeaa83SSudip Mukherjee IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn),
1750d0aeaa83SSudip Mukherjee
175195d69886SAndrew Davis /* USRobotics USR298x-OEM PCI Modems */
175295d69886SAndrew Davis USR_DEVICE(XR17C152, 2980, pbn_exar_XR17C15x),
175395d69886SAndrew Davis USR_DEVICE(XR17C152, 2981, pbn_exar_XR17C15x),
175495d69886SAndrew Davis
1755d0aeaa83SSudip Mukherjee /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */
175624637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17C152, pbn_exar_XR17C15x),
175724637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17C154, pbn_exar_XR17C15x),
175824637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17C158, pbn_exar_XR17C15x),
1759d0aeaa83SSudip Mukherjee
1760d0aeaa83SSudip Mukherjee /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */
176124637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17V352, pbn_exar_XR17V35x),
176224637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17V354, pbn_exar_XR17V35x),
176324637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17V358, pbn_exar_XR17V35x),
176424637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17V4358, pbn_exar_XR17V4358),
176524637007SAndy Shevchenko EXAR_DEVICE(EXAR, XR17V8358, pbn_exar_XR17V8358),
1766c6b9e95dSValmer Huhn EXAR_DEVICE(COMMTECH, 4222PCIE, pbn_fastcom35x_2),
1767c6b9e95dSValmer Huhn EXAR_DEVICE(COMMTECH, 4224PCIE, pbn_fastcom35x_4),
1768c6b9e95dSValmer Huhn EXAR_DEVICE(COMMTECH, 4228PCIE, pbn_fastcom35x_8),
1769fc6cc961SJan Kiszka
177024637007SAndy Shevchenko EXAR_DEVICE(COMMTECH, 4222PCI335, pbn_fastcom335_2),
177124637007SAndy Shevchenko EXAR_DEVICE(COMMTECH, 4224PCI335, pbn_fastcom335_4),
177224637007SAndy Shevchenko EXAR_DEVICE(COMMTECH, 2324PCI335, pbn_fastcom335_4),
177324637007SAndy Shevchenko EXAR_DEVICE(COMMTECH, 2328PCI335, pbn_fastcom335_8),
1774d0aeaa83SSudip Mukherjee { 0, }
1775d0aeaa83SSudip Mukherjee };
1776d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl);
1777d0aeaa83SSudip Mukherjee
1778d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = {
1779d0aeaa83SSudip Mukherjee .name = "exar_serial",
1780d0aeaa83SSudip Mukherjee .probe = exar_pci_probe,
1781d0aeaa83SSudip Mukherjee .remove = exar_pci_remove,
1782d0aeaa83SSudip Mukherjee .driver = {
178382f9cefaSAndy Shevchenko .pm = pm_sleep_ptr(&exar_pci_pm),
1784d0aeaa83SSudip Mukherjee },
1785d0aeaa83SSudip Mukherjee .id_table = exar_pci_tbl,
1786d0aeaa83SSudip Mukherjee };
1787d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver);
1788d0aeaa83SSudip Mukherjee
1789d813d900SAndy Shevchenko MODULE_IMPORT_NS(SERIAL_8250_PCI);
1790d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL");
17912b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver");
1792d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>");
1793