1e3b3d0f5SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0 2d0aeaa83SSudip Mukherjee /* 3d0aeaa83SSudip Mukherjee * Probe module for 8250/16550-type Exar chips PCI serial ports. 4d0aeaa83SSudip Mukherjee * 5d0aeaa83SSudip Mukherjee * Based on drivers/tty/serial/8250/8250_pci.c, 6d0aeaa83SSudip Mukherjee * 7d0aeaa83SSudip Mukherjee * Copyright (C) 2017 Sudip Mukherjee, All Rights Reserved. 8d0aeaa83SSudip Mukherjee */ 94076cf08SJan Kiszka #include <linux/acpi.h> 10413058dfSJan Kiszka #include <linux/dmi.h> 11d0aeaa83SSudip Mukherjee #include <linux/io.h> 12d0aeaa83SSudip Mukherjee #include <linux/kernel.h> 13d0aeaa83SSudip Mukherjee #include <linux/module.h> 14d0aeaa83SSudip Mukherjee #include <linux/pci.h> 15380b1e2fSJan Kiszka #include <linux/property.h> 16d0aeaa83SSudip Mukherjee #include <linux/serial_core.h> 17d0aeaa83SSudip Mukherjee #include <linux/serial_reg.h> 18d0aeaa83SSudip Mukherjee #include <linux/slab.h> 19d0aeaa83SSudip Mukherjee #include <linux/string.h> 20d0aeaa83SSudip Mukherjee #include <linux/tty.h> 21d0aeaa83SSudip Mukherjee #include <linux/8250_pci.h> 2247b1747fSRobert Middleton #include <linux/delay.h> 23d0aeaa83SSudip Mukherjee 24d0aeaa83SSudip Mukherjee #include <asm/byteorder.h> 25d0aeaa83SSudip Mukherjee 26d0aeaa83SSudip Mukherjee #include "8250.h" 27d0aeaa83SSudip Mukherjee 28*10c5ccc3SJay Dolan #define PCI_DEVICE_ID_ACCES_COM_2S 0x1052 29*10c5ccc3SJay Dolan #define PCI_DEVICE_ID_ACCES_COM_4S 0x105d 30*10c5ccc3SJay Dolan #define PCI_DEVICE_ID_ACCES_COM_8S 0x106c 31*10c5ccc3SJay Dolan #define PCI_DEVICE_ID_ACCES_COM232_8 0x10a8 32*10c5ccc3SJay Dolan #define PCI_DEVICE_ID_ACCES_COM_2SM 0x10d2 33*10c5ccc3SJay Dolan #define PCI_DEVICE_ID_ACCES_COM_4SM 0x10db 34*10c5ccc3SJay Dolan #define PCI_DEVICE_ID_ACCES_COM_8SM 0x10ea 35*10c5ccc3SJay Dolan 36fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002 37fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004 38fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a 39fc6cc961SJan Kiszka #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b 40d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020 41d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021 42d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022 43d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V4358 0x4358 44d0aeaa83SSudip Mukherjee #define PCI_DEVICE_ID_EXAR_XR17V8358 0x8358 45d0aeaa83SSudip Mukherjee 46c7e1b405SAaron Sierra #define UART_EXAR_INT0 0x80 477e12357eSJan Kiszka #define UART_EXAR_8XMODE 0x88 /* 8X sampling rate select */ 48ef4e281eSAndy Shevchenko #define UART_EXAR_SLEEP 0x8b /* Sleep mode */ 496be254c2SAndy Shevchenko #define UART_EXAR_DVID 0x8d /* Device identification */ 507e12357eSJan Kiszka 517e12357eSJan Kiszka #define UART_EXAR_FCTR 0x08 /* Feature Control Register */ 527e12357eSJan Kiszka #define UART_FCTR_EXAR_IRDA 0x10 /* IrDa data encode select */ 537e12357eSJan Kiszka #define UART_FCTR_EXAR_485 0x20 /* Auto 485 half duplex dir ctl */ 547e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGA 0x00 /* FIFO trigger table A */ 557e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGB 0x60 /* FIFO trigger table B */ 567e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGC 0x80 /* FIFO trigger table C */ 577e12357eSJan Kiszka #define UART_FCTR_EXAR_TRGD 0xc0 /* FIFO trigger table D programmable */ 587e12357eSJan Kiszka 597e12357eSJan Kiszka #define UART_EXAR_TXTRG 0x0a /* Tx FIFO trigger level write-only */ 607e12357eSJan Kiszka #define UART_EXAR_RXTRG 0x0b /* Rx FIFO trigger level write-only */ 617e12357eSJan Kiszka 62d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_7_0 0x8f /* MPIOINT[7:0] */ 63d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_7_0 0x90 /* MPIOLVL[7:0] */ 64d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_7_0 0x91 /* MPIO3T[7:0] */ 65d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_7_0 0x92 /* MPIOINV[7:0] */ 66d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_7_0 0x93 /* MPIOSEL[7:0] */ 67d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_7_0 0x94 /* MPIOOD[7:0] */ 68d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINT_15_8 0x95 /* MPIOINT[15:8] */ 69d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOLVL_15_8 0x96 /* MPIOLVL[15:8] */ 70d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIO3T_15_8 0x97 /* MPIO3T[15:8] */ 71d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOINV_15_8 0x98 /* MPIOINV[15:8] */ 72d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOSEL_15_8 0x99 /* MPIOSEL[15:8] */ 73d0aeaa83SSudip Mukherjee #define UART_EXAR_MPIOOD_15_8 0x9a /* MPIOOD[15:8] */ 74d0aeaa83SSudip Mukherjee 75413058dfSJan Kiszka #define UART_EXAR_RS485_DLY(x) ((x) << 4) 76413058dfSJan Kiszka 77413058dfSJan Kiszka /* 78413058dfSJan Kiszka * IOT2040 MPIO wiring semantics: 79413058dfSJan Kiszka * 80413058dfSJan Kiszka * MPIO Port Function 81413058dfSJan Kiszka * ---- ---- -------- 82413058dfSJan Kiszka * 0 2 Mode bit 0 83413058dfSJan Kiszka * 1 2 Mode bit 1 84413058dfSJan Kiszka * 2 2 Terminate bus 85413058dfSJan Kiszka * 3 - <reserved> 86413058dfSJan Kiszka * 4 3 Mode bit 0 87413058dfSJan Kiszka * 5 3 Mode bit 1 88413058dfSJan Kiszka * 6 3 Terminate bus 89413058dfSJan Kiszka * 7 - <reserved> 90413058dfSJan Kiszka * 8 2 Enable 91413058dfSJan Kiszka * 9 3 Enable 92413058dfSJan Kiszka * 10 - Red LED 93413058dfSJan Kiszka * 11..15 - <unused> 94413058dfSJan Kiszka */ 95413058dfSJan Kiszka 96413058dfSJan Kiszka /* IOT2040 MPIOs 0..7 */ 97413058dfSJan Kiszka #define IOT2040_UART_MODE_RS232 0x01 98413058dfSJan Kiszka #define IOT2040_UART_MODE_RS485 0x02 99413058dfSJan Kiszka #define IOT2040_UART_MODE_RS422 0x03 100413058dfSJan Kiszka #define IOT2040_UART_TERMINATE_BUS 0x04 101413058dfSJan Kiszka 102413058dfSJan Kiszka #define IOT2040_UART1_MASK 0x0f 103413058dfSJan Kiszka #define IOT2040_UART2_SHIFT 4 104413058dfSJan Kiszka 105413058dfSJan Kiszka #define IOT2040_UARTS_DEFAULT_MODE 0x11 /* both RS232 */ 106413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_LO_MODE 0x88 /* reserved pins as input */ 107413058dfSJan Kiszka 108413058dfSJan Kiszka /* IOT2040 MPIOs 8..15 */ 109413058dfSJan Kiszka #define IOT2040_UARTS_ENABLE 0x03 110413058dfSJan Kiszka #define IOT2040_UARTS_GPIO_HI_MODE 0xF8 /* enable & LED as outputs */ 111413058dfSJan Kiszka 112d0aeaa83SSudip Mukherjee struct exar8250; 113d0aeaa83SSudip Mukherjee 1140d963ebfSJan Kiszka struct exar8250_platform { 1150d963ebfSJan Kiszka int (*rs485_config)(struct uart_port *, struct serial_rs485 *); 1160d963ebfSJan Kiszka int (*register_gpio)(struct pci_dev *, struct uart_8250_port *); 1170d963ebfSJan Kiszka }; 1180d963ebfSJan Kiszka 119d0aeaa83SSudip Mukherjee /** 120d0aeaa83SSudip Mukherjee * struct exar8250_board - board information 121d0aeaa83SSudip Mukherjee * @num_ports: number of serial ports 122d0aeaa83SSudip Mukherjee * @reg_shift: describes UART register mapping in PCI memory 12326f22d57SAndy Shevchenko * @setup: quirk run at ->probe() stage 12426f22d57SAndy Shevchenko * @exit: quirk run at ->remove() stage 125d0aeaa83SSudip Mukherjee */ 126d0aeaa83SSudip Mukherjee struct exar8250_board { 127d0aeaa83SSudip Mukherjee unsigned int num_ports; 128d0aeaa83SSudip Mukherjee unsigned int reg_shift; 129d0aeaa83SSudip Mukherjee int (*setup)(struct exar8250 *, struct pci_dev *, 130d0aeaa83SSudip Mukherjee struct uart_8250_port *, int); 131d0aeaa83SSudip Mukherjee void (*exit)(struct pci_dev *pcidev); 132d0aeaa83SSudip Mukherjee }; 133d0aeaa83SSudip Mukherjee 134d0aeaa83SSudip Mukherjee struct exar8250 { 135d0aeaa83SSudip Mukherjee unsigned int nr; 136d0aeaa83SSudip Mukherjee struct exar8250_board *board; 137c7e1b405SAaron Sierra void __iomem *virt; 138d0aeaa83SSudip Mukherjee int line[0]; 139d0aeaa83SSudip Mukherjee }; 140d0aeaa83SSudip Mukherjee 141ef4e281eSAndy Shevchenko static void exar_pm(struct uart_port *port, unsigned int state, unsigned int old) 142ef4e281eSAndy Shevchenko { 143ef4e281eSAndy Shevchenko /* 144ef4e281eSAndy Shevchenko * Exar UARTs have a SLEEP register that enables or disables each UART 145ef4e281eSAndy Shevchenko * to enter sleep mode separately. On the XR17V35x the register 146ef4e281eSAndy Shevchenko * is accessible to each UART at the UART_EXAR_SLEEP offset, but 147ef4e281eSAndy Shevchenko * the UART channel may only write to the corresponding bit. 148ef4e281eSAndy Shevchenko */ 149ef4e281eSAndy Shevchenko serial_port_out(port, UART_EXAR_SLEEP, state ? 0xff : 0); 150ef4e281eSAndy Shevchenko } 151ef4e281eSAndy Shevchenko 152b2b4b8edSAndy Shevchenko /* 153b2b4b8edSAndy Shevchenko * XR17V35x UARTs have an extra fractional divisor register (DLD) 154b2b4b8edSAndy Shevchenko * Calculate divisor with extra 4-bit fractional portion 155b2b4b8edSAndy Shevchenko */ 156b2b4b8edSAndy Shevchenko static unsigned int xr17v35x_get_divisor(struct uart_port *p, unsigned int baud, 157b2b4b8edSAndy Shevchenko unsigned int *frac) 158b2b4b8edSAndy Shevchenko { 159b2b4b8edSAndy Shevchenko unsigned int quot_16; 160b2b4b8edSAndy Shevchenko 161b2b4b8edSAndy Shevchenko quot_16 = DIV_ROUND_CLOSEST(p->uartclk, baud); 162b2b4b8edSAndy Shevchenko *frac = quot_16 & 0x0f; 163b2b4b8edSAndy Shevchenko 164b2b4b8edSAndy Shevchenko return quot_16 >> 4; 165b2b4b8edSAndy Shevchenko } 166b2b4b8edSAndy Shevchenko 167b2b4b8edSAndy Shevchenko static void xr17v35x_set_divisor(struct uart_port *p, unsigned int baud, 168b2b4b8edSAndy Shevchenko unsigned int quot, unsigned int quot_frac) 169b2b4b8edSAndy Shevchenko { 170b2b4b8edSAndy Shevchenko serial8250_do_set_divisor(p, baud, quot, quot_frac); 171b2b4b8edSAndy Shevchenko 172b2b4b8edSAndy Shevchenko /* Preserve bits not related to baudrate; DLD[7:4]. */ 173b2b4b8edSAndy Shevchenko quot_frac |= serial_port_in(p, 0x2) & 0xf0; 174b2b4b8edSAndy Shevchenko serial_port_out(p, 0x2, quot_frac); 175b2b4b8edSAndy Shevchenko } 176b2b4b8edSAndy Shevchenko 1776e731137SAndy Shevchenko static int xr17v35x_startup(struct uart_port *port) 1786e731137SAndy Shevchenko { 1796e731137SAndy Shevchenko /* 1806e731137SAndy Shevchenko * First enable access to IER [7:5], ISR [5:4], FCR [5:4], 1816e731137SAndy Shevchenko * MCR [7:5] and MSR [7:0] 1826e731137SAndy Shevchenko */ 1836e731137SAndy Shevchenko serial_port_out(port, UART_XR_EFR, UART_EFR_ECB); 1846e731137SAndy Shevchenko 1856e731137SAndy Shevchenko /* 1866e731137SAndy Shevchenko * Make sure all interrups are masked until initialization is 1876e731137SAndy Shevchenko * complete and the FIFOs are cleared 1886e731137SAndy Shevchenko */ 1896e731137SAndy Shevchenko serial_port_out(port, UART_IER, 0); 1906e731137SAndy Shevchenko 1916e731137SAndy Shevchenko return serial8250_do_startup(port); 1926e731137SAndy Shevchenko } 1936e731137SAndy Shevchenko 194653d00c8SAndy Shevchenko static void exar_shutdown(struct uart_port *port) 195653d00c8SAndy Shevchenko { 196653d00c8SAndy Shevchenko unsigned char lsr; 19767e977f3SZheng Bin bool tx_complete = false; 198653d00c8SAndy Shevchenko struct uart_8250_port *up = up_to_u8250p(port); 199653d00c8SAndy Shevchenko struct circ_buf *xmit = &port->state->xmit; 200653d00c8SAndy Shevchenko int i = 0; 201653d00c8SAndy Shevchenko 202653d00c8SAndy Shevchenko do { 203653d00c8SAndy Shevchenko lsr = serial_in(up, UART_LSR); 204653d00c8SAndy Shevchenko if (lsr & (UART_LSR_TEMT | UART_LSR_THRE)) 20567e977f3SZheng Bin tx_complete = true; 206653d00c8SAndy Shevchenko else 20767e977f3SZheng Bin tx_complete = false; 2083f72879eSAndy Shevchenko usleep_range(1000, 1100); 209653d00c8SAndy Shevchenko } while (!uart_circ_empty(xmit) && !tx_complete && i++ < 1000); 210653d00c8SAndy Shevchenko 211653d00c8SAndy Shevchenko serial8250_do_shutdown(port); 212653d00c8SAndy Shevchenko } 213653d00c8SAndy Shevchenko 214d0aeaa83SSudip Mukherjee static int default_setup(struct exar8250 *priv, struct pci_dev *pcidev, 215d0aeaa83SSudip Mukherjee int idx, unsigned int offset, 216d0aeaa83SSudip Mukherjee struct uart_8250_port *port) 217d0aeaa83SSudip Mukherjee { 218d0aeaa83SSudip Mukherjee const struct exar8250_board *board = priv->board; 219d0aeaa83SSudip Mukherjee unsigned int bar = 0; 2206be254c2SAndy Shevchenko unsigned char status; 221d0aeaa83SSudip Mukherjee 222d0aeaa83SSudip Mukherjee port->port.iotype = UPIO_MEM; 223d0aeaa83SSudip Mukherjee port->port.mapbase = pci_resource_start(pcidev, bar) + offset; 224c7e1b405SAaron Sierra port->port.membase = priv->virt + offset; 225d0aeaa83SSudip Mukherjee port->port.regshift = board->reg_shift; 226d0aeaa83SSudip Mukherjee 2276be254c2SAndy Shevchenko /* 2286be254c2SAndy Shevchenko * XR17V35x UARTs have an extra divisor register, DLD that gets enabled 2296be254c2SAndy Shevchenko * with when DLAB is set which will cause the device to incorrectly match 2306be254c2SAndy Shevchenko * and assign port type to PORT_16650. The EFR for this UART is found 2316be254c2SAndy Shevchenko * at offset 0x09. Instead check the Deice ID (DVID) register 2326be254c2SAndy Shevchenko * for a 2, 4 or 8 port UART. 2336be254c2SAndy Shevchenko */ 2346be254c2SAndy Shevchenko status = readb(port->port.membase + UART_EXAR_DVID); 2356be254c2SAndy Shevchenko if (status == 0x82 || status == 0x84 || status == 0x88) { 2366be254c2SAndy Shevchenko port->port.type = PORT_XR17V35X; 237b2b4b8edSAndy Shevchenko 238b2b4b8edSAndy Shevchenko port->port.get_divisor = xr17v35x_get_divisor; 239b2b4b8edSAndy Shevchenko port->port.set_divisor = xr17v35x_set_divisor; 2406e731137SAndy Shevchenko 2416e731137SAndy Shevchenko port->port.startup = xr17v35x_startup; 2426be254c2SAndy Shevchenko } else { 2436be254c2SAndy Shevchenko port->port.type = PORT_XR17D15X; 2446be254c2SAndy Shevchenko } 2456be254c2SAndy Shevchenko 246ef4e281eSAndy Shevchenko port->port.pm = exar_pm; 247653d00c8SAndy Shevchenko port->port.shutdown = exar_shutdown; 248ef4e281eSAndy Shevchenko 249d0aeaa83SSudip Mukherjee return 0; 250d0aeaa83SSudip Mukherjee } 251d0aeaa83SSudip Mukherjee 252d0aeaa83SSudip Mukherjee static int 253fc6cc961SJan Kiszka pci_fastcom335_setup(struct exar8250 *priv, struct pci_dev *pcidev, 254fc6cc961SJan Kiszka struct uart_8250_port *port, int idx) 255fc6cc961SJan Kiszka { 256fc6cc961SJan Kiszka unsigned int offset = idx * 0x200; 257fc6cc961SJan Kiszka unsigned int baud = 1843200; 258fc6cc961SJan Kiszka u8 __iomem *p; 259fc6cc961SJan Kiszka int err; 260fc6cc961SJan Kiszka 261fc6cc961SJan Kiszka port->port.uartclk = baud * 16; 262fc6cc961SJan Kiszka 263fc6cc961SJan Kiszka err = default_setup(priv, pcidev, idx, offset, port); 264fc6cc961SJan Kiszka if (err) 265fc6cc961SJan Kiszka return err; 266fc6cc961SJan Kiszka 267fc6cc961SJan Kiszka p = port->port.membase; 268fc6cc961SJan Kiszka 269fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_8XMODE); 270fc6cc961SJan Kiszka writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR); 271fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_TXTRG); 272fc6cc961SJan Kiszka writeb(32, p + UART_EXAR_RXTRG); 273fc6cc961SJan Kiszka 274fc6cc961SJan Kiszka /* 275fc6cc961SJan Kiszka * Setup Multipurpose Input/Output pins. 276fc6cc961SJan Kiszka */ 277fc6cc961SJan Kiszka if (idx == 0) { 278fc6cc961SJan Kiszka switch (pcidev->device) { 279fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4222PCI335: 280fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_4224PCI335: 281fc6cc961SJan Kiszka writeb(0x78, p + UART_EXAR_MPIOLVL_7_0); 282fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINV_7_0); 283fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOSEL_7_0); 284fc6cc961SJan Kiszka break; 285fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2324PCI335: 286fc6cc961SJan Kiszka case PCI_DEVICE_ID_COMMTECH_2328PCI335: 287fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOLVL_7_0); 288fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOINV_7_0); 289fc6cc961SJan Kiszka writeb(0xc0, p + UART_EXAR_MPIOSEL_7_0); 290fc6cc961SJan Kiszka break; 291fc6cc961SJan Kiszka } 292fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOINT_7_0); 293fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIO3T_7_0); 294fc6cc961SJan Kiszka writeb(0x00, p + UART_EXAR_MPIOOD_7_0); 295fc6cc961SJan Kiszka } 296fc6cc961SJan Kiszka 297fc6cc961SJan Kiszka return 0; 298fc6cc961SJan Kiszka } 299fc6cc961SJan Kiszka 300fc6cc961SJan Kiszka static int 301d0aeaa83SSudip Mukherjee pci_connect_tech_setup(struct exar8250 *priv, struct pci_dev *pcidev, 302d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 303d0aeaa83SSudip Mukherjee { 304d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200; 305d0aeaa83SSudip Mukherjee unsigned int baud = 1843200; 306d0aeaa83SSudip Mukherjee 307d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 308d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port); 309d0aeaa83SSudip Mukherjee } 310d0aeaa83SSudip Mukherjee 311d0aeaa83SSudip Mukherjee static int 312d0aeaa83SSudip Mukherjee pci_xr17c154_setup(struct exar8250 *priv, struct pci_dev *pcidev, 313d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 314d0aeaa83SSudip Mukherjee { 315d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x200; 316d0aeaa83SSudip Mukherjee unsigned int baud = 921600; 317d0aeaa83SSudip Mukherjee 318d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 319d0aeaa83SSudip Mukherjee return default_setup(priv, pcidev, idx, offset, port); 320d0aeaa83SSudip Mukherjee } 321d0aeaa83SSudip Mukherjee 322bea8be65SJan Kiszka static void setup_gpio(struct pci_dev *pcidev, u8 __iomem *p) 323d0aeaa83SSudip Mukherjee { 324bea8be65SJan Kiszka /* 325bea8be65SJan Kiszka * The Commtech adapters required the MPIOs to be driven low. The Exar 326bea8be65SJan Kiszka * devices will export them as GPIOs, so we pre-configure them safely 327bea8be65SJan Kiszka * as inputs. 328bea8be65SJan Kiszka */ 329bea8be65SJan Kiszka u8 dir = pcidev->vendor == PCI_VENDOR_ID_EXAR ? 0xff : 0x00; 330bea8be65SJan Kiszka 331d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_7_0); 332d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_7_0); 333d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_7_0); 334d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_7_0); 335bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_7_0); 336d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_7_0); 337d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINT_15_8); 338d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOLVL_15_8); 339d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIO3T_15_8); 340d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOINV_15_8); 341bea8be65SJan Kiszka writeb(dir, p + UART_EXAR_MPIOSEL_15_8); 342d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_MPIOOD_15_8); 343d0aeaa83SSudip Mukherjee } 344d0aeaa83SSudip Mukherjee 345d0aeaa83SSudip Mukherjee static void * 346380b1e2fSJan Kiszka __xr17v35x_register_gpio(struct pci_dev *pcidev, 347380b1e2fSJan Kiszka const struct property_entry *properties) 348d0aeaa83SSudip Mukherjee { 349d0aeaa83SSudip Mukherjee struct platform_device *pdev; 350d0aeaa83SSudip Mukherjee 351d0aeaa83SSudip Mukherjee pdev = platform_device_alloc("gpio_exar", PLATFORM_DEVID_AUTO); 352d0aeaa83SSudip Mukherjee if (!pdev) 353d0aeaa83SSudip Mukherjee return NULL; 354d0aeaa83SSudip Mukherjee 355d3936d74SJan Kiszka pdev->dev.parent = &pcidev->dev; 3564076cf08SJan Kiszka ACPI_COMPANION_SET(&pdev->dev, ACPI_COMPANION(&pcidev->dev)); 357d3936d74SJan Kiszka 358380b1e2fSJan Kiszka if (platform_device_add_properties(pdev, properties) < 0 || 359380b1e2fSJan Kiszka platform_device_add(pdev) < 0) { 360d0aeaa83SSudip Mukherjee platform_device_put(pdev); 361d0aeaa83SSudip Mukherjee return NULL; 362d0aeaa83SSudip Mukherjee } 363d0aeaa83SSudip Mukherjee 364d0aeaa83SSudip Mukherjee return pdev; 365d0aeaa83SSudip Mukherjee } 366d0aeaa83SSudip Mukherjee 367380b1e2fSJan Kiszka static const struct property_entry exar_gpio_properties[] = { 368a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 0), 369380b1e2fSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 16), 370380b1e2fSJan Kiszka { } 371380b1e2fSJan Kiszka }; 372380b1e2fSJan Kiszka 3730d963ebfSJan Kiszka static int xr17v35x_register_gpio(struct pci_dev *pcidev, 3740d963ebfSJan Kiszka struct uart_8250_port *port) 3750d963ebfSJan Kiszka { 3760d963ebfSJan Kiszka if (pcidev->vendor == PCI_VENDOR_ID_EXAR) 3770d963ebfSJan Kiszka port->port.private_data = 378380b1e2fSJan Kiszka __xr17v35x_register_gpio(pcidev, exar_gpio_properties); 3790d963ebfSJan Kiszka 3800d963ebfSJan Kiszka return 0; 3810d963ebfSJan Kiszka } 3820d963ebfSJan Kiszka 3839d939894SDaniel Golle static int generic_rs485_config(struct uart_port *port, 3849d939894SDaniel Golle struct serial_rs485 *rs485) 3859d939894SDaniel Golle { 3869d939894SDaniel Golle bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED); 3879d939894SDaniel Golle u8 __iomem *p = port->membase; 3889d939894SDaniel Golle u8 value; 3899d939894SDaniel Golle 3909d939894SDaniel Golle value = readb(p + UART_EXAR_FCTR); 3919d939894SDaniel Golle if (is_rs485) 3929d939894SDaniel Golle value |= UART_FCTR_EXAR_485; 3939d939894SDaniel Golle else 3949d939894SDaniel Golle value &= ~UART_FCTR_EXAR_485; 3959d939894SDaniel Golle 3969d939894SDaniel Golle writeb(value, p + UART_EXAR_FCTR); 3979d939894SDaniel Golle 3989d939894SDaniel Golle if (is_rs485) 3999d939894SDaniel Golle writeb(UART_EXAR_RS485_DLY(4), p + UART_MSR); 4009d939894SDaniel Golle 4019d939894SDaniel Golle port->rs485 = *rs485; 4029d939894SDaniel Golle 4039d939894SDaniel Golle return 0; 4049d939894SDaniel Golle } 4059d939894SDaniel Golle 4060d963ebfSJan Kiszka static const struct exar8250_platform exar8250_default_platform = { 4070d963ebfSJan Kiszka .register_gpio = xr17v35x_register_gpio, 4089d939894SDaniel Golle .rs485_config = generic_rs485_config, 4090d963ebfSJan Kiszka }; 4100d963ebfSJan Kiszka 411413058dfSJan Kiszka static int iot2040_rs485_config(struct uart_port *port, 412413058dfSJan Kiszka struct serial_rs485 *rs485) 413413058dfSJan Kiszka { 414413058dfSJan Kiszka bool is_rs485 = !!(rs485->flags & SER_RS485_ENABLED); 415413058dfSJan Kiszka u8 __iomem *p = port->membase; 416413058dfSJan Kiszka u8 mask = IOT2040_UART1_MASK; 417413058dfSJan Kiszka u8 mode, value; 418413058dfSJan Kiszka 419413058dfSJan Kiszka if (is_rs485) { 420413058dfSJan Kiszka if (rs485->flags & SER_RS485_RX_DURING_TX) 421413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS422; 422413058dfSJan Kiszka else 423413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS485; 424413058dfSJan Kiszka 425413058dfSJan Kiszka if (rs485->flags & SER_RS485_TERMINATE_BUS) 426413058dfSJan Kiszka mode |= IOT2040_UART_TERMINATE_BUS; 427413058dfSJan Kiszka } else { 428413058dfSJan Kiszka mode = IOT2040_UART_MODE_RS232; 429413058dfSJan Kiszka } 430413058dfSJan Kiszka 431413058dfSJan Kiszka if (port->line == 3) { 432413058dfSJan Kiszka mask <<= IOT2040_UART2_SHIFT; 433413058dfSJan Kiszka mode <<= IOT2040_UART2_SHIFT; 434413058dfSJan Kiszka } 435413058dfSJan Kiszka 436413058dfSJan Kiszka value = readb(p + UART_EXAR_MPIOLVL_7_0); 437413058dfSJan Kiszka value &= ~mask; 438413058dfSJan Kiszka value |= mode; 439413058dfSJan Kiszka writeb(value, p + UART_EXAR_MPIOLVL_7_0); 440413058dfSJan Kiszka 4419d939894SDaniel Golle return generic_rs485_config(port, rs485); 442413058dfSJan Kiszka } 443413058dfSJan Kiszka 444413058dfSJan Kiszka static const struct property_entry iot2040_gpio_properties[] = { 445a589e211SJan Kiszka PROPERTY_ENTRY_U32("exar,first-pin", 10), 446413058dfSJan Kiszka PROPERTY_ENTRY_U32("ngpios", 1), 447413058dfSJan Kiszka { } 448413058dfSJan Kiszka }; 449413058dfSJan Kiszka 450413058dfSJan Kiszka static int iot2040_register_gpio(struct pci_dev *pcidev, 451413058dfSJan Kiszka struct uart_8250_port *port) 452413058dfSJan Kiszka { 453413058dfSJan Kiszka u8 __iomem *p = port->port.membase; 454413058dfSJan Kiszka 455413058dfSJan Kiszka writeb(IOT2040_UARTS_DEFAULT_MODE, p + UART_EXAR_MPIOLVL_7_0); 456413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_LO_MODE, p + UART_EXAR_MPIOSEL_7_0); 457413058dfSJan Kiszka writeb(IOT2040_UARTS_ENABLE, p + UART_EXAR_MPIOLVL_15_8); 458413058dfSJan Kiszka writeb(IOT2040_UARTS_GPIO_HI_MODE, p + UART_EXAR_MPIOSEL_15_8); 459413058dfSJan Kiszka 460413058dfSJan Kiszka port->port.private_data = 461413058dfSJan Kiszka __xr17v35x_register_gpio(pcidev, iot2040_gpio_properties); 462413058dfSJan Kiszka 463413058dfSJan Kiszka return 0; 464413058dfSJan Kiszka } 465413058dfSJan Kiszka 466413058dfSJan Kiszka static const struct exar8250_platform iot2040_platform = { 467413058dfSJan Kiszka .rs485_config = iot2040_rs485_config, 468413058dfSJan Kiszka .register_gpio = iot2040_register_gpio, 469413058dfSJan Kiszka }; 470413058dfSJan Kiszka 4713e51ceeaSSu Bao Cheng /* 4723e51ceeaSSu Bao Cheng * For SIMATIC IOT2000, only IOT2040 and its variants have the Exar device, 4733e51ceeaSSu Bao Cheng * IOT2020 doesn't have. Therefore it is sufficient to match on the common 4743e51ceeaSSu Bao Cheng * board name after the device was found. 4753e51ceeaSSu Bao Cheng */ 476413058dfSJan Kiszka static const struct dmi_system_id exar_platforms[] = { 477413058dfSJan Kiszka { 478413058dfSJan Kiszka .matches = { 479413058dfSJan Kiszka DMI_EXACT_MATCH(DMI_BOARD_NAME, "SIMATIC IOT2000"), 480413058dfSJan Kiszka }, 481413058dfSJan Kiszka .driver_data = (void *)&iot2040_platform, 482413058dfSJan Kiszka }, 483413058dfSJan Kiszka {} 484413058dfSJan Kiszka }; 485413058dfSJan Kiszka 486d0aeaa83SSudip Mukherjee static int 487d0aeaa83SSudip Mukherjee pci_xr17v35x_setup(struct exar8250 *priv, struct pci_dev *pcidev, 488d0aeaa83SSudip Mukherjee struct uart_8250_port *port, int idx) 489d0aeaa83SSudip Mukherjee { 4900d963ebfSJan Kiszka const struct exar8250_platform *platform; 491413058dfSJan Kiszka const struct dmi_system_id *dmi_match; 492d0aeaa83SSudip Mukherjee unsigned int offset = idx * 0x400; 493d0aeaa83SSudip Mukherjee unsigned int baud = 7812500; 494d0aeaa83SSudip Mukherjee u8 __iomem *p; 495d0aeaa83SSudip Mukherjee int ret; 496d0aeaa83SSudip Mukherjee 497413058dfSJan Kiszka dmi_match = dmi_first_match(exar_platforms); 498413058dfSJan Kiszka if (dmi_match) 499413058dfSJan Kiszka platform = dmi_match->driver_data; 500413058dfSJan Kiszka else 5010d963ebfSJan Kiszka platform = &exar8250_default_platform; 5020d963ebfSJan Kiszka 503d0aeaa83SSudip Mukherjee port->port.uartclk = baud * 16; 5040d963ebfSJan Kiszka port->port.rs485_config = platform->rs485_config; 5050d963ebfSJan Kiszka 506d0aeaa83SSudip Mukherjee /* 507328c11f2SAndy Shevchenko * Setup the UART clock for the devices on expansion slot to 508d0aeaa83SSudip Mukherjee * half the clock speed of the main chip (which is 125MHz) 509d0aeaa83SSudip Mukherjee */ 510328c11f2SAndy Shevchenko if (idx >= 8) 511d0aeaa83SSudip Mukherjee port->port.uartclk /= 2; 512d0aeaa83SSudip Mukherjee 5135b5f252dSJan Kiszka ret = default_setup(priv, pcidev, idx, offset, port); 5145b5f252dSJan Kiszka if (ret) 5155b5f252dSJan Kiszka return ret; 516d0aeaa83SSudip Mukherjee 5175b5f252dSJan Kiszka p = port->port.membase; 518d0aeaa83SSudip Mukherjee 519d0aeaa83SSudip Mukherjee writeb(0x00, p + UART_EXAR_8XMODE); 520d0aeaa83SSudip Mukherjee writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR); 521d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_TXTRG); 522d0aeaa83SSudip Mukherjee writeb(128, p + UART_EXAR_RXTRG); 523d0aeaa83SSudip Mukherjee 5245b5f252dSJan Kiszka if (idx == 0) { 5255b5f252dSJan Kiszka /* Setup Multipurpose Input/Output pins. */ 526bea8be65SJan Kiszka setup_gpio(pcidev, p); 527d0aeaa83SSudip Mukherjee 5280d963ebfSJan Kiszka ret = platform->register_gpio(pcidev, port); 5295b5f252dSJan Kiszka } 530d0aeaa83SSudip Mukherjee 5310d963ebfSJan Kiszka return ret; 532d0aeaa83SSudip Mukherjee } 533d0aeaa83SSudip Mukherjee 534d0aeaa83SSudip Mukherjee static void pci_xr17v35x_exit(struct pci_dev *pcidev) 535d0aeaa83SSudip Mukherjee { 536d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 537d0aeaa83SSudip Mukherjee struct uart_8250_port *port = serial8250_get_port(priv->line[0]); 538d0aeaa83SSudip Mukherjee struct platform_device *pdev = port->port.private_data; 539d0aeaa83SSudip Mukherjee 540d0aeaa83SSudip Mukherjee platform_device_unregister(pdev); 541d0aeaa83SSudip Mukherjee port->port.private_data = NULL; 542d0aeaa83SSudip Mukherjee } 543d0aeaa83SSudip Mukherjee 54472169e42SAaron Sierra static inline void exar_misc_clear(struct exar8250 *priv) 54572169e42SAaron Sierra { 54672169e42SAaron Sierra /* Clear all PCI interrupts by reading INT0. No effect on IIR */ 54772169e42SAaron Sierra readb(priv->virt + UART_EXAR_INT0); 54872169e42SAaron Sierra 54972169e42SAaron Sierra /* Clear INT0 for Expansion Interface slave ports, too */ 55072169e42SAaron Sierra if (priv->board->num_ports > 8) 55172169e42SAaron Sierra readb(priv->virt + 0x2000 + UART_EXAR_INT0); 55272169e42SAaron Sierra } 55372169e42SAaron Sierra 554c7e1b405SAaron Sierra /* 555c7e1b405SAaron Sierra * These Exar UARTs have an extra interrupt indicator that could fire for a 556c7e1b405SAaron Sierra * few interrupts that are not presented/cleared through IIR. One of which is 557c7e1b405SAaron Sierra * a wakeup interrupt when coming out of sleep. These interrupts are only 558c7e1b405SAaron Sierra * cleared by reading global INT0 or INT1 registers as interrupts are 559c7e1b405SAaron Sierra * associated with channel 0. The INT[3:0] registers _are_ accessible from each 560c7e1b405SAaron Sierra * channel's address space, but for the sake of bus efficiency we register a 561c7e1b405SAaron Sierra * dedicated handler at the PCI device level to handle them. 562c7e1b405SAaron Sierra */ 563c7e1b405SAaron Sierra static irqreturn_t exar_misc_handler(int irq, void *data) 564c7e1b405SAaron Sierra { 56572169e42SAaron Sierra exar_misc_clear(data); 566c7e1b405SAaron Sierra 567c7e1b405SAaron Sierra return IRQ_HANDLED; 568c7e1b405SAaron Sierra } 569c7e1b405SAaron Sierra 570d0aeaa83SSudip Mukherjee static int 571d0aeaa83SSudip Mukherjee exar_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *ent) 572d0aeaa83SSudip Mukherjee { 573d0aeaa83SSudip Mukherjee unsigned int nr_ports, i, bar = 0, maxnr; 574d0aeaa83SSudip Mukherjee struct exar8250_board *board; 575d0aeaa83SSudip Mukherjee struct uart_8250_port uart; 576d0aeaa83SSudip Mukherjee struct exar8250 *priv; 577d0aeaa83SSudip Mukherjee int rc; 578d0aeaa83SSudip Mukherjee 579d0aeaa83SSudip Mukherjee board = (struct exar8250_board *)ent->driver_data; 580d0aeaa83SSudip Mukherjee if (!board) 581d0aeaa83SSudip Mukherjee return -EINVAL; 582d0aeaa83SSudip Mukherjee 583d0aeaa83SSudip Mukherjee rc = pcim_enable_device(pcidev); 584d0aeaa83SSudip Mukherjee if (rc) 585d0aeaa83SSudip Mukherjee return rc; 586d0aeaa83SSudip Mukherjee 587d0aeaa83SSudip Mukherjee maxnr = pci_resource_len(pcidev, bar) >> (board->reg_shift + 3); 588d0aeaa83SSudip Mukherjee 589d0aeaa83SSudip Mukherjee nr_ports = board->num_ports ? board->num_ports : pcidev->device & 0x0f; 590d0aeaa83SSudip Mukherjee 591df60a8afSAndy Shevchenko priv = devm_kzalloc(&pcidev->dev, struct_size(priv, line, nr_ports), GFP_KERNEL); 592d0aeaa83SSudip Mukherjee if (!priv) 593d0aeaa83SSudip Mukherjee return -ENOMEM; 594d0aeaa83SSudip Mukherjee 595d0aeaa83SSudip Mukherjee priv->board = board; 596c7e1b405SAaron Sierra priv->virt = pcim_iomap(pcidev, bar, 0); 597c7e1b405SAaron Sierra if (!priv->virt) 598c7e1b405SAaron Sierra return -ENOMEM; 599d0aeaa83SSudip Mukherjee 600172c33cbSJan Kiszka pci_set_master(pcidev); 601172c33cbSJan Kiszka 602172c33cbSJan Kiszka rc = pci_alloc_irq_vectors(pcidev, 1, 1, PCI_IRQ_ALL_TYPES); 603172c33cbSJan Kiszka if (rc < 0) 604172c33cbSJan Kiszka return rc; 605172c33cbSJan Kiszka 606d0aeaa83SSudip Mukherjee memset(&uart, 0, sizeof(uart)); 6076be254c2SAndy Shevchenko uart.port.flags = UPF_SHARE_IRQ | UPF_EXAR_EFR | UPF_FIXED_TYPE | UPF_FIXED_PORT; 608172c33cbSJan Kiszka uart.port.irq = pci_irq_vector(pcidev, 0); 609d0aeaa83SSudip Mukherjee uart.port.dev = &pcidev->dev; 610d0aeaa83SSudip Mukherjee 611c7e1b405SAaron Sierra rc = devm_request_irq(&pcidev->dev, uart.port.irq, exar_misc_handler, 612c7e1b405SAaron Sierra IRQF_SHARED, "exar_uart", priv); 613c7e1b405SAaron Sierra if (rc) 614c7e1b405SAaron Sierra return rc; 615c7e1b405SAaron Sierra 61672169e42SAaron Sierra /* Clear interrupts */ 61772169e42SAaron Sierra exar_misc_clear(priv); 61872169e42SAaron Sierra 619d0aeaa83SSudip Mukherjee for (i = 0; i < nr_ports && i < maxnr; i++) { 620d0aeaa83SSudip Mukherjee rc = board->setup(priv, pcidev, &uart, i); 621d0aeaa83SSudip Mukherjee if (rc) { 622d0aeaa83SSudip Mukherjee dev_err(&pcidev->dev, "Failed to setup port %u\n", i); 623d0aeaa83SSudip Mukherjee break; 624d0aeaa83SSudip Mukherjee } 625d0aeaa83SSudip Mukherjee 626d0aeaa83SSudip Mukherjee dev_dbg(&pcidev->dev, "Setup PCI port: port %lx, irq %d, type %d\n", 627d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, uart.port.iotype); 628d0aeaa83SSudip Mukherjee 629d0aeaa83SSudip Mukherjee priv->line[i] = serial8250_register_8250_port(&uart); 630d0aeaa83SSudip Mukherjee if (priv->line[i] < 0) { 631d0aeaa83SSudip Mukherjee dev_err(&pcidev->dev, 632d0aeaa83SSudip Mukherjee "Couldn't register serial port %lx, irq %d, type %d, error %d\n", 633d0aeaa83SSudip Mukherjee uart.port.iobase, uart.port.irq, 634d0aeaa83SSudip Mukherjee uart.port.iotype, priv->line[i]); 635d0aeaa83SSudip Mukherjee break; 636d0aeaa83SSudip Mukherjee } 637d0aeaa83SSudip Mukherjee } 638d0aeaa83SSudip Mukherjee priv->nr = i; 639d0aeaa83SSudip Mukherjee pci_set_drvdata(pcidev, priv); 640d0aeaa83SSudip Mukherjee return 0; 641d0aeaa83SSudip Mukherjee } 642d0aeaa83SSudip Mukherjee 643d0aeaa83SSudip Mukherjee static void exar_pci_remove(struct pci_dev *pcidev) 644d0aeaa83SSudip Mukherjee { 645d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 646d0aeaa83SSudip Mukherjee unsigned int i; 647d0aeaa83SSudip Mukherjee 648d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 649d0aeaa83SSudip Mukherjee serial8250_unregister_port(priv->line[i]); 650d0aeaa83SSudip Mukherjee 651d0aeaa83SSudip Mukherjee if (priv->board->exit) 652d0aeaa83SSudip Mukherjee priv->board->exit(pcidev); 653d0aeaa83SSudip Mukherjee } 654d0aeaa83SSudip Mukherjee 655d0aeaa83SSudip Mukherjee static int __maybe_unused exar_suspend(struct device *dev) 656d0aeaa83SSudip Mukherjee { 657d0aeaa83SSudip Mukherjee struct pci_dev *pcidev = to_pci_dev(dev); 658d0aeaa83SSudip Mukherjee struct exar8250 *priv = pci_get_drvdata(pcidev); 659d0aeaa83SSudip Mukherjee unsigned int i; 660d0aeaa83SSudip Mukherjee 661d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 662d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0) 663d0aeaa83SSudip Mukherjee serial8250_suspend_port(priv->line[i]); 664d0aeaa83SSudip Mukherjee 665d0aeaa83SSudip Mukherjee /* Ensure that every init quirk is properly torn down */ 666d0aeaa83SSudip Mukherjee if (priv->board->exit) 667d0aeaa83SSudip Mukherjee priv->board->exit(pcidev); 668d0aeaa83SSudip Mukherjee 669d0aeaa83SSudip Mukherjee return 0; 670d0aeaa83SSudip Mukherjee } 671d0aeaa83SSudip Mukherjee 672d0aeaa83SSudip Mukherjee static int __maybe_unused exar_resume(struct device *dev) 673d0aeaa83SSudip Mukherjee { 67476b4106cSChuhong Yuan struct exar8250 *priv = dev_get_drvdata(dev); 675d0aeaa83SSudip Mukherjee unsigned int i; 676d0aeaa83SSudip Mukherjee 67772169e42SAaron Sierra exar_misc_clear(priv); 67872169e42SAaron Sierra 679d0aeaa83SSudip Mukherjee for (i = 0; i < priv->nr; i++) 680d0aeaa83SSudip Mukherjee if (priv->line[i] >= 0) 681d0aeaa83SSudip Mukherjee serial8250_resume_port(priv->line[i]); 682d0aeaa83SSudip Mukherjee 683d0aeaa83SSudip Mukherjee return 0; 684d0aeaa83SSudip Mukherjee } 685d0aeaa83SSudip Mukherjee 686d0aeaa83SSudip Mukherjee static SIMPLE_DEV_PM_OPS(exar_pci_pm, exar_suspend, exar_resume); 687d0aeaa83SSudip Mukherjee 688*10c5ccc3SJay Dolan static const struct exar8250_board acces_com_2x = { 689*10c5ccc3SJay Dolan .num_ports = 2, 690*10c5ccc3SJay Dolan .setup = pci_xr17c154_setup, 691*10c5ccc3SJay Dolan }; 692*10c5ccc3SJay Dolan 693*10c5ccc3SJay Dolan static const struct exar8250_board acces_com_4x = { 694*10c5ccc3SJay Dolan .num_ports = 4, 695*10c5ccc3SJay Dolan .setup = pci_xr17c154_setup, 696*10c5ccc3SJay Dolan }; 697*10c5ccc3SJay Dolan 698*10c5ccc3SJay Dolan static const struct exar8250_board acces_com_8x = { 699*10c5ccc3SJay Dolan .num_ports = 8, 700*10c5ccc3SJay Dolan .setup = pci_xr17c154_setup, 701*10c5ccc3SJay Dolan }; 702*10c5ccc3SJay Dolan 703*10c5ccc3SJay Dolan 704fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_2 = { 705fc6cc961SJan Kiszka .num_ports = 2, 706fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 707fc6cc961SJan Kiszka }; 708fc6cc961SJan Kiszka 709fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_4 = { 710fc6cc961SJan Kiszka .num_ports = 4, 711fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 712fc6cc961SJan Kiszka }; 713fc6cc961SJan Kiszka 714fc6cc961SJan Kiszka static const struct exar8250_board pbn_fastcom335_8 = { 715fc6cc961SJan Kiszka .num_ports = 8, 716fc6cc961SJan Kiszka .setup = pci_fastcom335_setup, 717fc6cc961SJan Kiszka }; 718fc6cc961SJan Kiszka 719d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_connect = { 720d0aeaa83SSudip Mukherjee .setup = pci_connect_tech_setup, 721d0aeaa83SSudip Mukherjee }; 722d0aeaa83SSudip Mukherjee 723d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_ibm_saturn = { 724d0aeaa83SSudip Mukherjee .num_ports = 1, 725d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup, 726d0aeaa83SSudip Mukherjee }; 727d0aeaa83SSudip Mukherjee 728d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17C15x = { 729d0aeaa83SSudip Mukherjee .setup = pci_xr17c154_setup, 730d0aeaa83SSudip Mukherjee }; 731d0aeaa83SSudip Mukherjee 732d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V35x = { 733d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 734d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 735d0aeaa83SSudip Mukherjee }; 736d0aeaa83SSudip Mukherjee 737d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V4358 = { 738d0aeaa83SSudip Mukherjee .num_ports = 12, 739d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 740d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 741d0aeaa83SSudip Mukherjee }; 742d0aeaa83SSudip Mukherjee 743d0aeaa83SSudip Mukherjee static const struct exar8250_board pbn_exar_XR17V8358 = { 744d0aeaa83SSudip Mukherjee .num_ports = 16, 745d0aeaa83SSudip Mukherjee .setup = pci_xr17v35x_setup, 746d0aeaa83SSudip Mukherjee .exit = pci_xr17v35x_exit, 747d0aeaa83SSudip Mukherjee }; 748d0aeaa83SSudip Mukherjee 749d0aeaa83SSudip Mukherjee #define CONNECT_DEVICE(devid, sdevid, bd) { \ 750d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \ 751d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \ 752d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \ 753d0aeaa83SSudip Mukherjee PCI_SUBVENDOR_ID_CONNECT_TECH, \ 754d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_##sdevid), 0, 0, \ 755d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \ 756d0aeaa83SSudip Mukherjee } 757d0aeaa83SSudip Mukherjee 758d0aeaa83SSudip Mukherjee #define EXAR_DEVICE(vend, devid, bd) { \ 759d0aeaa83SSudip Mukherjee PCI_VDEVICE(vend, PCI_DEVICE_ID_##devid), (kernel_ulong_t)&bd \ 760d0aeaa83SSudip Mukherjee } 761d0aeaa83SSudip Mukherjee 762d0aeaa83SSudip Mukherjee #define IBM_DEVICE(devid, sdevid, bd) { \ 763d0aeaa83SSudip Mukherjee PCI_DEVICE_SUB( \ 764d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_EXAR, \ 765d0aeaa83SSudip Mukherjee PCI_DEVICE_ID_EXAR_##devid, \ 766d0aeaa83SSudip Mukherjee PCI_VENDOR_ID_IBM, \ 767d0aeaa83SSudip Mukherjee PCI_SUBDEVICE_ID_IBM_##sdevid), 0, 0, \ 768d0aeaa83SSudip Mukherjee (kernel_ulong_t)&bd \ 769d0aeaa83SSudip Mukherjee } 770d0aeaa83SSudip Mukherjee 7713637c460SArvind Yadav static const struct pci_device_id exar_pci_tbl[] = { 772*10c5ccc3SJay Dolan EXAR_DEVICE(ACCESSIO, ACCES_COM_2S, acces_com_2x), 773*10c5ccc3SJay Dolan EXAR_DEVICE(ACCESSIO, ACCES_COM_4S, acces_com_4x), 774*10c5ccc3SJay Dolan EXAR_DEVICE(ACCESSIO, ACCES_COM_8S, acces_com_8x), 775*10c5ccc3SJay Dolan EXAR_DEVICE(ACCESSIO, ACCES_COM232_8, acces_com_8x), 776*10c5ccc3SJay Dolan EXAR_DEVICE(ACCESSIO, ACCES_COM_2SM, acces_com_2x), 777*10c5ccc3SJay Dolan EXAR_DEVICE(ACCESSIO, ACCES_COM_4SM, acces_com_4x), 778*10c5ccc3SJay Dolan EXAR_DEVICE(ACCESSIO, ACCES_COM_8SM, acces_com_8x), 779*10c5ccc3SJay Dolan 780*10c5ccc3SJay Dolan 781d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2_232, pbn_connect), 782d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4_232, pbn_connect), 783d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8_232, pbn_connect), 784d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_1_1, pbn_connect), 785d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_2_2, pbn_connect), 786d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_4_4, pbn_connect), 787d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2, pbn_connect), 788d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4, pbn_connect), 789d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8, pbn_connect), 790d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C152, UART_2_485, pbn_connect), 791d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C154, UART_4_485, pbn_connect), 792d0aeaa83SSudip Mukherjee CONNECT_DEVICE(XR17C158, UART_8_485, pbn_connect), 793d0aeaa83SSudip Mukherjee 794d0aeaa83SSudip Mukherjee IBM_DEVICE(XR17C152, SATURN_SERIAL_ONE_PORT, pbn_exar_ibm_saturn), 795d0aeaa83SSudip Mukherjee 796d0aeaa83SSudip Mukherjee /* Exar Corp. XR17C15[248] Dual/Quad/Octal UART */ 797d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C152, pbn_exar_XR17C15x), 798d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C154, pbn_exar_XR17C15x), 799d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17C158, pbn_exar_XR17C15x), 800d0aeaa83SSudip Mukherjee 801d0aeaa83SSudip Mukherjee /* Exar Corp. XR17V[48]35[248] Dual/Quad/Octal/Hexa PCIe UARTs */ 802d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V352, pbn_exar_XR17V35x), 803d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V354, pbn_exar_XR17V35x), 804d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V358, pbn_exar_XR17V35x), 805d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V4358, pbn_exar_XR17V4358), 806d0aeaa83SSudip Mukherjee EXAR_DEVICE(EXAR, EXAR_XR17V8358, pbn_exar_XR17V8358), 807d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4222PCIE, pbn_exar_XR17V35x), 808d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4224PCIE, pbn_exar_XR17V35x), 809d0aeaa83SSudip Mukherjee EXAR_DEVICE(COMMTECH, COMMTECH_4228PCIE, pbn_exar_XR17V35x), 810fc6cc961SJan Kiszka 811fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_4222PCI335, pbn_fastcom335_2), 812fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_4224PCI335, pbn_fastcom335_4), 813fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_2324PCI335, pbn_fastcom335_4), 814fc6cc961SJan Kiszka EXAR_DEVICE(COMMTECH, COMMTECH_2328PCI335, pbn_fastcom335_8), 815d0aeaa83SSudip Mukherjee { 0, } 816d0aeaa83SSudip Mukherjee }; 817d0aeaa83SSudip Mukherjee MODULE_DEVICE_TABLE(pci, exar_pci_tbl); 818d0aeaa83SSudip Mukherjee 819d0aeaa83SSudip Mukherjee static struct pci_driver exar_pci_driver = { 820d0aeaa83SSudip Mukherjee .name = "exar_serial", 821d0aeaa83SSudip Mukherjee .probe = exar_pci_probe, 822d0aeaa83SSudip Mukherjee .remove = exar_pci_remove, 823d0aeaa83SSudip Mukherjee .driver = { 824d0aeaa83SSudip Mukherjee .pm = &exar_pci_pm, 825d0aeaa83SSudip Mukherjee }, 826d0aeaa83SSudip Mukherjee .id_table = exar_pci_tbl, 827d0aeaa83SSudip Mukherjee }; 828d0aeaa83SSudip Mukherjee module_pci_driver(exar_pci_driver); 829d0aeaa83SSudip Mukherjee 830d0aeaa83SSudip Mukherjee MODULE_LICENSE("GPL"); 8312b57b7ffSAndy Shevchenko MODULE_DESCRIPTION("Exar Serial Driver"); 832d0aeaa83SSudip Mukherjee MODULE_AUTHOR("Sudip Mukherjee <sudip.mukherjee@codethink.co.uk>"); 833