xref: /linux/drivers/thermal/samsung/exynos_tmu.c (revision fccfe0993b5dc550e5f9fbb716fb0b588c5fdbc1)
159dfa54cSAmit Daniel Kachhap /*
259dfa54cSAmit Daniel Kachhap  * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit)
359dfa54cSAmit Daniel Kachhap  *
43b6a1a80SLukasz Majewski  *  Copyright (C) 2014 Samsung Electronics
53b6a1a80SLukasz Majewski  *  Bartlomiej Zolnierkiewicz <b.zolnierkie@samsung.com>
63b6a1a80SLukasz Majewski  *  Lukasz Majewski <l.majewski@samsung.com>
73b6a1a80SLukasz Majewski  *
859dfa54cSAmit Daniel Kachhap  *  Copyright (C) 2011 Samsung Electronics
959dfa54cSAmit Daniel Kachhap  *  Donggeun Kim <dg77.kim@samsung.com>
1059dfa54cSAmit Daniel Kachhap  *  Amit Daniel Kachhap <amit.kachhap@linaro.org>
1159dfa54cSAmit Daniel Kachhap  *
1259dfa54cSAmit Daniel Kachhap  * This program is free software; you can redistribute it and/or modify
1359dfa54cSAmit Daniel Kachhap  * it under the terms of the GNU General Public License as published by
1459dfa54cSAmit Daniel Kachhap  * the Free Software Foundation; either version 2 of the License, or
1559dfa54cSAmit Daniel Kachhap  * (at your option) any later version.
1659dfa54cSAmit Daniel Kachhap  *
1759dfa54cSAmit Daniel Kachhap  * This program is distributed in the hope that it will be useful,
1859dfa54cSAmit Daniel Kachhap  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1959dfa54cSAmit Daniel Kachhap  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2059dfa54cSAmit Daniel Kachhap  * GNU General Public License for more details.
2159dfa54cSAmit Daniel Kachhap  *
2259dfa54cSAmit Daniel Kachhap  * You should have received a copy of the GNU General Public License
2359dfa54cSAmit Daniel Kachhap  * along with this program; if not, write to the Free Software
2459dfa54cSAmit Daniel Kachhap  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
2559dfa54cSAmit Daniel Kachhap  *
2659dfa54cSAmit Daniel Kachhap  */
2759dfa54cSAmit Daniel Kachhap 
2859dfa54cSAmit Daniel Kachhap #include <linux/clk.h>
2959dfa54cSAmit Daniel Kachhap #include <linux/io.h>
3059dfa54cSAmit Daniel Kachhap #include <linux/interrupt.h>
3159dfa54cSAmit Daniel Kachhap #include <linux/module.h>
32fee88e2bSMaciej Purski #include <linux/of_device.h>
33cebe7373SAmit Daniel Kachhap #include <linux/of_address.h>
34cebe7373SAmit Daniel Kachhap #include <linux/of_irq.h>
3559dfa54cSAmit Daniel Kachhap #include <linux/platform_device.h>
36498d22f6SAmit Daniel Kachhap #include <linux/regulator/consumer.h>
3759dfa54cSAmit Daniel Kachhap 
380c1836a6SAmit Daniel Kachhap #include "exynos_tmu.h"
393b6a1a80SLukasz Majewski #include "../thermal_core.h"
402845f6ecSBartlomiej Zolnierkiewicz 
412845f6ecSBartlomiej Zolnierkiewicz /* Exynos generic registers */
422845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_TRIMINFO		0x0
432845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_CONTROL		0x20
442845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_STATUS		0x28
452845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_CURRENT_TEMP	0x40
462845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTEN		0x70
472845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTSTAT		0x74
482845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTCLEAR		0x78
492845f6ecSBartlomiej Zolnierkiewicz 
502845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TEMP_MASK		0xff
512845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REF_VOLTAGE_SHIFT	24
522845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REF_VOLTAGE_MASK	0x1f
532845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_BUF_SLOPE_SEL_MASK	0xf
542845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT	8
552845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_CORE_EN_SHIFT	0
562845f6ecSBartlomiej Zolnierkiewicz 
572845f6ecSBartlomiej Zolnierkiewicz /* Exynos3250 specific registers */
582845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIMINFO_CON1	0x10
592845f6ecSBartlomiej Zolnierkiewicz 
602845f6ecSBartlomiej Zolnierkiewicz /* Exynos4210 specific registers */
612845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4210_TMU_REG_THRESHOLD_TEMP	0x44
622845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4210_TMU_REG_TRIG_LEVEL0	0x50
632845f6ecSBartlomiej Zolnierkiewicz 
642845f6ecSBartlomiej Zolnierkiewicz /* Exynos5250, Exynos4412, Exynos3250 specific registers */
652845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIMINFO_CON2	0x14
662845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_THD_TEMP_RISE		0x50
672845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_THD_TEMP_FALL		0x54
682845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_CON		0x80
692845f6ecSBartlomiej Zolnierkiewicz 
702845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_RELOAD_ENABLE	1
712845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_25_SHIFT	0
722845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_85_SHIFT	8
732845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIP_MODE_SHIFT	13
742845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIP_MODE_MASK	0x7
752845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_THERM_TRIP_EN_SHIFT	12
762845f6ecSBartlomiej Zolnierkiewicz 
772845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE0_SHIFT	0
782845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE1_SHIFT	4
792845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE2_SHIFT	8
802845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE3_SHIFT	12
812845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_FALL0_SHIFT	16
822845f6ecSBartlomiej Zolnierkiewicz 
832845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME	0x57F0
842845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME_MASK	0xffff
852845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME_SHIFT	16
862845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_DATA_SHIFT	8
872845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_DATA_MASK	0xFF
882845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_ENABLE	0x1
892845f6ecSBartlomiej Zolnierkiewicz 
902845f6ecSBartlomiej Zolnierkiewicz /* Exynos5260 specific */
912845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTEN		0xC0
922845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTSTAT		0xC4
932845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTCLEAR		0xC8
942845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_EMUL_CON			0x100
952845f6ecSBartlomiej Zolnierkiewicz 
962845f6ecSBartlomiej Zolnierkiewicz /* Exynos4412 specific */
972845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4412_MUX_ADDR_VALUE          6
982845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4412_MUX_ADDR_SHIFT          20
992845f6ecSBartlomiej Zolnierkiewicz 
100488c7455SChanwoo Choi /* Exynos5433 specific registers */
101488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_CONTROL1		0x024
102488c7455SChanwoo Choi #define EXYNOS5433_TMU_SAMPLING_INTERVAL	0x02c
103488c7455SChanwoo Choi #define EXYNOS5433_TMU_COUNTER_VALUE0		0x030
104488c7455SChanwoo Choi #define EXYNOS5433_TMU_COUNTER_VALUE1		0x034
105488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_CURRENT_TEMP1	0x044
106488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_RISE3_0		0x050
107488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_RISE7_4		0x054
108488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_FALL3_0		0x060
109488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_FALL7_4		0x064
110488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_INTEN		0x0c0
111488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_INTPEND		0x0c8
112488c7455SChanwoo Choi #define EXYNOS5433_TMU_EMUL_CON			0x110
113488c7455SChanwoo Choi #define EXYNOS5433_TMU_PD_DET_EN		0x130
114488c7455SChanwoo Choi 
115488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT	16
116488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT	23
117488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_SENSOR_ID_MASK	\
118488c7455SChanwoo Choi 			(0xf << EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT)
119488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_CALIB_SEL_MASK	BIT(23)
120488c7455SChanwoo Choi 
121488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING	0
122488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING	1
123488c7455SChanwoo Choi 
124488c7455SChanwoo Choi #define EXYNOS5433_PD_DET_EN			1
125488c7455SChanwoo Choi 
12661020d18SBartlomiej Zolnierkiewicz #define EXYNOS5433_G3D_BASE			0x10070000
12761020d18SBartlomiej Zolnierkiewicz 
1282845f6ecSBartlomiej Zolnierkiewicz /*exynos5440 specific registers*/
1292845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TRIM		0x000
1302845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_CTRL		0x020
1312845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_DEBUG		0x040
1322845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TEMP		0x0f0
1332845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TH0			0x110
1342845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TH1			0x130
1352845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TH2			0x150
1362845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_IRQEN		0x210
1372845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_IRQ			0x230
1382845f6ecSBartlomiej Zolnierkiewicz /* exynos5440 common registers */
1392845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_IRQ_STATUS		0x000
1402845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_PMIN			0x004
1412845f6ecSBartlomiej Zolnierkiewicz 
1422845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE0_SHIFT	0
1432845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE1_SHIFT	1
1442845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE2_SHIFT	2
1452845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE3_SHIFT	3
1462845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_FALL0_SHIFT	4
1472845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_TH_RISE4_SHIFT		24
1482845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_EFUSE_SWAP_OFFSET		8
14959dfa54cSAmit Daniel Kachhap 
1506c247393SAbhilash Kesavan /* Exynos7 specific registers */
1516c247393SAbhilash Kesavan #define EXYNOS7_THD_TEMP_RISE7_6		0x50
1526c247393SAbhilash Kesavan #define EXYNOS7_THD_TEMP_FALL7_6		0x60
1536c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_INTEN			0x110
1546c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_INTPEND			0x118
1556c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_EMUL_CON		0x160
1566c247393SAbhilash Kesavan 
1576c247393SAbhilash Kesavan #define EXYNOS7_TMU_TEMP_MASK			0x1ff
1586c247393SAbhilash Kesavan #define EXYNOS7_PD_DET_EN_SHIFT			23
1596c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE0_SHIFT		0
1606c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE1_SHIFT		1
1616c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE2_SHIFT		2
1626c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE3_SHIFT		3
1636c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE4_SHIFT		4
1646c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE5_SHIFT		5
1656c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE6_SHIFT		6
1666c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE7_SHIFT		7
1676c247393SAbhilash Kesavan #define EXYNOS7_EMUL_DATA_SHIFT			7
1686c247393SAbhilash Kesavan #define EXYNOS7_EMUL_DATA_MASK			0x1ff
1696c247393SAbhilash Kesavan 
170718b4ca1SBartlomiej Zolnierkiewicz #define EXYNOS_FIRST_POINT_TRIM			25
171718b4ca1SBartlomiej Zolnierkiewicz #define EXYNOS_SECOND_POINT_TRIM		85
172718b4ca1SBartlomiej Zolnierkiewicz 
17309d29426SBartlomiej Zolnierkiewicz #define EXYNOS_NOISE_CANCEL_MODE		4
17409d29426SBartlomiej Zolnierkiewicz 
1753b6a1a80SLukasz Majewski #define MCELSIUS	1000
176cebe7373SAmit Daniel Kachhap /**
177cebe7373SAmit Daniel Kachhap  * struct exynos_tmu_data : A structure to hold the private data of the TMU
178cebe7373SAmit Daniel Kachhap 	driver
179cebe7373SAmit Daniel Kachhap  * @id: identifier of the one instance of the TMU controller.
180cebe7373SAmit Daniel Kachhap  * @pdata: pointer to the tmu platform/configuration data
181cebe7373SAmit Daniel Kachhap  * @base: base address of the single instance of the TMU controller.
1829025d563SNaveen Krishna Chatradhi  * @base_second: base address of the common registers of the TMU controller.
183cebe7373SAmit Daniel Kachhap  * @irq: irq number of the TMU controller.
184cebe7373SAmit Daniel Kachhap  * @soc: id of the SOC type.
185cebe7373SAmit Daniel Kachhap  * @irq_work: pointer to the irq work structure.
186cebe7373SAmit Daniel Kachhap  * @lock: lock to implement synchronization.
187cebe7373SAmit Daniel Kachhap  * @clk: pointer to the clock structure.
18814a11dc7SNaveen Krishna Chatradhi  * @clk_sec: pointer to the clock structure for accessing the base_second.
1896c247393SAbhilash Kesavan  * @sclk: pointer to the clock structure for accessing the tmu special clk.
190e3ed3649SBartlomiej Zolnierkiewicz  * @efuse_value: SoC defined fuse value
191e3ed3649SBartlomiej Zolnierkiewicz  * @min_efuse_value: minimum valid trimming data
192e3ed3649SBartlomiej Zolnierkiewicz  * @max_efuse_value: maximum valid trimming data
193cebe7373SAmit Daniel Kachhap  * @temp_error1: fused value of the first point trim.
194cebe7373SAmit Daniel Kachhap  * @temp_error2: fused value of the second point trim.
195*fccfe099SBartlomiej Zolnierkiewicz  * @gain: gain of amplifier in the positive-TC generator block
196*fccfe099SBartlomiej Zolnierkiewicz  *	0 < gain <= 15
19761020d18SBartlomiej Zolnierkiewicz  * @reference_voltage: reference voltage of amplifier
19861020d18SBartlomiej Zolnierkiewicz  *	in the positive-TC generator block
19961020d18SBartlomiej Zolnierkiewicz  *	0 < reference_voltage <= 31
200498d22f6SAmit Daniel Kachhap  * @regulator: pointer to the TMU regulator structure.
201cebe7373SAmit Daniel Kachhap  * @reg_conf: pointer to structure to register with core thermal.
2023a3a5f15SKrzysztof Kozlowski  * @ntrip: number of supported trip points.
2030eb875d8SMarek Szyprowski  * @enabled: current status of TMU device
20472d1100bSBartlomiej Zolnierkiewicz  * @tmu_initialize: SoC specific TMU initialization method
20537f9034fSBartlomiej Zolnierkiewicz  * @tmu_control: SoC specific TMU control method
206b79985caSBartlomiej Zolnierkiewicz  * @tmu_read: SoC specific TMU temperature read method
207285d994aSBartlomiej Zolnierkiewicz  * @tmu_set_emulation: SoC specific TMU emulation setting method
208a7331f72SBartlomiej Zolnierkiewicz  * @tmu_clear_irqs: SoC specific TMU interrupts clearing method
209cebe7373SAmit Daniel Kachhap  */
21059dfa54cSAmit Daniel Kachhap struct exynos_tmu_data {
211cebe7373SAmit Daniel Kachhap 	int id;
21259dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata;
21359dfa54cSAmit Daniel Kachhap 	void __iomem *base;
2149025d563SNaveen Krishna Chatradhi 	void __iomem *base_second;
21559dfa54cSAmit Daniel Kachhap 	int irq;
21659dfa54cSAmit Daniel Kachhap 	enum soc_type soc;
21759dfa54cSAmit Daniel Kachhap 	struct work_struct irq_work;
21859dfa54cSAmit Daniel Kachhap 	struct mutex lock;
2196c247393SAbhilash Kesavan 	struct clk *clk, *clk_sec, *sclk;
220e3ed3649SBartlomiej Zolnierkiewicz 	u32 efuse_value;
221e3ed3649SBartlomiej Zolnierkiewicz 	u32 min_efuse_value;
222e3ed3649SBartlomiej Zolnierkiewicz 	u32 max_efuse_value;
2236c247393SAbhilash Kesavan 	u16 temp_error1, temp_error2;
224*fccfe099SBartlomiej Zolnierkiewicz 	u8 gain;
22561020d18SBartlomiej Zolnierkiewicz 	u8 reference_voltage;
226498d22f6SAmit Daniel Kachhap 	struct regulator *regulator;
2273b6a1a80SLukasz Majewski 	struct thermal_zone_device *tzd;
2283a3a5f15SKrzysztof Kozlowski 	unsigned int ntrip;
2290eb875d8SMarek Szyprowski 	bool enabled;
2303b6a1a80SLukasz Majewski 
23172d1100bSBartlomiej Zolnierkiewicz 	int (*tmu_initialize)(struct platform_device *pdev);
23237f9034fSBartlomiej Zolnierkiewicz 	void (*tmu_control)(struct platform_device *pdev, bool on);
233b79985caSBartlomiej Zolnierkiewicz 	int (*tmu_read)(struct exynos_tmu_data *data);
23417e8351aSSascha Hauer 	void (*tmu_set_emulation)(struct exynos_tmu_data *data, int temp);
235a7331f72SBartlomiej Zolnierkiewicz 	void (*tmu_clear_irqs)(struct exynos_tmu_data *data);
23659dfa54cSAmit Daniel Kachhap };
23759dfa54cSAmit Daniel Kachhap 
2383b6a1a80SLukasz Majewski static void exynos_report_trigger(struct exynos_tmu_data *p)
2393b6a1a80SLukasz Majewski {
2403b6a1a80SLukasz Majewski 	char data[10], *envp[] = { data, NULL };
2413b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = p->tzd;
24217e8351aSSascha Hauer 	int temp;
2433b6a1a80SLukasz Majewski 	unsigned int i;
2443b6a1a80SLukasz Majewski 
245eccb6014SLukasz Majewski 	if (!tz) {
246eccb6014SLukasz Majewski 		pr_err("No thermal zone device defined\n");
2473b6a1a80SLukasz Majewski 		return;
2483b6a1a80SLukasz Majewski 	}
2493b6a1a80SLukasz Majewski 
2500e70f466SSrinivas Pandruvada 	thermal_zone_device_update(tz, THERMAL_EVENT_UNSPECIFIED);
2513b6a1a80SLukasz Majewski 
2523b6a1a80SLukasz Majewski 	mutex_lock(&tz->lock);
2533b6a1a80SLukasz Majewski 	/* Find the level for which trip happened */
2543b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
2553b6a1a80SLukasz Majewski 		tz->ops->get_trip_temp(tz, i, &temp);
2563b6a1a80SLukasz Majewski 		if (tz->last_temperature < temp)
2573b6a1a80SLukasz Majewski 			break;
2583b6a1a80SLukasz Majewski 	}
2593b6a1a80SLukasz Majewski 
2603b6a1a80SLukasz Majewski 	snprintf(data, sizeof(data), "%u", i);
2613b6a1a80SLukasz Majewski 	kobject_uevent_env(&tz->device.kobj, KOBJ_CHANGE, envp);
2623b6a1a80SLukasz Majewski 	mutex_unlock(&tz->lock);
2633b6a1a80SLukasz Majewski }
2643b6a1a80SLukasz Majewski 
26559dfa54cSAmit Daniel Kachhap /*
26659dfa54cSAmit Daniel Kachhap  * TMU treats temperature as a mapped temperature code.
26759dfa54cSAmit Daniel Kachhap  * The temperature is converted differently depending on the calibration type.
26859dfa54cSAmit Daniel Kachhap  */
26959dfa54cSAmit Daniel Kachhap static int temp_to_code(struct exynos_tmu_data *data, u8 temp)
27059dfa54cSAmit Daniel Kachhap {
27159dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata = data->pdata;
27259dfa54cSAmit Daniel Kachhap 
2739c933b1bSBartlomiej Zolnierkiewicz 	if (pdata->cal_type == TYPE_ONE_POINT_TRIMMING)
274718b4ca1SBartlomiej Zolnierkiewicz 		return temp + data->temp_error1 - EXYNOS_FIRST_POINT_TRIM;
2759c933b1bSBartlomiej Zolnierkiewicz 
276718b4ca1SBartlomiej Zolnierkiewicz 	return (temp - EXYNOS_FIRST_POINT_TRIM) *
27759dfa54cSAmit Daniel Kachhap 		(data->temp_error2 - data->temp_error1) /
278718b4ca1SBartlomiej Zolnierkiewicz 		(EXYNOS_SECOND_POINT_TRIM - EXYNOS_FIRST_POINT_TRIM) +
279bb34b4c8SAmit Daniel Kachhap 		data->temp_error1;
28059dfa54cSAmit Daniel Kachhap }
28159dfa54cSAmit Daniel Kachhap 
28259dfa54cSAmit Daniel Kachhap /*
28359dfa54cSAmit Daniel Kachhap  * Calculate a temperature value from a temperature code.
28459dfa54cSAmit Daniel Kachhap  * The unit of the temperature is degree Celsius.
28559dfa54cSAmit Daniel Kachhap  */
2866c247393SAbhilash Kesavan static int code_to_temp(struct exynos_tmu_data *data, u16 temp_code)
28759dfa54cSAmit Daniel Kachhap {
28859dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata = data->pdata;
28959dfa54cSAmit Daniel Kachhap 
2909c933b1bSBartlomiej Zolnierkiewicz 	if (pdata->cal_type == TYPE_ONE_POINT_TRIMMING)
291718b4ca1SBartlomiej Zolnierkiewicz 		return temp_code - data->temp_error1 + EXYNOS_FIRST_POINT_TRIM;
2929c933b1bSBartlomiej Zolnierkiewicz 
2939c933b1bSBartlomiej Zolnierkiewicz 	return (temp_code - data->temp_error1) *
294718b4ca1SBartlomiej Zolnierkiewicz 		(EXYNOS_SECOND_POINT_TRIM - EXYNOS_FIRST_POINT_TRIM) /
295bb34b4c8SAmit Daniel Kachhap 		(data->temp_error2 - data->temp_error1) +
296718b4ca1SBartlomiej Zolnierkiewicz 		EXYNOS_FIRST_POINT_TRIM;
29759dfa54cSAmit Daniel Kachhap }
29859dfa54cSAmit Daniel Kachhap 
2998328a4b1SBartlomiej Zolnierkiewicz static void sanitize_temp_error(struct exynos_tmu_data *data, u32 trim_info)
300b835ced1SBartlomiej Zolnierkiewicz {
301b8d582b9SAmit Daniel Kachhap 	data->temp_error1 = trim_info & EXYNOS_TMU_TEMP_MASK;
30299d67fb9SBartlomiej Zolnierkiewicz 	data->temp_error2 = ((trim_info >> EXYNOS_TRIMINFO_85_SHIFT) &
303b8d582b9SAmit Daniel Kachhap 				EXYNOS_TMU_TEMP_MASK);
30459dfa54cSAmit Daniel Kachhap 
3055000806cSAmit Daniel Kachhap 	if (!data->temp_error1 ||
306e3ed3649SBartlomiej Zolnierkiewicz 	    (data->min_efuse_value > data->temp_error1) ||
307e3ed3649SBartlomiej Zolnierkiewicz 	    (data->temp_error1 > data->max_efuse_value))
308e3ed3649SBartlomiej Zolnierkiewicz 		data->temp_error1 = data->efuse_value & EXYNOS_TMU_TEMP_MASK;
3095000806cSAmit Daniel Kachhap 
3105000806cSAmit Daniel Kachhap 	if (!data->temp_error2)
3115000806cSAmit Daniel Kachhap 		data->temp_error2 =
312e3ed3649SBartlomiej Zolnierkiewicz 			(data->efuse_value >> EXYNOS_TRIMINFO_85_SHIFT) &
3135000806cSAmit Daniel Kachhap 			EXYNOS_TMU_TEMP_MASK;
3148328a4b1SBartlomiej Zolnierkiewicz }
31559dfa54cSAmit Daniel Kachhap 
316fe87789cSBartlomiej Zolnierkiewicz static u32 get_th_reg(struct exynos_tmu_data *data, u32 threshold, bool falling)
317fe87789cSBartlomiej Zolnierkiewicz {
3183b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
3193b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
3203b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(tz);
3213b6a1a80SLukasz Majewski 	unsigned long temp;
322fe87789cSBartlomiej Zolnierkiewicz 	int i;
323c65d3473STushar Behera 
3243b6a1a80SLukasz Majewski 	if (!trips) {
3253b6a1a80SLukasz Majewski 		pr_err("%s: Cannot get trip points from of-thermal.c!\n",
3263b6a1a80SLukasz Majewski 		       __func__);
3273b6a1a80SLukasz Majewski 		return 0;
3283b6a1a80SLukasz Majewski 	}
329fe87789cSBartlomiej Zolnierkiewicz 
3303b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
3313b6a1a80SLukasz Majewski 		if (trips[i].type == THERMAL_TRIP_CRITICAL)
3323b6a1a80SLukasz Majewski 			continue;
3333b6a1a80SLukasz Majewski 
3343b6a1a80SLukasz Majewski 		temp = trips[i].temperature / MCELSIUS;
335fe87789cSBartlomiej Zolnierkiewicz 		if (falling)
3363b6a1a80SLukasz Majewski 			temp -= (trips[i].hysteresis / MCELSIUS);
337fe87789cSBartlomiej Zolnierkiewicz 		else
338fe87789cSBartlomiej Zolnierkiewicz 			threshold &= ~(0xff << 8 * i);
339fe87789cSBartlomiej Zolnierkiewicz 
340fe87789cSBartlomiej Zolnierkiewicz 		threshold |= temp_to_code(data, temp) << 8 * i;
34159dfa54cSAmit Daniel Kachhap 	}
34259dfa54cSAmit Daniel Kachhap 
343fe87789cSBartlomiej Zolnierkiewicz 	return threshold;
344fe87789cSBartlomiej Zolnierkiewicz }
34559dfa54cSAmit Daniel Kachhap 
34659dfa54cSAmit Daniel Kachhap static int exynos_tmu_initialize(struct platform_device *pdev)
34759dfa54cSAmit Daniel Kachhap {
34859dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
34972d1100bSBartlomiej Zolnierkiewicz 	int ret;
3507ca04e58SAmit Daniel Kachhap 
3513a3a5f15SKrzysztof Kozlowski 	if (of_thermal_get_ntrips(data->tzd) > data->ntrip) {
3523a3a5f15SKrzysztof Kozlowski 		dev_info(&pdev->dev,
3533a3a5f15SKrzysztof Kozlowski 			 "More trip points than supported by this TMU.\n");
3543a3a5f15SKrzysztof Kozlowski 		dev_info(&pdev->dev,
3553a3a5f15SKrzysztof Kozlowski 			 "%d trip points should be configured in polling mode.\n",
3563a3a5f15SKrzysztof Kozlowski 			 (of_thermal_get_ntrips(data->tzd) - data->ntrip));
3573a3a5f15SKrzysztof Kozlowski 	}
3583a3a5f15SKrzysztof Kozlowski 
35959dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
36059dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
36159dfa54cSAmit Daniel Kachhap 	if (!IS_ERR(data->clk_sec))
36259dfa54cSAmit Daniel Kachhap 		clk_enable(data->clk_sec);
36372d1100bSBartlomiej Zolnierkiewicz 	ret = data->tmu_initialize(pdev);
36459dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
36559dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
36614a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
36714a11dc7SNaveen Krishna Chatradhi 		clk_disable(data->clk_sec);
36859dfa54cSAmit Daniel Kachhap 
36959dfa54cSAmit Daniel Kachhap 	return ret;
37059dfa54cSAmit Daniel Kachhap }
37159dfa54cSAmit Daniel Kachhap 
372d00671c3SBartlomiej Zolnierkiewicz static u32 get_con_reg(struct exynos_tmu_data *data, u32 con)
37359dfa54cSAmit Daniel Kachhap {
3747575983cSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS4412 ||
3757575983cSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS3250)
3767575983cSBartlomiej Zolnierkiewicz 		con |= (EXYNOS4412_MUX_ADDR_VALUE << EXYNOS4412_MUX_ADDR_SHIFT);
37786f5362eSLukasz Majewski 
37899d67fb9SBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_REF_VOLTAGE_MASK << EXYNOS_TMU_REF_VOLTAGE_SHIFT);
37961020d18SBartlomiej Zolnierkiewicz 	con |= data->reference_voltage << EXYNOS_TMU_REF_VOLTAGE_SHIFT;
380d0a0ce3eSAmit Daniel Kachhap 
38199d67fb9SBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_BUF_SLOPE_SEL_MASK << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
382*fccfe099SBartlomiej Zolnierkiewicz 	con |= (data->gain << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
383d0a0ce3eSAmit Daniel Kachhap 
384b9504a6aSBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_TRIP_MODE_MASK << EXYNOS_TMU_TRIP_MODE_SHIFT);
38509d29426SBartlomiej Zolnierkiewicz 	con |= (EXYNOS_NOISE_CANCEL_MODE << EXYNOS_TMU_TRIP_MODE_SHIFT);
38659dfa54cSAmit Daniel Kachhap 
387d00671c3SBartlomiej Zolnierkiewicz 	return con;
388d00671c3SBartlomiej Zolnierkiewicz }
389d00671c3SBartlomiej Zolnierkiewicz 
390d00671c3SBartlomiej Zolnierkiewicz static void exynos_tmu_control(struct platform_device *pdev, bool on)
391d00671c3SBartlomiej Zolnierkiewicz {
392d00671c3SBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
393d00671c3SBartlomiej Zolnierkiewicz 
394d00671c3SBartlomiej Zolnierkiewicz 	mutex_lock(&data->lock);
395d00671c3SBartlomiej Zolnierkiewicz 	clk_enable(data->clk);
39637f9034fSBartlomiej Zolnierkiewicz 	data->tmu_control(pdev, on);
3970eb875d8SMarek Szyprowski 	data->enabled = on;
39859dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
39959dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
40059dfa54cSAmit Daniel Kachhap }
40159dfa54cSAmit Daniel Kachhap 
40272d1100bSBartlomiej Zolnierkiewicz static int exynos4210_tmu_initialize(struct platform_device *pdev)
40372d1100bSBartlomiej Zolnierkiewicz {
40472d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
4053b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
4063b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
4073b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(tz);
40872d1100bSBartlomiej Zolnierkiewicz 	int ret = 0, threshold_code, i;
4093b6a1a80SLukasz Majewski 	unsigned long reference, temp;
4103b6a1a80SLukasz Majewski 	unsigned int status;
4113b6a1a80SLukasz Majewski 
4123b6a1a80SLukasz Majewski 	if (!trips) {
4133b6a1a80SLukasz Majewski 		pr_err("%s: Cannot get trip points from of-thermal.c!\n",
4143b6a1a80SLukasz Majewski 		       __func__);
4153b6a1a80SLukasz Majewski 		ret = -ENODEV;
4163b6a1a80SLukasz Majewski 		goto out;
4173b6a1a80SLukasz Majewski 	}
41872d1100bSBartlomiej Zolnierkiewicz 
41972d1100bSBartlomiej Zolnierkiewicz 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
42072d1100bSBartlomiej Zolnierkiewicz 	if (!status) {
42172d1100bSBartlomiej Zolnierkiewicz 		ret = -EBUSY;
42272d1100bSBartlomiej Zolnierkiewicz 		goto out;
42372d1100bSBartlomiej Zolnierkiewicz 	}
42472d1100bSBartlomiej Zolnierkiewicz 
42572d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, readl(data->base + EXYNOS_TMU_REG_TRIMINFO));
42672d1100bSBartlomiej Zolnierkiewicz 
42772d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for threshold */
4283b6a1a80SLukasz Majewski 	reference = trips[0].temperature / MCELSIUS;
4293b6a1a80SLukasz Majewski 	threshold_code = temp_to_code(data, reference);
4303b6a1a80SLukasz Majewski 	if (threshold_code < 0) {
4313b6a1a80SLukasz Majewski 		ret = threshold_code;
4323b6a1a80SLukasz Majewski 		goto out;
4333b6a1a80SLukasz Majewski 	}
43472d1100bSBartlomiej Zolnierkiewicz 	writeb(threshold_code, data->base + EXYNOS4210_TMU_REG_THRESHOLD_TEMP);
43572d1100bSBartlomiej Zolnierkiewicz 
4363b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
4373b6a1a80SLukasz Majewski 		temp = trips[i].temperature / MCELSIUS;
4383b6a1a80SLukasz Majewski 		writeb(temp - reference, data->base +
43972d1100bSBartlomiej Zolnierkiewicz 		       EXYNOS4210_TMU_REG_TRIG_LEVEL0 + i * 4);
4403b6a1a80SLukasz Majewski 	}
44172d1100bSBartlomiej Zolnierkiewicz 
442a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
44372d1100bSBartlomiej Zolnierkiewicz out:
44472d1100bSBartlomiej Zolnierkiewicz 	return ret;
44572d1100bSBartlomiej Zolnierkiewicz }
44672d1100bSBartlomiej Zolnierkiewicz 
44772d1100bSBartlomiej Zolnierkiewicz static int exynos4412_tmu_initialize(struct platform_device *pdev)
44872d1100bSBartlomiej Zolnierkiewicz {
44972d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
4503b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
4513b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(data->tzd);
45272d1100bSBartlomiej Zolnierkiewicz 	unsigned int status, trim_info, con, ctrl, rising_threshold;
45372d1100bSBartlomiej Zolnierkiewicz 	int ret = 0, threshold_code, i;
4543b6a1a80SLukasz Majewski 	unsigned long crit_temp = 0;
45572d1100bSBartlomiej Zolnierkiewicz 
45672d1100bSBartlomiej Zolnierkiewicz 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
45772d1100bSBartlomiej Zolnierkiewicz 	if (!status) {
45872d1100bSBartlomiej Zolnierkiewicz 		ret = -EBUSY;
45972d1100bSBartlomiej Zolnierkiewicz 		goto out;
46072d1100bSBartlomiej Zolnierkiewicz 	}
46172d1100bSBartlomiej Zolnierkiewicz 
46272d1100bSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS3250 ||
46372d1100bSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS4412 ||
46472d1100bSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS5250) {
46572d1100bSBartlomiej Zolnierkiewicz 		if (data->soc == SOC_ARCH_EXYNOS3250) {
46672d1100bSBartlomiej Zolnierkiewicz 			ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON1);
46772d1100bSBartlomiej Zolnierkiewicz 			ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
46872d1100bSBartlomiej Zolnierkiewicz 			writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON1);
46972d1100bSBartlomiej Zolnierkiewicz 		}
47072d1100bSBartlomiej Zolnierkiewicz 		ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON2);
47172d1100bSBartlomiej Zolnierkiewicz 		ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
47272d1100bSBartlomiej Zolnierkiewicz 		writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON2);
47372d1100bSBartlomiej Zolnierkiewicz 	}
47472d1100bSBartlomiej Zolnierkiewicz 
47572d1100bSBartlomiej Zolnierkiewicz 	/* On exynos5420 the triminfo register is in the shared space */
47672d1100bSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO)
47772d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base_second + EXYNOS_TMU_REG_TRIMINFO);
47872d1100bSBartlomiej Zolnierkiewicz 	else
47972d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
48072d1100bSBartlomiej Zolnierkiewicz 
48172d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, trim_info);
48272d1100bSBartlomiej Zolnierkiewicz 
48372d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for rising and falling threshold */
48472d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = readl(data->base + EXYNOS_THD_TEMP_RISE);
48572d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = get_th_reg(data, rising_threshold, false);
48672d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
48772d1100bSBartlomiej Zolnierkiewicz 	writel(get_th_reg(data, 0, true), data->base + EXYNOS_THD_TEMP_FALL);
48872d1100bSBartlomiej Zolnierkiewicz 
489a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
49072d1100bSBartlomiej Zolnierkiewicz 
49172d1100bSBartlomiej Zolnierkiewicz 	/* if last threshold limit is also present */
4923b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(data->tzd); i++) {
4933b6a1a80SLukasz Majewski 		if (trips[i].type == THERMAL_TRIP_CRITICAL) {
4943b6a1a80SLukasz Majewski 			crit_temp = trips[i].temperature;
4953b6a1a80SLukasz Majewski 			break;
4963b6a1a80SLukasz Majewski 		}
4973b6a1a80SLukasz Majewski 	}
4983b6a1a80SLukasz Majewski 
4993b6a1a80SLukasz Majewski 	if (i == of_thermal_get_ntrips(data->tzd)) {
5003b6a1a80SLukasz Majewski 		pr_err("%s: No CRITICAL trip point defined at of-thermal.c!\n",
5013b6a1a80SLukasz Majewski 		       __func__);
5023b6a1a80SLukasz Majewski 		ret = -EINVAL;
5033b6a1a80SLukasz Majewski 		goto out;
5043b6a1a80SLukasz Majewski 	}
5053b6a1a80SLukasz Majewski 
5063b6a1a80SLukasz Majewski 	threshold_code = temp_to_code(data, crit_temp / MCELSIUS);
50772d1100bSBartlomiej Zolnierkiewicz 	/* 1-4 level to be assigned in th0 reg */
50872d1100bSBartlomiej Zolnierkiewicz 	rising_threshold &= ~(0xff << 8 * i);
50972d1100bSBartlomiej Zolnierkiewicz 	rising_threshold |= threshold_code << 8 * i;
51072d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
51172d1100bSBartlomiej Zolnierkiewicz 	con = readl(data->base + EXYNOS_TMU_REG_CONTROL);
51272d1100bSBartlomiej Zolnierkiewicz 	con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
51372d1100bSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
5143b6a1a80SLukasz Majewski 
51572d1100bSBartlomiej Zolnierkiewicz out:
51672d1100bSBartlomiej Zolnierkiewicz 	return ret;
51772d1100bSBartlomiej Zolnierkiewicz }
51872d1100bSBartlomiej Zolnierkiewicz 
519488c7455SChanwoo Choi static int exynos5433_tmu_initialize(struct platform_device *pdev)
520488c7455SChanwoo Choi {
521488c7455SChanwoo Choi 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
522488c7455SChanwoo Choi 	struct exynos_tmu_platform_data *pdata = data->pdata;
523488c7455SChanwoo Choi 	struct thermal_zone_device *tz = data->tzd;
524488c7455SChanwoo Choi 	unsigned int status, trim_info;
525488c7455SChanwoo Choi 	unsigned int rising_threshold = 0, falling_threshold = 0;
52617e8351aSSascha Hauer 	int temp, temp_hist;
527488c7455SChanwoo Choi 	int ret = 0, threshold_code, i, sensor_id, cal_type;
528488c7455SChanwoo Choi 
529488c7455SChanwoo Choi 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
530488c7455SChanwoo Choi 	if (!status) {
531488c7455SChanwoo Choi 		ret = -EBUSY;
532488c7455SChanwoo Choi 		goto out;
533488c7455SChanwoo Choi 	}
534488c7455SChanwoo Choi 
535488c7455SChanwoo Choi 	trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
536488c7455SChanwoo Choi 	sanitize_temp_error(data, trim_info);
537488c7455SChanwoo Choi 
538488c7455SChanwoo Choi 	/* Read the temperature sensor id */
539488c7455SChanwoo Choi 	sensor_id = (trim_info & EXYNOS5433_TRIMINFO_SENSOR_ID_MASK)
540488c7455SChanwoo Choi 				>> EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT;
541488c7455SChanwoo Choi 	dev_info(&pdev->dev, "Temperature sensor ID: 0x%x\n", sensor_id);
542488c7455SChanwoo Choi 
543488c7455SChanwoo Choi 	/* Read the calibration mode */
544488c7455SChanwoo Choi 	writel(trim_info, data->base + EXYNOS_TMU_REG_TRIMINFO);
545488c7455SChanwoo Choi 	cal_type = (trim_info & EXYNOS5433_TRIMINFO_CALIB_SEL_MASK)
546488c7455SChanwoo Choi 				>> EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT;
547488c7455SChanwoo Choi 
548488c7455SChanwoo Choi 	switch (cal_type) {
549488c7455SChanwoo Choi 	case EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING:
550488c7455SChanwoo Choi 		pdata->cal_type = TYPE_ONE_POINT_TRIMMING;
551488c7455SChanwoo Choi 		break;
552488c7455SChanwoo Choi 	case EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING:
553488c7455SChanwoo Choi 		pdata->cal_type = TYPE_TWO_POINT_TRIMMING;
554488c7455SChanwoo Choi 		break;
555488c7455SChanwoo Choi 	default:
556488c7455SChanwoo Choi 		pdata->cal_type = TYPE_ONE_POINT_TRIMMING;
557488c7455SChanwoo Choi 		break;
558baba1ebbSKrzysztof Kozlowski 	}
559488c7455SChanwoo Choi 
560488c7455SChanwoo Choi 	dev_info(&pdev->dev, "Calibration type is %d-point calibration\n",
561488c7455SChanwoo Choi 			cal_type ?  2 : 1);
562488c7455SChanwoo Choi 
563488c7455SChanwoo Choi 	/* Write temperature code for rising and falling threshold */
564488c7455SChanwoo Choi 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
565488c7455SChanwoo Choi 		int rising_reg_offset, falling_reg_offset;
566488c7455SChanwoo Choi 		int j = 0;
567488c7455SChanwoo Choi 
568488c7455SChanwoo Choi 		switch (i) {
569488c7455SChanwoo Choi 		case 0:
570488c7455SChanwoo Choi 		case 1:
571488c7455SChanwoo Choi 		case 2:
572488c7455SChanwoo Choi 		case 3:
573488c7455SChanwoo Choi 			rising_reg_offset = EXYNOS5433_THD_TEMP_RISE3_0;
574488c7455SChanwoo Choi 			falling_reg_offset = EXYNOS5433_THD_TEMP_FALL3_0;
575488c7455SChanwoo Choi 			j = i;
576488c7455SChanwoo Choi 			break;
577488c7455SChanwoo Choi 		case 4:
578488c7455SChanwoo Choi 		case 5:
579488c7455SChanwoo Choi 		case 6:
580488c7455SChanwoo Choi 		case 7:
581488c7455SChanwoo Choi 			rising_reg_offset = EXYNOS5433_THD_TEMP_RISE7_4;
582488c7455SChanwoo Choi 			falling_reg_offset = EXYNOS5433_THD_TEMP_FALL7_4;
583488c7455SChanwoo Choi 			j = i - 4;
584488c7455SChanwoo Choi 			break;
585488c7455SChanwoo Choi 		default:
586488c7455SChanwoo Choi 			continue;
587488c7455SChanwoo Choi 		}
588488c7455SChanwoo Choi 
589488c7455SChanwoo Choi 		/* Write temperature code for rising threshold */
590488c7455SChanwoo Choi 		tz->ops->get_trip_temp(tz, i, &temp);
591488c7455SChanwoo Choi 		temp /= MCELSIUS;
592488c7455SChanwoo Choi 		threshold_code = temp_to_code(data, temp);
593488c7455SChanwoo Choi 
594488c7455SChanwoo Choi 		rising_threshold = readl(data->base + rising_reg_offset);
595488c7455SChanwoo Choi 		rising_threshold |= (threshold_code << j * 8);
596488c7455SChanwoo Choi 		writel(rising_threshold, data->base + rising_reg_offset);
597488c7455SChanwoo Choi 
598488c7455SChanwoo Choi 		/* Write temperature code for falling threshold */
599488c7455SChanwoo Choi 		tz->ops->get_trip_hyst(tz, i, &temp_hist);
600488c7455SChanwoo Choi 		temp_hist = temp - (temp_hist / MCELSIUS);
601488c7455SChanwoo Choi 		threshold_code = temp_to_code(data, temp_hist);
602488c7455SChanwoo Choi 
603488c7455SChanwoo Choi 		falling_threshold = readl(data->base + falling_reg_offset);
604488c7455SChanwoo Choi 		falling_threshold &= ~(0xff << j * 8);
605488c7455SChanwoo Choi 		falling_threshold |= (threshold_code << j * 8);
606488c7455SChanwoo Choi 		writel(falling_threshold, data->base + falling_reg_offset);
607488c7455SChanwoo Choi 	}
608488c7455SChanwoo Choi 
609488c7455SChanwoo Choi 	data->tmu_clear_irqs(data);
610488c7455SChanwoo Choi out:
611488c7455SChanwoo Choi 	return ret;
612488c7455SChanwoo Choi }
613488c7455SChanwoo Choi 
61472d1100bSBartlomiej Zolnierkiewicz static int exynos5440_tmu_initialize(struct platform_device *pdev)
61572d1100bSBartlomiej Zolnierkiewicz {
61672d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
61772d1100bSBartlomiej Zolnierkiewicz 	unsigned int trim_info = 0, con, rising_threshold;
618e35dbb4dSKrzysztof Kozlowski 	int threshold_code;
61917e8351aSSascha Hauer 	int crit_temp = 0;
62072d1100bSBartlomiej Zolnierkiewicz 
62172d1100bSBartlomiej Zolnierkiewicz 	/*
62272d1100bSBartlomiej Zolnierkiewicz 	 * For exynos5440 soc triminfo value is swapped between TMU0 and
62372d1100bSBartlomiej Zolnierkiewicz 	 * TMU2, so the below logic is needed.
62472d1100bSBartlomiej Zolnierkiewicz 	 */
62572d1100bSBartlomiej Zolnierkiewicz 	switch (data->id) {
62672d1100bSBartlomiej Zolnierkiewicz 	case 0:
62772d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base + EXYNOS5440_EFUSE_SWAP_OFFSET +
62872d1100bSBartlomiej Zolnierkiewicz 				 EXYNOS5440_TMU_S0_7_TRIM);
62972d1100bSBartlomiej Zolnierkiewicz 		break;
63072d1100bSBartlomiej Zolnierkiewicz 	case 1:
63172d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base + EXYNOS5440_TMU_S0_7_TRIM);
63272d1100bSBartlomiej Zolnierkiewicz 		break;
63372d1100bSBartlomiej Zolnierkiewicz 	case 2:
63472d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base - EXYNOS5440_EFUSE_SWAP_OFFSET +
63572d1100bSBartlomiej Zolnierkiewicz 				  EXYNOS5440_TMU_S0_7_TRIM);
63672d1100bSBartlomiej Zolnierkiewicz 	}
63772d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, trim_info);
63872d1100bSBartlomiej Zolnierkiewicz 
63972d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for rising and falling threshold */
64072d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = readl(data->base + EXYNOS5440_TMU_S0_7_TH0);
64172d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = get_th_reg(data, rising_threshold, false);
64272d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS5440_TMU_S0_7_TH0);
64372d1100bSBartlomiej Zolnierkiewicz 	writel(0, data->base + EXYNOS5440_TMU_S0_7_TH1);
64472d1100bSBartlomiej Zolnierkiewicz 
645a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
64672d1100bSBartlomiej Zolnierkiewicz 
64772d1100bSBartlomiej Zolnierkiewicz 	/* if last threshold limit is also present */
6483b6a1a80SLukasz Majewski 	if (!data->tzd->ops->get_crit_temp(data->tzd, &crit_temp)) {
6493b6a1a80SLukasz Majewski 		threshold_code = temp_to_code(data, crit_temp / MCELSIUS);
65072d1100bSBartlomiej Zolnierkiewicz 		/* 5th level to be assigned in th2 reg */
65172d1100bSBartlomiej Zolnierkiewicz 		rising_threshold =
65272d1100bSBartlomiej Zolnierkiewicz 			threshold_code << EXYNOS5440_TMU_TH_RISE4_SHIFT;
65372d1100bSBartlomiej Zolnierkiewicz 		writel(rising_threshold, data->base + EXYNOS5440_TMU_S0_7_TH2);
65472d1100bSBartlomiej Zolnierkiewicz 		con = readl(data->base + EXYNOS5440_TMU_S0_7_CTRL);
65572d1100bSBartlomiej Zolnierkiewicz 		con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
65672d1100bSBartlomiej Zolnierkiewicz 		writel(con, data->base + EXYNOS5440_TMU_S0_7_CTRL);
65772d1100bSBartlomiej Zolnierkiewicz 	}
65872d1100bSBartlomiej Zolnierkiewicz 	/* Clear the PMIN in the common TMU register */
65972d1100bSBartlomiej Zolnierkiewicz 	if (!data->id)
66072d1100bSBartlomiej Zolnierkiewicz 		writel(0, data->base_second + EXYNOS5440_TMU_PMIN);
661e35dbb4dSKrzysztof Kozlowski 
662e35dbb4dSKrzysztof Kozlowski 	return 0;
66372d1100bSBartlomiej Zolnierkiewicz }
66472d1100bSBartlomiej Zolnierkiewicz 
6656c247393SAbhilash Kesavan static int exynos7_tmu_initialize(struct platform_device *pdev)
6666c247393SAbhilash Kesavan {
6676c247393SAbhilash Kesavan 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
6686c247393SAbhilash Kesavan 	struct thermal_zone_device *tz = data->tzd;
6696c247393SAbhilash Kesavan 	unsigned int status, trim_info;
6706c247393SAbhilash Kesavan 	unsigned int rising_threshold = 0, falling_threshold = 0;
6716c247393SAbhilash Kesavan 	int ret = 0, threshold_code, i;
67217e8351aSSascha Hauer 	int temp, temp_hist;
6736c247393SAbhilash Kesavan 	unsigned int reg_off, bit_off;
6746c247393SAbhilash Kesavan 
6756c247393SAbhilash Kesavan 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
6766c247393SAbhilash Kesavan 	if (!status) {
6776c247393SAbhilash Kesavan 		ret = -EBUSY;
6786c247393SAbhilash Kesavan 		goto out;
6796c247393SAbhilash Kesavan 	}
6806c247393SAbhilash Kesavan 
6816c247393SAbhilash Kesavan 	trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
6826c247393SAbhilash Kesavan 
6836c247393SAbhilash Kesavan 	data->temp_error1 = trim_info & EXYNOS7_TMU_TEMP_MASK;
6846c247393SAbhilash Kesavan 	if (!data->temp_error1 ||
685e3ed3649SBartlomiej Zolnierkiewicz 	    (data->min_efuse_value > data->temp_error1) ||
686e3ed3649SBartlomiej Zolnierkiewicz 	    (data->temp_error1 > data->max_efuse_value))
687e3ed3649SBartlomiej Zolnierkiewicz 		data->temp_error1 = data->efuse_value & EXYNOS_TMU_TEMP_MASK;
6886c247393SAbhilash Kesavan 
6896c247393SAbhilash Kesavan 	/* Write temperature code for rising and falling threshold */
6906c247393SAbhilash Kesavan 	for (i = (of_thermal_get_ntrips(tz) - 1); i >= 0; i--) {
6916c247393SAbhilash Kesavan 		/*
6926c247393SAbhilash Kesavan 		 * On exynos7 there are 4 rising and 4 falling threshold
6936c247393SAbhilash Kesavan 		 * registers (0x50-0x5c and 0x60-0x6c respectively). Each
6946c247393SAbhilash Kesavan 		 * register holds the value of two threshold levels (at bit
6956c247393SAbhilash Kesavan 		 * offsets 0 and 16). Based on the fact that there are atmost
6966c247393SAbhilash Kesavan 		 * eight possible trigger levels, calculate the register and
6976c247393SAbhilash Kesavan 		 * bit offsets where the threshold levels are to be written.
6986c247393SAbhilash Kesavan 		 *
6996c247393SAbhilash Kesavan 		 * e.g. EXYNOS7_THD_TEMP_RISE7_6 (0x50)
7006c247393SAbhilash Kesavan 		 * [24:16] - Threshold level 7
7016c247393SAbhilash Kesavan 		 * [8:0] - Threshold level 6
7026c247393SAbhilash Kesavan 		 * e.g. EXYNOS7_THD_TEMP_RISE5_4 (0x54)
7036c247393SAbhilash Kesavan 		 * [24:16] - Threshold level 5
7046c247393SAbhilash Kesavan 		 * [8:0] - Threshold level 4
7056c247393SAbhilash Kesavan 		 *
7066c247393SAbhilash Kesavan 		 * and similarly for falling thresholds.
7076c247393SAbhilash Kesavan 		 *
7086c247393SAbhilash Kesavan 		 * Based on the above, calculate the register and bit offsets
7096c247393SAbhilash Kesavan 		 * for rising/falling threshold levels and populate them.
7106c247393SAbhilash Kesavan 		 */
7116c247393SAbhilash Kesavan 		reg_off = ((7 - i) / 2) * 4;
7126c247393SAbhilash Kesavan 		bit_off = ((8 - i) % 2);
7136c247393SAbhilash Kesavan 
7146c247393SAbhilash Kesavan 		tz->ops->get_trip_temp(tz, i, &temp);
7156c247393SAbhilash Kesavan 		temp /= MCELSIUS;
7166c247393SAbhilash Kesavan 
7176c247393SAbhilash Kesavan 		tz->ops->get_trip_hyst(tz, i, &temp_hist);
7186c247393SAbhilash Kesavan 		temp_hist = temp - (temp_hist / MCELSIUS);
7196c247393SAbhilash Kesavan 
7206c247393SAbhilash Kesavan 		/* Set 9-bit temperature code for rising threshold levels */
7216c247393SAbhilash Kesavan 		threshold_code = temp_to_code(data, temp);
7226c247393SAbhilash Kesavan 		rising_threshold = readl(data->base +
7236c247393SAbhilash Kesavan 			EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
7246c247393SAbhilash Kesavan 		rising_threshold &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
7256c247393SAbhilash Kesavan 		rising_threshold |= threshold_code << (16 * bit_off);
7266c247393SAbhilash Kesavan 		writel(rising_threshold,
7276c247393SAbhilash Kesavan 		       data->base + EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
7286c247393SAbhilash Kesavan 
7296c247393SAbhilash Kesavan 		/* Set 9-bit temperature code for falling threshold levels */
7306c247393SAbhilash Kesavan 		threshold_code = temp_to_code(data, temp_hist);
7316c247393SAbhilash Kesavan 		falling_threshold &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
7326c247393SAbhilash Kesavan 		falling_threshold |= threshold_code << (16 * bit_off);
7336c247393SAbhilash Kesavan 		writel(falling_threshold,
7346c247393SAbhilash Kesavan 		       data->base + EXYNOS7_THD_TEMP_FALL7_6 + reg_off);
7356c247393SAbhilash Kesavan 	}
7366c247393SAbhilash Kesavan 
7376c247393SAbhilash Kesavan 	data->tmu_clear_irqs(data);
7386c247393SAbhilash Kesavan out:
7396c247393SAbhilash Kesavan 	return ret;
7406c247393SAbhilash Kesavan }
7416c247393SAbhilash Kesavan 
74237f9034fSBartlomiej Zolnierkiewicz static void exynos4210_tmu_control(struct platform_device *pdev, bool on)
74337f9034fSBartlomiej Zolnierkiewicz {
74437f9034fSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
7453b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
74637f9034fSBartlomiej Zolnierkiewicz 	unsigned int con, interrupt_en;
74737f9034fSBartlomiej Zolnierkiewicz 
74837f9034fSBartlomiej Zolnierkiewicz 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
74937f9034fSBartlomiej Zolnierkiewicz 
75059dfa54cSAmit Daniel Kachhap 	if (on) {
75159dfa54cSAmit Daniel Kachhap 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
75259dfa54cSAmit Daniel Kachhap 		interrupt_en =
7533b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 3)
7543b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE3_SHIFT) |
7553b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 2)
7563b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE2_SHIFT) |
7573b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 1)
7583b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE1_SHIFT) |
7593b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 0)
7603b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE0_SHIFT);
7613b6a1a80SLukasz Majewski 
762e0761533SBartlomiej Zolnierkiewicz 		if (data->soc != SOC_ARCH_EXYNOS4210)
76359dfa54cSAmit Daniel Kachhap 			interrupt_en |=
76437f9034fSBartlomiej Zolnierkiewicz 				interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
76559dfa54cSAmit Daniel Kachhap 	} else {
76659dfa54cSAmit Daniel Kachhap 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
76759dfa54cSAmit Daniel Kachhap 		interrupt_en = 0; /* Disable all interrupts */
76859dfa54cSAmit Daniel Kachhap 	}
76937f9034fSBartlomiej Zolnierkiewicz 	writel(interrupt_en, data->base + EXYNOS_TMU_REG_INTEN);
77037f9034fSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
77137f9034fSBartlomiej Zolnierkiewicz }
77259dfa54cSAmit Daniel Kachhap 
773488c7455SChanwoo Choi static void exynos5433_tmu_control(struct platform_device *pdev, bool on)
774488c7455SChanwoo Choi {
775488c7455SChanwoo Choi 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
776488c7455SChanwoo Choi 	struct thermal_zone_device *tz = data->tzd;
777488c7455SChanwoo Choi 	unsigned int con, interrupt_en, pd_det_en;
778488c7455SChanwoo Choi 
779488c7455SChanwoo Choi 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
780488c7455SChanwoo Choi 
781488c7455SChanwoo Choi 	if (on) {
782488c7455SChanwoo Choi 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
783488c7455SChanwoo Choi 		interrupt_en =
784488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 7)
785488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE7_SHIFT) |
786488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 6)
787488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE6_SHIFT) |
788488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 5)
789488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE5_SHIFT) |
790488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 4)
791488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE4_SHIFT) |
792488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 3)
793488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE3_SHIFT) |
794488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 2)
795488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE2_SHIFT) |
796488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 1)
797488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE1_SHIFT) |
798488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 0)
799488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE0_SHIFT);
800488c7455SChanwoo Choi 
801488c7455SChanwoo Choi 		interrupt_en |=
802488c7455SChanwoo Choi 			interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
803488c7455SChanwoo Choi 	} else {
804488c7455SChanwoo Choi 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
805488c7455SChanwoo Choi 		interrupt_en = 0; /* Disable all interrupts */
806488c7455SChanwoo Choi 	}
807488c7455SChanwoo Choi 
808488c7455SChanwoo Choi 	pd_det_en = on ? EXYNOS5433_PD_DET_EN : 0;
809488c7455SChanwoo Choi 
810488c7455SChanwoo Choi 	writel(pd_det_en, data->base + EXYNOS5433_TMU_PD_DET_EN);
811488c7455SChanwoo Choi 	writel(interrupt_en, data->base + EXYNOS5433_TMU_REG_INTEN);
812488c7455SChanwoo Choi 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
813488c7455SChanwoo Choi }
814488c7455SChanwoo Choi 
81537f9034fSBartlomiej Zolnierkiewicz static void exynos5440_tmu_control(struct platform_device *pdev, bool on)
81637f9034fSBartlomiej Zolnierkiewicz {
81737f9034fSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
8183b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
81937f9034fSBartlomiej Zolnierkiewicz 	unsigned int con, interrupt_en;
82037f9034fSBartlomiej Zolnierkiewicz 
82137f9034fSBartlomiej Zolnierkiewicz 	con = get_con_reg(data, readl(data->base + EXYNOS5440_TMU_S0_7_CTRL));
82237f9034fSBartlomiej Zolnierkiewicz 
82337f9034fSBartlomiej Zolnierkiewicz 	if (on) {
82437f9034fSBartlomiej Zolnierkiewicz 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
82537f9034fSBartlomiej Zolnierkiewicz 		interrupt_en =
8263b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 3)
8273b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE3_SHIFT) |
8283b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 2)
8293b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE2_SHIFT) |
8303b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 1)
8313b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE1_SHIFT) |
8323b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 0)
8333b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE0_SHIFT);
8343b6a1a80SLukasz Majewski 		interrupt_en |=
8353b6a1a80SLukasz Majewski 			interrupt_en << EXYNOS5440_TMU_INTEN_FALL0_SHIFT;
83637f9034fSBartlomiej Zolnierkiewicz 	} else {
83737f9034fSBartlomiej Zolnierkiewicz 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
83837f9034fSBartlomiej Zolnierkiewicz 		interrupt_en = 0; /* Disable all interrupts */
83937f9034fSBartlomiej Zolnierkiewicz 	}
84037f9034fSBartlomiej Zolnierkiewicz 	writel(interrupt_en, data->base + EXYNOS5440_TMU_S0_7_IRQEN);
84137f9034fSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS5440_TMU_S0_7_CTRL);
84259dfa54cSAmit Daniel Kachhap }
84359dfa54cSAmit Daniel Kachhap 
8446c247393SAbhilash Kesavan static void exynos7_tmu_control(struct platform_device *pdev, bool on)
8456c247393SAbhilash Kesavan {
8466c247393SAbhilash Kesavan 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
8476c247393SAbhilash Kesavan 	struct thermal_zone_device *tz = data->tzd;
8486c247393SAbhilash Kesavan 	unsigned int con, interrupt_en;
8496c247393SAbhilash Kesavan 
8506c247393SAbhilash Kesavan 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
8516c247393SAbhilash Kesavan 
8526c247393SAbhilash Kesavan 	if (on) {
8536c247393SAbhilash Kesavan 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
85442b696e8SChanwoo Choi 		con |= (1 << EXYNOS7_PD_DET_EN_SHIFT);
8556c247393SAbhilash Kesavan 		interrupt_en =
8566c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 7)
8576c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE7_SHIFT) |
8586c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 6)
8596c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE6_SHIFT) |
8606c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 5)
8616c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE5_SHIFT) |
8626c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 4)
8636c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE4_SHIFT) |
8646c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 3)
8656c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE3_SHIFT) |
8666c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 2)
8676c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE2_SHIFT) |
8686c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 1)
8696c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE1_SHIFT) |
8706c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 0)
8716c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE0_SHIFT);
8726c247393SAbhilash Kesavan 
8736c247393SAbhilash Kesavan 		interrupt_en |=
8746c247393SAbhilash Kesavan 			interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
8756c247393SAbhilash Kesavan 	} else {
8766c247393SAbhilash Kesavan 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
87742b696e8SChanwoo Choi 		con &= ~(1 << EXYNOS7_PD_DET_EN_SHIFT);
8786c247393SAbhilash Kesavan 		interrupt_en = 0; /* Disable all interrupts */
8796c247393SAbhilash Kesavan 	}
8806c247393SAbhilash Kesavan 
8816c247393SAbhilash Kesavan 	writel(interrupt_en, data->base + EXYNOS7_TMU_REG_INTEN);
8826c247393SAbhilash Kesavan 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
8836c247393SAbhilash Kesavan }
8846c247393SAbhilash Kesavan 
88517e8351aSSascha Hauer static int exynos_get_temp(void *p, int *temp)
88659dfa54cSAmit Daniel Kachhap {
8873b6a1a80SLukasz Majewski 	struct exynos_tmu_data *data = p;
88808d725cdSMarek Szyprowski 	int value, ret = 0;
8893b6a1a80SLukasz Majewski 
8900eb875d8SMarek Szyprowski 	if (!data || !data->tmu_read || !data->enabled)
8913b6a1a80SLukasz Majewski 		return -EINVAL;
89259dfa54cSAmit Daniel Kachhap 
89359dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
89459dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
8953b6a1a80SLukasz Majewski 
89608d725cdSMarek Szyprowski 	value = data->tmu_read(data);
89708d725cdSMarek Szyprowski 	if (value < 0)
89808d725cdSMarek Szyprowski 		ret = value;
89908d725cdSMarek Szyprowski 	else
90008d725cdSMarek Szyprowski 		*temp = code_to_temp(data, value) * MCELSIUS;
9013b6a1a80SLukasz Majewski 
90259dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
90359dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
90459dfa54cSAmit Daniel Kachhap 
90508d725cdSMarek Szyprowski 	return ret;
90659dfa54cSAmit Daniel Kachhap }
90759dfa54cSAmit Daniel Kachhap 
90859dfa54cSAmit Daniel Kachhap #ifdef CONFIG_THERMAL_EMULATION
909154013eaSBartlomiej Zolnierkiewicz static u32 get_emul_con_reg(struct exynos_tmu_data *data, unsigned int val,
91017e8351aSSascha Hauer 			    int temp)
911154013eaSBartlomiej Zolnierkiewicz {
912154013eaSBartlomiej Zolnierkiewicz 	if (temp) {
913154013eaSBartlomiej Zolnierkiewicz 		temp /= MCELSIUS;
914154013eaSBartlomiej Zolnierkiewicz 
915d564b55aSBartlomiej Zolnierkiewicz 		if (data->soc != SOC_ARCH_EXYNOS5440) {
916154013eaSBartlomiej Zolnierkiewicz 			val &= ~(EXYNOS_EMUL_TIME_MASK << EXYNOS_EMUL_TIME_SHIFT);
917154013eaSBartlomiej Zolnierkiewicz 			val |= (EXYNOS_EMUL_TIME << EXYNOS_EMUL_TIME_SHIFT);
918154013eaSBartlomiej Zolnierkiewicz 		}
9196c247393SAbhilash Kesavan 		if (data->soc == SOC_ARCH_EXYNOS7) {
9206c247393SAbhilash Kesavan 			val &= ~(EXYNOS7_EMUL_DATA_MASK <<
9216c247393SAbhilash Kesavan 				EXYNOS7_EMUL_DATA_SHIFT);
9226c247393SAbhilash Kesavan 			val |= (temp_to_code(data, temp) <<
9236c247393SAbhilash Kesavan 				EXYNOS7_EMUL_DATA_SHIFT) |
924154013eaSBartlomiej Zolnierkiewicz 				EXYNOS_EMUL_ENABLE;
925154013eaSBartlomiej Zolnierkiewicz 		} else {
9266c247393SAbhilash Kesavan 			val &= ~(EXYNOS_EMUL_DATA_MASK <<
9276c247393SAbhilash Kesavan 				EXYNOS_EMUL_DATA_SHIFT);
9286c247393SAbhilash Kesavan 			val |= (temp_to_code(data, temp) <<
9296c247393SAbhilash Kesavan 				EXYNOS_EMUL_DATA_SHIFT) |
9306c247393SAbhilash Kesavan 				EXYNOS_EMUL_ENABLE;
9316c247393SAbhilash Kesavan 		}
9326c247393SAbhilash Kesavan 	} else {
933154013eaSBartlomiej Zolnierkiewicz 		val &= ~EXYNOS_EMUL_ENABLE;
934154013eaSBartlomiej Zolnierkiewicz 	}
935154013eaSBartlomiej Zolnierkiewicz 
936154013eaSBartlomiej Zolnierkiewicz 	return val;
937154013eaSBartlomiej Zolnierkiewicz }
938154013eaSBartlomiej Zolnierkiewicz 
939285d994aSBartlomiej Zolnierkiewicz static void exynos4412_tmu_set_emulation(struct exynos_tmu_data *data,
94017e8351aSSascha Hauer 					 int temp)
941285d994aSBartlomiej Zolnierkiewicz {
942285d994aSBartlomiej Zolnierkiewicz 	unsigned int val;
943285d994aSBartlomiej Zolnierkiewicz 	u32 emul_con;
944285d994aSBartlomiej Zolnierkiewicz 
945285d994aSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5260)
946285d994aSBartlomiej Zolnierkiewicz 		emul_con = EXYNOS5260_EMUL_CON;
947b28fec13SSudip Mukherjee 	else if (data->soc == SOC_ARCH_EXYNOS5433)
948488c7455SChanwoo Choi 		emul_con = EXYNOS5433_TMU_EMUL_CON;
9496c247393SAbhilash Kesavan 	else if (data->soc == SOC_ARCH_EXYNOS7)
9506c247393SAbhilash Kesavan 		emul_con = EXYNOS7_TMU_REG_EMUL_CON;
951285d994aSBartlomiej Zolnierkiewicz 	else
952285d994aSBartlomiej Zolnierkiewicz 		emul_con = EXYNOS_EMUL_CON;
953285d994aSBartlomiej Zolnierkiewicz 
954285d994aSBartlomiej Zolnierkiewicz 	val = readl(data->base + emul_con);
955285d994aSBartlomiej Zolnierkiewicz 	val = get_emul_con_reg(data, val, temp);
956285d994aSBartlomiej Zolnierkiewicz 	writel(val, data->base + emul_con);
957285d994aSBartlomiej Zolnierkiewicz }
958285d994aSBartlomiej Zolnierkiewicz 
959285d994aSBartlomiej Zolnierkiewicz static void exynos5440_tmu_set_emulation(struct exynos_tmu_data *data,
96017e8351aSSascha Hauer 					 int temp)
961285d994aSBartlomiej Zolnierkiewicz {
962285d994aSBartlomiej Zolnierkiewicz 	unsigned int val;
963285d994aSBartlomiej Zolnierkiewicz 
964285d994aSBartlomiej Zolnierkiewicz 	val = readl(data->base + EXYNOS5440_TMU_S0_7_DEBUG);
965285d994aSBartlomiej Zolnierkiewicz 	val = get_emul_con_reg(data, val, temp);
966285d994aSBartlomiej Zolnierkiewicz 	writel(val, data->base + EXYNOS5440_TMU_S0_7_DEBUG);
967285d994aSBartlomiej Zolnierkiewicz }
968285d994aSBartlomiej Zolnierkiewicz 
96917e8351aSSascha Hauer static int exynos_tmu_set_emulation(void *drv_data, int temp)
97059dfa54cSAmit Daniel Kachhap {
97159dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = drv_data;
97259dfa54cSAmit Daniel Kachhap 	int ret = -EINVAL;
97359dfa54cSAmit Daniel Kachhap 
974ef3f80fcSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS4210)
97559dfa54cSAmit Daniel Kachhap 		goto out;
97659dfa54cSAmit Daniel Kachhap 
97759dfa54cSAmit Daniel Kachhap 	if (temp && temp < MCELSIUS)
97859dfa54cSAmit Daniel Kachhap 		goto out;
97959dfa54cSAmit Daniel Kachhap 
98059dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
98159dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
982285d994aSBartlomiej Zolnierkiewicz 	data->tmu_set_emulation(data, temp);
98359dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
98459dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
98559dfa54cSAmit Daniel Kachhap 	return 0;
98659dfa54cSAmit Daniel Kachhap out:
98759dfa54cSAmit Daniel Kachhap 	return ret;
98859dfa54cSAmit Daniel Kachhap }
98959dfa54cSAmit Daniel Kachhap #else
990285d994aSBartlomiej Zolnierkiewicz #define exynos4412_tmu_set_emulation NULL
991285d994aSBartlomiej Zolnierkiewicz #define exynos5440_tmu_set_emulation NULL
99217e8351aSSascha Hauer static int exynos_tmu_set_emulation(void *drv_data, int temp)
99359dfa54cSAmit Daniel Kachhap 	{ return -EINVAL; }
99459dfa54cSAmit Daniel Kachhap #endif /* CONFIG_THERMAL_EMULATION */
99559dfa54cSAmit Daniel Kachhap 
996b79985caSBartlomiej Zolnierkiewicz static int exynos4210_tmu_read(struct exynos_tmu_data *data)
997b79985caSBartlomiej Zolnierkiewicz {
998b79985caSBartlomiej Zolnierkiewicz 	int ret = readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
999b79985caSBartlomiej Zolnierkiewicz 
1000b79985caSBartlomiej Zolnierkiewicz 	/* "temp_code" should range between 75 and 175 */
1001b79985caSBartlomiej Zolnierkiewicz 	return (ret < 75 || ret > 175) ? -ENODATA : ret;
1002b79985caSBartlomiej Zolnierkiewicz }
1003b79985caSBartlomiej Zolnierkiewicz 
1004b79985caSBartlomiej Zolnierkiewicz static int exynos4412_tmu_read(struct exynos_tmu_data *data)
1005b79985caSBartlomiej Zolnierkiewicz {
1006b79985caSBartlomiej Zolnierkiewicz 	return readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
1007b79985caSBartlomiej Zolnierkiewicz }
1008b79985caSBartlomiej Zolnierkiewicz 
1009b79985caSBartlomiej Zolnierkiewicz static int exynos5440_tmu_read(struct exynos_tmu_data *data)
1010b79985caSBartlomiej Zolnierkiewicz {
1011b79985caSBartlomiej Zolnierkiewicz 	return readb(data->base + EXYNOS5440_TMU_S0_7_TEMP);
1012b79985caSBartlomiej Zolnierkiewicz }
1013b79985caSBartlomiej Zolnierkiewicz 
10146c247393SAbhilash Kesavan static int exynos7_tmu_read(struct exynos_tmu_data *data)
10156c247393SAbhilash Kesavan {
10166c247393SAbhilash Kesavan 	return readw(data->base + EXYNOS_TMU_REG_CURRENT_TEMP) &
10176c247393SAbhilash Kesavan 		EXYNOS7_TMU_TEMP_MASK;
10186c247393SAbhilash Kesavan }
10196c247393SAbhilash Kesavan 
102059dfa54cSAmit Daniel Kachhap static void exynos_tmu_work(struct work_struct *work)
102159dfa54cSAmit Daniel Kachhap {
102259dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = container_of(work,
102359dfa54cSAmit Daniel Kachhap 			struct exynos_tmu_data, irq_work);
1024b835ced1SBartlomiej Zolnierkiewicz 	unsigned int val_type;
1025a0395eeeSAmit Daniel Kachhap 
102614a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
102714a11dc7SNaveen Krishna Chatradhi 		clk_enable(data->clk_sec);
1028a0395eeeSAmit Daniel Kachhap 	/* Find which sensor generated this interrupt */
1029421d5d12SBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5440) {
1030421d5d12SBartlomiej Zolnierkiewicz 		val_type = readl(data->base_second + EXYNOS5440_TMU_IRQ_STATUS);
1031a0395eeeSAmit Daniel Kachhap 		if (!((val_type >> data->id) & 0x1))
1032a0395eeeSAmit Daniel Kachhap 			goto out;
1033a0395eeeSAmit Daniel Kachhap 	}
103414a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
103514a11dc7SNaveen Krishna Chatradhi 		clk_disable(data->clk_sec);
103659dfa54cSAmit Daniel Kachhap 
10373b6a1a80SLukasz Majewski 	exynos_report_trigger(data);
103859dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
103959dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
1040b8d582b9SAmit Daniel Kachhap 
1041a4463c4fSAmit Daniel Kachhap 	/* TODO: take action based on particular interrupt */
1042a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
1043b8d582b9SAmit Daniel Kachhap 
104459dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
104559dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
1046a0395eeeSAmit Daniel Kachhap out:
104759dfa54cSAmit Daniel Kachhap 	enable_irq(data->irq);
104859dfa54cSAmit Daniel Kachhap }
104959dfa54cSAmit Daniel Kachhap 
1050a7331f72SBartlomiej Zolnierkiewicz static void exynos4210_tmu_clear_irqs(struct exynos_tmu_data *data)
1051a7331f72SBartlomiej Zolnierkiewicz {
1052a7331f72SBartlomiej Zolnierkiewicz 	unsigned int val_irq;
1053a7331f72SBartlomiej Zolnierkiewicz 	u32 tmu_intstat, tmu_intclear;
1054a7331f72SBartlomiej Zolnierkiewicz 
1055a7331f72SBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5260) {
1056a7331f72SBartlomiej Zolnierkiewicz 		tmu_intstat = EXYNOS5260_TMU_REG_INTSTAT;
1057a7331f72SBartlomiej Zolnierkiewicz 		tmu_intclear = EXYNOS5260_TMU_REG_INTCLEAR;
10586c247393SAbhilash Kesavan 	} else if (data->soc == SOC_ARCH_EXYNOS7) {
10596c247393SAbhilash Kesavan 		tmu_intstat = EXYNOS7_TMU_REG_INTPEND;
10606c247393SAbhilash Kesavan 		tmu_intclear = EXYNOS7_TMU_REG_INTPEND;
1061488c7455SChanwoo Choi 	} else if (data->soc == SOC_ARCH_EXYNOS5433) {
1062488c7455SChanwoo Choi 		tmu_intstat = EXYNOS5433_TMU_REG_INTPEND;
1063488c7455SChanwoo Choi 		tmu_intclear = EXYNOS5433_TMU_REG_INTPEND;
1064a7331f72SBartlomiej Zolnierkiewicz 	} else {
1065a7331f72SBartlomiej Zolnierkiewicz 		tmu_intstat = EXYNOS_TMU_REG_INTSTAT;
1066a7331f72SBartlomiej Zolnierkiewicz 		tmu_intclear = EXYNOS_TMU_REG_INTCLEAR;
1067a7331f72SBartlomiej Zolnierkiewicz 	}
1068a7331f72SBartlomiej Zolnierkiewicz 
1069a7331f72SBartlomiej Zolnierkiewicz 	val_irq = readl(data->base + tmu_intstat);
1070a7331f72SBartlomiej Zolnierkiewicz 	/*
1071a7331f72SBartlomiej Zolnierkiewicz 	 * Clear the interrupts.  Please note that the documentation for
1072a7331f72SBartlomiej Zolnierkiewicz 	 * Exynos3250, Exynos4412, Exynos5250 and Exynos5260 incorrectly
1073a7331f72SBartlomiej Zolnierkiewicz 	 * states that INTCLEAR register has a different placing of bits
1074a7331f72SBartlomiej Zolnierkiewicz 	 * responsible for FALL IRQs than INTSTAT register.  Exynos5420
1075a7331f72SBartlomiej Zolnierkiewicz 	 * and Exynos5440 documentation is correct (Exynos4210 doesn't
1076a7331f72SBartlomiej Zolnierkiewicz 	 * support FALL IRQs at all).
1077a7331f72SBartlomiej Zolnierkiewicz 	 */
1078a7331f72SBartlomiej Zolnierkiewicz 	writel(val_irq, data->base + tmu_intclear);
1079a7331f72SBartlomiej Zolnierkiewicz }
1080a7331f72SBartlomiej Zolnierkiewicz 
1081a7331f72SBartlomiej Zolnierkiewicz static void exynos5440_tmu_clear_irqs(struct exynos_tmu_data *data)
1082a7331f72SBartlomiej Zolnierkiewicz {
1083a7331f72SBartlomiej Zolnierkiewicz 	unsigned int val_irq;
1084a7331f72SBartlomiej Zolnierkiewicz 
1085a7331f72SBartlomiej Zolnierkiewicz 	val_irq = readl(data->base + EXYNOS5440_TMU_S0_7_IRQ);
1086a7331f72SBartlomiej Zolnierkiewicz 	/* clear the interrupts */
1087a7331f72SBartlomiej Zolnierkiewicz 	writel(val_irq, data->base + EXYNOS5440_TMU_S0_7_IRQ);
1088a7331f72SBartlomiej Zolnierkiewicz }
1089a7331f72SBartlomiej Zolnierkiewicz 
109059dfa54cSAmit Daniel Kachhap static irqreturn_t exynos_tmu_irq(int irq, void *id)
109159dfa54cSAmit Daniel Kachhap {
109259dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = id;
109359dfa54cSAmit Daniel Kachhap 
109459dfa54cSAmit Daniel Kachhap 	disable_irq_nosync(irq);
109559dfa54cSAmit Daniel Kachhap 	schedule_work(&data->irq_work);
109659dfa54cSAmit Daniel Kachhap 
109759dfa54cSAmit Daniel Kachhap 	return IRQ_HANDLED;
109859dfa54cSAmit Daniel Kachhap }
109959dfa54cSAmit Daniel Kachhap 
110059dfa54cSAmit Daniel Kachhap static const struct of_device_id exynos_tmu_match[] = {
1101fee88e2bSMaciej Purski 	{
1102fee88e2bSMaciej Purski 		.compatible = "samsung,exynos3250-tmu",
1103fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS3250,
1104fee88e2bSMaciej Purski 	}, {
1105fee88e2bSMaciej Purski 		.compatible = "samsung,exynos4210-tmu",
1106fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS4210,
1107fee88e2bSMaciej Purski 	}, {
1108fee88e2bSMaciej Purski 		.compatible = "samsung,exynos4412-tmu",
1109fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS4412,
1110fee88e2bSMaciej Purski 	}, {
1111fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5250-tmu",
1112fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5250,
1113fee88e2bSMaciej Purski 	}, {
1114fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5260-tmu",
1115fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5260,
1116fee88e2bSMaciej Purski 	}, {
1117fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5420-tmu",
1118fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5420,
1119fee88e2bSMaciej Purski 	}, {
1120fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5420-tmu-ext-triminfo",
1121fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5420_TRIMINFO,
1122fee88e2bSMaciej Purski 	}, {
1123fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5433-tmu",
1124fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5433,
1125fee88e2bSMaciej Purski 	}, {
1126fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5440-tmu",
1127fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5440,
1128fee88e2bSMaciej Purski 	}, {
1129fee88e2bSMaciej Purski 		.compatible = "samsung,exynos7-tmu",
1130fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS7,
1131fee88e2bSMaciej Purski 	},
1132fee88e2bSMaciej Purski 	{ },
113359dfa54cSAmit Daniel Kachhap };
113459dfa54cSAmit Daniel Kachhap MODULE_DEVICE_TABLE(of, exynos_tmu_match);
113559dfa54cSAmit Daniel Kachhap 
11363b6a1a80SLukasz Majewski static int exynos_of_sensor_conf(struct device_node *np,
11373b6a1a80SLukasz Majewski 				 struct exynos_tmu_platform_data *pdata)
11383b6a1a80SLukasz Majewski {
11393b6a1a80SLukasz Majewski 	of_node_get(np);
11403b6a1a80SLukasz Majewski 
11413b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_cal_type", &pdata->cal_type);
11423b6a1a80SLukasz Majewski 
11433b6a1a80SLukasz Majewski 	of_node_put(np);
11443b6a1a80SLukasz Majewski 	return 0;
114559dfa54cSAmit Daniel Kachhap }
114659dfa54cSAmit Daniel Kachhap 
1147cebe7373SAmit Daniel Kachhap static int exynos_map_dt_data(struct platform_device *pdev)
114859dfa54cSAmit Daniel Kachhap {
1149cebe7373SAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
1150cebe7373SAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata;
1151cebe7373SAmit Daniel Kachhap 	struct resource res;
115259dfa54cSAmit Daniel Kachhap 
115373b5b1d7SSachin Kamat 	if (!data || !pdev->dev.of_node)
1154cebe7373SAmit Daniel Kachhap 		return -ENODEV;
115559dfa54cSAmit Daniel Kachhap 
1156cebe7373SAmit Daniel Kachhap 	data->id = of_alias_get_id(pdev->dev.of_node, "tmuctrl");
1157cebe7373SAmit Daniel Kachhap 	if (data->id < 0)
1158cebe7373SAmit Daniel Kachhap 		data->id = 0;
1159cebe7373SAmit Daniel Kachhap 
1160cebe7373SAmit Daniel Kachhap 	data->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1161cebe7373SAmit Daniel Kachhap 	if (data->irq <= 0) {
1162cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get IRQ\n");
1163cebe7373SAmit Daniel Kachhap 		return -ENODEV;
1164cebe7373SAmit Daniel Kachhap 	}
1165cebe7373SAmit Daniel Kachhap 
1166cebe7373SAmit Daniel Kachhap 	if (of_address_to_resource(pdev->dev.of_node, 0, &res)) {
1167cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get Resource 0\n");
1168cebe7373SAmit Daniel Kachhap 		return -ENODEV;
1169cebe7373SAmit Daniel Kachhap 	}
1170cebe7373SAmit Daniel Kachhap 
1171cebe7373SAmit Daniel Kachhap 	data->base = devm_ioremap(&pdev->dev, res.start, resource_size(&res));
1172cebe7373SAmit Daniel Kachhap 	if (!data->base) {
1173cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to ioremap memory\n");
1174cebe7373SAmit Daniel Kachhap 		return -EADDRNOTAVAIL;
1175cebe7373SAmit Daniel Kachhap 	}
1176cebe7373SAmit Daniel Kachhap 
11773b6a1a80SLukasz Majewski 	pdata = devm_kzalloc(&pdev->dev,
11783b6a1a80SLukasz Majewski 			     sizeof(struct exynos_tmu_platform_data),
11793b6a1a80SLukasz Majewski 			     GFP_KERNEL);
11803b6a1a80SLukasz Majewski 	if (!pdata)
11813b6a1a80SLukasz Majewski 		return -ENOMEM;
118256adb9efSBartlomiej Zolnierkiewicz 
11833b6a1a80SLukasz Majewski 	exynos_of_sensor_conf(pdev->dev.of_node, pdata);
1184cebe7373SAmit Daniel Kachhap 	data->pdata = pdata;
1185fee88e2bSMaciej Purski 	data->soc = (enum soc_type)of_device_get_match_data(&pdev->dev);
118656adb9efSBartlomiej Zolnierkiewicz 
118756adb9efSBartlomiej Zolnierkiewicz 	switch (data->soc) {
118856adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS4210:
118956adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos4210_tmu_initialize;
119056adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos4210_tmu_control;
119156adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos4210_tmu_read;
119256adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
11933a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
1194*fccfe099SBartlomiej Zolnierkiewicz 		data->gain = 15;
119561020d18SBartlomiej Zolnierkiewicz 		data->reference_voltage = 7;
1196e3ed3649SBartlomiej Zolnierkiewicz 		data->efuse_value = 55;
1197e3ed3649SBartlomiej Zolnierkiewicz 		data->min_efuse_value = 40;
1198e3ed3649SBartlomiej Zolnierkiewicz 		data->max_efuse_value = 100;
119956adb9efSBartlomiej Zolnierkiewicz 		break;
120056adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS3250:
120156adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS4412:
120256adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5250:
120356adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5260:
120456adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5420:
120556adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5420_TRIMINFO:
120656adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos4412_tmu_initialize;
120756adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos4210_tmu_control;
120856adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos4412_tmu_read;
120956adb9efSBartlomiej Zolnierkiewicz 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
121056adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
12113a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
1212*fccfe099SBartlomiej Zolnierkiewicz 		data->gain = 8;
121361020d18SBartlomiej Zolnierkiewicz 		data->reference_voltage = 16;
1214e3ed3649SBartlomiej Zolnierkiewicz 		data->efuse_value = 55;
1215e3ed3649SBartlomiej Zolnierkiewicz 		if (data->soc != SOC_ARCH_EXYNOS5420 &&
1216e3ed3649SBartlomiej Zolnierkiewicz 		    data->soc != SOC_ARCH_EXYNOS5420_TRIMINFO)
1217e3ed3649SBartlomiej Zolnierkiewicz 			data->min_efuse_value = 40;
1218e3ed3649SBartlomiej Zolnierkiewicz 		else
1219e3ed3649SBartlomiej Zolnierkiewicz 			data->min_efuse_value = 0;
1220e3ed3649SBartlomiej Zolnierkiewicz 		data->max_efuse_value = 100;
122156adb9efSBartlomiej Zolnierkiewicz 		break;
1222488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS5433:
1223488c7455SChanwoo Choi 		data->tmu_initialize = exynos5433_tmu_initialize;
1224488c7455SChanwoo Choi 		data->tmu_control = exynos5433_tmu_control;
1225488c7455SChanwoo Choi 		data->tmu_read = exynos4412_tmu_read;
1226488c7455SChanwoo Choi 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
1227488c7455SChanwoo Choi 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
12283a3a5f15SKrzysztof Kozlowski 		data->ntrip = 8;
1229*fccfe099SBartlomiej Zolnierkiewicz 		data->gain = 8;
123061020d18SBartlomiej Zolnierkiewicz 		if (res.start == EXYNOS5433_G3D_BASE)
123161020d18SBartlomiej Zolnierkiewicz 			data->reference_voltage = 23;
123261020d18SBartlomiej Zolnierkiewicz 		else
123361020d18SBartlomiej Zolnierkiewicz 			data->reference_voltage = 16;
1234e3ed3649SBartlomiej Zolnierkiewicz 		data->efuse_value = 75;
1235e3ed3649SBartlomiej Zolnierkiewicz 		data->min_efuse_value = 40;
1236e3ed3649SBartlomiej Zolnierkiewicz 		data->max_efuse_value = 150;
1237488c7455SChanwoo Choi 		break;
123856adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5440:
123956adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos5440_tmu_initialize;
124056adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos5440_tmu_control;
124156adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos5440_tmu_read;
124256adb9efSBartlomiej Zolnierkiewicz 		data->tmu_set_emulation = exynos5440_tmu_set_emulation;
124356adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos5440_tmu_clear_irqs;
12443a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
1245*fccfe099SBartlomiej Zolnierkiewicz 		data->gain = 5;
124661020d18SBartlomiej Zolnierkiewicz 		data->reference_voltage = 16;
1247e3ed3649SBartlomiej Zolnierkiewicz 		data->efuse_value = 0x5d2d;
1248e3ed3649SBartlomiej Zolnierkiewicz 		data->min_efuse_value = 16;
1249e3ed3649SBartlomiej Zolnierkiewicz 		data->max_efuse_value = 76;
125056adb9efSBartlomiej Zolnierkiewicz 		break;
12516c247393SAbhilash Kesavan 	case SOC_ARCH_EXYNOS7:
12526c247393SAbhilash Kesavan 		data->tmu_initialize = exynos7_tmu_initialize;
12536c247393SAbhilash Kesavan 		data->tmu_control = exynos7_tmu_control;
12546c247393SAbhilash Kesavan 		data->tmu_read = exynos7_tmu_read;
12556c247393SAbhilash Kesavan 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
12566c247393SAbhilash Kesavan 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
12573a3a5f15SKrzysztof Kozlowski 		data->ntrip = 8;
1258*fccfe099SBartlomiej Zolnierkiewicz 		data->gain = 9;
125961020d18SBartlomiej Zolnierkiewicz 		data->reference_voltage = 17;
1260e3ed3649SBartlomiej Zolnierkiewicz 		data->efuse_value = 75;
1261e3ed3649SBartlomiej Zolnierkiewicz 		data->min_efuse_value = 15;
1262e3ed3649SBartlomiej Zolnierkiewicz 		data->max_efuse_value = 100;
12636c247393SAbhilash Kesavan 		break;
126456adb9efSBartlomiej Zolnierkiewicz 	default:
126556adb9efSBartlomiej Zolnierkiewicz 		dev_err(&pdev->dev, "Platform not supported\n");
126656adb9efSBartlomiej Zolnierkiewicz 		return -EINVAL;
126756adb9efSBartlomiej Zolnierkiewicz 	}
126856adb9efSBartlomiej Zolnierkiewicz 
1269d9b6ee14SAmit Daniel Kachhap 	/*
1270d9b6ee14SAmit Daniel Kachhap 	 * Check if the TMU shares some registers and then try to map the
1271d9b6ee14SAmit Daniel Kachhap 	 * memory of common registers.
1272d9b6ee14SAmit Daniel Kachhap 	 */
127356adb9efSBartlomiej Zolnierkiewicz 	if (data->soc != SOC_ARCH_EXYNOS5420_TRIMINFO &&
127456adb9efSBartlomiej Zolnierkiewicz 	    data->soc != SOC_ARCH_EXYNOS5440)
1275d9b6ee14SAmit Daniel Kachhap 		return 0;
1276d9b6ee14SAmit Daniel Kachhap 
1277d9b6ee14SAmit Daniel Kachhap 	if (of_address_to_resource(pdev->dev.of_node, 1, &res)) {
1278d9b6ee14SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get Resource 1\n");
1279d9b6ee14SAmit Daniel Kachhap 		return -ENODEV;
1280d9b6ee14SAmit Daniel Kachhap 	}
1281d9b6ee14SAmit Daniel Kachhap 
12829025d563SNaveen Krishna Chatradhi 	data->base_second = devm_ioremap(&pdev->dev, res.start,
1283d9b6ee14SAmit Daniel Kachhap 					resource_size(&res));
12849025d563SNaveen Krishna Chatradhi 	if (!data->base_second) {
1285d9b6ee14SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to ioremap memory\n");
1286d9b6ee14SAmit Daniel Kachhap 		return -ENOMEM;
1287d9b6ee14SAmit Daniel Kachhap 	}
1288cebe7373SAmit Daniel Kachhap 
1289cebe7373SAmit Daniel Kachhap 	return 0;
1290cebe7373SAmit Daniel Kachhap }
1291cebe7373SAmit Daniel Kachhap 
1292c3c04d9dSJulia Lawall static const struct thermal_zone_of_device_ops exynos_sensor_ops = {
12933b6a1a80SLukasz Majewski 	.get_temp = exynos_get_temp,
12943b6a1a80SLukasz Majewski 	.set_emul_temp = exynos_tmu_set_emulation,
12953b6a1a80SLukasz Majewski };
12963b6a1a80SLukasz Majewski 
1297cebe7373SAmit Daniel Kachhap static int exynos_tmu_probe(struct platform_device *pdev)
1298cebe7373SAmit Daniel Kachhap {
12993b6a1a80SLukasz Majewski 	struct exynos_tmu_data *data;
13003b6a1a80SLukasz Majewski 	int ret;
1301cebe7373SAmit Daniel Kachhap 
130259dfa54cSAmit Daniel Kachhap 	data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data),
130359dfa54cSAmit Daniel Kachhap 					GFP_KERNEL);
13042a9675b3SJingoo Han 	if (!data)
130559dfa54cSAmit Daniel Kachhap 		return -ENOMEM;
130659dfa54cSAmit Daniel Kachhap 
1307cebe7373SAmit Daniel Kachhap 	platform_set_drvdata(pdev, data);
1308cebe7373SAmit Daniel Kachhap 	mutex_init(&data->lock);
1309cebe7373SAmit Daniel Kachhap 
1310824ead03SKrzysztof Kozlowski 	/*
1311824ead03SKrzysztof Kozlowski 	 * Try enabling the regulator if found
1312824ead03SKrzysztof Kozlowski 	 * TODO: Add regulator as an SOC feature, so that regulator enable
1313824ead03SKrzysztof Kozlowski 	 * is a compulsory call.
1314824ead03SKrzysztof Kozlowski 	 */
13154d3583cdSJavier Martinez Canillas 	data->regulator = devm_regulator_get_optional(&pdev->dev, "vtmu");
1316824ead03SKrzysztof Kozlowski 	if (!IS_ERR(data->regulator)) {
1317824ead03SKrzysztof Kozlowski 		ret = regulator_enable(data->regulator);
1318824ead03SKrzysztof Kozlowski 		if (ret) {
1319824ead03SKrzysztof Kozlowski 			dev_err(&pdev->dev, "failed to enable vtmu\n");
1320824ead03SKrzysztof Kozlowski 			return ret;
13213b6a1a80SLukasz Majewski 		}
1322824ead03SKrzysztof Kozlowski 	} else {
1323ccb361d2SJavier Martinez Canillas 		if (PTR_ERR(data->regulator) == -EPROBE_DEFER)
1324ccb361d2SJavier Martinez Canillas 			return -EPROBE_DEFER;
1325824ead03SKrzysztof Kozlowski 		dev_info(&pdev->dev, "Regulator node (vtmu) not found\n");
1326824ead03SKrzysztof Kozlowski 	}
1327824ead03SKrzysztof Kozlowski 
1328cebe7373SAmit Daniel Kachhap 	ret = exynos_map_dt_data(pdev);
1329cebe7373SAmit Daniel Kachhap 	if (ret)
13303b6a1a80SLukasz Majewski 		goto err_sensor;
1331cebe7373SAmit Daniel Kachhap 
133259dfa54cSAmit Daniel Kachhap 	INIT_WORK(&data->irq_work, exynos_tmu_work);
133359dfa54cSAmit Daniel Kachhap 
133459dfa54cSAmit Daniel Kachhap 	data->clk = devm_clk_get(&pdev->dev, "tmu_apbif");
133559dfa54cSAmit Daniel Kachhap 	if (IS_ERR(data->clk)) {
133659dfa54cSAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to get clock\n");
13373b6a1a80SLukasz Majewski 		ret = PTR_ERR(data->clk);
13383b6a1a80SLukasz Majewski 		goto err_sensor;
133959dfa54cSAmit Daniel Kachhap 	}
134059dfa54cSAmit Daniel Kachhap 
134114a11dc7SNaveen Krishna Chatradhi 	data->clk_sec = devm_clk_get(&pdev->dev, "tmu_triminfo_apbif");
134214a11dc7SNaveen Krishna Chatradhi 	if (IS_ERR(data->clk_sec)) {
134314a11dc7SNaveen Krishna Chatradhi 		if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) {
134414a11dc7SNaveen Krishna Chatradhi 			dev_err(&pdev->dev, "Failed to get triminfo clock\n");
13453b6a1a80SLukasz Majewski 			ret = PTR_ERR(data->clk_sec);
13463b6a1a80SLukasz Majewski 			goto err_sensor;
134714a11dc7SNaveen Krishna Chatradhi 		}
134814a11dc7SNaveen Krishna Chatradhi 	} else {
134914a11dc7SNaveen Krishna Chatradhi 		ret = clk_prepare(data->clk_sec);
135014a11dc7SNaveen Krishna Chatradhi 		if (ret) {
135114a11dc7SNaveen Krishna Chatradhi 			dev_err(&pdev->dev, "Failed to get clock\n");
13523b6a1a80SLukasz Majewski 			goto err_sensor;
135314a11dc7SNaveen Krishna Chatradhi 		}
135414a11dc7SNaveen Krishna Chatradhi 	}
135514a11dc7SNaveen Krishna Chatradhi 
135614a11dc7SNaveen Krishna Chatradhi 	ret = clk_prepare(data->clk);
135714a11dc7SNaveen Krishna Chatradhi 	if (ret) {
135814a11dc7SNaveen Krishna Chatradhi 		dev_err(&pdev->dev, "Failed to get clock\n");
135914a11dc7SNaveen Krishna Chatradhi 		goto err_clk_sec;
136014a11dc7SNaveen Krishna Chatradhi 	}
136159dfa54cSAmit Daniel Kachhap 
1362488c7455SChanwoo Choi 	switch (data->soc) {
1363488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS5433:
1364488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS7:
13656c247393SAbhilash Kesavan 		data->sclk = devm_clk_get(&pdev->dev, "tmu_sclk");
13666c247393SAbhilash Kesavan 		if (IS_ERR(data->sclk)) {
13676c247393SAbhilash Kesavan 			dev_err(&pdev->dev, "Failed to get sclk\n");
13686c247393SAbhilash Kesavan 			goto err_clk;
13696c247393SAbhilash Kesavan 		} else {
13706c247393SAbhilash Kesavan 			ret = clk_prepare_enable(data->sclk);
13716c247393SAbhilash Kesavan 			if (ret) {
13726c247393SAbhilash Kesavan 				dev_err(&pdev->dev, "Failed to enable sclk\n");
13736c247393SAbhilash Kesavan 				goto err_clk;
13746c247393SAbhilash Kesavan 			}
13756c247393SAbhilash Kesavan 		}
1376488c7455SChanwoo Choi 		break;
1377488c7455SChanwoo Choi 	default:
1378488c7455SChanwoo Choi 		break;
1379baba1ebbSKrzysztof Kozlowski 	}
13806c247393SAbhilash Kesavan 
13819e4249b4SKrzysztof Kozlowski 	/*
13829e4249b4SKrzysztof Kozlowski 	 * data->tzd must be registered before calling exynos_tmu_initialize(),
13839e4249b4SKrzysztof Kozlowski 	 * requesting irq and calling exynos_tmu_control().
13849e4249b4SKrzysztof Kozlowski 	 */
13859e4249b4SKrzysztof Kozlowski 	data->tzd = thermal_zone_of_sensor_register(&pdev->dev, 0, data,
13869e4249b4SKrzysztof Kozlowski 						    &exynos_sensor_ops);
13879e4249b4SKrzysztof Kozlowski 	if (IS_ERR(data->tzd)) {
13889e4249b4SKrzysztof Kozlowski 		ret = PTR_ERR(data->tzd);
13899e4249b4SKrzysztof Kozlowski 		dev_err(&pdev->dev, "Failed to register sensor: %d\n", ret);
13909e4249b4SKrzysztof Kozlowski 		goto err_sclk;
13919e4249b4SKrzysztof Kozlowski 	}
139259dfa54cSAmit Daniel Kachhap 
139359dfa54cSAmit Daniel Kachhap 	ret = exynos_tmu_initialize(pdev);
139459dfa54cSAmit Daniel Kachhap 	if (ret) {
139559dfa54cSAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to initialize TMU\n");
13969e4249b4SKrzysztof Kozlowski 		goto err_thermal;
139759dfa54cSAmit Daniel Kachhap 	}
139859dfa54cSAmit Daniel Kachhap 
1399cebe7373SAmit Daniel Kachhap 	ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq,
1400cebe7373SAmit Daniel Kachhap 		IRQF_TRIGGER_RISING | IRQF_SHARED, dev_name(&pdev->dev), data);
1401cebe7373SAmit Daniel Kachhap 	if (ret) {
1402cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq);
14039e4249b4SKrzysztof Kozlowski 		goto err_thermal;
1404cebe7373SAmit Daniel Kachhap 	}
140559dfa54cSAmit Daniel Kachhap 
14063b6a1a80SLukasz Majewski 	exynos_tmu_control(pdev, true);
140759dfa54cSAmit Daniel Kachhap 	return 0;
14089e4249b4SKrzysztof Kozlowski 
14099e4249b4SKrzysztof Kozlowski err_thermal:
14109e4249b4SKrzysztof Kozlowski 	thermal_zone_of_sensor_unregister(&pdev->dev, data->tzd);
14116c247393SAbhilash Kesavan err_sclk:
14126c247393SAbhilash Kesavan 	clk_disable_unprepare(data->sclk);
141359dfa54cSAmit Daniel Kachhap err_clk:
141459dfa54cSAmit Daniel Kachhap 	clk_unprepare(data->clk);
141514a11dc7SNaveen Krishna Chatradhi err_clk_sec:
141614a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
141714a11dc7SNaveen Krishna Chatradhi 		clk_unprepare(data->clk_sec);
14183b6a1a80SLukasz Majewski err_sensor:
1419bfa26838SKrzysztof Kozlowski 	if (!IS_ERR(data->regulator))
14205f09a5cbSKrzysztof Kozlowski 		regulator_disable(data->regulator);
14213b6a1a80SLukasz Majewski 
142259dfa54cSAmit Daniel Kachhap 	return ret;
142359dfa54cSAmit Daniel Kachhap }
142459dfa54cSAmit Daniel Kachhap 
142559dfa54cSAmit Daniel Kachhap static int exynos_tmu_remove(struct platform_device *pdev)
142659dfa54cSAmit Daniel Kachhap {
142759dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
14283b6a1a80SLukasz Majewski 	struct thermal_zone_device *tzd = data->tzd;
142959dfa54cSAmit Daniel Kachhap 
14303b6a1a80SLukasz Majewski 	thermal_zone_of_sensor_unregister(&pdev->dev, tzd);
14314215688eSBartlomiej Zolnierkiewicz 	exynos_tmu_control(pdev, false);
14324215688eSBartlomiej Zolnierkiewicz 
14336c247393SAbhilash Kesavan 	clk_disable_unprepare(data->sclk);
143459dfa54cSAmit Daniel Kachhap 	clk_unprepare(data->clk);
143514a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
143614a11dc7SNaveen Krishna Chatradhi 		clk_unprepare(data->clk_sec);
143759dfa54cSAmit Daniel Kachhap 
1438498d22f6SAmit Daniel Kachhap 	if (!IS_ERR(data->regulator))
1439498d22f6SAmit Daniel Kachhap 		regulator_disable(data->regulator);
1440498d22f6SAmit Daniel Kachhap 
144159dfa54cSAmit Daniel Kachhap 	return 0;
144259dfa54cSAmit Daniel Kachhap }
144359dfa54cSAmit Daniel Kachhap 
144459dfa54cSAmit Daniel Kachhap #ifdef CONFIG_PM_SLEEP
144559dfa54cSAmit Daniel Kachhap static int exynos_tmu_suspend(struct device *dev)
144659dfa54cSAmit Daniel Kachhap {
144759dfa54cSAmit Daniel Kachhap 	exynos_tmu_control(to_platform_device(dev), false);
144859dfa54cSAmit Daniel Kachhap 
144959dfa54cSAmit Daniel Kachhap 	return 0;
145059dfa54cSAmit Daniel Kachhap }
145159dfa54cSAmit Daniel Kachhap 
145259dfa54cSAmit Daniel Kachhap static int exynos_tmu_resume(struct device *dev)
145359dfa54cSAmit Daniel Kachhap {
145459dfa54cSAmit Daniel Kachhap 	struct platform_device *pdev = to_platform_device(dev);
145559dfa54cSAmit Daniel Kachhap 
145659dfa54cSAmit Daniel Kachhap 	exynos_tmu_initialize(pdev);
145759dfa54cSAmit Daniel Kachhap 	exynos_tmu_control(pdev, true);
145859dfa54cSAmit Daniel Kachhap 
145959dfa54cSAmit Daniel Kachhap 	return 0;
146059dfa54cSAmit Daniel Kachhap }
146159dfa54cSAmit Daniel Kachhap 
146259dfa54cSAmit Daniel Kachhap static SIMPLE_DEV_PM_OPS(exynos_tmu_pm,
146359dfa54cSAmit Daniel Kachhap 			 exynos_tmu_suspend, exynos_tmu_resume);
146459dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM	(&exynos_tmu_pm)
146559dfa54cSAmit Daniel Kachhap #else
146659dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM	NULL
146759dfa54cSAmit Daniel Kachhap #endif
146859dfa54cSAmit Daniel Kachhap 
146959dfa54cSAmit Daniel Kachhap static struct platform_driver exynos_tmu_driver = {
147059dfa54cSAmit Daniel Kachhap 	.driver = {
147159dfa54cSAmit Daniel Kachhap 		.name   = "exynos-tmu",
147259dfa54cSAmit Daniel Kachhap 		.pm     = EXYNOS_TMU_PM,
147373b5b1d7SSachin Kamat 		.of_match_table = exynos_tmu_match,
147459dfa54cSAmit Daniel Kachhap 	},
147559dfa54cSAmit Daniel Kachhap 	.probe = exynos_tmu_probe,
147659dfa54cSAmit Daniel Kachhap 	.remove	= exynos_tmu_remove,
147759dfa54cSAmit Daniel Kachhap };
147859dfa54cSAmit Daniel Kachhap 
147959dfa54cSAmit Daniel Kachhap module_platform_driver(exynos_tmu_driver);
148059dfa54cSAmit Daniel Kachhap 
148159dfa54cSAmit Daniel Kachhap MODULE_DESCRIPTION("EXYNOS TMU Driver");
148259dfa54cSAmit Daniel Kachhap MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>");
148359dfa54cSAmit Daniel Kachhap MODULE_LICENSE("GPL");
148459dfa54cSAmit Daniel Kachhap MODULE_ALIAS("platform:exynos-tmu");
1485