159dfa54cSAmit Daniel Kachhap /* 259dfa54cSAmit Daniel Kachhap * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit) 359dfa54cSAmit Daniel Kachhap * 459dfa54cSAmit Daniel Kachhap * Copyright (C) 2011 Samsung Electronics 559dfa54cSAmit Daniel Kachhap * Donggeun Kim <dg77.kim@samsung.com> 659dfa54cSAmit Daniel Kachhap * Amit Daniel Kachhap <amit.kachhap@linaro.org> 759dfa54cSAmit Daniel Kachhap * 859dfa54cSAmit Daniel Kachhap * This program is free software; you can redistribute it and/or modify 959dfa54cSAmit Daniel Kachhap * it under the terms of the GNU General Public License as published by 1059dfa54cSAmit Daniel Kachhap * the Free Software Foundation; either version 2 of the License, or 1159dfa54cSAmit Daniel Kachhap * (at your option) any later version. 1259dfa54cSAmit Daniel Kachhap * 1359dfa54cSAmit Daniel Kachhap * This program is distributed in the hope that it will be useful, 1459dfa54cSAmit Daniel Kachhap * but WITHOUT ANY WARRANTY; without even the implied warranty of 1559dfa54cSAmit Daniel Kachhap * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1659dfa54cSAmit Daniel Kachhap * GNU General Public License for more details. 1759dfa54cSAmit Daniel Kachhap * 1859dfa54cSAmit Daniel Kachhap * You should have received a copy of the GNU General Public License 1959dfa54cSAmit Daniel Kachhap * along with this program; if not, write to the Free Software 2059dfa54cSAmit Daniel Kachhap * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 2159dfa54cSAmit Daniel Kachhap * 2259dfa54cSAmit Daniel Kachhap */ 2359dfa54cSAmit Daniel Kachhap 2459dfa54cSAmit Daniel Kachhap #include <linux/clk.h> 2559dfa54cSAmit Daniel Kachhap #include <linux/io.h> 2659dfa54cSAmit Daniel Kachhap #include <linux/interrupt.h> 2759dfa54cSAmit Daniel Kachhap #include <linux/module.h> 2859dfa54cSAmit Daniel Kachhap #include <linux/of.h> 29cebe7373SAmit Daniel Kachhap #include <linux/of_address.h> 30cebe7373SAmit Daniel Kachhap #include <linux/of_irq.h> 3159dfa54cSAmit Daniel Kachhap #include <linux/platform_device.h> 3259dfa54cSAmit Daniel Kachhap 3359dfa54cSAmit Daniel Kachhap #include "exynos_thermal_common.h" 340c1836a6SAmit Daniel Kachhap #include "exynos_tmu.h" 35e6b7991eSAmit Daniel Kachhap #include "exynos_tmu_data.h" 3659dfa54cSAmit Daniel Kachhap 37cebe7373SAmit Daniel Kachhap /** 38cebe7373SAmit Daniel Kachhap * struct exynos_tmu_data : A structure to hold the private data of the TMU 39cebe7373SAmit Daniel Kachhap driver 40cebe7373SAmit Daniel Kachhap * @id: identifier of the one instance of the TMU controller. 41cebe7373SAmit Daniel Kachhap * @pdata: pointer to the tmu platform/configuration data 42cebe7373SAmit Daniel Kachhap * @base: base address of the single instance of the TMU controller. 43*d9b6ee14SAmit Daniel Kachhap * @base_common: base address of the common registers of the TMU controller. 44cebe7373SAmit Daniel Kachhap * @irq: irq number of the TMU controller. 45cebe7373SAmit Daniel Kachhap * @soc: id of the SOC type. 46cebe7373SAmit Daniel Kachhap * @irq_work: pointer to the irq work structure. 47cebe7373SAmit Daniel Kachhap * @lock: lock to implement synchronization. 48cebe7373SAmit Daniel Kachhap * @clk: pointer to the clock structure. 49cebe7373SAmit Daniel Kachhap * @temp_error1: fused value of the first point trim. 50cebe7373SAmit Daniel Kachhap * @temp_error2: fused value of the second point trim. 51cebe7373SAmit Daniel Kachhap * @reg_conf: pointer to structure to register with core thermal. 52cebe7373SAmit Daniel Kachhap */ 5359dfa54cSAmit Daniel Kachhap struct exynos_tmu_data { 54cebe7373SAmit Daniel Kachhap int id; 5559dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata; 5659dfa54cSAmit Daniel Kachhap void __iomem *base; 57*d9b6ee14SAmit Daniel Kachhap void __iomem *base_common; 5859dfa54cSAmit Daniel Kachhap int irq; 5959dfa54cSAmit Daniel Kachhap enum soc_type soc; 6059dfa54cSAmit Daniel Kachhap struct work_struct irq_work; 6159dfa54cSAmit Daniel Kachhap struct mutex lock; 6259dfa54cSAmit Daniel Kachhap struct clk *clk; 6359dfa54cSAmit Daniel Kachhap u8 temp_error1, temp_error2; 64cebe7373SAmit Daniel Kachhap struct thermal_sensor_conf *reg_conf; 6559dfa54cSAmit Daniel Kachhap }; 6659dfa54cSAmit Daniel Kachhap 6759dfa54cSAmit Daniel Kachhap /* 6859dfa54cSAmit Daniel Kachhap * TMU treats temperature as a mapped temperature code. 6959dfa54cSAmit Daniel Kachhap * The temperature is converted differently depending on the calibration type. 7059dfa54cSAmit Daniel Kachhap */ 7159dfa54cSAmit Daniel Kachhap static int temp_to_code(struct exynos_tmu_data *data, u8 temp) 7259dfa54cSAmit Daniel Kachhap { 7359dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 7459dfa54cSAmit Daniel Kachhap int temp_code; 7559dfa54cSAmit Daniel Kachhap 7659dfa54cSAmit Daniel Kachhap if (data->soc == SOC_ARCH_EXYNOS4210) 7759dfa54cSAmit Daniel Kachhap /* temp should range between 25 and 125 */ 7859dfa54cSAmit Daniel Kachhap if (temp < 25 || temp > 125) { 7959dfa54cSAmit Daniel Kachhap temp_code = -EINVAL; 8059dfa54cSAmit Daniel Kachhap goto out; 8159dfa54cSAmit Daniel Kachhap } 8259dfa54cSAmit Daniel Kachhap 8359dfa54cSAmit Daniel Kachhap switch (pdata->cal_type) { 8459dfa54cSAmit Daniel Kachhap case TYPE_TWO_POINT_TRIMMING: 85bb34b4c8SAmit Daniel Kachhap temp_code = (temp - pdata->first_point_trim) * 8659dfa54cSAmit Daniel Kachhap (data->temp_error2 - data->temp_error1) / 87bb34b4c8SAmit Daniel Kachhap (pdata->second_point_trim - pdata->first_point_trim) + 88bb34b4c8SAmit Daniel Kachhap data->temp_error1; 8959dfa54cSAmit Daniel Kachhap break; 9059dfa54cSAmit Daniel Kachhap case TYPE_ONE_POINT_TRIMMING: 91bb34b4c8SAmit Daniel Kachhap temp_code = temp + data->temp_error1 - pdata->first_point_trim; 9259dfa54cSAmit Daniel Kachhap break; 9359dfa54cSAmit Daniel Kachhap default: 94bb34b4c8SAmit Daniel Kachhap temp_code = temp + pdata->default_temp_offset; 9559dfa54cSAmit Daniel Kachhap break; 9659dfa54cSAmit Daniel Kachhap } 9759dfa54cSAmit Daniel Kachhap out: 9859dfa54cSAmit Daniel Kachhap return temp_code; 9959dfa54cSAmit Daniel Kachhap } 10059dfa54cSAmit Daniel Kachhap 10159dfa54cSAmit Daniel Kachhap /* 10259dfa54cSAmit Daniel Kachhap * Calculate a temperature value from a temperature code. 10359dfa54cSAmit Daniel Kachhap * The unit of the temperature is degree Celsius. 10459dfa54cSAmit Daniel Kachhap */ 10559dfa54cSAmit Daniel Kachhap static int code_to_temp(struct exynos_tmu_data *data, u8 temp_code) 10659dfa54cSAmit Daniel Kachhap { 10759dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 10859dfa54cSAmit Daniel Kachhap int temp; 10959dfa54cSAmit Daniel Kachhap 11059dfa54cSAmit Daniel Kachhap if (data->soc == SOC_ARCH_EXYNOS4210) 11159dfa54cSAmit Daniel Kachhap /* temp_code should range between 75 and 175 */ 11259dfa54cSAmit Daniel Kachhap if (temp_code < 75 || temp_code > 175) { 11359dfa54cSAmit Daniel Kachhap temp = -ENODATA; 11459dfa54cSAmit Daniel Kachhap goto out; 11559dfa54cSAmit Daniel Kachhap } 11659dfa54cSAmit Daniel Kachhap 11759dfa54cSAmit Daniel Kachhap switch (pdata->cal_type) { 11859dfa54cSAmit Daniel Kachhap case TYPE_TWO_POINT_TRIMMING: 119bb34b4c8SAmit Daniel Kachhap temp = (temp_code - data->temp_error1) * 120bb34b4c8SAmit Daniel Kachhap (pdata->second_point_trim - pdata->first_point_trim) / 121bb34b4c8SAmit Daniel Kachhap (data->temp_error2 - data->temp_error1) + 122bb34b4c8SAmit Daniel Kachhap pdata->first_point_trim; 12359dfa54cSAmit Daniel Kachhap break; 12459dfa54cSAmit Daniel Kachhap case TYPE_ONE_POINT_TRIMMING: 125bb34b4c8SAmit Daniel Kachhap temp = temp_code - data->temp_error1 + pdata->first_point_trim; 12659dfa54cSAmit Daniel Kachhap break; 12759dfa54cSAmit Daniel Kachhap default: 128bb34b4c8SAmit Daniel Kachhap temp = temp_code - pdata->default_temp_offset; 12959dfa54cSAmit Daniel Kachhap break; 13059dfa54cSAmit Daniel Kachhap } 13159dfa54cSAmit Daniel Kachhap out: 13259dfa54cSAmit Daniel Kachhap return temp; 13359dfa54cSAmit Daniel Kachhap } 13459dfa54cSAmit Daniel Kachhap 13559dfa54cSAmit Daniel Kachhap static int exynos_tmu_initialize(struct platform_device *pdev) 13659dfa54cSAmit Daniel Kachhap { 13759dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 13859dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 139b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 1407ca04e58SAmit Daniel Kachhap unsigned int status, trim_info = 0, con; 14159dfa54cSAmit Daniel Kachhap unsigned int rising_threshold = 0, falling_threshold = 0; 14259dfa54cSAmit Daniel Kachhap int ret = 0, threshold_code, i, trigger_levs = 0; 14359dfa54cSAmit Daniel Kachhap 14459dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 14559dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 14659dfa54cSAmit Daniel Kachhap 147f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, READY_STATUS)) { 148b8d582b9SAmit Daniel Kachhap status = readb(data->base + reg->tmu_status); 14959dfa54cSAmit Daniel Kachhap if (!status) { 15059dfa54cSAmit Daniel Kachhap ret = -EBUSY; 15159dfa54cSAmit Daniel Kachhap goto out; 15259dfa54cSAmit Daniel Kachhap } 153f4dae753SAmit Daniel Kachhap } 15459dfa54cSAmit Daniel Kachhap 155f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, TRIM_RELOAD)) 156b8d582b9SAmit Daniel Kachhap __raw_writel(1, data->base + reg->triminfo_ctrl); 157b8d582b9SAmit Daniel Kachhap 15859dfa54cSAmit Daniel Kachhap /* Save trimming info in order to perform calibration */ 159b8d582b9SAmit Daniel Kachhap trim_info = readl(data->base + reg->triminfo_data); 160b8d582b9SAmit Daniel Kachhap data->temp_error1 = trim_info & EXYNOS_TMU_TEMP_MASK; 161b8d582b9SAmit Daniel Kachhap data->temp_error2 = ((trim_info >> reg->triminfo_85_shift) & 162b8d582b9SAmit Daniel Kachhap EXYNOS_TMU_TEMP_MASK); 16359dfa54cSAmit Daniel Kachhap 164bb34b4c8SAmit Daniel Kachhap if ((pdata->min_efuse_value > data->temp_error1) || 165bb34b4c8SAmit Daniel Kachhap (data->temp_error1 > pdata->max_efuse_value) || 16659dfa54cSAmit Daniel Kachhap (data->temp_error2 != 0)) 16759dfa54cSAmit Daniel Kachhap data->temp_error1 = pdata->efuse_value; 16859dfa54cSAmit Daniel Kachhap 1697ca04e58SAmit Daniel Kachhap if (pdata->max_trigger_level > MAX_THRESHOLD_LEVS) { 1707ca04e58SAmit Daniel Kachhap dev_err(&pdev->dev, "Invalid max trigger level\n"); 1717ca04e58SAmit Daniel Kachhap goto out; 1727ca04e58SAmit Daniel Kachhap } 1737ca04e58SAmit Daniel Kachhap 1747ca04e58SAmit Daniel Kachhap for (i = 0; i < pdata->max_trigger_level; i++) { 1757ca04e58SAmit Daniel Kachhap if (!pdata->trigger_levels[i]) 1767ca04e58SAmit Daniel Kachhap continue; 1777ca04e58SAmit Daniel Kachhap 1787ca04e58SAmit Daniel Kachhap if ((pdata->trigger_type[i] == HW_TRIP) && 1797ca04e58SAmit Daniel Kachhap (!pdata->trigger_levels[pdata->max_trigger_level - 1])) { 1807ca04e58SAmit Daniel Kachhap dev_err(&pdev->dev, "Invalid hw trigger level\n"); 1817ca04e58SAmit Daniel Kachhap ret = -EINVAL; 1827ca04e58SAmit Daniel Kachhap goto out; 1837ca04e58SAmit Daniel Kachhap } 1847ca04e58SAmit Daniel Kachhap 1857ca04e58SAmit Daniel Kachhap /* Count trigger levels except the HW trip*/ 1867ca04e58SAmit Daniel Kachhap if (!(pdata->trigger_type[i] == HW_TRIP)) 18759dfa54cSAmit Daniel Kachhap trigger_levs++; 1887ca04e58SAmit Daniel Kachhap } 18959dfa54cSAmit Daniel Kachhap 19059dfa54cSAmit Daniel Kachhap if (data->soc == SOC_ARCH_EXYNOS4210) { 19159dfa54cSAmit Daniel Kachhap /* Write temperature code for threshold */ 19259dfa54cSAmit Daniel Kachhap threshold_code = temp_to_code(data, pdata->threshold); 19359dfa54cSAmit Daniel Kachhap if (threshold_code < 0) { 19459dfa54cSAmit Daniel Kachhap ret = threshold_code; 19559dfa54cSAmit Daniel Kachhap goto out; 19659dfa54cSAmit Daniel Kachhap } 19759dfa54cSAmit Daniel Kachhap writeb(threshold_code, 198b8d582b9SAmit Daniel Kachhap data->base + reg->threshold_temp); 19959dfa54cSAmit Daniel Kachhap for (i = 0; i < trigger_levs; i++) 200b8d582b9SAmit Daniel Kachhap writeb(pdata->trigger_levels[i], data->base + 201b8d582b9SAmit Daniel Kachhap reg->threshold_th0 + i * sizeof(reg->threshold_th0)); 20259dfa54cSAmit Daniel Kachhap 203b8d582b9SAmit Daniel Kachhap writel(reg->inten_rise_mask, data->base + reg->tmu_intclear); 20459dfa54cSAmit Daniel Kachhap } else if (data->soc == SOC_ARCH_EXYNOS) { 20559dfa54cSAmit Daniel Kachhap /* Write temperature code for rising and falling threshold */ 2067ca04e58SAmit Daniel Kachhap for (i = 0; 2077ca04e58SAmit Daniel Kachhap i < trigger_levs && i < EXYNOS_MAX_TRIGGER_PER_REG; i++) { 20859dfa54cSAmit Daniel Kachhap threshold_code = temp_to_code(data, 20959dfa54cSAmit Daniel Kachhap pdata->trigger_levels[i]); 21059dfa54cSAmit Daniel Kachhap if (threshold_code < 0) { 21159dfa54cSAmit Daniel Kachhap ret = threshold_code; 21259dfa54cSAmit Daniel Kachhap goto out; 21359dfa54cSAmit Daniel Kachhap } 21459dfa54cSAmit Daniel Kachhap rising_threshold |= threshold_code << 8 * i; 21559dfa54cSAmit Daniel Kachhap if (pdata->threshold_falling) { 21659dfa54cSAmit Daniel Kachhap threshold_code = temp_to_code(data, 21759dfa54cSAmit Daniel Kachhap pdata->trigger_levels[i] - 21859dfa54cSAmit Daniel Kachhap pdata->threshold_falling); 21959dfa54cSAmit Daniel Kachhap if (threshold_code > 0) 22059dfa54cSAmit Daniel Kachhap falling_threshold |= 22159dfa54cSAmit Daniel Kachhap threshold_code << 8 * i; 22259dfa54cSAmit Daniel Kachhap } 22359dfa54cSAmit Daniel Kachhap } 22459dfa54cSAmit Daniel Kachhap 22559dfa54cSAmit Daniel Kachhap writel(rising_threshold, 226b8d582b9SAmit Daniel Kachhap data->base + reg->threshold_th0); 22759dfa54cSAmit Daniel Kachhap writel(falling_threshold, 228b8d582b9SAmit Daniel Kachhap data->base + reg->threshold_th1); 22959dfa54cSAmit Daniel Kachhap 230b8d582b9SAmit Daniel Kachhap writel((reg->inten_rise_mask << reg->inten_rise_shift) | 231b8d582b9SAmit Daniel Kachhap (reg->inten_fall_mask << reg->inten_fall_shift), 232b8d582b9SAmit Daniel Kachhap data->base + reg->tmu_intclear); 2337ca04e58SAmit Daniel Kachhap 2347ca04e58SAmit Daniel Kachhap /* if last threshold limit is also present */ 2357ca04e58SAmit Daniel Kachhap i = pdata->max_trigger_level - 1; 2367ca04e58SAmit Daniel Kachhap if (pdata->trigger_levels[i] && 2377ca04e58SAmit Daniel Kachhap (pdata->trigger_type[i] == HW_TRIP)) { 2387ca04e58SAmit Daniel Kachhap threshold_code = temp_to_code(data, 2397ca04e58SAmit Daniel Kachhap pdata->trigger_levels[i]); 2407ca04e58SAmit Daniel Kachhap if (threshold_code < 0) { 2417ca04e58SAmit Daniel Kachhap ret = threshold_code; 2427ca04e58SAmit Daniel Kachhap goto out; 2437ca04e58SAmit Daniel Kachhap } 2447ca04e58SAmit Daniel Kachhap rising_threshold |= threshold_code << 8 * i; 2457ca04e58SAmit Daniel Kachhap writel(rising_threshold, 2467ca04e58SAmit Daniel Kachhap data->base + reg->threshold_th0); 2477ca04e58SAmit Daniel Kachhap con = readl(data->base + reg->tmu_ctrl); 2487ca04e58SAmit Daniel Kachhap con |= (1 << reg->therm_trip_en_shift); 2497ca04e58SAmit Daniel Kachhap writel(con, data->base + reg->tmu_ctrl); 2507ca04e58SAmit Daniel Kachhap } 25159dfa54cSAmit Daniel Kachhap } 25259dfa54cSAmit Daniel Kachhap out: 25359dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 25459dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 25559dfa54cSAmit Daniel Kachhap 25659dfa54cSAmit Daniel Kachhap return ret; 25759dfa54cSAmit Daniel Kachhap } 25859dfa54cSAmit Daniel Kachhap 25959dfa54cSAmit Daniel Kachhap static void exynos_tmu_control(struct platform_device *pdev, bool on) 26059dfa54cSAmit Daniel Kachhap { 26159dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 26259dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 263b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 26459dfa54cSAmit Daniel Kachhap unsigned int con, interrupt_en; 26559dfa54cSAmit Daniel Kachhap 26659dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 26759dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 26859dfa54cSAmit Daniel Kachhap 269b8d582b9SAmit Daniel Kachhap con = readl(data->base + reg->tmu_ctrl); 27059dfa54cSAmit Daniel Kachhap 271d0a0ce3eSAmit Daniel Kachhap if (pdata->reference_voltage) { 272b8d582b9SAmit Daniel Kachhap con &= ~(reg->buf_vref_sel_mask << reg->buf_vref_sel_shift); 273b8d582b9SAmit Daniel Kachhap con |= pdata->reference_voltage << reg->buf_vref_sel_shift; 274d0a0ce3eSAmit Daniel Kachhap } 275d0a0ce3eSAmit Daniel Kachhap 276d0a0ce3eSAmit Daniel Kachhap if (pdata->gain) { 277b8d582b9SAmit Daniel Kachhap con &= ~(reg->buf_slope_sel_mask << reg->buf_slope_sel_shift); 278b8d582b9SAmit Daniel Kachhap con |= (pdata->gain << reg->buf_slope_sel_shift); 279d0a0ce3eSAmit Daniel Kachhap } 280d0a0ce3eSAmit Daniel Kachhap 281d0a0ce3eSAmit Daniel Kachhap if (pdata->noise_cancel_mode) { 282b8d582b9SAmit Daniel Kachhap con &= ~(reg->therm_trip_mode_mask << 283b8d582b9SAmit Daniel Kachhap reg->therm_trip_mode_shift); 284b8d582b9SAmit Daniel Kachhap con |= (pdata->noise_cancel_mode << reg->therm_trip_mode_shift); 28559dfa54cSAmit Daniel Kachhap } 28659dfa54cSAmit Daniel Kachhap 28759dfa54cSAmit Daniel Kachhap if (on) { 288b8d582b9SAmit Daniel Kachhap con |= (1 << reg->core_en_shift); 289d0a0ce3eSAmit Daniel Kachhap interrupt_en = 290b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[3] << reg->inten_rise3_shift | 291b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[2] << reg->inten_rise2_shift | 292b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[1] << reg->inten_rise1_shift | 293b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[0] << reg->inten_rise0_shift; 294f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, FALLING_TRIP)) 295d0a0ce3eSAmit Daniel Kachhap interrupt_en |= 296b8d582b9SAmit Daniel Kachhap interrupt_en << reg->inten_fall0_shift; 29759dfa54cSAmit Daniel Kachhap } else { 298b8d582b9SAmit Daniel Kachhap con &= ~(1 << reg->core_en_shift); 29959dfa54cSAmit Daniel Kachhap interrupt_en = 0; /* Disable all interrupts */ 30059dfa54cSAmit Daniel Kachhap } 301b8d582b9SAmit Daniel Kachhap writel(interrupt_en, data->base + reg->tmu_inten); 302b8d582b9SAmit Daniel Kachhap writel(con, data->base + reg->tmu_ctrl); 30359dfa54cSAmit Daniel Kachhap 30459dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 30559dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 30659dfa54cSAmit Daniel Kachhap } 30759dfa54cSAmit Daniel Kachhap 30859dfa54cSAmit Daniel Kachhap static int exynos_tmu_read(struct exynos_tmu_data *data) 30959dfa54cSAmit Daniel Kachhap { 310b8d582b9SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 311b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 31259dfa54cSAmit Daniel Kachhap u8 temp_code; 31359dfa54cSAmit Daniel Kachhap int temp; 31459dfa54cSAmit Daniel Kachhap 31559dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 31659dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 31759dfa54cSAmit Daniel Kachhap 318b8d582b9SAmit Daniel Kachhap temp_code = readb(data->base + reg->tmu_cur_temp); 31959dfa54cSAmit Daniel Kachhap temp = code_to_temp(data, temp_code); 32059dfa54cSAmit Daniel Kachhap 32159dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 32259dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 32359dfa54cSAmit Daniel Kachhap 32459dfa54cSAmit Daniel Kachhap return temp; 32559dfa54cSAmit Daniel Kachhap } 32659dfa54cSAmit Daniel Kachhap 32759dfa54cSAmit Daniel Kachhap #ifdef CONFIG_THERMAL_EMULATION 32859dfa54cSAmit Daniel Kachhap static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp) 32959dfa54cSAmit Daniel Kachhap { 33059dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = drv_data; 331b8d582b9SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 332b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 333b8d582b9SAmit Daniel Kachhap unsigned int val; 33459dfa54cSAmit Daniel Kachhap int ret = -EINVAL; 33559dfa54cSAmit Daniel Kachhap 336f4dae753SAmit Daniel Kachhap if (!TMU_SUPPORTS(pdata, EMULATION)) 33759dfa54cSAmit Daniel Kachhap goto out; 33859dfa54cSAmit Daniel Kachhap 33959dfa54cSAmit Daniel Kachhap if (temp && temp < MCELSIUS) 34059dfa54cSAmit Daniel Kachhap goto out; 34159dfa54cSAmit Daniel Kachhap 34259dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 34359dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 34459dfa54cSAmit Daniel Kachhap 345b8d582b9SAmit Daniel Kachhap val = readl(data->base + reg->emul_con); 34659dfa54cSAmit Daniel Kachhap 34759dfa54cSAmit Daniel Kachhap if (temp) { 34859dfa54cSAmit Daniel Kachhap temp /= MCELSIUS; 34959dfa54cSAmit Daniel Kachhap 350f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, EMUL_TIME)) { 351f4dae753SAmit Daniel Kachhap val &= ~(EXYNOS_EMUL_TIME_MASK << reg->emul_time_shift); 352f4dae753SAmit Daniel Kachhap val |= (EXYNOS_EMUL_TIME << reg->emul_time_shift); 353f4dae753SAmit Daniel Kachhap } 354f4dae753SAmit Daniel Kachhap val &= ~(EXYNOS_EMUL_DATA_MASK << reg->emul_temp_shift); 355f4dae753SAmit Daniel Kachhap val |= (temp_to_code(data, temp) << reg->emul_temp_shift) | 356f4dae753SAmit Daniel Kachhap EXYNOS_EMUL_ENABLE; 35759dfa54cSAmit Daniel Kachhap } else { 358b8d582b9SAmit Daniel Kachhap val &= ~EXYNOS_EMUL_ENABLE; 35959dfa54cSAmit Daniel Kachhap } 36059dfa54cSAmit Daniel Kachhap 361b8d582b9SAmit Daniel Kachhap writel(val, data->base + reg->emul_con); 36259dfa54cSAmit Daniel Kachhap 36359dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 36459dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 36559dfa54cSAmit Daniel Kachhap return 0; 36659dfa54cSAmit Daniel Kachhap out: 36759dfa54cSAmit Daniel Kachhap return ret; 36859dfa54cSAmit Daniel Kachhap } 36959dfa54cSAmit Daniel Kachhap #else 37059dfa54cSAmit Daniel Kachhap static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp) 37159dfa54cSAmit Daniel Kachhap { return -EINVAL; } 37259dfa54cSAmit Daniel Kachhap #endif/*CONFIG_THERMAL_EMULATION*/ 37359dfa54cSAmit Daniel Kachhap 37459dfa54cSAmit Daniel Kachhap static void exynos_tmu_work(struct work_struct *work) 37559dfa54cSAmit Daniel Kachhap { 37659dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = container_of(work, 37759dfa54cSAmit Daniel Kachhap struct exynos_tmu_data, irq_work); 378b8d582b9SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 379b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 380a4463c4fSAmit Daniel Kachhap unsigned int val_irq; 38159dfa54cSAmit Daniel Kachhap 382cebe7373SAmit Daniel Kachhap exynos_report_trigger(data->reg_conf); 38359dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 38459dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 385b8d582b9SAmit Daniel Kachhap 386a4463c4fSAmit Daniel Kachhap /* TODO: take action based on particular interrupt */ 387a4463c4fSAmit Daniel Kachhap val_irq = readl(data->base + reg->tmu_intstat); 388a4463c4fSAmit Daniel Kachhap /* clear the interrupts */ 389a4463c4fSAmit Daniel Kachhap writel(val_irq, data->base + reg->tmu_intclear); 390b8d582b9SAmit Daniel Kachhap 39159dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 39259dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 39359dfa54cSAmit Daniel Kachhap 39459dfa54cSAmit Daniel Kachhap enable_irq(data->irq); 39559dfa54cSAmit Daniel Kachhap } 39659dfa54cSAmit Daniel Kachhap 39759dfa54cSAmit Daniel Kachhap static irqreturn_t exynos_tmu_irq(int irq, void *id) 39859dfa54cSAmit Daniel Kachhap { 39959dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = id; 40059dfa54cSAmit Daniel Kachhap 40159dfa54cSAmit Daniel Kachhap disable_irq_nosync(irq); 40259dfa54cSAmit Daniel Kachhap schedule_work(&data->irq_work); 40359dfa54cSAmit Daniel Kachhap 40459dfa54cSAmit Daniel Kachhap return IRQ_HANDLED; 40559dfa54cSAmit Daniel Kachhap } 40659dfa54cSAmit Daniel Kachhap 40759dfa54cSAmit Daniel Kachhap #ifdef CONFIG_OF 40859dfa54cSAmit Daniel Kachhap static const struct of_device_id exynos_tmu_match[] = { 40959dfa54cSAmit Daniel Kachhap { 41059dfa54cSAmit Daniel Kachhap .compatible = "samsung,exynos4210-tmu", 41159dfa54cSAmit Daniel Kachhap .data = (void *)EXYNOS4210_TMU_DRV_DATA, 41259dfa54cSAmit Daniel Kachhap }, 41359dfa54cSAmit Daniel Kachhap { 41459dfa54cSAmit Daniel Kachhap .compatible = "samsung,exynos4412-tmu", 415e6b7991eSAmit Daniel Kachhap .data = (void *)EXYNOS5250_TMU_DRV_DATA, 41659dfa54cSAmit Daniel Kachhap }, 41759dfa54cSAmit Daniel Kachhap { 41859dfa54cSAmit Daniel Kachhap .compatible = "samsung,exynos5250-tmu", 419e6b7991eSAmit Daniel Kachhap .data = (void *)EXYNOS5250_TMU_DRV_DATA, 42059dfa54cSAmit Daniel Kachhap }, 42159dfa54cSAmit Daniel Kachhap {}, 42259dfa54cSAmit Daniel Kachhap }; 42359dfa54cSAmit Daniel Kachhap MODULE_DEVICE_TABLE(of, exynos_tmu_match); 42459dfa54cSAmit Daniel Kachhap #endif 42559dfa54cSAmit Daniel Kachhap 42659dfa54cSAmit Daniel Kachhap static inline struct exynos_tmu_platform_data *exynos_get_driver_data( 427cebe7373SAmit Daniel Kachhap struct platform_device *pdev, int id) 42859dfa54cSAmit Daniel Kachhap { 42959dfa54cSAmit Daniel Kachhap #ifdef CONFIG_OF 430cebe7373SAmit Daniel Kachhap struct exynos_tmu_init_data *data_table; 431cebe7373SAmit Daniel Kachhap struct exynos_tmu_platform_data *tmu_data; 43259dfa54cSAmit Daniel Kachhap if (pdev->dev.of_node) { 43359dfa54cSAmit Daniel Kachhap const struct of_device_id *match; 43459dfa54cSAmit Daniel Kachhap match = of_match_node(exynos_tmu_match, pdev->dev.of_node); 43559dfa54cSAmit Daniel Kachhap if (!match) 43659dfa54cSAmit Daniel Kachhap return NULL; 437cebe7373SAmit Daniel Kachhap data_table = (struct exynos_tmu_init_data *) match->data; 438cebe7373SAmit Daniel Kachhap if (!data_table || id >= data_table->tmu_count) 439cebe7373SAmit Daniel Kachhap return NULL; 440cebe7373SAmit Daniel Kachhap tmu_data = data_table->tmu_data; 441cebe7373SAmit Daniel Kachhap return (struct exynos_tmu_platform_data *) (tmu_data + id); 44259dfa54cSAmit Daniel Kachhap } 44359dfa54cSAmit Daniel Kachhap #endif 4441cd1ecb6SAmit Daniel Kachhap return NULL; 44559dfa54cSAmit Daniel Kachhap } 44659dfa54cSAmit Daniel Kachhap 447cebe7373SAmit Daniel Kachhap static int exynos_map_dt_data(struct platform_device *pdev) 44859dfa54cSAmit Daniel Kachhap { 449cebe7373SAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 450cebe7373SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata; 451cebe7373SAmit Daniel Kachhap struct resource res; 45259dfa54cSAmit Daniel Kachhap 453cebe7373SAmit Daniel Kachhap if (!data) 454cebe7373SAmit Daniel Kachhap return -ENODEV; 45559dfa54cSAmit Daniel Kachhap 456cebe7373SAmit Daniel Kachhap data->id = of_alias_get_id(pdev->dev.of_node, "tmuctrl"); 457cebe7373SAmit Daniel Kachhap if (data->id < 0) 458cebe7373SAmit Daniel Kachhap data->id = 0; 459cebe7373SAmit Daniel Kachhap 460cebe7373SAmit Daniel Kachhap data->irq = irq_of_parse_and_map(pdev->dev.of_node, 0); 461cebe7373SAmit Daniel Kachhap if (data->irq <= 0) { 462cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to get IRQ\n"); 463cebe7373SAmit Daniel Kachhap return -ENODEV; 464cebe7373SAmit Daniel Kachhap } 465cebe7373SAmit Daniel Kachhap 466cebe7373SAmit Daniel Kachhap if (of_address_to_resource(pdev->dev.of_node, 0, &res)) { 467cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to get Resource 0\n"); 468cebe7373SAmit Daniel Kachhap return -ENODEV; 469cebe7373SAmit Daniel Kachhap } 470cebe7373SAmit Daniel Kachhap 471cebe7373SAmit Daniel Kachhap data->base = devm_ioremap(&pdev->dev, res.start, resource_size(&res)); 472cebe7373SAmit Daniel Kachhap if (!data->base) { 473cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to ioremap memory\n"); 474cebe7373SAmit Daniel Kachhap return -EADDRNOTAVAIL; 475cebe7373SAmit Daniel Kachhap } 476cebe7373SAmit Daniel Kachhap 477cebe7373SAmit Daniel Kachhap pdata = exynos_get_driver_data(pdev, data->id); 47859dfa54cSAmit Daniel Kachhap if (!pdata) { 47959dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "No platform init data supplied.\n"); 48059dfa54cSAmit Daniel Kachhap return -ENODEV; 48159dfa54cSAmit Daniel Kachhap } 482cebe7373SAmit Daniel Kachhap data->pdata = pdata; 483*d9b6ee14SAmit Daniel Kachhap /* 484*d9b6ee14SAmit Daniel Kachhap * Check if the TMU shares some registers and then try to map the 485*d9b6ee14SAmit Daniel Kachhap * memory of common registers. 486*d9b6ee14SAmit Daniel Kachhap */ 487*d9b6ee14SAmit Daniel Kachhap if (!TMU_SUPPORTS(pdata, SHARED_MEMORY)) 488*d9b6ee14SAmit Daniel Kachhap return 0; 489*d9b6ee14SAmit Daniel Kachhap 490*d9b6ee14SAmit Daniel Kachhap if (of_address_to_resource(pdev->dev.of_node, 1, &res)) { 491*d9b6ee14SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to get Resource 1\n"); 492*d9b6ee14SAmit Daniel Kachhap return -ENODEV; 493*d9b6ee14SAmit Daniel Kachhap } 494*d9b6ee14SAmit Daniel Kachhap 495*d9b6ee14SAmit Daniel Kachhap data->base_common = devm_ioremap(&pdev->dev, res.start, 496*d9b6ee14SAmit Daniel Kachhap resource_size(&res)); 497*d9b6ee14SAmit Daniel Kachhap if (!data->base) { 498*d9b6ee14SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to ioremap memory\n"); 499*d9b6ee14SAmit Daniel Kachhap return -ENOMEM; 500*d9b6ee14SAmit Daniel Kachhap } 501cebe7373SAmit Daniel Kachhap 502cebe7373SAmit Daniel Kachhap return 0; 503cebe7373SAmit Daniel Kachhap } 504cebe7373SAmit Daniel Kachhap 505cebe7373SAmit Daniel Kachhap static int exynos_tmu_probe(struct platform_device *pdev) 506cebe7373SAmit Daniel Kachhap { 507cebe7373SAmit Daniel Kachhap struct exynos_tmu_data *data; 508cebe7373SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata; 509cebe7373SAmit Daniel Kachhap struct thermal_sensor_conf *sensor_conf; 510cebe7373SAmit Daniel Kachhap int ret, i; 511cebe7373SAmit Daniel Kachhap 51259dfa54cSAmit Daniel Kachhap data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data), 51359dfa54cSAmit Daniel Kachhap GFP_KERNEL); 51459dfa54cSAmit Daniel Kachhap if (!data) { 51559dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to allocate driver structure\n"); 51659dfa54cSAmit Daniel Kachhap return -ENOMEM; 51759dfa54cSAmit Daniel Kachhap } 51859dfa54cSAmit Daniel Kachhap 519cebe7373SAmit Daniel Kachhap platform_set_drvdata(pdev, data); 520cebe7373SAmit Daniel Kachhap mutex_init(&data->lock); 521cebe7373SAmit Daniel Kachhap 522cebe7373SAmit Daniel Kachhap ret = exynos_map_dt_data(pdev); 523cebe7373SAmit Daniel Kachhap if (ret) 524cebe7373SAmit Daniel Kachhap return ret; 525cebe7373SAmit Daniel Kachhap 526cebe7373SAmit Daniel Kachhap pdata = data->pdata; 52759dfa54cSAmit Daniel Kachhap 52859dfa54cSAmit Daniel Kachhap INIT_WORK(&data->irq_work, exynos_tmu_work); 52959dfa54cSAmit Daniel Kachhap 53059dfa54cSAmit Daniel Kachhap data->clk = devm_clk_get(&pdev->dev, "tmu_apbif"); 53159dfa54cSAmit Daniel Kachhap if (IS_ERR(data->clk)) { 53259dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to get clock\n"); 53359dfa54cSAmit Daniel Kachhap return PTR_ERR(data->clk); 53459dfa54cSAmit Daniel Kachhap } 53559dfa54cSAmit Daniel Kachhap 53659dfa54cSAmit Daniel Kachhap ret = clk_prepare(data->clk); 53759dfa54cSAmit Daniel Kachhap if (ret) 53859dfa54cSAmit Daniel Kachhap return ret; 53959dfa54cSAmit Daniel Kachhap 54059dfa54cSAmit Daniel Kachhap if (pdata->type == SOC_ARCH_EXYNOS || 54159dfa54cSAmit Daniel Kachhap pdata->type == SOC_ARCH_EXYNOS4210) 54259dfa54cSAmit Daniel Kachhap data->soc = pdata->type; 54359dfa54cSAmit Daniel Kachhap else { 54459dfa54cSAmit Daniel Kachhap ret = -EINVAL; 54559dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Platform not supported\n"); 54659dfa54cSAmit Daniel Kachhap goto err_clk; 54759dfa54cSAmit Daniel Kachhap } 54859dfa54cSAmit Daniel Kachhap 54959dfa54cSAmit Daniel Kachhap ret = exynos_tmu_initialize(pdev); 55059dfa54cSAmit Daniel Kachhap if (ret) { 55159dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to initialize TMU\n"); 55259dfa54cSAmit Daniel Kachhap goto err_clk; 55359dfa54cSAmit Daniel Kachhap } 55459dfa54cSAmit Daniel Kachhap 55559dfa54cSAmit Daniel Kachhap exynos_tmu_control(pdev, true); 55659dfa54cSAmit Daniel Kachhap 557cebe7373SAmit Daniel Kachhap /* Allocate a structure to register with the exynos core thermal */ 558cebe7373SAmit Daniel Kachhap sensor_conf = devm_kzalloc(&pdev->dev, 559cebe7373SAmit Daniel Kachhap sizeof(struct thermal_sensor_conf), GFP_KERNEL); 560cebe7373SAmit Daniel Kachhap if (!sensor_conf) { 561cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to allocate registration struct\n"); 562cebe7373SAmit Daniel Kachhap ret = -ENOMEM; 563cebe7373SAmit Daniel Kachhap goto err_clk; 564cebe7373SAmit Daniel Kachhap } 565cebe7373SAmit Daniel Kachhap sprintf(sensor_conf->name, "therm_zone%d", data->id); 566cebe7373SAmit Daniel Kachhap sensor_conf->read_temperature = (int (*)(void *))exynos_tmu_read; 567cebe7373SAmit Daniel Kachhap sensor_conf->write_emul_temp = 568cebe7373SAmit Daniel Kachhap (int (*)(void *, unsigned long))exynos_tmu_set_emulation; 569cebe7373SAmit Daniel Kachhap sensor_conf->driver_data = data; 570cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trip_count = pdata->trigger_enable[0] + 571bb34b4c8SAmit Daniel Kachhap pdata->trigger_enable[1] + pdata->trigger_enable[2]+ 572bb34b4c8SAmit Daniel Kachhap pdata->trigger_enable[3]; 57359dfa54cSAmit Daniel Kachhap 574cebe7373SAmit Daniel Kachhap for (i = 0; i < sensor_conf->trip_data.trip_count; i++) { 575cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trip_val[i] = 57659dfa54cSAmit Daniel Kachhap pdata->threshold + pdata->trigger_levels[i]; 577cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trip_type[i] = 5785c3cf552SAmit Daniel Kachhap pdata->trigger_type[i]; 5795c3cf552SAmit Daniel Kachhap } 58059dfa54cSAmit Daniel Kachhap 581cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trigger_falling = pdata->threshold_falling; 58259dfa54cSAmit Daniel Kachhap 583cebe7373SAmit Daniel Kachhap sensor_conf->cooling_data.freq_clip_count = pdata->freq_tab_count; 58459dfa54cSAmit Daniel Kachhap for (i = 0; i < pdata->freq_tab_count; i++) { 585cebe7373SAmit Daniel Kachhap sensor_conf->cooling_data.freq_data[i].freq_clip_max = 58659dfa54cSAmit Daniel Kachhap pdata->freq_tab[i].freq_clip_max; 587cebe7373SAmit Daniel Kachhap sensor_conf->cooling_data.freq_data[i].temp_level = 58859dfa54cSAmit Daniel Kachhap pdata->freq_tab[i].temp_level; 58959dfa54cSAmit Daniel Kachhap } 590cebe7373SAmit Daniel Kachhap sensor_conf->dev = &pdev->dev; 591cebe7373SAmit Daniel Kachhap /* Register the sensor with thermal management interface */ 592cebe7373SAmit Daniel Kachhap ret = exynos_register_thermal(sensor_conf); 59359dfa54cSAmit Daniel Kachhap if (ret) { 59459dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to register thermal interface\n"); 59559dfa54cSAmit Daniel Kachhap goto err_clk; 59659dfa54cSAmit Daniel Kachhap } 597cebe7373SAmit Daniel Kachhap data->reg_conf = sensor_conf; 598cebe7373SAmit Daniel Kachhap 599cebe7373SAmit Daniel Kachhap ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq, 600cebe7373SAmit Daniel Kachhap IRQF_TRIGGER_RISING | IRQF_SHARED, dev_name(&pdev->dev), data); 601cebe7373SAmit Daniel Kachhap if (ret) { 602cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq); 603cebe7373SAmit Daniel Kachhap goto err_clk; 604cebe7373SAmit Daniel Kachhap } 60559dfa54cSAmit Daniel Kachhap 60659dfa54cSAmit Daniel Kachhap return 0; 60759dfa54cSAmit Daniel Kachhap err_clk: 60859dfa54cSAmit Daniel Kachhap clk_unprepare(data->clk); 60959dfa54cSAmit Daniel Kachhap return ret; 61059dfa54cSAmit Daniel Kachhap } 61159dfa54cSAmit Daniel Kachhap 61259dfa54cSAmit Daniel Kachhap static int exynos_tmu_remove(struct platform_device *pdev) 61359dfa54cSAmit Daniel Kachhap { 61459dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 61559dfa54cSAmit Daniel Kachhap 61659dfa54cSAmit Daniel Kachhap exynos_tmu_control(pdev, false); 61759dfa54cSAmit Daniel Kachhap 618cebe7373SAmit Daniel Kachhap exynos_unregister_thermal(data->reg_conf); 61959dfa54cSAmit Daniel Kachhap 62059dfa54cSAmit Daniel Kachhap clk_unprepare(data->clk); 62159dfa54cSAmit Daniel Kachhap 62259dfa54cSAmit Daniel Kachhap return 0; 62359dfa54cSAmit Daniel Kachhap } 62459dfa54cSAmit Daniel Kachhap 62559dfa54cSAmit Daniel Kachhap #ifdef CONFIG_PM_SLEEP 62659dfa54cSAmit Daniel Kachhap static int exynos_tmu_suspend(struct device *dev) 62759dfa54cSAmit Daniel Kachhap { 62859dfa54cSAmit Daniel Kachhap exynos_tmu_control(to_platform_device(dev), false); 62959dfa54cSAmit Daniel Kachhap 63059dfa54cSAmit Daniel Kachhap return 0; 63159dfa54cSAmit Daniel Kachhap } 63259dfa54cSAmit Daniel Kachhap 63359dfa54cSAmit Daniel Kachhap static int exynos_tmu_resume(struct device *dev) 63459dfa54cSAmit Daniel Kachhap { 63559dfa54cSAmit Daniel Kachhap struct platform_device *pdev = to_platform_device(dev); 63659dfa54cSAmit Daniel Kachhap 63759dfa54cSAmit Daniel Kachhap exynos_tmu_initialize(pdev); 63859dfa54cSAmit Daniel Kachhap exynos_tmu_control(pdev, true); 63959dfa54cSAmit Daniel Kachhap 64059dfa54cSAmit Daniel Kachhap return 0; 64159dfa54cSAmit Daniel Kachhap } 64259dfa54cSAmit Daniel Kachhap 64359dfa54cSAmit Daniel Kachhap static SIMPLE_DEV_PM_OPS(exynos_tmu_pm, 64459dfa54cSAmit Daniel Kachhap exynos_tmu_suspend, exynos_tmu_resume); 64559dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM (&exynos_tmu_pm) 64659dfa54cSAmit Daniel Kachhap #else 64759dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM NULL 64859dfa54cSAmit Daniel Kachhap #endif 64959dfa54cSAmit Daniel Kachhap 65059dfa54cSAmit Daniel Kachhap static struct platform_driver exynos_tmu_driver = { 65159dfa54cSAmit Daniel Kachhap .driver = { 65259dfa54cSAmit Daniel Kachhap .name = "exynos-tmu", 65359dfa54cSAmit Daniel Kachhap .owner = THIS_MODULE, 65459dfa54cSAmit Daniel Kachhap .pm = EXYNOS_TMU_PM, 65559dfa54cSAmit Daniel Kachhap .of_match_table = of_match_ptr(exynos_tmu_match), 65659dfa54cSAmit Daniel Kachhap }, 65759dfa54cSAmit Daniel Kachhap .probe = exynos_tmu_probe, 65859dfa54cSAmit Daniel Kachhap .remove = exynos_tmu_remove, 65959dfa54cSAmit Daniel Kachhap }; 66059dfa54cSAmit Daniel Kachhap 66159dfa54cSAmit Daniel Kachhap module_platform_driver(exynos_tmu_driver); 66259dfa54cSAmit Daniel Kachhap 66359dfa54cSAmit Daniel Kachhap MODULE_DESCRIPTION("EXYNOS TMU Driver"); 66459dfa54cSAmit Daniel Kachhap MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>"); 66559dfa54cSAmit Daniel Kachhap MODULE_LICENSE("GPL"); 66659dfa54cSAmit Daniel Kachhap MODULE_ALIAS("platform:exynos-tmu"); 667