xref: /linux/drivers/thermal/samsung/exynos_tmu.c (revision 9c933b1be58637b7ba05bab35953f1b976c12394)
159dfa54cSAmit Daniel Kachhap /*
259dfa54cSAmit Daniel Kachhap  * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit)
359dfa54cSAmit Daniel Kachhap  *
43b6a1a80SLukasz Majewski  *  Copyright (C) 2014 Samsung Electronics
53b6a1a80SLukasz Majewski  *  Bartlomiej Zolnierkiewicz <b.zolnierkie@samsung.com>
63b6a1a80SLukasz Majewski  *  Lukasz Majewski <l.majewski@samsung.com>
73b6a1a80SLukasz Majewski  *
859dfa54cSAmit Daniel Kachhap  *  Copyright (C) 2011 Samsung Electronics
959dfa54cSAmit Daniel Kachhap  *  Donggeun Kim <dg77.kim@samsung.com>
1059dfa54cSAmit Daniel Kachhap  *  Amit Daniel Kachhap <amit.kachhap@linaro.org>
1159dfa54cSAmit Daniel Kachhap  *
1259dfa54cSAmit Daniel Kachhap  * This program is free software; you can redistribute it and/or modify
1359dfa54cSAmit Daniel Kachhap  * it under the terms of the GNU General Public License as published by
1459dfa54cSAmit Daniel Kachhap  * the Free Software Foundation; either version 2 of the License, or
1559dfa54cSAmit Daniel Kachhap  * (at your option) any later version.
1659dfa54cSAmit Daniel Kachhap  *
1759dfa54cSAmit Daniel Kachhap  * This program is distributed in the hope that it will be useful,
1859dfa54cSAmit Daniel Kachhap  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1959dfa54cSAmit Daniel Kachhap  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2059dfa54cSAmit Daniel Kachhap  * GNU General Public License for more details.
2159dfa54cSAmit Daniel Kachhap  *
2259dfa54cSAmit Daniel Kachhap  * You should have received a copy of the GNU General Public License
2359dfa54cSAmit Daniel Kachhap  * along with this program; if not, write to the Free Software
2459dfa54cSAmit Daniel Kachhap  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
2559dfa54cSAmit Daniel Kachhap  *
2659dfa54cSAmit Daniel Kachhap  */
2759dfa54cSAmit Daniel Kachhap 
2859dfa54cSAmit Daniel Kachhap #include <linux/clk.h>
2959dfa54cSAmit Daniel Kachhap #include <linux/io.h>
3059dfa54cSAmit Daniel Kachhap #include <linux/interrupt.h>
3159dfa54cSAmit Daniel Kachhap #include <linux/module.h>
32fee88e2bSMaciej Purski #include <linux/of_device.h>
33cebe7373SAmit Daniel Kachhap #include <linux/of_address.h>
34cebe7373SAmit Daniel Kachhap #include <linux/of_irq.h>
3559dfa54cSAmit Daniel Kachhap #include <linux/platform_device.h>
36498d22f6SAmit Daniel Kachhap #include <linux/regulator/consumer.h>
3759dfa54cSAmit Daniel Kachhap 
380c1836a6SAmit Daniel Kachhap #include "exynos_tmu.h"
393b6a1a80SLukasz Majewski #include "../thermal_core.h"
402845f6ecSBartlomiej Zolnierkiewicz 
412845f6ecSBartlomiej Zolnierkiewicz /* Exynos generic registers */
422845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_TRIMINFO		0x0
432845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_CONTROL		0x20
442845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_STATUS		0x28
452845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_CURRENT_TEMP	0x40
462845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTEN		0x70
472845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTSTAT		0x74
482845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTCLEAR		0x78
492845f6ecSBartlomiej Zolnierkiewicz 
502845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TEMP_MASK		0xff
512845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REF_VOLTAGE_SHIFT	24
522845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REF_VOLTAGE_MASK	0x1f
532845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_BUF_SLOPE_SEL_MASK	0xf
542845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT	8
552845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_CORE_EN_SHIFT	0
562845f6ecSBartlomiej Zolnierkiewicz 
572845f6ecSBartlomiej Zolnierkiewicz /* Exynos3250 specific registers */
582845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIMINFO_CON1	0x10
592845f6ecSBartlomiej Zolnierkiewicz 
602845f6ecSBartlomiej Zolnierkiewicz /* Exynos4210 specific registers */
612845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4210_TMU_REG_THRESHOLD_TEMP	0x44
622845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4210_TMU_REG_TRIG_LEVEL0	0x50
632845f6ecSBartlomiej Zolnierkiewicz 
642845f6ecSBartlomiej Zolnierkiewicz /* Exynos5250, Exynos4412, Exynos3250 specific registers */
652845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIMINFO_CON2	0x14
662845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_THD_TEMP_RISE		0x50
672845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_THD_TEMP_FALL		0x54
682845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_CON		0x80
692845f6ecSBartlomiej Zolnierkiewicz 
702845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_RELOAD_ENABLE	1
712845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_25_SHIFT	0
722845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_85_SHIFT	8
732845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIP_MODE_SHIFT	13
742845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIP_MODE_MASK	0x7
752845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_THERM_TRIP_EN_SHIFT	12
762845f6ecSBartlomiej Zolnierkiewicz 
772845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE0_SHIFT	0
782845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE1_SHIFT	4
792845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE2_SHIFT	8
802845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE3_SHIFT	12
812845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_FALL0_SHIFT	16
822845f6ecSBartlomiej Zolnierkiewicz 
832845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME	0x57F0
842845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME_MASK	0xffff
852845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME_SHIFT	16
862845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_DATA_SHIFT	8
872845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_DATA_MASK	0xFF
882845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_ENABLE	0x1
892845f6ecSBartlomiej Zolnierkiewicz 
902845f6ecSBartlomiej Zolnierkiewicz /* Exynos5260 specific */
912845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTEN		0xC0
922845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTSTAT		0xC4
932845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTCLEAR		0xC8
942845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_EMUL_CON			0x100
952845f6ecSBartlomiej Zolnierkiewicz 
962845f6ecSBartlomiej Zolnierkiewicz /* Exynos4412 specific */
972845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4412_MUX_ADDR_VALUE          6
982845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4412_MUX_ADDR_SHIFT          20
992845f6ecSBartlomiej Zolnierkiewicz 
100488c7455SChanwoo Choi /* Exynos5433 specific registers */
101488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_CONTROL1		0x024
102488c7455SChanwoo Choi #define EXYNOS5433_TMU_SAMPLING_INTERVAL	0x02c
103488c7455SChanwoo Choi #define EXYNOS5433_TMU_COUNTER_VALUE0		0x030
104488c7455SChanwoo Choi #define EXYNOS5433_TMU_COUNTER_VALUE1		0x034
105488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_CURRENT_TEMP1	0x044
106488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_RISE3_0		0x050
107488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_RISE7_4		0x054
108488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_FALL3_0		0x060
109488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_FALL7_4		0x064
110488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_INTEN		0x0c0
111488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_INTPEND		0x0c8
112488c7455SChanwoo Choi #define EXYNOS5433_TMU_EMUL_CON			0x110
113488c7455SChanwoo Choi #define EXYNOS5433_TMU_PD_DET_EN		0x130
114488c7455SChanwoo Choi 
115488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT	16
116488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT	23
117488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_SENSOR_ID_MASK	\
118488c7455SChanwoo Choi 			(0xf << EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT)
119488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_CALIB_SEL_MASK	BIT(23)
120488c7455SChanwoo Choi 
121488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING	0
122488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING	1
123488c7455SChanwoo Choi 
124488c7455SChanwoo Choi #define EXYNOS5433_PD_DET_EN			1
125488c7455SChanwoo Choi 
1262845f6ecSBartlomiej Zolnierkiewicz /*exynos5440 specific registers*/
1272845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TRIM		0x000
1282845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_CTRL		0x020
1292845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_DEBUG		0x040
1302845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TEMP		0x0f0
1312845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TH0			0x110
1322845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TH1			0x130
1332845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TH2			0x150
1342845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_IRQEN		0x210
1352845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_IRQ			0x230
1362845f6ecSBartlomiej Zolnierkiewicz /* exynos5440 common registers */
1372845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_IRQ_STATUS		0x000
1382845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_PMIN			0x004
1392845f6ecSBartlomiej Zolnierkiewicz 
1402845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE0_SHIFT	0
1412845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE1_SHIFT	1
1422845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE2_SHIFT	2
1432845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE3_SHIFT	3
1442845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_FALL0_SHIFT	4
1452845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_TH_RISE4_SHIFT		24
1462845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_EFUSE_SWAP_OFFSET		8
14759dfa54cSAmit Daniel Kachhap 
1486c247393SAbhilash Kesavan /* Exynos7 specific registers */
1496c247393SAbhilash Kesavan #define EXYNOS7_THD_TEMP_RISE7_6		0x50
1506c247393SAbhilash Kesavan #define EXYNOS7_THD_TEMP_FALL7_6		0x60
1516c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_INTEN			0x110
1526c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_INTPEND			0x118
1536c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_EMUL_CON		0x160
1546c247393SAbhilash Kesavan 
1556c247393SAbhilash Kesavan #define EXYNOS7_TMU_TEMP_MASK			0x1ff
1566c247393SAbhilash Kesavan #define EXYNOS7_PD_DET_EN_SHIFT			23
1576c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE0_SHIFT		0
1586c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE1_SHIFT		1
1596c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE2_SHIFT		2
1606c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE3_SHIFT		3
1616c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE4_SHIFT		4
1626c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE5_SHIFT		5
1636c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE6_SHIFT		6
1646c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE7_SHIFT		7
1656c247393SAbhilash Kesavan #define EXYNOS7_EMUL_DATA_SHIFT			7
1666c247393SAbhilash Kesavan #define EXYNOS7_EMUL_DATA_MASK			0x1ff
1676c247393SAbhilash Kesavan 
1683b6a1a80SLukasz Majewski #define MCELSIUS	1000
169cebe7373SAmit Daniel Kachhap /**
170cebe7373SAmit Daniel Kachhap  * struct exynos_tmu_data : A structure to hold the private data of the TMU
171cebe7373SAmit Daniel Kachhap 	driver
172cebe7373SAmit Daniel Kachhap  * @id: identifier of the one instance of the TMU controller.
173cebe7373SAmit Daniel Kachhap  * @pdata: pointer to the tmu platform/configuration data
174cebe7373SAmit Daniel Kachhap  * @base: base address of the single instance of the TMU controller.
1759025d563SNaveen Krishna Chatradhi  * @base_second: base address of the common registers of the TMU controller.
176cebe7373SAmit Daniel Kachhap  * @irq: irq number of the TMU controller.
177cebe7373SAmit Daniel Kachhap  * @soc: id of the SOC type.
178cebe7373SAmit Daniel Kachhap  * @irq_work: pointer to the irq work structure.
179cebe7373SAmit Daniel Kachhap  * @lock: lock to implement synchronization.
180cebe7373SAmit Daniel Kachhap  * @clk: pointer to the clock structure.
18114a11dc7SNaveen Krishna Chatradhi  * @clk_sec: pointer to the clock structure for accessing the base_second.
1826c247393SAbhilash Kesavan  * @sclk: pointer to the clock structure for accessing the tmu special clk.
183cebe7373SAmit Daniel Kachhap  * @temp_error1: fused value of the first point trim.
184cebe7373SAmit Daniel Kachhap  * @temp_error2: fused value of the second point trim.
185498d22f6SAmit Daniel Kachhap  * @regulator: pointer to the TMU regulator structure.
186cebe7373SAmit Daniel Kachhap  * @reg_conf: pointer to structure to register with core thermal.
1873a3a5f15SKrzysztof Kozlowski  * @ntrip: number of supported trip points.
1880eb875d8SMarek Szyprowski  * @enabled: current status of TMU device
18972d1100bSBartlomiej Zolnierkiewicz  * @tmu_initialize: SoC specific TMU initialization method
19037f9034fSBartlomiej Zolnierkiewicz  * @tmu_control: SoC specific TMU control method
191b79985caSBartlomiej Zolnierkiewicz  * @tmu_read: SoC specific TMU temperature read method
192285d994aSBartlomiej Zolnierkiewicz  * @tmu_set_emulation: SoC specific TMU emulation setting method
193a7331f72SBartlomiej Zolnierkiewicz  * @tmu_clear_irqs: SoC specific TMU interrupts clearing method
194cebe7373SAmit Daniel Kachhap  */
19559dfa54cSAmit Daniel Kachhap struct exynos_tmu_data {
196cebe7373SAmit Daniel Kachhap 	int id;
19759dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata;
19859dfa54cSAmit Daniel Kachhap 	void __iomem *base;
1999025d563SNaveen Krishna Chatradhi 	void __iomem *base_second;
20059dfa54cSAmit Daniel Kachhap 	int irq;
20159dfa54cSAmit Daniel Kachhap 	enum soc_type soc;
20259dfa54cSAmit Daniel Kachhap 	struct work_struct irq_work;
20359dfa54cSAmit Daniel Kachhap 	struct mutex lock;
2046c247393SAbhilash Kesavan 	struct clk *clk, *clk_sec, *sclk;
2056c247393SAbhilash Kesavan 	u16 temp_error1, temp_error2;
206498d22f6SAmit Daniel Kachhap 	struct regulator *regulator;
2073b6a1a80SLukasz Majewski 	struct thermal_zone_device *tzd;
2083a3a5f15SKrzysztof Kozlowski 	unsigned int ntrip;
2090eb875d8SMarek Szyprowski 	bool enabled;
2103b6a1a80SLukasz Majewski 
21172d1100bSBartlomiej Zolnierkiewicz 	int (*tmu_initialize)(struct platform_device *pdev);
21237f9034fSBartlomiej Zolnierkiewicz 	void (*tmu_control)(struct platform_device *pdev, bool on);
213b79985caSBartlomiej Zolnierkiewicz 	int (*tmu_read)(struct exynos_tmu_data *data);
21417e8351aSSascha Hauer 	void (*tmu_set_emulation)(struct exynos_tmu_data *data, int temp);
215a7331f72SBartlomiej Zolnierkiewicz 	void (*tmu_clear_irqs)(struct exynos_tmu_data *data);
21659dfa54cSAmit Daniel Kachhap };
21759dfa54cSAmit Daniel Kachhap 
2183b6a1a80SLukasz Majewski static void exynos_report_trigger(struct exynos_tmu_data *p)
2193b6a1a80SLukasz Majewski {
2203b6a1a80SLukasz Majewski 	char data[10], *envp[] = { data, NULL };
2213b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = p->tzd;
22217e8351aSSascha Hauer 	int temp;
2233b6a1a80SLukasz Majewski 	unsigned int i;
2243b6a1a80SLukasz Majewski 
225eccb6014SLukasz Majewski 	if (!tz) {
226eccb6014SLukasz Majewski 		pr_err("No thermal zone device defined\n");
2273b6a1a80SLukasz Majewski 		return;
2283b6a1a80SLukasz Majewski 	}
2293b6a1a80SLukasz Majewski 
2300e70f466SSrinivas Pandruvada 	thermal_zone_device_update(tz, THERMAL_EVENT_UNSPECIFIED);
2313b6a1a80SLukasz Majewski 
2323b6a1a80SLukasz Majewski 	mutex_lock(&tz->lock);
2333b6a1a80SLukasz Majewski 	/* Find the level for which trip happened */
2343b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
2353b6a1a80SLukasz Majewski 		tz->ops->get_trip_temp(tz, i, &temp);
2363b6a1a80SLukasz Majewski 		if (tz->last_temperature < temp)
2373b6a1a80SLukasz Majewski 			break;
2383b6a1a80SLukasz Majewski 	}
2393b6a1a80SLukasz Majewski 
2403b6a1a80SLukasz Majewski 	snprintf(data, sizeof(data), "%u", i);
2413b6a1a80SLukasz Majewski 	kobject_uevent_env(&tz->device.kobj, KOBJ_CHANGE, envp);
2423b6a1a80SLukasz Majewski 	mutex_unlock(&tz->lock);
2433b6a1a80SLukasz Majewski }
2443b6a1a80SLukasz Majewski 
24559dfa54cSAmit Daniel Kachhap /*
24659dfa54cSAmit Daniel Kachhap  * TMU treats temperature as a mapped temperature code.
24759dfa54cSAmit Daniel Kachhap  * The temperature is converted differently depending on the calibration type.
24859dfa54cSAmit Daniel Kachhap  */
24959dfa54cSAmit Daniel Kachhap static int temp_to_code(struct exynos_tmu_data *data, u8 temp)
25059dfa54cSAmit Daniel Kachhap {
25159dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata = data->pdata;
25259dfa54cSAmit Daniel Kachhap 
253*9c933b1bSBartlomiej Zolnierkiewicz 	if (pdata->cal_type == TYPE_ONE_POINT_TRIMMING)
254*9c933b1bSBartlomiej Zolnierkiewicz 		return temp + data->temp_error1 - pdata->first_point_trim;
255*9c933b1bSBartlomiej Zolnierkiewicz 
256*9c933b1bSBartlomiej Zolnierkiewicz 	return (temp - pdata->first_point_trim) *
25759dfa54cSAmit Daniel Kachhap 		(data->temp_error2 - data->temp_error1) /
258bb34b4c8SAmit Daniel Kachhap 		(pdata->second_point_trim - pdata->first_point_trim) +
259bb34b4c8SAmit Daniel Kachhap 		data->temp_error1;
26059dfa54cSAmit Daniel Kachhap }
26159dfa54cSAmit Daniel Kachhap 
26259dfa54cSAmit Daniel Kachhap /*
26359dfa54cSAmit Daniel Kachhap  * Calculate a temperature value from a temperature code.
26459dfa54cSAmit Daniel Kachhap  * The unit of the temperature is degree Celsius.
26559dfa54cSAmit Daniel Kachhap  */
2666c247393SAbhilash Kesavan static int code_to_temp(struct exynos_tmu_data *data, u16 temp_code)
26759dfa54cSAmit Daniel Kachhap {
26859dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata = data->pdata;
26959dfa54cSAmit Daniel Kachhap 
270*9c933b1bSBartlomiej Zolnierkiewicz 	if (pdata->cal_type == TYPE_ONE_POINT_TRIMMING)
271*9c933b1bSBartlomiej Zolnierkiewicz 		return temp_code - data->temp_error1 + pdata->first_point_trim;
272*9c933b1bSBartlomiej Zolnierkiewicz 
273*9c933b1bSBartlomiej Zolnierkiewicz 	return (temp_code - data->temp_error1) *
274bb34b4c8SAmit Daniel Kachhap 		(pdata->second_point_trim - pdata->first_point_trim) /
275bb34b4c8SAmit Daniel Kachhap 		(data->temp_error2 - data->temp_error1) +
276bb34b4c8SAmit Daniel Kachhap 		pdata->first_point_trim;
27759dfa54cSAmit Daniel Kachhap }
27859dfa54cSAmit Daniel Kachhap 
2798328a4b1SBartlomiej Zolnierkiewicz static void sanitize_temp_error(struct exynos_tmu_data *data, u32 trim_info)
280b835ced1SBartlomiej Zolnierkiewicz {
28159dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata = data->pdata;
28259dfa54cSAmit Daniel Kachhap 
283b8d582b9SAmit Daniel Kachhap 	data->temp_error1 = trim_info & EXYNOS_TMU_TEMP_MASK;
28499d67fb9SBartlomiej Zolnierkiewicz 	data->temp_error2 = ((trim_info >> EXYNOS_TRIMINFO_85_SHIFT) &
285b8d582b9SAmit Daniel Kachhap 				EXYNOS_TMU_TEMP_MASK);
28659dfa54cSAmit Daniel Kachhap 
2875000806cSAmit Daniel Kachhap 	if (!data->temp_error1 ||
2885000806cSAmit Daniel Kachhap 		(pdata->min_efuse_value > data->temp_error1) ||
2895000806cSAmit Daniel Kachhap 		(data->temp_error1 > pdata->max_efuse_value))
2905000806cSAmit Daniel Kachhap 		data->temp_error1 = pdata->efuse_value & EXYNOS_TMU_TEMP_MASK;
2915000806cSAmit Daniel Kachhap 
2925000806cSAmit Daniel Kachhap 	if (!data->temp_error2)
2935000806cSAmit Daniel Kachhap 		data->temp_error2 =
29499d67fb9SBartlomiej Zolnierkiewicz 			(pdata->efuse_value >> EXYNOS_TRIMINFO_85_SHIFT) &
2955000806cSAmit Daniel Kachhap 			EXYNOS_TMU_TEMP_MASK;
2968328a4b1SBartlomiej Zolnierkiewicz }
29759dfa54cSAmit Daniel Kachhap 
298fe87789cSBartlomiej Zolnierkiewicz static u32 get_th_reg(struct exynos_tmu_data *data, u32 threshold, bool falling)
299fe87789cSBartlomiej Zolnierkiewicz {
3003b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
3013b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
3023b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(tz);
3033b6a1a80SLukasz Majewski 	unsigned long temp;
304fe87789cSBartlomiej Zolnierkiewicz 	int i;
305c65d3473STushar Behera 
3063b6a1a80SLukasz Majewski 	if (!trips) {
3073b6a1a80SLukasz Majewski 		pr_err("%s: Cannot get trip points from of-thermal.c!\n",
3083b6a1a80SLukasz Majewski 		       __func__);
3093b6a1a80SLukasz Majewski 		return 0;
3103b6a1a80SLukasz Majewski 	}
311fe87789cSBartlomiej Zolnierkiewicz 
3123b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
3133b6a1a80SLukasz Majewski 		if (trips[i].type == THERMAL_TRIP_CRITICAL)
3143b6a1a80SLukasz Majewski 			continue;
3153b6a1a80SLukasz Majewski 
3163b6a1a80SLukasz Majewski 		temp = trips[i].temperature / MCELSIUS;
317fe87789cSBartlomiej Zolnierkiewicz 		if (falling)
3183b6a1a80SLukasz Majewski 			temp -= (trips[i].hysteresis / MCELSIUS);
319fe87789cSBartlomiej Zolnierkiewicz 		else
320fe87789cSBartlomiej Zolnierkiewicz 			threshold &= ~(0xff << 8 * i);
321fe87789cSBartlomiej Zolnierkiewicz 
322fe87789cSBartlomiej Zolnierkiewicz 		threshold |= temp_to_code(data, temp) << 8 * i;
32359dfa54cSAmit Daniel Kachhap 	}
32459dfa54cSAmit Daniel Kachhap 
325fe87789cSBartlomiej Zolnierkiewicz 	return threshold;
326fe87789cSBartlomiej Zolnierkiewicz }
32759dfa54cSAmit Daniel Kachhap 
32859dfa54cSAmit Daniel Kachhap static int exynos_tmu_initialize(struct platform_device *pdev)
32959dfa54cSAmit Daniel Kachhap {
33059dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
33172d1100bSBartlomiej Zolnierkiewicz 	int ret;
3327ca04e58SAmit Daniel Kachhap 
3333a3a5f15SKrzysztof Kozlowski 	if (of_thermal_get_ntrips(data->tzd) > data->ntrip) {
3343a3a5f15SKrzysztof Kozlowski 		dev_info(&pdev->dev,
3353a3a5f15SKrzysztof Kozlowski 			 "More trip points than supported by this TMU.\n");
3363a3a5f15SKrzysztof Kozlowski 		dev_info(&pdev->dev,
3373a3a5f15SKrzysztof Kozlowski 			 "%d trip points should be configured in polling mode.\n",
3383a3a5f15SKrzysztof Kozlowski 			 (of_thermal_get_ntrips(data->tzd) - data->ntrip));
3393a3a5f15SKrzysztof Kozlowski 	}
3403a3a5f15SKrzysztof Kozlowski 
34159dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
34259dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
34359dfa54cSAmit Daniel Kachhap 	if (!IS_ERR(data->clk_sec))
34459dfa54cSAmit Daniel Kachhap 		clk_enable(data->clk_sec);
34572d1100bSBartlomiej Zolnierkiewicz 	ret = data->tmu_initialize(pdev);
34659dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
34759dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
34814a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
34914a11dc7SNaveen Krishna Chatradhi 		clk_disable(data->clk_sec);
35059dfa54cSAmit Daniel Kachhap 
35159dfa54cSAmit Daniel Kachhap 	return ret;
35259dfa54cSAmit Daniel Kachhap }
35359dfa54cSAmit Daniel Kachhap 
354d00671c3SBartlomiej Zolnierkiewicz static u32 get_con_reg(struct exynos_tmu_data *data, u32 con)
35559dfa54cSAmit Daniel Kachhap {
35659dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata = data->pdata;
35759dfa54cSAmit Daniel Kachhap 
3587575983cSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS4412 ||
3597575983cSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS3250)
3607575983cSBartlomiej Zolnierkiewicz 		con |= (EXYNOS4412_MUX_ADDR_VALUE << EXYNOS4412_MUX_ADDR_SHIFT);
36186f5362eSLukasz Majewski 
36299d67fb9SBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_REF_VOLTAGE_MASK << EXYNOS_TMU_REF_VOLTAGE_SHIFT);
36399d67fb9SBartlomiej Zolnierkiewicz 	con |= pdata->reference_voltage << EXYNOS_TMU_REF_VOLTAGE_SHIFT;
364d0a0ce3eSAmit Daniel Kachhap 
36599d67fb9SBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_BUF_SLOPE_SEL_MASK << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
36699d67fb9SBartlomiej Zolnierkiewicz 	con |= (pdata->gain << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
367d0a0ce3eSAmit Daniel Kachhap 
368d0a0ce3eSAmit Daniel Kachhap 	if (pdata->noise_cancel_mode) {
369b9504a6aSBartlomiej Zolnierkiewicz 		con &= ~(EXYNOS_TMU_TRIP_MODE_MASK << EXYNOS_TMU_TRIP_MODE_SHIFT);
370b9504a6aSBartlomiej Zolnierkiewicz 		con |= (pdata->noise_cancel_mode << EXYNOS_TMU_TRIP_MODE_SHIFT);
37159dfa54cSAmit Daniel Kachhap 	}
37259dfa54cSAmit Daniel Kachhap 
373d00671c3SBartlomiej Zolnierkiewicz 	return con;
374d00671c3SBartlomiej Zolnierkiewicz }
375d00671c3SBartlomiej Zolnierkiewicz 
376d00671c3SBartlomiej Zolnierkiewicz static void exynos_tmu_control(struct platform_device *pdev, bool on)
377d00671c3SBartlomiej Zolnierkiewicz {
378d00671c3SBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
379d00671c3SBartlomiej Zolnierkiewicz 
380d00671c3SBartlomiej Zolnierkiewicz 	mutex_lock(&data->lock);
381d00671c3SBartlomiej Zolnierkiewicz 	clk_enable(data->clk);
38237f9034fSBartlomiej Zolnierkiewicz 	data->tmu_control(pdev, on);
3830eb875d8SMarek Szyprowski 	data->enabled = on;
38459dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
38559dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
38659dfa54cSAmit Daniel Kachhap }
38759dfa54cSAmit Daniel Kachhap 
38872d1100bSBartlomiej Zolnierkiewicz static int exynos4210_tmu_initialize(struct platform_device *pdev)
38972d1100bSBartlomiej Zolnierkiewicz {
39072d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
3913b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
3923b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
3933b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(tz);
39472d1100bSBartlomiej Zolnierkiewicz 	int ret = 0, threshold_code, i;
3953b6a1a80SLukasz Majewski 	unsigned long reference, temp;
3963b6a1a80SLukasz Majewski 	unsigned int status;
3973b6a1a80SLukasz Majewski 
3983b6a1a80SLukasz Majewski 	if (!trips) {
3993b6a1a80SLukasz Majewski 		pr_err("%s: Cannot get trip points from of-thermal.c!\n",
4003b6a1a80SLukasz Majewski 		       __func__);
4013b6a1a80SLukasz Majewski 		ret = -ENODEV;
4023b6a1a80SLukasz Majewski 		goto out;
4033b6a1a80SLukasz Majewski 	}
40472d1100bSBartlomiej Zolnierkiewicz 
40572d1100bSBartlomiej Zolnierkiewicz 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
40672d1100bSBartlomiej Zolnierkiewicz 	if (!status) {
40772d1100bSBartlomiej Zolnierkiewicz 		ret = -EBUSY;
40872d1100bSBartlomiej Zolnierkiewicz 		goto out;
40972d1100bSBartlomiej Zolnierkiewicz 	}
41072d1100bSBartlomiej Zolnierkiewicz 
41172d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, readl(data->base + EXYNOS_TMU_REG_TRIMINFO));
41272d1100bSBartlomiej Zolnierkiewicz 
41372d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for threshold */
4143b6a1a80SLukasz Majewski 	reference = trips[0].temperature / MCELSIUS;
4153b6a1a80SLukasz Majewski 	threshold_code = temp_to_code(data, reference);
4163b6a1a80SLukasz Majewski 	if (threshold_code < 0) {
4173b6a1a80SLukasz Majewski 		ret = threshold_code;
4183b6a1a80SLukasz Majewski 		goto out;
4193b6a1a80SLukasz Majewski 	}
42072d1100bSBartlomiej Zolnierkiewicz 	writeb(threshold_code, data->base + EXYNOS4210_TMU_REG_THRESHOLD_TEMP);
42172d1100bSBartlomiej Zolnierkiewicz 
4223b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
4233b6a1a80SLukasz Majewski 		temp = trips[i].temperature / MCELSIUS;
4243b6a1a80SLukasz Majewski 		writeb(temp - reference, data->base +
42572d1100bSBartlomiej Zolnierkiewicz 		       EXYNOS4210_TMU_REG_TRIG_LEVEL0 + i * 4);
4263b6a1a80SLukasz Majewski 	}
42772d1100bSBartlomiej Zolnierkiewicz 
428a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
42972d1100bSBartlomiej Zolnierkiewicz out:
43072d1100bSBartlomiej Zolnierkiewicz 	return ret;
43172d1100bSBartlomiej Zolnierkiewicz }
43272d1100bSBartlomiej Zolnierkiewicz 
43372d1100bSBartlomiej Zolnierkiewicz static int exynos4412_tmu_initialize(struct platform_device *pdev)
43472d1100bSBartlomiej Zolnierkiewicz {
43572d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
4363b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
4373b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(data->tzd);
43872d1100bSBartlomiej Zolnierkiewicz 	unsigned int status, trim_info, con, ctrl, rising_threshold;
43972d1100bSBartlomiej Zolnierkiewicz 	int ret = 0, threshold_code, i;
4403b6a1a80SLukasz Majewski 	unsigned long crit_temp = 0;
44172d1100bSBartlomiej Zolnierkiewicz 
44272d1100bSBartlomiej Zolnierkiewicz 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
44372d1100bSBartlomiej Zolnierkiewicz 	if (!status) {
44472d1100bSBartlomiej Zolnierkiewicz 		ret = -EBUSY;
44572d1100bSBartlomiej Zolnierkiewicz 		goto out;
44672d1100bSBartlomiej Zolnierkiewicz 	}
44772d1100bSBartlomiej Zolnierkiewicz 
44872d1100bSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS3250 ||
44972d1100bSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS4412 ||
45072d1100bSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS5250) {
45172d1100bSBartlomiej Zolnierkiewicz 		if (data->soc == SOC_ARCH_EXYNOS3250) {
45272d1100bSBartlomiej Zolnierkiewicz 			ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON1);
45372d1100bSBartlomiej Zolnierkiewicz 			ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
45472d1100bSBartlomiej Zolnierkiewicz 			writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON1);
45572d1100bSBartlomiej Zolnierkiewicz 		}
45672d1100bSBartlomiej Zolnierkiewicz 		ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON2);
45772d1100bSBartlomiej Zolnierkiewicz 		ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
45872d1100bSBartlomiej Zolnierkiewicz 		writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON2);
45972d1100bSBartlomiej Zolnierkiewicz 	}
46072d1100bSBartlomiej Zolnierkiewicz 
46172d1100bSBartlomiej Zolnierkiewicz 	/* On exynos5420 the triminfo register is in the shared space */
46272d1100bSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO)
46372d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base_second + EXYNOS_TMU_REG_TRIMINFO);
46472d1100bSBartlomiej Zolnierkiewicz 	else
46572d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
46672d1100bSBartlomiej Zolnierkiewicz 
46772d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, trim_info);
46872d1100bSBartlomiej Zolnierkiewicz 
46972d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for rising and falling threshold */
47072d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = readl(data->base + EXYNOS_THD_TEMP_RISE);
47172d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = get_th_reg(data, rising_threshold, false);
47272d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
47372d1100bSBartlomiej Zolnierkiewicz 	writel(get_th_reg(data, 0, true), data->base + EXYNOS_THD_TEMP_FALL);
47472d1100bSBartlomiej Zolnierkiewicz 
475a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
47672d1100bSBartlomiej Zolnierkiewicz 
47772d1100bSBartlomiej Zolnierkiewicz 	/* if last threshold limit is also present */
4783b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(data->tzd); i++) {
4793b6a1a80SLukasz Majewski 		if (trips[i].type == THERMAL_TRIP_CRITICAL) {
4803b6a1a80SLukasz Majewski 			crit_temp = trips[i].temperature;
4813b6a1a80SLukasz Majewski 			break;
4823b6a1a80SLukasz Majewski 		}
4833b6a1a80SLukasz Majewski 	}
4843b6a1a80SLukasz Majewski 
4853b6a1a80SLukasz Majewski 	if (i == of_thermal_get_ntrips(data->tzd)) {
4863b6a1a80SLukasz Majewski 		pr_err("%s: No CRITICAL trip point defined at of-thermal.c!\n",
4873b6a1a80SLukasz Majewski 		       __func__);
4883b6a1a80SLukasz Majewski 		ret = -EINVAL;
4893b6a1a80SLukasz Majewski 		goto out;
4903b6a1a80SLukasz Majewski 	}
4913b6a1a80SLukasz Majewski 
4923b6a1a80SLukasz Majewski 	threshold_code = temp_to_code(data, crit_temp / MCELSIUS);
49372d1100bSBartlomiej Zolnierkiewicz 	/* 1-4 level to be assigned in th0 reg */
49472d1100bSBartlomiej Zolnierkiewicz 	rising_threshold &= ~(0xff << 8 * i);
49572d1100bSBartlomiej Zolnierkiewicz 	rising_threshold |= threshold_code << 8 * i;
49672d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
49772d1100bSBartlomiej Zolnierkiewicz 	con = readl(data->base + EXYNOS_TMU_REG_CONTROL);
49872d1100bSBartlomiej Zolnierkiewicz 	con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
49972d1100bSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
5003b6a1a80SLukasz Majewski 
50172d1100bSBartlomiej Zolnierkiewicz out:
50272d1100bSBartlomiej Zolnierkiewicz 	return ret;
50372d1100bSBartlomiej Zolnierkiewicz }
50472d1100bSBartlomiej Zolnierkiewicz 
505488c7455SChanwoo Choi static int exynos5433_tmu_initialize(struct platform_device *pdev)
506488c7455SChanwoo Choi {
507488c7455SChanwoo Choi 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
508488c7455SChanwoo Choi 	struct exynos_tmu_platform_data *pdata = data->pdata;
509488c7455SChanwoo Choi 	struct thermal_zone_device *tz = data->tzd;
510488c7455SChanwoo Choi 	unsigned int status, trim_info;
511488c7455SChanwoo Choi 	unsigned int rising_threshold = 0, falling_threshold = 0;
51217e8351aSSascha Hauer 	int temp, temp_hist;
513488c7455SChanwoo Choi 	int ret = 0, threshold_code, i, sensor_id, cal_type;
514488c7455SChanwoo Choi 
515488c7455SChanwoo Choi 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
516488c7455SChanwoo Choi 	if (!status) {
517488c7455SChanwoo Choi 		ret = -EBUSY;
518488c7455SChanwoo Choi 		goto out;
519488c7455SChanwoo Choi 	}
520488c7455SChanwoo Choi 
521488c7455SChanwoo Choi 	trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
522488c7455SChanwoo Choi 	sanitize_temp_error(data, trim_info);
523488c7455SChanwoo Choi 
524488c7455SChanwoo Choi 	/* Read the temperature sensor id */
525488c7455SChanwoo Choi 	sensor_id = (trim_info & EXYNOS5433_TRIMINFO_SENSOR_ID_MASK)
526488c7455SChanwoo Choi 				>> EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT;
527488c7455SChanwoo Choi 	dev_info(&pdev->dev, "Temperature sensor ID: 0x%x\n", sensor_id);
528488c7455SChanwoo Choi 
529488c7455SChanwoo Choi 	/* Read the calibration mode */
530488c7455SChanwoo Choi 	writel(trim_info, data->base + EXYNOS_TMU_REG_TRIMINFO);
531488c7455SChanwoo Choi 	cal_type = (trim_info & EXYNOS5433_TRIMINFO_CALIB_SEL_MASK)
532488c7455SChanwoo Choi 				>> EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT;
533488c7455SChanwoo Choi 
534488c7455SChanwoo Choi 	switch (cal_type) {
535488c7455SChanwoo Choi 	case EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING:
536488c7455SChanwoo Choi 		pdata->cal_type = TYPE_ONE_POINT_TRIMMING;
537488c7455SChanwoo Choi 		break;
538488c7455SChanwoo Choi 	case EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING:
539488c7455SChanwoo Choi 		pdata->cal_type = TYPE_TWO_POINT_TRIMMING;
540488c7455SChanwoo Choi 		break;
541488c7455SChanwoo Choi 	default:
542488c7455SChanwoo Choi 		pdata->cal_type = TYPE_ONE_POINT_TRIMMING;
543488c7455SChanwoo Choi 		break;
544baba1ebbSKrzysztof Kozlowski 	}
545488c7455SChanwoo Choi 
546488c7455SChanwoo Choi 	dev_info(&pdev->dev, "Calibration type is %d-point calibration\n",
547488c7455SChanwoo Choi 			cal_type ?  2 : 1);
548488c7455SChanwoo Choi 
549488c7455SChanwoo Choi 	/* Write temperature code for rising and falling threshold */
550488c7455SChanwoo Choi 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
551488c7455SChanwoo Choi 		int rising_reg_offset, falling_reg_offset;
552488c7455SChanwoo Choi 		int j = 0;
553488c7455SChanwoo Choi 
554488c7455SChanwoo Choi 		switch (i) {
555488c7455SChanwoo Choi 		case 0:
556488c7455SChanwoo Choi 		case 1:
557488c7455SChanwoo Choi 		case 2:
558488c7455SChanwoo Choi 		case 3:
559488c7455SChanwoo Choi 			rising_reg_offset = EXYNOS5433_THD_TEMP_RISE3_0;
560488c7455SChanwoo Choi 			falling_reg_offset = EXYNOS5433_THD_TEMP_FALL3_0;
561488c7455SChanwoo Choi 			j = i;
562488c7455SChanwoo Choi 			break;
563488c7455SChanwoo Choi 		case 4:
564488c7455SChanwoo Choi 		case 5:
565488c7455SChanwoo Choi 		case 6:
566488c7455SChanwoo Choi 		case 7:
567488c7455SChanwoo Choi 			rising_reg_offset = EXYNOS5433_THD_TEMP_RISE7_4;
568488c7455SChanwoo Choi 			falling_reg_offset = EXYNOS5433_THD_TEMP_FALL7_4;
569488c7455SChanwoo Choi 			j = i - 4;
570488c7455SChanwoo Choi 			break;
571488c7455SChanwoo Choi 		default:
572488c7455SChanwoo Choi 			continue;
573488c7455SChanwoo Choi 		}
574488c7455SChanwoo Choi 
575488c7455SChanwoo Choi 		/* Write temperature code for rising threshold */
576488c7455SChanwoo Choi 		tz->ops->get_trip_temp(tz, i, &temp);
577488c7455SChanwoo Choi 		temp /= MCELSIUS;
578488c7455SChanwoo Choi 		threshold_code = temp_to_code(data, temp);
579488c7455SChanwoo Choi 
580488c7455SChanwoo Choi 		rising_threshold = readl(data->base + rising_reg_offset);
581488c7455SChanwoo Choi 		rising_threshold |= (threshold_code << j * 8);
582488c7455SChanwoo Choi 		writel(rising_threshold, data->base + rising_reg_offset);
583488c7455SChanwoo Choi 
584488c7455SChanwoo Choi 		/* Write temperature code for falling threshold */
585488c7455SChanwoo Choi 		tz->ops->get_trip_hyst(tz, i, &temp_hist);
586488c7455SChanwoo Choi 		temp_hist = temp - (temp_hist / MCELSIUS);
587488c7455SChanwoo Choi 		threshold_code = temp_to_code(data, temp_hist);
588488c7455SChanwoo Choi 
589488c7455SChanwoo Choi 		falling_threshold = readl(data->base + falling_reg_offset);
590488c7455SChanwoo Choi 		falling_threshold &= ~(0xff << j * 8);
591488c7455SChanwoo Choi 		falling_threshold |= (threshold_code << j * 8);
592488c7455SChanwoo Choi 		writel(falling_threshold, data->base + falling_reg_offset);
593488c7455SChanwoo Choi 	}
594488c7455SChanwoo Choi 
595488c7455SChanwoo Choi 	data->tmu_clear_irqs(data);
596488c7455SChanwoo Choi out:
597488c7455SChanwoo Choi 	return ret;
598488c7455SChanwoo Choi }
599488c7455SChanwoo Choi 
60072d1100bSBartlomiej Zolnierkiewicz static int exynos5440_tmu_initialize(struct platform_device *pdev)
60172d1100bSBartlomiej Zolnierkiewicz {
60272d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
60372d1100bSBartlomiej Zolnierkiewicz 	unsigned int trim_info = 0, con, rising_threshold;
604e35dbb4dSKrzysztof Kozlowski 	int threshold_code;
60517e8351aSSascha Hauer 	int crit_temp = 0;
60672d1100bSBartlomiej Zolnierkiewicz 
60772d1100bSBartlomiej Zolnierkiewicz 	/*
60872d1100bSBartlomiej Zolnierkiewicz 	 * For exynos5440 soc triminfo value is swapped between TMU0 and
60972d1100bSBartlomiej Zolnierkiewicz 	 * TMU2, so the below logic is needed.
61072d1100bSBartlomiej Zolnierkiewicz 	 */
61172d1100bSBartlomiej Zolnierkiewicz 	switch (data->id) {
61272d1100bSBartlomiej Zolnierkiewicz 	case 0:
61372d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base + EXYNOS5440_EFUSE_SWAP_OFFSET +
61472d1100bSBartlomiej Zolnierkiewicz 				 EXYNOS5440_TMU_S0_7_TRIM);
61572d1100bSBartlomiej Zolnierkiewicz 		break;
61672d1100bSBartlomiej Zolnierkiewicz 	case 1:
61772d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base + EXYNOS5440_TMU_S0_7_TRIM);
61872d1100bSBartlomiej Zolnierkiewicz 		break;
61972d1100bSBartlomiej Zolnierkiewicz 	case 2:
62072d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base - EXYNOS5440_EFUSE_SWAP_OFFSET +
62172d1100bSBartlomiej Zolnierkiewicz 				  EXYNOS5440_TMU_S0_7_TRIM);
62272d1100bSBartlomiej Zolnierkiewicz 	}
62372d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, trim_info);
62472d1100bSBartlomiej Zolnierkiewicz 
62572d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for rising and falling threshold */
62672d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = readl(data->base + EXYNOS5440_TMU_S0_7_TH0);
62772d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = get_th_reg(data, rising_threshold, false);
62872d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS5440_TMU_S0_7_TH0);
62972d1100bSBartlomiej Zolnierkiewicz 	writel(0, data->base + EXYNOS5440_TMU_S0_7_TH1);
63072d1100bSBartlomiej Zolnierkiewicz 
631a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
63272d1100bSBartlomiej Zolnierkiewicz 
63372d1100bSBartlomiej Zolnierkiewicz 	/* if last threshold limit is also present */
6343b6a1a80SLukasz Majewski 	if (!data->tzd->ops->get_crit_temp(data->tzd, &crit_temp)) {
6353b6a1a80SLukasz Majewski 		threshold_code = temp_to_code(data, crit_temp / MCELSIUS);
63672d1100bSBartlomiej Zolnierkiewicz 		/* 5th level to be assigned in th2 reg */
63772d1100bSBartlomiej Zolnierkiewicz 		rising_threshold =
63872d1100bSBartlomiej Zolnierkiewicz 			threshold_code << EXYNOS5440_TMU_TH_RISE4_SHIFT;
63972d1100bSBartlomiej Zolnierkiewicz 		writel(rising_threshold, data->base + EXYNOS5440_TMU_S0_7_TH2);
64072d1100bSBartlomiej Zolnierkiewicz 		con = readl(data->base + EXYNOS5440_TMU_S0_7_CTRL);
64172d1100bSBartlomiej Zolnierkiewicz 		con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
64272d1100bSBartlomiej Zolnierkiewicz 		writel(con, data->base + EXYNOS5440_TMU_S0_7_CTRL);
64372d1100bSBartlomiej Zolnierkiewicz 	}
64472d1100bSBartlomiej Zolnierkiewicz 	/* Clear the PMIN in the common TMU register */
64572d1100bSBartlomiej Zolnierkiewicz 	if (!data->id)
64672d1100bSBartlomiej Zolnierkiewicz 		writel(0, data->base_second + EXYNOS5440_TMU_PMIN);
647e35dbb4dSKrzysztof Kozlowski 
648e35dbb4dSKrzysztof Kozlowski 	return 0;
64972d1100bSBartlomiej Zolnierkiewicz }
65072d1100bSBartlomiej Zolnierkiewicz 
6516c247393SAbhilash Kesavan static int exynos7_tmu_initialize(struct platform_device *pdev)
6526c247393SAbhilash Kesavan {
6536c247393SAbhilash Kesavan 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
6546c247393SAbhilash Kesavan 	struct thermal_zone_device *tz = data->tzd;
6556c247393SAbhilash Kesavan 	struct exynos_tmu_platform_data *pdata = data->pdata;
6566c247393SAbhilash Kesavan 	unsigned int status, trim_info;
6576c247393SAbhilash Kesavan 	unsigned int rising_threshold = 0, falling_threshold = 0;
6586c247393SAbhilash Kesavan 	int ret = 0, threshold_code, i;
65917e8351aSSascha Hauer 	int temp, temp_hist;
6606c247393SAbhilash Kesavan 	unsigned int reg_off, bit_off;
6616c247393SAbhilash Kesavan 
6626c247393SAbhilash Kesavan 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
6636c247393SAbhilash Kesavan 	if (!status) {
6646c247393SAbhilash Kesavan 		ret = -EBUSY;
6656c247393SAbhilash Kesavan 		goto out;
6666c247393SAbhilash Kesavan 	}
6676c247393SAbhilash Kesavan 
6686c247393SAbhilash Kesavan 	trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
6696c247393SAbhilash Kesavan 
6706c247393SAbhilash Kesavan 	data->temp_error1 = trim_info & EXYNOS7_TMU_TEMP_MASK;
6716c247393SAbhilash Kesavan 	if (!data->temp_error1 ||
6726c247393SAbhilash Kesavan 	    (pdata->min_efuse_value > data->temp_error1) ||
6736c247393SAbhilash Kesavan 	    (data->temp_error1 > pdata->max_efuse_value))
6746c247393SAbhilash Kesavan 		data->temp_error1 = pdata->efuse_value & EXYNOS_TMU_TEMP_MASK;
6756c247393SAbhilash Kesavan 
6766c247393SAbhilash Kesavan 	/* Write temperature code for rising and falling threshold */
6776c247393SAbhilash Kesavan 	for (i = (of_thermal_get_ntrips(tz) - 1); i >= 0; i--) {
6786c247393SAbhilash Kesavan 		/*
6796c247393SAbhilash Kesavan 		 * On exynos7 there are 4 rising and 4 falling threshold
6806c247393SAbhilash Kesavan 		 * registers (0x50-0x5c and 0x60-0x6c respectively). Each
6816c247393SAbhilash Kesavan 		 * register holds the value of two threshold levels (at bit
6826c247393SAbhilash Kesavan 		 * offsets 0 and 16). Based on the fact that there are atmost
6836c247393SAbhilash Kesavan 		 * eight possible trigger levels, calculate the register and
6846c247393SAbhilash Kesavan 		 * bit offsets where the threshold levels are to be written.
6856c247393SAbhilash Kesavan 		 *
6866c247393SAbhilash Kesavan 		 * e.g. EXYNOS7_THD_TEMP_RISE7_6 (0x50)
6876c247393SAbhilash Kesavan 		 * [24:16] - Threshold level 7
6886c247393SAbhilash Kesavan 		 * [8:0] - Threshold level 6
6896c247393SAbhilash Kesavan 		 * e.g. EXYNOS7_THD_TEMP_RISE5_4 (0x54)
6906c247393SAbhilash Kesavan 		 * [24:16] - Threshold level 5
6916c247393SAbhilash Kesavan 		 * [8:0] - Threshold level 4
6926c247393SAbhilash Kesavan 		 *
6936c247393SAbhilash Kesavan 		 * and similarly for falling thresholds.
6946c247393SAbhilash Kesavan 		 *
6956c247393SAbhilash Kesavan 		 * Based on the above, calculate the register and bit offsets
6966c247393SAbhilash Kesavan 		 * for rising/falling threshold levels and populate them.
6976c247393SAbhilash Kesavan 		 */
6986c247393SAbhilash Kesavan 		reg_off = ((7 - i) / 2) * 4;
6996c247393SAbhilash Kesavan 		bit_off = ((8 - i) % 2);
7006c247393SAbhilash Kesavan 
7016c247393SAbhilash Kesavan 		tz->ops->get_trip_temp(tz, i, &temp);
7026c247393SAbhilash Kesavan 		temp /= MCELSIUS;
7036c247393SAbhilash Kesavan 
7046c247393SAbhilash Kesavan 		tz->ops->get_trip_hyst(tz, i, &temp_hist);
7056c247393SAbhilash Kesavan 		temp_hist = temp - (temp_hist / MCELSIUS);
7066c247393SAbhilash Kesavan 
7076c247393SAbhilash Kesavan 		/* Set 9-bit temperature code for rising threshold levels */
7086c247393SAbhilash Kesavan 		threshold_code = temp_to_code(data, temp);
7096c247393SAbhilash Kesavan 		rising_threshold = readl(data->base +
7106c247393SAbhilash Kesavan 			EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
7116c247393SAbhilash Kesavan 		rising_threshold &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
7126c247393SAbhilash Kesavan 		rising_threshold |= threshold_code << (16 * bit_off);
7136c247393SAbhilash Kesavan 		writel(rising_threshold,
7146c247393SAbhilash Kesavan 		       data->base + EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
7156c247393SAbhilash Kesavan 
7166c247393SAbhilash Kesavan 		/* Set 9-bit temperature code for falling threshold levels */
7176c247393SAbhilash Kesavan 		threshold_code = temp_to_code(data, temp_hist);
7186c247393SAbhilash Kesavan 		falling_threshold &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
7196c247393SAbhilash Kesavan 		falling_threshold |= threshold_code << (16 * bit_off);
7206c247393SAbhilash Kesavan 		writel(falling_threshold,
7216c247393SAbhilash Kesavan 		       data->base + EXYNOS7_THD_TEMP_FALL7_6 + reg_off);
7226c247393SAbhilash Kesavan 	}
7236c247393SAbhilash Kesavan 
7246c247393SAbhilash Kesavan 	data->tmu_clear_irqs(data);
7256c247393SAbhilash Kesavan out:
7266c247393SAbhilash Kesavan 	return ret;
7276c247393SAbhilash Kesavan }
7286c247393SAbhilash Kesavan 
72937f9034fSBartlomiej Zolnierkiewicz static void exynos4210_tmu_control(struct platform_device *pdev, bool on)
73037f9034fSBartlomiej Zolnierkiewicz {
73137f9034fSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
7323b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
73337f9034fSBartlomiej Zolnierkiewicz 	unsigned int con, interrupt_en;
73437f9034fSBartlomiej Zolnierkiewicz 
73537f9034fSBartlomiej Zolnierkiewicz 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
73637f9034fSBartlomiej Zolnierkiewicz 
73759dfa54cSAmit Daniel Kachhap 	if (on) {
73859dfa54cSAmit Daniel Kachhap 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
73959dfa54cSAmit Daniel Kachhap 		interrupt_en =
7403b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 3)
7413b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE3_SHIFT) |
7423b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 2)
7433b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE2_SHIFT) |
7443b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 1)
7453b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE1_SHIFT) |
7463b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 0)
7473b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE0_SHIFT);
7483b6a1a80SLukasz Majewski 
749e0761533SBartlomiej Zolnierkiewicz 		if (data->soc != SOC_ARCH_EXYNOS4210)
75059dfa54cSAmit Daniel Kachhap 			interrupt_en |=
75137f9034fSBartlomiej Zolnierkiewicz 				interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
75259dfa54cSAmit Daniel Kachhap 	} else {
75359dfa54cSAmit Daniel Kachhap 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
75459dfa54cSAmit Daniel Kachhap 		interrupt_en = 0; /* Disable all interrupts */
75559dfa54cSAmit Daniel Kachhap 	}
75637f9034fSBartlomiej Zolnierkiewicz 	writel(interrupt_en, data->base + EXYNOS_TMU_REG_INTEN);
75737f9034fSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
75837f9034fSBartlomiej Zolnierkiewicz }
75959dfa54cSAmit Daniel Kachhap 
760488c7455SChanwoo Choi static void exynos5433_tmu_control(struct platform_device *pdev, bool on)
761488c7455SChanwoo Choi {
762488c7455SChanwoo Choi 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
763488c7455SChanwoo Choi 	struct thermal_zone_device *tz = data->tzd;
764488c7455SChanwoo Choi 	unsigned int con, interrupt_en, pd_det_en;
765488c7455SChanwoo Choi 
766488c7455SChanwoo Choi 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
767488c7455SChanwoo Choi 
768488c7455SChanwoo Choi 	if (on) {
769488c7455SChanwoo Choi 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
770488c7455SChanwoo Choi 		interrupt_en =
771488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 7)
772488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE7_SHIFT) |
773488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 6)
774488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE6_SHIFT) |
775488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 5)
776488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE5_SHIFT) |
777488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 4)
778488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE4_SHIFT) |
779488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 3)
780488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE3_SHIFT) |
781488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 2)
782488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE2_SHIFT) |
783488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 1)
784488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE1_SHIFT) |
785488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 0)
786488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE0_SHIFT);
787488c7455SChanwoo Choi 
788488c7455SChanwoo Choi 		interrupt_en |=
789488c7455SChanwoo Choi 			interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
790488c7455SChanwoo Choi 	} else {
791488c7455SChanwoo Choi 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
792488c7455SChanwoo Choi 		interrupt_en = 0; /* Disable all interrupts */
793488c7455SChanwoo Choi 	}
794488c7455SChanwoo Choi 
795488c7455SChanwoo Choi 	pd_det_en = on ? EXYNOS5433_PD_DET_EN : 0;
796488c7455SChanwoo Choi 
797488c7455SChanwoo Choi 	writel(pd_det_en, data->base + EXYNOS5433_TMU_PD_DET_EN);
798488c7455SChanwoo Choi 	writel(interrupt_en, data->base + EXYNOS5433_TMU_REG_INTEN);
799488c7455SChanwoo Choi 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
800488c7455SChanwoo Choi }
801488c7455SChanwoo Choi 
80237f9034fSBartlomiej Zolnierkiewicz static void exynos5440_tmu_control(struct platform_device *pdev, bool on)
80337f9034fSBartlomiej Zolnierkiewicz {
80437f9034fSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
8053b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
80637f9034fSBartlomiej Zolnierkiewicz 	unsigned int con, interrupt_en;
80737f9034fSBartlomiej Zolnierkiewicz 
80837f9034fSBartlomiej Zolnierkiewicz 	con = get_con_reg(data, readl(data->base + EXYNOS5440_TMU_S0_7_CTRL));
80937f9034fSBartlomiej Zolnierkiewicz 
81037f9034fSBartlomiej Zolnierkiewicz 	if (on) {
81137f9034fSBartlomiej Zolnierkiewicz 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
81237f9034fSBartlomiej Zolnierkiewicz 		interrupt_en =
8133b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 3)
8143b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE3_SHIFT) |
8153b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 2)
8163b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE2_SHIFT) |
8173b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 1)
8183b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE1_SHIFT) |
8193b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 0)
8203b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE0_SHIFT);
8213b6a1a80SLukasz Majewski 		interrupt_en |=
8223b6a1a80SLukasz Majewski 			interrupt_en << EXYNOS5440_TMU_INTEN_FALL0_SHIFT;
82337f9034fSBartlomiej Zolnierkiewicz 	} else {
82437f9034fSBartlomiej Zolnierkiewicz 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
82537f9034fSBartlomiej Zolnierkiewicz 		interrupt_en = 0; /* Disable all interrupts */
82637f9034fSBartlomiej Zolnierkiewicz 	}
82737f9034fSBartlomiej Zolnierkiewicz 	writel(interrupt_en, data->base + EXYNOS5440_TMU_S0_7_IRQEN);
82837f9034fSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS5440_TMU_S0_7_CTRL);
82959dfa54cSAmit Daniel Kachhap }
83059dfa54cSAmit Daniel Kachhap 
8316c247393SAbhilash Kesavan static void exynos7_tmu_control(struct platform_device *pdev, bool on)
8326c247393SAbhilash Kesavan {
8336c247393SAbhilash Kesavan 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
8346c247393SAbhilash Kesavan 	struct thermal_zone_device *tz = data->tzd;
8356c247393SAbhilash Kesavan 	unsigned int con, interrupt_en;
8366c247393SAbhilash Kesavan 
8376c247393SAbhilash Kesavan 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
8386c247393SAbhilash Kesavan 
8396c247393SAbhilash Kesavan 	if (on) {
8406c247393SAbhilash Kesavan 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
84142b696e8SChanwoo Choi 		con |= (1 << EXYNOS7_PD_DET_EN_SHIFT);
8426c247393SAbhilash Kesavan 		interrupt_en =
8436c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 7)
8446c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE7_SHIFT) |
8456c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 6)
8466c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE6_SHIFT) |
8476c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 5)
8486c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE5_SHIFT) |
8496c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 4)
8506c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE4_SHIFT) |
8516c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 3)
8526c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE3_SHIFT) |
8536c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 2)
8546c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE2_SHIFT) |
8556c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 1)
8566c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE1_SHIFT) |
8576c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 0)
8586c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE0_SHIFT);
8596c247393SAbhilash Kesavan 
8606c247393SAbhilash Kesavan 		interrupt_en |=
8616c247393SAbhilash Kesavan 			interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
8626c247393SAbhilash Kesavan 	} else {
8636c247393SAbhilash Kesavan 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
86442b696e8SChanwoo Choi 		con &= ~(1 << EXYNOS7_PD_DET_EN_SHIFT);
8656c247393SAbhilash Kesavan 		interrupt_en = 0; /* Disable all interrupts */
8666c247393SAbhilash Kesavan 	}
8676c247393SAbhilash Kesavan 
8686c247393SAbhilash Kesavan 	writel(interrupt_en, data->base + EXYNOS7_TMU_REG_INTEN);
8696c247393SAbhilash Kesavan 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
8706c247393SAbhilash Kesavan }
8716c247393SAbhilash Kesavan 
87217e8351aSSascha Hauer static int exynos_get_temp(void *p, int *temp)
87359dfa54cSAmit Daniel Kachhap {
8743b6a1a80SLukasz Majewski 	struct exynos_tmu_data *data = p;
87508d725cdSMarek Szyprowski 	int value, ret = 0;
8763b6a1a80SLukasz Majewski 
8770eb875d8SMarek Szyprowski 	if (!data || !data->tmu_read || !data->enabled)
8783b6a1a80SLukasz Majewski 		return -EINVAL;
87959dfa54cSAmit Daniel Kachhap 
88059dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
88159dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
8823b6a1a80SLukasz Majewski 
88308d725cdSMarek Szyprowski 	value = data->tmu_read(data);
88408d725cdSMarek Szyprowski 	if (value < 0)
88508d725cdSMarek Szyprowski 		ret = value;
88608d725cdSMarek Szyprowski 	else
88708d725cdSMarek Szyprowski 		*temp = code_to_temp(data, value) * MCELSIUS;
8883b6a1a80SLukasz Majewski 
88959dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
89059dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
89159dfa54cSAmit Daniel Kachhap 
89208d725cdSMarek Szyprowski 	return ret;
89359dfa54cSAmit Daniel Kachhap }
89459dfa54cSAmit Daniel Kachhap 
89559dfa54cSAmit Daniel Kachhap #ifdef CONFIG_THERMAL_EMULATION
896154013eaSBartlomiej Zolnierkiewicz static u32 get_emul_con_reg(struct exynos_tmu_data *data, unsigned int val,
89717e8351aSSascha Hauer 			    int temp)
898154013eaSBartlomiej Zolnierkiewicz {
899154013eaSBartlomiej Zolnierkiewicz 	if (temp) {
900154013eaSBartlomiej Zolnierkiewicz 		temp /= MCELSIUS;
901154013eaSBartlomiej Zolnierkiewicz 
902d564b55aSBartlomiej Zolnierkiewicz 		if (data->soc != SOC_ARCH_EXYNOS5440) {
903154013eaSBartlomiej Zolnierkiewicz 			val &= ~(EXYNOS_EMUL_TIME_MASK << EXYNOS_EMUL_TIME_SHIFT);
904154013eaSBartlomiej Zolnierkiewicz 			val |= (EXYNOS_EMUL_TIME << EXYNOS_EMUL_TIME_SHIFT);
905154013eaSBartlomiej Zolnierkiewicz 		}
9066c247393SAbhilash Kesavan 		if (data->soc == SOC_ARCH_EXYNOS7) {
9076c247393SAbhilash Kesavan 			val &= ~(EXYNOS7_EMUL_DATA_MASK <<
9086c247393SAbhilash Kesavan 				EXYNOS7_EMUL_DATA_SHIFT);
9096c247393SAbhilash Kesavan 			val |= (temp_to_code(data, temp) <<
9106c247393SAbhilash Kesavan 				EXYNOS7_EMUL_DATA_SHIFT) |
911154013eaSBartlomiej Zolnierkiewicz 				EXYNOS_EMUL_ENABLE;
912154013eaSBartlomiej Zolnierkiewicz 		} else {
9136c247393SAbhilash Kesavan 			val &= ~(EXYNOS_EMUL_DATA_MASK <<
9146c247393SAbhilash Kesavan 				EXYNOS_EMUL_DATA_SHIFT);
9156c247393SAbhilash Kesavan 			val |= (temp_to_code(data, temp) <<
9166c247393SAbhilash Kesavan 				EXYNOS_EMUL_DATA_SHIFT) |
9176c247393SAbhilash Kesavan 				EXYNOS_EMUL_ENABLE;
9186c247393SAbhilash Kesavan 		}
9196c247393SAbhilash Kesavan 	} else {
920154013eaSBartlomiej Zolnierkiewicz 		val &= ~EXYNOS_EMUL_ENABLE;
921154013eaSBartlomiej Zolnierkiewicz 	}
922154013eaSBartlomiej Zolnierkiewicz 
923154013eaSBartlomiej Zolnierkiewicz 	return val;
924154013eaSBartlomiej Zolnierkiewicz }
925154013eaSBartlomiej Zolnierkiewicz 
926285d994aSBartlomiej Zolnierkiewicz static void exynos4412_tmu_set_emulation(struct exynos_tmu_data *data,
92717e8351aSSascha Hauer 					 int temp)
928285d994aSBartlomiej Zolnierkiewicz {
929285d994aSBartlomiej Zolnierkiewicz 	unsigned int val;
930285d994aSBartlomiej Zolnierkiewicz 	u32 emul_con;
931285d994aSBartlomiej Zolnierkiewicz 
932285d994aSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5260)
933285d994aSBartlomiej Zolnierkiewicz 		emul_con = EXYNOS5260_EMUL_CON;
934b28fec13SSudip Mukherjee 	else if (data->soc == SOC_ARCH_EXYNOS5433)
935488c7455SChanwoo Choi 		emul_con = EXYNOS5433_TMU_EMUL_CON;
9366c247393SAbhilash Kesavan 	else if (data->soc == SOC_ARCH_EXYNOS7)
9376c247393SAbhilash Kesavan 		emul_con = EXYNOS7_TMU_REG_EMUL_CON;
938285d994aSBartlomiej Zolnierkiewicz 	else
939285d994aSBartlomiej Zolnierkiewicz 		emul_con = EXYNOS_EMUL_CON;
940285d994aSBartlomiej Zolnierkiewicz 
941285d994aSBartlomiej Zolnierkiewicz 	val = readl(data->base + emul_con);
942285d994aSBartlomiej Zolnierkiewicz 	val = get_emul_con_reg(data, val, temp);
943285d994aSBartlomiej Zolnierkiewicz 	writel(val, data->base + emul_con);
944285d994aSBartlomiej Zolnierkiewicz }
945285d994aSBartlomiej Zolnierkiewicz 
946285d994aSBartlomiej Zolnierkiewicz static void exynos5440_tmu_set_emulation(struct exynos_tmu_data *data,
94717e8351aSSascha Hauer 					 int temp)
948285d994aSBartlomiej Zolnierkiewicz {
949285d994aSBartlomiej Zolnierkiewicz 	unsigned int val;
950285d994aSBartlomiej Zolnierkiewicz 
951285d994aSBartlomiej Zolnierkiewicz 	val = readl(data->base + EXYNOS5440_TMU_S0_7_DEBUG);
952285d994aSBartlomiej Zolnierkiewicz 	val = get_emul_con_reg(data, val, temp);
953285d994aSBartlomiej Zolnierkiewicz 	writel(val, data->base + EXYNOS5440_TMU_S0_7_DEBUG);
954285d994aSBartlomiej Zolnierkiewicz }
955285d994aSBartlomiej Zolnierkiewicz 
95617e8351aSSascha Hauer static int exynos_tmu_set_emulation(void *drv_data, int temp)
95759dfa54cSAmit Daniel Kachhap {
95859dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = drv_data;
95959dfa54cSAmit Daniel Kachhap 	int ret = -EINVAL;
96059dfa54cSAmit Daniel Kachhap 
961ef3f80fcSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS4210)
96259dfa54cSAmit Daniel Kachhap 		goto out;
96359dfa54cSAmit Daniel Kachhap 
96459dfa54cSAmit Daniel Kachhap 	if (temp && temp < MCELSIUS)
96559dfa54cSAmit Daniel Kachhap 		goto out;
96659dfa54cSAmit Daniel Kachhap 
96759dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
96859dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
969285d994aSBartlomiej Zolnierkiewicz 	data->tmu_set_emulation(data, temp);
97059dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
97159dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
97259dfa54cSAmit Daniel Kachhap 	return 0;
97359dfa54cSAmit Daniel Kachhap out:
97459dfa54cSAmit Daniel Kachhap 	return ret;
97559dfa54cSAmit Daniel Kachhap }
97659dfa54cSAmit Daniel Kachhap #else
977285d994aSBartlomiej Zolnierkiewicz #define exynos4412_tmu_set_emulation NULL
978285d994aSBartlomiej Zolnierkiewicz #define exynos5440_tmu_set_emulation NULL
97917e8351aSSascha Hauer static int exynos_tmu_set_emulation(void *drv_data, int temp)
98059dfa54cSAmit Daniel Kachhap 	{ return -EINVAL; }
98159dfa54cSAmit Daniel Kachhap #endif /* CONFIG_THERMAL_EMULATION */
98259dfa54cSAmit Daniel Kachhap 
983b79985caSBartlomiej Zolnierkiewicz static int exynos4210_tmu_read(struct exynos_tmu_data *data)
984b79985caSBartlomiej Zolnierkiewicz {
985b79985caSBartlomiej Zolnierkiewicz 	int ret = readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
986b79985caSBartlomiej Zolnierkiewicz 
987b79985caSBartlomiej Zolnierkiewicz 	/* "temp_code" should range between 75 and 175 */
988b79985caSBartlomiej Zolnierkiewicz 	return (ret < 75 || ret > 175) ? -ENODATA : ret;
989b79985caSBartlomiej Zolnierkiewicz }
990b79985caSBartlomiej Zolnierkiewicz 
991b79985caSBartlomiej Zolnierkiewicz static int exynos4412_tmu_read(struct exynos_tmu_data *data)
992b79985caSBartlomiej Zolnierkiewicz {
993b79985caSBartlomiej Zolnierkiewicz 	return readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
994b79985caSBartlomiej Zolnierkiewicz }
995b79985caSBartlomiej Zolnierkiewicz 
996b79985caSBartlomiej Zolnierkiewicz static int exynos5440_tmu_read(struct exynos_tmu_data *data)
997b79985caSBartlomiej Zolnierkiewicz {
998b79985caSBartlomiej Zolnierkiewicz 	return readb(data->base + EXYNOS5440_TMU_S0_7_TEMP);
999b79985caSBartlomiej Zolnierkiewicz }
1000b79985caSBartlomiej Zolnierkiewicz 
10016c247393SAbhilash Kesavan static int exynos7_tmu_read(struct exynos_tmu_data *data)
10026c247393SAbhilash Kesavan {
10036c247393SAbhilash Kesavan 	return readw(data->base + EXYNOS_TMU_REG_CURRENT_TEMP) &
10046c247393SAbhilash Kesavan 		EXYNOS7_TMU_TEMP_MASK;
10056c247393SAbhilash Kesavan }
10066c247393SAbhilash Kesavan 
100759dfa54cSAmit Daniel Kachhap static void exynos_tmu_work(struct work_struct *work)
100859dfa54cSAmit Daniel Kachhap {
100959dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = container_of(work,
101059dfa54cSAmit Daniel Kachhap 			struct exynos_tmu_data, irq_work);
1011b835ced1SBartlomiej Zolnierkiewicz 	unsigned int val_type;
1012a0395eeeSAmit Daniel Kachhap 
101314a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
101414a11dc7SNaveen Krishna Chatradhi 		clk_enable(data->clk_sec);
1015a0395eeeSAmit Daniel Kachhap 	/* Find which sensor generated this interrupt */
1016421d5d12SBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5440) {
1017421d5d12SBartlomiej Zolnierkiewicz 		val_type = readl(data->base_second + EXYNOS5440_TMU_IRQ_STATUS);
1018a0395eeeSAmit Daniel Kachhap 		if (!((val_type >> data->id) & 0x1))
1019a0395eeeSAmit Daniel Kachhap 			goto out;
1020a0395eeeSAmit Daniel Kachhap 	}
102114a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
102214a11dc7SNaveen Krishna Chatradhi 		clk_disable(data->clk_sec);
102359dfa54cSAmit Daniel Kachhap 
10243b6a1a80SLukasz Majewski 	exynos_report_trigger(data);
102559dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
102659dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
1027b8d582b9SAmit Daniel Kachhap 
1028a4463c4fSAmit Daniel Kachhap 	/* TODO: take action based on particular interrupt */
1029a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
1030b8d582b9SAmit Daniel Kachhap 
103159dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
103259dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
1033a0395eeeSAmit Daniel Kachhap out:
103459dfa54cSAmit Daniel Kachhap 	enable_irq(data->irq);
103559dfa54cSAmit Daniel Kachhap }
103659dfa54cSAmit Daniel Kachhap 
1037a7331f72SBartlomiej Zolnierkiewicz static void exynos4210_tmu_clear_irqs(struct exynos_tmu_data *data)
1038a7331f72SBartlomiej Zolnierkiewicz {
1039a7331f72SBartlomiej Zolnierkiewicz 	unsigned int val_irq;
1040a7331f72SBartlomiej Zolnierkiewicz 	u32 tmu_intstat, tmu_intclear;
1041a7331f72SBartlomiej Zolnierkiewicz 
1042a7331f72SBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5260) {
1043a7331f72SBartlomiej Zolnierkiewicz 		tmu_intstat = EXYNOS5260_TMU_REG_INTSTAT;
1044a7331f72SBartlomiej Zolnierkiewicz 		tmu_intclear = EXYNOS5260_TMU_REG_INTCLEAR;
10456c247393SAbhilash Kesavan 	} else if (data->soc == SOC_ARCH_EXYNOS7) {
10466c247393SAbhilash Kesavan 		tmu_intstat = EXYNOS7_TMU_REG_INTPEND;
10476c247393SAbhilash Kesavan 		tmu_intclear = EXYNOS7_TMU_REG_INTPEND;
1048488c7455SChanwoo Choi 	} else if (data->soc == SOC_ARCH_EXYNOS5433) {
1049488c7455SChanwoo Choi 		tmu_intstat = EXYNOS5433_TMU_REG_INTPEND;
1050488c7455SChanwoo Choi 		tmu_intclear = EXYNOS5433_TMU_REG_INTPEND;
1051a7331f72SBartlomiej Zolnierkiewicz 	} else {
1052a7331f72SBartlomiej Zolnierkiewicz 		tmu_intstat = EXYNOS_TMU_REG_INTSTAT;
1053a7331f72SBartlomiej Zolnierkiewicz 		tmu_intclear = EXYNOS_TMU_REG_INTCLEAR;
1054a7331f72SBartlomiej Zolnierkiewicz 	}
1055a7331f72SBartlomiej Zolnierkiewicz 
1056a7331f72SBartlomiej Zolnierkiewicz 	val_irq = readl(data->base + tmu_intstat);
1057a7331f72SBartlomiej Zolnierkiewicz 	/*
1058a7331f72SBartlomiej Zolnierkiewicz 	 * Clear the interrupts.  Please note that the documentation for
1059a7331f72SBartlomiej Zolnierkiewicz 	 * Exynos3250, Exynos4412, Exynos5250 and Exynos5260 incorrectly
1060a7331f72SBartlomiej Zolnierkiewicz 	 * states that INTCLEAR register has a different placing of bits
1061a7331f72SBartlomiej Zolnierkiewicz 	 * responsible for FALL IRQs than INTSTAT register.  Exynos5420
1062a7331f72SBartlomiej Zolnierkiewicz 	 * and Exynos5440 documentation is correct (Exynos4210 doesn't
1063a7331f72SBartlomiej Zolnierkiewicz 	 * support FALL IRQs at all).
1064a7331f72SBartlomiej Zolnierkiewicz 	 */
1065a7331f72SBartlomiej Zolnierkiewicz 	writel(val_irq, data->base + tmu_intclear);
1066a7331f72SBartlomiej Zolnierkiewicz }
1067a7331f72SBartlomiej Zolnierkiewicz 
1068a7331f72SBartlomiej Zolnierkiewicz static void exynos5440_tmu_clear_irqs(struct exynos_tmu_data *data)
1069a7331f72SBartlomiej Zolnierkiewicz {
1070a7331f72SBartlomiej Zolnierkiewicz 	unsigned int val_irq;
1071a7331f72SBartlomiej Zolnierkiewicz 
1072a7331f72SBartlomiej Zolnierkiewicz 	val_irq = readl(data->base + EXYNOS5440_TMU_S0_7_IRQ);
1073a7331f72SBartlomiej Zolnierkiewicz 	/* clear the interrupts */
1074a7331f72SBartlomiej Zolnierkiewicz 	writel(val_irq, data->base + EXYNOS5440_TMU_S0_7_IRQ);
1075a7331f72SBartlomiej Zolnierkiewicz }
1076a7331f72SBartlomiej Zolnierkiewicz 
107759dfa54cSAmit Daniel Kachhap static irqreturn_t exynos_tmu_irq(int irq, void *id)
107859dfa54cSAmit Daniel Kachhap {
107959dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = id;
108059dfa54cSAmit Daniel Kachhap 
108159dfa54cSAmit Daniel Kachhap 	disable_irq_nosync(irq);
108259dfa54cSAmit Daniel Kachhap 	schedule_work(&data->irq_work);
108359dfa54cSAmit Daniel Kachhap 
108459dfa54cSAmit Daniel Kachhap 	return IRQ_HANDLED;
108559dfa54cSAmit Daniel Kachhap }
108659dfa54cSAmit Daniel Kachhap 
108759dfa54cSAmit Daniel Kachhap static const struct of_device_id exynos_tmu_match[] = {
1088fee88e2bSMaciej Purski 	{
1089fee88e2bSMaciej Purski 		.compatible = "samsung,exynos3250-tmu",
1090fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS3250,
1091fee88e2bSMaciej Purski 	}, {
1092fee88e2bSMaciej Purski 		.compatible = "samsung,exynos4210-tmu",
1093fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS4210,
1094fee88e2bSMaciej Purski 	}, {
1095fee88e2bSMaciej Purski 		.compatible = "samsung,exynos4412-tmu",
1096fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS4412,
1097fee88e2bSMaciej Purski 	}, {
1098fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5250-tmu",
1099fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5250,
1100fee88e2bSMaciej Purski 	}, {
1101fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5260-tmu",
1102fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5260,
1103fee88e2bSMaciej Purski 	}, {
1104fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5420-tmu",
1105fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5420,
1106fee88e2bSMaciej Purski 	}, {
1107fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5420-tmu-ext-triminfo",
1108fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5420_TRIMINFO,
1109fee88e2bSMaciej Purski 	}, {
1110fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5433-tmu",
1111fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5433,
1112fee88e2bSMaciej Purski 	}, {
1113fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5440-tmu",
1114fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5440,
1115fee88e2bSMaciej Purski 	}, {
1116fee88e2bSMaciej Purski 		.compatible = "samsung,exynos7-tmu",
1117fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS7,
1118fee88e2bSMaciej Purski 	},
1119fee88e2bSMaciej Purski 	{ },
112059dfa54cSAmit Daniel Kachhap };
112159dfa54cSAmit Daniel Kachhap MODULE_DEVICE_TABLE(of, exynos_tmu_match);
112259dfa54cSAmit Daniel Kachhap 
11233b6a1a80SLukasz Majewski static int exynos_of_sensor_conf(struct device_node *np,
11243b6a1a80SLukasz Majewski 				 struct exynos_tmu_platform_data *pdata)
11253b6a1a80SLukasz Majewski {
11263b6a1a80SLukasz Majewski 	u32 value;
11273b6a1a80SLukasz Majewski 	int ret;
11283b6a1a80SLukasz Majewski 
11293b6a1a80SLukasz Majewski 	of_node_get(np);
11303b6a1a80SLukasz Majewski 
11313b6a1a80SLukasz Majewski 	ret = of_property_read_u32(np, "samsung,tmu_gain", &value);
11323b6a1a80SLukasz Majewski 	pdata->gain = (u8)value;
11333b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_reference_voltage", &value);
11343b6a1a80SLukasz Majewski 	pdata->reference_voltage = (u8)value;
11353b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_noise_cancel_mode", &value);
11363b6a1a80SLukasz Majewski 	pdata->noise_cancel_mode = (u8)value;
11373b6a1a80SLukasz Majewski 
11383b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_efuse_value",
11393b6a1a80SLukasz Majewski 			     &pdata->efuse_value);
11403b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_min_efuse_value",
11413b6a1a80SLukasz Majewski 			     &pdata->min_efuse_value);
11423b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_max_efuse_value",
11433b6a1a80SLukasz Majewski 			     &pdata->max_efuse_value);
11443b6a1a80SLukasz Majewski 
11453b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_first_point_trim", &value);
11463b6a1a80SLukasz Majewski 	pdata->first_point_trim = (u8)value;
11473b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_second_point_trim", &value);
11483b6a1a80SLukasz Majewski 	pdata->second_point_trim = (u8)value;
11493b6a1a80SLukasz Majewski 
11503b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_cal_type", &pdata->cal_type);
11513b6a1a80SLukasz Majewski 
11523b6a1a80SLukasz Majewski 	of_node_put(np);
11533b6a1a80SLukasz Majewski 	return 0;
115459dfa54cSAmit Daniel Kachhap }
115559dfa54cSAmit Daniel Kachhap 
1156cebe7373SAmit Daniel Kachhap static int exynos_map_dt_data(struct platform_device *pdev)
115759dfa54cSAmit Daniel Kachhap {
1158cebe7373SAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
1159cebe7373SAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata;
1160cebe7373SAmit Daniel Kachhap 	struct resource res;
116159dfa54cSAmit Daniel Kachhap 
116273b5b1d7SSachin Kamat 	if (!data || !pdev->dev.of_node)
1163cebe7373SAmit Daniel Kachhap 		return -ENODEV;
116459dfa54cSAmit Daniel Kachhap 
1165cebe7373SAmit Daniel Kachhap 	data->id = of_alias_get_id(pdev->dev.of_node, "tmuctrl");
1166cebe7373SAmit Daniel Kachhap 	if (data->id < 0)
1167cebe7373SAmit Daniel Kachhap 		data->id = 0;
1168cebe7373SAmit Daniel Kachhap 
1169cebe7373SAmit Daniel Kachhap 	data->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1170cebe7373SAmit Daniel Kachhap 	if (data->irq <= 0) {
1171cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get IRQ\n");
1172cebe7373SAmit Daniel Kachhap 		return -ENODEV;
1173cebe7373SAmit Daniel Kachhap 	}
1174cebe7373SAmit Daniel Kachhap 
1175cebe7373SAmit Daniel Kachhap 	if (of_address_to_resource(pdev->dev.of_node, 0, &res)) {
1176cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get Resource 0\n");
1177cebe7373SAmit Daniel Kachhap 		return -ENODEV;
1178cebe7373SAmit Daniel Kachhap 	}
1179cebe7373SAmit Daniel Kachhap 
1180cebe7373SAmit Daniel Kachhap 	data->base = devm_ioremap(&pdev->dev, res.start, resource_size(&res));
1181cebe7373SAmit Daniel Kachhap 	if (!data->base) {
1182cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to ioremap memory\n");
1183cebe7373SAmit Daniel Kachhap 		return -EADDRNOTAVAIL;
1184cebe7373SAmit Daniel Kachhap 	}
1185cebe7373SAmit Daniel Kachhap 
11863b6a1a80SLukasz Majewski 	pdata = devm_kzalloc(&pdev->dev,
11873b6a1a80SLukasz Majewski 			     sizeof(struct exynos_tmu_platform_data),
11883b6a1a80SLukasz Majewski 			     GFP_KERNEL);
11893b6a1a80SLukasz Majewski 	if (!pdata)
11903b6a1a80SLukasz Majewski 		return -ENOMEM;
119156adb9efSBartlomiej Zolnierkiewicz 
11923b6a1a80SLukasz Majewski 	exynos_of_sensor_conf(pdev->dev.of_node, pdata);
1193cebe7373SAmit Daniel Kachhap 	data->pdata = pdata;
1194fee88e2bSMaciej Purski 	data->soc = (enum soc_type)of_device_get_match_data(&pdev->dev);
119556adb9efSBartlomiej Zolnierkiewicz 
119656adb9efSBartlomiej Zolnierkiewicz 	switch (data->soc) {
119756adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS4210:
119856adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos4210_tmu_initialize;
119956adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos4210_tmu_control;
120056adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos4210_tmu_read;
120156adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
12023a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
120356adb9efSBartlomiej Zolnierkiewicz 		break;
120456adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS3250:
120556adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS4412:
120656adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5250:
120756adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5260:
120856adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5420:
120956adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5420_TRIMINFO:
121056adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos4412_tmu_initialize;
121156adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos4210_tmu_control;
121256adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos4412_tmu_read;
121356adb9efSBartlomiej Zolnierkiewicz 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
121456adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
12153a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
121656adb9efSBartlomiej Zolnierkiewicz 		break;
1217488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS5433:
1218488c7455SChanwoo Choi 		data->tmu_initialize = exynos5433_tmu_initialize;
1219488c7455SChanwoo Choi 		data->tmu_control = exynos5433_tmu_control;
1220488c7455SChanwoo Choi 		data->tmu_read = exynos4412_tmu_read;
1221488c7455SChanwoo Choi 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
1222488c7455SChanwoo Choi 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
12233a3a5f15SKrzysztof Kozlowski 		data->ntrip = 8;
1224488c7455SChanwoo Choi 		break;
122556adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5440:
122656adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos5440_tmu_initialize;
122756adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos5440_tmu_control;
122856adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos5440_tmu_read;
122956adb9efSBartlomiej Zolnierkiewicz 		data->tmu_set_emulation = exynos5440_tmu_set_emulation;
123056adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos5440_tmu_clear_irqs;
12313a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
123256adb9efSBartlomiej Zolnierkiewicz 		break;
12336c247393SAbhilash Kesavan 	case SOC_ARCH_EXYNOS7:
12346c247393SAbhilash Kesavan 		data->tmu_initialize = exynos7_tmu_initialize;
12356c247393SAbhilash Kesavan 		data->tmu_control = exynos7_tmu_control;
12366c247393SAbhilash Kesavan 		data->tmu_read = exynos7_tmu_read;
12376c247393SAbhilash Kesavan 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
12386c247393SAbhilash Kesavan 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
12393a3a5f15SKrzysztof Kozlowski 		data->ntrip = 8;
12406c247393SAbhilash Kesavan 		break;
124156adb9efSBartlomiej Zolnierkiewicz 	default:
124256adb9efSBartlomiej Zolnierkiewicz 		dev_err(&pdev->dev, "Platform not supported\n");
124356adb9efSBartlomiej Zolnierkiewicz 		return -EINVAL;
124456adb9efSBartlomiej Zolnierkiewicz 	}
124556adb9efSBartlomiej Zolnierkiewicz 
1246d9b6ee14SAmit Daniel Kachhap 	/*
1247d9b6ee14SAmit Daniel Kachhap 	 * Check if the TMU shares some registers and then try to map the
1248d9b6ee14SAmit Daniel Kachhap 	 * memory of common registers.
1249d9b6ee14SAmit Daniel Kachhap 	 */
125056adb9efSBartlomiej Zolnierkiewicz 	if (data->soc != SOC_ARCH_EXYNOS5420_TRIMINFO &&
125156adb9efSBartlomiej Zolnierkiewicz 	    data->soc != SOC_ARCH_EXYNOS5440)
1252d9b6ee14SAmit Daniel Kachhap 		return 0;
1253d9b6ee14SAmit Daniel Kachhap 
1254d9b6ee14SAmit Daniel Kachhap 	if (of_address_to_resource(pdev->dev.of_node, 1, &res)) {
1255d9b6ee14SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get Resource 1\n");
1256d9b6ee14SAmit Daniel Kachhap 		return -ENODEV;
1257d9b6ee14SAmit Daniel Kachhap 	}
1258d9b6ee14SAmit Daniel Kachhap 
12599025d563SNaveen Krishna Chatradhi 	data->base_second = devm_ioremap(&pdev->dev, res.start,
1260d9b6ee14SAmit Daniel Kachhap 					resource_size(&res));
12619025d563SNaveen Krishna Chatradhi 	if (!data->base_second) {
1262d9b6ee14SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to ioremap memory\n");
1263d9b6ee14SAmit Daniel Kachhap 		return -ENOMEM;
1264d9b6ee14SAmit Daniel Kachhap 	}
1265cebe7373SAmit Daniel Kachhap 
1266cebe7373SAmit Daniel Kachhap 	return 0;
1267cebe7373SAmit Daniel Kachhap }
1268cebe7373SAmit Daniel Kachhap 
1269c3c04d9dSJulia Lawall static const struct thermal_zone_of_device_ops exynos_sensor_ops = {
12703b6a1a80SLukasz Majewski 	.get_temp = exynos_get_temp,
12713b6a1a80SLukasz Majewski 	.set_emul_temp = exynos_tmu_set_emulation,
12723b6a1a80SLukasz Majewski };
12733b6a1a80SLukasz Majewski 
1274cebe7373SAmit Daniel Kachhap static int exynos_tmu_probe(struct platform_device *pdev)
1275cebe7373SAmit Daniel Kachhap {
12763b6a1a80SLukasz Majewski 	struct exynos_tmu_data *data;
12773b6a1a80SLukasz Majewski 	int ret;
1278cebe7373SAmit Daniel Kachhap 
127959dfa54cSAmit Daniel Kachhap 	data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data),
128059dfa54cSAmit Daniel Kachhap 					GFP_KERNEL);
12812a9675b3SJingoo Han 	if (!data)
128259dfa54cSAmit Daniel Kachhap 		return -ENOMEM;
128359dfa54cSAmit Daniel Kachhap 
1284cebe7373SAmit Daniel Kachhap 	platform_set_drvdata(pdev, data);
1285cebe7373SAmit Daniel Kachhap 	mutex_init(&data->lock);
1286cebe7373SAmit Daniel Kachhap 
1287824ead03SKrzysztof Kozlowski 	/*
1288824ead03SKrzysztof Kozlowski 	 * Try enabling the regulator if found
1289824ead03SKrzysztof Kozlowski 	 * TODO: Add regulator as an SOC feature, so that regulator enable
1290824ead03SKrzysztof Kozlowski 	 * is a compulsory call.
1291824ead03SKrzysztof Kozlowski 	 */
12924d3583cdSJavier Martinez Canillas 	data->regulator = devm_regulator_get_optional(&pdev->dev, "vtmu");
1293824ead03SKrzysztof Kozlowski 	if (!IS_ERR(data->regulator)) {
1294824ead03SKrzysztof Kozlowski 		ret = regulator_enable(data->regulator);
1295824ead03SKrzysztof Kozlowski 		if (ret) {
1296824ead03SKrzysztof Kozlowski 			dev_err(&pdev->dev, "failed to enable vtmu\n");
1297824ead03SKrzysztof Kozlowski 			return ret;
12983b6a1a80SLukasz Majewski 		}
1299824ead03SKrzysztof Kozlowski 	} else {
1300ccb361d2SJavier Martinez Canillas 		if (PTR_ERR(data->regulator) == -EPROBE_DEFER)
1301ccb361d2SJavier Martinez Canillas 			return -EPROBE_DEFER;
1302824ead03SKrzysztof Kozlowski 		dev_info(&pdev->dev, "Regulator node (vtmu) not found\n");
1303824ead03SKrzysztof Kozlowski 	}
1304824ead03SKrzysztof Kozlowski 
1305cebe7373SAmit Daniel Kachhap 	ret = exynos_map_dt_data(pdev);
1306cebe7373SAmit Daniel Kachhap 	if (ret)
13073b6a1a80SLukasz Majewski 		goto err_sensor;
1308cebe7373SAmit Daniel Kachhap 
130959dfa54cSAmit Daniel Kachhap 	INIT_WORK(&data->irq_work, exynos_tmu_work);
131059dfa54cSAmit Daniel Kachhap 
131159dfa54cSAmit Daniel Kachhap 	data->clk = devm_clk_get(&pdev->dev, "tmu_apbif");
131259dfa54cSAmit Daniel Kachhap 	if (IS_ERR(data->clk)) {
131359dfa54cSAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to get clock\n");
13143b6a1a80SLukasz Majewski 		ret = PTR_ERR(data->clk);
13153b6a1a80SLukasz Majewski 		goto err_sensor;
131659dfa54cSAmit Daniel Kachhap 	}
131759dfa54cSAmit Daniel Kachhap 
131814a11dc7SNaveen Krishna Chatradhi 	data->clk_sec = devm_clk_get(&pdev->dev, "tmu_triminfo_apbif");
131914a11dc7SNaveen Krishna Chatradhi 	if (IS_ERR(data->clk_sec)) {
132014a11dc7SNaveen Krishna Chatradhi 		if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) {
132114a11dc7SNaveen Krishna Chatradhi 			dev_err(&pdev->dev, "Failed to get triminfo clock\n");
13223b6a1a80SLukasz Majewski 			ret = PTR_ERR(data->clk_sec);
13233b6a1a80SLukasz Majewski 			goto err_sensor;
132414a11dc7SNaveen Krishna Chatradhi 		}
132514a11dc7SNaveen Krishna Chatradhi 	} else {
132614a11dc7SNaveen Krishna Chatradhi 		ret = clk_prepare(data->clk_sec);
132714a11dc7SNaveen Krishna Chatradhi 		if (ret) {
132814a11dc7SNaveen Krishna Chatradhi 			dev_err(&pdev->dev, "Failed to get clock\n");
13293b6a1a80SLukasz Majewski 			goto err_sensor;
133014a11dc7SNaveen Krishna Chatradhi 		}
133114a11dc7SNaveen Krishna Chatradhi 	}
133214a11dc7SNaveen Krishna Chatradhi 
133314a11dc7SNaveen Krishna Chatradhi 	ret = clk_prepare(data->clk);
133414a11dc7SNaveen Krishna Chatradhi 	if (ret) {
133514a11dc7SNaveen Krishna Chatradhi 		dev_err(&pdev->dev, "Failed to get clock\n");
133614a11dc7SNaveen Krishna Chatradhi 		goto err_clk_sec;
133714a11dc7SNaveen Krishna Chatradhi 	}
133859dfa54cSAmit Daniel Kachhap 
1339488c7455SChanwoo Choi 	switch (data->soc) {
1340488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS5433:
1341488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS7:
13426c247393SAbhilash Kesavan 		data->sclk = devm_clk_get(&pdev->dev, "tmu_sclk");
13436c247393SAbhilash Kesavan 		if (IS_ERR(data->sclk)) {
13446c247393SAbhilash Kesavan 			dev_err(&pdev->dev, "Failed to get sclk\n");
13456c247393SAbhilash Kesavan 			goto err_clk;
13466c247393SAbhilash Kesavan 		} else {
13476c247393SAbhilash Kesavan 			ret = clk_prepare_enable(data->sclk);
13486c247393SAbhilash Kesavan 			if (ret) {
13496c247393SAbhilash Kesavan 				dev_err(&pdev->dev, "Failed to enable sclk\n");
13506c247393SAbhilash Kesavan 				goto err_clk;
13516c247393SAbhilash Kesavan 			}
13526c247393SAbhilash Kesavan 		}
1353488c7455SChanwoo Choi 		break;
1354488c7455SChanwoo Choi 	default:
1355488c7455SChanwoo Choi 		break;
1356baba1ebbSKrzysztof Kozlowski 	}
13576c247393SAbhilash Kesavan 
13589e4249b4SKrzysztof Kozlowski 	/*
13599e4249b4SKrzysztof Kozlowski 	 * data->tzd must be registered before calling exynos_tmu_initialize(),
13609e4249b4SKrzysztof Kozlowski 	 * requesting irq and calling exynos_tmu_control().
13619e4249b4SKrzysztof Kozlowski 	 */
13629e4249b4SKrzysztof Kozlowski 	data->tzd = thermal_zone_of_sensor_register(&pdev->dev, 0, data,
13639e4249b4SKrzysztof Kozlowski 						    &exynos_sensor_ops);
13649e4249b4SKrzysztof Kozlowski 	if (IS_ERR(data->tzd)) {
13659e4249b4SKrzysztof Kozlowski 		ret = PTR_ERR(data->tzd);
13669e4249b4SKrzysztof Kozlowski 		dev_err(&pdev->dev, "Failed to register sensor: %d\n", ret);
13679e4249b4SKrzysztof Kozlowski 		goto err_sclk;
13689e4249b4SKrzysztof Kozlowski 	}
136959dfa54cSAmit Daniel Kachhap 
137059dfa54cSAmit Daniel Kachhap 	ret = exynos_tmu_initialize(pdev);
137159dfa54cSAmit Daniel Kachhap 	if (ret) {
137259dfa54cSAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to initialize TMU\n");
13739e4249b4SKrzysztof Kozlowski 		goto err_thermal;
137459dfa54cSAmit Daniel Kachhap 	}
137559dfa54cSAmit Daniel Kachhap 
1376cebe7373SAmit Daniel Kachhap 	ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq,
1377cebe7373SAmit Daniel Kachhap 		IRQF_TRIGGER_RISING | IRQF_SHARED, dev_name(&pdev->dev), data);
1378cebe7373SAmit Daniel Kachhap 	if (ret) {
1379cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq);
13809e4249b4SKrzysztof Kozlowski 		goto err_thermal;
1381cebe7373SAmit Daniel Kachhap 	}
138259dfa54cSAmit Daniel Kachhap 
13833b6a1a80SLukasz Majewski 	exynos_tmu_control(pdev, true);
138459dfa54cSAmit Daniel Kachhap 	return 0;
13859e4249b4SKrzysztof Kozlowski 
13869e4249b4SKrzysztof Kozlowski err_thermal:
13879e4249b4SKrzysztof Kozlowski 	thermal_zone_of_sensor_unregister(&pdev->dev, data->tzd);
13886c247393SAbhilash Kesavan err_sclk:
13896c247393SAbhilash Kesavan 	clk_disable_unprepare(data->sclk);
139059dfa54cSAmit Daniel Kachhap err_clk:
139159dfa54cSAmit Daniel Kachhap 	clk_unprepare(data->clk);
139214a11dc7SNaveen Krishna Chatradhi err_clk_sec:
139314a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
139414a11dc7SNaveen Krishna Chatradhi 		clk_unprepare(data->clk_sec);
13953b6a1a80SLukasz Majewski err_sensor:
1396bfa26838SKrzysztof Kozlowski 	if (!IS_ERR(data->regulator))
13975f09a5cbSKrzysztof Kozlowski 		regulator_disable(data->regulator);
13983b6a1a80SLukasz Majewski 
139959dfa54cSAmit Daniel Kachhap 	return ret;
140059dfa54cSAmit Daniel Kachhap }
140159dfa54cSAmit Daniel Kachhap 
140259dfa54cSAmit Daniel Kachhap static int exynos_tmu_remove(struct platform_device *pdev)
140359dfa54cSAmit Daniel Kachhap {
140459dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
14053b6a1a80SLukasz Majewski 	struct thermal_zone_device *tzd = data->tzd;
140659dfa54cSAmit Daniel Kachhap 
14073b6a1a80SLukasz Majewski 	thermal_zone_of_sensor_unregister(&pdev->dev, tzd);
14084215688eSBartlomiej Zolnierkiewicz 	exynos_tmu_control(pdev, false);
14094215688eSBartlomiej Zolnierkiewicz 
14106c247393SAbhilash Kesavan 	clk_disable_unprepare(data->sclk);
141159dfa54cSAmit Daniel Kachhap 	clk_unprepare(data->clk);
141214a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
141314a11dc7SNaveen Krishna Chatradhi 		clk_unprepare(data->clk_sec);
141459dfa54cSAmit Daniel Kachhap 
1415498d22f6SAmit Daniel Kachhap 	if (!IS_ERR(data->regulator))
1416498d22f6SAmit Daniel Kachhap 		regulator_disable(data->regulator);
1417498d22f6SAmit Daniel Kachhap 
141859dfa54cSAmit Daniel Kachhap 	return 0;
141959dfa54cSAmit Daniel Kachhap }
142059dfa54cSAmit Daniel Kachhap 
142159dfa54cSAmit Daniel Kachhap #ifdef CONFIG_PM_SLEEP
142259dfa54cSAmit Daniel Kachhap static int exynos_tmu_suspend(struct device *dev)
142359dfa54cSAmit Daniel Kachhap {
142459dfa54cSAmit Daniel Kachhap 	exynos_tmu_control(to_platform_device(dev), false);
142559dfa54cSAmit Daniel Kachhap 
142659dfa54cSAmit Daniel Kachhap 	return 0;
142759dfa54cSAmit Daniel Kachhap }
142859dfa54cSAmit Daniel Kachhap 
142959dfa54cSAmit Daniel Kachhap static int exynos_tmu_resume(struct device *dev)
143059dfa54cSAmit Daniel Kachhap {
143159dfa54cSAmit Daniel Kachhap 	struct platform_device *pdev = to_platform_device(dev);
143259dfa54cSAmit Daniel Kachhap 
143359dfa54cSAmit Daniel Kachhap 	exynos_tmu_initialize(pdev);
143459dfa54cSAmit Daniel Kachhap 	exynos_tmu_control(pdev, true);
143559dfa54cSAmit Daniel Kachhap 
143659dfa54cSAmit Daniel Kachhap 	return 0;
143759dfa54cSAmit Daniel Kachhap }
143859dfa54cSAmit Daniel Kachhap 
143959dfa54cSAmit Daniel Kachhap static SIMPLE_DEV_PM_OPS(exynos_tmu_pm,
144059dfa54cSAmit Daniel Kachhap 			 exynos_tmu_suspend, exynos_tmu_resume);
144159dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM	(&exynos_tmu_pm)
144259dfa54cSAmit Daniel Kachhap #else
144359dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM	NULL
144459dfa54cSAmit Daniel Kachhap #endif
144559dfa54cSAmit Daniel Kachhap 
144659dfa54cSAmit Daniel Kachhap static struct platform_driver exynos_tmu_driver = {
144759dfa54cSAmit Daniel Kachhap 	.driver = {
144859dfa54cSAmit Daniel Kachhap 		.name   = "exynos-tmu",
144959dfa54cSAmit Daniel Kachhap 		.pm     = EXYNOS_TMU_PM,
145073b5b1d7SSachin Kamat 		.of_match_table = exynos_tmu_match,
145159dfa54cSAmit Daniel Kachhap 	},
145259dfa54cSAmit Daniel Kachhap 	.probe = exynos_tmu_probe,
145359dfa54cSAmit Daniel Kachhap 	.remove	= exynos_tmu_remove,
145459dfa54cSAmit Daniel Kachhap };
145559dfa54cSAmit Daniel Kachhap 
145659dfa54cSAmit Daniel Kachhap module_platform_driver(exynos_tmu_driver);
145759dfa54cSAmit Daniel Kachhap 
145859dfa54cSAmit Daniel Kachhap MODULE_DESCRIPTION("EXYNOS TMU Driver");
145959dfa54cSAmit Daniel Kachhap MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>");
146059dfa54cSAmit Daniel Kachhap MODULE_LICENSE("GPL");
146159dfa54cSAmit Daniel Kachhap MODULE_ALIAS("platform:exynos-tmu");
1462