xref: /linux/drivers/thermal/samsung/exynos_tmu.c (revision 75e0f100774f84db43a1a14a3b6a8d3375bed321)
159dfa54cSAmit Daniel Kachhap /*
259dfa54cSAmit Daniel Kachhap  * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit)
359dfa54cSAmit Daniel Kachhap  *
43b6a1a80SLukasz Majewski  *  Copyright (C) 2014 Samsung Electronics
53b6a1a80SLukasz Majewski  *  Bartlomiej Zolnierkiewicz <b.zolnierkie@samsung.com>
63b6a1a80SLukasz Majewski  *  Lukasz Majewski <l.majewski@samsung.com>
73b6a1a80SLukasz Majewski  *
859dfa54cSAmit Daniel Kachhap  *  Copyright (C) 2011 Samsung Electronics
959dfa54cSAmit Daniel Kachhap  *  Donggeun Kim <dg77.kim@samsung.com>
1059dfa54cSAmit Daniel Kachhap  *  Amit Daniel Kachhap <amit.kachhap@linaro.org>
1159dfa54cSAmit Daniel Kachhap  *
1259dfa54cSAmit Daniel Kachhap  * This program is free software; you can redistribute it and/or modify
1359dfa54cSAmit Daniel Kachhap  * it under the terms of the GNU General Public License as published by
1459dfa54cSAmit Daniel Kachhap  * the Free Software Foundation; either version 2 of the License, or
1559dfa54cSAmit Daniel Kachhap  * (at your option) any later version.
1659dfa54cSAmit Daniel Kachhap  *
1759dfa54cSAmit Daniel Kachhap  * This program is distributed in the hope that it will be useful,
1859dfa54cSAmit Daniel Kachhap  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1959dfa54cSAmit Daniel Kachhap  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2059dfa54cSAmit Daniel Kachhap  * GNU General Public License for more details.
2159dfa54cSAmit Daniel Kachhap  *
2259dfa54cSAmit Daniel Kachhap  * You should have received a copy of the GNU General Public License
2359dfa54cSAmit Daniel Kachhap  * along with this program; if not, write to the Free Software
2459dfa54cSAmit Daniel Kachhap  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
2559dfa54cSAmit Daniel Kachhap  *
2659dfa54cSAmit Daniel Kachhap  */
2759dfa54cSAmit Daniel Kachhap 
2859dfa54cSAmit Daniel Kachhap #include <linux/clk.h>
2959dfa54cSAmit Daniel Kachhap #include <linux/io.h>
3059dfa54cSAmit Daniel Kachhap #include <linux/interrupt.h>
3159dfa54cSAmit Daniel Kachhap #include <linux/module.h>
32fee88e2bSMaciej Purski #include <linux/of_device.h>
33cebe7373SAmit Daniel Kachhap #include <linux/of_address.h>
34cebe7373SAmit Daniel Kachhap #include <linux/of_irq.h>
3559dfa54cSAmit Daniel Kachhap #include <linux/platform_device.h>
36498d22f6SAmit Daniel Kachhap #include <linux/regulator/consumer.h>
3759dfa54cSAmit Daniel Kachhap 
387efd18a2SBartlomiej Zolnierkiewicz #include <dt-bindings/thermal/thermal_exynos.h>
397efd18a2SBartlomiej Zolnierkiewicz 
403b6a1a80SLukasz Majewski #include "../thermal_core.h"
412845f6ecSBartlomiej Zolnierkiewicz 
422845f6ecSBartlomiej Zolnierkiewicz /* Exynos generic registers */
432845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_TRIMINFO		0x0
442845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_CONTROL		0x20
452845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_STATUS		0x28
462845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_CURRENT_TEMP	0x40
472845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTEN		0x70
482845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTSTAT		0x74
492845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTCLEAR		0x78
502845f6ecSBartlomiej Zolnierkiewicz 
512845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TEMP_MASK		0xff
522845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REF_VOLTAGE_SHIFT	24
532845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REF_VOLTAGE_MASK	0x1f
542845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_BUF_SLOPE_SEL_MASK	0xf
552845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT	8
562845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_CORE_EN_SHIFT	0
572845f6ecSBartlomiej Zolnierkiewicz 
582845f6ecSBartlomiej Zolnierkiewicz /* Exynos3250 specific registers */
592845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIMINFO_CON1	0x10
602845f6ecSBartlomiej Zolnierkiewicz 
612845f6ecSBartlomiej Zolnierkiewicz /* Exynos4210 specific registers */
622845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4210_TMU_REG_THRESHOLD_TEMP	0x44
632845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4210_TMU_REG_TRIG_LEVEL0	0x50
642845f6ecSBartlomiej Zolnierkiewicz 
652845f6ecSBartlomiej Zolnierkiewicz /* Exynos5250, Exynos4412, Exynos3250 specific registers */
662845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIMINFO_CON2	0x14
672845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_THD_TEMP_RISE		0x50
682845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_THD_TEMP_FALL		0x54
692845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_CON		0x80
702845f6ecSBartlomiej Zolnierkiewicz 
712845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_RELOAD_ENABLE	1
722845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_25_SHIFT	0
732845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_85_SHIFT	8
742845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIP_MODE_SHIFT	13
752845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIP_MODE_MASK	0x7
762845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_THERM_TRIP_EN_SHIFT	12
772845f6ecSBartlomiej Zolnierkiewicz 
782845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE0_SHIFT	0
792845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE1_SHIFT	4
802845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE2_SHIFT	8
812845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE3_SHIFT	12
822845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_FALL0_SHIFT	16
832845f6ecSBartlomiej Zolnierkiewicz 
842845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME	0x57F0
852845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME_MASK	0xffff
862845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME_SHIFT	16
872845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_DATA_SHIFT	8
882845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_DATA_MASK	0xFF
892845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_ENABLE	0x1
902845f6ecSBartlomiej Zolnierkiewicz 
912845f6ecSBartlomiej Zolnierkiewicz /* Exynos5260 specific */
922845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTEN		0xC0
932845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTSTAT		0xC4
942845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTCLEAR		0xC8
952845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_EMUL_CON			0x100
962845f6ecSBartlomiej Zolnierkiewicz 
972845f6ecSBartlomiej Zolnierkiewicz /* Exynos4412 specific */
982845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4412_MUX_ADDR_VALUE          6
992845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4412_MUX_ADDR_SHIFT          20
1002845f6ecSBartlomiej Zolnierkiewicz 
101488c7455SChanwoo Choi /* Exynos5433 specific registers */
102488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_CONTROL1		0x024
103488c7455SChanwoo Choi #define EXYNOS5433_TMU_SAMPLING_INTERVAL	0x02c
104488c7455SChanwoo Choi #define EXYNOS5433_TMU_COUNTER_VALUE0		0x030
105488c7455SChanwoo Choi #define EXYNOS5433_TMU_COUNTER_VALUE1		0x034
106488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_CURRENT_TEMP1	0x044
107488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_RISE3_0		0x050
108488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_RISE7_4		0x054
109488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_FALL3_0		0x060
110488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_FALL7_4		0x064
111488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_INTEN		0x0c0
112488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_INTPEND		0x0c8
113488c7455SChanwoo Choi #define EXYNOS5433_TMU_EMUL_CON			0x110
114488c7455SChanwoo Choi #define EXYNOS5433_TMU_PD_DET_EN		0x130
115488c7455SChanwoo Choi 
116488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT	16
117488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT	23
118488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_SENSOR_ID_MASK	\
119488c7455SChanwoo Choi 			(0xf << EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT)
120488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_CALIB_SEL_MASK	BIT(23)
121488c7455SChanwoo Choi 
122488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING	0
123488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING	1
124488c7455SChanwoo Choi 
125488c7455SChanwoo Choi #define EXYNOS5433_PD_DET_EN			1
126488c7455SChanwoo Choi 
12761020d18SBartlomiej Zolnierkiewicz #define EXYNOS5433_G3D_BASE			0x10070000
12861020d18SBartlomiej Zolnierkiewicz 
1296c247393SAbhilash Kesavan /* Exynos7 specific registers */
1306c247393SAbhilash Kesavan #define EXYNOS7_THD_TEMP_RISE7_6		0x50
1316c247393SAbhilash Kesavan #define EXYNOS7_THD_TEMP_FALL7_6		0x60
1326c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_INTEN			0x110
1336c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_INTPEND			0x118
1346c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_EMUL_CON		0x160
1356c247393SAbhilash Kesavan 
1366c247393SAbhilash Kesavan #define EXYNOS7_TMU_TEMP_MASK			0x1ff
1376c247393SAbhilash Kesavan #define EXYNOS7_PD_DET_EN_SHIFT			23
1386c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE0_SHIFT		0
1396c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE1_SHIFT		1
1406c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE2_SHIFT		2
1416c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE3_SHIFT		3
1426c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE4_SHIFT		4
1436c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE5_SHIFT		5
1446c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE6_SHIFT		6
1456c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE7_SHIFT		7
1466c247393SAbhilash Kesavan #define EXYNOS7_EMUL_DATA_SHIFT			7
1476c247393SAbhilash Kesavan #define EXYNOS7_EMUL_DATA_MASK			0x1ff
1486c247393SAbhilash Kesavan 
149718b4ca1SBartlomiej Zolnierkiewicz #define EXYNOS_FIRST_POINT_TRIM			25
150718b4ca1SBartlomiej Zolnierkiewicz #define EXYNOS_SECOND_POINT_TRIM		85
151718b4ca1SBartlomiej Zolnierkiewicz 
15209d29426SBartlomiej Zolnierkiewicz #define EXYNOS_NOISE_CANCEL_MODE		4
15309d29426SBartlomiej Zolnierkiewicz 
1543b6a1a80SLukasz Majewski #define MCELSIUS	1000
1557efd18a2SBartlomiej Zolnierkiewicz 
1567efd18a2SBartlomiej Zolnierkiewicz enum soc_type {
1577efd18a2SBartlomiej Zolnierkiewicz 	SOC_ARCH_EXYNOS3250 = 1,
1587efd18a2SBartlomiej Zolnierkiewicz 	SOC_ARCH_EXYNOS4210,
1597efd18a2SBartlomiej Zolnierkiewicz 	SOC_ARCH_EXYNOS4412,
1607efd18a2SBartlomiej Zolnierkiewicz 	SOC_ARCH_EXYNOS5250,
1617efd18a2SBartlomiej Zolnierkiewicz 	SOC_ARCH_EXYNOS5260,
1627efd18a2SBartlomiej Zolnierkiewicz 	SOC_ARCH_EXYNOS5420,
1637efd18a2SBartlomiej Zolnierkiewicz 	SOC_ARCH_EXYNOS5420_TRIMINFO,
1647efd18a2SBartlomiej Zolnierkiewicz 	SOC_ARCH_EXYNOS5433,
1657efd18a2SBartlomiej Zolnierkiewicz 	SOC_ARCH_EXYNOS7,
1667efd18a2SBartlomiej Zolnierkiewicz };
1677efd18a2SBartlomiej Zolnierkiewicz 
168cebe7373SAmit Daniel Kachhap /**
169cebe7373SAmit Daniel Kachhap  * struct exynos_tmu_data : A structure to hold the private data of the TMU
170cebe7373SAmit Daniel Kachhap 	driver
171cebe7373SAmit Daniel Kachhap  * @id: identifier of the one instance of the TMU controller.
172cebe7373SAmit Daniel Kachhap  * @base: base address of the single instance of the TMU controller.
1739025d563SNaveen Krishna Chatradhi  * @base_second: base address of the common registers of the TMU controller.
174cebe7373SAmit Daniel Kachhap  * @irq: irq number of the TMU controller.
175cebe7373SAmit Daniel Kachhap  * @soc: id of the SOC type.
176cebe7373SAmit Daniel Kachhap  * @irq_work: pointer to the irq work structure.
177cebe7373SAmit Daniel Kachhap  * @lock: lock to implement synchronization.
178cebe7373SAmit Daniel Kachhap  * @clk: pointer to the clock structure.
17914a11dc7SNaveen Krishna Chatradhi  * @clk_sec: pointer to the clock structure for accessing the base_second.
1806c247393SAbhilash Kesavan  * @sclk: pointer to the clock structure for accessing the tmu special clk.
181199b3e3cSBartlomiej Zolnierkiewicz  * @cal_type: calibration type for temperature
182e3ed3649SBartlomiej Zolnierkiewicz  * @efuse_value: SoC defined fuse value
183e3ed3649SBartlomiej Zolnierkiewicz  * @min_efuse_value: minimum valid trimming data
184e3ed3649SBartlomiej Zolnierkiewicz  * @max_efuse_value: maximum valid trimming data
185cebe7373SAmit Daniel Kachhap  * @temp_error1: fused value of the first point trim.
186cebe7373SAmit Daniel Kachhap  * @temp_error2: fused value of the second point trim.
187fccfe099SBartlomiej Zolnierkiewicz  * @gain: gain of amplifier in the positive-TC generator block
188fccfe099SBartlomiej Zolnierkiewicz  *	0 < gain <= 15
18961020d18SBartlomiej Zolnierkiewicz  * @reference_voltage: reference voltage of amplifier
19061020d18SBartlomiej Zolnierkiewicz  *	in the positive-TC generator block
19161020d18SBartlomiej Zolnierkiewicz  *	0 < reference_voltage <= 31
192498d22f6SAmit Daniel Kachhap  * @regulator: pointer to the TMU regulator structure.
193cebe7373SAmit Daniel Kachhap  * @reg_conf: pointer to structure to register with core thermal.
1943a3a5f15SKrzysztof Kozlowski  * @ntrip: number of supported trip points.
1950eb875d8SMarek Szyprowski  * @enabled: current status of TMU device
19672d1100bSBartlomiej Zolnierkiewicz  * @tmu_initialize: SoC specific TMU initialization method
19737f9034fSBartlomiej Zolnierkiewicz  * @tmu_control: SoC specific TMU control method
198b79985caSBartlomiej Zolnierkiewicz  * @tmu_read: SoC specific TMU temperature read method
199285d994aSBartlomiej Zolnierkiewicz  * @tmu_set_emulation: SoC specific TMU emulation setting method
200a7331f72SBartlomiej Zolnierkiewicz  * @tmu_clear_irqs: SoC specific TMU interrupts clearing method
201cebe7373SAmit Daniel Kachhap  */
20259dfa54cSAmit Daniel Kachhap struct exynos_tmu_data {
203cebe7373SAmit Daniel Kachhap 	int id;
20459dfa54cSAmit Daniel Kachhap 	void __iomem *base;
2059025d563SNaveen Krishna Chatradhi 	void __iomem *base_second;
20659dfa54cSAmit Daniel Kachhap 	int irq;
20759dfa54cSAmit Daniel Kachhap 	enum soc_type soc;
20859dfa54cSAmit Daniel Kachhap 	struct work_struct irq_work;
20959dfa54cSAmit Daniel Kachhap 	struct mutex lock;
2106c247393SAbhilash Kesavan 	struct clk *clk, *clk_sec, *sclk;
211199b3e3cSBartlomiej Zolnierkiewicz 	u32 cal_type;
212e3ed3649SBartlomiej Zolnierkiewicz 	u32 efuse_value;
213e3ed3649SBartlomiej Zolnierkiewicz 	u32 min_efuse_value;
214e3ed3649SBartlomiej Zolnierkiewicz 	u32 max_efuse_value;
2156c247393SAbhilash Kesavan 	u16 temp_error1, temp_error2;
216fccfe099SBartlomiej Zolnierkiewicz 	u8 gain;
21761020d18SBartlomiej Zolnierkiewicz 	u8 reference_voltage;
218498d22f6SAmit Daniel Kachhap 	struct regulator *regulator;
2193b6a1a80SLukasz Majewski 	struct thermal_zone_device *tzd;
2203a3a5f15SKrzysztof Kozlowski 	unsigned int ntrip;
2210eb875d8SMarek Szyprowski 	bool enabled;
2223b6a1a80SLukasz Majewski 
22372d1100bSBartlomiej Zolnierkiewicz 	int (*tmu_initialize)(struct platform_device *pdev);
22437f9034fSBartlomiej Zolnierkiewicz 	void (*tmu_control)(struct platform_device *pdev, bool on);
225b79985caSBartlomiej Zolnierkiewicz 	int (*tmu_read)(struct exynos_tmu_data *data);
22617e8351aSSascha Hauer 	void (*tmu_set_emulation)(struct exynos_tmu_data *data, int temp);
227a7331f72SBartlomiej Zolnierkiewicz 	void (*tmu_clear_irqs)(struct exynos_tmu_data *data);
22859dfa54cSAmit Daniel Kachhap };
22959dfa54cSAmit Daniel Kachhap 
2303b6a1a80SLukasz Majewski static void exynos_report_trigger(struct exynos_tmu_data *p)
2313b6a1a80SLukasz Majewski {
2323b6a1a80SLukasz Majewski 	char data[10], *envp[] = { data, NULL };
2333b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = p->tzd;
23417e8351aSSascha Hauer 	int temp;
2353b6a1a80SLukasz Majewski 	unsigned int i;
2363b6a1a80SLukasz Majewski 
237eccb6014SLukasz Majewski 	if (!tz) {
238eccb6014SLukasz Majewski 		pr_err("No thermal zone device defined\n");
2393b6a1a80SLukasz Majewski 		return;
2403b6a1a80SLukasz Majewski 	}
2413b6a1a80SLukasz Majewski 
2420e70f466SSrinivas Pandruvada 	thermal_zone_device_update(tz, THERMAL_EVENT_UNSPECIFIED);
2433b6a1a80SLukasz Majewski 
2443b6a1a80SLukasz Majewski 	mutex_lock(&tz->lock);
2453b6a1a80SLukasz Majewski 	/* Find the level for which trip happened */
2463b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
2473b6a1a80SLukasz Majewski 		tz->ops->get_trip_temp(tz, i, &temp);
2483b6a1a80SLukasz Majewski 		if (tz->last_temperature < temp)
2493b6a1a80SLukasz Majewski 			break;
2503b6a1a80SLukasz Majewski 	}
2513b6a1a80SLukasz Majewski 
2523b6a1a80SLukasz Majewski 	snprintf(data, sizeof(data), "%u", i);
2533b6a1a80SLukasz Majewski 	kobject_uevent_env(&tz->device.kobj, KOBJ_CHANGE, envp);
2543b6a1a80SLukasz Majewski 	mutex_unlock(&tz->lock);
2553b6a1a80SLukasz Majewski }
2563b6a1a80SLukasz Majewski 
25759dfa54cSAmit Daniel Kachhap /*
25859dfa54cSAmit Daniel Kachhap  * TMU treats temperature as a mapped temperature code.
25959dfa54cSAmit Daniel Kachhap  * The temperature is converted differently depending on the calibration type.
26059dfa54cSAmit Daniel Kachhap  */
26159dfa54cSAmit Daniel Kachhap static int temp_to_code(struct exynos_tmu_data *data, u8 temp)
26259dfa54cSAmit Daniel Kachhap {
263199b3e3cSBartlomiej Zolnierkiewicz 	if (data->cal_type == TYPE_ONE_POINT_TRIMMING)
264718b4ca1SBartlomiej Zolnierkiewicz 		return temp + data->temp_error1 - EXYNOS_FIRST_POINT_TRIM;
2659c933b1bSBartlomiej Zolnierkiewicz 
266718b4ca1SBartlomiej Zolnierkiewicz 	return (temp - EXYNOS_FIRST_POINT_TRIM) *
26759dfa54cSAmit Daniel Kachhap 		(data->temp_error2 - data->temp_error1) /
268718b4ca1SBartlomiej Zolnierkiewicz 		(EXYNOS_SECOND_POINT_TRIM - EXYNOS_FIRST_POINT_TRIM) +
269bb34b4c8SAmit Daniel Kachhap 		data->temp_error1;
27059dfa54cSAmit Daniel Kachhap }
27159dfa54cSAmit Daniel Kachhap 
27259dfa54cSAmit Daniel Kachhap /*
27359dfa54cSAmit Daniel Kachhap  * Calculate a temperature value from a temperature code.
27459dfa54cSAmit Daniel Kachhap  * The unit of the temperature is degree Celsius.
27559dfa54cSAmit Daniel Kachhap  */
2766c247393SAbhilash Kesavan static int code_to_temp(struct exynos_tmu_data *data, u16 temp_code)
27759dfa54cSAmit Daniel Kachhap {
278199b3e3cSBartlomiej Zolnierkiewicz 	if (data->cal_type == TYPE_ONE_POINT_TRIMMING)
279718b4ca1SBartlomiej Zolnierkiewicz 		return temp_code - data->temp_error1 + EXYNOS_FIRST_POINT_TRIM;
2809c933b1bSBartlomiej Zolnierkiewicz 
2819c933b1bSBartlomiej Zolnierkiewicz 	return (temp_code - data->temp_error1) *
282718b4ca1SBartlomiej Zolnierkiewicz 		(EXYNOS_SECOND_POINT_TRIM - EXYNOS_FIRST_POINT_TRIM) /
283bb34b4c8SAmit Daniel Kachhap 		(data->temp_error2 - data->temp_error1) +
284718b4ca1SBartlomiej Zolnierkiewicz 		EXYNOS_FIRST_POINT_TRIM;
28559dfa54cSAmit Daniel Kachhap }
28659dfa54cSAmit Daniel Kachhap 
2878328a4b1SBartlomiej Zolnierkiewicz static void sanitize_temp_error(struct exynos_tmu_data *data, u32 trim_info)
288b835ced1SBartlomiej Zolnierkiewicz {
289b8d582b9SAmit Daniel Kachhap 	data->temp_error1 = trim_info & EXYNOS_TMU_TEMP_MASK;
29099d67fb9SBartlomiej Zolnierkiewicz 	data->temp_error2 = ((trim_info >> EXYNOS_TRIMINFO_85_SHIFT) &
291b8d582b9SAmit Daniel Kachhap 				EXYNOS_TMU_TEMP_MASK);
29259dfa54cSAmit Daniel Kachhap 
2935000806cSAmit Daniel Kachhap 	if (!data->temp_error1 ||
294e3ed3649SBartlomiej Zolnierkiewicz 	    (data->min_efuse_value > data->temp_error1) ||
295e3ed3649SBartlomiej Zolnierkiewicz 	    (data->temp_error1 > data->max_efuse_value))
296e3ed3649SBartlomiej Zolnierkiewicz 		data->temp_error1 = data->efuse_value & EXYNOS_TMU_TEMP_MASK;
2975000806cSAmit Daniel Kachhap 
2985000806cSAmit Daniel Kachhap 	if (!data->temp_error2)
2995000806cSAmit Daniel Kachhap 		data->temp_error2 =
300e3ed3649SBartlomiej Zolnierkiewicz 			(data->efuse_value >> EXYNOS_TRIMINFO_85_SHIFT) &
3015000806cSAmit Daniel Kachhap 			EXYNOS_TMU_TEMP_MASK;
3028328a4b1SBartlomiej Zolnierkiewicz }
30359dfa54cSAmit Daniel Kachhap 
304fe87789cSBartlomiej Zolnierkiewicz static u32 get_th_reg(struct exynos_tmu_data *data, u32 threshold, bool falling)
305fe87789cSBartlomiej Zolnierkiewicz {
3063b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
3073b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
3083b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(tz);
3093b6a1a80SLukasz Majewski 	unsigned long temp;
310fe87789cSBartlomiej Zolnierkiewicz 	int i;
311c65d3473STushar Behera 
3123b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
3133b6a1a80SLukasz Majewski 		if (trips[i].type == THERMAL_TRIP_CRITICAL)
3143b6a1a80SLukasz Majewski 			continue;
3153b6a1a80SLukasz Majewski 
3163b6a1a80SLukasz Majewski 		temp = trips[i].temperature / MCELSIUS;
317fe87789cSBartlomiej Zolnierkiewicz 		if (falling)
3183b6a1a80SLukasz Majewski 			temp -= (trips[i].hysteresis / MCELSIUS);
319fe87789cSBartlomiej Zolnierkiewicz 		else
320fe87789cSBartlomiej Zolnierkiewicz 			threshold &= ~(0xff << 8 * i);
321fe87789cSBartlomiej Zolnierkiewicz 
322fe87789cSBartlomiej Zolnierkiewicz 		threshold |= temp_to_code(data, temp) << 8 * i;
32359dfa54cSAmit Daniel Kachhap 	}
32459dfa54cSAmit Daniel Kachhap 
325fe87789cSBartlomiej Zolnierkiewicz 	return threshold;
326fe87789cSBartlomiej Zolnierkiewicz }
32759dfa54cSAmit Daniel Kachhap 
32859dfa54cSAmit Daniel Kachhap static int exynos_tmu_initialize(struct platform_device *pdev)
32959dfa54cSAmit Daniel Kachhap {
33059dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
331*75e0f100SBartlomiej Zolnierkiewicz 	struct thermal_zone_device *tzd = data->tzd;
332*75e0f100SBartlomiej Zolnierkiewicz 	const struct thermal_trip * const trips =
333*75e0f100SBartlomiej Zolnierkiewicz 		of_thermal_get_trip_points(tzd);
33472d1100bSBartlomiej Zolnierkiewicz 	int ret;
3357ca04e58SAmit Daniel Kachhap 
336*75e0f100SBartlomiej Zolnierkiewicz 	if (!trips) {
337*75e0f100SBartlomiej Zolnierkiewicz 		dev_err(&pdev->dev,
338*75e0f100SBartlomiej Zolnierkiewicz 			"Cannot get trip points from device tree!\n");
339*75e0f100SBartlomiej Zolnierkiewicz 		return -ENODEV;
340*75e0f100SBartlomiej Zolnierkiewicz 	}
341*75e0f100SBartlomiej Zolnierkiewicz 
342*75e0f100SBartlomiej Zolnierkiewicz 	if (of_thermal_get_ntrips(tzd) > data->ntrip) {
3433a3a5f15SKrzysztof Kozlowski 		dev_info(&pdev->dev,
3443a3a5f15SKrzysztof Kozlowski 			 "More trip points than supported by this TMU.\n");
3453a3a5f15SKrzysztof Kozlowski 		dev_info(&pdev->dev,
3463a3a5f15SKrzysztof Kozlowski 			 "%d trip points should be configured in polling mode.\n",
347*75e0f100SBartlomiej Zolnierkiewicz 			 (of_thermal_get_ntrips(tzd) - data->ntrip));
3483a3a5f15SKrzysztof Kozlowski 	}
3493a3a5f15SKrzysztof Kozlowski 
35059dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
35159dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
35259dfa54cSAmit Daniel Kachhap 	if (!IS_ERR(data->clk_sec))
35359dfa54cSAmit Daniel Kachhap 		clk_enable(data->clk_sec);
35472d1100bSBartlomiej Zolnierkiewicz 	ret = data->tmu_initialize(pdev);
35559dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
35659dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
35714a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
35814a11dc7SNaveen Krishna Chatradhi 		clk_disable(data->clk_sec);
35959dfa54cSAmit Daniel Kachhap 
36059dfa54cSAmit Daniel Kachhap 	return ret;
36159dfa54cSAmit Daniel Kachhap }
36259dfa54cSAmit Daniel Kachhap 
363d00671c3SBartlomiej Zolnierkiewicz static u32 get_con_reg(struct exynos_tmu_data *data, u32 con)
36459dfa54cSAmit Daniel Kachhap {
3657575983cSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS4412 ||
3667575983cSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS3250)
3677575983cSBartlomiej Zolnierkiewicz 		con |= (EXYNOS4412_MUX_ADDR_VALUE << EXYNOS4412_MUX_ADDR_SHIFT);
36886f5362eSLukasz Majewski 
36999d67fb9SBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_REF_VOLTAGE_MASK << EXYNOS_TMU_REF_VOLTAGE_SHIFT);
37061020d18SBartlomiej Zolnierkiewicz 	con |= data->reference_voltage << EXYNOS_TMU_REF_VOLTAGE_SHIFT;
371d0a0ce3eSAmit Daniel Kachhap 
37299d67fb9SBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_BUF_SLOPE_SEL_MASK << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
373fccfe099SBartlomiej Zolnierkiewicz 	con |= (data->gain << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
374d0a0ce3eSAmit Daniel Kachhap 
375b9504a6aSBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_TRIP_MODE_MASK << EXYNOS_TMU_TRIP_MODE_SHIFT);
37609d29426SBartlomiej Zolnierkiewicz 	con |= (EXYNOS_NOISE_CANCEL_MODE << EXYNOS_TMU_TRIP_MODE_SHIFT);
37759dfa54cSAmit Daniel Kachhap 
378d00671c3SBartlomiej Zolnierkiewicz 	return con;
379d00671c3SBartlomiej Zolnierkiewicz }
380d00671c3SBartlomiej Zolnierkiewicz 
381d00671c3SBartlomiej Zolnierkiewicz static void exynos_tmu_control(struct platform_device *pdev, bool on)
382d00671c3SBartlomiej Zolnierkiewicz {
383d00671c3SBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
384d00671c3SBartlomiej Zolnierkiewicz 
385d00671c3SBartlomiej Zolnierkiewicz 	mutex_lock(&data->lock);
386d00671c3SBartlomiej Zolnierkiewicz 	clk_enable(data->clk);
38737f9034fSBartlomiej Zolnierkiewicz 	data->tmu_control(pdev, on);
3880eb875d8SMarek Szyprowski 	data->enabled = on;
38959dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
39059dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
39159dfa54cSAmit Daniel Kachhap }
39259dfa54cSAmit Daniel Kachhap 
39372d1100bSBartlomiej Zolnierkiewicz static int exynos4210_tmu_initialize(struct platform_device *pdev)
39472d1100bSBartlomiej Zolnierkiewicz {
39572d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
3963b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
3973b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
3983b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(tz);
39972d1100bSBartlomiej Zolnierkiewicz 	int ret = 0, threshold_code, i;
4003b6a1a80SLukasz Majewski 	unsigned long reference, temp;
4013b6a1a80SLukasz Majewski 	unsigned int status;
4023b6a1a80SLukasz Majewski 
40372d1100bSBartlomiej Zolnierkiewicz 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
40472d1100bSBartlomiej Zolnierkiewicz 	if (!status) {
40572d1100bSBartlomiej Zolnierkiewicz 		ret = -EBUSY;
40672d1100bSBartlomiej Zolnierkiewicz 		goto out;
40772d1100bSBartlomiej Zolnierkiewicz 	}
40872d1100bSBartlomiej Zolnierkiewicz 
40972d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, readl(data->base + EXYNOS_TMU_REG_TRIMINFO));
41072d1100bSBartlomiej Zolnierkiewicz 
41172d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for threshold */
4123b6a1a80SLukasz Majewski 	reference = trips[0].temperature / MCELSIUS;
4133b6a1a80SLukasz Majewski 	threshold_code = temp_to_code(data, reference);
4143b6a1a80SLukasz Majewski 	if (threshold_code < 0) {
4153b6a1a80SLukasz Majewski 		ret = threshold_code;
4163b6a1a80SLukasz Majewski 		goto out;
4173b6a1a80SLukasz Majewski 	}
41872d1100bSBartlomiej Zolnierkiewicz 	writeb(threshold_code, data->base + EXYNOS4210_TMU_REG_THRESHOLD_TEMP);
41972d1100bSBartlomiej Zolnierkiewicz 
4203b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
4213b6a1a80SLukasz Majewski 		temp = trips[i].temperature / MCELSIUS;
4223b6a1a80SLukasz Majewski 		writeb(temp - reference, data->base +
42372d1100bSBartlomiej Zolnierkiewicz 		       EXYNOS4210_TMU_REG_TRIG_LEVEL0 + i * 4);
4243b6a1a80SLukasz Majewski 	}
42572d1100bSBartlomiej Zolnierkiewicz 
426a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
42772d1100bSBartlomiej Zolnierkiewicz out:
42872d1100bSBartlomiej Zolnierkiewicz 	return ret;
42972d1100bSBartlomiej Zolnierkiewicz }
43072d1100bSBartlomiej Zolnierkiewicz 
43172d1100bSBartlomiej Zolnierkiewicz static int exynos4412_tmu_initialize(struct platform_device *pdev)
43272d1100bSBartlomiej Zolnierkiewicz {
43372d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
4343b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
4353b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(data->tzd);
43672d1100bSBartlomiej Zolnierkiewicz 	unsigned int status, trim_info, con, ctrl, rising_threshold;
43772d1100bSBartlomiej Zolnierkiewicz 	int ret = 0, threshold_code, i;
4383b6a1a80SLukasz Majewski 	unsigned long crit_temp = 0;
43972d1100bSBartlomiej Zolnierkiewicz 
44072d1100bSBartlomiej Zolnierkiewicz 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
44172d1100bSBartlomiej Zolnierkiewicz 	if (!status) {
44272d1100bSBartlomiej Zolnierkiewicz 		ret = -EBUSY;
44372d1100bSBartlomiej Zolnierkiewicz 		goto out;
44472d1100bSBartlomiej Zolnierkiewicz 	}
44572d1100bSBartlomiej Zolnierkiewicz 
44672d1100bSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS3250 ||
44772d1100bSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS4412 ||
44872d1100bSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS5250) {
44972d1100bSBartlomiej Zolnierkiewicz 		if (data->soc == SOC_ARCH_EXYNOS3250) {
45072d1100bSBartlomiej Zolnierkiewicz 			ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON1);
45172d1100bSBartlomiej Zolnierkiewicz 			ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
45272d1100bSBartlomiej Zolnierkiewicz 			writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON1);
45372d1100bSBartlomiej Zolnierkiewicz 		}
45472d1100bSBartlomiej Zolnierkiewicz 		ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON2);
45572d1100bSBartlomiej Zolnierkiewicz 		ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
45672d1100bSBartlomiej Zolnierkiewicz 		writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON2);
45772d1100bSBartlomiej Zolnierkiewicz 	}
45872d1100bSBartlomiej Zolnierkiewicz 
45972d1100bSBartlomiej Zolnierkiewicz 	/* On exynos5420 the triminfo register is in the shared space */
46072d1100bSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO)
46172d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base_second + EXYNOS_TMU_REG_TRIMINFO);
46272d1100bSBartlomiej Zolnierkiewicz 	else
46372d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
46472d1100bSBartlomiej Zolnierkiewicz 
46572d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, trim_info);
46672d1100bSBartlomiej Zolnierkiewicz 
46772d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for rising and falling threshold */
46872d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = readl(data->base + EXYNOS_THD_TEMP_RISE);
46972d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = get_th_reg(data, rising_threshold, false);
47072d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
47172d1100bSBartlomiej Zolnierkiewicz 	writel(get_th_reg(data, 0, true), data->base + EXYNOS_THD_TEMP_FALL);
47272d1100bSBartlomiej Zolnierkiewicz 
473a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
47472d1100bSBartlomiej Zolnierkiewicz 
47572d1100bSBartlomiej Zolnierkiewicz 	/* if last threshold limit is also present */
4763b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(data->tzd); i++) {
4773b6a1a80SLukasz Majewski 		if (trips[i].type == THERMAL_TRIP_CRITICAL) {
4783b6a1a80SLukasz Majewski 			crit_temp = trips[i].temperature;
4793b6a1a80SLukasz Majewski 			break;
4803b6a1a80SLukasz Majewski 		}
4813b6a1a80SLukasz Majewski 	}
4823b6a1a80SLukasz Majewski 
4833b6a1a80SLukasz Majewski 	if (i == of_thermal_get_ntrips(data->tzd)) {
4843b6a1a80SLukasz Majewski 		pr_err("%s: No CRITICAL trip point defined at of-thermal.c!\n",
4853b6a1a80SLukasz Majewski 		       __func__);
4863b6a1a80SLukasz Majewski 		ret = -EINVAL;
4873b6a1a80SLukasz Majewski 		goto out;
4883b6a1a80SLukasz Majewski 	}
4893b6a1a80SLukasz Majewski 
4903b6a1a80SLukasz Majewski 	threshold_code = temp_to_code(data, crit_temp / MCELSIUS);
49172d1100bSBartlomiej Zolnierkiewicz 	/* 1-4 level to be assigned in th0 reg */
49272d1100bSBartlomiej Zolnierkiewicz 	rising_threshold &= ~(0xff << 8 * i);
49372d1100bSBartlomiej Zolnierkiewicz 	rising_threshold |= threshold_code << 8 * i;
49472d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
49572d1100bSBartlomiej Zolnierkiewicz 	con = readl(data->base + EXYNOS_TMU_REG_CONTROL);
49672d1100bSBartlomiej Zolnierkiewicz 	con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
49772d1100bSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
4983b6a1a80SLukasz Majewski 
49972d1100bSBartlomiej Zolnierkiewicz out:
50072d1100bSBartlomiej Zolnierkiewicz 	return ret;
50172d1100bSBartlomiej Zolnierkiewicz }
50272d1100bSBartlomiej Zolnierkiewicz 
503488c7455SChanwoo Choi static int exynos5433_tmu_initialize(struct platform_device *pdev)
504488c7455SChanwoo Choi {
505488c7455SChanwoo Choi 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
506488c7455SChanwoo Choi 	struct thermal_zone_device *tz = data->tzd;
507488c7455SChanwoo Choi 	unsigned int status, trim_info;
508488c7455SChanwoo Choi 	unsigned int rising_threshold = 0, falling_threshold = 0;
50917e8351aSSascha Hauer 	int temp, temp_hist;
510488c7455SChanwoo Choi 	int ret = 0, threshold_code, i, sensor_id, cal_type;
511488c7455SChanwoo Choi 
512488c7455SChanwoo Choi 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
513488c7455SChanwoo Choi 	if (!status) {
514488c7455SChanwoo Choi 		ret = -EBUSY;
515488c7455SChanwoo Choi 		goto out;
516488c7455SChanwoo Choi 	}
517488c7455SChanwoo Choi 
518488c7455SChanwoo Choi 	trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
519488c7455SChanwoo Choi 	sanitize_temp_error(data, trim_info);
520488c7455SChanwoo Choi 
521488c7455SChanwoo Choi 	/* Read the temperature sensor id */
522488c7455SChanwoo Choi 	sensor_id = (trim_info & EXYNOS5433_TRIMINFO_SENSOR_ID_MASK)
523488c7455SChanwoo Choi 				>> EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT;
524488c7455SChanwoo Choi 	dev_info(&pdev->dev, "Temperature sensor ID: 0x%x\n", sensor_id);
525488c7455SChanwoo Choi 
526488c7455SChanwoo Choi 	/* Read the calibration mode */
527488c7455SChanwoo Choi 	writel(trim_info, data->base + EXYNOS_TMU_REG_TRIMINFO);
528488c7455SChanwoo Choi 	cal_type = (trim_info & EXYNOS5433_TRIMINFO_CALIB_SEL_MASK)
529488c7455SChanwoo Choi 				>> EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT;
530488c7455SChanwoo Choi 
531488c7455SChanwoo Choi 	switch (cal_type) {
532488c7455SChanwoo Choi 	case EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING:
533199b3e3cSBartlomiej Zolnierkiewicz 		data->cal_type = TYPE_TWO_POINT_TRIMMING;
534488c7455SChanwoo Choi 		break;
535199b3e3cSBartlomiej Zolnierkiewicz 	case EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING:
536488c7455SChanwoo Choi 	default:
537199b3e3cSBartlomiej Zolnierkiewicz 		data->cal_type = TYPE_ONE_POINT_TRIMMING;
538488c7455SChanwoo Choi 		break;
539baba1ebbSKrzysztof Kozlowski 	}
540488c7455SChanwoo Choi 
541488c7455SChanwoo Choi 	dev_info(&pdev->dev, "Calibration type is %d-point calibration\n",
542488c7455SChanwoo Choi 			cal_type ?  2 : 1);
543488c7455SChanwoo Choi 
544488c7455SChanwoo Choi 	/* Write temperature code for rising and falling threshold */
545488c7455SChanwoo Choi 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
546488c7455SChanwoo Choi 		int rising_reg_offset, falling_reg_offset;
547488c7455SChanwoo Choi 		int j = 0;
548488c7455SChanwoo Choi 
549488c7455SChanwoo Choi 		switch (i) {
550488c7455SChanwoo Choi 		case 0:
551488c7455SChanwoo Choi 		case 1:
552488c7455SChanwoo Choi 		case 2:
553488c7455SChanwoo Choi 		case 3:
554488c7455SChanwoo Choi 			rising_reg_offset = EXYNOS5433_THD_TEMP_RISE3_0;
555488c7455SChanwoo Choi 			falling_reg_offset = EXYNOS5433_THD_TEMP_FALL3_0;
556488c7455SChanwoo Choi 			j = i;
557488c7455SChanwoo Choi 			break;
558488c7455SChanwoo Choi 		case 4:
559488c7455SChanwoo Choi 		case 5:
560488c7455SChanwoo Choi 		case 6:
561488c7455SChanwoo Choi 		case 7:
562488c7455SChanwoo Choi 			rising_reg_offset = EXYNOS5433_THD_TEMP_RISE7_4;
563488c7455SChanwoo Choi 			falling_reg_offset = EXYNOS5433_THD_TEMP_FALL7_4;
564488c7455SChanwoo Choi 			j = i - 4;
565488c7455SChanwoo Choi 			break;
566488c7455SChanwoo Choi 		default:
567488c7455SChanwoo Choi 			continue;
568488c7455SChanwoo Choi 		}
569488c7455SChanwoo Choi 
570488c7455SChanwoo Choi 		/* Write temperature code for rising threshold */
571488c7455SChanwoo Choi 		tz->ops->get_trip_temp(tz, i, &temp);
572488c7455SChanwoo Choi 		temp /= MCELSIUS;
573488c7455SChanwoo Choi 		threshold_code = temp_to_code(data, temp);
574488c7455SChanwoo Choi 
575488c7455SChanwoo Choi 		rising_threshold = readl(data->base + rising_reg_offset);
5768bfc218dSBartlomiej Zolnierkiewicz 		rising_threshold &= ~(0xff << j * 8);
577488c7455SChanwoo Choi 		rising_threshold |= (threshold_code << j * 8);
578488c7455SChanwoo Choi 		writel(rising_threshold, data->base + rising_reg_offset);
579488c7455SChanwoo Choi 
580488c7455SChanwoo Choi 		/* Write temperature code for falling threshold */
581488c7455SChanwoo Choi 		tz->ops->get_trip_hyst(tz, i, &temp_hist);
582488c7455SChanwoo Choi 		temp_hist = temp - (temp_hist / MCELSIUS);
583488c7455SChanwoo Choi 		threshold_code = temp_to_code(data, temp_hist);
584488c7455SChanwoo Choi 
585488c7455SChanwoo Choi 		falling_threshold = readl(data->base + falling_reg_offset);
586488c7455SChanwoo Choi 		falling_threshold &= ~(0xff << j * 8);
587488c7455SChanwoo Choi 		falling_threshold |= (threshold_code << j * 8);
588488c7455SChanwoo Choi 		writel(falling_threshold, data->base + falling_reg_offset);
589488c7455SChanwoo Choi 	}
590488c7455SChanwoo Choi 
591488c7455SChanwoo Choi 	data->tmu_clear_irqs(data);
592488c7455SChanwoo Choi out:
593488c7455SChanwoo Choi 	return ret;
594488c7455SChanwoo Choi }
595488c7455SChanwoo Choi 
5966c247393SAbhilash Kesavan static int exynos7_tmu_initialize(struct platform_device *pdev)
5976c247393SAbhilash Kesavan {
5986c247393SAbhilash Kesavan 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
5996c247393SAbhilash Kesavan 	struct thermal_zone_device *tz = data->tzd;
6006c247393SAbhilash Kesavan 	unsigned int status, trim_info;
6016c247393SAbhilash Kesavan 	unsigned int rising_threshold = 0, falling_threshold = 0;
6026c247393SAbhilash Kesavan 	int ret = 0, threshold_code, i;
60317e8351aSSascha Hauer 	int temp, temp_hist;
6046c247393SAbhilash Kesavan 	unsigned int reg_off, bit_off;
6056c247393SAbhilash Kesavan 
6066c247393SAbhilash Kesavan 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
6076c247393SAbhilash Kesavan 	if (!status) {
6086c247393SAbhilash Kesavan 		ret = -EBUSY;
6096c247393SAbhilash Kesavan 		goto out;
6106c247393SAbhilash Kesavan 	}
6116c247393SAbhilash Kesavan 
6126c247393SAbhilash Kesavan 	trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
6136c247393SAbhilash Kesavan 
6146c247393SAbhilash Kesavan 	data->temp_error1 = trim_info & EXYNOS7_TMU_TEMP_MASK;
6156c247393SAbhilash Kesavan 	if (!data->temp_error1 ||
616e3ed3649SBartlomiej Zolnierkiewicz 	    (data->min_efuse_value > data->temp_error1) ||
617e3ed3649SBartlomiej Zolnierkiewicz 	    (data->temp_error1 > data->max_efuse_value))
618e3ed3649SBartlomiej Zolnierkiewicz 		data->temp_error1 = data->efuse_value & EXYNOS_TMU_TEMP_MASK;
6196c247393SAbhilash Kesavan 
6206c247393SAbhilash Kesavan 	/* Write temperature code for rising and falling threshold */
6216c247393SAbhilash Kesavan 	for (i = (of_thermal_get_ntrips(tz) - 1); i >= 0; i--) {
6226c247393SAbhilash Kesavan 		/*
6236c247393SAbhilash Kesavan 		 * On exynos7 there are 4 rising and 4 falling threshold
6246c247393SAbhilash Kesavan 		 * registers (0x50-0x5c and 0x60-0x6c respectively). Each
6256c247393SAbhilash Kesavan 		 * register holds the value of two threshold levels (at bit
6266c247393SAbhilash Kesavan 		 * offsets 0 and 16). Based on the fact that there are atmost
6276c247393SAbhilash Kesavan 		 * eight possible trigger levels, calculate the register and
6286c247393SAbhilash Kesavan 		 * bit offsets where the threshold levels are to be written.
6296c247393SAbhilash Kesavan 		 *
6306c247393SAbhilash Kesavan 		 * e.g. EXYNOS7_THD_TEMP_RISE7_6 (0x50)
6316c247393SAbhilash Kesavan 		 * [24:16] - Threshold level 7
6326c247393SAbhilash Kesavan 		 * [8:0] - Threshold level 6
6336c247393SAbhilash Kesavan 		 * e.g. EXYNOS7_THD_TEMP_RISE5_4 (0x54)
6346c247393SAbhilash Kesavan 		 * [24:16] - Threshold level 5
6356c247393SAbhilash Kesavan 		 * [8:0] - Threshold level 4
6366c247393SAbhilash Kesavan 		 *
6376c247393SAbhilash Kesavan 		 * and similarly for falling thresholds.
6386c247393SAbhilash Kesavan 		 *
6396c247393SAbhilash Kesavan 		 * Based on the above, calculate the register and bit offsets
6406c247393SAbhilash Kesavan 		 * for rising/falling threshold levels and populate them.
6416c247393SAbhilash Kesavan 		 */
6426c247393SAbhilash Kesavan 		reg_off = ((7 - i) / 2) * 4;
6436c247393SAbhilash Kesavan 		bit_off = ((8 - i) % 2);
6446c247393SAbhilash Kesavan 
6456c247393SAbhilash Kesavan 		tz->ops->get_trip_temp(tz, i, &temp);
6466c247393SAbhilash Kesavan 		temp /= MCELSIUS;
6476c247393SAbhilash Kesavan 
6486c247393SAbhilash Kesavan 		tz->ops->get_trip_hyst(tz, i, &temp_hist);
6496c247393SAbhilash Kesavan 		temp_hist = temp - (temp_hist / MCELSIUS);
6506c247393SAbhilash Kesavan 
6516c247393SAbhilash Kesavan 		/* Set 9-bit temperature code for rising threshold levels */
6526c247393SAbhilash Kesavan 		threshold_code = temp_to_code(data, temp);
6536c247393SAbhilash Kesavan 		rising_threshold = readl(data->base +
6546c247393SAbhilash Kesavan 			EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
6556c247393SAbhilash Kesavan 		rising_threshold &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
6566c247393SAbhilash Kesavan 		rising_threshold |= threshold_code << (16 * bit_off);
6576c247393SAbhilash Kesavan 		writel(rising_threshold,
6586c247393SAbhilash Kesavan 		       data->base + EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
6596c247393SAbhilash Kesavan 
6606c247393SAbhilash Kesavan 		/* Set 9-bit temperature code for falling threshold levels */
6616c247393SAbhilash Kesavan 		threshold_code = temp_to_code(data, temp_hist);
6626c247393SAbhilash Kesavan 		falling_threshold &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
6636c247393SAbhilash Kesavan 		falling_threshold |= threshold_code << (16 * bit_off);
6646c247393SAbhilash Kesavan 		writel(falling_threshold,
6656c247393SAbhilash Kesavan 		       data->base + EXYNOS7_THD_TEMP_FALL7_6 + reg_off);
6666c247393SAbhilash Kesavan 	}
6676c247393SAbhilash Kesavan 
6686c247393SAbhilash Kesavan 	data->tmu_clear_irqs(data);
6696c247393SAbhilash Kesavan out:
6706c247393SAbhilash Kesavan 	return ret;
6716c247393SAbhilash Kesavan }
6726c247393SAbhilash Kesavan 
67337f9034fSBartlomiej Zolnierkiewicz static void exynos4210_tmu_control(struct platform_device *pdev, bool on)
67437f9034fSBartlomiej Zolnierkiewicz {
67537f9034fSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
6763b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
67737f9034fSBartlomiej Zolnierkiewicz 	unsigned int con, interrupt_en;
67837f9034fSBartlomiej Zolnierkiewicz 
67937f9034fSBartlomiej Zolnierkiewicz 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
68037f9034fSBartlomiej Zolnierkiewicz 
68159dfa54cSAmit Daniel Kachhap 	if (on) {
68259dfa54cSAmit Daniel Kachhap 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
68359dfa54cSAmit Daniel Kachhap 		interrupt_en =
6843b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 3)
6853b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE3_SHIFT) |
6863b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 2)
6873b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE2_SHIFT) |
6883b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 1)
6893b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE1_SHIFT) |
6903b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 0)
6913b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE0_SHIFT);
6923b6a1a80SLukasz Majewski 
693e0761533SBartlomiej Zolnierkiewicz 		if (data->soc != SOC_ARCH_EXYNOS4210)
69459dfa54cSAmit Daniel Kachhap 			interrupt_en |=
69537f9034fSBartlomiej Zolnierkiewicz 				interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
69659dfa54cSAmit Daniel Kachhap 	} else {
69759dfa54cSAmit Daniel Kachhap 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
69859dfa54cSAmit Daniel Kachhap 		interrupt_en = 0; /* Disable all interrupts */
69959dfa54cSAmit Daniel Kachhap 	}
70037f9034fSBartlomiej Zolnierkiewicz 	writel(interrupt_en, data->base + EXYNOS_TMU_REG_INTEN);
70137f9034fSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
70237f9034fSBartlomiej Zolnierkiewicz }
70359dfa54cSAmit Daniel Kachhap 
704488c7455SChanwoo Choi static void exynos5433_tmu_control(struct platform_device *pdev, bool on)
705488c7455SChanwoo Choi {
706488c7455SChanwoo Choi 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
707488c7455SChanwoo Choi 	struct thermal_zone_device *tz = data->tzd;
708488c7455SChanwoo Choi 	unsigned int con, interrupt_en, pd_det_en;
709488c7455SChanwoo Choi 
710488c7455SChanwoo Choi 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
711488c7455SChanwoo Choi 
712488c7455SChanwoo Choi 	if (on) {
713488c7455SChanwoo Choi 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
714488c7455SChanwoo Choi 		interrupt_en =
715488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 7)
716488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE7_SHIFT) |
717488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 6)
718488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE6_SHIFT) |
719488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 5)
720488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE5_SHIFT) |
721488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 4)
722488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE4_SHIFT) |
723488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 3)
724488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE3_SHIFT) |
725488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 2)
726488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE2_SHIFT) |
727488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 1)
728488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE1_SHIFT) |
729488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 0)
730488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE0_SHIFT);
731488c7455SChanwoo Choi 
732488c7455SChanwoo Choi 		interrupt_en |=
733488c7455SChanwoo Choi 			interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
734488c7455SChanwoo Choi 	} else {
735488c7455SChanwoo Choi 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
736488c7455SChanwoo Choi 		interrupt_en = 0; /* Disable all interrupts */
737488c7455SChanwoo Choi 	}
738488c7455SChanwoo Choi 
739488c7455SChanwoo Choi 	pd_det_en = on ? EXYNOS5433_PD_DET_EN : 0;
740488c7455SChanwoo Choi 
741488c7455SChanwoo Choi 	writel(pd_det_en, data->base + EXYNOS5433_TMU_PD_DET_EN);
742488c7455SChanwoo Choi 	writel(interrupt_en, data->base + EXYNOS5433_TMU_REG_INTEN);
743488c7455SChanwoo Choi 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
744488c7455SChanwoo Choi }
745488c7455SChanwoo Choi 
7466c247393SAbhilash Kesavan static void exynos7_tmu_control(struct platform_device *pdev, bool on)
7476c247393SAbhilash Kesavan {
7486c247393SAbhilash Kesavan 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
7496c247393SAbhilash Kesavan 	struct thermal_zone_device *tz = data->tzd;
7506c247393SAbhilash Kesavan 	unsigned int con, interrupt_en;
7516c247393SAbhilash Kesavan 
7526c247393SAbhilash Kesavan 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
7536c247393SAbhilash Kesavan 
7546c247393SAbhilash Kesavan 	if (on) {
7556c247393SAbhilash Kesavan 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
75642b696e8SChanwoo Choi 		con |= (1 << EXYNOS7_PD_DET_EN_SHIFT);
7576c247393SAbhilash Kesavan 		interrupt_en =
7586c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 7)
7596c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE7_SHIFT) |
7606c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 6)
7616c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE6_SHIFT) |
7626c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 5)
7636c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE5_SHIFT) |
7646c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 4)
7656c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE4_SHIFT) |
7666c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 3)
7676c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE3_SHIFT) |
7686c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 2)
7696c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE2_SHIFT) |
7706c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 1)
7716c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE1_SHIFT) |
7726c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 0)
7736c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE0_SHIFT);
7746c247393SAbhilash Kesavan 
7756c247393SAbhilash Kesavan 		interrupt_en |=
7766c247393SAbhilash Kesavan 			interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
7776c247393SAbhilash Kesavan 	} else {
7786c247393SAbhilash Kesavan 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
77942b696e8SChanwoo Choi 		con &= ~(1 << EXYNOS7_PD_DET_EN_SHIFT);
7806c247393SAbhilash Kesavan 		interrupt_en = 0; /* Disable all interrupts */
7816c247393SAbhilash Kesavan 	}
7826c247393SAbhilash Kesavan 
7836c247393SAbhilash Kesavan 	writel(interrupt_en, data->base + EXYNOS7_TMU_REG_INTEN);
7846c247393SAbhilash Kesavan 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
7856c247393SAbhilash Kesavan }
7866c247393SAbhilash Kesavan 
78717e8351aSSascha Hauer static int exynos_get_temp(void *p, int *temp)
78859dfa54cSAmit Daniel Kachhap {
7893b6a1a80SLukasz Majewski 	struct exynos_tmu_data *data = p;
79008d725cdSMarek Szyprowski 	int value, ret = 0;
7913b6a1a80SLukasz Majewski 
7920eb875d8SMarek Szyprowski 	if (!data || !data->tmu_read || !data->enabled)
7933b6a1a80SLukasz Majewski 		return -EINVAL;
79459dfa54cSAmit Daniel Kachhap 
79559dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
79659dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
7973b6a1a80SLukasz Majewski 
79808d725cdSMarek Szyprowski 	value = data->tmu_read(data);
79908d725cdSMarek Szyprowski 	if (value < 0)
80008d725cdSMarek Szyprowski 		ret = value;
80108d725cdSMarek Szyprowski 	else
80208d725cdSMarek Szyprowski 		*temp = code_to_temp(data, value) * MCELSIUS;
8033b6a1a80SLukasz Majewski 
80459dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
80559dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
80659dfa54cSAmit Daniel Kachhap 
80708d725cdSMarek Szyprowski 	return ret;
80859dfa54cSAmit Daniel Kachhap }
80959dfa54cSAmit Daniel Kachhap 
81059dfa54cSAmit Daniel Kachhap #ifdef CONFIG_THERMAL_EMULATION
811154013eaSBartlomiej Zolnierkiewicz static u32 get_emul_con_reg(struct exynos_tmu_data *data, unsigned int val,
81217e8351aSSascha Hauer 			    int temp)
813154013eaSBartlomiej Zolnierkiewicz {
814154013eaSBartlomiej Zolnierkiewicz 	if (temp) {
815154013eaSBartlomiej Zolnierkiewicz 		temp /= MCELSIUS;
816154013eaSBartlomiej Zolnierkiewicz 
817154013eaSBartlomiej Zolnierkiewicz 		val &= ~(EXYNOS_EMUL_TIME_MASK << EXYNOS_EMUL_TIME_SHIFT);
818154013eaSBartlomiej Zolnierkiewicz 		val |= (EXYNOS_EMUL_TIME << EXYNOS_EMUL_TIME_SHIFT);
8196c247393SAbhilash Kesavan 		if (data->soc == SOC_ARCH_EXYNOS7) {
8206c247393SAbhilash Kesavan 			val &= ~(EXYNOS7_EMUL_DATA_MASK <<
8216c247393SAbhilash Kesavan 				EXYNOS7_EMUL_DATA_SHIFT);
8226c247393SAbhilash Kesavan 			val |= (temp_to_code(data, temp) <<
8236c247393SAbhilash Kesavan 				EXYNOS7_EMUL_DATA_SHIFT) |
824154013eaSBartlomiej Zolnierkiewicz 				EXYNOS_EMUL_ENABLE;
825154013eaSBartlomiej Zolnierkiewicz 		} else {
8266c247393SAbhilash Kesavan 			val &= ~(EXYNOS_EMUL_DATA_MASK <<
8276c247393SAbhilash Kesavan 				EXYNOS_EMUL_DATA_SHIFT);
8286c247393SAbhilash Kesavan 			val |= (temp_to_code(data, temp) <<
8296c247393SAbhilash Kesavan 				EXYNOS_EMUL_DATA_SHIFT) |
8306c247393SAbhilash Kesavan 				EXYNOS_EMUL_ENABLE;
8316c247393SAbhilash Kesavan 		}
8326c247393SAbhilash Kesavan 	} else {
833154013eaSBartlomiej Zolnierkiewicz 		val &= ~EXYNOS_EMUL_ENABLE;
834154013eaSBartlomiej Zolnierkiewicz 	}
835154013eaSBartlomiej Zolnierkiewicz 
836154013eaSBartlomiej Zolnierkiewicz 	return val;
837154013eaSBartlomiej Zolnierkiewicz }
838154013eaSBartlomiej Zolnierkiewicz 
839285d994aSBartlomiej Zolnierkiewicz static void exynos4412_tmu_set_emulation(struct exynos_tmu_data *data,
84017e8351aSSascha Hauer 					 int temp)
841285d994aSBartlomiej Zolnierkiewicz {
842285d994aSBartlomiej Zolnierkiewicz 	unsigned int val;
843285d994aSBartlomiej Zolnierkiewicz 	u32 emul_con;
844285d994aSBartlomiej Zolnierkiewicz 
845285d994aSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5260)
846285d994aSBartlomiej Zolnierkiewicz 		emul_con = EXYNOS5260_EMUL_CON;
847b28fec13SSudip Mukherjee 	else if (data->soc == SOC_ARCH_EXYNOS5433)
848488c7455SChanwoo Choi 		emul_con = EXYNOS5433_TMU_EMUL_CON;
8496c247393SAbhilash Kesavan 	else if (data->soc == SOC_ARCH_EXYNOS7)
8506c247393SAbhilash Kesavan 		emul_con = EXYNOS7_TMU_REG_EMUL_CON;
851285d994aSBartlomiej Zolnierkiewicz 	else
852285d994aSBartlomiej Zolnierkiewicz 		emul_con = EXYNOS_EMUL_CON;
853285d994aSBartlomiej Zolnierkiewicz 
854285d994aSBartlomiej Zolnierkiewicz 	val = readl(data->base + emul_con);
855285d994aSBartlomiej Zolnierkiewicz 	val = get_emul_con_reg(data, val, temp);
856285d994aSBartlomiej Zolnierkiewicz 	writel(val, data->base + emul_con);
857285d994aSBartlomiej Zolnierkiewicz }
858285d994aSBartlomiej Zolnierkiewicz 
85917e8351aSSascha Hauer static int exynos_tmu_set_emulation(void *drv_data, int temp)
86059dfa54cSAmit Daniel Kachhap {
86159dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = drv_data;
86259dfa54cSAmit Daniel Kachhap 	int ret = -EINVAL;
86359dfa54cSAmit Daniel Kachhap 
864ef3f80fcSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS4210)
86559dfa54cSAmit Daniel Kachhap 		goto out;
86659dfa54cSAmit Daniel Kachhap 
86759dfa54cSAmit Daniel Kachhap 	if (temp && temp < MCELSIUS)
86859dfa54cSAmit Daniel Kachhap 		goto out;
86959dfa54cSAmit Daniel Kachhap 
87059dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
87159dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
872285d994aSBartlomiej Zolnierkiewicz 	data->tmu_set_emulation(data, temp);
87359dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
87459dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
87559dfa54cSAmit Daniel Kachhap 	return 0;
87659dfa54cSAmit Daniel Kachhap out:
87759dfa54cSAmit Daniel Kachhap 	return ret;
87859dfa54cSAmit Daniel Kachhap }
87959dfa54cSAmit Daniel Kachhap #else
880285d994aSBartlomiej Zolnierkiewicz #define exynos4412_tmu_set_emulation NULL
88117e8351aSSascha Hauer static int exynos_tmu_set_emulation(void *drv_data, int temp)
88259dfa54cSAmit Daniel Kachhap 	{ return -EINVAL; }
88359dfa54cSAmit Daniel Kachhap #endif /* CONFIG_THERMAL_EMULATION */
88459dfa54cSAmit Daniel Kachhap 
885b79985caSBartlomiej Zolnierkiewicz static int exynos4210_tmu_read(struct exynos_tmu_data *data)
886b79985caSBartlomiej Zolnierkiewicz {
887b79985caSBartlomiej Zolnierkiewicz 	int ret = readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
888b79985caSBartlomiej Zolnierkiewicz 
889b79985caSBartlomiej Zolnierkiewicz 	/* "temp_code" should range between 75 and 175 */
890b79985caSBartlomiej Zolnierkiewicz 	return (ret < 75 || ret > 175) ? -ENODATA : ret;
891b79985caSBartlomiej Zolnierkiewicz }
892b79985caSBartlomiej Zolnierkiewicz 
893b79985caSBartlomiej Zolnierkiewicz static int exynos4412_tmu_read(struct exynos_tmu_data *data)
894b79985caSBartlomiej Zolnierkiewicz {
895b79985caSBartlomiej Zolnierkiewicz 	return readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
896b79985caSBartlomiej Zolnierkiewicz }
897b79985caSBartlomiej Zolnierkiewicz 
8986c247393SAbhilash Kesavan static int exynos7_tmu_read(struct exynos_tmu_data *data)
8996c247393SAbhilash Kesavan {
9006c247393SAbhilash Kesavan 	return readw(data->base + EXYNOS_TMU_REG_CURRENT_TEMP) &
9016c247393SAbhilash Kesavan 		EXYNOS7_TMU_TEMP_MASK;
9026c247393SAbhilash Kesavan }
9036c247393SAbhilash Kesavan 
90459dfa54cSAmit Daniel Kachhap static void exynos_tmu_work(struct work_struct *work)
90559dfa54cSAmit Daniel Kachhap {
90659dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = container_of(work,
90759dfa54cSAmit Daniel Kachhap 			struct exynos_tmu_data, irq_work);
908a0395eeeSAmit Daniel Kachhap 
90914a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
91014a11dc7SNaveen Krishna Chatradhi 		clk_enable(data->clk_sec);
91114a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
91214a11dc7SNaveen Krishna Chatradhi 		clk_disable(data->clk_sec);
91359dfa54cSAmit Daniel Kachhap 
9143b6a1a80SLukasz Majewski 	exynos_report_trigger(data);
91559dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
91659dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
917b8d582b9SAmit Daniel Kachhap 
918a4463c4fSAmit Daniel Kachhap 	/* TODO: take action based on particular interrupt */
919a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
920b8d582b9SAmit Daniel Kachhap 
92159dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
92259dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
92359dfa54cSAmit Daniel Kachhap 	enable_irq(data->irq);
92459dfa54cSAmit Daniel Kachhap }
92559dfa54cSAmit Daniel Kachhap 
926a7331f72SBartlomiej Zolnierkiewicz static void exynos4210_tmu_clear_irqs(struct exynos_tmu_data *data)
927a7331f72SBartlomiej Zolnierkiewicz {
928a7331f72SBartlomiej Zolnierkiewicz 	unsigned int val_irq;
929a7331f72SBartlomiej Zolnierkiewicz 	u32 tmu_intstat, tmu_intclear;
930a7331f72SBartlomiej Zolnierkiewicz 
931a7331f72SBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5260) {
932a7331f72SBartlomiej Zolnierkiewicz 		tmu_intstat = EXYNOS5260_TMU_REG_INTSTAT;
933a7331f72SBartlomiej Zolnierkiewicz 		tmu_intclear = EXYNOS5260_TMU_REG_INTCLEAR;
9346c247393SAbhilash Kesavan 	} else if (data->soc == SOC_ARCH_EXYNOS7) {
9356c247393SAbhilash Kesavan 		tmu_intstat = EXYNOS7_TMU_REG_INTPEND;
9366c247393SAbhilash Kesavan 		tmu_intclear = EXYNOS7_TMU_REG_INTPEND;
937488c7455SChanwoo Choi 	} else if (data->soc == SOC_ARCH_EXYNOS5433) {
938488c7455SChanwoo Choi 		tmu_intstat = EXYNOS5433_TMU_REG_INTPEND;
939488c7455SChanwoo Choi 		tmu_intclear = EXYNOS5433_TMU_REG_INTPEND;
940a7331f72SBartlomiej Zolnierkiewicz 	} else {
941a7331f72SBartlomiej Zolnierkiewicz 		tmu_intstat = EXYNOS_TMU_REG_INTSTAT;
942a7331f72SBartlomiej Zolnierkiewicz 		tmu_intclear = EXYNOS_TMU_REG_INTCLEAR;
943a7331f72SBartlomiej Zolnierkiewicz 	}
944a7331f72SBartlomiej Zolnierkiewicz 
945a7331f72SBartlomiej Zolnierkiewicz 	val_irq = readl(data->base + tmu_intstat);
946a7331f72SBartlomiej Zolnierkiewicz 	/*
947a7331f72SBartlomiej Zolnierkiewicz 	 * Clear the interrupts.  Please note that the documentation for
948a7331f72SBartlomiej Zolnierkiewicz 	 * Exynos3250, Exynos4412, Exynos5250 and Exynos5260 incorrectly
949a7331f72SBartlomiej Zolnierkiewicz 	 * states that INTCLEAR register has a different placing of bits
950a7331f72SBartlomiej Zolnierkiewicz 	 * responsible for FALL IRQs than INTSTAT register.  Exynos5420
951a7331f72SBartlomiej Zolnierkiewicz 	 * and Exynos5440 documentation is correct (Exynos4210 doesn't
952a7331f72SBartlomiej Zolnierkiewicz 	 * support FALL IRQs at all).
953a7331f72SBartlomiej Zolnierkiewicz 	 */
954a7331f72SBartlomiej Zolnierkiewicz 	writel(val_irq, data->base + tmu_intclear);
955a7331f72SBartlomiej Zolnierkiewicz }
956a7331f72SBartlomiej Zolnierkiewicz 
95759dfa54cSAmit Daniel Kachhap static irqreturn_t exynos_tmu_irq(int irq, void *id)
95859dfa54cSAmit Daniel Kachhap {
95959dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = id;
96059dfa54cSAmit Daniel Kachhap 
96159dfa54cSAmit Daniel Kachhap 	disable_irq_nosync(irq);
96259dfa54cSAmit Daniel Kachhap 	schedule_work(&data->irq_work);
96359dfa54cSAmit Daniel Kachhap 
96459dfa54cSAmit Daniel Kachhap 	return IRQ_HANDLED;
96559dfa54cSAmit Daniel Kachhap }
96659dfa54cSAmit Daniel Kachhap 
96759dfa54cSAmit Daniel Kachhap static const struct of_device_id exynos_tmu_match[] = {
968fee88e2bSMaciej Purski 	{
969fee88e2bSMaciej Purski 		.compatible = "samsung,exynos3250-tmu",
970fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS3250,
971fee88e2bSMaciej Purski 	}, {
972fee88e2bSMaciej Purski 		.compatible = "samsung,exynos4210-tmu",
973fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS4210,
974fee88e2bSMaciej Purski 	}, {
975fee88e2bSMaciej Purski 		.compatible = "samsung,exynos4412-tmu",
976fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS4412,
977fee88e2bSMaciej Purski 	}, {
978fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5250-tmu",
979fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5250,
980fee88e2bSMaciej Purski 	}, {
981fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5260-tmu",
982fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5260,
983fee88e2bSMaciej Purski 	}, {
984fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5420-tmu",
985fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5420,
986fee88e2bSMaciej Purski 	}, {
987fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5420-tmu-ext-triminfo",
988fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5420_TRIMINFO,
989fee88e2bSMaciej Purski 	}, {
990fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5433-tmu",
991fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5433,
992fee88e2bSMaciej Purski 	}, {
993fee88e2bSMaciej Purski 		.compatible = "samsung,exynos7-tmu",
994fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS7,
995fee88e2bSMaciej Purski 	},
996fee88e2bSMaciej Purski 	{ },
99759dfa54cSAmit Daniel Kachhap };
99859dfa54cSAmit Daniel Kachhap MODULE_DEVICE_TABLE(of, exynos_tmu_match);
99959dfa54cSAmit Daniel Kachhap 
1000cebe7373SAmit Daniel Kachhap static int exynos_map_dt_data(struct platform_device *pdev)
100159dfa54cSAmit Daniel Kachhap {
1002cebe7373SAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
1003cebe7373SAmit Daniel Kachhap 	struct resource res;
100459dfa54cSAmit Daniel Kachhap 
100573b5b1d7SSachin Kamat 	if (!data || !pdev->dev.of_node)
1006cebe7373SAmit Daniel Kachhap 		return -ENODEV;
100759dfa54cSAmit Daniel Kachhap 
1008cebe7373SAmit Daniel Kachhap 	data->id = of_alias_get_id(pdev->dev.of_node, "tmuctrl");
1009cebe7373SAmit Daniel Kachhap 	if (data->id < 0)
1010cebe7373SAmit Daniel Kachhap 		data->id = 0;
1011cebe7373SAmit Daniel Kachhap 
1012cebe7373SAmit Daniel Kachhap 	data->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1013cebe7373SAmit Daniel Kachhap 	if (data->irq <= 0) {
1014cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get IRQ\n");
1015cebe7373SAmit Daniel Kachhap 		return -ENODEV;
1016cebe7373SAmit Daniel Kachhap 	}
1017cebe7373SAmit Daniel Kachhap 
1018cebe7373SAmit Daniel Kachhap 	if (of_address_to_resource(pdev->dev.of_node, 0, &res)) {
1019cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get Resource 0\n");
1020cebe7373SAmit Daniel Kachhap 		return -ENODEV;
1021cebe7373SAmit Daniel Kachhap 	}
1022cebe7373SAmit Daniel Kachhap 
1023cebe7373SAmit Daniel Kachhap 	data->base = devm_ioremap(&pdev->dev, res.start, resource_size(&res));
1024cebe7373SAmit Daniel Kachhap 	if (!data->base) {
1025cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to ioremap memory\n");
1026cebe7373SAmit Daniel Kachhap 		return -EADDRNOTAVAIL;
1027cebe7373SAmit Daniel Kachhap 	}
1028cebe7373SAmit Daniel Kachhap 
1029fee88e2bSMaciej Purski 	data->soc = (enum soc_type)of_device_get_match_data(&pdev->dev);
103056adb9efSBartlomiej Zolnierkiewicz 
103156adb9efSBartlomiej Zolnierkiewicz 	switch (data->soc) {
103256adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS4210:
103356adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos4210_tmu_initialize;
103456adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos4210_tmu_control;
103556adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos4210_tmu_read;
103656adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
10373a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
1038fccfe099SBartlomiej Zolnierkiewicz 		data->gain = 15;
103961020d18SBartlomiej Zolnierkiewicz 		data->reference_voltage = 7;
1040e3ed3649SBartlomiej Zolnierkiewicz 		data->efuse_value = 55;
1041e3ed3649SBartlomiej Zolnierkiewicz 		data->min_efuse_value = 40;
1042e3ed3649SBartlomiej Zolnierkiewicz 		data->max_efuse_value = 100;
104356adb9efSBartlomiej Zolnierkiewicz 		break;
104456adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS3250:
104556adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS4412:
104656adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5250:
104756adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5260:
104856adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5420:
104956adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5420_TRIMINFO:
105056adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos4412_tmu_initialize;
105156adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos4210_tmu_control;
105256adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos4412_tmu_read;
105356adb9efSBartlomiej Zolnierkiewicz 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
105456adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
10553a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
1056fccfe099SBartlomiej Zolnierkiewicz 		data->gain = 8;
105761020d18SBartlomiej Zolnierkiewicz 		data->reference_voltage = 16;
1058e3ed3649SBartlomiej Zolnierkiewicz 		data->efuse_value = 55;
1059e3ed3649SBartlomiej Zolnierkiewicz 		if (data->soc != SOC_ARCH_EXYNOS5420 &&
1060e3ed3649SBartlomiej Zolnierkiewicz 		    data->soc != SOC_ARCH_EXYNOS5420_TRIMINFO)
1061e3ed3649SBartlomiej Zolnierkiewicz 			data->min_efuse_value = 40;
1062e3ed3649SBartlomiej Zolnierkiewicz 		else
1063e3ed3649SBartlomiej Zolnierkiewicz 			data->min_efuse_value = 0;
1064e3ed3649SBartlomiej Zolnierkiewicz 		data->max_efuse_value = 100;
106556adb9efSBartlomiej Zolnierkiewicz 		break;
1066488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS5433:
1067488c7455SChanwoo Choi 		data->tmu_initialize = exynos5433_tmu_initialize;
1068488c7455SChanwoo Choi 		data->tmu_control = exynos5433_tmu_control;
1069488c7455SChanwoo Choi 		data->tmu_read = exynos4412_tmu_read;
1070488c7455SChanwoo Choi 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
1071488c7455SChanwoo Choi 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
10723a3a5f15SKrzysztof Kozlowski 		data->ntrip = 8;
1073fccfe099SBartlomiej Zolnierkiewicz 		data->gain = 8;
107461020d18SBartlomiej Zolnierkiewicz 		if (res.start == EXYNOS5433_G3D_BASE)
107561020d18SBartlomiej Zolnierkiewicz 			data->reference_voltage = 23;
107661020d18SBartlomiej Zolnierkiewicz 		else
107761020d18SBartlomiej Zolnierkiewicz 			data->reference_voltage = 16;
1078e3ed3649SBartlomiej Zolnierkiewicz 		data->efuse_value = 75;
1079e3ed3649SBartlomiej Zolnierkiewicz 		data->min_efuse_value = 40;
1080e3ed3649SBartlomiej Zolnierkiewicz 		data->max_efuse_value = 150;
1081488c7455SChanwoo Choi 		break;
10826c247393SAbhilash Kesavan 	case SOC_ARCH_EXYNOS7:
10836c247393SAbhilash Kesavan 		data->tmu_initialize = exynos7_tmu_initialize;
10846c247393SAbhilash Kesavan 		data->tmu_control = exynos7_tmu_control;
10856c247393SAbhilash Kesavan 		data->tmu_read = exynos7_tmu_read;
10866c247393SAbhilash Kesavan 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
10876c247393SAbhilash Kesavan 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
10883a3a5f15SKrzysztof Kozlowski 		data->ntrip = 8;
1089fccfe099SBartlomiej Zolnierkiewicz 		data->gain = 9;
109061020d18SBartlomiej Zolnierkiewicz 		data->reference_voltage = 17;
1091e3ed3649SBartlomiej Zolnierkiewicz 		data->efuse_value = 75;
1092e3ed3649SBartlomiej Zolnierkiewicz 		data->min_efuse_value = 15;
1093e3ed3649SBartlomiej Zolnierkiewicz 		data->max_efuse_value = 100;
10946c247393SAbhilash Kesavan 		break;
109556adb9efSBartlomiej Zolnierkiewicz 	default:
109656adb9efSBartlomiej Zolnierkiewicz 		dev_err(&pdev->dev, "Platform not supported\n");
109756adb9efSBartlomiej Zolnierkiewicz 		return -EINVAL;
109856adb9efSBartlomiej Zolnierkiewicz 	}
109956adb9efSBartlomiej Zolnierkiewicz 
1100199b3e3cSBartlomiej Zolnierkiewicz 	data->cal_type = TYPE_ONE_POINT_TRIMMING;
1101199b3e3cSBartlomiej Zolnierkiewicz 
1102d9b6ee14SAmit Daniel Kachhap 	/*
1103d9b6ee14SAmit Daniel Kachhap 	 * Check if the TMU shares some registers and then try to map the
1104d9b6ee14SAmit Daniel Kachhap 	 * memory of common registers.
1105d9b6ee14SAmit Daniel Kachhap 	 */
11068014220dSKrzysztof Kozlowski 	if (data->soc != SOC_ARCH_EXYNOS5420_TRIMINFO)
1107d9b6ee14SAmit Daniel Kachhap 		return 0;
1108d9b6ee14SAmit Daniel Kachhap 
1109d9b6ee14SAmit Daniel Kachhap 	if (of_address_to_resource(pdev->dev.of_node, 1, &res)) {
1110d9b6ee14SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get Resource 1\n");
1111d9b6ee14SAmit Daniel Kachhap 		return -ENODEV;
1112d9b6ee14SAmit Daniel Kachhap 	}
1113d9b6ee14SAmit Daniel Kachhap 
11149025d563SNaveen Krishna Chatradhi 	data->base_second = devm_ioremap(&pdev->dev, res.start,
1115d9b6ee14SAmit Daniel Kachhap 					resource_size(&res));
11169025d563SNaveen Krishna Chatradhi 	if (!data->base_second) {
1117d9b6ee14SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to ioremap memory\n");
1118d9b6ee14SAmit Daniel Kachhap 		return -ENOMEM;
1119d9b6ee14SAmit Daniel Kachhap 	}
1120cebe7373SAmit Daniel Kachhap 
1121cebe7373SAmit Daniel Kachhap 	return 0;
1122cebe7373SAmit Daniel Kachhap }
1123cebe7373SAmit Daniel Kachhap 
1124c3c04d9dSJulia Lawall static const struct thermal_zone_of_device_ops exynos_sensor_ops = {
11253b6a1a80SLukasz Majewski 	.get_temp = exynos_get_temp,
11263b6a1a80SLukasz Majewski 	.set_emul_temp = exynos_tmu_set_emulation,
11273b6a1a80SLukasz Majewski };
11283b6a1a80SLukasz Majewski 
1129cebe7373SAmit Daniel Kachhap static int exynos_tmu_probe(struct platform_device *pdev)
1130cebe7373SAmit Daniel Kachhap {
11313b6a1a80SLukasz Majewski 	struct exynos_tmu_data *data;
11323b6a1a80SLukasz Majewski 	int ret;
1133cebe7373SAmit Daniel Kachhap 
113459dfa54cSAmit Daniel Kachhap 	data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data),
113559dfa54cSAmit Daniel Kachhap 					GFP_KERNEL);
11362a9675b3SJingoo Han 	if (!data)
113759dfa54cSAmit Daniel Kachhap 		return -ENOMEM;
113859dfa54cSAmit Daniel Kachhap 
1139cebe7373SAmit Daniel Kachhap 	platform_set_drvdata(pdev, data);
1140cebe7373SAmit Daniel Kachhap 	mutex_init(&data->lock);
1141cebe7373SAmit Daniel Kachhap 
1142824ead03SKrzysztof Kozlowski 	/*
1143824ead03SKrzysztof Kozlowski 	 * Try enabling the regulator if found
1144824ead03SKrzysztof Kozlowski 	 * TODO: Add regulator as an SOC feature, so that regulator enable
1145824ead03SKrzysztof Kozlowski 	 * is a compulsory call.
1146824ead03SKrzysztof Kozlowski 	 */
11474d3583cdSJavier Martinez Canillas 	data->regulator = devm_regulator_get_optional(&pdev->dev, "vtmu");
1148824ead03SKrzysztof Kozlowski 	if (!IS_ERR(data->regulator)) {
1149824ead03SKrzysztof Kozlowski 		ret = regulator_enable(data->regulator);
1150824ead03SKrzysztof Kozlowski 		if (ret) {
1151824ead03SKrzysztof Kozlowski 			dev_err(&pdev->dev, "failed to enable vtmu\n");
1152824ead03SKrzysztof Kozlowski 			return ret;
11533b6a1a80SLukasz Majewski 		}
1154824ead03SKrzysztof Kozlowski 	} else {
1155ccb361d2SJavier Martinez Canillas 		if (PTR_ERR(data->regulator) == -EPROBE_DEFER)
1156ccb361d2SJavier Martinez Canillas 			return -EPROBE_DEFER;
1157824ead03SKrzysztof Kozlowski 		dev_info(&pdev->dev, "Regulator node (vtmu) not found\n");
1158824ead03SKrzysztof Kozlowski 	}
1159824ead03SKrzysztof Kozlowski 
1160cebe7373SAmit Daniel Kachhap 	ret = exynos_map_dt_data(pdev);
1161cebe7373SAmit Daniel Kachhap 	if (ret)
11623b6a1a80SLukasz Majewski 		goto err_sensor;
1163cebe7373SAmit Daniel Kachhap 
116459dfa54cSAmit Daniel Kachhap 	INIT_WORK(&data->irq_work, exynos_tmu_work);
116559dfa54cSAmit Daniel Kachhap 
116659dfa54cSAmit Daniel Kachhap 	data->clk = devm_clk_get(&pdev->dev, "tmu_apbif");
116759dfa54cSAmit Daniel Kachhap 	if (IS_ERR(data->clk)) {
116859dfa54cSAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to get clock\n");
11693b6a1a80SLukasz Majewski 		ret = PTR_ERR(data->clk);
11703b6a1a80SLukasz Majewski 		goto err_sensor;
117159dfa54cSAmit Daniel Kachhap 	}
117259dfa54cSAmit Daniel Kachhap 
117314a11dc7SNaveen Krishna Chatradhi 	data->clk_sec = devm_clk_get(&pdev->dev, "tmu_triminfo_apbif");
117414a11dc7SNaveen Krishna Chatradhi 	if (IS_ERR(data->clk_sec)) {
117514a11dc7SNaveen Krishna Chatradhi 		if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) {
117614a11dc7SNaveen Krishna Chatradhi 			dev_err(&pdev->dev, "Failed to get triminfo clock\n");
11773b6a1a80SLukasz Majewski 			ret = PTR_ERR(data->clk_sec);
11783b6a1a80SLukasz Majewski 			goto err_sensor;
117914a11dc7SNaveen Krishna Chatradhi 		}
118014a11dc7SNaveen Krishna Chatradhi 	} else {
118114a11dc7SNaveen Krishna Chatradhi 		ret = clk_prepare(data->clk_sec);
118214a11dc7SNaveen Krishna Chatradhi 		if (ret) {
118314a11dc7SNaveen Krishna Chatradhi 			dev_err(&pdev->dev, "Failed to get clock\n");
11843b6a1a80SLukasz Majewski 			goto err_sensor;
118514a11dc7SNaveen Krishna Chatradhi 		}
118614a11dc7SNaveen Krishna Chatradhi 	}
118714a11dc7SNaveen Krishna Chatradhi 
118814a11dc7SNaveen Krishna Chatradhi 	ret = clk_prepare(data->clk);
118914a11dc7SNaveen Krishna Chatradhi 	if (ret) {
119014a11dc7SNaveen Krishna Chatradhi 		dev_err(&pdev->dev, "Failed to get clock\n");
119114a11dc7SNaveen Krishna Chatradhi 		goto err_clk_sec;
119214a11dc7SNaveen Krishna Chatradhi 	}
119359dfa54cSAmit Daniel Kachhap 
1194488c7455SChanwoo Choi 	switch (data->soc) {
1195488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS5433:
1196488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS7:
11976c247393SAbhilash Kesavan 		data->sclk = devm_clk_get(&pdev->dev, "tmu_sclk");
11986c247393SAbhilash Kesavan 		if (IS_ERR(data->sclk)) {
11996c247393SAbhilash Kesavan 			dev_err(&pdev->dev, "Failed to get sclk\n");
12006c247393SAbhilash Kesavan 			goto err_clk;
12016c247393SAbhilash Kesavan 		} else {
12026c247393SAbhilash Kesavan 			ret = clk_prepare_enable(data->sclk);
12036c247393SAbhilash Kesavan 			if (ret) {
12046c247393SAbhilash Kesavan 				dev_err(&pdev->dev, "Failed to enable sclk\n");
12056c247393SAbhilash Kesavan 				goto err_clk;
12066c247393SAbhilash Kesavan 			}
12076c247393SAbhilash Kesavan 		}
1208488c7455SChanwoo Choi 		break;
1209488c7455SChanwoo Choi 	default:
1210488c7455SChanwoo Choi 		break;
1211baba1ebbSKrzysztof Kozlowski 	}
12126c247393SAbhilash Kesavan 
12139e4249b4SKrzysztof Kozlowski 	/*
12149e4249b4SKrzysztof Kozlowski 	 * data->tzd must be registered before calling exynos_tmu_initialize(),
12159e4249b4SKrzysztof Kozlowski 	 * requesting irq and calling exynos_tmu_control().
12169e4249b4SKrzysztof Kozlowski 	 */
12179e4249b4SKrzysztof Kozlowski 	data->tzd = thermal_zone_of_sensor_register(&pdev->dev, 0, data,
12189e4249b4SKrzysztof Kozlowski 						    &exynos_sensor_ops);
12199e4249b4SKrzysztof Kozlowski 	if (IS_ERR(data->tzd)) {
12209e4249b4SKrzysztof Kozlowski 		ret = PTR_ERR(data->tzd);
12219e4249b4SKrzysztof Kozlowski 		dev_err(&pdev->dev, "Failed to register sensor: %d\n", ret);
12229e4249b4SKrzysztof Kozlowski 		goto err_sclk;
12239e4249b4SKrzysztof Kozlowski 	}
122459dfa54cSAmit Daniel Kachhap 
122559dfa54cSAmit Daniel Kachhap 	ret = exynos_tmu_initialize(pdev);
122659dfa54cSAmit Daniel Kachhap 	if (ret) {
122759dfa54cSAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to initialize TMU\n");
12289e4249b4SKrzysztof Kozlowski 		goto err_thermal;
122959dfa54cSAmit Daniel Kachhap 	}
123059dfa54cSAmit Daniel Kachhap 
1231cebe7373SAmit Daniel Kachhap 	ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq,
1232cebe7373SAmit Daniel Kachhap 		IRQF_TRIGGER_RISING | IRQF_SHARED, dev_name(&pdev->dev), data);
1233cebe7373SAmit Daniel Kachhap 	if (ret) {
1234cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq);
12359e4249b4SKrzysztof Kozlowski 		goto err_thermal;
1236cebe7373SAmit Daniel Kachhap 	}
123759dfa54cSAmit Daniel Kachhap 
12383b6a1a80SLukasz Majewski 	exynos_tmu_control(pdev, true);
123959dfa54cSAmit Daniel Kachhap 	return 0;
12409e4249b4SKrzysztof Kozlowski 
12419e4249b4SKrzysztof Kozlowski err_thermal:
12429e4249b4SKrzysztof Kozlowski 	thermal_zone_of_sensor_unregister(&pdev->dev, data->tzd);
12436c247393SAbhilash Kesavan err_sclk:
12446c247393SAbhilash Kesavan 	clk_disable_unprepare(data->sclk);
124559dfa54cSAmit Daniel Kachhap err_clk:
124659dfa54cSAmit Daniel Kachhap 	clk_unprepare(data->clk);
124714a11dc7SNaveen Krishna Chatradhi err_clk_sec:
124814a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
124914a11dc7SNaveen Krishna Chatradhi 		clk_unprepare(data->clk_sec);
12503b6a1a80SLukasz Majewski err_sensor:
1251bfa26838SKrzysztof Kozlowski 	if (!IS_ERR(data->regulator))
12525f09a5cbSKrzysztof Kozlowski 		regulator_disable(data->regulator);
12533b6a1a80SLukasz Majewski 
125459dfa54cSAmit Daniel Kachhap 	return ret;
125559dfa54cSAmit Daniel Kachhap }
125659dfa54cSAmit Daniel Kachhap 
125759dfa54cSAmit Daniel Kachhap static int exynos_tmu_remove(struct platform_device *pdev)
125859dfa54cSAmit Daniel Kachhap {
125959dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
12603b6a1a80SLukasz Majewski 	struct thermal_zone_device *tzd = data->tzd;
126159dfa54cSAmit Daniel Kachhap 
12623b6a1a80SLukasz Majewski 	thermal_zone_of_sensor_unregister(&pdev->dev, tzd);
12634215688eSBartlomiej Zolnierkiewicz 	exynos_tmu_control(pdev, false);
12644215688eSBartlomiej Zolnierkiewicz 
12656c247393SAbhilash Kesavan 	clk_disable_unprepare(data->sclk);
126659dfa54cSAmit Daniel Kachhap 	clk_unprepare(data->clk);
126714a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
126814a11dc7SNaveen Krishna Chatradhi 		clk_unprepare(data->clk_sec);
126959dfa54cSAmit Daniel Kachhap 
1270498d22f6SAmit Daniel Kachhap 	if (!IS_ERR(data->regulator))
1271498d22f6SAmit Daniel Kachhap 		regulator_disable(data->regulator);
1272498d22f6SAmit Daniel Kachhap 
127359dfa54cSAmit Daniel Kachhap 	return 0;
127459dfa54cSAmit Daniel Kachhap }
127559dfa54cSAmit Daniel Kachhap 
127659dfa54cSAmit Daniel Kachhap #ifdef CONFIG_PM_SLEEP
127759dfa54cSAmit Daniel Kachhap static int exynos_tmu_suspend(struct device *dev)
127859dfa54cSAmit Daniel Kachhap {
127959dfa54cSAmit Daniel Kachhap 	exynos_tmu_control(to_platform_device(dev), false);
128059dfa54cSAmit Daniel Kachhap 
128159dfa54cSAmit Daniel Kachhap 	return 0;
128259dfa54cSAmit Daniel Kachhap }
128359dfa54cSAmit Daniel Kachhap 
128459dfa54cSAmit Daniel Kachhap static int exynos_tmu_resume(struct device *dev)
128559dfa54cSAmit Daniel Kachhap {
128659dfa54cSAmit Daniel Kachhap 	struct platform_device *pdev = to_platform_device(dev);
128759dfa54cSAmit Daniel Kachhap 
128859dfa54cSAmit Daniel Kachhap 	exynos_tmu_initialize(pdev);
128959dfa54cSAmit Daniel Kachhap 	exynos_tmu_control(pdev, true);
129059dfa54cSAmit Daniel Kachhap 
129159dfa54cSAmit Daniel Kachhap 	return 0;
129259dfa54cSAmit Daniel Kachhap }
129359dfa54cSAmit Daniel Kachhap 
129459dfa54cSAmit Daniel Kachhap static SIMPLE_DEV_PM_OPS(exynos_tmu_pm,
129559dfa54cSAmit Daniel Kachhap 			 exynos_tmu_suspend, exynos_tmu_resume);
129659dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM	(&exynos_tmu_pm)
129759dfa54cSAmit Daniel Kachhap #else
129859dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM	NULL
129959dfa54cSAmit Daniel Kachhap #endif
130059dfa54cSAmit Daniel Kachhap 
130159dfa54cSAmit Daniel Kachhap static struct platform_driver exynos_tmu_driver = {
130259dfa54cSAmit Daniel Kachhap 	.driver = {
130359dfa54cSAmit Daniel Kachhap 		.name   = "exynos-tmu",
130459dfa54cSAmit Daniel Kachhap 		.pm     = EXYNOS_TMU_PM,
130573b5b1d7SSachin Kamat 		.of_match_table = exynos_tmu_match,
130659dfa54cSAmit Daniel Kachhap 	},
130759dfa54cSAmit Daniel Kachhap 	.probe = exynos_tmu_probe,
130859dfa54cSAmit Daniel Kachhap 	.remove	= exynos_tmu_remove,
130959dfa54cSAmit Daniel Kachhap };
131059dfa54cSAmit Daniel Kachhap 
131159dfa54cSAmit Daniel Kachhap module_platform_driver(exynos_tmu_driver);
131259dfa54cSAmit Daniel Kachhap 
131359dfa54cSAmit Daniel Kachhap MODULE_DESCRIPTION("EXYNOS TMU Driver");
131459dfa54cSAmit Daniel Kachhap MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>");
131559dfa54cSAmit Daniel Kachhap MODULE_LICENSE("GPL");
131659dfa54cSAmit Daniel Kachhap MODULE_ALIAS("platform:exynos-tmu");
1317