159dfa54cSAmit Daniel Kachhap /* 259dfa54cSAmit Daniel Kachhap * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit) 359dfa54cSAmit Daniel Kachhap * 459dfa54cSAmit Daniel Kachhap * Copyright (C) 2011 Samsung Electronics 559dfa54cSAmit Daniel Kachhap * Donggeun Kim <dg77.kim@samsung.com> 659dfa54cSAmit Daniel Kachhap * Amit Daniel Kachhap <amit.kachhap@linaro.org> 759dfa54cSAmit Daniel Kachhap * 859dfa54cSAmit Daniel Kachhap * This program is free software; you can redistribute it and/or modify 959dfa54cSAmit Daniel Kachhap * it under the terms of the GNU General Public License as published by 1059dfa54cSAmit Daniel Kachhap * the Free Software Foundation; either version 2 of the License, or 1159dfa54cSAmit Daniel Kachhap * (at your option) any later version. 1259dfa54cSAmit Daniel Kachhap * 1359dfa54cSAmit Daniel Kachhap * This program is distributed in the hope that it will be useful, 1459dfa54cSAmit Daniel Kachhap * but WITHOUT ANY WARRANTY; without even the implied warranty of 1559dfa54cSAmit Daniel Kachhap * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1659dfa54cSAmit Daniel Kachhap * GNU General Public License for more details. 1759dfa54cSAmit Daniel Kachhap * 1859dfa54cSAmit Daniel Kachhap * You should have received a copy of the GNU General Public License 1959dfa54cSAmit Daniel Kachhap * along with this program; if not, write to the Free Software 2059dfa54cSAmit Daniel Kachhap * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 2159dfa54cSAmit Daniel Kachhap * 2259dfa54cSAmit Daniel Kachhap */ 2359dfa54cSAmit Daniel Kachhap 2459dfa54cSAmit Daniel Kachhap #include <linux/clk.h> 2559dfa54cSAmit Daniel Kachhap #include <linux/io.h> 2659dfa54cSAmit Daniel Kachhap #include <linux/interrupt.h> 2759dfa54cSAmit Daniel Kachhap #include <linux/module.h> 2859dfa54cSAmit Daniel Kachhap #include <linux/of.h> 29cebe7373SAmit Daniel Kachhap #include <linux/of_address.h> 30cebe7373SAmit Daniel Kachhap #include <linux/of_irq.h> 3159dfa54cSAmit Daniel Kachhap #include <linux/platform_device.h> 32498d22f6SAmit Daniel Kachhap #include <linux/regulator/consumer.h> 3359dfa54cSAmit Daniel Kachhap 3459dfa54cSAmit Daniel Kachhap #include "exynos_thermal_common.h" 350c1836a6SAmit Daniel Kachhap #include "exynos_tmu.h" 36e6b7991eSAmit Daniel Kachhap #include "exynos_tmu_data.h" 3759dfa54cSAmit Daniel Kachhap 38cebe7373SAmit Daniel Kachhap /** 39cebe7373SAmit Daniel Kachhap * struct exynos_tmu_data : A structure to hold the private data of the TMU 40cebe7373SAmit Daniel Kachhap driver 41cebe7373SAmit Daniel Kachhap * @id: identifier of the one instance of the TMU controller. 42cebe7373SAmit Daniel Kachhap * @pdata: pointer to the tmu platform/configuration data 43cebe7373SAmit Daniel Kachhap * @base: base address of the single instance of the TMU controller. 449025d563SNaveen Krishna Chatradhi * @base_second: base address of the common registers of the TMU controller. 45cebe7373SAmit Daniel Kachhap * @irq: irq number of the TMU controller. 46cebe7373SAmit Daniel Kachhap * @soc: id of the SOC type. 47cebe7373SAmit Daniel Kachhap * @irq_work: pointer to the irq work structure. 48cebe7373SAmit Daniel Kachhap * @lock: lock to implement synchronization. 49cebe7373SAmit Daniel Kachhap * @clk: pointer to the clock structure. 5014a11dc7SNaveen Krishna Chatradhi * @clk_sec: pointer to the clock structure for accessing the base_second. 51cebe7373SAmit Daniel Kachhap * @temp_error1: fused value of the first point trim. 52cebe7373SAmit Daniel Kachhap * @temp_error2: fused value of the second point trim. 53498d22f6SAmit Daniel Kachhap * @regulator: pointer to the TMU regulator structure. 54cebe7373SAmit Daniel Kachhap * @reg_conf: pointer to structure to register with core thermal. 55cebe7373SAmit Daniel Kachhap */ 5659dfa54cSAmit Daniel Kachhap struct exynos_tmu_data { 57cebe7373SAmit Daniel Kachhap int id; 5859dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata; 5959dfa54cSAmit Daniel Kachhap void __iomem *base; 609025d563SNaveen Krishna Chatradhi void __iomem *base_second; 6159dfa54cSAmit Daniel Kachhap int irq; 6259dfa54cSAmit Daniel Kachhap enum soc_type soc; 6359dfa54cSAmit Daniel Kachhap struct work_struct irq_work; 6459dfa54cSAmit Daniel Kachhap struct mutex lock; 6514a11dc7SNaveen Krishna Chatradhi struct clk *clk, *clk_sec; 6659dfa54cSAmit Daniel Kachhap u8 temp_error1, temp_error2; 67498d22f6SAmit Daniel Kachhap struct regulator *regulator; 68cebe7373SAmit Daniel Kachhap struct thermal_sensor_conf *reg_conf; 6959dfa54cSAmit Daniel Kachhap }; 7059dfa54cSAmit Daniel Kachhap 7159dfa54cSAmit Daniel Kachhap /* 7259dfa54cSAmit Daniel Kachhap * TMU treats temperature as a mapped temperature code. 7359dfa54cSAmit Daniel Kachhap * The temperature is converted differently depending on the calibration type. 7459dfa54cSAmit Daniel Kachhap */ 7559dfa54cSAmit Daniel Kachhap static int temp_to_code(struct exynos_tmu_data *data, u8 temp) 7659dfa54cSAmit Daniel Kachhap { 7759dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 7859dfa54cSAmit Daniel Kachhap int temp_code; 7959dfa54cSAmit Daniel Kachhap 8059dfa54cSAmit Daniel Kachhap switch (pdata->cal_type) { 8159dfa54cSAmit Daniel Kachhap case TYPE_TWO_POINT_TRIMMING: 82bb34b4c8SAmit Daniel Kachhap temp_code = (temp - pdata->first_point_trim) * 8359dfa54cSAmit Daniel Kachhap (data->temp_error2 - data->temp_error1) / 84bb34b4c8SAmit Daniel Kachhap (pdata->second_point_trim - pdata->first_point_trim) + 85bb34b4c8SAmit Daniel Kachhap data->temp_error1; 8659dfa54cSAmit Daniel Kachhap break; 8759dfa54cSAmit Daniel Kachhap case TYPE_ONE_POINT_TRIMMING: 88bb34b4c8SAmit Daniel Kachhap temp_code = temp + data->temp_error1 - pdata->first_point_trim; 8959dfa54cSAmit Daniel Kachhap break; 9059dfa54cSAmit Daniel Kachhap default: 91bb34b4c8SAmit Daniel Kachhap temp_code = temp + pdata->default_temp_offset; 9259dfa54cSAmit Daniel Kachhap break; 9359dfa54cSAmit Daniel Kachhap } 94ddb31d43SBartlomiej Zolnierkiewicz 9559dfa54cSAmit Daniel Kachhap return temp_code; 9659dfa54cSAmit Daniel Kachhap } 9759dfa54cSAmit Daniel Kachhap 9859dfa54cSAmit Daniel Kachhap /* 9959dfa54cSAmit Daniel Kachhap * Calculate a temperature value from a temperature code. 10059dfa54cSAmit Daniel Kachhap * The unit of the temperature is degree Celsius. 10159dfa54cSAmit Daniel Kachhap */ 10259dfa54cSAmit Daniel Kachhap static int code_to_temp(struct exynos_tmu_data *data, u8 temp_code) 10359dfa54cSAmit Daniel Kachhap { 10459dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 10559dfa54cSAmit Daniel Kachhap int temp; 10659dfa54cSAmit Daniel Kachhap 10759dfa54cSAmit Daniel Kachhap switch (pdata->cal_type) { 10859dfa54cSAmit Daniel Kachhap case TYPE_TWO_POINT_TRIMMING: 109bb34b4c8SAmit Daniel Kachhap temp = (temp_code - data->temp_error1) * 110bb34b4c8SAmit Daniel Kachhap (pdata->second_point_trim - pdata->first_point_trim) / 111bb34b4c8SAmit Daniel Kachhap (data->temp_error2 - data->temp_error1) + 112bb34b4c8SAmit Daniel Kachhap pdata->first_point_trim; 11359dfa54cSAmit Daniel Kachhap break; 11459dfa54cSAmit Daniel Kachhap case TYPE_ONE_POINT_TRIMMING: 115bb34b4c8SAmit Daniel Kachhap temp = temp_code - data->temp_error1 + pdata->first_point_trim; 11659dfa54cSAmit Daniel Kachhap break; 11759dfa54cSAmit Daniel Kachhap default: 118bb34b4c8SAmit Daniel Kachhap temp = temp_code - pdata->default_temp_offset; 11959dfa54cSAmit Daniel Kachhap break; 12059dfa54cSAmit Daniel Kachhap } 121ddb31d43SBartlomiej Zolnierkiewicz 12259dfa54cSAmit Daniel Kachhap return temp; 12359dfa54cSAmit Daniel Kachhap } 12459dfa54cSAmit Daniel Kachhap 125b835ced1SBartlomiej Zolnierkiewicz static void exynos_tmu_clear_irqs(struct exynos_tmu_data *data) 126b835ced1SBartlomiej Zolnierkiewicz { 127b835ced1SBartlomiej Zolnierkiewicz const struct exynos_tmu_registers *reg = data->pdata->registers; 128b835ced1SBartlomiej Zolnierkiewicz unsigned int val_irq; 129b835ced1SBartlomiej Zolnierkiewicz 130b835ced1SBartlomiej Zolnierkiewicz val_irq = readl(data->base + reg->tmu_intstat); 131b835ced1SBartlomiej Zolnierkiewicz /* 132b835ced1SBartlomiej Zolnierkiewicz * Clear the interrupts. Please note that the documentation for 133b835ced1SBartlomiej Zolnierkiewicz * Exynos3250, Exynos4412, Exynos5250 and Exynos5260 incorrectly 134b835ced1SBartlomiej Zolnierkiewicz * states that INTCLEAR register has a different placing of bits 135b835ced1SBartlomiej Zolnierkiewicz * responsible for FALL IRQs than INTSTAT register. Exynos5420 136b835ced1SBartlomiej Zolnierkiewicz * and Exynos5440 documentation is correct (Exynos4210 doesn't 137b835ced1SBartlomiej Zolnierkiewicz * support FALL IRQs at all). 138b835ced1SBartlomiej Zolnierkiewicz */ 139b835ced1SBartlomiej Zolnierkiewicz writel(val_irq, data->base + reg->tmu_intclear); 140b835ced1SBartlomiej Zolnierkiewicz } 141b835ced1SBartlomiej Zolnierkiewicz 14259dfa54cSAmit Daniel Kachhap static int exynos_tmu_initialize(struct platform_device *pdev) 14359dfa54cSAmit Daniel Kachhap { 14459dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 14559dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 146b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 14756c64da7SChanwoo Choi unsigned int status, trim_info = 0, con, ctrl; 14859dfa54cSAmit Daniel Kachhap unsigned int rising_threshold = 0, falling_threshold = 0; 149ac951af5SBartlomiej Zolnierkiewicz int ret = 0, threshold_code, i; 15059dfa54cSAmit Daniel Kachhap 15159dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 15259dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 15314a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 15414a11dc7SNaveen Krishna Chatradhi clk_enable(data->clk_sec); 15559dfa54cSAmit Daniel Kachhap 156f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, READY_STATUS)) { 1575d022061SBartlomiej Zolnierkiewicz status = readb(data->base + EXYNOS_TMU_REG_STATUS); 15859dfa54cSAmit Daniel Kachhap if (!status) { 15959dfa54cSAmit Daniel Kachhap ret = -EBUSY; 16059dfa54cSAmit Daniel Kachhap goto out; 16159dfa54cSAmit Daniel Kachhap } 162f4dae753SAmit Daniel Kachhap } 16359dfa54cSAmit Daniel Kachhap 16456c64da7SChanwoo Choi if (TMU_SUPPORTS(pdata, TRIM_RELOAD)) { 16532f95205SBartlomiej Zolnierkiewicz if (data->soc == SOC_ARCH_EXYNOS3250) { 16632f95205SBartlomiej Zolnierkiewicz ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON1); 16732f95205SBartlomiej Zolnierkiewicz ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE; 16832f95205SBartlomiej Zolnierkiewicz writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON1); 16956c64da7SChanwoo Choi } 17032f95205SBartlomiej Zolnierkiewicz ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON2); 17132f95205SBartlomiej Zolnierkiewicz ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE; 17232f95205SBartlomiej Zolnierkiewicz writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON2); 17356c64da7SChanwoo Choi } 174b8d582b9SAmit Daniel Kachhap 17559dfa54cSAmit Daniel Kachhap /* Save trimming info in order to perform calibration */ 176a0395eeeSAmit Daniel Kachhap if (data->soc == SOC_ARCH_EXYNOS5440) { 177a0395eeeSAmit Daniel Kachhap /* 178a0395eeeSAmit Daniel Kachhap * For exynos5440 soc triminfo value is swapped between TMU0 and 179a0395eeeSAmit Daniel Kachhap * TMU2, so the below logic is needed. 180a0395eeeSAmit Daniel Kachhap */ 181a0395eeeSAmit Daniel Kachhap switch (data->id) { 182a0395eeeSAmit Daniel Kachhap case 0: 183a0395eeeSAmit Daniel Kachhap trim_info = readl(data->base + 18477109411SBartlomiej Zolnierkiewicz EXYNOS5440_EFUSE_SWAP_OFFSET + EXYNOS5440_TMU_S0_7_TRIM); 185a0395eeeSAmit Daniel Kachhap break; 186a0395eeeSAmit Daniel Kachhap case 1: 18777109411SBartlomiej Zolnierkiewicz trim_info = readl(data->base + EXYNOS5440_TMU_S0_7_TRIM); 188a0395eeeSAmit Daniel Kachhap break; 189a0395eeeSAmit Daniel Kachhap case 2: 190a0395eeeSAmit Daniel Kachhap trim_info = readl(data->base - 19177109411SBartlomiej Zolnierkiewicz EXYNOS5440_EFUSE_SWAP_OFFSET + EXYNOS5440_TMU_S0_7_TRIM); 192a0395eeeSAmit Daniel Kachhap } 193a0395eeeSAmit Daniel Kachhap } else { 19414a11dc7SNaveen Krishna Chatradhi /* On exynos5420 the triminfo register is in the shared space */ 19514a11dc7SNaveen Krishna Chatradhi if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) 19614a11dc7SNaveen Krishna Chatradhi trim_info = readl(data->base_second + 19777109411SBartlomiej Zolnierkiewicz EXYNOS_TMU_REG_TRIMINFO); 19814a11dc7SNaveen Krishna Chatradhi else 19977109411SBartlomiej Zolnierkiewicz trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO); 200a0395eeeSAmit Daniel Kachhap } 201b8d582b9SAmit Daniel Kachhap data->temp_error1 = trim_info & EXYNOS_TMU_TEMP_MASK; 20299d67fb9SBartlomiej Zolnierkiewicz data->temp_error2 = ((trim_info >> EXYNOS_TRIMINFO_85_SHIFT) & 203b8d582b9SAmit Daniel Kachhap EXYNOS_TMU_TEMP_MASK); 20459dfa54cSAmit Daniel Kachhap 2055000806cSAmit Daniel Kachhap if (!data->temp_error1 || 2065000806cSAmit Daniel Kachhap (pdata->min_efuse_value > data->temp_error1) || 2075000806cSAmit Daniel Kachhap (data->temp_error1 > pdata->max_efuse_value)) 2085000806cSAmit Daniel Kachhap data->temp_error1 = pdata->efuse_value & EXYNOS_TMU_TEMP_MASK; 2095000806cSAmit Daniel Kachhap 2105000806cSAmit Daniel Kachhap if (!data->temp_error2) 2115000806cSAmit Daniel Kachhap data->temp_error2 = 21299d67fb9SBartlomiej Zolnierkiewicz (pdata->efuse_value >> EXYNOS_TRIMINFO_85_SHIFT) & 2135000806cSAmit Daniel Kachhap EXYNOS_TMU_TEMP_MASK; 21459dfa54cSAmit Daniel Kachhap 215c65d3473STushar Behera rising_threshold = readl(data->base + reg->threshold_th0); 216c65d3473STushar Behera 21759dfa54cSAmit Daniel Kachhap if (data->soc == SOC_ARCH_EXYNOS4210) { 21859dfa54cSAmit Daniel Kachhap /* Write temperature code for threshold */ 21959dfa54cSAmit Daniel Kachhap threshold_code = temp_to_code(data, pdata->threshold); 22059dfa54cSAmit Daniel Kachhap writeb(threshold_code, 2216b1fbbdeSBartlomiej Zolnierkiewicz data->base + EXYNOS4210_TMU_REG_THRESHOLD_TEMP); 222ac951af5SBartlomiej Zolnierkiewicz for (i = 0; i < pdata->non_hw_trigger_levels; i++) 223b8d582b9SAmit Daniel Kachhap writeb(pdata->trigger_levels[i], data->base + 224b8d582b9SAmit Daniel Kachhap reg->threshold_th0 + i * sizeof(reg->threshold_th0)); 22559dfa54cSAmit Daniel Kachhap 226b835ced1SBartlomiej Zolnierkiewicz exynos_tmu_clear_irqs(data); 227a0395eeeSAmit Daniel Kachhap } else { 22859dfa54cSAmit Daniel Kachhap /* Write temperature code for rising and falling threshold */ 229ac951af5SBartlomiej Zolnierkiewicz for (i = 0; i < pdata->non_hw_trigger_levels; i++) { 23059dfa54cSAmit Daniel Kachhap threshold_code = temp_to_code(data, 23159dfa54cSAmit Daniel Kachhap pdata->trigger_levels[i]); 232c65d3473STushar Behera rising_threshold &= ~(0xff << 8 * i); 23359dfa54cSAmit Daniel Kachhap rising_threshold |= threshold_code << 8 * i; 234*23f14629SBartlomiej Zolnierkiewicz if (data->soc != SOC_ARCH_EXYNOS5440) { 23559dfa54cSAmit Daniel Kachhap threshold_code = temp_to_code(data, 23659dfa54cSAmit Daniel Kachhap pdata->trigger_levels[i] - 23759dfa54cSAmit Daniel Kachhap pdata->threshold_falling); 2388131a246SBartlomiej Zolnierkiewicz falling_threshold |= threshold_code << 8 * i; 23959dfa54cSAmit Daniel Kachhap } 24059dfa54cSAmit Daniel Kachhap } 24159dfa54cSAmit Daniel Kachhap 24259dfa54cSAmit Daniel Kachhap writel(rising_threshold, 243b8d582b9SAmit Daniel Kachhap data->base + reg->threshold_th0); 24459dfa54cSAmit Daniel Kachhap writel(falling_threshold, 245b8d582b9SAmit Daniel Kachhap data->base + reg->threshold_th1); 24659dfa54cSAmit Daniel Kachhap 247b835ced1SBartlomiej Zolnierkiewicz exynos_tmu_clear_irqs(data); 2487ca04e58SAmit Daniel Kachhap 2497ca04e58SAmit Daniel Kachhap /* if last threshold limit is also present */ 2507ca04e58SAmit Daniel Kachhap i = pdata->max_trigger_level - 1; 2517ca04e58SAmit Daniel Kachhap if (pdata->trigger_levels[i] && 2527ca04e58SAmit Daniel Kachhap (pdata->trigger_type[i] == HW_TRIP)) { 2537ca04e58SAmit Daniel Kachhap threshold_code = temp_to_code(data, 2547ca04e58SAmit Daniel Kachhap pdata->trigger_levels[i]); 2552516593eSBartlomiej Zolnierkiewicz if (data->soc != SOC_ARCH_EXYNOS5440) { 256a0395eeeSAmit Daniel Kachhap /* 1-4 level to be assigned in th0 reg */ 257c65d3473STushar Behera rising_threshold &= ~(0xff << 8 * i); 2587ca04e58SAmit Daniel Kachhap rising_threshold |= threshold_code << 8 * i; 2597ca04e58SAmit Daniel Kachhap writel(rising_threshold, 2602516593eSBartlomiej Zolnierkiewicz data->base + EXYNOS_THD_TEMP_RISE); 2612516593eSBartlomiej Zolnierkiewicz } else { 262a0395eeeSAmit Daniel Kachhap /* 5th level to be assigned in th2 reg */ 263a0395eeeSAmit Daniel Kachhap rising_threshold = 2642516593eSBartlomiej Zolnierkiewicz threshold_code << EXYNOS5440_TMU_TH_RISE4_SHIFT; 265a0395eeeSAmit Daniel Kachhap writel(rising_threshold, 2662516593eSBartlomiej Zolnierkiewicz data->base + EXYNOS5440_TMU_S0_7_TH2); 267a0395eeeSAmit Daniel Kachhap } 2687ca04e58SAmit Daniel Kachhap con = readl(data->base + reg->tmu_ctrl); 26977a37a92SBartlomiej Zolnierkiewicz con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT); 2707ca04e58SAmit Daniel Kachhap writel(con, data->base + reg->tmu_ctrl); 2717ca04e58SAmit Daniel Kachhap } 27259dfa54cSAmit Daniel Kachhap } 273a0395eeeSAmit Daniel Kachhap /*Clear the PMIN in the common TMU register*/ 2740c78b4d8SBartlomiej Zolnierkiewicz if (data->soc == SOC_ARCH_EXYNOS5440 && !data->id) 2750c78b4d8SBartlomiej Zolnierkiewicz writel(0, data->base_second + EXYNOS5440_TMU_PMIN); 27659dfa54cSAmit Daniel Kachhap out: 27759dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 27859dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 27914a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 28014a11dc7SNaveen Krishna Chatradhi clk_disable(data->clk_sec); 28159dfa54cSAmit Daniel Kachhap 28259dfa54cSAmit Daniel Kachhap return ret; 28359dfa54cSAmit Daniel Kachhap } 28459dfa54cSAmit Daniel Kachhap 28559dfa54cSAmit Daniel Kachhap static void exynos_tmu_control(struct platform_device *pdev, bool on) 28659dfa54cSAmit Daniel Kachhap { 28759dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 28859dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 289b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 290d37761ecSBartlomiej Zolnierkiewicz unsigned int con, interrupt_en; 29159dfa54cSAmit Daniel Kachhap 29259dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 29359dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 29459dfa54cSAmit Daniel Kachhap 295b8d582b9SAmit Daniel Kachhap con = readl(data->base + reg->tmu_ctrl); 29659dfa54cSAmit Daniel Kachhap 29786f5362eSLukasz Majewski if (pdata->test_mux) 298bfb2b88cSBartlomiej Zolnierkiewicz con |= (pdata->test_mux << EXYNOS4412_MUX_ADDR_SHIFT); 29986f5362eSLukasz Majewski 30099d67fb9SBartlomiej Zolnierkiewicz con &= ~(EXYNOS_TMU_REF_VOLTAGE_MASK << EXYNOS_TMU_REF_VOLTAGE_SHIFT); 30199d67fb9SBartlomiej Zolnierkiewicz con |= pdata->reference_voltage << EXYNOS_TMU_REF_VOLTAGE_SHIFT; 302d0a0ce3eSAmit Daniel Kachhap 30399d67fb9SBartlomiej Zolnierkiewicz con &= ~(EXYNOS_TMU_BUF_SLOPE_SEL_MASK << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT); 30499d67fb9SBartlomiej Zolnierkiewicz con |= (pdata->gain << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT); 305d0a0ce3eSAmit Daniel Kachhap 306d0a0ce3eSAmit Daniel Kachhap if (pdata->noise_cancel_mode) { 307b9504a6aSBartlomiej Zolnierkiewicz con &= ~(EXYNOS_TMU_TRIP_MODE_MASK << EXYNOS_TMU_TRIP_MODE_SHIFT); 308b9504a6aSBartlomiej Zolnierkiewicz con |= (pdata->noise_cancel_mode << EXYNOS_TMU_TRIP_MODE_SHIFT); 30959dfa54cSAmit Daniel Kachhap } 31059dfa54cSAmit Daniel Kachhap 31159dfa54cSAmit Daniel Kachhap if (on) { 31299d67fb9SBartlomiej Zolnierkiewicz con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT); 313d0a0ce3eSAmit Daniel Kachhap interrupt_en = 314b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[3] << reg->inten_rise3_shift | 315b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[2] << reg->inten_rise2_shift | 316b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[1] << reg->inten_rise1_shift | 317b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[0] << reg->inten_rise0_shift; 318f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, FALLING_TRIP)) 319d0a0ce3eSAmit Daniel Kachhap interrupt_en |= 320b8d582b9SAmit Daniel Kachhap interrupt_en << reg->inten_fall0_shift; 32159dfa54cSAmit Daniel Kachhap } else { 32299d67fb9SBartlomiej Zolnierkiewicz con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT); 32359dfa54cSAmit Daniel Kachhap interrupt_en = 0; /* Disable all interrupts */ 32459dfa54cSAmit Daniel Kachhap } 325b8d582b9SAmit Daniel Kachhap writel(interrupt_en, data->base + reg->tmu_inten); 326b8d582b9SAmit Daniel Kachhap writel(con, data->base + reg->tmu_ctrl); 32759dfa54cSAmit Daniel Kachhap 32859dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 32959dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 33059dfa54cSAmit Daniel Kachhap } 33159dfa54cSAmit Daniel Kachhap 33259dfa54cSAmit Daniel Kachhap static int exynos_tmu_read(struct exynos_tmu_data *data) 33359dfa54cSAmit Daniel Kachhap { 334b8d582b9SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 335b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 33659dfa54cSAmit Daniel Kachhap u8 temp_code; 33759dfa54cSAmit Daniel Kachhap int temp; 33859dfa54cSAmit Daniel Kachhap 33959dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 34059dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 34159dfa54cSAmit Daniel Kachhap 342b8d582b9SAmit Daniel Kachhap temp_code = readb(data->base + reg->tmu_cur_temp); 34359dfa54cSAmit Daniel Kachhap 344ddb31d43SBartlomiej Zolnierkiewicz if (data->soc == SOC_ARCH_EXYNOS4210) 345ddb31d43SBartlomiej Zolnierkiewicz /* temp_code should range between 75 and 175 */ 346ddb31d43SBartlomiej Zolnierkiewicz if (temp_code < 75 || temp_code > 175) { 347ddb31d43SBartlomiej Zolnierkiewicz temp = -ENODATA; 348ddb31d43SBartlomiej Zolnierkiewicz goto out; 349ddb31d43SBartlomiej Zolnierkiewicz } 350ddb31d43SBartlomiej Zolnierkiewicz 351ddb31d43SBartlomiej Zolnierkiewicz temp = code_to_temp(data, temp_code); 352ddb31d43SBartlomiej Zolnierkiewicz out: 35359dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 35459dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 35559dfa54cSAmit Daniel Kachhap 35659dfa54cSAmit Daniel Kachhap return temp; 35759dfa54cSAmit Daniel Kachhap } 35859dfa54cSAmit Daniel Kachhap 35959dfa54cSAmit Daniel Kachhap #ifdef CONFIG_THERMAL_EMULATION 36059dfa54cSAmit Daniel Kachhap static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp) 36159dfa54cSAmit Daniel Kachhap { 36259dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = drv_data; 363b8d582b9SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 364b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 365b8d582b9SAmit Daniel Kachhap unsigned int val; 36659dfa54cSAmit Daniel Kachhap int ret = -EINVAL; 36759dfa54cSAmit Daniel Kachhap 368f4dae753SAmit Daniel Kachhap if (!TMU_SUPPORTS(pdata, EMULATION)) 36959dfa54cSAmit Daniel Kachhap goto out; 37059dfa54cSAmit Daniel Kachhap 37159dfa54cSAmit Daniel Kachhap if (temp && temp < MCELSIUS) 37259dfa54cSAmit Daniel Kachhap goto out; 37359dfa54cSAmit Daniel Kachhap 37459dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 37559dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 37659dfa54cSAmit Daniel Kachhap 377b8d582b9SAmit Daniel Kachhap val = readl(data->base + reg->emul_con); 37859dfa54cSAmit Daniel Kachhap 37959dfa54cSAmit Daniel Kachhap if (temp) { 38059dfa54cSAmit Daniel Kachhap temp /= MCELSIUS; 38159dfa54cSAmit Daniel Kachhap 382f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, EMUL_TIME)) { 3836070c2caSBartlomiej Zolnierkiewicz val &= ~(EXYNOS_EMUL_TIME_MASK << EXYNOS_EMUL_TIME_SHIFT); 3846070c2caSBartlomiej Zolnierkiewicz val |= (EXYNOS_EMUL_TIME << EXYNOS_EMUL_TIME_SHIFT); 385f4dae753SAmit Daniel Kachhap } 3869e288d64SBartlomiej Zolnierkiewicz val &= ~(EXYNOS_EMUL_DATA_MASK << EXYNOS_EMUL_DATA_SHIFT); 3879e288d64SBartlomiej Zolnierkiewicz val |= (temp_to_code(data, temp) << EXYNOS_EMUL_DATA_SHIFT) | 388f4dae753SAmit Daniel Kachhap EXYNOS_EMUL_ENABLE; 38959dfa54cSAmit Daniel Kachhap } else { 390b8d582b9SAmit Daniel Kachhap val &= ~EXYNOS_EMUL_ENABLE; 39159dfa54cSAmit Daniel Kachhap } 39259dfa54cSAmit Daniel Kachhap 393b8d582b9SAmit Daniel Kachhap writel(val, data->base + reg->emul_con); 39459dfa54cSAmit Daniel Kachhap 39559dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 39659dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 39759dfa54cSAmit Daniel Kachhap return 0; 39859dfa54cSAmit Daniel Kachhap out: 39959dfa54cSAmit Daniel Kachhap return ret; 40059dfa54cSAmit Daniel Kachhap } 40159dfa54cSAmit Daniel Kachhap #else 40259dfa54cSAmit Daniel Kachhap static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp) 40359dfa54cSAmit Daniel Kachhap { return -EINVAL; } 40459dfa54cSAmit Daniel Kachhap #endif/*CONFIG_THERMAL_EMULATION*/ 40559dfa54cSAmit Daniel Kachhap 40659dfa54cSAmit Daniel Kachhap static void exynos_tmu_work(struct work_struct *work) 40759dfa54cSAmit Daniel Kachhap { 40859dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = container_of(work, 40959dfa54cSAmit Daniel Kachhap struct exynos_tmu_data, irq_work); 410b835ced1SBartlomiej Zolnierkiewicz unsigned int val_type; 411a0395eeeSAmit Daniel Kachhap 41214a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 41314a11dc7SNaveen Krishna Chatradhi clk_enable(data->clk_sec); 414a0395eeeSAmit Daniel Kachhap /* Find which sensor generated this interrupt */ 415421d5d12SBartlomiej Zolnierkiewicz if (data->soc == SOC_ARCH_EXYNOS5440) { 416421d5d12SBartlomiej Zolnierkiewicz val_type = readl(data->base_second + EXYNOS5440_TMU_IRQ_STATUS); 417a0395eeeSAmit Daniel Kachhap if (!((val_type >> data->id) & 0x1)) 418a0395eeeSAmit Daniel Kachhap goto out; 419a0395eeeSAmit Daniel Kachhap } 42014a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 42114a11dc7SNaveen Krishna Chatradhi clk_disable(data->clk_sec); 42259dfa54cSAmit Daniel Kachhap 423cebe7373SAmit Daniel Kachhap exynos_report_trigger(data->reg_conf); 42459dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 42559dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 426b8d582b9SAmit Daniel Kachhap 427a4463c4fSAmit Daniel Kachhap /* TODO: take action based on particular interrupt */ 428b835ced1SBartlomiej Zolnierkiewicz exynos_tmu_clear_irqs(data); 429b8d582b9SAmit Daniel Kachhap 43059dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 43159dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 432a0395eeeSAmit Daniel Kachhap out: 43359dfa54cSAmit Daniel Kachhap enable_irq(data->irq); 43459dfa54cSAmit Daniel Kachhap } 43559dfa54cSAmit Daniel Kachhap 43659dfa54cSAmit Daniel Kachhap static irqreturn_t exynos_tmu_irq(int irq, void *id) 43759dfa54cSAmit Daniel Kachhap { 43859dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = id; 43959dfa54cSAmit Daniel Kachhap 44059dfa54cSAmit Daniel Kachhap disable_irq_nosync(irq); 44159dfa54cSAmit Daniel Kachhap schedule_work(&data->irq_work); 44259dfa54cSAmit Daniel Kachhap 44359dfa54cSAmit Daniel Kachhap return IRQ_HANDLED; 44459dfa54cSAmit Daniel Kachhap } 44559dfa54cSAmit Daniel Kachhap 44659dfa54cSAmit Daniel Kachhap static const struct of_device_id exynos_tmu_match[] = { 44759dfa54cSAmit Daniel Kachhap { 4481fe56dc1SChanwoo Choi .compatible = "samsung,exynos3250-tmu", 4491fe56dc1SChanwoo Choi .data = (void *)EXYNOS3250_TMU_DRV_DATA, 4501fe56dc1SChanwoo Choi }, 4511fe56dc1SChanwoo Choi { 45259dfa54cSAmit Daniel Kachhap .compatible = "samsung,exynos4210-tmu", 45359dfa54cSAmit Daniel Kachhap .data = (void *)EXYNOS4210_TMU_DRV_DATA, 45459dfa54cSAmit Daniel Kachhap }, 45559dfa54cSAmit Daniel Kachhap { 45659dfa54cSAmit Daniel Kachhap .compatible = "samsung,exynos4412-tmu", 45714ddfaecSLukasz Majewski .data = (void *)EXYNOS4412_TMU_DRV_DATA, 45859dfa54cSAmit Daniel Kachhap }, 45959dfa54cSAmit Daniel Kachhap { 46059dfa54cSAmit Daniel Kachhap .compatible = "samsung,exynos5250-tmu", 461e6b7991eSAmit Daniel Kachhap .data = (void *)EXYNOS5250_TMU_DRV_DATA, 46259dfa54cSAmit Daniel Kachhap }, 46390542546SAmit Daniel Kachhap { 464923488a5SNaveen Krishna Chatradhi .compatible = "samsung,exynos5260-tmu", 465923488a5SNaveen Krishna Chatradhi .data = (void *)EXYNOS5260_TMU_DRV_DATA, 466923488a5SNaveen Krishna Chatradhi }, 467923488a5SNaveen Krishna Chatradhi { 46814a11dc7SNaveen Krishna Chatradhi .compatible = "samsung,exynos5420-tmu", 46914a11dc7SNaveen Krishna Chatradhi .data = (void *)EXYNOS5420_TMU_DRV_DATA, 47014a11dc7SNaveen Krishna Chatradhi }, 47114a11dc7SNaveen Krishna Chatradhi { 47214a11dc7SNaveen Krishna Chatradhi .compatible = "samsung,exynos5420-tmu-ext-triminfo", 47314a11dc7SNaveen Krishna Chatradhi .data = (void *)EXYNOS5420_TMU_DRV_DATA, 47414a11dc7SNaveen Krishna Chatradhi }, 47514a11dc7SNaveen Krishna Chatradhi { 47690542546SAmit Daniel Kachhap .compatible = "samsung,exynos5440-tmu", 47790542546SAmit Daniel Kachhap .data = (void *)EXYNOS5440_TMU_DRV_DATA, 47890542546SAmit Daniel Kachhap }, 47959dfa54cSAmit Daniel Kachhap {}, 48059dfa54cSAmit Daniel Kachhap }; 48159dfa54cSAmit Daniel Kachhap MODULE_DEVICE_TABLE(of, exynos_tmu_match); 48259dfa54cSAmit Daniel Kachhap 48359dfa54cSAmit Daniel Kachhap static inline struct exynos_tmu_platform_data *exynos_get_driver_data( 484cebe7373SAmit Daniel Kachhap struct platform_device *pdev, int id) 48559dfa54cSAmit Daniel Kachhap { 486cebe7373SAmit Daniel Kachhap struct exynos_tmu_init_data *data_table; 487cebe7373SAmit Daniel Kachhap struct exynos_tmu_platform_data *tmu_data; 48859dfa54cSAmit Daniel Kachhap const struct of_device_id *match; 48973b5b1d7SSachin Kamat 49059dfa54cSAmit Daniel Kachhap match = of_match_node(exynos_tmu_match, pdev->dev.of_node); 49159dfa54cSAmit Daniel Kachhap if (!match) 49259dfa54cSAmit Daniel Kachhap return NULL; 493cebe7373SAmit Daniel Kachhap data_table = (struct exynos_tmu_init_data *) match->data; 494cebe7373SAmit Daniel Kachhap if (!data_table || id >= data_table->tmu_count) 495cebe7373SAmit Daniel Kachhap return NULL; 496cebe7373SAmit Daniel Kachhap tmu_data = data_table->tmu_data; 497cebe7373SAmit Daniel Kachhap return (struct exynos_tmu_platform_data *) (tmu_data + id); 49859dfa54cSAmit Daniel Kachhap } 49959dfa54cSAmit Daniel Kachhap 500cebe7373SAmit Daniel Kachhap static int exynos_map_dt_data(struct platform_device *pdev) 50159dfa54cSAmit Daniel Kachhap { 502cebe7373SAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 503cebe7373SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata; 504cebe7373SAmit Daniel Kachhap struct resource res; 505498d22f6SAmit Daniel Kachhap int ret; 50659dfa54cSAmit Daniel Kachhap 50773b5b1d7SSachin Kamat if (!data || !pdev->dev.of_node) 508cebe7373SAmit Daniel Kachhap return -ENODEV; 50959dfa54cSAmit Daniel Kachhap 510498d22f6SAmit Daniel Kachhap /* 511498d22f6SAmit Daniel Kachhap * Try enabling the regulator if found 512498d22f6SAmit Daniel Kachhap * TODO: Add regulator as an SOC feature, so that regulator enable 513498d22f6SAmit Daniel Kachhap * is a compulsory call. 514498d22f6SAmit Daniel Kachhap */ 515498d22f6SAmit Daniel Kachhap data->regulator = devm_regulator_get(&pdev->dev, "vtmu"); 516498d22f6SAmit Daniel Kachhap if (!IS_ERR(data->regulator)) { 517498d22f6SAmit Daniel Kachhap ret = regulator_enable(data->regulator); 518498d22f6SAmit Daniel Kachhap if (ret) { 519498d22f6SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to enable vtmu\n"); 520498d22f6SAmit Daniel Kachhap return ret; 521498d22f6SAmit Daniel Kachhap } 522498d22f6SAmit Daniel Kachhap } else { 523498d22f6SAmit Daniel Kachhap dev_info(&pdev->dev, "Regulator node (vtmu) not found\n"); 524498d22f6SAmit Daniel Kachhap } 525498d22f6SAmit Daniel Kachhap 526cebe7373SAmit Daniel Kachhap data->id = of_alias_get_id(pdev->dev.of_node, "tmuctrl"); 527cebe7373SAmit Daniel Kachhap if (data->id < 0) 528cebe7373SAmit Daniel Kachhap data->id = 0; 529cebe7373SAmit Daniel Kachhap 530cebe7373SAmit Daniel Kachhap data->irq = irq_of_parse_and_map(pdev->dev.of_node, 0); 531cebe7373SAmit Daniel Kachhap if (data->irq <= 0) { 532cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to get IRQ\n"); 533cebe7373SAmit Daniel Kachhap return -ENODEV; 534cebe7373SAmit Daniel Kachhap } 535cebe7373SAmit Daniel Kachhap 536cebe7373SAmit Daniel Kachhap if (of_address_to_resource(pdev->dev.of_node, 0, &res)) { 537cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to get Resource 0\n"); 538cebe7373SAmit Daniel Kachhap return -ENODEV; 539cebe7373SAmit Daniel Kachhap } 540cebe7373SAmit Daniel Kachhap 541cebe7373SAmit Daniel Kachhap data->base = devm_ioremap(&pdev->dev, res.start, resource_size(&res)); 542cebe7373SAmit Daniel Kachhap if (!data->base) { 543cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to ioremap memory\n"); 544cebe7373SAmit Daniel Kachhap return -EADDRNOTAVAIL; 545cebe7373SAmit Daniel Kachhap } 546cebe7373SAmit Daniel Kachhap 547cebe7373SAmit Daniel Kachhap pdata = exynos_get_driver_data(pdev, data->id); 54859dfa54cSAmit Daniel Kachhap if (!pdata) { 54959dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "No platform init data supplied.\n"); 55059dfa54cSAmit Daniel Kachhap return -ENODEV; 55159dfa54cSAmit Daniel Kachhap } 552cebe7373SAmit Daniel Kachhap data->pdata = pdata; 553d9b6ee14SAmit Daniel Kachhap /* 554d9b6ee14SAmit Daniel Kachhap * Check if the TMU shares some registers and then try to map the 555d9b6ee14SAmit Daniel Kachhap * memory of common registers. 556d9b6ee14SAmit Daniel Kachhap */ 5579025d563SNaveen Krishna Chatradhi if (!TMU_SUPPORTS(pdata, ADDRESS_MULTIPLE)) 558d9b6ee14SAmit Daniel Kachhap return 0; 559d9b6ee14SAmit Daniel Kachhap 560d9b6ee14SAmit Daniel Kachhap if (of_address_to_resource(pdev->dev.of_node, 1, &res)) { 561d9b6ee14SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to get Resource 1\n"); 562d9b6ee14SAmit Daniel Kachhap return -ENODEV; 563d9b6ee14SAmit Daniel Kachhap } 564d9b6ee14SAmit Daniel Kachhap 5659025d563SNaveen Krishna Chatradhi data->base_second = devm_ioremap(&pdev->dev, res.start, 566d9b6ee14SAmit Daniel Kachhap resource_size(&res)); 5679025d563SNaveen Krishna Chatradhi if (!data->base_second) { 568d9b6ee14SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to ioremap memory\n"); 569d9b6ee14SAmit Daniel Kachhap return -ENOMEM; 570d9b6ee14SAmit Daniel Kachhap } 571cebe7373SAmit Daniel Kachhap 572cebe7373SAmit Daniel Kachhap return 0; 573cebe7373SAmit Daniel Kachhap } 574cebe7373SAmit Daniel Kachhap 575cebe7373SAmit Daniel Kachhap static int exynos_tmu_probe(struct platform_device *pdev) 576cebe7373SAmit Daniel Kachhap { 577cebe7373SAmit Daniel Kachhap struct exynos_tmu_data *data; 578cebe7373SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata; 579cebe7373SAmit Daniel Kachhap struct thermal_sensor_conf *sensor_conf; 580cebe7373SAmit Daniel Kachhap int ret, i; 581cebe7373SAmit Daniel Kachhap 58259dfa54cSAmit Daniel Kachhap data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data), 58359dfa54cSAmit Daniel Kachhap GFP_KERNEL); 5842a9675b3SJingoo Han if (!data) 58559dfa54cSAmit Daniel Kachhap return -ENOMEM; 58659dfa54cSAmit Daniel Kachhap 587cebe7373SAmit Daniel Kachhap platform_set_drvdata(pdev, data); 588cebe7373SAmit Daniel Kachhap mutex_init(&data->lock); 589cebe7373SAmit Daniel Kachhap 590cebe7373SAmit Daniel Kachhap ret = exynos_map_dt_data(pdev); 591cebe7373SAmit Daniel Kachhap if (ret) 592cebe7373SAmit Daniel Kachhap return ret; 593cebe7373SAmit Daniel Kachhap 594cebe7373SAmit Daniel Kachhap pdata = data->pdata; 59559dfa54cSAmit Daniel Kachhap 59659dfa54cSAmit Daniel Kachhap INIT_WORK(&data->irq_work, exynos_tmu_work); 59759dfa54cSAmit Daniel Kachhap 59859dfa54cSAmit Daniel Kachhap data->clk = devm_clk_get(&pdev->dev, "tmu_apbif"); 59959dfa54cSAmit Daniel Kachhap if (IS_ERR(data->clk)) { 60059dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to get clock\n"); 60159dfa54cSAmit Daniel Kachhap return PTR_ERR(data->clk); 60259dfa54cSAmit Daniel Kachhap } 60359dfa54cSAmit Daniel Kachhap 60414a11dc7SNaveen Krishna Chatradhi data->clk_sec = devm_clk_get(&pdev->dev, "tmu_triminfo_apbif"); 60514a11dc7SNaveen Krishna Chatradhi if (IS_ERR(data->clk_sec)) { 60614a11dc7SNaveen Krishna Chatradhi if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) { 60714a11dc7SNaveen Krishna Chatradhi dev_err(&pdev->dev, "Failed to get triminfo clock\n"); 60814a11dc7SNaveen Krishna Chatradhi return PTR_ERR(data->clk_sec); 60914a11dc7SNaveen Krishna Chatradhi } 61014a11dc7SNaveen Krishna Chatradhi } else { 61114a11dc7SNaveen Krishna Chatradhi ret = clk_prepare(data->clk_sec); 61214a11dc7SNaveen Krishna Chatradhi if (ret) { 61314a11dc7SNaveen Krishna Chatradhi dev_err(&pdev->dev, "Failed to get clock\n"); 61459dfa54cSAmit Daniel Kachhap return ret; 61514a11dc7SNaveen Krishna Chatradhi } 61614a11dc7SNaveen Krishna Chatradhi } 61714a11dc7SNaveen Krishna Chatradhi 61814a11dc7SNaveen Krishna Chatradhi ret = clk_prepare(data->clk); 61914a11dc7SNaveen Krishna Chatradhi if (ret) { 62014a11dc7SNaveen Krishna Chatradhi dev_err(&pdev->dev, "Failed to get clock\n"); 62114a11dc7SNaveen Krishna Chatradhi goto err_clk_sec; 62214a11dc7SNaveen Krishna Chatradhi } 62359dfa54cSAmit Daniel Kachhap 6241fe56dc1SChanwoo Choi if (pdata->type == SOC_ARCH_EXYNOS3250 || 6251fe56dc1SChanwoo Choi pdata->type == SOC_ARCH_EXYNOS4210 || 62614ddfaecSLukasz Majewski pdata->type == SOC_ARCH_EXYNOS4412 || 62714ddfaecSLukasz Majewski pdata->type == SOC_ARCH_EXYNOS5250 || 628923488a5SNaveen Krishna Chatradhi pdata->type == SOC_ARCH_EXYNOS5260 || 62914a11dc7SNaveen Krishna Chatradhi pdata->type == SOC_ARCH_EXYNOS5420_TRIMINFO || 630a0395eeeSAmit Daniel Kachhap pdata->type == SOC_ARCH_EXYNOS5440) 63159dfa54cSAmit Daniel Kachhap data->soc = pdata->type; 63259dfa54cSAmit Daniel Kachhap else { 63359dfa54cSAmit Daniel Kachhap ret = -EINVAL; 63459dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Platform not supported\n"); 63559dfa54cSAmit Daniel Kachhap goto err_clk; 63659dfa54cSAmit Daniel Kachhap } 63759dfa54cSAmit Daniel Kachhap 63859dfa54cSAmit Daniel Kachhap ret = exynos_tmu_initialize(pdev); 63959dfa54cSAmit Daniel Kachhap if (ret) { 64059dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to initialize TMU\n"); 64159dfa54cSAmit Daniel Kachhap goto err_clk; 64259dfa54cSAmit Daniel Kachhap } 64359dfa54cSAmit Daniel Kachhap 64459dfa54cSAmit Daniel Kachhap exynos_tmu_control(pdev, true); 64559dfa54cSAmit Daniel Kachhap 646cebe7373SAmit Daniel Kachhap /* Allocate a structure to register with the exynos core thermal */ 647cebe7373SAmit Daniel Kachhap sensor_conf = devm_kzalloc(&pdev->dev, 648cebe7373SAmit Daniel Kachhap sizeof(struct thermal_sensor_conf), GFP_KERNEL); 649cebe7373SAmit Daniel Kachhap if (!sensor_conf) { 650cebe7373SAmit Daniel Kachhap ret = -ENOMEM; 651cebe7373SAmit Daniel Kachhap goto err_clk; 652cebe7373SAmit Daniel Kachhap } 653cebe7373SAmit Daniel Kachhap sprintf(sensor_conf->name, "therm_zone%d", data->id); 654cebe7373SAmit Daniel Kachhap sensor_conf->read_temperature = (int (*)(void *))exynos_tmu_read; 655cebe7373SAmit Daniel Kachhap sensor_conf->write_emul_temp = 656cebe7373SAmit Daniel Kachhap (int (*)(void *, unsigned long))exynos_tmu_set_emulation; 657cebe7373SAmit Daniel Kachhap sensor_conf->driver_data = data; 658cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trip_count = pdata->trigger_enable[0] + 659bb34b4c8SAmit Daniel Kachhap pdata->trigger_enable[1] + pdata->trigger_enable[2]+ 660bb34b4c8SAmit Daniel Kachhap pdata->trigger_enable[3]; 66159dfa54cSAmit Daniel Kachhap 662cebe7373SAmit Daniel Kachhap for (i = 0; i < sensor_conf->trip_data.trip_count; i++) { 663cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trip_val[i] = 66459dfa54cSAmit Daniel Kachhap pdata->threshold + pdata->trigger_levels[i]; 665cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trip_type[i] = 6665c3cf552SAmit Daniel Kachhap pdata->trigger_type[i]; 6675c3cf552SAmit Daniel Kachhap } 66859dfa54cSAmit Daniel Kachhap 669cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trigger_falling = pdata->threshold_falling; 67059dfa54cSAmit Daniel Kachhap 671cebe7373SAmit Daniel Kachhap sensor_conf->cooling_data.freq_clip_count = pdata->freq_tab_count; 67259dfa54cSAmit Daniel Kachhap for (i = 0; i < pdata->freq_tab_count; i++) { 673cebe7373SAmit Daniel Kachhap sensor_conf->cooling_data.freq_data[i].freq_clip_max = 67459dfa54cSAmit Daniel Kachhap pdata->freq_tab[i].freq_clip_max; 675cebe7373SAmit Daniel Kachhap sensor_conf->cooling_data.freq_data[i].temp_level = 67659dfa54cSAmit Daniel Kachhap pdata->freq_tab[i].temp_level; 67759dfa54cSAmit Daniel Kachhap } 678cebe7373SAmit Daniel Kachhap sensor_conf->dev = &pdev->dev; 679cebe7373SAmit Daniel Kachhap /* Register the sensor with thermal management interface */ 680cebe7373SAmit Daniel Kachhap ret = exynos_register_thermal(sensor_conf); 68159dfa54cSAmit Daniel Kachhap if (ret) { 68259dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to register thermal interface\n"); 68359dfa54cSAmit Daniel Kachhap goto err_clk; 68459dfa54cSAmit Daniel Kachhap } 685cebe7373SAmit Daniel Kachhap data->reg_conf = sensor_conf; 686cebe7373SAmit Daniel Kachhap 687cebe7373SAmit Daniel Kachhap ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq, 688cebe7373SAmit Daniel Kachhap IRQF_TRIGGER_RISING | IRQF_SHARED, dev_name(&pdev->dev), data); 689cebe7373SAmit Daniel Kachhap if (ret) { 690cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq); 691cebe7373SAmit Daniel Kachhap goto err_clk; 692cebe7373SAmit Daniel Kachhap } 69359dfa54cSAmit Daniel Kachhap 69459dfa54cSAmit Daniel Kachhap return 0; 69559dfa54cSAmit Daniel Kachhap err_clk: 69659dfa54cSAmit Daniel Kachhap clk_unprepare(data->clk); 69714a11dc7SNaveen Krishna Chatradhi err_clk_sec: 69814a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 69914a11dc7SNaveen Krishna Chatradhi clk_unprepare(data->clk_sec); 70059dfa54cSAmit Daniel Kachhap return ret; 70159dfa54cSAmit Daniel Kachhap } 70259dfa54cSAmit Daniel Kachhap 70359dfa54cSAmit Daniel Kachhap static int exynos_tmu_remove(struct platform_device *pdev) 70459dfa54cSAmit Daniel Kachhap { 70559dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 70659dfa54cSAmit Daniel Kachhap 707cebe7373SAmit Daniel Kachhap exynos_unregister_thermal(data->reg_conf); 70859dfa54cSAmit Daniel Kachhap 7094215688eSBartlomiej Zolnierkiewicz exynos_tmu_control(pdev, false); 7104215688eSBartlomiej Zolnierkiewicz 71159dfa54cSAmit Daniel Kachhap clk_unprepare(data->clk); 71214a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 71314a11dc7SNaveen Krishna Chatradhi clk_unprepare(data->clk_sec); 71459dfa54cSAmit Daniel Kachhap 715498d22f6SAmit Daniel Kachhap if (!IS_ERR(data->regulator)) 716498d22f6SAmit Daniel Kachhap regulator_disable(data->regulator); 717498d22f6SAmit Daniel Kachhap 71859dfa54cSAmit Daniel Kachhap return 0; 71959dfa54cSAmit Daniel Kachhap } 72059dfa54cSAmit Daniel Kachhap 72159dfa54cSAmit Daniel Kachhap #ifdef CONFIG_PM_SLEEP 72259dfa54cSAmit Daniel Kachhap static int exynos_tmu_suspend(struct device *dev) 72359dfa54cSAmit Daniel Kachhap { 72459dfa54cSAmit Daniel Kachhap exynos_tmu_control(to_platform_device(dev), false); 72559dfa54cSAmit Daniel Kachhap 72659dfa54cSAmit Daniel Kachhap return 0; 72759dfa54cSAmit Daniel Kachhap } 72859dfa54cSAmit Daniel Kachhap 72959dfa54cSAmit Daniel Kachhap static int exynos_tmu_resume(struct device *dev) 73059dfa54cSAmit Daniel Kachhap { 73159dfa54cSAmit Daniel Kachhap struct platform_device *pdev = to_platform_device(dev); 73259dfa54cSAmit Daniel Kachhap 73359dfa54cSAmit Daniel Kachhap exynos_tmu_initialize(pdev); 73459dfa54cSAmit Daniel Kachhap exynos_tmu_control(pdev, true); 73559dfa54cSAmit Daniel Kachhap 73659dfa54cSAmit Daniel Kachhap return 0; 73759dfa54cSAmit Daniel Kachhap } 73859dfa54cSAmit Daniel Kachhap 73959dfa54cSAmit Daniel Kachhap static SIMPLE_DEV_PM_OPS(exynos_tmu_pm, 74059dfa54cSAmit Daniel Kachhap exynos_tmu_suspend, exynos_tmu_resume); 74159dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM (&exynos_tmu_pm) 74259dfa54cSAmit Daniel Kachhap #else 74359dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM NULL 74459dfa54cSAmit Daniel Kachhap #endif 74559dfa54cSAmit Daniel Kachhap 74659dfa54cSAmit Daniel Kachhap static struct platform_driver exynos_tmu_driver = { 74759dfa54cSAmit Daniel Kachhap .driver = { 74859dfa54cSAmit Daniel Kachhap .name = "exynos-tmu", 74959dfa54cSAmit Daniel Kachhap .owner = THIS_MODULE, 75059dfa54cSAmit Daniel Kachhap .pm = EXYNOS_TMU_PM, 75173b5b1d7SSachin Kamat .of_match_table = exynos_tmu_match, 75259dfa54cSAmit Daniel Kachhap }, 75359dfa54cSAmit Daniel Kachhap .probe = exynos_tmu_probe, 75459dfa54cSAmit Daniel Kachhap .remove = exynos_tmu_remove, 75559dfa54cSAmit Daniel Kachhap }; 75659dfa54cSAmit Daniel Kachhap 75759dfa54cSAmit Daniel Kachhap module_platform_driver(exynos_tmu_driver); 75859dfa54cSAmit Daniel Kachhap 75959dfa54cSAmit Daniel Kachhap MODULE_DESCRIPTION("EXYNOS TMU Driver"); 76059dfa54cSAmit Daniel Kachhap MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>"); 76159dfa54cSAmit Daniel Kachhap MODULE_LICENSE("GPL"); 76259dfa54cSAmit Daniel Kachhap MODULE_ALIAS("platform:exynos-tmu"); 763