159dfa54cSAmit Daniel Kachhap /* 259dfa54cSAmit Daniel Kachhap * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit) 359dfa54cSAmit Daniel Kachhap * 459dfa54cSAmit Daniel Kachhap * Copyright (C) 2011 Samsung Electronics 559dfa54cSAmit Daniel Kachhap * Donggeun Kim <dg77.kim@samsung.com> 659dfa54cSAmit Daniel Kachhap * Amit Daniel Kachhap <amit.kachhap@linaro.org> 759dfa54cSAmit Daniel Kachhap * 859dfa54cSAmit Daniel Kachhap * This program is free software; you can redistribute it and/or modify 959dfa54cSAmit Daniel Kachhap * it under the terms of the GNU General Public License as published by 1059dfa54cSAmit Daniel Kachhap * the Free Software Foundation; either version 2 of the License, or 1159dfa54cSAmit Daniel Kachhap * (at your option) any later version. 1259dfa54cSAmit Daniel Kachhap * 1359dfa54cSAmit Daniel Kachhap * This program is distributed in the hope that it will be useful, 1459dfa54cSAmit Daniel Kachhap * but WITHOUT ANY WARRANTY; without even the implied warranty of 1559dfa54cSAmit Daniel Kachhap * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1659dfa54cSAmit Daniel Kachhap * GNU General Public License for more details. 1759dfa54cSAmit Daniel Kachhap * 1859dfa54cSAmit Daniel Kachhap * You should have received a copy of the GNU General Public License 1959dfa54cSAmit Daniel Kachhap * along with this program; if not, write to the Free Software 2059dfa54cSAmit Daniel Kachhap * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 2159dfa54cSAmit Daniel Kachhap * 2259dfa54cSAmit Daniel Kachhap */ 2359dfa54cSAmit Daniel Kachhap 2459dfa54cSAmit Daniel Kachhap #include <linux/clk.h> 2559dfa54cSAmit Daniel Kachhap #include <linux/io.h> 2659dfa54cSAmit Daniel Kachhap #include <linux/interrupt.h> 2759dfa54cSAmit Daniel Kachhap #include <linux/module.h> 2859dfa54cSAmit Daniel Kachhap #include <linux/of.h> 29cebe7373SAmit Daniel Kachhap #include <linux/of_address.h> 30cebe7373SAmit Daniel Kachhap #include <linux/of_irq.h> 3159dfa54cSAmit Daniel Kachhap #include <linux/platform_device.h> 32498d22f6SAmit Daniel Kachhap #include <linux/regulator/consumer.h> 3359dfa54cSAmit Daniel Kachhap 3459dfa54cSAmit Daniel Kachhap #include "exynos_thermal_common.h" 350c1836a6SAmit Daniel Kachhap #include "exynos_tmu.h" 36e6b7991eSAmit Daniel Kachhap #include "exynos_tmu_data.h" 3759dfa54cSAmit Daniel Kachhap 38cebe7373SAmit Daniel Kachhap /** 39cebe7373SAmit Daniel Kachhap * struct exynos_tmu_data : A structure to hold the private data of the TMU 40cebe7373SAmit Daniel Kachhap driver 41cebe7373SAmit Daniel Kachhap * @id: identifier of the one instance of the TMU controller. 42cebe7373SAmit Daniel Kachhap * @pdata: pointer to the tmu platform/configuration data 43cebe7373SAmit Daniel Kachhap * @base: base address of the single instance of the TMU controller. 449025d563SNaveen Krishna Chatradhi * @base_second: base address of the common registers of the TMU controller. 45cebe7373SAmit Daniel Kachhap * @irq: irq number of the TMU controller. 46cebe7373SAmit Daniel Kachhap * @soc: id of the SOC type. 47cebe7373SAmit Daniel Kachhap * @irq_work: pointer to the irq work structure. 48cebe7373SAmit Daniel Kachhap * @lock: lock to implement synchronization. 49cebe7373SAmit Daniel Kachhap * @clk: pointer to the clock structure. 50*14a11dc7SNaveen Krishna Chatradhi * @clk_sec: pointer to the clock structure for accessing the base_second. 51cebe7373SAmit Daniel Kachhap * @temp_error1: fused value of the first point trim. 52cebe7373SAmit Daniel Kachhap * @temp_error2: fused value of the second point trim. 53498d22f6SAmit Daniel Kachhap * @regulator: pointer to the TMU regulator structure. 54cebe7373SAmit Daniel Kachhap * @reg_conf: pointer to structure to register with core thermal. 55cebe7373SAmit Daniel Kachhap */ 5659dfa54cSAmit Daniel Kachhap struct exynos_tmu_data { 57cebe7373SAmit Daniel Kachhap int id; 5859dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata; 5959dfa54cSAmit Daniel Kachhap void __iomem *base; 609025d563SNaveen Krishna Chatradhi void __iomem *base_second; 6159dfa54cSAmit Daniel Kachhap int irq; 6259dfa54cSAmit Daniel Kachhap enum soc_type soc; 6359dfa54cSAmit Daniel Kachhap struct work_struct irq_work; 6459dfa54cSAmit Daniel Kachhap struct mutex lock; 65*14a11dc7SNaveen Krishna Chatradhi struct clk *clk, *clk_sec; 6659dfa54cSAmit Daniel Kachhap u8 temp_error1, temp_error2; 67498d22f6SAmit Daniel Kachhap struct regulator *regulator; 68cebe7373SAmit Daniel Kachhap struct thermal_sensor_conf *reg_conf; 6959dfa54cSAmit Daniel Kachhap }; 7059dfa54cSAmit Daniel Kachhap 7159dfa54cSAmit Daniel Kachhap /* 7259dfa54cSAmit Daniel Kachhap * TMU treats temperature as a mapped temperature code. 7359dfa54cSAmit Daniel Kachhap * The temperature is converted differently depending on the calibration type. 7459dfa54cSAmit Daniel Kachhap */ 7559dfa54cSAmit Daniel Kachhap static int temp_to_code(struct exynos_tmu_data *data, u8 temp) 7659dfa54cSAmit Daniel Kachhap { 7759dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 7859dfa54cSAmit Daniel Kachhap int temp_code; 7959dfa54cSAmit Daniel Kachhap 801928457eSAmit Daniel Kachhap if (pdata->cal_mode == HW_MODE) 811928457eSAmit Daniel Kachhap return temp; 821928457eSAmit Daniel Kachhap 8359dfa54cSAmit Daniel Kachhap if (data->soc == SOC_ARCH_EXYNOS4210) 8459dfa54cSAmit Daniel Kachhap /* temp should range between 25 and 125 */ 8559dfa54cSAmit Daniel Kachhap if (temp < 25 || temp > 125) { 8659dfa54cSAmit Daniel Kachhap temp_code = -EINVAL; 8759dfa54cSAmit Daniel Kachhap goto out; 8859dfa54cSAmit Daniel Kachhap } 8959dfa54cSAmit Daniel Kachhap 9059dfa54cSAmit Daniel Kachhap switch (pdata->cal_type) { 9159dfa54cSAmit Daniel Kachhap case TYPE_TWO_POINT_TRIMMING: 92bb34b4c8SAmit Daniel Kachhap temp_code = (temp - pdata->first_point_trim) * 9359dfa54cSAmit Daniel Kachhap (data->temp_error2 - data->temp_error1) / 94bb34b4c8SAmit Daniel Kachhap (pdata->second_point_trim - pdata->first_point_trim) + 95bb34b4c8SAmit Daniel Kachhap data->temp_error1; 9659dfa54cSAmit Daniel Kachhap break; 9759dfa54cSAmit Daniel Kachhap case TYPE_ONE_POINT_TRIMMING: 98bb34b4c8SAmit Daniel Kachhap temp_code = temp + data->temp_error1 - pdata->first_point_trim; 9959dfa54cSAmit Daniel Kachhap break; 10059dfa54cSAmit Daniel Kachhap default: 101bb34b4c8SAmit Daniel Kachhap temp_code = temp + pdata->default_temp_offset; 10259dfa54cSAmit Daniel Kachhap break; 10359dfa54cSAmit Daniel Kachhap } 10459dfa54cSAmit Daniel Kachhap out: 10559dfa54cSAmit Daniel Kachhap return temp_code; 10659dfa54cSAmit Daniel Kachhap } 10759dfa54cSAmit Daniel Kachhap 10859dfa54cSAmit Daniel Kachhap /* 10959dfa54cSAmit Daniel Kachhap * Calculate a temperature value from a temperature code. 11059dfa54cSAmit Daniel Kachhap * The unit of the temperature is degree Celsius. 11159dfa54cSAmit Daniel Kachhap */ 11259dfa54cSAmit Daniel Kachhap static int code_to_temp(struct exynos_tmu_data *data, u8 temp_code) 11359dfa54cSAmit Daniel Kachhap { 11459dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 11559dfa54cSAmit Daniel Kachhap int temp; 11659dfa54cSAmit Daniel Kachhap 1171928457eSAmit Daniel Kachhap if (pdata->cal_mode == HW_MODE) 1181928457eSAmit Daniel Kachhap return temp_code; 1191928457eSAmit Daniel Kachhap 12059dfa54cSAmit Daniel Kachhap if (data->soc == SOC_ARCH_EXYNOS4210) 12159dfa54cSAmit Daniel Kachhap /* temp_code should range between 75 and 175 */ 12259dfa54cSAmit Daniel Kachhap if (temp_code < 75 || temp_code > 175) { 12359dfa54cSAmit Daniel Kachhap temp = -ENODATA; 12459dfa54cSAmit Daniel Kachhap goto out; 12559dfa54cSAmit Daniel Kachhap } 12659dfa54cSAmit Daniel Kachhap 12759dfa54cSAmit Daniel Kachhap switch (pdata->cal_type) { 12859dfa54cSAmit Daniel Kachhap case TYPE_TWO_POINT_TRIMMING: 129bb34b4c8SAmit Daniel Kachhap temp = (temp_code - data->temp_error1) * 130bb34b4c8SAmit Daniel Kachhap (pdata->second_point_trim - pdata->first_point_trim) / 131bb34b4c8SAmit Daniel Kachhap (data->temp_error2 - data->temp_error1) + 132bb34b4c8SAmit Daniel Kachhap pdata->first_point_trim; 13359dfa54cSAmit Daniel Kachhap break; 13459dfa54cSAmit Daniel Kachhap case TYPE_ONE_POINT_TRIMMING: 135bb34b4c8SAmit Daniel Kachhap temp = temp_code - data->temp_error1 + pdata->first_point_trim; 13659dfa54cSAmit Daniel Kachhap break; 13759dfa54cSAmit Daniel Kachhap default: 138bb34b4c8SAmit Daniel Kachhap temp = temp_code - pdata->default_temp_offset; 13959dfa54cSAmit Daniel Kachhap break; 14059dfa54cSAmit Daniel Kachhap } 14159dfa54cSAmit Daniel Kachhap out: 14259dfa54cSAmit Daniel Kachhap return temp; 14359dfa54cSAmit Daniel Kachhap } 14459dfa54cSAmit Daniel Kachhap 14559dfa54cSAmit Daniel Kachhap static int exynos_tmu_initialize(struct platform_device *pdev) 14659dfa54cSAmit Daniel Kachhap { 14759dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 14859dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 149b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 1507ca04e58SAmit Daniel Kachhap unsigned int status, trim_info = 0, con; 15159dfa54cSAmit Daniel Kachhap unsigned int rising_threshold = 0, falling_threshold = 0; 15259dfa54cSAmit Daniel Kachhap int ret = 0, threshold_code, i, trigger_levs = 0; 15359dfa54cSAmit Daniel Kachhap 15459dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 15559dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 156*14a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 157*14a11dc7SNaveen Krishna Chatradhi clk_enable(data->clk_sec); 15859dfa54cSAmit Daniel Kachhap 159f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, READY_STATUS)) { 160b8d582b9SAmit Daniel Kachhap status = readb(data->base + reg->tmu_status); 16159dfa54cSAmit Daniel Kachhap if (!status) { 16259dfa54cSAmit Daniel Kachhap ret = -EBUSY; 16359dfa54cSAmit Daniel Kachhap goto out; 16459dfa54cSAmit Daniel Kachhap } 165f4dae753SAmit Daniel Kachhap } 16659dfa54cSAmit Daniel Kachhap 167f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, TRIM_RELOAD)) 168b8d582b9SAmit Daniel Kachhap __raw_writel(1, data->base + reg->triminfo_ctrl); 169b8d582b9SAmit Daniel Kachhap 1701928457eSAmit Daniel Kachhap if (pdata->cal_mode == HW_MODE) 1711928457eSAmit Daniel Kachhap goto skip_calib_data; 1721928457eSAmit Daniel Kachhap 17359dfa54cSAmit Daniel Kachhap /* Save trimming info in order to perform calibration */ 174a0395eeeSAmit Daniel Kachhap if (data->soc == SOC_ARCH_EXYNOS5440) { 175a0395eeeSAmit Daniel Kachhap /* 176a0395eeeSAmit Daniel Kachhap * For exynos5440 soc triminfo value is swapped between TMU0 and 177a0395eeeSAmit Daniel Kachhap * TMU2, so the below logic is needed. 178a0395eeeSAmit Daniel Kachhap */ 179a0395eeeSAmit Daniel Kachhap switch (data->id) { 180a0395eeeSAmit Daniel Kachhap case 0: 181a0395eeeSAmit Daniel Kachhap trim_info = readl(data->base + 182a0395eeeSAmit Daniel Kachhap EXYNOS5440_EFUSE_SWAP_OFFSET + reg->triminfo_data); 183a0395eeeSAmit Daniel Kachhap break; 184a0395eeeSAmit Daniel Kachhap case 1: 185b8d582b9SAmit Daniel Kachhap trim_info = readl(data->base + reg->triminfo_data); 186a0395eeeSAmit Daniel Kachhap break; 187a0395eeeSAmit Daniel Kachhap case 2: 188a0395eeeSAmit Daniel Kachhap trim_info = readl(data->base - 189a0395eeeSAmit Daniel Kachhap EXYNOS5440_EFUSE_SWAP_OFFSET + reg->triminfo_data); 190a0395eeeSAmit Daniel Kachhap } 191a0395eeeSAmit Daniel Kachhap } else { 192*14a11dc7SNaveen Krishna Chatradhi /* On exynos5420 the triminfo register is in the shared space */ 193*14a11dc7SNaveen Krishna Chatradhi if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) 194*14a11dc7SNaveen Krishna Chatradhi trim_info = readl(data->base_second + 195*14a11dc7SNaveen Krishna Chatradhi reg->triminfo_data); 196*14a11dc7SNaveen Krishna Chatradhi else 197a0395eeeSAmit Daniel Kachhap trim_info = readl(data->base + reg->triminfo_data); 198a0395eeeSAmit Daniel Kachhap } 199b8d582b9SAmit Daniel Kachhap data->temp_error1 = trim_info & EXYNOS_TMU_TEMP_MASK; 200b8d582b9SAmit Daniel Kachhap data->temp_error2 = ((trim_info >> reg->triminfo_85_shift) & 201b8d582b9SAmit Daniel Kachhap EXYNOS_TMU_TEMP_MASK); 20259dfa54cSAmit Daniel Kachhap 2035000806cSAmit Daniel Kachhap if (!data->temp_error1 || 2045000806cSAmit Daniel Kachhap (pdata->min_efuse_value > data->temp_error1) || 2055000806cSAmit Daniel Kachhap (data->temp_error1 > pdata->max_efuse_value)) 2065000806cSAmit Daniel Kachhap data->temp_error1 = pdata->efuse_value & EXYNOS_TMU_TEMP_MASK; 2075000806cSAmit Daniel Kachhap 2085000806cSAmit Daniel Kachhap if (!data->temp_error2) 2095000806cSAmit Daniel Kachhap data->temp_error2 = 2105000806cSAmit Daniel Kachhap (pdata->efuse_value >> reg->triminfo_85_shift) & 2115000806cSAmit Daniel Kachhap EXYNOS_TMU_TEMP_MASK; 21259dfa54cSAmit Daniel Kachhap 2131928457eSAmit Daniel Kachhap skip_calib_data: 2147ca04e58SAmit Daniel Kachhap if (pdata->max_trigger_level > MAX_THRESHOLD_LEVS) { 2157ca04e58SAmit Daniel Kachhap dev_err(&pdev->dev, "Invalid max trigger level\n"); 21660acb389SJulia Lawall ret = -EINVAL; 2177ca04e58SAmit Daniel Kachhap goto out; 2187ca04e58SAmit Daniel Kachhap } 2197ca04e58SAmit Daniel Kachhap 2207ca04e58SAmit Daniel Kachhap for (i = 0; i < pdata->max_trigger_level; i++) { 2217ca04e58SAmit Daniel Kachhap if (!pdata->trigger_levels[i]) 2227ca04e58SAmit Daniel Kachhap continue; 2237ca04e58SAmit Daniel Kachhap 2247ca04e58SAmit Daniel Kachhap if ((pdata->trigger_type[i] == HW_TRIP) && 2257ca04e58SAmit Daniel Kachhap (!pdata->trigger_levels[pdata->max_trigger_level - 1])) { 2267ca04e58SAmit Daniel Kachhap dev_err(&pdev->dev, "Invalid hw trigger level\n"); 2277ca04e58SAmit Daniel Kachhap ret = -EINVAL; 2287ca04e58SAmit Daniel Kachhap goto out; 2297ca04e58SAmit Daniel Kachhap } 2307ca04e58SAmit Daniel Kachhap 2317ca04e58SAmit Daniel Kachhap /* Count trigger levels except the HW trip*/ 2327ca04e58SAmit Daniel Kachhap if (!(pdata->trigger_type[i] == HW_TRIP)) 23359dfa54cSAmit Daniel Kachhap trigger_levs++; 2347ca04e58SAmit Daniel Kachhap } 23559dfa54cSAmit Daniel Kachhap 23659dfa54cSAmit Daniel Kachhap if (data->soc == SOC_ARCH_EXYNOS4210) { 23759dfa54cSAmit Daniel Kachhap /* Write temperature code for threshold */ 23859dfa54cSAmit Daniel Kachhap threshold_code = temp_to_code(data, pdata->threshold); 23959dfa54cSAmit Daniel Kachhap if (threshold_code < 0) { 24059dfa54cSAmit Daniel Kachhap ret = threshold_code; 24159dfa54cSAmit Daniel Kachhap goto out; 24259dfa54cSAmit Daniel Kachhap } 24359dfa54cSAmit Daniel Kachhap writeb(threshold_code, 244b8d582b9SAmit Daniel Kachhap data->base + reg->threshold_temp); 24559dfa54cSAmit Daniel Kachhap for (i = 0; i < trigger_levs; i++) 246b8d582b9SAmit Daniel Kachhap writeb(pdata->trigger_levels[i], data->base + 247b8d582b9SAmit Daniel Kachhap reg->threshold_th0 + i * sizeof(reg->threshold_th0)); 24859dfa54cSAmit Daniel Kachhap 24974429c2fSNaveen Krishna Chatradhi writel(reg->intclr_rise_mask, data->base + reg->tmu_intclear); 250a0395eeeSAmit Daniel Kachhap } else { 25159dfa54cSAmit Daniel Kachhap /* Write temperature code for rising and falling threshold */ 2527ca04e58SAmit Daniel Kachhap for (i = 0; 2537ca04e58SAmit Daniel Kachhap i < trigger_levs && i < EXYNOS_MAX_TRIGGER_PER_REG; i++) { 25459dfa54cSAmit Daniel Kachhap threshold_code = temp_to_code(data, 25559dfa54cSAmit Daniel Kachhap pdata->trigger_levels[i]); 25659dfa54cSAmit Daniel Kachhap if (threshold_code < 0) { 25759dfa54cSAmit Daniel Kachhap ret = threshold_code; 25859dfa54cSAmit Daniel Kachhap goto out; 25959dfa54cSAmit Daniel Kachhap } 26059dfa54cSAmit Daniel Kachhap rising_threshold |= threshold_code << 8 * i; 26159dfa54cSAmit Daniel Kachhap if (pdata->threshold_falling) { 26259dfa54cSAmit Daniel Kachhap threshold_code = temp_to_code(data, 26359dfa54cSAmit Daniel Kachhap pdata->trigger_levels[i] - 26459dfa54cSAmit Daniel Kachhap pdata->threshold_falling); 26559dfa54cSAmit Daniel Kachhap if (threshold_code > 0) 26659dfa54cSAmit Daniel Kachhap falling_threshold |= 26759dfa54cSAmit Daniel Kachhap threshold_code << 8 * i; 26859dfa54cSAmit Daniel Kachhap } 26959dfa54cSAmit Daniel Kachhap } 27059dfa54cSAmit Daniel Kachhap 27159dfa54cSAmit Daniel Kachhap writel(rising_threshold, 272b8d582b9SAmit Daniel Kachhap data->base + reg->threshold_th0); 27359dfa54cSAmit Daniel Kachhap writel(falling_threshold, 274b8d582b9SAmit Daniel Kachhap data->base + reg->threshold_th1); 27559dfa54cSAmit Daniel Kachhap 27674429c2fSNaveen Krishna Chatradhi writel((reg->intclr_rise_mask << reg->intclr_rise_shift) | 27774429c2fSNaveen Krishna Chatradhi (reg->intclr_fall_mask << reg->intclr_fall_shift), 278b8d582b9SAmit Daniel Kachhap data->base + reg->tmu_intclear); 2797ca04e58SAmit Daniel Kachhap 2807ca04e58SAmit Daniel Kachhap /* if last threshold limit is also present */ 2817ca04e58SAmit Daniel Kachhap i = pdata->max_trigger_level - 1; 2827ca04e58SAmit Daniel Kachhap if (pdata->trigger_levels[i] && 2837ca04e58SAmit Daniel Kachhap (pdata->trigger_type[i] == HW_TRIP)) { 2847ca04e58SAmit Daniel Kachhap threshold_code = temp_to_code(data, 2857ca04e58SAmit Daniel Kachhap pdata->trigger_levels[i]); 2867ca04e58SAmit Daniel Kachhap if (threshold_code < 0) { 2877ca04e58SAmit Daniel Kachhap ret = threshold_code; 2887ca04e58SAmit Daniel Kachhap goto out; 2897ca04e58SAmit Daniel Kachhap } 290a0395eeeSAmit Daniel Kachhap if (i == EXYNOS_MAX_TRIGGER_PER_REG - 1) { 291a0395eeeSAmit Daniel Kachhap /* 1-4 level to be assigned in th0 reg */ 2927ca04e58SAmit Daniel Kachhap rising_threshold |= threshold_code << 8 * i; 2937ca04e58SAmit Daniel Kachhap writel(rising_threshold, 2947ca04e58SAmit Daniel Kachhap data->base + reg->threshold_th0); 295a0395eeeSAmit Daniel Kachhap } else if (i == EXYNOS_MAX_TRIGGER_PER_REG) { 296a0395eeeSAmit Daniel Kachhap /* 5th level to be assigned in th2 reg */ 297a0395eeeSAmit Daniel Kachhap rising_threshold = 298a0395eeeSAmit Daniel Kachhap threshold_code << reg->threshold_th3_l0_shift; 299a0395eeeSAmit Daniel Kachhap writel(rising_threshold, 300a0395eeeSAmit Daniel Kachhap data->base + reg->threshold_th2); 301a0395eeeSAmit Daniel Kachhap } 3027ca04e58SAmit Daniel Kachhap con = readl(data->base + reg->tmu_ctrl); 3037ca04e58SAmit Daniel Kachhap con |= (1 << reg->therm_trip_en_shift); 3047ca04e58SAmit Daniel Kachhap writel(con, data->base + reg->tmu_ctrl); 3057ca04e58SAmit Daniel Kachhap } 30659dfa54cSAmit Daniel Kachhap } 307a0395eeeSAmit Daniel Kachhap /*Clear the PMIN in the common TMU register*/ 308a0395eeeSAmit Daniel Kachhap if (reg->tmu_pmin && !data->id) 3099025d563SNaveen Krishna Chatradhi writel(0, data->base_second + reg->tmu_pmin); 31059dfa54cSAmit Daniel Kachhap out: 31159dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 31259dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 313*14a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 314*14a11dc7SNaveen Krishna Chatradhi clk_disable(data->clk_sec); 31559dfa54cSAmit Daniel Kachhap 31659dfa54cSAmit Daniel Kachhap return ret; 31759dfa54cSAmit Daniel Kachhap } 31859dfa54cSAmit Daniel Kachhap 31959dfa54cSAmit Daniel Kachhap static void exynos_tmu_control(struct platform_device *pdev, bool on) 32059dfa54cSAmit Daniel Kachhap { 32159dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 32259dfa54cSAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 323b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 3241928457eSAmit Daniel Kachhap unsigned int con, interrupt_en, cal_val; 32559dfa54cSAmit Daniel Kachhap 32659dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 32759dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 32859dfa54cSAmit Daniel Kachhap 329b8d582b9SAmit Daniel Kachhap con = readl(data->base + reg->tmu_ctrl); 33059dfa54cSAmit Daniel Kachhap 33186f5362eSLukasz Majewski if (pdata->test_mux) 33286f5362eSLukasz Majewski con |= (pdata->test_mux << reg->test_mux_addr_shift); 33386f5362eSLukasz Majewski 334d0a0ce3eSAmit Daniel Kachhap if (pdata->reference_voltage) { 335b8d582b9SAmit Daniel Kachhap con &= ~(reg->buf_vref_sel_mask << reg->buf_vref_sel_shift); 336b8d582b9SAmit Daniel Kachhap con |= pdata->reference_voltage << reg->buf_vref_sel_shift; 337d0a0ce3eSAmit Daniel Kachhap } 338d0a0ce3eSAmit Daniel Kachhap 339d0a0ce3eSAmit Daniel Kachhap if (pdata->gain) { 340b8d582b9SAmit Daniel Kachhap con &= ~(reg->buf_slope_sel_mask << reg->buf_slope_sel_shift); 341b8d582b9SAmit Daniel Kachhap con |= (pdata->gain << reg->buf_slope_sel_shift); 342d0a0ce3eSAmit Daniel Kachhap } 343d0a0ce3eSAmit Daniel Kachhap 344d0a0ce3eSAmit Daniel Kachhap if (pdata->noise_cancel_mode) { 345b8d582b9SAmit Daniel Kachhap con &= ~(reg->therm_trip_mode_mask << 346b8d582b9SAmit Daniel Kachhap reg->therm_trip_mode_shift); 347b8d582b9SAmit Daniel Kachhap con |= (pdata->noise_cancel_mode << reg->therm_trip_mode_shift); 34859dfa54cSAmit Daniel Kachhap } 34959dfa54cSAmit Daniel Kachhap 3501928457eSAmit Daniel Kachhap if (pdata->cal_mode == HW_MODE) { 3511928457eSAmit Daniel Kachhap con &= ~(reg->calib_mode_mask << reg->calib_mode_shift); 3521928457eSAmit Daniel Kachhap cal_val = 0; 3531928457eSAmit Daniel Kachhap switch (pdata->cal_type) { 3541928457eSAmit Daniel Kachhap case TYPE_TWO_POINT_TRIMMING: 3551928457eSAmit Daniel Kachhap cal_val = 3; 3561928457eSAmit Daniel Kachhap break; 3571928457eSAmit Daniel Kachhap case TYPE_ONE_POINT_TRIMMING_85: 3581928457eSAmit Daniel Kachhap cal_val = 2; 3591928457eSAmit Daniel Kachhap break; 3601928457eSAmit Daniel Kachhap case TYPE_ONE_POINT_TRIMMING_25: 3611928457eSAmit Daniel Kachhap cal_val = 1; 3621928457eSAmit Daniel Kachhap break; 3631928457eSAmit Daniel Kachhap case TYPE_NONE: 3641928457eSAmit Daniel Kachhap break; 3651928457eSAmit Daniel Kachhap default: 3661928457eSAmit Daniel Kachhap dev_err(&pdev->dev, "Invalid calibration type, using none\n"); 3671928457eSAmit Daniel Kachhap } 3681928457eSAmit Daniel Kachhap con |= cal_val << reg->calib_mode_shift; 3691928457eSAmit Daniel Kachhap } 3701928457eSAmit Daniel Kachhap 37159dfa54cSAmit Daniel Kachhap if (on) { 372b8d582b9SAmit Daniel Kachhap con |= (1 << reg->core_en_shift); 373d0a0ce3eSAmit Daniel Kachhap interrupt_en = 374b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[3] << reg->inten_rise3_shift | 375b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[2] << reg->inten_rise2_shift | 376b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[1] << reg->inten_rise1_shift | 377b8d582b9SAmit Daniel Kachhap pdata->trigger_enable[0] << reg->inten_rise0_shift; 378f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, FALLING_TRIP)) 379d0a0ce3eSAmit Daniel Kachhap interrupt_en |= 380b8d582b9SAmit Daniel Kachhap interrupt_en << reg->inten_fall0_shift; 38159dfa54cSAmit Daniel Kachhap } else { 382b8d582b9SAmit Daniel Kachhap con &= ~(1 << reg->core_en_shift); 38359dfa54cSAmit Daniel Kachhap interrupt_en = 0; /* Disable all interrupts */ 38459dfa54cSAmit Daniel Kachhap } 385b8d582b9SAmit Daniel Kachhap writel(interrupt_en, data->base + reg->tmu_inten); 386b8d582b9SAmit Daniel Kachhap writel(con, data->base + reg->tmu_ctrl); 38759dfa54cSAmit Daniel Kachhap 38859dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 38959dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 39059dfa54cSAmit Daniel Kachhap } 39159dfa54cSAmit Daniel Kachhap 39259dfa54cSAmit Daniel Kachhap static int exynos_tmu_read(struct exynos_tmu_data *data) 39359dfa54cSAmit Daniel Kachhap { 394b8d582b9SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 395b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 39659dfa54cSAmit Daniel Kachhap u8 temp_code; 39759dfa54cSAmit Daniel Kachhap int temp; 39859dfa54cSAmit Daniel Kachhap 39959dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 40059dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 40159dfa54cSAmit Daniel Kachhap 402b8d582b9SAmit Daniel Kachhap temp_code = readb(data->base + reg->tmu_cur_temp); 40359dfa54cSAmit Daniel Kachhap temp = code_to_temp(data, temp_code); 40459dfa54cSAmit Daniel Kachhap 40559dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 40659dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 40759dfa54cSAmit Daniel Kachhap 40859dfa54cSAmit Daniel Kachhap return temp; 40959dfa54cSAmit Daniel Kachhap } 41059dfa54cSAmit Daniel Kachhap 41159dfa54cSAmit Daniel Kachhap #ifdef CONFIG_THERMAL_EMULATION 41259dfa54cSAmit Daniel Kachhap static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp) 41359dfa54cSAmit Daniel Kachhap { 41459dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = drv_data; 415b8d582b9SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 416b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 417b8d582b9SAmit Daniel Kachhap unsigned int val; 41859dfa54cSAmit Daniel Kachhap int ret = -EINVAL; 41959dfa54cSAmit Daniel Kachhap 420f4dae753SAmit Daniel Kachhap if (!TMU_SUPPORTS(pdata, EMULATION)) 42159dfa54cSAmit Daniel Kachhap goto out; 42259dfa54cSAmit Daniel Kachhap 42359dfa54cSAmit Daniel Kachhap if (temp && temp < MCELSIUS) 42459dfa54cSAmit Daniel Kachhap goto out; 42559dfa54cSAmit Daniel Kachhap 42659dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 42759dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 42859dfa54cSAmit Daniel Kachhap 429b8d582b9SAmit Daniel Kachhap val = readl(data->base + reg->emul_con); 43059dfa54cSAmit Daniel Kachhap 43159dfa54cSAmit Daniel Kachhap if (temp) { 43259dfa54cSAmit Daniel Kachhap temp /= MCELSIUS; 43359dfa54cSAmit Daniel Kachhap 434f4dae753SAmit Daniel Kachhap if (TMU_SUPPORTS(pdata, EMUL_TIME)) { 435f4dae753SAmit Daniel Kachhap val &= ~(EXYNOS_EMUL_TIME_MASK << reg->emul_time_shift); 436f4dae753SAmit Daniel Kachhap val |= (EXYNOS_EMUL_TIME << reg->emul_time_shift); 437f4dae753SAmit Daniel Kachhap } 438f4dae753SAmit Daniel Kachhap val &= ~(EXYNOS_EMUL_DATA_MASK << reg->emul_temp_shift); 439f4dae753SAmit Daniel Kachhap val |= (temp_to_code(data, temp) << reg->emul_temp_shift) | 440f4dae753SAmit Daniel Kachhap EXYNOS_EMUL_ENABLE; 44159dfa54cSAmit Daniel Kachhap } else { 442b8d582b9SAmit Daniel Kachhap val &= ~EXYNOS_EMUL_ENABLE; 44359dfa54cSAmit Daniel Kachhap } 44459dfa54cSAmit Daniel Kachhap 445b8d582b9SAmit Daniel Kachhap writel(val, data->base + reg->emul_con); 44659dfa54cSAmit Daniel Kachhap 44759dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 44859dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 44959dfa54cSAmit Daniel Kachhap return 0; 45059dfa54cSAmit Daniel Kachhap out: 45159dfa54cSAmit Daniel Kachhap return ret; 45259dfa54cSAmit Daniel Kachhap } 45359dfa54cSAmit Daniel Kachhap #else 45459dfa54cSAmit Daniel Kachhap static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp) 45559dfa54cSAmit Daniel Kachhap { return -EINVAL; } 45659dfa54cSAmit Daniel Kachhap #endif/*CONFIG_THERMAL_EMULATION*/ 45759dfa54cSAmit Daniel Kachhap 45859dfa54cSAmit Daniel Kachhap static void exynos_tmu_work(struct work_struct *work) 45959dfa54cSAmit Daniel Kachhap { 46059dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = container_of(work, 46159dfa54cSAmit Daniel Kachhap struct exynos_tmu_data, irq_work); 462b8d582b9SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata = data->pdata; 463b8d582b9SAmit Daniel Kachhap const struct exynos_tmu_registers *reg = pdata->registers; 464a0395eeeSAmit Daniel Kachhap unsigned int val_irq, val_type; 465a0395eeeSAmit Daniel Kachhap 466*14a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 467*14a11dc7SNaveen Krishna Chatradhi clk_enable(data->clk_sec); 468a0395eeeSAmit Daniel Kachhap /* Find which sensor generated this interrupt */ 469a0395eeeSAmit Daniel Kachhap if (reg->tmu_irqstatus) { 4709025d563SNaveen Krishna Chatradhi val_type = readl(data->base_second + reg->tmu_irqstatus); 471a0395eeeSAmit Daniel Kachhap if (!((val_type >> data->id) & 0x1)) 472a0395eeeSAmit Daniel Kachhap goto out; 473a0395eeeSAmit Daniel Kachhap } 474*14a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 475*14a11dc7SNaveen Krishna Chatradhi clk_disable(data->clk_sec); 47659dfa54cSAmit Daniel Kachhap 477cebe7373SAmit Daniel Kachhap exynos_report_trigger(data->reg_conf); 47859dfa54cSAmit Daniel Kachhap mutex_lock(&data->lock); 47959dfa54cSAmit Daniel Kachhap clk_enable(data->clk); 480b8d582b9SAmit Daniel Kachhap 481a4463c4fSAmit Daniel Kachhap /* TODO: take action based on particular interrupt */ 482a4463c4fSAmit Daniel Kachhap val_irq = readl(data->base + reg->tmu_intstat); 483a4463c4fSAmit Daniel Kachhap /* clear the interrupts */ 484a4463c4fSAmit Daniel Kachhap writel(val_irq, data->base + reg->tmu_intclear); 485b8d582b9SAmit Daniel Kachhap 48659dfa54cSAmit Daniel Kachhap clk_disable(data->clk); 48759dfa54cSAmit Daniel Kachhap mutex_unlock(&data->lock); 488a0395eeeSAmit Daniel Kachhap out: 48959dfa54cSAmit Daniel Kachhap enable_irq(data->irq); 49059dfa54cSAmit Daniel Kachhap } 49159dfa54cSAmit Daniel Kachhap 49259dfa54cSAmit Daniel Kachhap static irqreturn_t exynos_tmu_irq(int irq, void *id) 49359dfa54cSAmit Daniel Kachhap { 49459dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = id; 49559dfa54cSAmit Daniel Kachhap 49659dfa54cSAmit Daniel Kachhap disable_irq_nosync(irq); 49759dfa54cSAmit Daniel Kachhap schedule_work(&data->irq_work); 49859dfa54cSAmit Daniel Kachhap 49959dfa54cSAmit Daniel Kachhap return IRQ_HANDLED; 50059dfa54cSAmit Daniel Kachhap } 50159dfa54cSAmit Daniel Kachhap 50259dfa54cSAmit Daniel Kachhap static const struct of_device_id exynos_tmu_match[] = { 50359dfa54cSAmit Daniel Kachhap { 50459dfa54cSAmit Daniel Kachhap .compatible = "samsung,exynos4210-tmu", 50559dfa54cSAmit Daniel Kachhap .data = (void *)EXYNOS4210_TMU_DRV_DATA, 50659dfa54cSAmit Daniel Kachhap }, 50759dfa54cSAmit Daniel Kachhap { 50859dfa54cSAmit Daniel Kachhap .compatible = "samsung,exynos4412-tmu", 50914ddfaecSLukasz Majewski .data = (void *)EXYNOS4412_TMU_DRV_DATA, 51059dfa54cSAmit Daniel Kachhap }, 51159dfa54cSAmit Daniel Kachhap { 51259dfa54cSAmit Daniel Kachhap .compatible = "samsung,exynos5250-tmu", 513e6b7991eSAmit Daniel Kachhap .data = (void *)EXYNOS5250_TMU_DRV_DATA, 51459dfa54cSAmit Daniel Kachhap }, 51590542546SAmit Daniel Kachhap { 516*14a11dc7SNaveen Krishna Chatradhi .compatible = "samsung,exynos5420-tmu", 517*14a11dc7SNaveen Krishna Chatradhi .data = (void *)EXYNOS5420_TMU_DRV_DATA, 518*14a11dc7SNaveen Krishna Chatradhi }, 519*14a11dc7SNaveen Krishna Chatradhi { 520*14a11dc7SNaveen Krishna Chatradhi .compatible = "samsung,exynos5420-tmu-ext-triminfo", 521*14a11dc7SNaveen Krishna Chatradhi .data = (void *)EXYNOS5420_TMU_DRV_DATA, 522*14a11dc7SNaveen Krishna Chatradhi }, 523*14a11dc7SNaveen Krishna Chatradhi { 52490542546SAmit Daniel Kachhap .compatible = "samsung,exynos5440-tmu", 52590542546SAmit Daniel Kachhap .data = (void *)EXYNOS5440_TMU_DRV_DATA, 52690542546SAmit Daniel Kachhap }, 52759dfa54cSAmit Daniel Kachhap {}, 52859dfa54cSAmit Daniel Kachhap }; 52959dfa54cSAmit Daniel Kachhap MODULE_DEVICE_TABLE(of, exynos_tmu_match); 53059dfa54cSAmit Daniel Kachhap 53159dfa54cSAmit Daniel Kachhap static inline struct exynos_tmu_platform_data *exynos_get_driver_data( 532cebe7373SAmit Daniel Kachhap struct platform_device *pdev, int id) 53359dfa54cSAmit Daniel Kachhap { 534cebe7373SAmit Daniel Kachhap struct exynos_tmu_init_data *data_table; 535cebe7373SAmit Daniel Kachhap struct exynos_tmu_platform_data *tmu_data; 53659dfa54cSAmit Daniel Kachhap const struct of_device_id *match; 53773b5b1d7SSachin Kamat 53859dfa54cSAmit Daniel Kachhap match = of_match_node(exynos_tmu_match, pdev->dev.of_node); 53959dfa54cSAmit Daniel Kachhap if (!match) 54059dfa54cSAmit Daniel Kachhap return NULL; 541cebe7373SAmit Daniel Kachhap data_table = (struct exynos_tmu_init_data *) match->data; 542cebe7373SAmit Daniel Kachhap if (!data_table || id >= data_table->tmu_count) 543cebe7373SAmit Daniel Kachhap return NULL; 544cebe7373SAmit Daniel Kachhap tmu_data = data_table->tmu_data; 545cebe7373SAmit Daniel Kachhap return (struct exynos_tmu_platform_data *) (tmu_data + id); 54659dfa54cSAmit Daniel Kachhap } 54759dfa54cSAmit Daniel Kachhap 548cebe7373SAmit Daniel Kachhap static int exynos_map_dt_data(struct platform_device *pdev) 54959dfa54cSAmit Daniel Kachhap { 550cebe7373SAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 551cebe7373SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata; 552cebe7373SAmit Daniel Kachhap struct resource res; 553498d22f6SAmit Daniel Kachhap int ret; 55459dfa54cSAmit Daniel Kachhap 55573b5b1d7SSachin Kamat if (!data || !pdev->dev.of_node) 556cebe7373SAmit Daniel Kachhap return -ENODEV; 55759dfa54cSAmit Daniel Kachhap 558498d22f6SAmit Daniel Kachhap /* 559498d22f6SAmit Daniel Kachhap * Try enabling the regulator if found 560498d22f6SAmit Daniel Kachhap * TODO: Add regulator as an SOC feature, so that regulator enable 561498d22f6SAmit Daniel Kachhap * is a compulsory call. 562498d22f6SAmit Daniel Kachhap */ 563498d22f6SAmit Daniel Kachhap data->regulator = devm_regulator_get(&pdev->dev, "vtmu"); 564498d22f6SAmit Daniel Kachhap if (!IS_ERR(data->regulator)) { 565498d22f6SAmit Daniel Kachhap ret = regulator_enable(data->regulator); 566498d22f6SAmit Daniel Kachhap if (ret) { 567498d22f6SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to enable vtmu\n"); 568498d22f6SAmit Daniel Kachhap return ret; 569498d22f6SAmit Daniel Kachhap } 570498d22f6SAmit Daniel Kachhap } else { 571498d22f6SAmit Daniel Kachhap dev_info(&pdev->dev, "Regulator node (vtmu) not found\n"); 572498d22f6SAmit Daniel Kachhap } 573498d22f6SAmit Daniel Kachhap 574cebe7373SAmit Daniel Kachhap data->id = of_alias_get_id(pdev->dev.of_node, "tmuctrl"); 575cebe7373SAmit Daniel Kachhap if (data->id < 0) 576cebe7373SAmit Daniel Kachhap data->id = 0; 577cebe7373SAmit Daniel Kachhap 578cebe7373SAmit Daniel Kachhap data->irq = irq_of_parse_and_map(pdev->dev.of_node, 0); 579cebe7373SAmit Daniel Kachhap if (data->irq <= 0) { 580cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to get IRQ\n"); 581cebe7373SAmit Daniel Kachhap return -ENODEV; 582cebe7373SAmit Daniel Kachhap } 583cebe7373SAmit Daniel Kachhap 584cebe7373SAmit Daniel Kachhap if (of_address_to_resource(pdev->dev.of_node, 0, &res)) { 585cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to get Resource 0\n"); 586cebe7373SAmit Daniel Kachhap return -ENODEV; 587cebe7373SAmit Daniel Kachhap } 588cebe7373SAmit Daniel Kachhap 589cebe7373SAmit Daniel Kachhap data->base = devm_ioremap(&pdev->dev, res.start, resource_size(&res)); 590cebe7373SAmit Daniel Kachhap if (!data->base) { 591cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to ioremap memory\n"); 592cebe7373SAmit Daniel Kachhap return -EADDRNOTAVAIL; 593cebe7373SAmit Daniel Kachhap } 594cebe7373SAmit Daniel Kachhap 595cebe7373SAmit Daniel Kachhap pdata = exynos_get_driver_data(pdev, data->id); 59659dfa54cSAmit Daniel Kachhap if (!pdata) { 59759dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "No platform init data supplied.\n"); 59859dfa54cSAmit Daniel Kachhap return -ENODEV; 59959dfa54cSAmit Daniel Kachhap } 600cebe7373SAmit Daniel Kachhap data->pdata = pdata; 601d9b6ee14SAmit Daniel Kachhap /* 602d9b6ee14SAmit Daniel Kachhap * Check if the TMU shares some registers and then try to map the 603d9b6ee14SAmit Daniel Kachhap * memory of common registers. 604d9b6ee14SAmit Daniel Kachhap */ 6059025d563SNaveen Krishna Chatradhi if (!TMU_SUPPORTS(pdata, ADDRESS_MULTIPLE)) 606d9b6ee14SAmit Daniel Kachhap return 0; 607d9b6ee14SAmit Daniel Kachhap 608d9b6ee14SAmit Daniel Kachhap if (of_address_to_resource(pdev->dev.of_node, 1, &res)) { 609d9b6ee14SAmit Daniel Kachhap dev_err(&pdev->dev, "failed to get Resource 1\n"); 610d9b6ee14SAmit Daniel Kachhap return -ENODEV; 611d9b6ee14SAmit Daniel Kachhap } 612d9b6ee14SAmit Daniel Kachhap 6139025d563SNaveen Krishna Chatradhi data->base_second = devm_ioremap(&pdev->dev, res.start, 614d9b6ee14SAmit Daniel Kachhap resource_size(&res)); 6159025d563SNaveen Krishna Chatradhi if (!data->base_second) { 616d9b6ee14SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to ioremap memory\n"); 617d9b6ee14SAmit Daniel Kachhap return -ENOMEM; 618d9b6ee14SAmit Daniel Kachhap } 619cebe7373SAmit Daniel Kachhap 620cebe7373SAmit Daniel Kachhap return 0; 621cebe7373SAmit Daniel Kachhap } 622cebe7373SAmit Daniel Kachhap 623cebe7373SAmit Daniel Kachhap static int exynos_tmu_probe(struct platform_device *pdev) 624cebe7373SAmit Daniel Kachhap { 625cebe7373SAmit Daniel Kachhap struct exynos_tmu_data *data; 626cebe7373SAmit Daniel Kachhap struct exynos_tmu_platform_data *pdata; 627cebe7373SAmit Daniel Kachhap struct thermal_sensor_conf *sensor_conf; 628cebe7373SAmit Daniel Kachhap int ret, i; 629cebe7373SAmit Daniel Kachhap 63059dfa54cSAmit Daniel Kachhap data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data), 63159dfa54cSAmit Daniel Kachhap GFP_KERNEL); 63259dfa54cSAmit Daniel Kachhap if (!data) { 63359dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to allocate driver structure\n"); 63459dfa54cSAmit Daniel Kachhap return -ENOMEM; 63559dfa54cSAmit Daniel Kachhap } 63659dfa54cSAmit Daniel Kachhap 637cebe7373SAmit Daniel Kachhap platform_set_drvdata(pdev, data); 638cebe7373SAmit Daniel Kachhap mutex_init(&data->lock); 639cebe7373SAmit Daniel Kachhap 640cebe7373SAmit Daniel Kachhap ret = exynos_map_dt_data(pdev); 641cebe7373SAmit Daniel Kachhap if (ret) 642cebe7373SAmit Daniel Kachhap return ret; 643cebe7373SAmit Daniel Kachhap 644cebe7373SAmit Daniel Kachhap pdata = data->pdata; 64559dfa54cSAmit Daniel Kachhap 64659dfa54cSAmit Daniel Kachhap INIT_WORK(&data->irq_work, exynos_tmu_work); 64759dfa54cSAmit Daniel Kachhap 64859dfa54cSAmit Daniel Kachhap data->clk = devm_clk_get(&pdev->dev, "tmu_apbif"); 64959dfa54cSAmit Daniel Kachhap if (IS_ERR(data->clk)) { 65059dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to get clock\n"); 65159dfa54cSAmit Daniel Kachhap return PTR_ERR(data->clk); 65259dfa54cSAmit Daniel Kachhap } 65359dfa54cSAmit Daniel Kachhap 654*14a11dc7SNaveen Krishna Chatradhi data->clk_sec = devm_clk_get(&pdev->dev, "tmu_triminfo_apbif"); 655*14a11dc7SNaveen Krishna Chatradhi if (IS_ERR(data->clk_sec)) { 656*14a11dc7SNaveen Krishna Chatradhi if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) { 657*14a11dc7SNaveen Krishna Chatradhi dev_err(&pdev->dev, "Failed to get triminfo clock\n"); 658*14a11dc7SNaveen Krishna Chatradhi return PTR_ERR(data->clk_sec); 659*14a11dc7SNaveen Krishna Chatradhi } 660*14a11dc7SNaveen Krishna Chatradhi } else { 661*14a11dc7SNaveen Krishna Chatradhi ret = clk_prepare(data->clk_sec); 662*14a11dc7SNaveen Krishna Chatradhi if (ret) { 663*14a11dc7SNaveen Krishna Chatradhi dev_err(&pdev->dev, "Failed to get clock\n"); 66459dfa54cSAmit Daniel Kachhap return ret; 665*14a11dc7SNaveen Krishna Chatradhi } 666*14a11dc7SNaveen Krishna Chatradhi } 667*14a11dc7SNaveen Krishna Chatradhi 668*14a11dc7SNaveen Krishna Chatradhi ret = clk_prepare(data->clk); 669*14a11dc7SNaveen Krishna Chatradhi if (ret) { 670*14a11dc7SNaveen Krishna Chatradhi dev_err(&pdev->dev, "Failed to get clock\n"); 671*14a11dc7SNaveen Krishna Chatradhi goto err_clk_sec; 672*14a11dc7SNaveen Krishna Chatradhi } 67359dfa54cSAmit Daniel Kachhap 67414ddfaecSLukasz Majewski if (pdata->type == SOC_ARCH_EXYNOS4210 || 67514ddfaecSLukasz Majewski pdata->type == SOC_ARCH_EXYNOS4412 || 67614ddfaecSLukasz Majewski pdata->type == SOC_ARCH_EXYNOS5250 || 677*14a11dc7SNaveen Krishna Chatradhi pdata->type == SOC_ARCH_EXYNOS5420_TRIMINFO || 678a0395eeeSAmit Daniel Kachhap pdata->type == SOC_ARCH_EXYNOS5440) 67959dfa54cSAmit Daniel Kachhap data->soc = pdata->type; 68059dfa54cSAmit Daniel Kachhap else { 68159dfa54cSAmit Daniel Kachhap ret = -EINVAL; 68259dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Platform not supported\n"); 68359dfa54cSAmit Daniel Kachhap goto err_clk; 68459dfa54cSAmit Daniel Kachhap } 68559dfa54cSAmit Daniel Kachhap 68659dfa54cSAmit Daniel Kachhap ret = exynos_tmu_initialize(pdev); 68759dfa54cSAmit Daniel Kachhap if (ret) { 68859dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to initialize TMU\n"); 68959dfa54cSAmit Daniel Kachhap goto err_clk; 69059dfa54cSAmit Daniel Kachhap } 69159dfa54cSAmit Daniel Kachhap 69259dfa54cSAmit Daniel Kachhap exynos_tmu_control(pdev, true); 69359dfa54cSAmit Daniel Kachhap 694cebe7373SAmit Daniel Kachhap /* Allocate a structure to register with the exynos core thermal */ 695cebe7373SAmit Daniel Kachhap sensor_conf = devm_kzalloc(&pdev->dev, 696cebe7373SAmit Daniel Kachhap sizeof(struct thermal_sensor_conf), GFP_KERNEL); 697cebe7373SAmit Daniel Kachhap if (!sensor_conf) { 698cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to allocate registration struct\n"); 699cebe7373SAmit Daniel Kachhap ret = -ENOMEM; 700cebe7373SAmit Daniel Kachhap goto err_clk; 701cebe7373SAmit Daniel Kachhap } 702cebe7373SAmit Daniel Kachhap sprintf(sensor_conf->name, "therm_zone%d", data->id); 703cebe7373SAmit Daniel Kachhap sensor_conf->read_temperature = (int (*)(void *))exynos_tmu_read; 704cebe7373SAmit Daniel Kachhap sensor_conf->write_emul_temp = 705cebe7373SAmit Daniel Kachhap (int (*)(void *, unsigned long))exynos_tmu_set_emulation; 706cebe7373SAmit Daniel Kachhap sensor_conf->driver_data = data; 707cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trip_count = pdata->trigger_enable[0] + 708bb34b4c8SAmit Daniel Kachhap pdata->trigger_enable[1] + pdata->trigger_enable[2]+ 709bb34b4c8SAmit Daniel Kachhap pdata->trigger_enable[3]; 71059dfa54cSAmit Daniel Kachhap 711cebe7373SAmit Daniel Kachhap for (i = 0; i < sensor_conf->trip_data.trip_count; i++) { 712cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trip_val[i] = 71359dfa54cSAmit Daniel Kachhap pdata->threshold + pdata->trigger_levels[i]; 714cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trip_type[i] = 7155c3cf552SAmit Daniel Kachhap pdata->trigger_type[i]; 7165c3cf552SAmit Daniel Kachhap } 71759dfa54cSAmit Daniel Kachhap 718cebe7373SAmit Daniel Kachhap sensor_conf->trip_data.trigger_falling = pdata->threshold_falling; 71959dfa54cSAmit Daniel Kachhap 720cebe7373SAmit Daniel Kachhap sensor_conf->cooling_data.freq_clip_count = pdata->freq_tab_count; 72159dfa54cSAmit Daniel Kachhap for (i = 0; i < pdata->freq_tab_count; i++) { 722cebe7373SAmit Daniel Kachhap sensor_conf->cooling_data.freq_data[i].freq_clip_max = 72359dfa54cSAmit Daniel Kachhap pdata->freq_tab[i].freq_clip_max; 724cebe7373SAmit Daniel Kachhap sensor_conf->cooling_data.freq_data[i].temp_level = 72559dfa54cSAmit Daniel Kachhap pdata->freq_tab[i].temp_level; 72659dfa54cSAmit Daniel Kachhap } 727cebe7373SAmit Daniel Kachhap sensor_conf->dev = &pdev->dev; 728cebe7373SAmit Daniel Kachhap /* Register the sensor with thermal management interface */ 729cebe7373SAmit Daniel Kachhap ret = exynos_register_thermal(sensor_conf); 73059dfa54cSAmit Daniel Kachhap if (ret) { 73159dfa54cSAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to register thermal interface\n"); 73259dfa54cSAmit Daniel Kachhap goto err_clk; 73359dfa54cSAmit Daniel Kachhap } 734cebe7373SAmit Daniel Kachhap data->reg_conf = sensor_conf; 735cebe7373SAmit Daniel Kachhap 736cebe7373SAmit Daniel Kachhap ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq, 737cebe7373SAmit Daniel Kachhap IRQF_TRIGGER_RISING | IRQF_SHARED, dev_name(&pdev->dev), data); 738cebe7373SAmit Daniel Kachhap if (ret) { 739cebe7373SAmit Daniel Kachhap dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq); 740cebe7373SAmit Daniel Kachhap goto err_clk; 741cebe7373SAmit Daniel Kachhap } 74259dfa54cSAmit Daniel Kachhap 74359dfa54cSAmit Daniel Kachhap return 0; 74459dfa54cSAmit Daniel Kachhap err_clk: 74559dfa54cSAmit Daniel Kachhap clk_unprepare(data->clk); 746*14a11dc7SNaveen Krishna Chatradhi err_clk_sec: 747*14a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 748*14a11dc7SNaveen Krishna Chatradhi clk_unprepare(data->clk_sec); 74959dfa54cSAmit Daniel Kachhap return ret; 75059dfa54cSAmit Daniel Kachhap } 75159dfa54cSAmit Daniel Kachhap 75259dfa54cSAmit Daniel Kachhap static int exynos_tmu_remove(struct platform_device *pdev) 75359dfa54cSAmit Daniel Kachhap { 75459dfa54cSAmit Daniel Kachhap struct exynos_tmu_data *data = platform_get_drvdata(pdev); 75559dfa54cSAmit Daniel Kachhap 75659dfa54cSAmit Daniel Kachhap exynos_tmu_control(pdev, false); 75759dfa54cSAmit Daniel Kachhap 758cebe7373SAmit Daniel Kachhap exynos_unregister_thermal(data->reg_conf); 75959dfa54cSAmit Daniel Kachhap 76059dfa54cSAmit Daniel Kachhap clk_unprepare(data->clk); 761*14a11dc7SNaveen Krishna Chatradhi if (!IS_ERR(data->clk_sec)) 762*14a11dc7SNaveen Krishna Chatradhi clk_unprepare(data->clk_sec); 76359dfa54cSAmit Daniel Kachhap 764498d22f6SAmit Daniel Kachhap if (!IS_ERR(data->regulator)) 765498d22f6SAmit Daniel Kachhap regulator_disable(data->regulator); 766498d22f6SAmit Daniel Kachhap 76759dfa54cSAmit Daniel Kachhap return 0; 76859dfa54cSAmit Daniel Kachhap } 76959dfa54cSAmit Daniel Kachhap 77059dfa54cSAmit Daniel Kachhap #ifdef CONFIG_PM_SLEEP 77159dfa54cSAmit Daniel Kachhap static int exynos_tmu_suspend(struct device *dev) 77259dfa54cSAmit Daniel Kachhap { 77359dfa54cSAmit Daniel Kachhap exynos_tmu_control(to_platform_device(dev), false); 77459dfa54cSAmit Daniel Kachhap 77559dfa54cSAmit Daniel Kachhap return 0; 77659dfa54cSAmit Daniel Kachhap } 77759dfa54cSAmit Daniel Kachhap 77859dfa54cSAmit Daniel Kachhap static int exynos_tmu_resume(struct device *dev) 77959dfa54cSAmit Daniel Kachhap { 78059dfa54cSAmit Daniel Kachhap struct platform_device *pdev = to_platform_device(dev); 78159dfa54cSAmit Daniel Kachhap 78259dfa54cSAmit Daniel Kachhap exynos_tmu_initialize(pdev); 78359dfa54cSAmit Daniel Kachhap exynos_tmu_control(pdev, true); 78459dfa54cSAmit Daniel Kachhap 78559dfa54cSAmit Daniel Kachhap return 0; 78659dfa54cSAmit Daniel Kachhap } 78759dfa54cSAmit Daniel Kachhap 78859dfa54cSAmit Daniel Kachhap static SIMPLE_DEV_PM_OPS(exynos_tmu_pm, 78959dfa54cSAmit Daniel Kachhap exynos_tmu_suspend, exynos_tmu_resume); 79059dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM (&exynos_tmu_pm) 79159dfa54cSAmit Daniel Kachhap #else 79259dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM NULL 79359dfa54cSAmit Daniel Kachhap #endif 79459dfa54cSAmit Daniel Kachhap 79559dfa54cSAmit Daniel Kachhap static struct platform_driver exynos_tmu_driver = { 79659dfa54cSAmit Daniel Kachhap .driver = { 79759dfa54cSAmit Daniel Kachhap .name = "exynos-tmu", 79859dfa54cSAmit Daniel Kachhap .owner = THIS_MODULE, 79959dfa54cSAmit Daniel Kachhap .pm = EXYNOS_TMU_PM, 80073b5b1d7SSachin Kamat .of_match_table = exynos_tmu_match, 80159dfa54cSAmit Daniel Kachhap }, 80259dfa54cSAmit Daniel Kachhap .probe = exynos_tmu_probe, 80359dfa54cSAmit Daniel Kachhap .remove = exynos_tmu_remove, 80459dfa54cSAmit Daniel Kachhap }; 80559dfa54cSAmit Daniel Kachhap 80659dfa54cSAmit Daniel Kachhap module_platform_driver(exynos_tmu_driver); 80759dfa54cSAmit Daniel Kachhap 80859dfa54cSAmit Daniel Kachhap MODULE_DESCRIPTION("EXYNOS TMU Driver"); 80959dfa54cSAmit Daniel Kachhap MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>"); 81059dfa54cSAmit Daniel Kachhap MODULE_LICENSE("GPL"); 81159dfa54cSAmit Daniel Kachhap MODULE_ALIAS("platform:exynos-tmu"); 812