xref: /linux/drivers/thermal/samsung/exynos_tmu.c (revision 09d29426bce847330440ba735880ab0ef595cad2)
159dfa54cSAmit Daniel Kachhap /*
259dfa54cSAmit Daniel Kachhap  * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit)
359dfa54cSAmit Daniel Kachhap  *
43b6a1a80SLukasz Majewski  *  Copyright (C) 2014 Samsung Electronics
53b6a1a80SLukasz Majewski  *  Bartlomiej Zolnierkiewicz <b.zolnierkie@samsung.com>
63b6a1a80SLukasz Majewski  *  Lukasz Majewski <l.majewski@samsung.com>
73b6a1a80SLukasz Majewski  *
859dfa54cSAmit Daniel Kachhap  *  Copyright (C) 2011 Samsung Electronics
959dfa54cSAmit Daniel Kachhap  *  Donggeun Kim <dg77.kim@samsung.com>
1059dfa54cSAmit Daniel Kachhap  *  Amit Daniel Kachhap <amit.kachhap@linaro.org>
1159dfa54cSAmit Daniel Kachhap  *
1259dfa54cSAmit Daniel Kachhap  * This program is free software; you can redistribute it and/or modify
1359dfa54cSAmit Daniel Kachhap  * it under the terms of the GNU General Public License as published by
1459dfa54cSAmit Daniel Kachhap  * the Free Software Foundation; either version 2 of the License, or
1559dfa54cSAmit Daniel Kachhap  * (at your option) any later version.
1659dfa54cSAmit Daniel Kachhap  *
1759dfa54cSAmit Daniel Kachhap  * This program is distributed in the hope that it will be useful,
1859dfa54cSAmit Daniel Kachhap  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1959dfa54cSAmit Daniel Kachhap  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2059dfa54cSAmit Daniel Kachhap  * GNU General Public License for more details.
2159dfa54cSAmit Daniel Kachhap  *
2259dfa54cSAmit Daniel Kachhap  * You should have received a copy of the GNU General Public License
2359dfa54cSAmit Daniel Kachhap  * along with this program; if not, write to the Free Software
2459dfa54cSAmit Daniel Kachhap  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
2559dfa54cSAmit Daniel Kachhap  *
2659dfa54cSAmit Daniel Kachhap  */
2759dfa54cSAmit Daniel Kachhap 
2859dfa54cSAmit Daniel Kachhap #include <linux/clk.h>
2959dfa54cSAmit Daniel Kachhap #include <linux/io.h>
3059dfa54cSAmit Daniel Kachhap #include <linux/interrupt.h>
3159dfa54cSAmit Daniel Kachhap #include <linux/module.h>
32fee88e2bSMaciej Purski #include <linux/of_device.h>
33cebe7373SAmit Daniel Kachhap #include <linux/of_address.h>
34cebe7373SAmit Daniel Kachhap #include <linux/of_irq.h>
3559dfa54cSAmit Daniel Kachhap #include <linux/platform_device.h>
36498d22f6SAmit Daniel Kachhap #include <linux/regulator/consumer.h>
3759dfa54cSAmit Daniel Kachhap 
380c1836a6SAmit Daniel Kachhap #include "exynos_tmu.h"
393b6a1a80SLukasz Majewski #include "../thermal_core.h"
402845f6ecSBartlomiej Zolnierkiewicz 
412845f6ecSBartlomiej Zolnierkiewicz /* Exynos generic registers */
422845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_TRIMINFO		0x0
432845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_CONTROL		0x20
442845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_STATUS		0x28
452845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_CURRENT_TEMP	0x40
462845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTEN		0x70
472845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTSTAT		0x74
482845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REG_INTCLEAR		0x78
492845f6ecSBartlomiej Zolnierkiewicz 
502845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TEMP_MASK		0xff
512845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REF_VOLTAGE_SHIFT	24
522845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_REF_VOLTAGE_MASK	0x1f
532845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_BUF_SLOPE_SEL_MASK	0xf
542845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT	8
552845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_CORE_EN_SHIFT	0
562845f6ecSBartlomiej Zolnierkiewicz 
572845f6ecSBartlomiej Zolnierkiewicz /* Exynos3250 specific registers */
582845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIMINFO_CON1	0x10
592845f6ecSBartlomiej Zolnierkiewicz 
602845f6ecSBartlomiej Zolnierkiewicz /* Exynos4210 specific registers */
612845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4210_TMU_REG_THRESHOLD_TEMP	0x44
622845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4210_TMU_REG_TRIG_LEVEL0	0x50
632845f6ecSBartlomiej Zolnierkiewicz 
642845f6ecSBartlomiej Zolnierkiewicz /* Exynos5250, Exynos4412, Exynos3250 specific registers */
652845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIMINFO_CON2	0x14
662845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_THD_TEMP_RISE		0x50
672845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_THD_TEMP_FALL		0x54
682845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_CON		0x80
692845f6ecSBartlomiej Zolnierkiewicz 
702845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_RELOAD_ENABLE	1
712845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_25_SHIFT	0
722845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TRIMINFO_85_SHIFT	8
732845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIP_MODE_SHIFT	13
742845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_TRIP_MODE_MASK	0x7
752845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_THERM_TRIP_EN_SHIFT	12
762845f6ecSBartlomiej Zolnierkiewicz 
772845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE0_SHIFT	0
782845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE1_SHIFT	4
792845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE2_SHIFT	8
802845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_RISE3_SHIFT	12
812845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_TMU_INTEN_FALL0_SHIFT	16
822845f6ecSBartlomiej Zolnierkiewicz 
832845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME	0x57F0
842845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME_MASK	0xffff
852845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_TIME_SHIFT	16
862845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_DATA_SHIFT	8
872845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_DATA_MASK	0xFF
882845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS_EMUL_ENABLE	0x1
892845f6ecSBartlomiej Zolnierkiewicz 
902845f6ecSBartlomiej Zolnierkiewicz /* Exynos5260 specific */
912845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTEN		0xC0
922845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTSTAT		0xC4
932845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_TMU_REG_INTCLEAR		0xC8
942845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5260_EMUL_CON			0x100
952845f6ecSBartlomiej Zolnierkiewicz 
962845f6ecSBartlomiej Zolnierkiewicz /* Exynos4412 specific */
972845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4412_MUX_ADDR_VALUE          6
982845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS4412_MUX_ADDR_SHIFT          20
992845f6ecSBartlomiej Zolnierkiewicz 
100488c7455SChanwoo Choi /* Exynos5433 specific registers */
101488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_CONTROL1		0x024
102488c7455SChanwoo Choi #define EXYNOS5433_TMU_SAMPLING_INTERVAL	0x02c
103488c7455SChanwoo Choi #define EXYNOS5433_TMU_COUNTER_VALUE0		0x030
104488c7455SChanwoo Choi #define EXYNOS5433_TMU_COUNTER_VALUE1		0x034
105488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_CURRENT_TEMP1	0x044
106488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_RISE3_0		0x050
107488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_RISE7_4		0x054
108488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_FALL3_0		0x060
109488c7455SChanwoo Choi #define EXYNOS5433_THD_TEMP_FALL7_4		0x064
110488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_INTEN		0x0c0
111488c7455SChanwoo Choi #define EXYNOS5433_TMU_REG_INTPEND		0x0c8
112488c7455SChanwoo Choi #define EXYNOS5433_TMU_EMUL_CON			0x110
113488c7455SChanwoo Choi #define EXYNOS5433_TMU_PD_DET_EN		0x130
114488c7455SChanwoo Choi 
115488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT	16
116488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT	23
117488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_SENSOR_ID_MASK	\
118488c7455SChanwoo Choi 			(0xf << EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT)
119488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_CALIB_SEL_MASK	BIT(23)
120488c7455SChanwoo Choi 
121488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING	0
122488c7455SChanwoo Choi #define EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING	1
123488c7455SChanwoo Choi 
124488c7455SChanwoo Choi #define EXYNOS5433_PD_DET_EN			1
125488c7455SChanwoo Choi 
1262845f6ecSBartlomiej Zolnierkiewicz /*exynos5440 specific registers*/
1272845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TRIM		0x000
1282845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_CTRL		0x020
1292845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_DEBUG		0x040
1302845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TEMP		0x0f0
1312845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TH0			0x110
1322845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TH1			0x130
1332845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_TH2			0x150
1342845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_IRQEN		0x210
1352845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_S0_7_IRQ			0x230
1362845f6ecSBartlomiej Zolnierkiewicz /* exynos5440 common registers */
1372845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_IRQ_STATUS		0x000
1382845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_PMIN			0x004
1392845f6ecSBartlomiej Zolnierkiewicz 
1402845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE0_SHIFT	0
1412845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE1_SHIFT	1
1422845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE2_SHIFT	2
1432845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_RISE3_SHIFT	3
1442845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_INTEN_FALL0_SHIFT	4
1452845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_TMU_TH_RISE4_SHIFT		24
1462845f6ecSBartlomiej Zolnierkiewicz #define EXYNOS5440_EFUSE_SWAP_OFFSET		8
14759dfa54cSAmit Daniel Kachhap 
1486c247393SAbhilash Kesavan /* Exynos7 specific registers */
1496c247393SAbhilash Kesavan #define EXYNOS7_THD_TEMP_RISE7_6		0x50
1506c247393SAbhilash Kesavan #define EXYNOS7_THD_TEMP_FALL7_6		0x60
1516c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_INTEN			0x110
1526c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_INTPEND			0x118
1536c247393SAbhilash Kesavan #define EXYNOS7_TMU_REG_EMUL_CON		0x160
1546c247393SAbhilash Kesavan 
1556c247393SAbhilash Kesavan #define EXYNOS7_TMU_TEMP_MASK			0x1ff
1566c247393SAbhilash Kesavan #define EXYNOS7_PD_DET_EN_SHIFT			23
1576c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE0_SHIFT		0
1586c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE1_SHIFT		1
1596c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE2_SHIFT		2
1606c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE3_SHIFT		3
1616c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE4_SHIFT		4
1626c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE5_SHIFT		5
1636c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE6_SHIFT		6
1646c247393SAbhilash Kesavan #define EXYNOS7_TMU_INTEN_RISE7_SHIFT		7
1656c247393SAbhilash Kesavan #define EXYNOS7_EMUL_DATA_SHIFT			7
1666c247393SAbhilash Kesavan #define EXYNOS7_EMUL_DATA_MASK			0x1ff
1676c247393SAbhilash Kesavan 
168718b4ca1SBartlomiej Zolnierkiewicz #define EXYNOS_FIRST_POINT_TRIM			25
169718b4ca1SBartlomiej Zolnierkiewicz #define EXYNOS_SECOND_POINT_TRIM		85
170718b4ca1SBartlomiej Zolnierkiewicz 
171*09d29426SBartlomiej Zolnierkiewicz #define EXYNOS_NOISE_CANCEL_MODE		4
172*09d29426SBartlomiej Zolnierkiewicz 
1733b6a1a80SLukasz Majewski #define MCELSIUS	1000
174cebe7373SAmit Daniel Kachhap /**
175cebe7373SAmit Daniel Kachhap  * struct exynos_tmu_data : A structure to hold the private data of the TMU
176cebe7373SAmit Daniel Kachhap 	driver
177cebe7373SAmit Daniel Kachhap  * @id: identifier of the one instance of the TMU controller.
178cebe7373SAmit Daniel Kachhap  * @pdata: pointer to the tmu platform/configuration data
179cebe7373SAmit Daniel Kachhap  * @base: base address of the single instance of the TMU controller.
1809025d563SNaveen Krishna Chatradhi  * @base_second: base address of the common registers of the TMU controller.
181cebe7373SAmit Daniel Kachhap  * @irq: irq number of the TMU controller.
182cebe7373SAmit Daniel Kachhap  * @soc: id of the SOC type.
183cebe7373SAmit Daniel Kachhap  * @irq_work: pointer to the irq work structure.
184cebe7373SAmit Daniel Kachhap  * @lock: lock to implement synchronization.
185cebe7373SAmit Daniel Kachhap  * @clk: pointer to the clock structure.
18614a11dc7SNaveen Krishna Chatradhi  * @clk_sec: pointer to the clock structure for accessing the base_second.
1876c247393SAbhilash Kesavan  * @sclk: pointer to the clock structure for accessing the tmu special clk.
188cebe7373SAmit Daniel Kachhap  * @temp_error1: fused value of the first point trim.
189cebe7373SAmit Daniel Kachhap  * @temp_error2: fused value of the second point trim.
190498d22f6SAmit Daniel Kachhap  * @regulator: pointer to the TMU regulator structure.
191cebe7373SAmit Daniel Kachhap  * @reg_conf: pointer to structure to register with core thermal.
1923a3a5f15SKrzysztof Kozlowski  * @ntrip: number of supported trip points.
1930eb875d8SMarek Szyprowski  * @enabled: current status of TMU device
19472d1100bSBartlomiej Zolnierkiewicz  * @tmu_initialize: SoC specific TMU initialization method
19537f9034fSBartlomiej Zolnierkiewicz  * @tmu_control: SoC specific TMU control method
196b79985caSBartlomiej Zolnierkiewicz  * @tmu_read: SoC specific TMU temperature read method
197285d994aSBartlomiej Zolnierkiewicz  * @tmu_set_emulation: SoC specific TMU emulation setting method
198a7331f72SBartlomiej Zolnierkiewicz  * @tmu_clear_irqs: SoC specific TMU interrupts clearing method
199cebe7373SAmit Daniel Kachhap  */
20059dfa54cSAmit Daniel Kachhap struct exynos_tmu_data {
201cebe7373SAmit Daniel Kachhap 	int id;
20259dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata;
20359dfa54cSAmit Daniel Kachhap 	void __iomem *base;
2049025d563SNaveen Krishna Chatradhi 	void __iomem *base_second;
20559dfa54cSAmit Daniel Kachhap 	int irq;
20659dfa54cSAmit Daniel Kachhap 	enum soc_type soc;
20759dfa54cSAmit Daniel Kachhap 	struct work_struct irq_work;
20859dfa54cSAmit Daniel Kachhap 	struct mutex lock;
2096c247393SAbhilash Kesavan 	struct clk *clk, *clk_sec, *sclk;
2106c247393SAbhilash Kesavan 	u16 temp_error1, temp_error2;
211498d22f6SAmit Daniel Kachhap 	struct regulator *regulator;
2123b6a1a80SLukasz Majewski 	struct thermal_zone_device *tzd;
2133a3a5f15SKrzysztof Kozlowski 	unsigned int ntrip;
2140eb875d8SMarek Szyprowski 	bool enabled;
2153b6a1a80SLukasz Majewski 
21672d1100bSBartlomiej Zolnierkiewicz 	int (*tmu_initialize)(struct platform_device *pdev);
21737f9034fSBartlomiej Zolnierkiewicz 	void (*tmu_control)(struct platform_device *pdev, bool on);
218b79985caSBartlomiej Zolnierkiewicz 	int (*tmu_read)(struct exynos_tmu_data *data);
21917e8351aSSascha Hauer 	void (*tmu_set_emulation)(struct exynos_tmu_data *data, int temp);
220a7331f72SBartlomiej Zolnierkiewicz 	void (*tmu_clear_irqs)(struct exynos_tmu_data *data);
22159dfa54cSAmit Daniel Kachhap };
22259dfa54cSAmit Daniel Kachhap 
2233b6a1a80SLukasz Majewski static void exynos_report_trigger(struct exynos_tmu_data *p)
2243b6a1a80SLukasz Majewski {
2253b6a1a80SLukasz Majewski 	char data[10], *envp[] = { data, NULL };
2263b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = p->tzd;
22717e8351aSSascha Hauer 	int temp;
2283b6a1a80SLukasz Majewski 	unsigned int i;
2293b6a1a80SLukasz Majewski 
230eccb6014SLukasz Majewski 	if (!tz) {
231eccb6014SLukasz Majewski 		pr_err("No thermal zone device defined\n");
2323b6a1a80SLukasz Majewski 		return;
2333b6a1a80SLukasz Majewski 	}
2343b6a1a80SLukasz Majewski 
2350e70f466SSrinivas Pandruvada 	thermal_zone_device_update(tz, THERMAL_EVENT_UNSPECIFIED);
2363b6a1a80SLukasz Majewski 
2373b6a1a80SLukasz Majewski 	mutex_lock(&tz->lock);
2383b6a1a80SLukasz Majewski 	/* Find the level for which trip happened */
2393b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
2403b6a1a80SLukasz Majewski 		tz->ops->get_trip_temp(tz, i, &temp);
2413b6a1a80SLukasz Majewski 		if (tz->last_temperature < temp)
2423b6a1a80SLukasz Majewski 			break;
2433b6a1a80SLukasz Majewski 	}
2443b6a1a80SLukasz Majewski 
2453b6a1a80SLukasz Majewski 	snprintf(data, sizeof(data), "%u", i);
2463b6a1a80SLukasz Majewski 	kobject_uevent_env(&tz->device.kobj, KOBJ_CHANGE, envp);
2473b6a1a80SLukasz Majewski 	mutex_unlock(&tz->lock);
2483b6a1a80SLukasz Majewski }
2493b6a1a80SLukasz Majewski 
25059dfa54cSAmit Daniel Kachhap /*
25159dfa54cSAmit Daniel Kachhap  * TMU treats temperature as a mapped temperature code.
25259dfa54cSAmit Daniel Kachhap  * The temperature is converted differently depending on the calibration type.
25359dfa54cSAmit Daniel Kachhap  */
25459dfa54cSAmit Daniel Kachhap static int temp_to_code(struct exynos_tmu_data *data, u8 temp)
25559dfa54cSAmit Daniel Kachhap {
25659dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata = data->pdata;
25759dfa54cSAmit Daniel Kachhap 
2589c933b1bSBartlomiej Zolnierkiewicz 	if (pdata->cal_type == TYPE_ONE_POINT_TRIMMING)
259718b4ca1SBartlomiej Zolnierkiewicz 		return temp + data->temp_error1 - EXYNOS_FIRST_POINT_TRIM;
2609c933b1bSBartlomiej Zolnierkiewicz 
261718b4ca1SBartlomiej Zolnierkiewicz 	return (temp - EXYNOS_FIRST_POINT_TRIM) *
26259dfa54cSAmit Daniel Kachhap 		(data->temp_error2 - data->temp_error1) /
263718b4ca1SBartlomiej Zolnierkiewicz 		(EXYNOS_SECOND_POINT_TRIM - EXYNOS_FIRST_POINT_TRIM) +
264bb34b4c8SAmit Daniel Kachhap 		data->temp_error1;
26559dfa54cSAmit Daniel Kachhap }
26659dfa54cSAmit Daniel Kachhap 
26759dfa54cSAmit Daniel Kachhap /*
26859dfa54cSAmit Daniel Kachhap  * Calculate a temperature value from a temperature code.
26959dfa54cSAmit Daniel Kachhap  * The unit of the temperature is degree Celsius.
27059dfa54cSAmit Daniel Kachhap  */
2716c247393SAbhilash Kesavan static int code_to_temp(struct exynos_tmu_data *data, u16 temp_code)
27259dfa54cSAmit Daniel Kachhap {
27359dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata = data->pdata;
27459dfa54cSAmit Daniel Kachhap 
2759c933b1bSBartlomiej Zolnierkiewicz 	if (pdata->cal_type == TYPE_ONE_POINT_TRIMMING)
276718b4ca1SBartlomiej Zolnierkiewicz 		return temp_code - data->temp_error1 + EXYNOS_FIRST_POINT_TRIM;
2779c933b1bSBartlomiej Zolnierkiewicz 
2789c933b1bSBartlomiej Zolnierkiewicz 	return (temp_code - data->temp_error1) *
279718b4ca1SBartlomiej Zolnierkiewicz 		(EXYNOS_SECOND_POINT_TRIM - EXYNOS_FIRST_POINT_TRIM) /
280bb34b4c8SAmit Daniel Kachhap 		(data->temp_error2 - data->temp_error1) +
281718b4ca1SBartlomiej Zolnierkiewicz 		EXYNOS_FIRST_POINT_TRIM;
28259dfa54cSAmit Daniel Kachhap }
28359dfa54cSAmit Daniel Kachhap 
2848328a4b1SBartlomiej Zolnierkiewicz static void sanitize_temp_error(struct exynos_tmu_data *data, u32 trim_info)
285b835ced1SBartlomiej Zolnierkiewicz {
28659dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata = data->pdata;
28759dfa54cSAmit Daniel Kachhap 
288b8d582b9SAmit Daniel Kachhap 	data->temp_error1 = trim_info & EXYNOS_TMU_TEMP_MASK;
28999d67fb9SBartlomiej Zolnierkiewicz 	data->temp_error2 = ((trim_info >> EXYNOS_TRIMINFO_85_SHIFT) &
290b8d582b9SAmit Daniel Kachhap 				EXYNOS_TMU_TEMP_MASK);
29159dfa54cSAmit Daniel Kachhap 
2925000806cSAmit Daniel Kachhap 	if (!data->temp_error1 ||
2935000806cSAmit Daniel Kachhap 		(pdata->min_efuse_value > data->temp_error1) ||
2945000806cSAmit Daniel Kachhap 		(data->temp_error1 > pdata->max_efuse_value))
2955000806cSAmit Daniel Kachhap 		data->temp_error1 = pdata->efuse_value & EXYNOS_TMU_TEMP_MASK;
2965000806cSAmit Daniel Kachhap 
2975000806cSAmit Daniel Kachhap 	if (!data->temp_error2)
2985000806cSAmit Daniel Kachhap 		data->temp_error2 =
29999d67fb9SBartlomiej Zolnierkiewicz 			(pdata->efuse_value >> EXYNOS_TRIMINFO_85_SHIFT) &
3005000806cSAmit Daniel Kachhap 			EXYNOS_TMU_TEMP_MASK;
3018328a4b1SBartlomiej Zolnierkiewicz }
30259dfa54cSAmit Daniel Kachhap 
303fe87789cSBartlomiej Zolnierkiewicz static u32 get_th_reg(struct exynos_tmu_data *data, u32 threshold, bool falling)
304fe87789cSBartlomiej Zolnierkiewicz {
3053b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
3063b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
3073b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(tz);
3083b6a1a80SLukasz Majewski 	unsigned long temp;
309fe87789cSBartlomiej Zolnierkiewicz 	int i;
310c65d3473STushar Behera 
3113b6a1a80SLukasz Majewski 	if (!trips) {
3123b6a1a80SLukasz Majewski 		pr_err("%s: Cannot get trip points from of-thermal.c!\n",
3133b6a1a80SLukasz Majewski 		       __func__);
3143b6a1a80SLukasz Majewski 		return 0;
3153b6a1a80SLukasz Majewski 	}
316fe87789cSBartlomiej Zolnierkiewicz 
3173b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
3183b6a1a80SLukasz Majewski 		if (trips[i].type == THERMAL_TRIP_CRITICAL)
3193b6a1a80SLukasz Majewski 			continue;
3203b6a1a80SLukasz Majewski 
3213b6a1a80SLukasz Majewski 		temp = trips[i].temperature / MCELSIUS;
322fe87789cSBartlomiej Zolnierkiewicz 		if (falling)
3233b6a1a80SLukasz Majewski 			temp -= (trips[i].hysteresis / MCELSIUS);
324fe87789cSBartlomiej Zolnierkiewicz 		else
325fe87789cSBartlomiej Zolnierkiewicz 			threshold &= ~(0xff << 8 * i);
326fe87789cSBartlomiej Zolnierkiewicz 
327fe87789cSBartlomiej Zolnierkiewicz 		threshold |= temp_to_code(data, temp) << 8 * i;
32859dfa54cSAmit Daniel Kachhap 	}
32959dfa54cSAmit Daniel Kachhap 
330fe87789cSBartlomiej Zolnierkiewicz 	return threshold;
331fe87789cSBartlomiej Zolnierkiewicz }
33259dfa54cSAmit Daniel Kachhap 
33359dfa54cSAmit Daniel Kachhap static int exynos_tmu_initialize(struct platform_device *pdev)
33459dfa54cSAmit Daniel Kachhap {
33559dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
33672d1100bSBartlomiej Zolnierkiewicz 	int ret;
3377ca04e58SAmit Daniel Kachhap 
3383a3a5f15SKrzysztof Kozlowski 	if (of_thermal_get_ntrips(data->tzd) > data->ntrip) {
3393a3a5f15SKrzysztof Kozlowski 		dev_info(&pdev->dev,
3403a3a5f15SKrzysztof Kozlowski 			 "More trip points than supported by this TMU.\n");
3413a3a5f15SKrzysztof Kozlowski 		dev_info(&pdev->dev,
3423a3a5f15SKrzysztof Kozlowski 			 "%d trip points should be configured in polling mode.\n",
3433a3a5f15SKrzysztof Kozlowski 			 (of_thermal_get_ntrips(data->tzd) - data->ntrip));
3443a3a5f15SKrzysztof Kozlowski 	}
3453a3a5f15SKrzysztof Kozlowski 
34659dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
34759dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
34859dfa54cSAmit Daniel Kachhap 	if (!IS_ERR(data->clk_sec))
34959dfa54cSAmit Daniel Kachhap 		clk_enable(data->clk_sec);
35072d1100bSBartlomiej Zolnierkiewicz 	ret = data->tmu_initialize(pdev);
35159dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
35259dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
35314a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
35414a11dc7SNaveen Krishna Chatradhi 		clk_disable(data->clk_sec);
35559dfa54cSAmit Daniel Kachhap 
35659dfa54cSAmit Daniel Kachhap 	return ret;
35759dfa54cSAmit Daniel Kachhap }
35859dfa54cSAmit Daniel Kachhap 
359d00671c3SBartlomiej Zolnierkiewicz static u32 get_con_reg(struct exynos_tmu_data *data, u32 con)
36059dfa54cSAmit Daniel Kachhap {
36159dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata = data->pdata;
36259dfa54cSAmit Daniel Kachhap 
3637575983cSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS4412 ||
3647575983cSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS3250)
3657575983cSBartlomiej Zolnierkiewicz 		con |= (EXYNOS4412_MUX_ADDR_VALUE << EXYNOS4412_MUX_ADDR_SHIFT);
36686f5362eSLukasz Majewski 
36799d67fb9SBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_REF_VOLTAGE_MASK << EXYNOS_TMU_REF_VOLTAGE_SHIFT);
36899d67fb9SBartlomiej Zolnierkiewicz 	con |= pdata->reference_voltage << EXYNOS_TMU_REF_VOLTAGE_SHIFT;
369d0a0ce3eSAmit Daniel Kachhap 
37099d67fb9SBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_BUF_SLOPE_SEL_MASK << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
37199d67fb9SBartlomiej Zolnierkiewicz 	con |= (pdata->gain << EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT);
372d0a0ce3eSAmit Daniel Kachhap 
373b9504a6aSBartlomiej Zolnierkiewicz 	con &= ~(EXYNOS_TMU_TRIP_MODE_MASK << EXYNOS_TMU_TRIP_MODE_SHIFT);
374*09d29426SBartlomiej Zolnierkiewicz 	con |= (EXYNOS_NOISE_CANCEL_MODE << EXYNOS_TMU_TRIP_MODE_SHIFT);
37559dfa54cSAmit Daniel Kachhap 
376d00671c3SBartlomiej Zolnierkiewicz 	return con;
377d00671c3SBartlomiej Zolnierkiewicz }
378d00671c3SBartlomiej Zolnierkiewicz 
379d00671c3SBartlomiej Zolnierkiewicz static void exynos_tmu_control(struct platform_device *pdev, bool on)
380d00671c3SBartlomiej Zolnierkiewicz {
381d00671c3SBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
382d00671c3SBartlomiej Zolnierkiewicz 
383d00671c3SBartlomiej Zolnierkiewicz 	mutex_lock(&data->lock);
384d00671c3SBartlomiej Zolnierkiewicz 	clk_enable(data->clk);
38537f9034fSBartlomiej Zolnierkiewicz 	data->tmu_control(pdev, on);
3860eb875d8SMarek Szyprowski 	data->enabled = on;
38759dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
38859dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
38959dfa54cSAmit Daniel Kachhap }
39059dfa54cSAmit Daniel Kachhap 
39172d1100bSBartlomiej Zolnierkiewicz static int exynos4210_tmu_initialize(struct platform_device *pdev)
39272d1100bSBartlomiej Zolnierkiewicz {
39372d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
3943b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
3953b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
3963b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(tz);
39772d1100bSBartlomiej Zolnierkiewicz 	int ret = 0, threshold_code, i;
3983b6a1a80SLukasz Majewski 	unsigned long reference, temp;
3993b6a1a80SLukasz Majewski 	unsigned int status;
4003b6a1a80SLukasz Majewski 
4013b6a1a80SLukasz Majewski 	if (!trips) {
4023b6a1a80SLukasz Majewski 		pr_err("%s: Cannot get trip points from of-thermal.c!\n",
4033b6a1a80SLukasz Majewski 		       __func__);
4043b6a1a80SLukasz Majewski 		ret = -ENODEV;
4053b6a1a80SLukasz Majewski 		goto out;
4063b6a1a80SLukasz Majewski 	}
40772d1100bSBartlomiej Zolnierkiewicz 
40872d1100bSBartlomiej Zolnierkiewicz 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
40972d1100bSBartlomiej Zolnierkiewicz 	if (!status) {
41072d1100bSBartlomiej Zolnierkiewicz 		ret = -EBUSY;
41172d1100bSBartlomiej Zolnierkiewicz 		goto out;
41272d1100bSBartlomiej Zolnierkiewicz 	}
41372d1100bSBartlomiej Zolnierkiewicz 
41472d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, readl(data->base + EXYNOS_TMU_REG_TRIMINFO));
41572d1100bSBartlomiej Zolnierkiewicz 
41672d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for threshold */
4173b6a1a80SLukasz Majewski 	reference = trips[0].temperature / MCELSIUS;
4183b6a1a80SLukasz Majewski 	threshold_code = temp_to_code(data, reference);
4193b6a1a80SLukasz Majewski 	if (threshold_code < 0) {
4203b6a1a80SLukasz Majewski 		ret = threshold_code;
4213b6a1a80SLukasz Majewski 		goto out;
4223b6a1a80SLukasz Majewski 	}
42372d1100bSBartlomiej Zolnierkiewicz 	writeb(threshold_code, data->base + EXYNOS4210_TMU_REG_THRESHOLD_TEMP);
42472d1100bSBartlomiej Zolnierkiewicz 
4253b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
4263b6a1a80SLukasz Majewski 		temp = trips[i].temperature / MCELSIUS;
4273b6a1a80SLukasz Majewski 		writeb(temp - reference, data->base +
42872d1100bSBartlomiej Zolnierkiewicz 		       EXYNOS4210_TMU_REG_TRIG_LEVEL0 + i * 4);
4293b6a1a80SLukasz Majewski 	}
43072d1100bSBartlomiej Zolnierkiewicz 
431a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
43272d1100bSBartlomiej Zolnierkiewicz out:
43372d1100bSBartlomiej Zolnierkiewicz 	return ret;
43472d1100bSBartlomiej Zolnierkiewicz }
43572d1100bSBartlomiej Zolnierkiewicz 
43672d1100bSBartlomiej Zolnierkiewicz static int exynos4412_tmu_initialize(struct platform_device *pdev)
43772d1100bSBartlomiej Zolnierkiewicz {
43872d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
4393b6a1a80SLukasz Majewski 	const struct thermal_trip * const trips =
4403b6a1a80SLukasz Majewski 		of_thermal_get_trip_points(data->tzd);
44172d1100bSBartlomiej Zolnierkiewicz 	unsigned int status, trim_info, con, ctrl, rising_threshold;
44272d1100bSBartlomiej Zolnierkiewicz 	int ret = 0, threshold_code, i;
4433b6a1a80SLukasz Majewski 	unsigned long crit_temp = 0;
44472d1100bSBartlomiej Zolnierkiewicz 
44572d1100bSBartlomiej Zolnierkiewicz 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
44672d1100bSBartlomiej Zolnierkiewicz 	if (!status) {
44772d1100bSBartlomiej Zolnierkiewicz 		ret = -EBUSY;
44872d1100bSBartlomiej Zolnierkiewicz 		goto out;
44972d1100bSBartlomiej Zolnierkiewicz 	}
45072d1100bSBartlomiej Zolnierkiewicz 
45172d1100bSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS3250 ||
45272d1100bSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS4412 ||
45372d1100bSBartlomiej Zolnierkiewicz 	    data->soc == SOC_ARCH_EXYNOS5250) {
45472d1100bSBartlomiej Zolnierkiewicz 		if (data->soc == SOC_ARCH_EXYNOS3250) {
45572d1100bSBartlomiej Zolnierkiewicz 			ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON1);
45672d1100bSBartlomiej Zolnierkiewicz 			ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
45772d1100bSBartlomiej Zolnierkiewicz 			writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON1);
45872d1100bSBartlomiej Zolnierkiewicz 		}
45972d1100bSBartlomiej Zolnierkiewicz 		ctrl = readl(data->base + EXYNOS_TMU_TRIMINFO_CON2);
46072d1100bSBartlomiej Zolnierkiewicz 		ctrl |= EXYNOS_TRIMINFO_RELOAD_ENABLE;
46172d1100bSBartlomiej Zolnierkiewicz 		writel(ctrl, data->base + EXYNOS_TMU_TRIMINFO_CON2);
46272d1100bSBartlomiej Zolnierkiewicz 	}
46372d1100bSBartlomiej Zolnierkiewicz 
46472d1100bSBartlomiej Zolnierkiewicz 	/* On exynos5420 the triminfo register is in the shared space */
46572d1100bSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO)
46672d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base_second + EXYNOS_TMU_REG_TRIMINFO);
46772d1100bSBartlomiej Zolnierkiewicz 	else
46872d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
46972d1100bSBartlomiej Zolnierkiewicz 
47072d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, trim_info);
47172d1100bSBartlomiej Zolnierkiewicz 
47272d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for rising and falling threshold */
47372d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = readl(data->base + EXYNOS_THD_TEMP_RISE);
47472d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = get_th_reg(data, rising_threshold, false);
47572d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
47672d1100bSBartlomiej Zolnierkiewicz 	writel(get_th_reg(data, 0, true), data->base + EXYNOS_THD_TEMP_FALL);
47772d1100bSBartlomiej Zolnierkiewicz 
478a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
47972d1100bSBartlomiej Zolnierkiewicz 
48072d1100bSBartlomiej Zolnierkiewicz 	/* if last threshold limit is also present */
4813b6a1a80SLukasz Majewski 	for (i = 0; i < of_thermal_get_ntrips(data->tzd); i++) {
4823b6a1a80SLukasz Majewski 		if (trips[i].type == THERMAL_TRIP_CRITICAL) {
4833b6a1a80SLukasz Majewski 			crit_temp = trips[i].temperature;
4843b6a1a80SLukasz Majewski 			break;
4853b6a1a80SLukasz Majewski 		}
4863b6a1a80SLukasz Majewski 	}
4873b6a1a80SLukasz Majewski 
4883b6a1a80SLukasz Majewski 	if (i == of_thermal_get_ntrips(data->tzd)) {
4893b6a1a80SLukasz Majewski 		pr_err("%s: No CRITICAL trip point defined at of-thermal.c!\n",
4903b6a1a80SLukasz Majewski 		       __func__);
4913b6a1a80SLukasz Majewski 		ret = -EINVAL;
4923b6a1a80SLukasz Majewski 		goto out;
4933b6a1a80SLukasz Majewski 	}
4943b6a1a80SLukasz Majewski 
4953b6a1a80SLukasz Majewski 	threshold_code = temp_to_code(data, crit_temp / MCELSIUS);
49672d1100bSBartlomiej Zolnierkiewicz 	/* 1-4 level to be assigned in th0 reg */
49772d1100bSBartlomiej Zolnierkiewicz 	rising_threshold &= ~(0xff << 8 * i);
49872d1100bSBartlomiej Zolnierkiewicz 	rising_threshold |= threshold_code << 8 * i;
49972d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS_THD_TEMP_RISE);
50072d1100bSBartlomiej Zolnierkiewicz 	con = readl(data->base + EXYNOS_TMU_REG_CONTROL);
50172d1100bSBartlomiej Zolnierkiewicz 	con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
50272d1100bSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
5033b6a1a80SLukasz Majewski 
50472d1100bSBartlomiej Zolnierkiewicz out:
50572d1100bSBartlomiej Zolnierkiewicz 	return ret;
50672d1100bSBartlomiej Zolnierkiewicz }
50772d1100bSBartlomiej Zolnierkiewicz 
508488c7455SChanwoo Choi static int exynos5433_tmu_initialize(struct platform_device *pdev)
509488c7455SChanwoo Choi {
510488c7455SChanwoo Choi 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
511488c7455SChanwoo Choi 	struct exynos_tmu_platform_data *pdata = data->pdata;
512488c7455SChanwoo Choi 	struct thermal_zone_device *tz = data->tzd;
513488c7455SChanwoo Choi 	unsigned int status, trim_info;
514488c7455SChanwoo Choi 	unsigned int rising_threshold = 0, falling_threshold = 0;
51517e8351aSSascha Hauer 	int temp, temp_hist;
516488c7455SChanwoo Choi 	int ret = 0, threshold_code, i, sensor_id, cal_type;
517488c7455SChanwoo Choi 
518488c7455SChanwoo Choi 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
519488c7455SChanwoo Choi 	if (!status) {
520488c7455SChanwoo Choi 		ret = -EBUSY;
521488c7455SChanwoo Choi 		goto out;
522488c7455SChanwoo Choi 	}
523488c7455SChanwoo Choi 
524488c7455SChanwoo Choi 	trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
525488c7455SChanwoo Choi 	sanitize_temp_error(data, trim_info);
526488c7455SChanwoo Choi 
527488c7455SChanwoo Choi 	/* Read the temperature sensor id */
528488c7455SChanwoo Choi 	sensor_id = (trim_info & EXYNOS5433_TRIMINFO_SENSOR_ID_MASK)
529488c7455SChanwoo Choi 				>> EXYNOS5433_TRIMINFO_SENSOR_ID_SHIFT;
530488c7455SChanwoo Choi 	dev_info(&pdev->dev, "Temperature sensor ID: 0x%x\n", sensor_id);
531488c7455SChanwoo Choi 
532488c7455SChanwoo Choi 	/* Read the calibration mode */
533488c7455SChanwoo Choi 	writel(trim_info, data->base + EXYNOS_TMU_REG_TRIMINFO);
534488c7455SChanwoo Choi 	cal_type = (trim_info & EXYNOS5433_TRIMINFO_CALIB_SEL_MASK)
535488c7455SChanwoo Choi 				>> EXYNOS5433_TRIMINFO_CALIB_SEL_SHIFT;
536488c7455SChanwoo Choi 
537488c7455SChanwoo Choi 	switch (cal_type) {
538488c7455SChanwoo Choi 	case EXYNOS5433_TRIMINFO_ONE_POINT_TRIMMING:
539488c7455SChanwoo Choi 		pdata->cal_type = TYPE_ONE_POINT_TRIMMING;
540488c7455SChanwoo Choi 		break;
541488c7455SChanwoo Choi 	case EXYNOS5433_TRIMINFO_TWO_POINT_TRIMMING:
542488c7455SChanwoo Choi 		pdata->cal_type = TYPE_TWO_POINT_TRIMMING;
543488c7455SChanwoo Choi 		break;
544488c7455SChanwoo Choi 	default:
545488c7455SChanwoo Choi 		pdata->cal_type = TYPE_ONE_POINT_TRIMMING;
546488c7455SChanwoo Choi 		break;
547baba1ebbSKrzysztof Kozlowski 	}
548488c7455SChanwoo Choi 
549488c7455SChanwoo Choi 	dev_info(&pdev->dev, "Calibration type is %d-point calibration\n",
550488c7455SChanwoo Choi 			cal_type ?  2 : 1);
551488c7455SChanwoo Choi 
552488c7455SChanwoo Choi 	/* Write temperature code for rising and falling threshold */
553488c7455SChanwoo Choi 	for (i = 0; i < of_thermal_get_ntrips(tz); i++) {
554488c7455SChanwoo Choi 		int rising_reg_offset, falling_reg_offset;
555488c7455SChanwoo Choi 		int j = 0;
556488c7455SChanwoo Choi 
557488c7455SChanwoo Choi 		switch (i) {
558488c7455SChanwoo Choi 		case 0:
559488c7455SChanwoo Choi 		case 1:
560488c7455SChanwoo Choi 		case 2:
561488c7455SChanwoo Choi 		case 3:
562488c7455SChanwoo Choi 			rising_reg_offset = EXYNOS5433_THD_TEMP_RISE3_0;
563488c7455SChanwoo Choi 			falling_reg_offset = EXYNOS5433_THD_TEMP_FALL3_0;
564488c7455SChanwoo Choi 			j = i;
565488c7455SChanwoo Choi 			break;
566488c7455SChanwoo Choi 		case 4:
567488c7455SChanwoo Choi 		case 5:
568488c7455SChanwoo Choi 		case 6:
569488c7455SChanwoo Choi 		case 7:
570488c7455SChanwoo Choi 			rising_reg_offset = EXYNOS5433_THD_TEMP_RISE7_4;
571488c7455SChanwoo Choi 			falling_reg_offset = EXYNOS5433_THD_TEMP_FALL7_4;
572488c7455SChanwoo Choi 			j = i - 4;
573488c7455SChanwoo Choi 			break;
574488c7455SChanwoo Choi 		default:
575488c7455SChanwoo Choi 			continue;
576488c7455SChanwoo Choi 		}
577488c7455SChanwoo Choi 
578488c7455SChanwoo Choi 		/* Write temperature code for rising threshold */
579488c7455SChanwoo Choi 		tz->ops->get_trip_temp(tz, i, &temp);
580488c7455SChanwoo Choi 		temp /= MCELSIUS;
581488c7455SChanwoo Choi 		threshold_code = temp_to_code(data, temp);
582488c7455SChanwoo Choi 
583488c7455SChanwoo Choi 		rising_threshold = readl(data->base + rising_reg_offset);
584488c7455SChanwoo Choi 		rising_threshold |= (threshold_code << j * 8);
585488c7455SChanwoo Choi 		writel(rising_threshold, data->base + rising_reg_offset);
586488c7455SChanwoo Choi 
587488c7455SChanwoo Choi 		/* Write temperature code for falling threshold */
588488c7455SChanwoo Choi 		tz->ops->get_trip_hyst(tz, i, &temp_hist);
589488c7455SChanwoo Choi 		temp_hist = temp - (temp_hist / MCELSIUS);
590488c7455SChanwoo Choi 		threshold_code = temp_to_code(data, temp_hist);
591488c7455SChanwoo Choi 
592488c7455SChanwoo Choi 		falling_threshold = readl(data->base + falling_reg_offset);
593488c7455SChanwoo Choi 		falling_threshold &= ~(0xff << j * 8);
594488c7455SChanwoo Choi 		falling_threshold |= (threshold_code << j * 8);
595488c7455SChanwoo Choi 		writel(falling_threshold, data->base + falling_reg_offset);
596488c7455SChanwoo Choi 	}
597488c7455SChanwoo Choi 
598488c7455SChanwoo Choi 	data->tmu_clear_irqs(data);
599488c7455SChanwoo Choi out:
600488c7455SChanwoo Choi 	return ret;
601488c7455SChanwoo Choi }
602488c7455SChanwoo Choi 
60372d1100bSBartlomiej Zolnierkiewicz static int exynos5440_tmu_initialize(struct platform_device *pdev)
60472d1100bSBartlomiej Zolnierkiewicz {
60572d1100bSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
60672d1100bSBartlomiej Zolnierkiewicz 	unsigned int trim_info = 0, con, rising_threshold;
607e35dbb4dSKrzysztof Kozlowski 	int threshold_code;
60817e8351aSSascha Hauer 	int crit_temp = 0;
60972d1100bSBartlomiej Zolnierkiewicz 
61072d1100bSBartlomiej Zolnierkiewicz 	/*
61172d1100bSBartlomiej Zolnierkiewicz 	 * For exynos5440 soc triminfo value is swapped between TMU0 and
61272d1100bSBartlomiej Zolnierkiewicz 	 * TMU2, so the below logic is needed.
61372d1100bSBartlomiej Zolnierkiewicz 	 */
61472d1100bSBartlomiej Zolnierkiewicz 	switch (data->id) {
61572d1100bSBartlomiej Zolnierkiewicz 	case 0:
61672d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base + EXYNOS5440_EFUSE_SWAP_OFFSET +
61772d1100bSBartlomiej Zolnierkiewicz 				 EXYNOS5440_TMU_S0_7_TRIM);
61872d1100bSBartlomiej Zolnierkiewicz 		break;
61972d1100bSBartlomiej Zolnierkiewicz 	case 1:
62072d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base + EXYNOS5440_TMU_S0_7_TRIM);
62172d1100bSBartlomiej Zolnierkiewicz 		break;
62272d1100bSBartlomiej Zolnierkiewicz 	case 2:
62372d1100bSBartlomiej Zolnierkiewicz 		trim_info = readl(data->base - EXYNOS5440_EFUSE_SWAP_OFFSET +
62472d1100bSBartlomiej Zolnierkiewicz 				  EXYNOS5440_TMU_S0_7_TRIM);
62572d1100bSBartlomiej Zolnierkiewicz 	}
62672d1100bSBartlomiej Zolnierkiewicz 	sanitize_temp_error(data, trim_info);
62772d1100bSBartlomiej Zolnierkiewicz 
62872d1100bSBartlomiej Zolnierkiewicz 	/* Write temperature code for rising and falling threshold */
62972d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = readl(data->base + EXYNOS5440_TMU_S0_7_TH0);
63072d1100bSBartlomiej Zolnierkiewicz 	rising_threshold = get_th_reg(data, rising_threshold, false);
63172d1100bSBartlomiej Zolnierkiewicz 	writel(rising_threshold, data->base + EXYNOS5440_TMU_S0_7_TH0);
63272d1100bSBartlomiej Zolnierkiewicz 	writel(0, data->base + EXYNOS5440_TMU_S0_7_TH1);
63372d1100bSBartlomiej Zolnierkiewicz 
634a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
63572d1100bSBartlomiej Zolnierkiewicz 
63672d1100bSBartlomiej Zolnierkiewicz 	/* if last threshold limit is also present */
6373b6a1a80SLukasz Majewski 	if (!data->tzd->ops->get_crit_temp(data->tzd, &crit_temp)) {
6383b6a1a80SLukasz Majewski 		threshold_code = temp_to_code(data, crit_temp / MCELSIUS);
63972d1100bSBartlomiej Zolnierkiewicz 		/* 5th level to be assigned in th2 reg */
64072d1100bSBartlomiej Zolnierkiewicz 		rising_threshold =
64172d1100bSBartlomiej Zolnierkiewicz 			threshold_code << EXYNOS5440_TMU_TH_RISE4_SHIFT;
64272d1100bSBartlomiej Zolnierkiewicz 		writel(rising_threshold, data->base + EXYNOS5440_TMU_S0_7_TH2);
64372d1100bSBartlomiej Zolnierkiewicz 		con = readl(data->base + EXYNOS5440_TMU_S0_7_CTRL);
64472d1100bSBartlomiej Zolnierkiewicz 		con |= (1 << EXYNOS_TMU_THERM_TRIP_EN_SHIFT);
64572d1100bSBartlomiej Zolnierkiewicz 		writel(con, data->base + EXYNOS5440_TMU_S0_7_CTRL);
64672d1100bSBartlomiej Zolnierkiewicz 	}
64772d1100bSBartlomiej Zolnierkiewicz 	/* Clear the PMIN in the common TMU register */
64872d1100bSBartlomiej Zolnierkiewicz 	if (!data->id)
64972d1100bSBartlomiej Zolnierkiewicz 		writel(0, data->base_second + EXYNOS5440_TMU_PMIN);
650e35dbb4dSKrzysztof Kozlowski 
651e35dbb4dSKrzysztof Kozlowski 	return 0;
65272d1100bSBartlomiej Zolnierkiewicz }
65372d1100bSBartlomiej Zolnierkiewicz 
6546c247393SAbhilash Kesavan static int exynos7_tmu_initialize(struct platform_device *pdev)
6556c247393SAbhilash Kesavan {
6566c247393SAbhilash Kesavan 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
6576c247393SAbhilash Kesavan 	struct thermal_zone_device *tz = data->tzd;
6586c247393SAbhilash Kesavan 	struct exynos_tmu_platform_data *pdata = data->pdata;
6596c247393SAbhilash Kesavan 	unsigned int status, trim_info;
6606c247393SAbhilash Kesavan 	unsigned int rising_threshold = 0, falling_threshold = 0;
6616c247393SAbhilash Kesavan 	int ret = 0, threshold_code, i;
66217e8351aSSascha Hauer 	int temp, temp_hist;
6636c247393SAbhilash Kesavan 	unsigned int reg_off, bit_off;
6646c247393SAbhilash Kesavan 
6656c247393SAbhilash Kesavan 	status = readb(data->base + EXYNOS_TMU_REG_STATUS);
6666c247393SAbhilash Kesavan 	if (!status) {
6676c247393SAbhilash Kesavan 		ret = -EBUSY;
6686c247393SAbhilash Kesavan 		goto out;
6696c247393SAbhilash Kesavan 	}
6706c247393SAbhilash Kesavan 
6716c247393SAbhilash Kesavan 	trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
6726c247393SAbhilash Kesavan 
6736c247393SAbhilash Kesavan 	data->temp_error1 = trim_info & EXYNOS7_TMU_TEMP_MASK;
6746c247393SAbhilash Kesavan 	if (!data->temp_error1 ||
6756c247393SAbhilash Kesavan 	    (pdata->min_efuse_value > data->temp_error1) ||
6766c247393SAbhilash Kesavan 	    (data->temp_error1 > pdata->max_efuse_value))
6776c247393SAbhilash Kesavan 		data->temp_error1 = pdata->efuse_value & EXYNOS_TMU_TEMP_MASK;
6786c247393SAbhilash Kesavan 
6796c247393SAbhilash Kesavan 	/* Write temperature code for rising and falling threshold */
6806c247393SAbhilash Kesavan 	for (i = (of_thermal_get_ntrips(tz) - 1); i >= 0; i--) {
6816c247393SAbhilash Kesavan 		/*
6826c247393SAbhilash Kesavan 		 * On exynos7 there are 4 rising and 4 falling threshold
6836c247393SAbhilash Kesavan 		 * registers (0x50-0x5c and 0x60-0x6c respectively). Each
6846c247393SAbhilash Kesavan 		 * register holds the value of two threshold levels (at bit
6856c247393SAbhilash Kesavan 		 * offsets 0 and 16). Based on the fact that there are atmost
6866c247393SAbhilash Kesavan 		 * eight possible trigger levels, calculate the register and
6876c247393SAbhilash Kesavan 		 * bit offsets where the threshold levels are to be written.
6886c247393SAbhilash Kesavan 		 *
6896c247393SAbhilash Kesavan 		 * e.g. EXYNOS7_THD_TEMP_RISE7_6 (0x50)
6906c247393SAbhilash Kesavan 		 * [24:16] - Threshold level 7
6916c247393SAbhilash Kesavan 		 * [8:0] - Threshold level 6
6926c247393SAbhilash Kesavan 		 * e.g. EXYNOS7_THD_TEMP_RISE5_4 (0x54)
6936c247393SAbhilash Kesavan 		 * [24:16] - Threshold level 5
6946c247393SAbhilash Kesavan 		 * [8:0] - Threshold level 4
6956c247393SAbhilash Kesavan 		 *
6966c247393SAbhilash Kesavan 		 * and similarly for falling thresholds.
6976c247393SAbhilash Kesavan 		 *
6986c247393SAbhilash Kesavan 		 * Based on the above, calculate the register and bit offsets
6996c247393SAbhilash Kesavan 		 * for rising/falling threshold levels and populate them.
7006c247393SAbhilash Kesavan 		 */
7016c247393SAbhilash Kesavan 		reg_off = ((7 - i) / 2) * 4;
7026c247393SAbhilash Kesavan 		bit_off = ((8 - i) % 2);
7036c247393SAbhilash Kesavan 
7046c247393SAbhilash Kesavan 		tz->ops->get_trip_temp(tz, i, &temp);
7056c247393SAbhilash Kesavan 		temp /= MCELSIUS;
7066c247393SAbhilash Kesavan 
7076c247393SAbhilash Kesavan 		tz->ops->get_trip_hyst(tz, i, &temp_hist);
7086c247393SAbhilash Kesavan 		temp_hist = temp - (temp_hist / MCELSIUS);
7096c247393SAbhilash Kesavan 
7106c247393SAbhilash Kesavan 		/* Set 9-bit temperature code for rising threshold levels */
7116c247393SAbhilash Kesavan 		threshold_code = temp_to_code(data, temp);
7126c247393SAbhilash Kesavan 		rising_threshold = readl(data->base +
7136c247393SAbhilash Kesavan 			EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
7146c247393SAbhilash Kesavan 		rising_threshold &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
7156c247393SAbhilash Kesavan 		rising_threshold |= threshold_code << (16 * bit_off);
7166c247393SAbhilash Kesavan 		writel(rising_threshold,
7176c247393SAbhilash Kesavan 		       data->base + EXYNOS7_THD_TEMP_RISE7_6 + reg_off);
7186c247393SAbhilash Kesavan 
7196c247393SAbhilash Kesavan 		/* Set 9-bit temperature code for falling threshold levels */
7206c247393SAbhilash Kesavan 		threshold_code = temp_to_code(data, temp_hist);
7216c247393SAbhilash Kesavan 		falling_threshold &= ~(EXYNOS7_TMU_TEMP_MASK << (16 * bit_off));
7226c247393SAbhilash Kesavan 		falling_threshold |= threshold_code << (16 * bit_off);
7236c247393SAbhilash Kesavan 		writel(falling_threshold,
7246c247393SAbhilash Kesavan 		       data->base + EXYNOS7_THD_TEMP_FALL7_6 + reg_off);
7256c247393SAbhilash Kesavan 	}
7266c247393SAbhilash Kesavan 
7276c247393SAbhilash Kesavan 	data->tmu_clear_irqs(data);
7286c247393SAbhilash Kesavan out:
7296c247393SAbhilash Kesavan 	return ret;
7306c247393SAbhilash Kesavan }
7316c247393SAbhilash Kesavan 
73237f9034fSBartlomiej Zolnierkiewicz static void exynos4210_tmu_control(struct platform_device *pdev, bool on)
73337f9034fSBartlomiej Zolnierkiewicz {
73437f9034fSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
7353b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
73637f9034fSBartlomiej Zolnierkiewicz 	unsigned int con, interrupt_en;
73737f9034fSBartlomiej Zolnierkiewicz 
73837f9034fSBartlomiej Zolnierkiewicz 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
73937f9034fSBartlomiej Zolnierkiewicz 
74059dfa54cSAmit Daniel Kachhap 	if (on) {
74159dfa54cSAmit Daniel Kachhap 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
74259dfa54cSAmit Daniel Kachhap 		interrupt_en =
7433b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 3)
7443b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE3_SHIFT) |
7453b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 2)
7463b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE2_SHIFT) |
7473b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 1)
7483b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE1_SHIFT) |
7493b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 0)
7503b6a1a80SLukasz Majewski 			 << EXYNOS_TMU_INTEN_RISE0_SHIFT);
7513b6a1a80SLukasz Majewski 
752e0761533SBartlomiej Zolnierkiewicz 		if (data->soc != SOC_ARCH_EXYNOS4210)
75359dfa54cSAmit Daniel Kachhap 			interrupt_en |=
75437f9034fSBartlomiej Zolnierkiewicz 				interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
75559dfa54cSAmit Daniel Kachhap 	} else {
75659dfa54cSAmit Daniel Kachhap 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
75759dfa54cSAmit Daniel Kachhap 		interrupt_en = 0; /* Disable all interrupts */
75859dfa54cSAmit Daniel Kachhap 	}
75937f9034fSBartlomiej Zolnierkiewicz 	writel(interrupt_en, data->base + EXYNOS_TMU_REG_INTEN);
76037f9034fSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
76137f9034fSBartlomiej Zolnierkiewicz }
76259dfa54cSAmit Daniel Kachhap 
763488c7455SChanwoo Choi static void exynos5433_tmu_control(struct platform_device *pdev, bool on)
764488c7455SChanwoo Choi {
765488c7455SChanwoo Choi 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
766488c7455SChanwoo Choi 	struct thermal_zone_device *tz = data->tzd;
767488c7455SChanwoo Choi 	unsigned int con, interrupt_en, pd_det_en;
768488c7455SChanwoo Choi 
769488c7455SChanwoo Choi 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
770488c7455SChanwoo Choi 
771488c7455SChanwoo Choi 	if (on) {
772488c7455SChanwoo Choi 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
773488c7455SChanwoo Choi 		interrupt_en =
774488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 7)
775488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE7_SHIFT) |
776488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 6)
777488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE6_SHIFT) |
778488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 5)
779488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE5_SHIFT) |
780488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 4)
781488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE4_SHIFT) |
782488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 3)
783488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE3_SHIFT) |
784488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 2)
785488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE2_SHIFT) |
786488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 1)
787488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE1_SHIFT) |
788488c7455SChanwoo Choi 			(of_thermal_is_trip_valid(tz, 0)
789488c7455SChanwoo Choi 			<< EXYNOS7_TMU_INTEN_RISE0_SHIFT);
790488c7455SChanwoo Choi 
791488c7455SChanwoo Choi 		interrupt_en |=
792488c7455SChanwoo Choi 			interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
793488c7455SChanwoo Choi 	} else {
794488c7455SChanwoo Choi 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
795488c7455SChanwoo Choi 		interrupt_en = 0; /* Disable all interrupts */
796488c7455SChanwoo Choi 	}
797488c7455SChanwoo Choi 
798488c7455SChanwoo Choi 	pd_det_en = on ? EXYNOS5433_PD_DET_EN : 0;
799488c7455SChanwoo Choi 
800488c7455SChanwoo Choi 	writel(pd_det_en, data->base + EXYNOS5433_TMU_PD_DET_EN);
801488c7455SChanwoo Choi 	writel(interrupt_en, data->base + EXYNOS5433_TMU_REG_INTEN);
802488c7455SChanwoo Choi 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
803488c7455SChanwoo Choi }
804488c7455SChanwoo Choi 
80537f9034fSBartlomiej Zolnierkiewicz static void exynos5440_tmu_control(struct platform_device *pdev, bool on)
80637f9034fSBartlomiej Zolnierkiewicz {
80737f9034fSBartlomiej Zolnierkiewicz 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
8083b6a1a80SLukasz Majewski 	struct thermal_zone_device *tz = data->tzd;
80937f9034fSBartlomiej Zolnierkiewicz 	unsigned int con, interrupt_en;
81037f9034fSBartlomiej Zolnierkiewicz 
81137f9034fSBartlomiej Zolnierkiewicz 	con = get_con_reg(data, readl(data->base + EXYNOS5440_TMU_S0_7_CTRL));
81237f9034fSBartlomiej Zolnierkiewicz 
81337f9034fSBartlomiej Zolnierkiewicz 	if (on) {
81437f9034fSBartlomiej Zolnierkiewicz 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
81537f9034fSBartlomiej Zolnierkiewicz 		interrupt_en =
8163b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 3)
8173b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE3_SHIFT) |
8183b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 2)
8193b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE2_SHIFT) |
8203b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 1)
8213b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE1_SHIFT) |
8223b6a1a80SLukasz Majewski 			(of_thermal_is_trip_valid(tz, 0)
8233b6a1a80SLukasz Majewski 			 << EXYNOS5440_TMU_INTEN_RISE0_SHIFT);
8243b6a1a80SLukasz Majewski 		interrupt_en |=
8253b6a1a80SLukasz Majewski 			interrupt_en << EXYNOS5440_TMU_INTEN_FALL0_SHIFT;
82637f9034fSBartlomiej Zolnierkiewicz 	} else {
82737f9034fSBartlomiej Zolnierkiewicz 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
82837f9034fSBartlomiej Zolnierkiewicz 		interrupt_en = 0; /* Disable all interrupts */
82937f9034fSBartlomiej Zolnierkiewicz 	}
83037f9034fSBartlomiej Zolnierkiewicz 	writel(interrupt_en, data->base + EXYNOS5440_TMU_S0_7_IRQEN);
83137f9034fSBartlomiej Zolnierkiewicz 	writel(con, data->base + EXYNOS5440_TMU_S0_7_CTRL);
83259dfa54cSAmit Daniel Kachhap }
83359dfa54cSAmit Daniel Kachhap 
8346c247393SAbhilash Kesavan static void exynos7_tmu_control(struct platform_device *pdev, bool on)
8356c247393SAbhilash Kesavan {
8366c247393SAbhilash Kesavan 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
8376c247393SAbhilash Kesavan 	struct thermal_zone_device *tz = data->tzd;
8386c247393SAbhilash Kesavan 	unsigned int con, interrupt_en;
8396c247393SAbhilash Kesavan 
8406c247393SAbhilash Kesavan 	con = get_con_reg(data, readl(data->base + EXYNOS_TMU_REG_CONTROL));
8416c247393SAbhilash Kesavan 
8426c247393SAbhilash Kesavan 	if (on) {
8436c247393SAbhilash Kesavan 		con |= (1 << EXYNOS_TMU_CORE_EN_SHIFT);
84442b696e8SChanwoo Choi 		con |= (1 << EXYNOS7_PD_DET_EN_SHIFT);
8456c247393SAbhilash Kesavan 		interrupt_en =
8466c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 7)
8476c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE7_SHIFT) |
8486c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 6)
8496c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE6_SHIFT) |
8506c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 5)
8516c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE5_SHIFT) |
8526c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 4)
8536c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE4_SHIFT) |
8546c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 3)
8556c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE3_SHIFT) |
8566c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 2)
8576c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE2_SHIFT) |
8586c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 1)
8596c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE1_SHIFT) |
8606c247393SAbhilash Kesavan 			(of_thermal_is_trip_valid(tz, 0)
8616c247393SAbhilash Kesavan 			<< EXYNOS7_TMU_INTEN_RISE0_SHIFT);
8626c247393SAbhilash Kesavan 
8636c247393SAbhilash Kesavan 		interrupt_en |=
8646c247393SAbhilash Kesavan 			interrupt_en << EXYNOS_TMU_INTEN_FALL0_SHIFT;
8656c247393SAbhilash Kesavan 	} else {
8666c247393SAbhilash Kesavan 		con &= ~(1 << EXYNOS_TMU_CORE_EN_SHIFT);
86742b696e8SChanwoo Choi 		con &= ~(1 << EXYNOS7_PD_DET_EN_SHIFT);
8686c247393SAbhilash Kesavan 		interrupt_en = 0; /* Disable all interrupts */
8696c247393SAbhilash Kesavan 	}
8706c247393SAbhilash Kesavan 
8716c247393SAbhilash Kesavan 	writel(interrupt_en, data->base + EXYNOS7_TMU_REG_INTEN);
8726c247393SAbhilash Kesavan 	writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
8736c247393SAbhilash Kesavan }
8746c247393SAbhilash Kesavan 
87517e8351aSSascha Hauer static int exynos_get_temp(void *p, int *temp)
87659dfa54cSAmit Daniel Kachhap {
8773b6a1a80SLukasz Majewski 	struct exynos_tmu_data *data = p;
87808d725cdSMarek Szyprowski 	int value, ret = 0;
8793b6a1a80SLukasz Majewski 
8800eb875d8SMarek Szyprowski 	if (!data || !data->tmu_read || !data->enabled)
8813b6a1a80SLukasz Majewski 		return -EINVAL;
88259dfa54cSAmit Daniel Kachhap 
88359dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
88459dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
8853b6a1a80SLukasz Majewski 
88608d725cdSMarek Szyprowski 	value = data->tmu_read(data);
88708d725cdSMarek Szyprowski 	if (value < 0)
88808d725cdSMarek Szyprowski 		ret = value;
88908d725cdSMarek Szyprowski 	else
89008d725cdSMarek Szyprowski 		*temp = code_to_temp(data, value) * MCELSIUS;
8913b6a1a80SLukasz Majewski 
89259dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
89359dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
89459dfa54cSAmit Daniel Kachhap 
89508d725cdSMarek Szyprowski 	return ret;
89659dfa54cSAmit Daniel Kachhap }
89759dfa54cSAmit Daniel Kachhap 
89859dfa54cSAmit Daniel Kachhap #ifdef CONFIG_THERMAL_EMULATION
899154013eaSBartlomiej Zolnierkiewicz static u32 get_emul_con_reg(struct exynos_tmu_data *data, unsigned int val,
90017e8351aSSascha Hauer 			    int temp)
901154013eaSBartlomiej Zolnierkiewicz {
902154013eaSBartlomiej Zolnierkiewicz 	if (temp) {
903154013eaSBartlomiej Zolnierkiewicz 		temp /= MCELSIUS;
904154013eaSBartlomiej Zolnierkiewicz 
905d564b55aSBartlomiej Zolnierkiewicz 		if (data->soc != SOC_ARCH_EXYNOS5440) {
906154013eaSBartlomiej Zolnierkiewicz 			val &= ~(EXYNOS_EMUL_TIME_MASK << EXYNOS_EMUL_TIME_SHIFT);
907154013eaSBartlomiej Zolnierkiewicz 			val |= (EXYNOS_EMUL_TIME << EXYNOS_EMUL_TIME_SHIFT);
908154013eaSBartlomiej Zolnierkiewicz 		}
9096c247393SAbhilash Kesavan 		if (data->soc == SOC_ARCH_EXYNOS7) {
9106c247393SAbhilash Kesavan 			val &= ~(EXYNOS7_EMUL_DATA_MASK <<
9116c247393SAbhilash Kesavan 				EXYNOS7_EMUL_DATA_SHIFT);
9126c247393SAbhilash Kesavan 			val |= (temp_to_code(data, temp) <<
9136c247393SAbhilash Kesavan 				EXYNOS7_EMUL_DATA_SHIFT) |
914154013eaSBartlomiej Zolnierkiewicz 				EXYNOS_EMUL_ENABLE;
915154013eaSBartlomiej Zolnierkiewicz 		} else {
9166c247393SAbhilash Kesavan 			val &= ~(EXYNOS_EMUL_DATA_MASK <<
9176c247393SAbhilash Kesavan 				EXYNOS_EMUL_DATA_SHIFT);
9186c247393SAbhilash Kesavan 			val |= (temp_to_code(data, temp) <<
9196c247393SAbhilash Kesavan 				EXYNOS_EMUL_DATA_SHIFT) |
9206c247393SAbhilash Kesavan 				EXYNOS_EMUL_ENABLE;
9216c247393SAbhilash Kesavan 		}
9226c247393SAbhilash Kesavan 	} else {
923154013eaSBartlomiej Zolnierkiewicz 		val &= ~EXYNOS_EMUL_ENABLE;
924154013eaSBartlomiej Zolnierkiewicz 	}
925154013eaSBartlomiej Zolnierkiewicz 
926154013eaSBartlomiej Zolnierkiewicz 	return val;
927154013eaSBartlomiej Zolnierkiewicz }
928154013eaSBartlomiej Zolnierkiewicz 
929285d994aSBartlomiej Zolnierkiewicz static void exynos4412_tmu_set_emulation(struct exynos_tmu_data *data,
93017e8351aSSascha Hauer 					 int temp)
931285d994aSBartlomiej Zolnierkiewicz {
932285d994aSBartlomiej Zolnierkiewicz 	unsigned int val;
933285d994aSBartlomiej Zolnierkiewicz 	u32 emul_con;
934285d994aSBartlomiej Zolnierkiewicz 
935285d994aSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5260)
936285d994aSBartlomiej Zolnierkiewicz 		emul_con = EXYNOS5260_EMUL_CON;
937b28fec13SSudip Mukherjee 	else if (data->soc == SOC_ARCH_EXYNOS5433)
938488c7455SChanwoo Choi 		emul_con = EXYNOS5433_TMU_EMUL_CON;
9396c247393SAbhilash Kesavan 	else if (data->soc == SOC_ARCH_EXYNOS7)
9406c247393SAbhilash Kesavan 		emul_con = EXYNOS7_TMU_REG_EMUL_CON;
941285d994aSBartlomiej Zolnierkiewicz 	else
942285d994aSBartlomiej Zolnierkiewicz 		emul_con = EXYNOS_EMUL_CON;
943285d994aSBartlomiej Zolnierkiewicz 
944285d994aSBartlomiej Zolnierkiewicz 	val = readl(data->base + emul_con);
945285d994aSBartlomiej Zolnierkiewicz 	val = get_emul_con_reg(data, val, temp);
946285d994aSBartlomiej Zolnierkiewicz 	writel(val, data->base + emul_con);
947285d994aSBartlomiej Zolnierkiewicz }
948285d994aSBartlomiej Zolnierkiewicz 
949285d994aSBartlomiej Zolnierkiewicz static void exynos5440_tmu_set_emulation(struct exynos_tmu_data *data,
95017e8351aSSascha Hauer 					 int temp)
951285d994aSBartlomiej Zolnierkiewicz {
952285d994aSBartlomiej Zolnierkiewicz 	unsigned int val;
953285d994aSBartlomiej Zolnierkiewicz 
954285d994aSBartlomiej Zolnierkiewicz 	val = readl(data->base + EXYNOS5440_TMU_S0_7_DEBUG);
955285d994aSBartlomiej Zolnierkiewicz 	val = get_emul_con_reg(data, val, temp);
956285d994aSBartlomiej Zolnierkiewicz 	writel(val, data->base + EXYNOS5440_TMU_S0_7_DEBUG);
957285d994aSBartlomiej Zolnierkiewicz }
958285d994aSBartlomiej Zolnierkiewicz 
95917e8351aSSascha Hauer static int exynos_tmu_set_emulation(void *drv_data, int temp)
96059dfa54cSAmit Daniel Kachhap {
96159dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = drv_data;
96259dfa54cSAmit Daniel Kachhap 	int ret = -EINVAL;
96359dfa54cSAmit Daniel Kachhap 
964ef3f80fcSBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS4210)
96559dfa54cSAmit Daniel Kachhap 		goto out;
96659dfa54cSAmit Daniel Kachhap 
96759dfa54cSAmit Daniel Kachhap 	if (temp && temp < MCELSIUS)
96859dfa54cSAmit Daniel Kachhap 		goto out;
96959dfa54cSAmit Daniel Kachhap 
97059dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
97159dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
972285d994aSBartlomiej Zolnierkiewicz 	data->tmu_set_emulation(data, temp);
97359dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
97459dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
97559dfa54cSAmit Daniel Kachhap 	return 0;
97659dfa54cSAmit Daniel Kachhap out:
97759dfa54cSAmit Daniel Kachhap 	return ret;
97859dfa54cSAmit Daniel Kachhap }
97959dfa54cSAmit Daniel Kachhap #else
980285d994aSBartlomiej Zolnierkiewicz #define exynos4412_tmu_set_emulation NULL
981285d994aSBartlomiej Zolnierkiewicz #define exynos5440_tmu_set_emulation NULL
98217e8351aSSascha Hauer static int exynos_tmu_set_emulation(void *drv_data, int temp)
98359dfa54cSAmit Daniel Kachhap 	{ return -EINVAL; }
98459dfa54cSAmit Daniel Kachhap #endif /* CONFIG_THERMAL_EMULATION */
98559dfa54cSAmit Daniel Kachhap 
986b79985caSBartlomiej Zolnierkiewicz static int exynos4210_tmu_read(struct exynos_tmu_data *data)
987b79985caSBartlomiej Zolnierkiewicz {
988b79985caSBartlomiej Zolnierkiewicz 	int ret = readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
989b79985caSBartlomiej Zolnierkiewicz 
990b79985caSBartlomiej Zolnierkiewicz 	/* "temp_code" should range between 75 and 175 */
991b79985caSBartlomiej Zolnierkiewicz 	return (ret < 75 || ret > 175) ? -ENODATA : ret;
992b79985caSBartlomiej Zolnierkiewicz }
993b79985caSBartlomiej Zolnierkiewicz 
994b79985caSBartlomiej Zolnierkiewicz static int exynos4412_tmu_read(struct exynos_tmu_data *data)
995b79985caSBartlomiej Zolnierkiewicz {
996b79985caSBartlomiej Zolnierkiewicz 	return readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
997b79985caSBartlomiej Zolnierkiewicz }
998b79985caSBartlomiej Zolnierkiewicz 
999b79985caSBartlomiej Zolnierkiewicz static int exynos5440_tmu_read(struct exynos_tmu_data *data)
1000b79985caSBartlomiej Zolnierkiewicz {
1001b79985caSBartlomiej Zolnierkiewicz 	return readb(data->base + EXYNOS5440_TMU_S0_7_TEMP);
1002b79985caSBartlomiej Zolnierkiewicz }
1003b79985caSBartlomiej Zolnierkiewicz 
10046c247393SAbhilash Kesavan static int exynos7_tmu_read(struct exynos_tmu_data *data)
10056c247393SAbhilash Kesavan {
10066c247393SAbhilash Kesavan 	return readw(data->base + EXYNOS_TMU_REG_CURRENT_TEMP) &
10076c247393SAbhilash Kesavan 		EXYNOS7_TMU_TEMP_MASK;
10086c247393SAbhilash Kesavan }
10096c247393SAbhilash Kesavan 
101059dfa54cSAmit Daniel Kachhap static void exynos_tmu_work(struct work_struct *work)
101159dfa54cSAmit Daniel Kachhap {
101259dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = container_of(work,
101359dfa54cSAmit Daniel Kachhap 			struct exynos_tmu_data, irq_work);
1014b835ced1SBartlomiej Zolnierkiewicz 	unsigned int val_type;
1015a0395eeeSAmit Daniel Kachhap 
101614a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
101714a11dc7SNaveen Krishna Chatradhi 		clk_enable(data->clk_sec);
1018a0395eeeSAmit Daniel Kachhap 	/* Find which sensor generated this interrupt */
1019421d5d12SBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5440) {
1020421d5d12SBartlomiej Zolnierkiewicz 		val_type = readl(data->base_second + EXYNOS5440_TMU_IRQ_STATUS);
1021a0395eeeSAmit Daniel Kachhap 		if (!((val_type >> data->id) & 0x1))
1022a0395eeeSAmit Daniel Kachhap 			goto out;
1023a0395eeeSAmit Daniel Kachhap 	}
102414a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
102514a11dc7SNaveen Krishna Chatradhi 		clk_disable(data->clk_sec);
102659dfa54cSAmit Daniel Kachhap 
10273b6a1a80SLukasz Majewski 	exynos_report_trigger(data);
102859dfa54cSAmit Daniel Kachhap 	mutex_lock(&data->lock);
102959dfa54cSAmit Daniel Kachhap 	clk_enable(data->clk);
1030b8d582b9SAmit Daniel Kachhap 
1031a4463c4fSAmit Daniel Kachhap 	/* TODO: take action based on particular interrupt */
1032a7331f72SBartlomiej Zolnierkiewicz 	data->tmu_clear_irqs(data);
1033b8d582b9SAmit Daniel Kachhap 
103459dfa54cSAmit Daniel Kachhap 	clk_disable(data->clk);
103559dfa54cSAmit Daniel Kachhap 	mutex_unlock(&data->lock);
1036a0395eeeSAmit Daniel Kachhap out:
103759dfa54cSAmit Daniel Kachhap 	enable_irq(data->irq);
103859dfa54cSAmit Daniel Kachhap }
103959dfa54cSAmit Daniel Kachhap 
1040a7331f72SBartlomiej Zolnierkiewicz static void exynos4210_tmu_clear_irqs(struct exynos_tmu_data *data)
1041a7331f72SBartlomiej Zolnierkiewicz {
1042a7331f72SBartlomiej Zolnierkiewicz 	unsigned int val_irq;
1043a7331f72SBartlomiej Zolnierkiewicz 	u32 tmu_intstat, tmu_intclear;
1044a7331f72SBartlomiej Zolnierkiewicz 
1045a7331f72SBartlomiej Zolnierkiewicz 	if (data->soc == SOC_ARCH_EXYNOS5260) {
1046a7331f72SBartlomiej Zolnierkiewicz 		tmu_intstat = EXYNOS5260_TMU_REG_INTSTAT;
1047a7331f72SBartlomiej Zolnierkiewicz 		tmu_intclear = EXYNOS5260_TMU_REG_INTCLEAR;
10486c247393SAbhilash Kesavan 	} else if (data->soc == SOC_ARCH_EXYNOS7) {
10496c247393SAbhilash Kesavan 		tmu_intstat = EXYNOS7_TMU_REG_INTPEND;
10506c247393SAbhilash Kesavan 		tmu_intclear = EXYNOS7_TMU_REG_INTPEND;
1051488c7455SChanwoo Choi 	} else if (data->soc == SOC_ARCH_EXYNOS5433) {
1052488c7455SChanwoo Choi 		tmu_intstat = EXYNOS5433_TMU_REG_INTPEND;
1053488c7455SChanwoo Choi 		tmu_intclear = EXYNOS5433_TMU_REG_INTPEND;
1054a7331f72SBartlomiej Zolnierkiewicz 	} else {
1055a7331f72SBartlomiej Zolnierkiewicz 		tmu_intstat = EXYNOS_TMU_REG_INTSTAT;
1056a7331f72SBartlomiej Zolnierkiewicz 		tmu_intclear = EXYNOS_TMU_REG_INTCLEAR;
1057a7331f72SBartlomiej Zolnierkiewicz 	}
1058a7331f72SBartlomiej Zolnierkiewicz 
1059a7331f72SBartlomiej Zolnierkiewicz 	val_irq = readl(data->base + tmu_intstat);
1060a7331f72SBartlomiej Zolnierkiewicz 	/*
1061a7331f72SBartlomiej Zolnierkiewicz 	 * Clear the interrupts.  Please note that the documentation for
1062a7331f72SBartlomiej Zolnierkiewicz 	 * Exynos3250, Exynos4412, Exynos5250 and Exynos5260 incorrectly
1063a7331f72SBartlomiej Zolnierkiewicz 	 * states that INTCLEAR register has a different placing of bits
1064a7331f72SBartlomiej Zolnierkiewicz 	 * responsible for FALL IRQs than INTSTAT register.  Exynos5420
1065a7331f72SBartlomiej Zolnierkiewicz 	 * and Exynos5440 documentation is correct (Exynos4210 doesn't
1066a7331f72SBartlomiej Zolnierkiewicz 	 * support FALL IRQs at all).
1067a7331f72SBartlomiej Zolnierkiewicz 	 */
1068a7331f72SBartlomiej Zolnierkiewicz 	writel(val_irq, data->base + tmu_intclear);
1069a7331f72SBartlomiej Zolnierkiewicz }
1070a7331f72SBartlomiej Zolnierkiewicz 
1071a7331f72SBartlomiej Zolnierkiewicz static void exynos5440_tmu_clear_irqs(struct exynos_tmu_data *data)
1072a7331f72SBartlomiej Zolnierkiewicz {
1073a7331f72SBartlomiej Zolnierkiewicz 	unsigned int val_irq;
1074a7331f72SBartlomiej Zolnierkiewicz 
1075a7331f72SBartlomiej Zolnierkiewicz 	val_irq = readl(data->base + EXYNOS5440_TMU_S0_7_IRQ);
1076a7331f72SBartlomiej Zolnierkiewicz 	/* clear the interrupts */
1077a7331f72SBartlomiej Zolnierkiewicz 	writel(val_irq, data->base + EXYNOS5440_TMU_S0_7_IRQ);
1078a7331f72SBartlomiej Zolnierkiewicz }
1079a7331f72SBartlomiej Zolnierkiewicz 
108059dfa54cSAmit Daniel Kachhap static irqreturn_t exynos_tmu_irq(int irq, void *id)
108159dfa54cSAmit Daniel Kachhap {
108259dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = id;
108359dfa54cSAmit Daniel Kachhap 
108459dfa54cSAmit Daniel Kachhap 	disable_irq_nosync(irq);
108559dfa54cSAmit Daniel Kachhap 	schedule_work(&data->irq_work);
108659dfa54cSAmit Daniel Kachhap 
108759dfa54cSAmit Daniel Kachhap 	return IRQ_HANDLED;
108859dfa54cSAmit Daniel Kachhap }
108959dfa54cSAmit Daniel Kachhap 
109059dfa54cSAmit Daniel Kachhap static const struct of_device_id exynos_tmu_match[] = {
1091fee88e2bSMaciej Purski 	{
1092fee88e2bSMaciej Purski 		.compatible = "samsung,exynos3250-tmu",
1093fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS3250,
1094fee88e2bSMaciej Purski 	}, {
1095fee88e2bSMaciej Purski 		.compatible = "samsung,exynos4210-tmu",
1096fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS4210,
1097fee88e2bSMaciej Purski 	}, {
1098fee88e2bSMaciej Purski 		.compatible = "samsung,exynos4412-tmu",
1099fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS4412,
1100fee88e2bSMaciej Purski 	}, {
1101fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5250-tmu",
1102fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5250,
1103fee88e2bSMaciej Purski 	}, {
1104fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5260-tmu",
1105fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5260,
1106fee88e2bSMaciej Purski 	}, {
1107fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5420-tmu",
1108fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5420,
1109fee88e2bSMaciej Purski 	}, {
1110fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5420-tmu-ext-triminfo",
1111fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5420_TRIMINFO,
1112fee88e2bSMaciej Purski 	}, {
1113fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5433-tmu",
1114fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5433,
1115fee88e2bSMaciej Purski 	}, {
1116fee88e2bSMaciej Purski 		.compatible = "samsung,exynos5440-tmu",
1117fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS5440,
1118fee88e2bSMaciej Purski 	}, {
1119fee88e2bSMaciej Purski 		.compatible = "samsung,exynos7-tmu",
1120fee88e2bSMaciej Purski 		.data = (const void *)SOC_ARCH_EXYNOS7,
1121fee88e2bSMaciej Purski 	},
1122fee88e2bSMaciej Purski 	{ },
112359dfa54cSAmit Daniel Kachhap };
112459dfa54cSAmit Daniel Kachhap MODULE_DEVICE_TABLE(of, exynos_tmu_match);
112559dfa54cSAmit Daniel Kachhap 
11263b6a1a80SLukasz Majewski static int exynos_of_sensor_conf(struct device_node *np,
11273b6a1a80SLukasz Majewski 				 struct exynos_tmu_platform_data *pdata)
11283b6a1a80SLukasz Majewski {
11293b6a1a80SLukasz Majewski 	u32 value;
11303b6a1a80SLukasz Majewski 	int ret;
11313b6a1a80SLukasz Majewski 
11323b6a1a80SLukasz Majewski 	of_node_get(np);
11333b6a1a80SLukasz Majewski 
11343b6a1a80SLukasz Majewski 	ret = of_property_read_u32(np, "samsung,tmu_gain", &value);
11353b6a1a80SLukasz Majewski 	pdata->gain = (u8)value;
11363b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_reference_voltage", &value);
11373b6a1a80SLukasz Majewski 	pdata->reference_voltage = (u8)value;
11383b6a1a80SLukasz Majewski 
11393b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_efuse_value",
11403b6a1a80SLukasz Majewski 			     &pdata->efuse_value);
11413b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_min_efuse_value",
11423b6a1a80SLukasz Majewski 			     &pdata->min_efuse_value);
11433b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_max_efuse_value",
11443b6a1a80SLukasz Majewski 			     &pdata->max_efuse_value);
11453b6a1a80SLukasz Majewski 
11463b6a1a80SLukasz Majewski 	of_property_read_u32(np, "samsung,tmu_cal_type", &pdata->cal_type);
11473b6a1a80SLukasz Majewski 
11483b6a1a80SLukasz Majewski 	of_node_put(np);
11493b6a1a80SLukasz Majewski 	return 0;
115059dfa54cSAmit Daniel Kachhap }
115159dfa54cSAmit Daniel Kachhap 
1152cebe7373SAmit Daniel Kachhap static int exynos_map_dt_data(struct platform_device *pdev)
115359dfa54cSAmit Daniel Kachhap {
1154cebe7373SAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
1155cebe7373SAmit Daniel Kachhap 	struct exynos_tmu_platform_data *pdata;
1156cebe7373SAmit Daniel Kachhap 	struct resource res;
115759dfa54cSAmit Daniel Kachhap 
115873b5b1d7SSachin Kamat 	if (!data || !pdev->dev.of_node)
1159cebe7373SAmit Daniel Kachhap 		return -ENODEV;
116059dfa54cSAmit Daniel Kachhap 
1161cebe7373SAmit Daniel Kachhap 	data->id = of_alias_get_id(pdev->dev.of_node, "tmuctrl");
1162cebe7373SAmit Daniel Kachhap 	if (data->id < 0)
1163cebe7373SAmit Daniel Kachhap 		data->id = 0;
1164cebe7373SAmit Daniel Kachhap 
1165cebe7373SAmit Daniel Kachhap 	data->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1166cebe7373SAmit Daniel Kachhap 	if (data->irq <= 0) {
1167cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get IRQ\n");
1168cebe7373SAmit Daniel Kachhap 		return -ENODEV;
1169cebe7373SAmit Daniel Kachhap 	}
1170cebe7373SAmit Daniel Kachhap 
1171cebe7373SAmit Daniel Kachhap 	if (of_address_to_resource(pdev->dev.of_node, 0, &res)) {
1172cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get Resource 0\n");
1173cebe7373SAmit Daniel Kachhap 		return -ENODEV;
1174cebe7373SAmit Daniel Kachhap 	}
1175cebe7373SAmit Daniel Kachhap 
1176cebe7373SAmit Daniel Kachhap 	data->base = devm_ioremap(&pdev->dev, res.start, resource_size(&res));
1177cebe7373SAmit Daniel Kachhap 	if (!data->base) {
1178cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to ioremap memory\n");
1179cebe7373SAmit Daniel Kachhap 		return -EADDRNOTAVAIL;
1180cebe7373SAmit Daniel Kachhap 	}
1181cebe7373SAmit Daniel Kachhap 
11823b6a1a80SLukasz Majewski 	pdata = devm_kzalloc(&pdev->dev,
11833b6a1a80SLukasz Majewski 			     sizeof(struct exynos_tmu_platform_data),
11843b6a1a80SLukasz Majewski 			     GFP_KERNEL);
11853b6a1a80SLukasz Majewski 	if (!pdata)
11863b6a1a80SLukasz Majewski 		return -ENOMEM;
118756adb9efSBartlomiej Zolnierkiewicz 
11883b6a1a80SLukasz Majewski 	exynos_of_sensor_conf(pdev->dev.of_node, pdata);
1189cebe7373SAmit Daniel Kachhap 	data->pdata = pdata;
1190fee88e2bSMaciej Purski 	data->soc = (enum soc_type)of_device_get_match_data(&pdev->dev);
119156adb9efSBartlomiej Zolnierkiewicz 
119256adb9efSBartlomiej Zolnierkiewicz 	switch (data->soc) {
119356adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS4210:
119456adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos4210_tmu_initialize;
119556adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos4210_tmu_control;
119656adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos4210_tmu_read;
119756adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
11983a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
119956adb9efSBartlomiej Zolnierkiewicz 		break;
120056adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS3250:
120156adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS4412:
120256adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5250:
120356adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5260:
120456adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5420:
120556adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5420_TRIMINFO:
120656adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos4412_tmu_initialize;
120756adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos4210_tmu_control;
120856adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos4412_tmu_read;
120956adb9efSBartlomiej Zolnierkiewicz 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
121056adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
12113a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
121256adb9efSBartlomiej Zolnierkiewicz 		break;
1213488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS5433:
1214488c7455SChanwoo Choi 		data->tmu_initialize = exynos5433_tmu_initialize;
1215488c7455SChanwoo Choi 		data->tmu_control = exynos5433_tmu_control;
1216488c7455SChanwoo Choi 		data->tmu_read = exynos4412_tmu_read;
1217488c7455SChanwoo Choi 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
1218488c7455SChanwoo Choi 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
12193a3a5f15SKrzysztof Kozlowski 		data->ntrip = 8;
1220488c7455SChanwoo Choi 		break;
122156adb9efSBartlomiej Zolnierkiewicz 	case SOC_ARCH_EXYNOS5440:
122256adb9efSBartlomiej Zolnierkiewicz 		data->tmu_initialize = exynos5440_tmu_initialize;
122356adb9efSBartlomiej Zolnierkiewicz 		data->tmu_control = exynos5440_tmu_control;
122456adb9efSBartlomiej Zolnierkiewicz 		data->tmu_read = exynos5440_tmu_read;
122556adb9efSBartlomiej Zolnierkiewicz 		data->tmu_set_emulation = exynos5440_tmu_set_emulation;
122656adb9efSBartlomiej Zolnierkiewicz 		data->tmu_clear_irqs = exynos5440_tmu_clear_irqs;
12273a3a5f15SKrzysztof Kozlowski 		data->ntrip = 4;
122856adb9efSBartlomiej Zolnierkiewicz 		break;
12296c247393SAbhilash Kesavan 	case SOC_ARCH_EXYNOS7:
12306c247393SAbhilash Kesavan 		data->tmu_initialize = exynos7_tmu_initialize;
12316c247393SAbhilash Kesavan 		data->tmu_control = exynos7_tmu_control;
12326c247393SAbhilash Kesavan 		data->tmu_read = exynos7_tmu_read;
12336c247393SAbhilash Kesavan 		data->tmu_set_emulation = exynos4412_tmu_set_emulation;
12346c247393SAbhilash Kesavan 		data->tmu_clear_irqs = exynos4210_tmu_clear_irqs;
12353a3a5f15SKrzysztof Kozlowski 		data->ntrip = 8;
12366c247393SAbhilash Kesavan 		break;
123756adb9efSBartlomiej Zolnierkiewicz 	default:
123856adb9efSBartlomiej Zolnierkiewicz 		dev_err(&pdev->dev, "Platform not supported\n");
123956adb9efSBartlomiej Zolnierkiewicz 		return -EINVAL;
124056adb9efSBartlomiej Zolnierkiewicz 	}
124156adb9efSBartlomiej Zolnierkiewicz 
1242d9b6ee14SAmit Daniel Kachhap 	/*
1243d9b6ee14SAmit Daniel Kachhap 	 * Check if the TMU shares some registers and then try to map the
1244d9b6ee14SAmit Daniel Kachhap 	 * memory of common registers.
1245d9b6ee14SAmit Daniel Kachhap 	 */
124656adb9efSBartlomiej Zolnierkiewicz 	if (data->soc != SOC_ARCH_EXYNOS5420_TRIMINFO &&
124756adb9efSBartlomiej Zolnierkiewicz 	    data->soc != SOC_ARCH_EXYNOS5440)
1248d9b6ee14SAmit Daniel Kachhap 		return 0;
1249d9b6ee14SAmit Daniel Kachhap 
1250d9b6ee14SAmit Daniel Kachhap 	if (of_address_to_resource(pdev->dev.of_node, 1, &res)) {
1251d9b6ee14SAmit Daniel Kachhap 		dev_err(&pdev->dev, "failed to get Resource 1\n");
1252d9b6ee14SAmit Daniel Kachhap 		return -ENODEV;
1253d9b6ee14SAmit Daniel Kachhap 	}
1254d9b6ee14SAmit Daniel Kachhap 
12559025d563SNaveen Krishna Chatradhi 	data->base_second = devm_ioremap(&pdev->dev, res.start,
1256d9b6ee14SAmit Daniel Kachhap 					resource_size(&res));
12579025d563SNaveen Krishna Chatradhi 	if (!data->base_second) {
1258d9b6ee14SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to ioremap memory\n");
1259d9b6ee14SAmit Daniel Kachhap 		return -ENOMEM;
1260d9b6ee14SAmit Daniel Kachhap 	}
1261cebe7373SAmit Daniel Kachhap 
1262cebe7373SAmit Daniel Kachhap 	return 0;
1263cebe7373SAmit Daniel Kachhap }
1264cebe7373SAmit Daniel Kachhap 
1265c3c04d9dSJulia Lawall static const struct thermal_zone_of_device_ops exynos_sensor_ops = {
12663b6a1a80SLukasz Majewski 	.get_temp = exynos_get_temp,
12673b6a1a80SLukasz Majewski 	.set_emul_temp = exynos_tmu_set_emulation,
12683b6a1a80SLukasz Majewski };
12693b6a1a80SLukasz Majewski 
1270cebe7373SAmit Daniel Kachhap static int exynos_tmu_probe(struct platform_device *pdev)
1271cebe7373SAmit Daniel Kachhap {
12723b6a1a80SLukasz Majewski 	struct exynos_tmu_data *data;
12733b6a1a80SLukasz Majewski 	int ret;
1274cebe7373SAmit Daniel Kachhap 
127559dfa54cSAmit Daniel Kachhap 	data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data),
127659dfa54cSAmit Daniel Kachhap 					GFP_KERNEL);
12772a9675b3SJingoo Han 	if (!data)
127859dfa54cSAmit Daniel Kachhap 		return -ENOMEM;
127959dfa54cSAmit Daniel Kachhap 
1280cebe7373SAmit Daniel Kachhap 	platform_set_drvdata(pdev, data);
1281cebe7373SAmit Daniel Kachhap 	mutex_init(&data->lock);
1282cebe7373SAmit Daniel Kachhap 
1283824ead03SKrzysztof Kozlowski 	/*
1284824ead03SKrzysztof Kozlowski 	 * Try enabling the regulator if found
1285824ead03SKrzysztof Kozlowski 	 * TODO: Add regulator as an SOC feature, so that regulator enable
1286824ead03SKrzysztof Kozlowski 	 * is a compulsory call.
1287824ead03SKrzysztof Kozlowski 	 */
12884d3583cdSJavier Martinez Canillas 	data->regulator = devm_regulator_get_optional(&pdev->dev, "vtmu");
1289824ead03SKrzysztof Kozlowski 	if (!IS_ERR(data->regulator)) {
1290824ead03SKrzysztof Kozlowski 		ret = regulator_enable(data->regulator);
1291824ead03SKrzysztof Kozlowski 		if (ret) {
1292824ead03SKrzysztof Kozlowski 			dev_err(&pdev->dev, "failed to enable vtmu\n");
1293824ead03SKrzysztof Kozlowski 			return ret;
12943b6a1a80SLukasz Majewski 		}
1295824ead03SKrzysztof Kozlowski 	} else {
1296ccb361d2SJavier Martinez Canillas 		if (PTR_ERR(data->regulator) == -EPROBE_DEFER)
1297ccb361d2SJavier Martinez Canillas 			return -EPROBE_DEFER;
1298824ead03SKrzysztof Kozlowski 		dev_info(&pdev->dev, "Regulator node (vtmu) not found\n");
1299824ead03SKrzysztof Kozlowski 	}
1300824ead03SKrzysztof Kozlowski 
1301cebe7373SAmit Daniel Kachhap 	ret = exynos_map_dt_data(pdev);
1302cebe7373SAmit Daniel Kachhap 	if (ret)
13033b6a1a80SLukasz Majewski 		goto err_sensor;
1304cebe7373SAmit Daniel Kachhap 
130559dfa54cSAmit Daniel Kachhap 	INIT_WORK(&data->irq_work, exynos_tmu_work);
130659dfa54cSAmit Daniel Kachhap 
130759dfa54cSAmit Daniel Kachhap 	data->clk = devm_clk_get(&pdev->dev, "tmu_apbif");
130859dfa54cSAmit Daniel Kachhap 	if (IS_ERR(data->clk)) {
130959dfa54cSAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to get clock\n");
13103b6a1a80SLukasz Majewski 		ret = PTR_ERR(data->clk);
13113b6a1a80SLukasz Majewski 		goto err_sensor;
131259dfa54cSAmit Daniel Kachhap 	}
131359dfa54cSAmit Daniel Kachhap 
131414a11dc7SNaveen Krishna Chatradhi 	data->clk_sec = devm_clk_get(&pdev->dev, "tmu_triminfo_apbif");
131514a11dc7SNaveen Krishna Chatradhi 	if (IS_ERR(data->clk_sec)) {
131614a11dc7SNaveen Krishna Chatradhi 		if (data->soc == SOC_ARCH_EXYNOS5420_TRIMINFO) {
131714a11dc7SNaveen Krishna Chatradhi 			dev_err(&pdev->dev, "Failed to get triminfo clock\n");
13183b6a1a80SLukasz Majewski 			ret = PTR_ERR(data->clk_sec);
13193b6a1a80SLukasz Majewski 			goto err_sensor;
132014a11dc7SNaveen Krishna Chatradhi 		}
132114a11dc7SNaveen Krishna Chatradhi 	} else {
132214a11dc7SNaveen Krishna Chatradhi 		ret = clk_prepare(data->clk_sec);
132314a11dc7SNaveen Krishna Chatradhi 		if (ret) {
132414a11dc7SNaveen Krishna Chatradhi 			dev_err(&pdev->dev, "Failed to get clock\n");
13253b6a1a80SLukasz Majewski 			goto err_sensor;
132614a11dc7SNaveen Krishna Chatradhi 		}
132714a11dc7SNaveen Krishna Chatradhi 	}
132814a11dc7SNaveen Krishna Chatradhi 
132914a11dc7SNaveen Krishna Chatradhi 	ret = clk_prepare(data->clk);
133014a11dc7SNaveen Krishna Chatradhi 	if (ret) {
133114a11dc7SNaveen Krishna Chatradhi 		dev_err(&pdev->dev, "Failed to get clock\n");
133214a11dc7SNaveen Krishna Chatradhi 		goto err_clk_sec;
133314a11dc7SNaveen Krishna Chatradhi 	}
133459dfa54cSAmit Daniel Kachhap 
1335488c7455SChanwoo Choi 	switch (data->soc) {
1336488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS5433:
1337488c7455SChanwoo Choi 	case SOC_ARCH_EXYNOS7:
13386c247393SAbhilash Kesavan 		data->sclk = devm_clk_get(&pdev->dev, "tmu_sclk");
13396c247393SAbhilash Kesavan 		if (IS_ERR(data->sclk)) {
13406c247393SAbhilash Kesavan 			dev_err(&pdev->dev, "Failed to get sclk\n");
13416c247393SAbhilash Kesavan 			goto err_clk;
13426c247393SAbhilash Kesavan 		} else {
13436c247393SAbhilash Kesavan 			ret = clk_prepare_enable(data->sclk);
13446c247393SAbhilash Kesavan 			if (ret) {
13456c247393SAbhilash Kesavan 				dev_err(&pdev->dev, "Failed to enable sclk\n");
13466c247393SAbhilash Kesavan 				goto err_clk;
13476c247393SAbhilash Kesavan 			}
13486c247393SAbhilash Kesavan 		}
1349488c7455SChanwoo Choi 		break;
1350488c7455SChanwoo Choi 	default:
1351488c7455SChanwoo Choi 		break;
1352baba1ebbSKrzysztof Kozlowski 	}
13536c247393SAbhilash Kesavan 
13549e4249b4SKrzysztof Kozlowski 	/*
13559e4249b4SKrzysztof Kozlowski 	 * data->tzd must be registered before calling exynos_tmu_initialize(),
13569e4249b4SKrzysztof Kozlowski 	 * requesting irq and calling exynos_tmu_control().
13579e4249b4SKrzysztof Kozlowski 	 */
13589e4249b4SKrzysztof Kozlowski 	data->tzd = thermal_zone_of_sensor_register(&pdev->dev, 0, data,
13599e4249b4SKrzysztof Kozlowski 						    &exynos_sensor_ops);
13609e4249b4SKrzysztof Kozlowski 	if (IS_ERR(data->tzd)) {
13619e4249b4SKrzysztof Kozlowski 		ret = PTR_ERR(data->tzd);
13629e4249b4SKrzysztof Kozlowski 		dev_err(&pdev->dev, "Failed to register sensor: %d\n", ret);
13639e4249b4SKrzysztof Kozlowski 		goto err_sclk;
13649e4249b4SKrzysztof Kozlowski 	}
136559dfa54cSAmit Daniel Kachhap 
136659dfa54cSAmit Daniel Kachhap 	ret = exynos_tmu_initialize(pdev);
136759dfa54cSAmit Daniel Kachhap 	if (ret) {
136859dfa54cSAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to initialize TMU\n");
13699e4249b4SKrzysztof Kozlowski 		goto err_thermal;
137059dfa54cSAmit Daniel Kachhap 	}
137159dfa54cSAmit Daniel Kachhap 
1372cebe7373SAmit Daniel Kachhap 	ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq,
1373cebe7373SAmit Daniel Kachhap 		IRQF_TRIGGER_RISING | IRQF_SHARED, dev_name(&pdev->dev), data);
1374cebe7373SAmit Daniel Kachhap 	if (ret) {
1375cebe7373SAmit Daniel Kachhap 		dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq);
13769e4249b4SKrzysztof Kozlowski 		goto err_thermal;
1377cebe7373SAmit Daniel Kachhap 	}
137859dfa54cSAmit Daniel Kachhap 
13793b6a1a80SLukasz Majewski 	exynos_tmu_control(pdev, true);
138059dfa54cSAmit Daniel Kachhap 	return 0;
13819e4249b4SKrzysztof Kozlowski 
13829e4249b4SKrzysztof Kozlowski err_thermal:
13839e4249b4SKrzysztof Kozlowski 	thermal_zone_of_sensor_unregister(&pdev->dev, data->tzd);
13846c247393SAbhilash Kesavan err_sclk:
13856c247393SAbhilash Kesavan 	clk_disable_unprepare(data->sclk);
138659dfa54cSAmit Daniel Kachhap err_clk:
138759dfa54cSAmit Daniel Kachhap 	clk_unprepare(data->clk);
138814a11dc7SNaveen Krishna Chatradhi err_clk_sec:
138914a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
139014a11dc7SNaveen Krishna Chatradhi 		clk_unprepare(data->clk_sec);
13913b6a1a80SLukasz Majewski err_sensor:
1392bfa26838SKrzysztof Kozlowski 	if (!IS_ERR(data->regulator))
13935f09a5cbSKrzysztof Kozlowski 		regulator_disable(data->regulator);
13943b6a1a80SLukasz Majewski 
139559dfa54cSAmit Daniel Kachhap 	return ret;
139659dfa54cSAmit Daniel Kachhap }
139759dfa54cSAmit Daniel Kachhap 
139859dfa54cSAmit Daniel Kachhap static int exynos_tmu_remove(struct platform_device *pdev)
139959dfa54cSAmit Daniel Kachhap {
140059dfa54cSAmit Daniel Kachhap 	struct exynos_tmu_data *data = platform_get_drvdata(pdev);
14013b6a1a80SLukasz Majewski 	struct thermal_zone_device *tzd = data->tzd;
140259dfa54cSAmit Daniel Kachhap 
14033b6a1a80SLukasz Majewski 	thermal_zone_of_sensor_unregister(&pdev->dev, tzd);
14044215688eSBartlomiej Zolnierkiewicz 	exynos_tmu_control(pdev, false);
14054215688eSBartlomiej Zolnierkiewicz 
14066c247393SAbhilash Kesavan 	clk_disable_unprepare(data->sclk);
140759dfa54cSAmit Daniel Kachhap 	clk_unprepare(data->clk);
140814a11dc7SNaveen Krishna Chatradhi 	if (!IS_ERR(data->clk_sec))
140914a11dc7SNaveen Krishna Chatradhi 		clk_unprepare(data->clk_sec);
141059dfa54cSAmit Daniel Kachhap 
1411498d22f6SAmit Daniel Kachhap 	if (!IS_ERR(data->regulator))
1412498d22f6SAmit Daniel Kachhap 		regulator_disable(data->regulator);
1413498d22f6SAmit Daniel Kachhap 
141459dfa54cSAmit Daniel Kachhap 	return 0;
141559dfa54cSAmit Daniel Kachhap }
141659dfa54cSAmit Daniel Kachhap 
141759dfa54cSAmit Daniel Kachhap #ifdef CONFIG_PM_SLEEP
141859dfa54cSAmit Daniel Kachhap static int exynos_tmu_suspend(struct device *dev)
141959dfa54cSAmit Daniel Kachhap {
142059dfa54cSAmit Daniel Kachhap 	exynos_tmu_control(to_platform_device(dev), false);
142159dfa54cSAmit Daniel Kachhap 
142259dfa54cSAmit Daniel Kachhap 	return 0;
142359dfa54cSAmit Daniel Kachhap }
142459dfa54cSAmit Daniel Kachhap 
142559dfa54cSAmit Daniel Kachhap static int exynos_tmu_resume(struct device *dev)
142659dfa54cSAmit Daniel Kachhap {
142759dfa54cSAmit Daniel Kachhap 	struct platform_device *pdev = to_platform_device(dev);
142859dfa54cSAmit Daniel Kachhap 
142959dfa54cSAmit Daniel Kachhap 	exynos_tmu_initialize(pdev);
143059dfa54cSAmit Daniel Kachhap 	exynos_tmu_control(pdev, true);
143159dfa54cSAmit Daniel Kachhap 
143259dfa54cSAmit Daniel Kachhap 	return 0;
143359dfa54cSAmit Daniel Kachhap }
143459dfa54cSAmit Daniel Kachhap 
143559dfa54cSAmit Daniel Kachhap static SIMPLE_DEV_PM_OPS(exynos_tmu_pm,
143659dfa54cSAmit Daniel Kachhap 			 exynos_tmu_suspend, exynos_tmu_resume);
143759dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM	(&exynos_tmu_pm)
143859dfa54cSAmit Daniel Kachhap #else
143959dfa54cSAmit Daniel Kachhap #define EXYNOS_TMU_PM	NULL
144059dfa54cSAmit Daniel Kachhap #endif
144159dfa54cSAmit Daniel Kachhap 
144259dfa54cSAmit Daniel Kachhap static struct platform_driver exynos_tmu_driver = {
144359dfa54cSAmit Daniel Kachhap 	.driver = {
144459dfa54cSAmit Daniel Kachhap 		.name   = "exynos-tmu",
144559dfa54cSAmit Daniel Kachhap 		.pm     = EXYNOS_TMU_PM,
144673b5b1d7SSachin Kamat 		.of_match_table = exynos_tmu_match,
144759dfa54cSAmit Daniel Kachhap 	},
144859dfa54cSAmit Daniel Kachhap 	.probe = exynos_tmu_probe,
144959dfa54cSAmit Daniel Kachhap 	.remove	= exynos_tmu_remove,
145059dfa54cSAmit Daniel Kachhap };
145159dfa54cSAmit Daniel Kachhap 
145259dfa54cSAmit Daniel Kachhap module_platform_driver(exynos_tmu_driver);
145359dfa54cSAmit Daniel Kachhap 
145459dfa54cSAmit Daniel Kachhap MODULE_DESCRIPTION("EXYNOS TMU Driver");
145559dfa54cSAmit Daniel Kachhap MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>");
145659dfa54cSAmit Daniel Kachhap MODULE_LICENSE("GPL");
145759dfa54cSAmit Daniel Kachhap MODULE_ALIAS("platform:exynos-tmu");
1458