xref: /linux/drivers/spi/spi-rockchip.c (revision fab3e4871f623c8f86e8a0e00749f1480ffa08db)
164e36824Saddy ke /*
264e36824Saddy ke  * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
35dcc44edSAddy Ke  * Author: Addy Ke <addy.ke@rock-chips.com>
464e36824Saddy ke  *
564e36824Saddy ke  * This program is free software; you can redistribute it and/or modify it
664e36824Saddy ke  * under the terms and conditions of the GNU General Public License,
764e36824Saddy ke  * version 2, as published by the Free Software Foundation.
864e36824Saddy ke  *
964e36824Saddy ke  * This program is distributed in the hope it will be useful, but WITHOUT
1064e36824Saddy ke  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1164e36824Saddy ke  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1264e36824Saddy ke  * more details.
1364e36824Saddy ke  *
1464e36824Saddy ke  */
1564e36824Saddy ke 
1664e36824Saddy ke #include <linux/clk.h>
1764e36824Saddy ke #include <linux/dmaengine.h>
18ec5c5d8aSShawn Lin #include <linux/module.h>
19ec5c5d8aSShawn Lin #include <linux/of.h>
2023e291c2SBrian Norris #include <linux/pinctrl/consumer.h>
21ec5c5d8aSShawn Lin #include <linux/platform_device.h>
22ec5c5d8aSShawn Lin #include <linux/spi/spi.h>
23ec5c5d8aSShawn Lin #include <linux/pm_runtime.h>
24ec5c5d8aSShawn Lin #include <linux/scatterlist.h>
2564e36824Saddy ke 
2664e36824Saddy ke #define DRIVER_NAME "rockchip-spi"
2764e36824Saddy ke 
28aa099382SJeffy Chen #define ROCKCHIP_SPI_CLR_BITS(reg, bits) \
29aa099382SJeffy Chen 		writel_relaxed(readl_relaxed(reg) & ~(bits), reg)
30aa099382SJeffy Chen #define ROCKCHIP_SPI_SET_BITS(reg, bits) \
31aa099382SJeffy Chen 		writel_relaxed(readl_relaxed(reg) | (bits), reg)
32aa099382SJeffy Chen 
3364e36824Saddy ke /* SPI register offsets */
3464e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0			0x0000
3564e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1			0x0004
3664e36824Saddy ke #define ROCKCHIP_SPI_SSIENR			0x0008
3764e36824Saddy ke #define ROCKCHIP_SPI_SER			0x000c
3864e36824Saddy ke #define ROCKCHIP_SPI_BAUDR			0x0010
3964e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR			0x0014
4064e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR			0x0018
4164e36824Saddy ke #define ROCKCHIP_SPI_TXFLR			0x001c
4264e36824Saddy ke #define ROCKCHIP_SPI_RXFLR			0x0020
4364e36824Saddy ke #define ROCKCHIP_SPI_SR				0x0024
4464e36824Saddy ke #define ROCKCHIP_SPI_IPR			0x0028
4564e36824Saddy ke #define ROCKCHIP_SPI_IMR			0x002c
4664e36824Saddy ke #define ROCKCHIP_SPI_ISR			0x0030
4764e36824Saddy ke #define ROCKCHIP_SPI_RISR			0x0034
4864e36824Saddy ke #define ROCKCHIP_SPI_ICR			0x0038
4964e36824Saddy ke #define ROCKCHIP_SPI_DMACR			0x003c
5064e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR		0x0040
5164e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR		0x0044
5264e36824Saddy ke #define ROCKCHIP_SPI_TXDR			0x0400
5364e36824Saddy ke #define ROCKCHIP_SPI_RXDR			0x0800
5464e36824Saddy ke 
5564e36824Saddy ke /* Bit fields in CTRLR0 */
5664e36824Saddy ke #define CR0_DFS_OFFSET				0
5764e36824Saddy ke 
5864e36824Saddy ke #define CR0_CFS_OFFSET				2
5964e36824Saddy ke 
6064e36824Saddy ke #define CR0_SCPH_OFFSET				6
6164e36824Saddy ke 
6264e36824Saddy ke #define CR0_SCPOL_OFFSET			7
6364e36824Saddy ke 
6464e36824Saddy ke #define CR0_CSM_OFFSET				8
6564e36824Saddy ke #define CR0_CSM_KEEP				0x0
6664e36824Saddy ke /* ss_n be high for half sclk_out cycles */
6764e36824Saddy ke #define CR0_CSM_HALF				0X1
6864e36824Saddy ke /* ss_n be high for one sclk_out cycle */
6964e36824Saddy ke #define CR0_CSM_ONE					0x2
7064e36824Saddy ke 
7164e36824Saddy ke /* ss_n to sclk_out delay */
7264e36824Saddy ke #define CR0_SSD_OFFSET				10
7364e36824Saddy ke /*
7464e36824Saddy ke  * The period between ss_n active and
7564e36824Saddy ke  * sclk_out active is half sclk_out cycles
7664e36824Saddy ke  */
7764e36824Saddy ke #define CR0_SSD_HALF				0x0
7864e36824Saddy ke /*
7964e36824Saddy ke  * The period between ss_n active and
8064e36824Saddy ke  * sclk_out active is one sclk_out cycle
8164e36824Saddy ke  */
8264e36824Saddy ke #define CR0_SSD_ONE					0x1
8364e36824Saddy ke 
8464e36824Saddy ke #define CR0_EM_OFFSET				11
8564e36824Saddy ke #define CR0_EM_LITTLE				0x0
8664e36824Saddy ke #define CR0_EM_BIG					0x1
8764e36824Saddy ke 
8864e36824Saddy ke #define CR0_FBM_OFFSET				12
8964e36824Saddy ke #define CR0_FBM_MSB					0x0
9064e36824Saddy ke #define CR0_FBM_LSB					0x1
9164e36824Saddy ke 
9264e36824Saddy ke #define CR0_BHT_OFFSET				13
9364e36824Saddy ke #define CR0_BHT_16BIT				0x0
9464e36824Saddy ke #define CR0_BHT_8BIT				0x1
9564e36824Saddy ke 
9664e36824Saddy ke #define CR0_RSD_OFFSET				14
9764e36824Saddy ke 
9864e36824Saddy ke #define CR0_FRF_OFFSET				16
9964e36824Saddy ke #define CR0_FRF_SPI					0x0
10064e36824Saddy ke #define CR0_FRF_SSP					0x1
10164e36824Saddy ke #define CR0_FRF_MICROWIRE			0x2
10264e36824Saddy ke 
10364e36824Saddy ke #define CR0_XFM_OFFSET				18
10464e36824Saddy ke #define CR0_XFM_MASK				(0x03 << SPI_XFM_OFFSET)
10564e36824Saddy ke #define CR0_XFM_TR					0x0
10664e36824Saddy ke #define CR0_XFM_TO					0x1
10764e36824Saddy ke #define CR0_XFM_RO					0x2
10864e36824Saddy ke 
10964e36824Saddy ke #define CR0_OPM_OFFSET				20
11064e36824Saddy ke #define CR0_OPM_MASTER				0x0
11164e36824Saddy ke #define CR0_OPM_SLAVE				0x1
11264e36824Saddy ke 
11364e36824Saddy ke #define CR0_MTM_OFFSET				0x21
11464e36824Saddy ke 
11564e36824Saddy ke /* Bit fields in SER, 2bit */
11664e36824Saddy ke #define SER_MASK					0x3
11764e36824Saddy ke 
11864e36824Saddy ke /* Bit fields in SR, 5bit */
11964e36824Saddy ke #define SR_MASK						0x1f
12064e36824Saddy ke #define SR_BUSY						(1 << 0)
12164e36824Saddy ke #define SR_TF_FULL					(1 << 1)
12264e36824Saddy ke #define SR_TF_EMPTY					(1 << 2)
12364e36824Saddy ke #define SR_RF_EMPTY					(1 << 3)
12464e36824Saddy ke #define SR_RF_FULL					(1 << 4)
12564e36824Saddy ke 
12664e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */
12764e36824Saddy ke #define INT_MASK					0x1f
12864e36824Saddy ke #define INT_TF_EMPTY				(1 << 0)
12964e36824Saddy ke #define INT_TF_OVERFLOW				(1 << 1)
13064e36824Saddy ke #define INT_RF_UNDERFLOW			(1 << 2)
13164e36824Saddy ke #define INT_RF_OVERFLOW				(1 << 3)
13264e36824Saddy ke #define INT_RF_FULL					(1 << 4)
13364e36824Saddy ke 
13464e36824Saddy ke /* Bit fields in ICR, 4bit */
13564e36824Saddy ke #define ICR_MASK					0x0f
13664e36824Saddy ke #define ICR_ALL						(1 << 0)
13764e36824Saddy ke #define ICR_RF_UNDERFLOW			(1 << 1)
13864e36824Saddy ke #define ICR_RF_OVERFLOW				(1 << 2)
13964e36824Saddy ke #define ICR_TF_OVERFLOW				(1 << 3)
14064e36824Saddy ke 
14164e36824Saddy ke /* Bit fields in DMACR */
14264e36824Saddy ke #define RF_DMA_EN					(1 << 0)
14364e36824Saddy ke #define TF_DMA_EN					(1 << 1)
14464e36824Saddy ke 
145*fab3e487SEmil Renner Berthing /* Driver state flags */
146*fab3e487SEmil Renner Berthing #define RXDMA					(1 << 0)
147*fab3e487SEmil Renner Berthing #define TXDMA					(1 << 1)
14864e36824Saddy ke 
149f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */
150f9cfd522SAddy Ke #define MAX_SCLK_OUT		50000000
151f9cfd522SAddy Ke 
1525185a81cSBrian Norris /*
1535185a81cSBrian Norris  * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However,
1545185a81cSBrian Norris  * the controller seems to hang when given 0x10000, so stick with this for now.
1555185a81cSBrian Norris  */
1565185a81cSBrian Norris #define ROCKCHIP_SPI_MAX_TRANLEN		0xffff
1575185a81cSBrian Norris 
158aa099382SJeffy Chen #define ROCKCHIP_SPI_MAX_CS_NUM			2
159aa099382SJeffy Chen 
16064e36824Saddy ke struct rockchip_spi_dma_data {
16164e36824Saddy ke 	struct dma_chan *ch;
16264e36824Saddy ke 	dma_addr_t addr;
16364e36824Saddy ke };
16464e36824Saddy ke 
16564e36824Saddy ke struct rockchip_spi {
16664e36824Saddy ke 	struct device *dev;
16764e36824Saddy ke 	struct spi_master *master;
16864e36824Saddy ke 
16964e36824Saddy ke 	struct clk *spiclk;
17064e36824Saddy ke 	struct clk *apb_pclk;
17164e36824Saddy ke 
17264e36824Saddy ke 	void __iomem *regs;
173*fab3e487SEmil Renner Berthing 
174*fab3e487SEmil Renner Berthing 	atomic_t state;
175*fab3e487SEmil Renner Berthing 
17664e36824Saddy ke 	/*depth of the FIFO buffer */
17764e36824Saddy ke 	u32 fifo_len;
17864e36824Saddy ke 	/* max bus freq supported */
17964e36824Saddy ke 	u32 max_freq;
18064e36824Saddy ke 
18164e36824Saddy ke 	u16 mode;
18264e36824Saddy ke 	u8 tmode;
18364e36824Saddy ke 	u8 bpw;
18464e36824Saddy ke 	u8 n_bytes;
185108b5c8bSShawn Lin 	u32 rsd_nsecs;
18664e36824Saddy ke 	unsigned len;
18764e36824Saddy ke 	u32 speed;
18864e36824Saddy ke 
18964e36824Saddy ke 	const void *tx;
19064e36824Saddy ke 	const void *tx_end;
19164e36824Saddy ke 	void *rx;
19264e36824Saddy ke 	void *rx_end;
19364e36824Saddy ke 
194aa099382SJeffy Chen 	bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM];
195aa099382SJeffy Chen 
196f340b920SEmil Renner Berthing 	bool use_dma;
19764e36824Saddy ke 	struct sg_table tx_sg;
19864e36824Saddy ke 	struct sg_table rx_sg;
19964e36824Saddy ke 	struct rockchip_spi_dma_data dma_rx;
20064e36824Saddy ke 	struct rockchip_spi_dma_data dma_tx;
20164e36824Saddy ke };
20264e36824Saddy ke 
20330688e4eSEmil Renner Berthing static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable)
20464e36824Saddy ke {
20530688e4eSEmil Renner Berthing 	writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR);
20664e36824Saddy ke }
20764e36824Saddy ke 
20864e36824Saddy ke static inline void spi_set_clk(struct rockchip_spi *rs, u16 div)
20964e36824Saddy ke {
21064e36824Saddy ke 	writel_relaxed(div, rs->regs + ROCKCHIP_SPI_BAUDR);
21164e36824Saddy ke }
21264e36824Saddy ke 
21364e36824Saddy ke static inline void flush_fifo(struct rockchip_spi *rs)
21464e36824Saddy ke {
21564e36824Saddy ke 	while (readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR))
21664e36824Saddy ke 		readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
21764e36824Saddy ke }
21864e36824Saddy ke 
2192df08e78SAddy Ke static inline void wait_for_idle(struct rockchip_spi *rs)
2202df08e78SAddy Ke {
2212df08e78SAddy Ke 	unsigned long timeout = jiffies + msecs_to_jiffies(5);
2222df08e78SAddy Ke 
2232df08e78SAddy Ke 	do {
2242df08e78SAddy Ke 		if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY))
2252df08e78SAddy Ke 			return;
22664bc0110SDoug Anderson 	} while (!time_after(jiffies, timeout));
2272df08e78SAddy Ke 
2282df08e78SAddy Ke 	dev_warn(rs->dev, "spi controller is in busy state!\n");
2292df08e78SAddy Ke }
2302df08e78SAddy Ke 
23164e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs)
23264e36824Saddy ke {
23364e36824Saddy ke 	u32 fifo;
23464e36824Saddy ke 
23564e36824Saddy ke 	for (fifo = 2; fifo < 32; fifo++) {
23664e36824Saddy ke 		writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR);
23764e36824Saddy ke 		if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR))
23864e36824Saddy ke 			break;
23964e36824Saddy ke 	}
24064e36824Saddy ke 
24164e36824Saddy ke 	writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR);
24264e36824Saddy ke 
24364e36824Saddy ke 	return (fifo == 31) ? 0 : fifo;
24464e36824Saddy ke }
24564e36824Saddy ke 
24664e36824Saddy ke static inline u32 tx_max(struct rockchip_spi *rs)
24764e36824Saddy ke {
24864e36824Saddy ke 	u32 tx_left, tx_room;
24964e36824Saddy ke 
25064e36824Saddy ke 	tx_left = (rs->tx_end - rs->tx) / rs->n_bytes;
25164e36824Saddy ke 	tx_room = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR);
25264e36824Saddy ke 
25364e36824Saddy ke 	return min(tx_left, tx_room);
25464e36824Saddy ke }
25564e36824Saddy ke 
25664e36824Saddy ke static inline u32 rx_max(struct rockchip_spi *rs)
25764e36824Saddy ke {
25864e36824Saddy ke 	u32 rx_left = (rs->rx_end - rs->rx) / rs->n_bytes;
25964e36824Saddy ke 	u32 rx_room = (u32)readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR);
26064e36824Saddy ke 
26164e36824Saddy ke 	return min(rx_left, rx_room);
26264e36824Saddy ke }
26364e36824Saddy ke 
26464e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable)
26564e36824Saddy ke {
266b920cc31SHuibin Hong 	struct spi_master *master = spi->master;
267b920cc31SHuibin Hong 	struct rockchip_spi *rs = spi_master_get_devdata(master);
268aa099382SJeffy Chen 	bool cs_asserted = !enable;
269b920cc31SHuibin Hong 
270aa099382SJeffy Chen 	/* Return immediately for no-op */
271aa099382SJeffy Chen 	if (cs_asserted == rs->cs_asserted[spi->chip_select])
272aa099382SJeffy Chen 		return;
273aa099382SJeffy Chen 
274aa099382SJeffy Chen 	if (cs_asserted) {
275aa099382SJeffy Chen 		/* Keep things powered as long as CS is asserted */
276b920cc31SHuibin Hong 		pm_runtime_get_sync(rs->dev);
27764e36824Saddy ke 
278aa099382SJeffy Chen 		ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER,
279aa099382SJeffy Chen 				      BIT(spi->chip_select));
280aa099382SJeffy Chen 	} else {
281aa099382SJeffy Chen 		ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER,
282aa099382SJeffy Chen 				      BIT(spi->chip_select));
28364e36824Saddy ke 
284aa099382SJeffy Chen 		/* Drop reference from when we first asserted CS */
285aa099382SJeffy Chen 		pm_runtime_put(rs->dev);
286aa099382SJeffy Chen 	}
28764e36824Saddy ke 
288aa099382SJeffy Chen 	rs->cs_asserted[spi->chip_select] = cs_asserted;
28964e36824Saddy ke }
29064e36824Saddy ke 
29164e36824Saddy ke static int rockchip_spi_prepare_message(struct spi_master *master,
29264e36824Saddy ke 					struct spi_message *msg)
29364e36824Saddy ke {
29464e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
29564e36824Saddy ke 	struct spi_device *spi = msg->spi;
29664e36824Saddy ke 
29764e36824Saddy ke 	rs->mode = spi->mode;
29864e36824Saddy ke 
29964e36824Saddy ke 	return 0;
30064e36824Saddy ke }
30164e36824Saddy ke 
3022291793cSAndy Shevchenko static void rockchip_spi_handle_err(struct spi_master *master,
30364e36824Saddy ke 				    struct spi_message *msg)
30464e36824Saddy ke {
30564e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
30664e36824Saddy ke 
3075dcc44edSAddy Ke 	/*
3085dcc44edSAddy Ke 	 * For DMA mode, we need terminate DMA channel and flush
3095dcc44edSAddy Ke 	 * fifo for the next transfer if DMA thansfer timeout.
3102291793cSAndy Shevchenko 	 * handle_err() was called by core if transfer failed.
3112291793cSAndy Shevchenko 	 * Maybe it is reasonable for error handling here.
3125dcc44edSAddy Ke 	 */
313*fab3e487SEmil Renner Berthing 	if (atomic_read(&rs->state) & TXDMA)
314*fab3e487SEmil Renner Berthing 		dmaengine_terminate_async(rs->dma_tx.ch);
315*fab3e487SEmil Renner Berthing 
316*fab3e487SEmil Renner Berthing 	if (atomic_read(&rs->state) & RXDMA) {
317557b7ea3SShawn Lin 		dmaengine_terminate_async(rs->dma_rx.ch);
31864e36824Saddy ke 		flush_fifo(rs);
31964e36824Saddy ke 	}
3202291793cSAndy Shevchenko }
3212291793cSAndy Shevchenko 
3222291793cSAndy Shevchenko static int rockchip_spi_unprepare_message(struct spi_master *master,
3232291793cSAndy Shevchenko 					  struct spi_message *msg)
3242291793cSAndy Shevchenko {
3252291793cSAndy Shevchenko 	struct rockchip_spi *rs = spi_master_get_devdata(master);
32664e36824Saddy ke 
32730688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
328c28be31bSAddy Ke 
32964e36824Saddy ke 	return 0;
33064e36824Saddy ke }
33164e36824Saddy ke 
33264e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs)
33364e36824Saddy ke {
33464e36824Saddy ke 	u32 max = tx_max(rs);
33564e36824Saddy ke 	u32 txw = 0;
33664e36824Saddy ke 
33764e36824Saddy ke 	while (max--) {
33864e36824Saddy ke 		if (rs->n_bytes == 1)
33964e36824Saddy ke 			txw = *(u8 *)(rs->tx);
34064e36824Saddy ke 		else
34164e36824Saddy ke 			txw = *(u16 *)(rs->tx);
34264e36824Saddy ke 
34364e36824Saddy ke 		writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR);
34464e36824Saddy ke 		rs->tx += rs->n_bytes;
34564e36824Saddy ke 	}
34664e36824Saddy ke }
34764e36824Saddy ke 
34864e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs)
34964e36824Saddy ke {
35064e36824Saddy ke 	u32 max = rx_max(rs);
35164e36824Saddy ke 	u32 rxw;
35264e36824Saddy ke 
35364e36824Saddy ke 	while (max--) {
35464e36824Saddy ke 		rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR);
35564e36824Saddy ke 		if (rs->n_bytes == 1)
35664e36824Saddy ke 			*(u8 *)(rs->rx) = (u8)rxw;
35764e36824Saddy ke 		else
35864e36824Saddy ke 			*(u16 *)(rs->rx) = (u16)rxw;
35964e36824Saddy ke 		rs->rx += rs->n_bytes;
3605dcc44edSAddy Ke 	}
36164e36824Saddy ke }
36264e36824Saddy ke 
36364e36824Saddy ke static int rockchip_spi_pio_transfer(struct rockchip_spi *rs)
36464e36824Saddy ke {
36564e36824Saddy ke 	int remain = 0;
36664e36824Saddy ke 
36730688e4eSEmil Renner Berthing 	spi_enable_chip(rs, true);
368a3c17402SEmil Renner Berthing 
36964e36824Saddy ke 	do {
37064e36824Saddy ke 		if (rs->tx) {
37164e36824Saddy ke 			remain = rs->tx_end - rs->tx;
37264e36824Saddy ke 			rockchip_spi_pio_writer(rs);
37364e36824Saddy ke 		}
37464e36824Saddy ke 
37564e36824Saddy ke 		if (rs->rx) {
37664e36824Saddy ke 			remain = rs->rx_end - rs->rx;
37764e36824Saddy ke 			rockchip_spi_pio_reader(rs);
37864e36824Saddy ke 		}
37964e36824Saddy ke 
38064e36824Saddy ke 		cpu_relax();
38164e36824Saddy ke 	} while (remain);
38264e36824Saddy ke 
3832df08e78SAddy Ke 	/* If tx, wait until the FIFO data completely. */
3842df08e78SAddy Ke 	if (rs->tx)
3852df08e78SAddy Ke 		wait_for_idle(rs);
3862df08e78SAddy Ke 
38730688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
388c28be31bSAddy Ke 
38964e36824Saddy ke 	return 0;
39064e36824Saddy ke }
39164e36824Saddy ke 
39264e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data)
39364e36824Saddy ke {
39464e36824Saddy ke 	struct rockchip_spi *rs = data;
395*fab3e487SEmil Renner Berthing 	int state = atomic_fetch_andnot(RXDMA, &rs->state);
39664e36824Saddy ke 
397*fab3e487SEmil Renner Berthing 	if (state & TXDMA)
398*fab3e487SEmil Renner Berthing 		return;
39964e36824Saddy ke 
40030688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
40164e36824Saddy ke 	spi_finalize_current_transfer(rs->master);
402c28be31bSAddy Ke }
40364e36824Saddy ke 
40464e36824Saddy ke static void rockchip_spi_dma_txcb(void *data)
40564e36824Saddy ke {
40664e36824Saddy ke 	struct rockchip_spi *rs = data;
407*fab3e487SEmil Renner Berthing 	int state = atomic_fetch_andnot(TXDMA, &rs->state);
408*fab3e487SEmil Renner Berthing 
409*fab3e487SEmil Renner Berthing 	if (state & RXDMA)
410*fab3e487SEmil Renner Berthing 		return;
41164e36824Saddy ke 
4122df08e78SAddy Ke 	/* Wait until the FIFO data completely. */
4132df08e78SAddy Ke 	wait_for_idle(rs);
4142df08e78SAddy Ke 
41530688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
41664e36824Saddy ke 	spi_finalize_current_transfer(rs->master);
4172c2bc748SAddy Ke }
41864e36824Saddy ke 
419ea984911SShawn Lin static int rockchip_spi_prepare_dma(struct rockchip_spi *rs)
42064e36824Saddy ke {
42164e36824Saddy ke 	struct dma_async_tx_descriptor *rxdesc, *txdesc;
42264e36824Saddy ke 
423*fab3e487SEmil Renner Berthing 	atomic_set(&rs->state, 0);
42464e36824Saddy ke 
42597cf5669SArnd Bergmann 	rxdesc = NULL;
42664e36824Saddy ke 	if (rs->rx) {
42731bcb57bSEmil Renner Berthing 		struct dma_slave_config rxconf = {
42831bcb57bSEmil Renner Berthing 			.direction = DMA_DEV_TO_MEM,
42931bcb57bSEmil Renner Berthing 			.src_addr = rs->dma_rx.addr,
43031bcb57bSEmil Renner Berthing 			.src_addr_width = rs->n_bytes,
43131bcb57bSEmil Renner Berthing 			.src_maxburst = 1,
43231bcb57bSEmil Renner Berthing 		};
43331bcb57bSEmil Renner Berthing 
43464e36824Saddy ke 		dmaengine_slave_config(rs->dma_rx.ch, &rxconf);
43564e36824Saddy ke 
4365dcc44edSAddy Ke 		rxdesc = dmaengine_prep_slave_sg(
4375dcc44edSAddy Ke 				rs->dma_rx.ch,
43864e36824Saddy ke 				rs->rx_sg.sgl, rs->rx_sg.nents,
439d9071b7eSEmil Renner Berthing 				DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
440ea984911SShawn Lin 		if (!rxdesc)
441ea984911SShawn Lin 			return -EINVAL;
44264e36824Saddy ke 
44364e36824Saddy ke 		rxdesc->callback = rockchip_spi_dma_rxcb;
44464e36824Saddy ke 		rxdesc->callback_param = rs;
44564e36824Saddy ke 	}
44664e36824Saddy ke 
44797cf5669SArnd Bergmann 	txdesc = NULL;
44864e36824Saddy ke 	if (rs->tx) {
44931bcb57bSEmil Renner Berthing 		struct dma_slave_config txconf = {
45031bcb57bSEmil Renner Berthing 			.direction = DMA_MEM_TO_DEV,
45131bcb57bSEmil Renner Berthing 			.dst_addr = rs->dma_tx.addr,
45231bcb57bSEmil Renner Berthing 			.dst_addr_width = rs->n_bytes,
45331bcb57bSEmil Renner Berthing 			.dst_maxburst = rs->fifo_len / 2,
45431bcb57bSEmil Renner Berthing 		};
45531bcb57bSEmil Renner Berthing 
45664e36824Saddy ke 		dmaengine_slave_config(rs->dma_tx.ch, &txconf);
45764e36824Saddy ke 
4585dcc44edSAddy Ke 		txdesc = dmaengine_prep_slave_sg(
4595dcc44edSAddy Ke 				rs->dma_tx.ch,
46064e36824Saddy ke 				rs->tx_sg.sgl, rs->tx_sg.nents,
461d9071b7eSEmil Renner Berthing 				DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
462ea984911SShawn Lin 		if (!txdesc) {
463ea984911SShawn Lin 			if (rxdesc)
464ea984911SShawn Lin 				dmaengine_terminate_sync(rs->dma_rx.ch);
465ea984911SShawn Lin 			return -EINVAL;
466ea984911SShawn Lin 		}
46764e36824Saddy ke 
46864e36824Saddy ke 		txdesc->callback = rockchip_spi_dma_txcb;
46964e36824Saddy ke 		txdesc->callback_param = rs;
47064e36824Saddy ke 	}
47164e36824Saddy ke 
47264e36824Saddy ke 	/* rx must be started before tx due to spi instinct */
47397cf5669SArnd Bergmann 	if (rxdesc) {
474*fab3e487SEmil Renner Berthing 		atomic_or(RXDMA, &rs->state);
47564e36824Saddy ke 		dmaengine_submit(rxdesc);
47664e36824Saddy ke 		dma_async_issue_pending(rs->dma_rx.ch);
47764e36824Saddy ke 	}
47864e36824Saddy ke 
47930688e4eSEmil Renner Berthing 	spi_enable_chip(rs, true);
480a3c17402SEmil Renner Berthing 
48197cf5669SArnd Bergmann 	if (txdesc) {
482*fab3e487SEmil Renner Berthing 		atomic_or(TXDMA, &rs->state);
48364e36824Saddy ke 		dmaengine_submit(txdesc);
48464e36824Saddy ke 		dma_async_issue_pending(rs->dma_tx.ch);
48564e36824Saddy ke 	}
486ea984911SShawn Lin 
487a3c17402SEmil Renner Berthing 	/* 1 means the transfer is in progress */
488a3c17402SEmil Renner Berthing 	return 1;
48964e36824Saddy ke }
49064e36824Saddy ke 
49164e36824Saddy ke static void rockchip_spi_config(struct rockchip_spi *rs)
49264e36824Saddy ke {
49364e36824Saddy ke 	u32 div = 0;
49464e36824Saddy ke 	u32 dmacr = 0;
49576b17e6eSJulius Werner 	int rsd = 0;
49664e36824Saddy ke 
4972410d6a3SEmil Renner Berthing 	u32 cr0 = CR0_FRF_SPI  << CR0_FRF_OFFSET
4982410d6a3SEmil Renner Berthing 	        | CR0_BHT_8BIT << CR0_BHT_OFFSET
4992410d6a3SEmil Renner Berthing 	        | CR0_SSD_ONE  << CR0_SSD_OFFSET
5002410d6a3SEmil Renner Berthing 	        | CR0_EM_BIG   << CR0_EM_OFFSET;
50164e36824Saddy ke 
50264e36824Saddy ke 	cr0 |= (rs->n_bytes << CR0_DFS_OFFSET);
50364e36824Saddy ke 	cr0 |= ((rs->mode & 0x3) << CR0_SCPH_OFFSET);
50464e36824Saddy ke 	cr0 |= (rs->tmode << CR0_XFM_OFFSET);
50564e36824Saddy ke 
50664e36824Saddy ke 	if (rs->use_dma) {
50764e36824Saddy ke 		if (rs->tx)
50864e36824Saddy ke 			dmacr |= TF_DMA_EN;
50964e36824Saddy ke 		if (rs->rx)
51064e36824Saddy ke 			dmacr |= RF_DMA_EN;
51164e36824Saddy ke 	}
51264e36824Saddy ke 
513f9cfd522SAddy Ke 	if (WARN_ON(rs->speed > MAX_SCLK_OUT))
514f9cfd522SAddy Ke 		rs->speed = MAX_SCLK_OUT;
515f9cfd522SAddy Ke 
516bb51537aSGeert Uytterhoeven 	/* the minimum divisor is 2 */
517f9cfd522SAddy Ke 	if (rs->max_freq < 2 * rs->speed) {
518f9cfd522SAddy Ke 		clk_set_rate(rs->spiclk, 2 * rs->speed);
519f9cfd522SAddy Ke 		rs->max_freq = clk_get_rate(rs->spiclk);
520f9cfd522SAddy Ke 	}
521f9cfd522SAddy Ke 
52264e36824Saddy ke 	/* div doesn't support odd number */
523754ec43cSJulius Werner 	div = DIV_ROUND_UP(rs->max_freq, rs->speed);
52464e36824Saddy ke 	div = (div + 1) & 0xfffe;
52564e36824Saddy ke 
52676b17e6eSJulius Werner 	/* Rx sample delay is expressed in parent clock cycles (max 3) */
52776b17e6eSJulius Werner 	rsd = DIV_ROUND_CLOSEST(rs->rsd_nsecs * (rs->max_freq >> 8),
52876b17e6eSJulius Werner 				1000000000 >> 8);
52976b17e6eSJulius Werner 	if (!rsd && rs->rsd_nsecs) {
53076b17e6eSJulius Werner 		pr_warn_once("rockchip-spi: %u Hz are too slow to express %u ns delay\n",
53176b17e6eSJulius Werner 			     rs->max_freq, rs->rsd_nsecs);
53276b17e6eSJulius Werner 	} else if (rsd > 3) {
53376b17e6eSJulius Werner 		rsd = 3;
53476b17e6eSJulius Werner 		pr_warn_once("rockchip-spi: %u Hz are too fast to express %u ns delay, clamping at %u ns\n",
53576b17e6eSJulius Werner 			     rs->max_freq, rs->rsd_nsecs,
53676b17e6eSJulius Werner 			     rsd * 1000000000U / rs->max_freq);
53776b17e6eSJulius Werner 	}
53876b17e6eSJulius Werner 	cr0 |= rsd << CR0_RSD_OFFSET;
53976b17e6eSJulius Werner 
54064e36824Saddy ke 	writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0);
54164e36824Saddy ke 
54204b37d2dSHuibin Hong 	if (rs->n_bytes == 1)
54364e36824Saddy ke 		writel_relaxed(rs->len - 1, rs->regs + ROCKCHIP_SPI_CTRLR1);
54404b37d2dSHuibin Hong 	else if (rs->n_bytes == 2)
54504b37d2dSHuibin Hong 		writel_relaxed((rs->len / 2) - 1, rs->regs + ROCKCHIP_SPI_CTRLR1);
54604b37d2dSHuibin Hong 	else
54704b37d2dSHuibin Hong 		writel_relaxed((rs->len * 2) - 1, rs->regs + ROCKCHIP_SPI_CTRLR1);
54804b37d2dSHuibin Hong 
54964e36824Saddy ke 	writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_TXFTLR);
55064e36824Saddy ke 	writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR);
55164e36824Saddy ke 
552dcfc861dSHuibin Hong 	writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_DMATDLR);
55364e36824Saddy ke 	writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR);
55464e36824Saddy ke 	writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR);
55564e36824Saddy ke 
55664e36824Saddy ke 	spi_set_clk(rs, div);
55764e36824Saddy ke 
5585dcc44edSAddy Ke 	dev_dbg(rs->dev, "cr0 0x%x, div %d\n", cr0, div);
55964e36824Saddy ke }
56064e36824Saddy ke 
5615185a81cSBrian Norris static size_t rockchip_spi_max_transfer_size(struct spi_device *spi)
5625185a81cSBrian Norris {
5635185a81cSBrian Norris 	return ROCKCHIP_SPI_MAX_TRANLEN;
5645185a81cSBrian Norris }
5655185a81cSBrian Norris 
5665dcc44edSAddy Ke static int rockchip_spi_transfer_one(
5675dcc44edSAddy Ke 		struct spi_master *master,
56864e36824Saddy ke 		struct spi_device *spi,
56964e36824Saddy ke 		struct spi_transfer *xfer)
57064e36824Saddy ke {
57164e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
57264e36824Saddy ke 
57362946172SDoug Anderson 	WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) &&
57462946172SDoug Anderson 		(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY));
57564e36824Saddy ke 
57664e36824Saddy ke 	if (!xfer->tx_buf && !xfer->rx_buf) {
57764e36824Saddy ke 		dev_err(rs->dev, "No buffer for transfer\n");
57864e36824Saddy ke 		return -EINVAL;
57964e36824Saddy ke 	}
58064e36824Saddy ke 
5815185a81cSBrian Norris 	if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) {
5825185a81cSBrian Norris 		dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len);
5835185a81cSBrian Norris 		return -EINVAL;
5845185a81cSBrian Norris 	}
5855185a81cSBrian Norris 
58664e36824Saddy ke 	rs->speed = xfer->speed_hz;
58764e36824Saddy ke 	rs->bpw = xfer->bits_per_word;
58864e36824Saddy ke 	rs->n_bytes = rs->bpw >> 3;
58964e36824Saddy ke 
59064e36824Saddy ke 	rs->tx = xfer->tx_buf;
59164e36824Saddy ke 	rs->tx_end = rs->tx + xfer->len;
59264e36824Saddy ke 	rs->rx = xfer->rx_buf;
59364e36824Saddy ke 	rs->rx_end = rs->rx + xfer->len;
59464e36824Saddy ke 	rs->len = xfer->len;
59564e36824Saddy ke 
59664e36824Saddy ke 	rs->tx_sg = xfer->tx_sg;
59764e36824Saddy ke 	rs->rx_sg = xfer->rx_sg;
59864e36824Saddy ke 
59964e36824Saddy ke 	if (rs->tx && rs->rx)
60064e36824Saddy ke 		rs->tmode = CR0_XFM_TR;
60164e36824Saddy ke 	else if (rs->tx)
60264e36824Saddy ke 		rs->tmode = CR0_XFM_TO;
60364e36824Saddy ke 	else if (rs->rx)
60464e36824Saddy ke 		rs->tmode = CR0_XFM_RO;
60564e36824Saddy ke 
606a24e70c0SAddy Ke 	/* we need prepare dma before spi was enabled */
607c28be31bSAddy Ke 	if (master->can_dma && master->can_dma(master, spi, xfer))
608f340b920SEmil Renner Berthing 		rs->use_dma = true;
609c28be31bSAddy Ke 	else
610f340b920SEmil Renner Berthing 		rs->use_dma = false;
61164e36824Saddy ke 
61264e36824Saddy ke 	rockchip_spi_config(rs);
61364e36824Saddy ke 
614a3c17402SEmil Renner Berthing 	if (rs->use_dma)
615a3c17402SEmil Renner Berthing 		return rockchip_spi_prepare_dma(rs);
61664e36824Saddy ke 
617a3c17402SEmil Renner Berthing 	return rockchip_spi_pio_transfer(rs);
61864e36824Saddy ke }
61964e36824Saddy ke 
62064e36824Saddy ke static bool rockchip_spi_can_dma(struct spi_master *master,
62164e36824Saddy ke 				 struct spi_device *spi,
62264e36824Saddy ke 				 struct spi_transfer *xfer)
62364e36824Saddy ke {
62464e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
62564e36824Saddy ke 
62664e36824Saddy ke 	return (xfer->len > rs->fifo_len);
62764e36824Saddy ke }
62864e36824Saddy ke 
62964e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev)
63064e36824Saddy ke {
63143de979dSJeffy Chen 	int ret;
63264e36824Saddy ke 	struct rockchip_spi *rs;
63364e36824Saddy ke 	struct spi_master *master;
63464e36824Saddy ke 	struct resource *mem;
63576b17e6eSJulius Werner 	u32 rsd_nsecs;
63664e36824Saddy ke 
63764e36824Saddy ke 	master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi));
6385dcc44edSAddy Ke 	if (!master)
63964e36824Saddy ke 		return -ENOMEM;
6405dcc44edSAddy Ke 
64164e36824Saddy ke 	platform_set_drvdata(pdev, master);
64264e36824Saddy ke 
64364e36824Saddy ke 	rs = spi_master_get_devdata(master);
64464e36824Saddy ke 
64564e36824Saddy ke 	/* Get basic io resource and map it */
64664e36824Saddy ke 	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
64764e36824Saddy ke 	rs->regs = devm_ioremap_resource(&pdev->dev, mem);
64864e36824Saddy ke 	if (IS_ERR(rs->regs)) {
64964e36824Saddy ke 		ret =  PTR_ERR(rs->regs);
650c351587eSJeffy Chen 		goto err_put_master;
65164e36824Saddy ke 	}
65264e36824Saddy ke 
65364e36824Saddy ke 	rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
65464e36824Saddy ke 	if (IS_ERR(rs->apb_pclk)) {
65564e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get apb_pclk\n");
65664e36824Saddy ke 		ret = PTR_ERR(rs->apb_pclk);
657c351587eSJeffy Chen 		goto err_put_master;
65864e36824Saddy ke 	}
65964e36824Saddy ke 
66064e36824Saddy ke 	rs->spiclk = devm_clk_get(&pdev->dev, "spiclk");
66164e36824Saddy ke 	if (IS_ERR(rs->spiclk)) {
66264e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get spi_pclk\n");
66364e36824Saddy ke 		ret = PTR_ERR(rs->spiclk);
664c351587eSJeffy Chen 		goto err_put_master;
66564e36824Saddy ke 	}
66664e36824Saddy ke 
66764e36824Saddy ke 	ret = clk_prepare_enable(rs->apb_pclk);
66843de979dSJeffy Chen 	if (ret < 0) {
66964e36824Saddy ke 		dev_err(&pdev->dev, "Failed to enable apb_pclk\n");
670c351587eSJeffy Chen 		goto err_put_master;
67164e36824Saddy ke 	}
67264e36824Saddy ke 
67364e36824Saddy ke 	ret = clk_prepare_enable(rs->spiclk);
67443de979dSJeffy Chen 	if (ret < 0) {
67564e36824Saddy ke 		dev_err(&pdev->dev, "Failed to enable spi_clk\n");
676c351587eSJeffy Chen 		goto err_disable_apbclk;
67764e36824Saddy ke 	}
67864e36824Saddy ke 
67930688e4eSEmil Renner Berthing 	spi_enable_chip(rs, false);
68064e36824Saddy ke 
68164e36824Saddy ke 	rs->master = master;
68264e36824Saddy ke 	rs->dev = &pdev->dev;
68364e36824Saddy ke 	rs->max_freq = clk_get_rate(rs->spiclk);
68464e36824Saddy ke 
68576b17e6eSJulius Werner 	if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns",
68676b17e6eSJulius Werner 				  &rsd_nsecs))
68776b17e6eSJulius Werner 		rs->rsd_nsecs = rsd_nsecs;
68876b17e6eSJulius Werner 
68964e36824Saddy ke 	rs->fifo_len = get_fifo_len(rs);
69064e36824Saddy ke 	if (!rs->fifo_len) {
69164e36824Saddy ke 		dev_err(&pdev->dev, "Failed to get fifo length\n");
692db7e8d90SWei Yongjun 		ret = -EINVAL;
693c351587eSJeffy Chen 		goto err_disable_spiclk;
69464e36824Saddy ke 	}
69564e36824Saddy ke 
69664e36824Saddy ke 	pm_runtime_set_active(&pdev->dev);
69764e36824Saddy ke 	pm_runtime_enable(&pdev->dev);
69864e36824Saddy ke 
69964e36824Saddy ke 	master->auto_runtime_pm = true;
70064e36824Saddy ke 	master->bus_num = pdev->id;
701ee780997SAddy Ke 	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
702aa099382SJeffy Chen 	master->num_chipselect = ROCKCHIP_SPI_MAX_CS_NUM;
70364e36824Saddy ke 	master->dev.of_node = pdev->dev.of_node;
70464e36824Saddy ke 	master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8);
70564e36824Saddy ke 
70664e36824Saddy ke 	master->set_cs = rockchip_spi_set_cs;
70764e36824Saddy ke 	master->prepare_message = rockchip_spi_prepare_message;
70864e36824Saddy ke 	master->unprepare_message = rockchip_spi_unprepare_message;
70964e36824Saddy ke 	master->transfer_one = rockchip_spi_transfer_one;
7105185a81cSBrian Norris 	master->max_transfer_size = rockchip_spi_max_transfer_size;
7112291793cSAndy Shevchenko 	master->handle_err = rockchip_spi_handle_err;
712c863795cSJeffy Chen 	master->flags = SPI_MASTER_GPIO_SS;
71364e36824Saddy ke 
714e4c0e06fSShawn Lin 	rs->dma_tx.ch = dma_request_chan(rs->dev, "tx");
715e4c0e06fSShawn Lin 	if (IS_ERR(rs->dma_tx.ch)) {
71661cadcf4SShawn Lin 		/* Check tx to see if we need defer probing driver */
71761cadcf4SShawn Lin 		if (PTR_ERR(rs->dma_tx.ch) == -EPROBE_DEFER) {
71861cadcf4SShawn Lin 			ret = -EPROBE_DEFER;
719c351587eSJeffy Chen 			goto err_disable_pm_runtime;
72061cadcf4SShawn Lin 		}
72164e36824Saddy ke 		dev_warn(rs->dev, "Failed to request TX DMA channel\n");
72264e36824Saddy ke 		rs->dma_tx.ch = NULL;
72364e36824Saddy ke 	}
724e4c0e06fSShawn Lin 
725e4c0e06fSShawn Lin 	rs->dma_rx.ch = dma_request_chan(rs->dev, "rx");
726e4c0e06fSShawn Lin 	if (IS_ERR(rs->dma_rx.ch)) {
727e4c0e06fSShawn Lin 		if (PTR_ERR(rs->dma_rx.ch) == -EPROBE_DEFER) {
728e4c0e06fSShawn Lin 			ret = -EPROBE_DEFER;
7295de7ed0cSDan Carpenter 			goto err_free_dma_tx;
730e4c0e06fSShawn Lin 		}
73164e36824Saddy ke 		dev_warn(rs->dev, "Failed to request RX DMA channel\n");
732e4c0e06fSShawn Lin 		rs->dma_rx.ch = NULL;
73364e36824Saddy ke 	}
73464e36824Saddy ke 
73564e36824Saddy ke 	if (rs->dma_tx.ch && rs->dma_rx.ch) {
73664e36824Saddy ke 		rs->dma_tx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_TXDR);
73764e36824Saddy ke 		rs->dma_rx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_RXDR);
73864e36824Saddy ke 
73964e36824Saddy ke 		master->can_dma = rockchip_spi_can_dma;
74064e36824Saddy ke 		master->dma_tx = rs->dma_tx.ch;
74164e36824Saddy ke 		master->dma_rx = rs->dma_rx.ch;
74264e36824Saddy ke 	}
74364e36824Saddy ke 
74464e36824Saddy ke 	ret = devm_spi_register_master(&pdev->dev, master);
74543de979dSJeffy Chen 	if (ret < 0) {
74664e36824Saddy ke 		dev_err(&pdev->dev, "Failed to register master\n");
747c351587eSJeffy Chen 		goto err_free_dma_rx;
74864e36824Saddy ke 	}
74964e36824Saddy ke 
75064e36824Saddy ke 	return 0;
75164e36824Saddy ke 
752c351587eSJeffy Chen err_free_dma_rx:
75364e36824Saddy ke 	if (rs->dma_rx.ch)
75464e36824Saddy ke 		dma_release_channel(rs->dma_rx.ch);
7555de7ed0cSDan Carpenter err_free_dma_tx:
7565de7ed0cSDan Carpenter 	if (rs->dma_tx.ch)
7575de7ed0cSDan Carpenter 		dma_release_channel(rs->dma_tx.ch);
758c351587eSJeffy Chen err_disable_pm_runtime:
759c351587eSJeffy Chen 	pm_runtime_disable(&pdev->dev);
760c351587eSJeffy Chen err_disable_spiclk:
76164e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
762c351587eSJeffy Chen err_disable_apbclk:
76364e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
764c351587eSJeffy Chen err_put_master:
76564e36824Saddy ke 	spi_master_put(master);
76664e36824Saddy ke 
76764e36824Saddy ke 	return ret;
76864e36824Saddy ke }
76964e36824Saddy ke 
77064e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev)
77164e36824Saddy ke {
77264e36824Saddy ke 	struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
77364e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
77464e36824Saddy ke 
7756a06e895SJeffy Chen 	pm_runtime_get_sync(&pdev->dev);
77664e36824Saddy ke 
77764e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
77864e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
77964e36824Saddy ke 
7806a06e895SJeffy Chen 	pm_runtime_put_noidle(&pdev->dev);
7816a06e895SJeffy Chen 	pm_runtime_disable(&pdev->dev);
7826a06e895SJeffy Chen 	pm_runtime_set_suspended(&pdev->dev);
7836a06e895SJeffy Chen 
78464e36824Saddy ke 	if (rs->dma_tx.ch)
78564e36824Saddy ke 		dma_release_channel(rs->dma_tx.ch);
78664e36824Saddy ke 	if (rs->dma_rx.ch)
78764e36824Saddy ke 		dma_release_channel(rs->dma_rx.ch);
78864e36824Saddy ke 
789844c9f47SShawn Lin 	spi_master_put(master);
790844c9f47SShawn Lin 
79164e36824Saddy ke 	return 0;
79264e36824Saddy ke }
79364e36824Saddy ke 
79464e36824Saddy ke #ifdef CONFIG_PM_SLEEP
79564e36824Saddy ke static int rockchip_spi_suspend(struct device *dev)
79664e36824Saddy ke {
79743de979dSJeffy Chen 	int ret;
79864e36824Saddy ke 	struct spi_master *master = dev_get_drvdata(dev);
79964e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
80064e36824Saddy ke 
80164e36824Saddy ke 	ret = spi_master_suspend(rs->master);
80243de979dSJeffy Chen 	if (ret < 0)
80364e36824Saddy ke 		return ret;
80464e36824Saddy ke 
805d38c4ae1SJeffy Chen 	ret = pm_runtime_force_suspend(dev);
806d38c4ae1SJeffy Chen 	if (ret < 0)
807d38c4ae1SJeffy Chen 		return ret;
80864e36824Saddy ke 
80923e291c2SBrian Norris 	pinctrl_pm_select_sleep_state(dev);
81023e291c2SBrian Norris 
81143de979dSJeffy Chen 	return 0;
81264e36824Saddy ke }
81364e36824Saddy ke 
81464e36824Saddy ke static int rockchip_spi_resume(struct device *dev)
81564e36824Saddy ke {
81643de979dSJeffy Chen 	int ret;
81764e36824Saddy ke 	struct spi_master *master = dev_get_drvdata(dev);
81864e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
81964e36824Saddy ke 
82023e291c2SBrian Norris 	pinctrl_pm_select_default_state(dev);
82123e291c2SBrian Norris 
822d38c4ae1SJeffy Chen 	ret = pm_runtime_force_resume(dev);
82364e36824Saddy ke 	if (ret < 0)
82464e36824Saddy ke 		return ret;
82564e36824Saddy ke 
82664e36824Saddy ke 	ret = spi_master_resume(rs->master);
82764e36824Saddy ke 	if (ret < 0) {
82864e36824Saddy ke 		clk_disable_unprepare(rs->spiclk);
82964e36824Saddy ke 		clk_disable_unprepare(rs->apb_pclk);
83064e36824Saddy ke 	}
83164e36824Saddy ke 
83243de979dSJeffy Chen 	return 0;
83364e36824Saddy ke }
83464e36824Saddy ke #endif /* CONFIG_PM_SLEEP */
83564e36824Saddy ke 
836ec833050SRafael J. Wysocki #ifdef CONFIG_PM
83764e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev)
83864e36824Saddy ke {
83964e36824Saddy ke 	struct spi_master *master = dev_get_drvdata(dev);
84064e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
84164e36824Saddy ke 
84264e36824Saddy ke 	clk_disable_unprepare(rs->spiclk);
84364e36824Saddy ke 	clk_disable_unprepare(rs->apb_pclk);
84464e36824Saddy ke 
84564e36824Saddy ke 	return 0;
84664e36824Saddy ke }
84764e36824Saddy ke 
84864e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev)
84964e36824Saddy ke {
85064e36824Saddy ke 	int ret;
85164e36824Saddy ke 	struct spi_master *master = dev_get_drvdata(dev);
85264e36824Saddy ke 	struct rockchip_spi *rs = spi_master_get_devdata(master);
85364e36824Saddy ke 
85464e36824Saddy ke 	ret = clk_prepare_enable(rs->apb_pclk);
85543de979dSJeffy Chen 	if (ret < 0)
85664e36824Saddy ke 		return ret;
85764e36824Saddy ke 
85864e36824Saddy ke 	ret = clk_prepare_enable(rs->spiclk);
85943de979dSJeffy Chen 	if (ret < 0)
86064e36824Saddy ke 		clk_disable_unprepare(rs->apb_pclk);
86164e36824Saddy ke 
86243de979dSJeffy Chen 	return 0;
86364e36824Saddy ke }
864ec833050SRafael J. Wysocki #endif /* CONFIG_PM */
86564e36824Saddy ke 
86664e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = {
86764e36824Saddy ke 	SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume)
86864e36824Saddy ke 	SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend,
86964e36824Saddy ke 			   rockchip_spi_runtime_resume, NULL)
87064e36824Saddy ke };
87164e36824Saddy ke 
87264e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = {
8736b860e69SAndy Yan 	{ .compatible = "rockchip,rv1108-spi", },
874aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3036-spi", },
87564e36824Saddy ke 	{ .compatible = "rockchip,rk3066-spi", },
876b839b785SAddy Ke 	{ .compatible = "rockchip,rk3188-spi", },
877aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3228-spi", },
878b839b785SAddy Ke 	{ .compatible = "rockchip,rk3288-spi", },
879aa29ea3dSCaesar Wang 	{ .compatible = "rockchip,rk3368-spi", },
8809b7a5622SXu Jianqun 	{ .compatible = "rockchip,rk3399-spi", },
88164e36824Saddy ke 	{ },
88264e36824Saddy ke };
88364e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match);
88464e36824Saddy ke 
88564e36824Saddy ke static struct platform_driver rockchip_spi_driver = {
88664e36824Saddy ke 	.driver = {
88764e36824Saddy ke 		.name	= DRIVER_NAME,
88864e36824Saddy ke 		.pm = &rockchip_spi_pm,
88964e36824Saddy ke 		.of_match_table = of_match_ptr(rockchip_spi_dt_match),
89064e36824Saddy ke 	},
89164e36824Saddy ke 	.probe = rockchip_spi_probe,
89264e36824Saddy ke 	.remove = rockchip_spi_remove,
89364e36824Saddy ke };
89464e36824Saddy ke 
89564e36824Saddy ke module_platform_driver(rockchip_spi_driver);
89664e36824Saddy ke 
8975dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>");
89864e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver");
89964e36824Saddy ke MODULE_LICENSE("GPL v2");
900