164e36824Saddy ke /* 264e36824Saddy ke * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd 35dcc44edSAddy Ke * Author: Addy Ke <addy.ke@rock-chips.com> 464e36824Saddy ke * 564e36824Saddy ke * This program is free software; you can redistribute it and/or modify it 664e36824Saddy ke * under the terms and conditions of the GNU General Public License, 764e36824Saddy ke * version 2, as published by the Free Software Foundation. 864e36824Saddy ke * 964e36824Saddy ke * This program is distributed in the hope it will be useful, but WITHOUT 1064e36824Saddy ke * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1164e36824Saddy ke * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1264e36824Saddy ke * more details. 1364e36824Saddy ke * 1464e36824Saddy ke */ 1564e36824Saddy ke 1664e36824Saddy ke #include <linux/clk.h> 1764e36824Saddy ke #include <linux/dmaengine.h> 18ec5c5d8aSShawn Lin #include <linux/module.h> 19ec5c5d8aSShawn Lin #include <linux/of.h> 2023e291c2SBrian Norris #include <linux/pinctrl/consumer.h> 21ec5c5d8aSShawn Lin #include <linux/platform_device.h> 22ec5c5d8aSShawn Lin #include <linux/spi/spi.h> 23ec5c5d8aSShawn Lin #include <linux/pm_runtime.h> 24ec5c5d8aSShawn Lin #include <linux/scatterlist.h> 2564e36824Saddy ke 2664e36824Saddy ke #define DRIVER_NAME "rockchip-spi" 2764e36824Saddy ke 28aa099382SJeffy Chen #define ROCKCHIP_SPI_CLR_BITS(reg, bits) \ 29aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) & ~(bits), reg) 30aa099382SJeffy Chen #define ROCKCHIP_SPI_SET_BITS(reg, bits) \ 31aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) | (bits), reg) 32aa099382SJeffy Chen 3364e36824Saddy ke /* SPI register offsets */ 3464e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0 0x0000 3564e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1 0x0004 3664e36824Saddy ke #define ROCKCHIP_SPI_SSIENR 0x0008 3764e36824Saddy ke #define ROCKCHIP_SPI_SER 0x000c 3864e36824Saddy ke #define ROCKCHIP_SPI_BAUDR 0x0010 3964e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR 0x0014 4064e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR 0x0018 4164e36824Saddy ke #define ROCKCHIP_SPI_TXFLR 0x001c 4264e36824Saddy ke #define ROCKCHIP_SPI_RXFLR 0x0020 4364e36824Saddy ke #define ROCKCHIP_SPI_SR 0x0024 4464e36824Saddy ke #define ROCKCHIP_SPI_IPR 0x0028 4564e36824Saddy ke #define ROCKCHIP_SPI_IMR 0x002c 4664e36824Saddy ke #define ROCKCHIP_SPI_ISR 0x0030 4764e36824Saddy ke #define ROCKCHIP_SPI_RISR 0x0034 4864e36824Saddy ke #define ROCKCHIP_SPI_ICR 0x0038 4964e36824Saddy ke #define ROCKCHIP_SPI_DMACR 0x003c 5064e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR 0x0040 5164e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR 0x0044 5264e36824Saddy ke #define ROCKCHIP_SPI_TXDR 0x0400 5364e36824Saddy ke #define ROCKCHIP_SPI_RXDR 0x0800 5464e36824Saddy ke 5564e36824Saddy ke /* Bit fields in CTRLR0 */ 5664e36824Saddy ke #define CR0_DFS_OFFSET 0 5764e36824Saddy ke 5864e36824Saddy ke #define CR0_CFS_OFFSET 2 5964e36824Saddy ke 6064e36824Saddy ke #define CR0_SCPH_OFFSET 6 6164e36824Saddy ke 6264e36824Saddy ke #define CR0_SCPOL_OFFSET 7 6364e36824Saddy ke 6464e36824Saddy ke #define CR0_CSM_OFFSET 8 6564e36824Saddy ke #define CR0_CSM_KEEP 0x0 6664e36824Saddy ke /* ss_n be high for half sclk_out cycles */ 6764e36824Saddy ke #define CR0_CSM_HALF 0X1 6864e36824Saddy ke /* ss_n be high for one sclk_out cycle */ 6964e36824Saddy ke #define CR0_CSM_ONE 0x2 7064e36824Saddy ke 7164e36824Saddy ke /* ss_n to sclk_out delay */ 7264e36824Saddy ke #define CR0_SSD_OFFSET 10 7364e36824Saddy ke /* 7464e36824Saddy ke * The period between ss_n active and 7564e36824Saddy ke * sclk_out active is half sclk_out cycles 7664e36824Saddy ke */ 7764e36824Saddy ke #define CR0_SSD_HALF 0x0 7864e36824Saddy ke /* 7964e36824Saddy ke * The period between ss_n active and 8064e36824Saddy ke * sclk_out active is one sclk_out cycle 8164e36824Saddy ke */ 8264e36824Saddy ke #define CR0_SSD_ONE 0x1 8364e36824Saddy ke 8464e36824Saddy ke #define CR0_EM_OFFSET 11 8564e36824Saddy ke #define CR0_EM_LITTLE 0x0 8664e36824Saddy ke #define CR0_EM_BIG 0x1 8764e36824Saddy ke 8864e36824Saddy ke #define CR0_FBM_OFFSET 12 8964e36824Saddy ke #define CR0_FBM_MSB 0x0 9064e36824Saddy ke #define CR0_FBM_LSB 0x1 9164e36824Saddy ke 9264e36824Saddy ke #define CR0_BHT_OFFSET 13 9364e36824Saddy ke #define CR0_BHT_16BIT 0x0 9464e36824Saddy ke #define CR0_BHT_8BIT 0x1 9564e36824Saddy ke 9664e36824Saddy ke #define CR0_RSD_OFFSET 14 9764e36824Saddy ke 9864e36824Saddy ke #define CR0_FRF_OFFSET 16 9964e36824Saddy ke #define CR0_FRF_SPI 0x0 10064e36824Saddy ke #define CR0_FRF_SSP 0x1 10164e36824Saddy ke #define CR0_FRF_MICROWIRE 0x2 10264e36824Saddy ke 10364e36824Saddy ke #define CR0_XFM_OFFSET 18 10464e36824Saddy ke #define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET) 10564e36824Saddy ke #define CR0_XFM_TR 0x0 10664e36824Saddy ke #define CR0_XFM_TO 0x1 10764e36824Saddy ke #define CR0_XFM_RO 0x2 10864e36824Saddy ke 10964e36824Saddy ke #define CR0_OPM_OFFSET 20 11064e36824Saddy ke #define CR0_OPM_MASTER 0x0 11164e36824Saddy ke #define CR0_OPM_SLAVE 0x1 11264e36824Saddy ke 11364e36824Saddy ke #define CR0_MTM_OFFSET 0x21 11464e36824Saddy ke 11564e36824Saddy ke /* Bit fields in SER, 2bit */ 11664e36824Saddy ke #define SER_MASK 0x3 11764e36824Saddy ke 11864e36824Saddy ke /* Bit fields in SR, 5bit */ 11964e36824Saddy ke #define SR_MASK 0x1f 12064e36824Saddy ke #define SR_BUSY (1 << 0) 12164e36824Saddy ke #define SR_TF_FULL (1 << 1) 12264e36824Saddy ke #define SR_TF_EMPTY (1 << 2) 12364e36824Saddy ke #define SR_RF_EMPTY (1 << 3) 12464e36824Saddy ke #define SR_RF_FULL (1 << 4) 12564e36824Saddy ke 12664e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */ 12764e36824Saddy ke #define INT_MASK 0x1f 12864e36824Saddy ke #define INT_TF_EMPTY (1 << 0) 12964e36824Saddy ke #define INT_TF_OVERFLOW (1 << 1) 13064e36824Saddy ke #define INT_RF_UNDERFLOW (1 << 2) 13164e36824Saddy ke #define INT_RF_OVERFLOW (1 << 3) 13264e36824Saddy ke #define INT_RF_FULL (1 << 4) 13364e36824Saddy ke 13464e36824Saddy ke /* Bit fields in ICR, 4bit */ 13564e36824Saddy ke #define ICR_MASK 0x0f 13664e36824Saddy ke #define ICR_ALL (1 << 0) 13764e36824Saddy ke #define ICR_RF_UNDERFLOW (1 << 1) 13864e36824Saddy ke #define ICR_RF_OVERFLOW (1 << 2) 13964e36824Saddy ke #define ICR_TF_OVERFLOW (1 << 3) 14064e36824Saddy ke 14164e36824Saddy ke /* Bit fields in DMACR */ 14264e36824Saddy ke #define RF_DMA_EN (1 << 0) 14364e36824Saddy ke #define TF_DMA_EN (1 << 1) 14464e36824Saddy ke 145fab3e487SEmil Renner Berthing /* Driver state flags */ 146fab3e487SEmil Renner Berthing #define RXDMA (1 << 0) 147fab3e487SEmil Renner Berthing #define TXDMA (1 << 1) 14864e36824Saddy ke 149f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */ 150f9cfd522SAddy Ke #define MAX_SCLK_OUT 50000000 151f9cfd522SAddy Ke 1525185a81cSBrian Norris /* 1535185a81cSBrian Norris * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However, 1545185a81cSBrian Norris * the controller seems to hang when given 0x10000, so stick with this for now. 1555185a81cSBrian Norris */ 1565185a81cSBrian Norris #define ROCKCHIP_SPI_MAX_TRANLEN 0xffff 1575185a81cSBrian Norris 158aa099382SJeffy Chen #define ROCKCHIP_SPI_MAX_CS_NUM 2 159aa099382SJeffy Chen 16064e36824Saddy ke struct rockchip_spi { 16164e36824Saddy ke struct device *dev; 16264e36824Saddy ke 16364e36824Saddy ke struct clk *spiclk; 16464e36824Saddy ke struct clk *apb_pclk; 16564e36824Saddy ke 16664e36824Saddy ke void __iomem *regs; 167eee06a9eSEmil Renner Berthing dma_addr_t dma_addr_rx; 168eee06a9eSEmil Renner Berthing dma_addr_t dma_addr_tx; 169fab3e487SEmil Renner Berthing 170fab3e487SEmil Renner Berthing atomic_t state; 171fab3e487SEmil Renner Berthing 17264e36824Saddy ke /*depth of the FIFO buffer */ 17364e36824Saddy ke u32 fifo_len; 17464e36824Saddy ke /* max bus freq supported */ 17564e36824Saddy ke u32 max_freq; 17664e36824Saddy ke 17764e36824Saddy ke u8 n_bytes; 178108b5c8bSShawn Lin u32 rsd_nsecs; 17964e36824Saddy ke u32 speed; 18064e36824Saddy ke 18164e36824Saddy ke const void *tx; 18264e36824Saddy ke const void *tx_end; 18364e36824Saddy ke void *rx; 18464e36824Saddy ke void *rx_end; 18564e36824Saddy ke 186aa099382SJeffy Chen bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM]; 18764e36824Saddy ke }; 18864e36824Saddy ke 18930688e4eSEmil Renner Berthing static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable) 19064e36824Saddy ke { 19130688e4eSEmil Renner Berthing writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR); 19264e36824Saddy ke } 19364e36824Saddy ke 19464e36824Saddy ke static inline void spi_set_clk(struct rockchip_spi *rs, u16 div) 19564e36824Saddy ke { 19664e36824Saddy ke writel_relaxed(div, rs->regs + ROCKCHIP_SPI_BAUDR); 19764e36824Saddy ke } 19864e36824Saddy ke 1992df08e78SAddy Ke static inline void wait_for_idle(struct rockchip_spi *rs) 2002df08e78SAddy Ke { 2012df08e78SAddy Ke unsigned long timeout = jiffies + msecs_to_jiffies(5); 2022df08e78SAddy Ke 2032df08e78SAddy Ke do { 2042df08e78SAddy Ke if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)) 2052df08e78SAddy Ke return; 20664bc0110SDoug Anderson } while (!time_after(jiffies, timeout)); 2072df08e78SAddy Ke 2082df08e78SAddy Ke dev_warn(rs->dev, "spi controller is in busy state!\n"); 2092df08e78SAddy Ke } 2102df08e78SAddy Ke 21164e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs) 21264e36824Saddy ke { 21364e36824Saddy ke u32 fifo; 21464e36824Saddy ke 21564e36824Saddy ke for (fifo = 2; fifo < 32; fifo++) { 21664e36824Saddy ke writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR); 21764e36824Saddy ke if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR)) 21864e36824Saddy ke break; 21964e36824Saddy ke } 22064e36824Saddy ke 22164e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR); 22264e36824Saddy ke 22364e36824Saddy ke return (fifo == 31) ? 0 : fifo; 22464e36824Saddy ke } 22564e36824Saddy ke 22664e36824Saddy ke static inline u32 tx_max(struct rockchip_spi *rs) 22764e36824Saddy ke { 22864e36824Saddy ke u32 tx_left, tx_room; 22964e36824Saddy ke 23064e36824Saddy ke tx_left = (rs->tx_end - rs->tx) / rs->n_bytes; 23164e36824Saddy ke tx_room = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR); 23264e36824Saddy ke 23364e36824Saddy ke return min(tx_left, tx_room); 23464e36824Saddy ke } 23564e36824Saddy ke 23664e36824Saddy ke static inline u32 rx_max(struct rockchip_spi *rs) 23764e36824Saddy ke { 23864e36824Saddy ke u32 rx_left = (rs->rx_end - rs->rx) / rs->n_bytes; 23964e36824Saddy ke u32 rx_room = (u32)readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR); 24064e36824Saddy ke 24164e36824Saddy ke return min(rx_left, rx_room); 24264e36824Saddy ke } 24364e36824Saddy ke 24464e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable) 24564e36824Saddy ke { 246b920cc31SHuibin Hong struct spi_master *master = spi->master; 247b920cc31SHuibin Hong struct rockchip_spi *rs = spi_master_get_devdata(master); 248aa099382SJeffy Chen bool cs_asserted = !enable; 249b920cc31SHuibin Hong 250aa099382SJeffy Chen /* Return immediately for no-op */ 251aa099382SJeffy Chen if (cs_asserted == rs->cs_asserted[spi->chip_select]) 252aa099382SJeffy Chen return; 253aa099382SJeffy Chen 254aa099382SJeffy Chen if (cs_asserted) { 255aa099382SJeffy Chen /* Keep things powered as long as CS is asserted */ 256b920cc31SHuibin Hong pm_runtime_get_sync(rs->dev); 25764e36824Saddy ke 258aa099382SJeffy Chen ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER, 259aa099382SJeffy Chen BIT(spi->chip_select)); 260aa099382SJeffy Chen } else { 261aa099382SJeffy Chen ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER, 262aa099382SJeffy Chen BIT(spi->chip_select)); 26364e36824Saddy ke 264aa099382SJeffy Chen /* Drop reference from when we first asserted CS */ 265aa099382SJeffy Chen pm_runtime_put(rs->dev); 266aa099382SJeffy Chen } 26764e36824Saddy ke 268aa099382SJeffy Chen rs->cs_asserted[spi->chip_select] = cs_asserted; 26964e36824Saddy ke } 27064e36824Saddy ke 2712291793cSAndy Shevchenko static void rockchip_spi_handle_err(struct spi_master *master, 27264e36824Saddy ke struct spi_message *msg) 27364e36824Saddy ke { 27464e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 27564e36824Saddy ke 276ce386100SEmil Renner Berthing /* stop running spi transfer 277ce386100SEmil Renner Berthing * this also flushes both rx and tx fifos 2785dcc44edSAddy Ke */ 279ce386100SEmil Renner Berthing spi_enable_chip(rs, false); 280ce386100SEmil Renner Berthing 281fab3e487SEmil Renner Berthing if (atomic_read(&rs->state) & TXDMA) 282eee06a9eSEmil Renner Berthing dmaengine_terminate_async(master->dma_tx); 283fab3e487SEmil Renner Berthing 284ce386100SEmil Renner Berthing if (atomic_read(&rs->state) & RXDMA) 285eee06a9eSEmil Renner Berthing dmaengine_terminate_async(master->dma_rx); 28664e36824Saddy ke } 28764e36824Saddy ke 28864e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs) 28964e36824Saddy ke { 29064e36824Saddy ke u32 max = tx_max(rs); 29164e36824Saddy ke u32 txw = 0; 29264e36824Saddy ke 29364e36824Saddy ke while (max--) { 29464e36824Saddy ke if (rs->n_bytes == 1) 29564e36824Saddy ke txw = *(u8 *)(rs->tx); 29664e36824Saddy ke else 29764e36824Saddy ke txw = *(u16 *)(rs->tx); 29864e36824Saddy ke 29964e36824Saddy ke writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR); 30064e36824Saddy ke rs->tx += rs->n_bytes; 30164e36824Saddy ke } 30264e36824Saddy ke } 30364e36824Saddy ke 30464e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs) 30564e36824Saddy ke { 30664e36824Saddy ke u32 max = rx_max(rs); 30764e36824Saddy ke u32 rxw; 30864e36824Saddy ke 30964e36824Saddy ke while (max--) { 31064e36824Saddy ke rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR); 31164e36824Saddy ke if (rs->n_bytes == 1) 31264e36824Saddy ke *(u8 *)(rs->rx) = (u8)rxw; 31364e36824Saddy ke else 31464e36824Saddy ke *(u16 *)(rs->rx) = (u16)rxw; 31564e36824Saddy ke rs->rx += rs->n_bytes; 3165dcc44edSAddy Ke } 31764e36824Saddy ke } 31864e36824Saddy ke 31964e36824Saddy ke static int rockchip_spi_pio_transfer(struct rockchip_spi *rs) 32064e36824Saddy ke { 32164e36824Saddy ke int remain = 0; 32264e36824Saddy ke 32330688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 324a3c17402SEmil Renner Berthing 32564e36824Saddy ke do { 32664e36824Saddy ke if (rs->tx) { 32764e36824Saddy ke remain = rs->tx_end - rs->tx; 32864e36824Saddy ke rockchip_spi_pio_writer(rs); 32964e36824Saddy ke } 33064e36824Saddy ke 33164e36824Saddy ke if (rs->rx) { 33264e36824Saddy ke remain = rs->rx_end - rs->rx; 33364e36824Saddy ke rockchip_spi_pio_reader(rs); 33464e36824Saddy ke } 33564e36824Saddy ke 33664e36824Saddy ke cpu_relax(); 33764e36824Saddy ke } while (remain); 33864e36824Saddy ke 3392df08e78SAddy Ke /* If tx, wait until the FIFO data completely. */ 3402df08e78SAddy Ke if (rs->tx) 3412df08e78SAddy Ke wait_for_idle(rs); 3422df08e78SAddy Ke 34330688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 344c28be31bSAddy Ke 34564e36824Saddy ke return 0; 34664e36824Saddy ke } 34764e36824Saddy ke 34864e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data) 34964e36824Saddy ke { 350d790c342SEmil Renner Berthing struct spi_master *master = data; 351d790c342SEmil Renner Berthing struct rockchip_spi *rs = spi_master_get_devdata(master); 352fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(RXDMA, &rs->state); 35364e36824Saddy ke 354fab3e487SEmil Renner Berthing if (state & TXDMA) 355fab3e487SEmil Renner Berthing return; 35664e36824Saddy ke 35730688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 358d790c342SEmil Renner Berthing spi_finalize_current_transfer(master); 359c28be31bSAddy Ke } 36064e36824Saddy ke 36164e36824Saddy ke static void rockchip_spi_dma_txcb(void *data) 36264e36824Saddy ke { 363d790c342SEmil Renner Berthing struct spi_master *master = data; 364d790c342SEmil Renner Berthing struct rockchip_spi *rs = spi_master_get_devdata(master); 365fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(TXDMA, &rs->state); 366fab3e487SEmil Renner Berthing 367fab3e487SEmil Renner Berthing if (state & RXDMA) 368fab3e487SEmil Renner Berthing return; 36964e36824Saddy ke 3702df08e78SAddy Ke /* Wait until the FIFO data completely. */ 3712df08e78SAddy Ke wait_for_idle(rs); 3722df08e78SAddy Ke 37330688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 374d790c342SEmil Renner Berthing spi_finalize_current_transfer(master); 3752c2bc748SAddy Ke } 37664e36824Saddy ke 377fc1ad8eeSEmil Renner Berthing static int rockchip_spi_prepare_dma(struct rockchip_spi *rs, 378eee06a9eSEmil Renner Berthing struct spi_master *master, struct spi_transfer *xfer) 37964e36824Saddy ke { 38064e36824Saddy ke struct dma_async_tx_descriptor *rxdesc, *txdesc; 38164e36824Saddy ke 382fab3e487SEmil Renner Berthing atomic_set(&rs->state, 0); 38364e36824Saddy ke 38497cf5669SArnd Bergmann rxdesc = NULL; 385fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf) { 38631bcb57bSEmil Renner Berthing struct dma_slave_config rxconf = { 38731bcb57bSEmil Renner Berthing .direction = DMA_DEV_TO_MEM, 388eee06a9eSEmil Renner Berthing .src_addr = rs->dma_addr_rx, 38931bcb57bSEmil Renner Berthing .src_addr_width = rs->n_bytes, 39031bcb57bSEmil Renner Berthing .src_maxburst = 1, 39131bcb57bSEmil Renner Berthing }; 39231bcb57bSEmil Renner Berthing 393eee06a9eSEmil Renner Berthing dmaengine_slave_config(master->dma_rx, &rxconf); 39464e36824Saddy ke 3955dcc44edSAddy Ke rxdesc = dmaengine_prep_slave_sg( 396eee06a9eSEmil Renner Berthing master->dma_rx, 397fc1ad8eeSEmil Renner Berthing xfer->rx_sg.sgl, xfer->rx_sg.nents, 398d9071b7eSEmil Renner Berthing DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT); 399ea984911SShawn Lin if (!rxdesc) 400ea984911SShawn Lin return -EINVAL; 40164e36824Saddy ke 40264e36824Saddy ke rxdesc->callback = rockchip_spi_dma_rxcb; 403d790c342SEmil Renner Berthing rxdesc->callback_param = master; 40464e36824Saddy ke } 40564e36824Saddy ke 40697cf5669SArnd Bergmann txdesc = NULL; 407fc1ad8eeSEmil Renner Berthing if (xfer->tx_buf) { 40831bcb57bSEmil Renner Berthing struct dma_slave_config txconf = { 40931bcb57bSEmil Renner Berthing .direction = DMA_MEM_TO_DEV, 410eee06a9eSEmil Renner Berthing .dst_addr = rs->dma_addr_tx, 41131bcb57bSEmil Renner Berthing .dst_addr_width = rs->n_bytes, 41231bcb57bSEmil Renner Berthing .dst_maxburst = rs->fifo_len / 2, 41331bcb57bSEmil Renner Berthing }; 41431bcb57bSEmil Renner Berthing 415eee06a9eSEmil Renner Berthing dmaengine_slave_config(master->dma_tx, &txconf); 41664e36824Saddy ke 4175dcc44edSAddy Ke txdesc = dmaengine_prep_slave_sg( 418eee06a9eSEmil Renner Berthing master->dma_tx, 419fc1ad8eeSEmil Renner Berthing xfer->tx_sg.sgl, xfer->tx_sg.nents, 420d9071b7eSEmil Renner Berthing DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); 421ea984911SShawn Lin if (!txdesc) { 422ea984911SShawn Lin if (rxdesc) 423eee06a9eSEmil Renner Berthing dmaengine_terminate_sync(master->dma_rx); 424ea984911SShawn Lin return -EINVAL; 425ea984911SShawn Lin } 42664e36824Saddy ke 42764e36824Saddy ke txdesc->callback = rockchip_spi_dma_txcb; 428d790c342SEmil Renner Berthing txdesc->callback_param = master; 42964e36824Saddy ke } 43064e36824Saddy ke 43164e36824Saddy ke /* rx must be started before tx due to spi instinct */ 43297cf5669SArnd Bergmann if (rxdesc) { 433fab3e487SEmil Renner Berthing atomic_or(RXDMA, &rs->state); 43464e36824Saddy ke dmaengine_submit(rxdesc); 435eee06a9eSEmil Renner Berthing dma_async_issue_pending(master->dma_rx); 43664e36824Saddy ke } 43764e36824Saddy ke 43830688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 439a3c17402SEmil Renner Berthing 44097cf5669SArnd Bergmann if (txdesc) { 441fab3e487SEmil Renner Berthing atomic_or(TXDMA, &rs->state); 44264e36824Saddy ke dmaengine_submit(txdesc); 443eee06a9eSEmil Renner Berthing dma_async_issue_pending(master->dma_tx); 44464e36824Saddy ke } 445ea984911SShawn Lin 446a3c17402SEmil Renner Berthing /* 1 means the transfer is in progress */ 447a3c17402SEmil Renner Berthing return 1; 44864e36824Saddy ke } 44964e36824Saddy ke 450fc1ad8eeSEmil Renner Berthing static void rockchip_spi_config(struct rockchip_spi *rs, 451*eff0275eSEmil Renner Berthing struct spi_device *spi, struct spi_transfer *xfer, 452*eff0275eSEmil Renner Berthing bool use_dma) 45364e36824Saddy ke { 45464e36824Saddy ke u32 div = 0; 45564e36824Saddy ke u32 dmacr = 0; 45676b17e6eSJulius Werner int rsd = 0; 45764e36824Saddy ke 4582410d6a3SEmil Renner Berthing u32 cr0 = CR0_FRF_SPI << CR0_FRF_OFFSET 4592410d6a3SEmil Renner Berthing | CR0_BHT_8BIT << CR0_BHT_OFFSET 4602410d6a3SEmil Renner Berthing | CR0_SSD_ONE << CR0_SSD_OFFSET 4612410d6a3SEmil Renner Berthing | CR0_EM_BIG << CR0_EM_OFFSET; 46264e36824Saddy ke 46364e36824Saddy ke cr0 |= (rs->n_bytes << CR0_DFS_OFFSET); 464fc1ad8eeSEmil Renner Berthing cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET; 465fc1ad8eeSEmil Renner Berthing 466fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf && xfer->tx_buf) 467fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET; 468fc1ad8eeSEmil Renner Berthing else if (xfer->rx_buf) 469fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET; 470fc1ad8eeSEmil Renner Berthing else 471fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET; 47264e36824Saddy ke 473*eff0275eSEmil Renner Berthing if (use_dma) { 474fc1ad8eeSEmil Renner Berthing if (xfer->tx_buf) 47564e36824Saddy ke dmacr |= TF_DMA_EN; 476fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf) 47764e36824Saddy ke dmacr |= RF_DMA_EN; 47864e36824Saddy ke } 47964e36824Saddy ke 480f9cfd522SAddy Ke if (WARN_ON(rs->speed > MAX_SCLK_OUT)) 481f9cfd522SAddy Ke rs->speed = MAX_SCLK_OUT; 482f9cfd522SAddy Ke 483bb51537aSGeert Uytterhoeven /* the minimum divisor is 2 */ 484f9cfd522SAddy Ke if (rs->max_freq < 2 * rs->speed) { 485f9cfd522SAddy Ke clk_set_rate(rs->spiclk, 2 * rs->speed); 486f9cfd522SAddy Ke rs->max_freq = clk_get_rate(rs->spiclk); 487f9cfd522SAddy Ke } 488f9cfd522SAddy Ke 48964e36824Saddy ke /* div doesn't support odd number */ 490754ec43cSJulius Werner div = DIV_ROUND_UP(rs->max_freq, rs->speed); 49164e36824Saddy ke div = (div + 1) & 0xfffe; 49264e36824Saddy ke 49376b17e6eSJulius Werner /* Rx sample delay is expressed in parent clock cycles (max 3) */ 49476b17e6eSJulius Werner rsd = DIV_ROUND_CLOSEST(rs->rsd_nsecs * (rs->max_freq >> 8), 49576b17e6eSJulius Werner 1000000000 >> 8); 49676b17e6eSJulius Werner if (!rsd && rs->rsd_nsecs) { 49776b17e6eSJulius Werner pr_warn_once("rockchip-spi: %u Hz are too slow to express %u ns delay\n", 49876b17e6eSJulius Werner rs->max_freq, rs->rsd_nsecs); 49976b17e6eSJulius Werner } else if (rsd > 3) { 50076b17e6eSJulius Werner rsd = 3; 50176b17e6eSJulius Werner pr_warn_once("rockchip-spi: %u Hz are too fast to express %u ns delay, clamping at %u ns\n", 50276b17e6eSJulius Werner rs->max_freq, rs->rsd_nsecs, 50376b17e6eSJulius Werner rsd * 1000000000U / rs->max_freq); 50476b17e6eSJulius Werner } 50576b17e6eSJulius Werner cr0 |= rsd << CR0_RSD_OFFSET; 50676b17e6eSJulius Werner 50764e36824Saddy ke writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0); 50864e36824Saddy ke 50904b37d2dSHuibin Hong if (rs->n_bytes == 1) 510fc1ad8eeSEmil Renner Berthing writel_relaxed(xfer->len - 1, rs->regs + ROCKCHIP_SPI_CTRLR1); 51104b37d2dSHuibin Hong else if (rs->n_bytes == 2) 512fc1ad8eeSEmil Renner Berthing writel_relaxed((xfer->len / 2) - 1, rs->regs + ROCKCHIP_SPI_CTRLR1); 51304b37d2dSHuibin Hong else 514fc1ad8eeSEmil Renner Berthing writel_relaxed((xfer->len * 2) - 1, rs->regs + ROCKCHIP_SPI_CTRLR1); 51504b37d2dSHuibin Hong 51664e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_TXFTLR); 51764e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 51864e36824Saddy ke 519dcfc861dSHuibin Hong writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_DMATDLR); 52064e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR); 52164e36824Saddy ke writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR); 52264e36824Saddy ke 52364e36824Saddy ke spi_set_clk(rs, div); 52464e36824Saddy ke 5255dcc44edSAddy Ke dev_dbg(rs->dev, "cr0 0x%x, div %d\n", cr0, div); 52664e36824Saddy ke } 52764e36824Saddy ke 5285185a81cSBrian Norris static size_t rockchip_spi_max_transfer_size(struct spi_device *spi) 5295185a81cSBrian Norris { 5305185a81cSBrian Norris return ROCKCHIP_SPI_MAX_TRANLEN; 5315185a81cSBrian Norris } 5325185a81cSBrian Norris 5335dcc44edSAddy Ke static int rockchip_spi_transfer_one( 5345dcc44edSAddy Ke struct spi_master *master, 53564e36824Saddy ke struct spi_device *spi, 53664e36824Saddy ke struct spi_transfer *xfer) 53764e36824Saddy ke { 53864e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 539*eff0275eSEmil Renner Berthing bool use_dma; 54064e36824Saddy ke 54162946172SDoug Anderson WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) && 54262946172SDoug Anderson (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)); 54364e36824Saddy ke 54464e36824Saddy ke if (!xfer->tx_buf && !xfer->rx_buf) { 54564e36824Saddy ke dev_err(rs->dev, "No buffer for transfer\n"); 54664e36824Saddy ke return -EINVAL; 54764e36824Saddy ke } 54864e36824Saddy ke 5495185a81cSBrian Norris if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) { 5505185a81cSBrian Norris dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len); 5515185a81cSBrian Norris return -EINVAL; 5525185a81cSBrian Norris } 5535185a81cSBrian Norris 55464e36824Saddy ke rs->speed = xfer->speed_hz; 555fc1ad8eeSEmil Renner Berthing rs->n_bytes = xfer->bits_per_word >> 3; 55664e36824Saddy ke 55764e36824Saddy ke rs->tx = xfer->tx_buf; 55864e36824Saddy ke rs->tx_end = rs->tx + xfer->len; 55964e36824Saddy ke rs->rx = xfer->rx_buf; 56064e36824Saddy ke rs->rx_end = rs->rx + xfer->len; 56164e36824Saddy ke 562*eff0275eSEmil Renner Berthing use_dma = master->can_dma ? master->can_dma(master, spi, xfer) : false; 56364e36824Saddy ke 564*eff0275eSEmil Renner Berthing rockchip_spi_config(rs, spi, xfer, use_dma); 56564e36824Saddy ke 566*eff0275eSEmil Renner Berthing if (use_dma) 567eee06a9eSEmil Renner Berthing return rockchip_spi_prepare_dma(rs, master, xfer); 56864e36824Saddy ke 569a3c17402SEmil Renner Berthing return rockchip_spi_pio_transfer(rs); 57064e36824Saddy ke } 57164e36824Saddy ke 57264e36824Saddy ke static bool rockchip_spi_can_dma(struct spi_master *master, 57364e36824Saddy ke struct spi_device *spi, 57464e36824Saddy ke struct spi_transfer *xfer) 57564e36824Saddy ke { 57664e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 57764e36824Saddy ke 57864e36824Saddy ke return (xfer->len > rs->fifo_len); 57964e36824Saddy ke } 58064e36824Saddy ke 58164e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev) 58264e36824Saddy ke { 58343de979dSJeffy Chen int ret; 58464e36824Saddy ke struct rockchip_spi *rs; 58564e36824Saddy ke struct spi_master *master; 58664e36824Saddy ke struct resource *mem; 58776b17e6eSJulius Werner u32 rsd_nsecs; 58864e36824Saddy ke 58964e36824Saddy ke master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi)); 5905dcc44edSAddy Ke if (!master) 59164e36824Saddy ke return -ENOMEM; 5925dcc44edSAddy Ke 59364e36824Saddy ke platform_set_drvdata(pdev, master); 59464e36824Saddy ke 59564e36824Saddy ke rs = spi_master_get_devdata(master); 59664e36824Saddy ke 59764e36824Saddy ke /* Get basic io resource and map it */ 59864e36824Saddy ke mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); 59964e36824Saddy ke rs->regs = devm_ioremap_resource(&pdev->dev, mem); 60064e36824Saddy ke if (IS_ERR(rs->regs)) { 60164e36824Saddy ke ret = PTR_ERR(rs->regs); 602c351587eSJeffy Chen goto err_put_master; 60364e36824Saddy ke } 60464e36824Saddy ke 60564e36824Saddy ke rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk"); 60664e36824Saddy ke if (IS_ERR(rs->apb_pclk)) { 60764e36824Saddy ke dev_err(&pdev->dev, "Failed to get apb_pclk\n"); 60864e36824Saddy ke ret = PTR_ERR(rs->apb_pclk); 609c351587eSJeffy Chen goto err_put_master; 61064e36824Saddy ke } 61164e36824Saddy ke 61264e36824Saddy ke rs->spiclk = devm_clk_get(&pdev->dev, "spiclk"); 61364e36824Saddy ke if (IS_ERR(rs->spiclk)) { 61464e36824Saddy ke dev_err(&pdev->dev, "Failed to get spi_pclk\n"); 61564e36824Saddy ke ret = PTR_ERR(rs->spiclk); 616c351587eSJeffy Chen goto err_put_master; 61764e36824Saddy ke } 61864e36824Saddy ke 61964e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 62043de979dSJeffy Chen if (ret < 0) { 62164e36824Saddy ke dev_err(&pdev->dev, "Failed to enable apb_pclk\n"); 622c351587eSJeffy Chen goto err_put_master; 62364e36824Saddy ke } 62464e36824Saddy ke 62564e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 62643de979dSJeffy Chen if (ret < 0) { 62764e36824Saddy ke dev_err(&pdev->dev, "Failed to enable spi_clk\n"); 628c351587eSJeffy Chen goto err_disable_apbclk; 62964e36824Saddy ke } 63064e36824Saddy ke 63130688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 63264e36824Saddy ke 63364e36824Saddy ke rs->dev = &pdev->dev; 63464e36824Saddy ke rs->max_freq = clk_get_rate(rs->spiclk); 63564e36824Saddy ke 63676b17e6eSJulius Werner if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns", 63776b17e6eSJulius Werner &rsd_nsecs)) 63876b17e6eSJulius Werner rs->rsd_nsecs = rsd_nsecs; 63976b17e6eSJulius Werner 64064e36824Saddy ke rs->fifo_len = get_fifo_len(rs); 64164e36824Saddy ke if (!rs->fifo_len) { 64264e36824Saddy ke dev_err(&pdev->dev, "Failed to get fifo length\n"); 643db7e8d90SWei Yongjun ret = -EINVAL; 644c351587eSJeffy Chen goto err_disable_spiclk; 64564e36824Saddy ke } 64664e36824Saddy ke 64764e36824Saddy ke pm_runtime_set_active(&pdev->dev); 64864e36824Saddy ke pm_runtime_enable(&pdev->dev); 64964e36824Saddy ke 65064e36824Saddy ke master->auto_runtime_pm = true; 65164e36824Saddy ke master->bus_num = pdev->id; 652ee780997SAddy Ke master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP; 653aa099382SJeffy Chen master->num_chipselect = ROCKCHIP_SPI_MAX_CS_NUM; 65464e36824Saddy ke master->dev.of_node = pdev->dev.of_node; 65564e36824Saddy ke master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8); 65664e36824Saddy ke 65764e36824Saddy ke master->set_cs = rockchip_spi_set_cs; 65864e36824Saddy ke master->transfer_one = rockchip_spi_transfer_one; 6595185a81cSBrian Norris master->max_transfer_size = rockchip_spi_max_transfer_size; 6602291793cSAndy Shevchenko master->handle_err = rockchip_spi_handle_err; 661c863795cSJeffy Chen master->flags = SPI_MASTER_GPIO_SS; 66264e36824Saddy ke 663eee06a9eSEmil Renner Berthing master->dma_tx = dma_request_chan(rs->dev, "tx"); 664eee06a9eSEmil Renner Berthing if (IS_ERR(master->dma_tx)) { 66561cadcf4SShawn Lin /* Check tx to see if we need defer probing driver */ 666eee06a9eSEmil Renner Berthing if (PTR_ERR(master->dma_tx) == -EPROBE_DEFER) { 66761cadcf4SShawn Lin ret = -EPROBE_DEFER; 668c351587eSJeffy Chen goto err_disable_pm_runtime; 66961cadcf4SShawn Lin } 67064e36824Saddy ke dev_warn(rs->dev, "Failed to request TX DMA channel\n"); 671eee06a9eSEmil Renner Berthing master->dma_tx = NULL; 67264e36824Saddy ke } 673e4c0e06fSShawn Lin 674eee06a9eSEmil Renner Berthing master->dma_rx = dma_request_chan(rs->dev, "rx"); 675eee06a9eSEmil Renner Berthing if (IS_ERR(master->dma_rx)) { 676eee06a9eSEmil Renner Berthing if (PTR_ERR(master->dma_rx) == -EPROBE_DEFER) { 677e4c0e06fSShawn Lin ret = -EPROBE_DEFER; 6785de7ed0cSDan Carpenter goto err_free_dma_tx; 679e4c0e06fSShawn Lin } 68064e36824Saddy ke dev_warn(rs->dev, "Failed to request RX DMA channel\n"); 681eee06a9eSEmil Renner Berthing master->dma_rx = NULL; 68264e36824Saddy ke } 68364e36824Saddy ke 684eee06a9eSEmil Renner Berthing if (master->dma_tx && master->dma_rx) { 685eee06a9eSEmil Renner Berthing rs->dma_addr_tx = mem->start + ROCKCHIP_SPI_TXDR; 686eee06a9eSEmil Renner Berthing rs->dma_addr_rx = mem->start + ROCKCHIP_SPI_RXDR; 68764e36824Saddy ke master->can_dma = rockchip_spi_can_dma; 68864e36824Saddy ke } 68964e36824Saddy ke 69064e36824Saddy ke ret = devm_spi_register_master(&pdev->dev, master); 69143de979dSJeffy Chen if (ret < 0) { 69264e36824Saddy ke dev_err(&pdev->dev, "Failed to register master\n"); 693c351587eSJeffy Chen goto err_free_dma_rx; 69464e36824Saddy ke } 69564e36824Saddy ke 69664e36824Saddy ke return 0; 69764e36824Saddy ke 698c351587eSJeffy Chen err_free_dma_rx: 699eee06a9eSEmil Renner Berthing if (master->dma_rx) 700eee06a9eSEmil Renner Berthing dma_release_channel(master->dma_rx); 7015de7ed0cSDan Carpenter err_free_dma_tx: 702eee06a9eSEmil Renner Berthing if (master->dma_tx) 703eee06a9eSEmil Renner Berthing dma_release_channel(master->dma_tx); 704c351587eSJeffy Chen err_disable_pm_runtime: 705c351587eSJeffy Chen pm_runtime_disable(&pdev->dev); 706c351587eSJeffy Chen err_disable_spiclk: 70764e36824Saddy ke clk_disable_unprepare(rs->spiclk); 708c351587eSJeffy Chen err_disable_apbclk: 70964e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 710c351587eSJeffy Chen err_put_master: 71164e36824Saddy ke spi_master_put(master); 71264e36824Saddy ke 71364e36824Saddy ke return ret; 71464e36824Saddy ke } 71564e36824Saddy ke 71664e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev) 71764e36824Saddy ke { 71864e36824Saddy ke struct spi_master *master = spi_master_get(platform_get_drvdata(pdev)); 71964e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 72064e36824Saddy ke 7216a06e895SJeffy Chen pm_runtime_get_sync(&pdev->dev); 72264e36824Saddy ke 72364e36824Saddy ke clk_disable_unprepare(rs->spiclk); 72464e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 72564e36824Saddy ke 7266a06e895SJeffy Chen pm_runtime_put_noidle(&pdev->dev); 7276a06e895SJeffy Chen pm_runtime_disable(&pdev->dev); 7286a06e895SJeffy Chen pm_runtime_set_suspended(&pdev->dev); 7296a06e895SJeffy Chen 730eee06a9eSEmil Renner Berthing if (master->dma_tx) 731eee06a9eSEmil Renner Berthing dma_release_channel(master->dma_tx); 732eee06a9eSEmil Renner Berthing if (master->dma_rx) 733eee06a9eSEmil Renner Berthing dma_release_channel(master->dma_rx); 73464e36824Saddy ke 735844c9f47SShawn Lin spi_master_put(master); 736844c9f47SShawn Lin 73764e36824Saddy ke return 0; 73864e36824Saddy ke } 73964e36824Saddy ke 74064e36824Saddy ke #ifdef CONFIG_PM_SLEEP 74164e36824Saddy ke static int rockchip_spi_suspend(struct device *dev) 74264e36824Saddy ke { 74343de979dSJeffy Chen int ret; 74464e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 74564e36824Saddy ke 746d790c342SEmil Renner Berthing ret = spi_master_suspend(master); 74743de979dSJeffy Chen if (ret < 0) 74864e36824Saddy ke return ret; 74964e36824Saddy ke 750d38c4ae1SJeffy Chen ret = pm_runtime_force_suspend(dev); 751d38c4ae1SJeffy Chen if (ret < 0) 752d38c4ae1SJeffy Chen return ret; 75364e36824Saddy ke 75423e291c2SBrian Norris pinctrl_pm_select_sleep_state(dev); 75523e291c2SBrian Norris 75643de979dSJeffy Chen return 0; 75764e36824Saddy ke } 75864e36824Saddy ke 75964e36824Saddy ke static int rockchip_spi_resume(struct device *dev) 76064e36824Saddy ke { 76143de979dSJeffy Chen int ret; 76264e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 76364e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 76464e36824Saddy ke 76523e291c2SBrian Norris pinctrl_pm_select_default_state(dev); 76623e291c2SBrian Norris 767d38c4ae1SJeffy Chen ret = pm_runtime_force_resume(dev); 76864e36824Saddy ke if (ret < 0) 76964e36824Saddy ke return ret; 77064e36824Saddy ke 771d790c342SEmil Renner Berthing ret = spi_master_resume(master); 77264e36824Saddy ke if (ret < 0) { 77364e36824Saddy ke clk_disable_unprepare(rs->spiclk); 77464e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 77564e36824Saddy ke } 77664e36824Saddy ke 77743de979dSJeffy Chen return 0; 77864e36824Saddy ke } 77964e36824Saddy ke #endif /* CONFIG_PM_SLEEP */ 78064e36824Saddy ke 781ec833050SRafael J. Wysocki #ifdef CONFIG_PM 78264e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev) 78364e36824Saddy ke { 78464e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 78564e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 78664e36824Saddy ke 78764e36824Saddy ke clk_disable_unprepare(rs->spiclk); 78864e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 78964e36824Saddy ke 79064e36824Saddy ke return 0; 79164e36824Saddy ke } 79264e36824Saddy ke 79364e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev) 79464e36824Saddy ke { 79564e36824Saddy ke int ret; 79664e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 79764e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 79864e36824Saddy ke 79964e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 80043de979dSJeffy Chen if (ret < 0) 80164e36824Saddy ke return ret; 80264e36824Saddy ke 80364e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 80443de979dSJeffy Chen if (ret < 0) 80564e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 80664e36824Saddy ke 80743de979dSJeffy Chen return 0; 80864e36824Saddy ke } 809ec833050SRafael J. Wysocki #endif /* CONFIG_PM */ 81064e36824Saddy ke 81164e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = { 81264e36824Saddy ke SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume) 81364e36824Saddy ke SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend, 81464e36824Saddy ke rockchip_spi_runtime_resume, NULL) 81564e36824Saddy ke }; 81664e36824Saddy ke 81764e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = { 8186b860e69SAndy Yan { .compatible = "rockchip,rv1108-spi", }, 819aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3036-spi", }, 82064e36824Saddy ke { .compatible = "rockchip,rk3066-spi", }, 821b839b785SAddy Ke { .compatible = "rockchip,rk3188-spi", }, 822aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3228-spi", }, 823b839b785SAddy Ke { .compatible = "rockchip,rk3288-spi", }, 824aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3368-spi", }, 8259b7a5622SXu Jianqun { .compatible = "rockchip,rk3399-spi", }, 82664e36824Saddy ke { }, 82764e36824Saddy ke }; 82864e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match); 82964e36824Saddy ke 83064e36824Saddy ke static struct platform_driver rockchip_spi_driver = { 83164e36824Saddy ke .driver = { 83264e36824Saddy ke .name = DRIVER_NAME, 83364e36824Saddy ke .pm = &rockchip_spi_pm, 83464e36824Saddy ke .of_match_table = of_match_ptr(rockchip_spi_dt_match), 83564e36824Saddy ke }, 83664e36824Saddy ke .probe = rockchip_spi_probe, 83764e36824Saddy ke .remove = rockchip_spi_remove, 83864e36824Saddy ke }; 83964e36824Saddy ke 84064e36824Saddy ke module_platform_driver(rockchip_spi_driver); 84164e36824Saddy ke 8425dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>"); 84364e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver"); 84464e36824Saddy ke MODULE_LICENSE("GPL v2"); 845