164e36824Saddy ke /* 264e36824Saddy ke * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd 35dcc44edSAddy Ke * Author: Addy Ke <addy.ke@rock-chips.com> 464e36824Saddy ke * 564e36824Saddy ke * This program is free software; you can redistribute it and/or modify it 664e36824Saddy ke * under the terms and conditions of the GNU General Public License, 764e36824Saddy ke * version 2, as published by the Free Software Foundation. 864e36824Saddy ke * 964e36824Saddy ke * This program is distributed in the hope it will be useful, but WITHOUT 1064e36824Saddy ke * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1164e36824Saddy ke * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1264e36824Saddy ke * more details. 1364e36824Saddy ke * 1464e36824Saddy ke */ 1564e36824Saddy ke 1664e36824Saddy ke #include <linux/clk.h> 1764e36824Saddy ke #include <linux/dmaengine.h> 18ec5c5d8aSShawn Lin #include <linux/module.h> 19ec5c5d8aSShawn Lin #include <linux/of.h> 2023e291c2SBrian Norris #include <linux/pinctrl/consumer.h> 21ec5c5d8aSShawn Lin #include <linux/platform_device.h> 22ec5c5d8aSShawn Lin #include <linux/spi/spi.h> 23ec5c5d8aSShawn Lin #include <linux/pm_runtime.h> 24ec5c5d8aSShawn Lin #include <linux/scatterlist.h> 2564e36824Saddy ke 2664e36824Saddy ke #define DRIVER_NAME "rockchip-spi" 2764e36824Saddy ke 28aa099382SJeffy Chen #define ROCKCHIP_SPI_CLR_BITS(reg, bits) \ 29aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) & ~(bits), reg) 30aa099382SJeffy Chen #define ROCKCHIP_SPI_SET_BITS(reg, bits) \ 31aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) | (bits), reg) 32aa099382SJeffy Chen 3364e36824Saddy ke /* SPI register offsets */ 3464e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0 0x0000 3564e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1 0x0004 3664e36824Saddy ke #define ROCKCHIP_SPI_SSIENR 0x0008 3764e36824Saddy ke #define ROCKCHIP_SPI_SER 0x000c 3864e36824Saddy ke #define ROCKCHIP_SPI_BAUDR 0x0010 3964e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR 0x0014 4064e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR 0x0018 4164e36824Saddy ke #define ROCKCHIP_SPI_TXFLR 0x001c 4264e36824Saddy ke #define ROCKCHIP_SPI_RXFLR 0x0020 4364e36824Saddy ke #define ROCKCHIP_SPI_SR 0x0024 4464e36824Saddy ke #define ROCKCHIP_SPI_IPR 0x0028 4564e36824Saddy ke #define ROCKCHIP_SPI_IMR 0x002c 4664e36824Saddy ke #define ROCKCHIP_SPI_ISR 0x0030 4764e36824Saddy ke #define ROCKCHIP_SPI_RISR 0x0034 4864e36824Saddy ke #define ROCKCHIP_SPI_ICR 0x0038 4964e36824Saddy ke #define ROCKCHIP_SPI_DMACR 0x003c 5064e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR 0x0040 5164e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR 0x0044 5264e36824Saddy ke #define ROCKCHIP_SPI_TXDR 0x0400 5364e36824Saddy ke #define ROCKCHIP_SPI_RXDR 0x0800 5464e36824Saddy ke 5564e36824Saddy ke /* Bit fields in CTRLR0 */ 5664e36824Saddy ke #define CR0_DFS_OFFSET 0 5764e36824Saddy ke 5864e36824Saddy ke #define CR0_CFS_OFFSET 2 5964e36824Saddy ke 6064e36824Saddy ke #define CR0_SCPH_OFFSET 6 6164e36824Saddy ke 6264e36824Saddy ke #define CR0_SCPOL_OFFSET 7 6364e36824Saddy ke 6464e36824Saddy ke #define CR0_CSM_OFFSET 8 6564e36824Saddy ke #define CR0_CSM_KEEP 0x0 6664e36824Saddy ke /* ss_n be high for half sclk_out cycles */ 6764e36824Saddy ke #define CR0_CSM_HALF 0X1 6864e36824Saddy ke /* ss_n be high for one sclk_out cycle */ 6964e36824Saddy ke #define CR0_CSM_ONE 0x2 7064e36824Saddy ke 7164e36824Saddy ke /* ss_n to sclk_out delay */ 7264e36824Saddy ke #define CR0_SSD_OFFSET 10 7364e36824Saddy ke /* 7464e36824Saddy ke * The period between ss_n active and 7564e36824Saddy ke * sclk_out active is half sclk_out cycles 7664e36824Saddy ke */ 7764e36824Saddy ke #define CR0_SSD_HALF 0x0 7864e36824Saddy ke /* 7964e36824Saddy ke * The period between ss_n active and 8064e36824Saddy ke * sclk_out active is one sclk_out cycle 8164e36824Saddy ke */ 8264e36824Saddy ke #define CR0_SSD_ONE 0x1 8364e36824Saddy ke 8464e36824Saddy ke #define CR0_EM_OFFSET 11 8564e36824Saddy ke #define CR0_EM_LITTLE 0x0 8664e36824Saddy ke #define CR0_EM_BIG 0x1 8764e36824Saddy ke 8864e36824Saddy ke #define CR0_FBM_OFFSET 12 8964e36824Saddy ke #define CR0_FBM_MSB 0x0 9064e36824Saddy ke #define CR0_FBM_LSB 0x1 9164e36824Saddy ke 9264e36824Saddy ke #define CR0_BHT_OFFSET 13 9364e36824Saddy ke #define CR0_BHT_16BIT 0x0 9464e36824Saddy ke #define CR0_BHT_8BIT 0x1 9564e36824Saddy ke 9664e36824Saddy ke #define CR0_RSD_OFFSET 14 9764e36824Saddy ke 9864e36824Saddy ke #define CR0_FRF_OFFSET 16 9964e36824Saddy ke #define CR0_FRF_SPI 0x0 10064e36824Saddy ke #define CR0_FRF_SSP 0x1 10164e36824Saddy ke #define CR0_FRF_MICROWIRE 0x2 10264e36824Saddy ke 10364e36824Saddy ke #define CR0_XFM_OFFSET 18 10464e36824Saddy ke #define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET) 10564e36824Saddy ke #define CR0_XFM_TR 0x0 10664e36824Saddy ke #define CR0_XFM_TO 0x1 10764e36824Saddy ke #define CR0_XFM_RO 0x2 10864e36824Saddy ke 10964e36824Saddy ke #define CR0_OPM_OFFSET 20 11064e36824Saddy ke #define CR0_OPM_MASTER 0x0 11164e36824Saddy ke #define CR0_OPM_SLAVE 0x1 11264e36824Saddy ke 11364e36824Saddy ke #define CR0_MTM_OFFSET 0x21 11464e36824Saddy ke 11564e36824Saddy ke /* Bit fields in SER, 2bit */ 11664e36824Saddy ke #define SER_MASK 0x3 11764e36824Saddy ke 11864e36824Saddy ke /* Bit fields in SR, 5bit */ 11964e36824Saddy ke #define SR_MASK 0x1f 12064e36824Saddy ke #define SR_BUSY (1 << 0) 12164e36824Saddy ke #define SR_TF_FULL (1 << 1) 12264e36824Saddy ke #define SR_TF_EMPTY (1 << 2) 12364e36824Saddy ke #define SR_RF_EMPTY (1 << 3) 12464e36824Saddy ke #define SR_RF_FULL (1 << 4) 12564e36824Saddy ke 12664e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */ 12764e36824Saddy ke #define INT_MASK 0x1f 12864e36824Saddy ke #define INT_TF_EMPTY (1 << 0) 12964e36824Saddy ke #define INT_TF_OVERFLOW (1 << 1) 13064e36824Saddy ke #define INT_RF_UNDERFLOW (1 << 2) 13164e36824Saddy ke #define INT_RF_OVERFLOW (1 << 3) 13264e36824Saddy ke #define INT_RF_FULL (1 << 4) 13364e36824Saddy ke 13464e36824Saddy ke /* Bit fields in ICR, 4bit */ 13564e36824Saddy ke #define ICR_MASK 0x0f 13664e36824Saddy ke #define ICR_ALL (1 << 0) 13764e36824Saddy ke #define ICR_RF_UNDERFLOW (1 << 1) 13864e36824Saddy ke #define ICR_RF_OVERFLOW (1 << 2) 13964e36824Saddy ke #define ICR_TF_OVERFLOW (1 << 3) 14064e36824Saddy ke 14164e36824Saddy ke /* Bit fields in DMACR */ 14264e36824Saddy ke #define RF_DMA_EN (1 << 0) 14364e36824Saddy ke #define TF_DMA_EN (1 << 1) 14464e36824Saddy ke 145fab3e487SEmil Renner Berthing /* Driver state flags */ 146fab3e487SEmil Renner Berthing #define RXDMA (1 << 0) 147fab3e487SEmil Renner Berthing #define TXDMA (1 << 1) 14864e36824Saddy ke 149f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */ 150f9cfd522SAddy Ke #define MAX_SCLK_OUT 50000000 151f9cfd522SAddy Ke 1525185a81cSBrian Norris /* 1535185a81cSBrian Norris * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However, 1545185a81cSBrian Norris * the controller seems to hang when given 0x10000, so stick with this for now. 1555185a81cSBrian Norris */ 1565185a81cSBrian Norris #define ROCKCHIP_SPI_MAX_TRANLEN 0xffff 1575185a81cSBrian Norris 158aa099382SJeffy Chen #define ROCKCHIP_SPI_MAX_CS_NUM 2 159aa099382SJeffy Chen 16064e36824Saddy ke struct rockchip_spi_dma_data { 16164e36824Saddy ke struct dma_chan *ch; 16264e36824Saddy ke dma_addr_t addr; 16364e36824Saddy ke }; 16464e36824Saddy ke 16564e36824Saddy ke struct rockchip_spi { 16664e36824Saddy ke struct device *dev; 16764e36824Saddy ke struct spi_master *master; 16864e36824Saddy ke 16964e36824Saddy ke struct clk *spiclk; 17064e36824Saddy ke struct clk *apb_pclk; 17164e36824Saddy ke 17264e36824Saddy ke void __iomem *regs; 173fab3e487SEmil Renner Berthing 174fab3e487SEmil Renner Berthing atomic_t state; 175fab3e487SEmil Renner Berthing 17664e36824Saddy ke /*depth of the FIFO buffer */ 17764e36824Saddy ke u32 fifo_len; 17864e36824Saddy ke /* max bus freq supported */ 17964e36824Saddy ke u32 max_freq; 18064e36824Saddy ke 18164e36824Saddy ke u16 mode; 18264e36824Saddy ke u8 tmode; 18364e36824Saddy ke u8 bpw; 18464e36824Saddy ke u8 n_bytes; 185108b5c8bSShawn Lin u32 rsd_nsecs; 18664e36824Saddy ke unsigned len; 18764e36824Saddy ke u32 speed; 18864e36824Saddy ke 18964e36824Saddy ke const void *tx; 19064e36824Saddy ke const void *tx_end; 19164e36824Saddy ke void *rx; 19264e36824Saddy ke void *rx_end; 19364e36824Saddy ke 194aa099382SJeffy Chen bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM]; 195aa099382SJeffy Chen 196f340b920SEmil Renner Berthing bool use_dma; 19764e36824Saddy ke struct sg_table tx_sg; 19864e36824Saddy ke struct sg_table rx_sg; 19964e36824Saddy ke struct rockchip_spi_dma_data dma_rx; 20064e36824Saddy ke struct rockchip_spi_dma_data dma_tx; 20164e36824Saddy ke }; 20264e36824Saddy ke 20330688e4eSEmil Renner Berthing static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable) 20464e36824Saddy ke { 20530688e4eSEmil Renner Berthing writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR); 20664e36824Saddy ke } 20764e36824Saddy ke 20864e36824Saddy ke static inline void spi_set_clk(struct rockchip_spi *rs, u16 div) 20964e36824Saddy ke { 21064e36824Saddy ke writel_relaxed(div, rs->regs + ROCKCHIP_SPI_BAUDR); 21164e36824Saddy ke } 21264e36824Saddy ke 2132df08e78SAddy Ke static inline void wait_for_idle(struct rockchip_spi *rs) 2142df08e78SAddy Ke { 2152df08e78SAddy Ke unsigned long timeout = jiffies + msecs_to_jiffies(5); 2162df08e78SAddy Ke 2172df08e78SAddy Ke do { 2182df08e78SAddy Ke if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)) 2192df08e78SAddy Ke return; 22064bc0110SDoug Anderson } while (!time_after(jiffies, timeout)); 2212df08e78SAddy Ke 2222df08e78SAddy Ke dev_warn(rs->dev, "spi controller is in busy state!\n"); 2232df08e78SAddy Ke } 2242df08e78SAddy Ke 22564e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs) 22664e36824Saddy ke { 22764e36824Saddy ke u32 fifo; 22864e36824Saddy ke 22964e36824Saddy ke for (fifo = 2; fifo < 32; fifo++) { 23064e36824Saddy ke writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR); 23164e36824Saddy ke if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR)) 23264e36824Saddy ke break; 23364e36824Saddy ke } 23464e36824Saddy ke 23564e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR); 23664e36824Saddy ke 23764e36824Saddy ke return (fifo == 31) ? 0 : fifo; 23864e36824Saddy ke } 23964e36824Saddy ke 24064e36824Saddy ke static inline u32 tx_max(struct rockchip_spi *rs) 24164e36824Saddy ke { 24264e36824Saddy ke u32 tx_left, tx_room; 24364e36824Saddy ke 24464e36824Saddy ke tx_left = (rs->tx_end - rs->tx) / rs->n_bytes; 24564e36824Saddy ke tx_room = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR); 24664e36824Saddy ke 24764e36824Saddy ke return min(tx_left, tx_room); 24864e36824Saddy ke } 24964e36824Saddy ke 25064e36824Saddy ke static inline u32 rx_max(struct rockchip_spi *rs) 25164e36824Saddy ke { 25264e36824Saddy ke u32 rx_left = (rs->rx_end - rs->rx) / rs->n_bytes; 25364e36824Saddy ke u32 rx_room = (u32)readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR); 25464e36824Saddy ke 25564e36824Saddy ke return min(rx_left, rx_room); 25664e36824Saddy ke } 25764e36824Saddy ke 25864e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable) 25964e36824Saddy ke { 260b920cc31SHuibin Hong struct spi_master *master = spi->master; 261b920cc31SHuibin Hong struct rockchip_spi *rs = spi_master_get_devdata(master); 262aa099382SJeffy Chen bool cs_asserted = !enable; 263b920cc31SHuibin Hong 264aa099382SJeffy Chen /* Return immediately for no-op */ 265aa099382SJeffy Chen if (cs_asserted == rs->cs_asserted[spi->chip_select]) 266aa099382SJeffy Chen return; 267aa099382SJeffy Chen 268aa099382SJeffy Chen if (cs_asserted) { 269aa099382SJeffy Chen /* Keep things powered as long as CS is asserted */ 270b920cc31SHuibin Hong pm_runtime_get_sync(rs->dev); 27164e36824Saddy ke 272aa099382SJeffy Chen ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER, 273aa099382SJeffy Chen BIT(spi->chip_select)); 274aa099382SJeffy Chen } else { 275aa099382SJeffy Chen ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER, 276aa099382SJeffy Chen BIT(spi->chip_select)); 27764e36824Saddy ke 278aa099382SJeffy Chen /* Drop reference from when we first asserted CS */ 279aa099382SJeffy Chen pm_runtime_put(rs->dev); 280aa099382SJeffy Chen } 28164e36824Saddy ke 282aa099382SJeffy Chen rs->cs_asserted[spi->chip_select] = cs_asserted; 28364e36824Saddy ke } 28464e36824Saddy ke 28564e36824Saddy ke static int rockchip_spi_prepare_message(struct spi_master *master, 28664e36824Saddy ke struct spi_message *msg) 28764e36824Saddy ke { 28864e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 28964e36824Saddy ke struct spi_device *spi = msg->spi; 29064e36824Saddy ke 29164e36824Saddy ke rs->mode = spi->mode; 29264e36824Saddy ke 29364e36824Saddy ke return 0; 29464e36824Saddy ke } 29564e36824Saddy ke 2962291793cSAndy Shevchenko static void rockchip_spi_handle_err(struct spi_master *master, 29764e36824Saddy ke struct spi_message *msg) 29864e36824Saddy ke { 29964e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 30064e36824Saddy ke 301*ce386100SEmil Renner Berthing /* stop running spi transfer 302*ce386100SEmil Renner Berthing * this also flushes both rx and tx fifos 3035dcc44edSAddy Ke */ 304*ce386100SEmil Renner Berthing spi_enable_chip(rs, false); 305*ce386100SEmil Renner Berthing 306fab3e487SEmil Renner Berthing if (atomic_read(&rs->state) & TXDMA) 307fab3e487SEmil Renner Berthing dmaengine_terminate_async(rs->dma_tx.ch); 308fab3e487SEmil Renner Berthing 309*ce386100SEmil Renner Berthing if (atomic_read(&rs->state) & RXDMA) 310557b7ea3SShawn Lin dmaengine_terminate_async(rs->dma_rx.ch); 31164e36824Saddy ke } 31264e36824Saddy ke 31364e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs) 31464e36824Saddy ke { 31564e36824Saddy ke u32 max = tx_max(rs); 31664e36824Saddy ke u32 txw = 0; 31764e36824Saddy ke 31864e36824Saddy ke while (max--) { 31964e36824Saddy ke if (rs->n_bytes == 1) 32064e36824Saddy ke txw = *(u8 *)(rs->tx); 32164e36824Saddy ke else 32264e36824Saddy ke txw = *(u16 *)(rs->tx); 32364e36824Saddy ke 32464e36824Saddy ke writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR); 32564e36824Saddy ke rs->tx += rs->n_bytes; 32664e36824Saddy ke } 32764e36824Saddy ke } 32864e36824Saddy ke 32964e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs) 33064e36824Saddy ke { 33164e36824Saddy ke u32 max = rx_max(rs); 33264e36824Saddy ke u32 rxw; 33364e36824Saddy ke 33464e36824Saddy ke while (max--) { 33564e36824Saddy ke rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR); 33664e36824Saddy ke if (rs->n_bytes == 1) 33764e36824Saddy ke *(u8 *)(rs->rx) = (u8)rxw; 33864e36824Saddy ke else 33964e36824Saddy ke *(u16 *)(rs->rx) = (u16)rxw; 34064e36824Saddy ke rs->rx += rs->n_bytes; 3415dcc44edSAddy Ke } 34264e36824Saddy ke } 34364e36824Saddy ke 34464e36824Saddy ke static int rockchip_spi_pio_transfer(struct rockchip_spi *rs) 34564e36824Saddy ke { 34664e36824Saddy ke int remain = 0; 34764e36824Saddy ke 34830688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 349a3c17402SEmil Renner Berthing 35064e36824Saddy ke do { 35164e36824Saddy ke if (rs->tx) { 35264e36824Saddy ke remain = rs->tx_end - rs->tx; 35364e36824Saddy ke rockchip_spi_pio_writer(rs); 35464e36824Saddy ke } 35564e36824Saddy ke 35664e36824Saddy ke if (rs->rx) { 35764e36824Saddy ke remain = rs->rx_end - rs->rx; 35864e36824Saddy ke rockchip_spi_pio_reader(rs); 35964e36824Saddy ke } 36064e36824Saddy ke 36164e36824Saddy ke cpu_relax(); 36264e36824Saddy ke } while (remain); 36364e36824Saddy ke 3642df08e78SAddy Ke /* If tx, wait until the FIFO data completely. */ 3652df08e78SAddy Ke if (rs->tx) 3662df08e78SAddy Ke wait_for_idle(rs); 3672df08e78SAddy Ke 36830688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 369c28be31bSAddy Ke 37064e36824Saddy ke return 0; 37164e36824Saddy ke } 37264e36824Saddy ke 37364e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data) 37464e36824Saddy ke { 37564e36824Saddy ke struct rockchip_spi *rs = data; 376fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(RXDMA, &rs->state); 37764e36824Saddy ke 378fab3e487SEmil Renner Berthing if (state & TXDMA) 379fab3e487SEmil Renner Berthing return; 38064e36824Saddy ke 38130688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 38264e36824Saddy ke spi_finalize_current_transfer(rs->master); 383c28be31bSAddy Ke } 38464e36824Saddy ke 38564e36824Saddy ke static void rockchip_spi_dma_txcb(void *data) 38664e36824Saddy ke { 38764e36824Saddy ke struct rockchip_spi *rs = data; 388fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(TXDMA, &rs->state); 389fab3e487SEmil Renner Berthing 390fab3e487SEmil Renner Berthing if (state & RXDMA) 391fab3e487SEmil Renner Berthing return; 39264e36824Saddy ke 3932df08e78SAddy Ke /* Wait until the FIFO data completely. */ 3942df08e78SAddy Ke wait_for_idle(rs); 3952df08e78SAddy Ke 39630688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 39764e36824Saddy ke spi_finalize_current_transfer(rs->master); 3982c2bc748SAddy Ke } 39964e36824Saddy ke 400ea984911SShawn Lin static int rockchip_spi_prepare_dma(struct rockchip_spi *rs) 40164e36824Saddy ke { 40264e36824Saddy ke struct dma_async_tx_descriptor *rxdesc, *txdesc; 40364e36824Saddy ke 404fab3e487SEmil Renner Berthing atomic_set(&rs->state, 0); 40564e36824Saddy ke 40697cf5669SArnd Bergmann rxdesc = NULL; 40764e36824Saddy ke if (rs->rx) { 40831bcb57bSEmil Renner Berthing struct dma_slave_config rxconf = { 40931bcb57bSEmil Renner Berthing .direction = DMA_DEV_TO_MEM, 41031bcb57bSEmil Renner Berthing .src_addr = rs->dma_rx.addr, 41131bcb57bSEmil Renner Berthing .src_addr_width = rs->n_bytes, 41231bcb57bSEmil Renner Berthing .src_maxburst = 1, 41331bcb57bSEmil Renner Berthing }; 41431bcb57bSEmil Renner Berthing 41564e36824Saddy ke dmaengine_slave_config(rs->dma_rx.ch, &rxconf); 41664e36824Saddy ke 4175dcc44edSAddy Ke rxdesc = dmaengine_prep_slave_sg( 4185dcc44edSAddy Ke rs->dma_rx.ch, 41964e36824Saddy ke rs->rx_sg.sgl, rs->rx_sg.nents, 420d9071b7eSEmil Renner Berthing DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT); 421ea984911SShawn Lin if (!rxdesc) 422ea984911SShawn Lin return -EINVAL; 42364e36824Saddy ke 42464e36824Saddy ke rxdesc->callback = rockchip_spi_dma_rxcb; 42564e36824Saddy ke rxdesc->callback_param = rs; 42664e36824Saddy ke } 42764e36824Saddy ke 42897cf5669SArnd Bergmann txdesc = NULL; 42964e36824Saddy ke if (rs->tx) { 43031bcb57bSEmil Renner Berthing struct dma_slave_config txconf = { 43131bcb57bSEmil Renner Berthing .direction = DMA_MEM_TO_DEV, 43231bcb57bSEmil Renner Berthing .dst_addr = rs->dma_tx.addr, 43331bcb57bSEmil Renner Berthing .dst_addr_width = rs->n_bytes, 43431bcb57bSEmil Renner Berthing .dst_maxburst = rs->fifo_len / 2, 43531bcb57bSEmil Renner Berthing }; 43631bcb57bSEmil Renner Berthing 43764e36824Saddy ke dmaengine_slave_config(rs->dma_tx.ch, &txconf); 43864e36824Saddy ke 4395dcc44edSAddy Ke txdesc = dmaengine_prep_slave_sg( 4405dcc44edSAddy Ke rs->dma_tx.ch, 44164e36824Saddy ke rs->tx_sg.sgl, rs->tx_sg.nents, 442d9071b7eSEmil Renner Berthing DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); 443ea984911SShawn Lin if (!txdesc) { 444ea984911SShawn Lin if (rxdesc) 445ea984911SShawn Lin dmaengine_terminate_sync(rs->dma_rx.ch); 446ea984911SShawn Lin return -EINVAL; 447ea984911SShawn Lin } 44864e36824Saddy ke 44964e36824Saddy ke txdesc->callback = rockchip_spi_dma_txcb; 45064e36824Saddy ke txdesc->callback_param = rs; 45164e36824Saddy ke } 45264e36824Saddy ke 45364e36824Saddy ke /* rx must be started before tx due to spi instinct */ 45497cf5669SArnd Bergmann if (rxdesc) { 455fab3e487SEmil Renner Berthing atomic_or(RXDMA, &rs->state); 45664e36824Saddy ke dmaengine_submit(rxdesc); 45764e36824Saddy ke dma_async_issue_pending(rs->dma_rx.ch); 45864e36824Saddy ke } 45964e36824Saddy ke 46030688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 461a3c17402SEmil Renner Berthing 46297cf5669SArnd Bergmann if (txdesc) { 463fab3e487SEmil Renner Berthing atomic_or(TXDMA, &rs->state); 46464e36824Saddy ke dmaengine_submit(txdesc); 46564e36824Saddy ke dma_async_issue_pending(rs->dma_tx.ch); 46664e36824Saddy ke } 467ea984911SShawn Lin 468a3c17402SEmil Renner Berthing /* 1 means the transfer is in progress */ 469a3c17402SEmil Renner Berthing return 1; 47064e36824Saddy ke } 47164e36824Saddy ke 47264e36824Saddy ke static void rockchip_spi_config(struct rockchip_spi *rs) 47364e36824Saddy ke { 47464e36824Saddy ke u32 div = 0; 47564e36824Saddy ke u32 dmacr = 0; 47676b17e6eSJulius Werner int rsd = 0; 47764e36824Saddy ke 4782410d6a3SEmil Renner Berthing u32 cr0 = CR0_FRF_SPI << CR0_FRF_OFFSET 4792410d6a3SEmil Renner Berthing | CR0_BHT_8BIT << CR0_BHT_OFFSET 4802410d6a3SEmil Renner Berthing | CR0_SSD_ONE << CR0_SSD_OFFSET 4812410d6a3SEmil Renner Berthing | CR0_EM_BIG << CR0_EM_OFFSET; 48264e36824Saddy ke 48364e36824Saddy ke cr0 |= (rs->n_bytes << CR0_DFS_OFFSET); 48464e36824Saddy ke cr0 |= ((rs->mode & 0x3) << CR0_SCPH_OFFSET); 48564e36824Saddy ke cr0 |= (rs->tmode << CR0_XFM_OFFSET); 48664e36824Saddy ke 48764e36824Saddy ke if (rs->use_dma) { 48864e36824Saddy ke if (rs->tx) 48964e36824Saddy ke dmacr |= TF_DMA_EN; 49064e36824Saddy ke if (rs->rx) 49164e36824Saddy ke dmacr |= RF_DMA_EN; 49264e36824Saddy ke } 49364e36824Saddy ke 494f9cfd522SAddy Ke if (WARN_ON(rs->speed > MAX_SCLK_OUT)) 495f9cfd522SAddy Ke rs->speed = MAX_SCLK_OUT; 496f9cfd522SAddy Ke 497bb51537aSGeert Uytterhoeven /* the minimum divisor is 2 */ 498f9cfd522SAddy Ke if (rs->max_freq < 2 * rs->speed) { 499f9cfd522SAddy Ke clk_set_rate(rs->spiclk, 2 * rs->speed); 500f9cfd522SAddy Ke rs->max_freq = clk_get_rate(rs->spiclk); 501f9cfd522SAddy Ke } 502f9cfd522SAddy Ke 50364e36824Saddy ke /* div doesn't support odd number */ 504754ec43cSJulius Werner div = DIV_ROUND_UP(rs->max_freq, rs->speed); 50564e36824Saddy ke div = (div + 1) & 0xfffe; 50664e36824Saddy ke 50776b17e6eSJulius Werner /* Rx sample delay is expressed in parent clock cycles (max 3) */ 50876b17e6eSJulius Werner rsd = DIV_ROUND_CLOSEST(rs->rsd_nsecs * (rs->max_freq >> 8), 50976b17e6eSJulius Werner 1000000000 >> 8); 51076b17e6eSJulius Werner if (!rsd && rs->rsd_nsecs) { 51176b17e6eSJulius Werner pr_warn_once("rockchip-spi: %u Hz are too slow to express %u ns delay\n", 51276b17e6eSJulius Werner rs->max_freq, rs->rsd_nsecs); 51376b17e6eSJulius Werner } else if (rsd > 3) { 51476b17e6eSJulius Werner rsd = 3; 51576b17e6eSJulius Werner pr_warn_once("rockchip-spi: %u Hz are too fast to express %u ns delay, clamping at %u ns\n", 51676b17e6eSJulius Werner rs->max_freq, rs->rsd_nsecs, 51776b17e6eSJulius Werner rsd * 1000000000U / rs->max_freq); 51876b17e6eSJulius Werner } 51976b17e6eSJulius Werner cr0 |= rsd << CR0_RSD_OFFSET; 52076b17e6eSJulius Werner 52164e36824Saddy ke writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0); 52264e36824Saddy ke 52304b37d2dSHuibin Hong if (rs->n_bytes == 1) 52464e36824Saddy ke writel_relaxed(rs->len - 1, rs->regs + ROCKCHIP_SPI_CTRLR1); 52504b37d2dSHuibin Hong else if (rs->n_bytes == 2) 52604b37d2dSHuibin Hong writel_relaxed((rs->len / 2) - 1, rs->regs + ROCKCHIP_SPI_CTRLR1); 52704b37d2dSHuibin Hong else 52804b37d2dSHuibin Hong writel_relaxed((rs->len * 2) - 1, rs->regs + ROCKCHIP_SPI_CTRLR1); 52904b37d2dSHuibin Hong 53064e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_TXFTLR); 53164e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 53264e36824Saddy ke 533dcfc861dSHuibin Hong writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_DMATDLR); 53464e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR); 53564e36824Saddy ke writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR); 53664e36824Saddy ke 53764e36824Saddy ke spi_set_clk(rs, div); 53864e36824Saddy ke 5395dcc44edSAddy Ke dev_dbg(rs->dev, "cr0 0x%x, div %d\n", cr0, div); 54064e36824Saddy ke } 54164e36824Saddy ke 5425185a81cSBrian Norris static size_t rockchip_spi_max_transfer_size(struct spi_device *spi) 5435185a81cSBrian Norris { 5445185a81cSBrian Norris return ROCKCHIP_SPI_MAX_TRANLEN; 5455185a81cSBrian Norris } 5465185a81cSBrian Norris 5475dcc44edSAddy Ke static int rockchip_spi_transfer_one( 5485dcc44edSAddy Ke struct spi_master *master, 54964e36824Saddy ke struct spi_device *spi, 55064e36824Saddy ke struct spi_transfer *xfer) 55164e36824Saddy ke { 55264e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 55364e36824Saddy ke 55462946172SDoug Anderson WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) && 55562946172SDoug Anderson (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)); 55664e36824Saddy ke 55764e36824Saddy ke if (!xfer->tx_buf && !xfer->rx_buf) { 55864e36824Saddy ke dev_err(rs->dev, "No buffer for transfer\n"); 55964e36824Saddy ke return -EINVAL; 56064e36824Saddy ke } 56164e36824Saddy ke 5625185a81cSBrian Norris if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) { 5635185a81cSBrian Norris dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len); 5645185a81cSBrian Norris return -EINVAL; 5655185a81cSBrian Norris } 5665185a81cSBrian Norris 56764e36824Saddy ke rs->speed = xfer->speed_hz; 56864e36824Saddy ke rs->bpw = xfer->bits_per_word; 56964e36824Saddy ke rs->n_bytes = rs->bpw >> 3; 57064e36824Saddy ke 57164e36824Saddy ke rs->tx = xfer->tx_buf; 57264e36824Saddy ke rs->tx_end = rs->tx + xfer->len; 57364e36824Saddy ke rs->rx = xfer->rx_buf; 57464e36824Saddy ke rs->rx_end = rs->rx + xfer->len; 57564e36824Saddy ke rs->len = xfer->len; 57664e36824Saddy ke 57764e36824Saddy ke rs->tx_sg = xfer->tx_sg; 57864e36824Saddy ke rs->rx_sg = xfer->rx_sg; 57964e36824Saddy ke 58064e36824Saddy ke if (rs->tx && rs->rx) 58164e36824Saddy ke rs->tmode = CR0_XFM_TR; 58264e36824Saddy ke else if (rs->tx) 58364e36824Saddy ke rs->tmode = CR0_XFM_TO; 58464e36824Saddy ke else if (rs->rx) 58564e36824Saddy ke rs->tmode = CR0_XFM_RO; 58664e36824Saddy ke 587a24e70c0SAddy Ke /* we need prepare dma before spi was enabled */ 588c28be31bSAddy Ke if (master->can_dma && master->can_dma(master, spi, xfer)) 589f340b920SEmil Renner Berthing rs->use_dma = true; 590c28be31bSAddy Ke else 591f340b920SEmil Renner Berthing rs->use_dma = false; 59264e36824Saddy ke 59364e36824Saddy ke rockchip_spi_config(rs); 59464e36824Saddy ke 595a3c17402SEmil Renner Berthing if (rs->use_dma) 596a3c17402SEmil Renner Berthing return rockchip_spi_prepare_dma(rs); 59764e36824Saddy ke 598a3c17402SEmil Renner Berthing return rockchip_spi_pio_transfer(rs); 59964e36824Saddy ke } 60064e36824Saddy ke 60164e36824Saddy ke static bool rockchip_spi_can_dma(struct spi_master *master, 60264e36824Saddy ke struct spi_device *spi, 60364e36824Saddy ke struct spi_transfer *xfer) 60464e36824Saddy ke { 60564e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 60664e36824Saddy ke 60764e36824Saddy ke return (xfer->len > rs->fifo_len); 60864e36824Saddy ke } 60964e36824Saddy ke 61064e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev) 61164e36824Saddy ke { 61243de979dSJeffy Chen int ret; 61364e36824Saddy ke struct rockchip_spi *rs; 61464e36824Saddy ke struct spi_master *master; 61564e36824Saddy ke struct resource *mem; 61676b17e6eSJulius Werner u32 rsd_nsecs; 61764e36824Saddy ke 61864e36824Saddy ke master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi)); 6195dcc44edSAddy Ke if (!master) 62064e36824Saddy ke return -ENOMEM; 6215dcc44edSAddy Ke 62264e36824Saddy ke platform_set_drvdata(pdev, master); 62364e36824Saddy ke 62464e36824Saddy ke rs = spi_master_get_devdata(master); 62564e36824Saddy ke 62664e36824Saddy ke /* Get basic io resource and map it */ 62764e36824Saddy ke mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); 62864e36824Saddy ke rs->regs = devm_ioremap_resource(&pdev->dev, mem); 62964e36824Saddy ke if (IS_ERR(rs->regs)) { 63064e36824Saddy ke ret = PTR_ERR(rs->regs); 631c351587eSJeffy Chen goto err_put_master; 63264e36824Saddy ke } 63364e36824Saddy ke 63464e36824Saddy ke rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk"); 63564e36824Saddy ke if (IS_ERR(rs->apb_pclk)) { 63664e36824Saddy ke dev_err(&pdev->dev, "Failed to get apb_pclk\n"); 63764e36824Saddy ke ret = PTR_ERR(rs->apb_pclk); 638c351587eSJeffy Chen goto err_put_master; 63964e36824Saddy ke } 64064e36824Saddy ke 64164e36824Saddy ke rs->spiclk = devm_clk_get(&pdev->dev, "spiclk"); 64264e36824Saddy ke if (IS_ERR(rs->spiclk)) { 64364e36824Saddy ke dev_err(&pdev->dev, "Failed to get spi_pclk\n"); 64464e36824Saddy ke ret = PTR_ERR(rs->spiclk); 645c351587eSJeffy Chen goto err_put_master; 64664e36824Saddy ke } 64764e36824Saddy ke 64864e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 64943de979dSJeffy Chen if (ret < 0) { 65064e36824Saddy ke dev_err(&pdev->dev, "Failed to enable apb_pclk\n"); 651c351587eSJeffy Chen goto err_put_master; 65264e36824Saddy ke } 65364e36824Saddy ke 65464e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 65543de979dSJeffy Chen if (ret < 0) { 65664e36824Saddy ke dev_err(&pdev->dev, "Failed to enable spi_clk\n"); 657c351587eSJeffy Chen goto err_disable_apbclk; 65864e36824Saddy ke } 65964e36824Saddy ke 66030688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 66164e36824Saddy ke 66264e36824Saddy ke rs->master = master; 66364e36824Saddy ke rs->dev = &pdev->dev; 66464e36824Saddy ke rs->max_freq = clk_get_rate(rs->spiclk); 66564e36824Saddy ke 66676b17e6eSJulius Werner if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns", 66776b17e6eSJulius Werner &rsd_nsecs)) 66876b17e6eSJulius Werner rs->rsd_nsecs = rsd_nsecs; 66976b17e6eSJulius Werner 67064e36824Saddy ke rs->fifo_len = get_fifo_len(rs); 67164e36824Saddy ke if (!rs->fifo_len) { 67264e36824Saddy ke dev_err(&pdev->dev, "Failed to get fifo length\n"); 673db7e8d90SWei Yongjun ret = -EINVAL; 674c351587eSJeffy Chen goto err_disable_spiclk; 67564e36824Saddy ke } 67664e36824Saddy ke 67764e36824Saddy ke pm_runtime_set_active(&pdev->dev); 67864e36824Saddy ke pm_runtime_enable(&pdev->dev); 67964e36824Saddy ke 68064e36824Saddy ke master->auto_runtime_pm = true; 68164e36824Saddy ke master->bus_num = pdev->id; 682ee780997SAddy Ke master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP; 683aa099382SJeffy Chen master->num_chipselect = ROCKCHIP_SPI_MAX_CS_NUM; 68464e36824Saddy ke master->dev.of_node = pdev->dev.of_node; 68564e36824Saddy ke master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8); 68664e36824Saddy ke 68764e36824Saddy ke master->set_cs = rockchip_spi_set_cs; 68864e36824Saddy ke master->prepare_message = rockchip_spi_prepare_message; 68964e36824Saddy ke master->transfer_one = rockchip_spi_transfer_one; 6905185a81cSBrian Norris master->max_transfer_size = rockchip_spi_max_transfer_size; 6912291793cSAndy Shevchenko master->handle_err = rockchip_spi_handle_err; 692c863795cSJeffy Chen master->flags = SPI_MASTER_GPIO_SS; 69364e36824Saddy ke 694e4c0e06fSShawn Lin rs->dma_tx.ch = dma_request_chan(rs->dev, "tx"); 695e4c0e06fSShawn Lin if (IS_ERR(rs->dma_tx.ch)) { 69661cadcf4SShawn Lin /* Check tx to see if we need defer probing driver */ 69761cadcf4SShawn Lin if (PTR_ERR(rs->dma_tx.ch) == -EPROBE_DEFER) { 69861cadcf4SShawn Lin ret = -EPROBE_DEFER; 699c351587eSJeffy Chen goto err_disable_pm_runtime; 70061cadcf4SShawn Lin } 70164e36824Saddy ke dev_warn(rs->dev, "Failed to request TX DMA channel\n"); 70264e36824Saddy ke rs->dma_tx.ch = NULL; 70364e36824Saddy ke } 704e4c0e06fSShawn Lin 705e4c0e06fSShawn Lin rs->dma_rx.ch = dma_request_chan(rs->dev, "rx"); 706e4c0e06fSShawn Lin if (IS_ERR(rs->dma_rx.ch)) { 707e4c0e06fSShawn Lin if (PTR_ERR(rs->dma_rx.ch) == -EPROBE_DEFER) { 708e4c0e06fSShawn Lin ret = -EPROBE_DEFER; 7095de7ed0cSDan Carpenter goto err_free_dma_tx; 710e4c0e06fSShawn Lin } 71164e36824Saddy ke dev_warn(rs->dev, "Failed to request RX DMA channel\n"); 712e4c0e06fSShawn Lin rs->dma_rx.ch = NULL; 71364e36824Saddy ke } 71464e36824Saddy ke 71564e36824Saddy ke if (rs->dma_tx.ch && rs->dma_rx.ch) { 71664e36824Saddy ke rs->dma_tx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_TXDR); 71764e36824Saddy ke rs->dma_rx.addr = (dma_addr_t)(mem->start + ROCKCHIP_SPI_RXDR); 71864e36824Saddy ke 71964e36824Saddy ke master->can_dma = rockchip_spi_can_dma; 72064e36824Saddy ke master->dma_tx = rs->dma_tx.ch; 72164e36824Saddy ke master->dma_rx = rs->dma_rx.ch; 72264e36824Saddy ke } 72364e36824Saddy ke 72464e36824Saddy ke ret = devm_spi_register_master(&pdev->dev, master); 72543de979dSJeffy Chen if (ret < 0) { 72664e36824Saddy ke dev_err(&pdev->dev, "Failed to register master\n"); 727c351587eSJeffy Chen goto err_free_dma_rx; 72864e36824Saddy ke } 72964e36824Saddy ke 73064e36824Saddy ke return 0; 73164e36824Saddy ke 732c351587eSJeffy Chen err_free_dma_rx: 73364e36824Saddy ke if (rs->dma_rx.ch) 73464e36824Saddy ke dma_release_channel(rs->dma_rx.ch); 7355de7ed0cSDan Carpenter err_free_dma_tx: 7365de7ed0cSDan Carpenter if (rs->dma_tx.ch) 7375de7ed0cSDan Carpenter dma_release_channel(rs->dma_tx.ch); 738c351587eSJeffy Chen err_disable_pm_runtime: 739c351587eSJeffy Chen pm_runtime_disable(&pdev->dev); 740c351587eSJeffy Chen err_disable_spiclk: 74164e36824Saddy ke clk_disable_unprepare(rs->spiclk); 742c351587eSJeffy Chen err_disable_apbclk: 74364e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 744c351587eSJeffy Chen err_put_master: 74564e36824Saddy ke spi_master_put(master); 74664e36824Saddy ke 74764e36824Saddy ke return ret; 74864e36824Saddy ke } 74964e36824Saddy ke 75064e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev) 75164e36824Saddy ke { 75264e36824Saddy ke struct spi_master *master = spi_master_get(platform_get_drvdata(pdev)); 75364e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 75464e36824Saddy ke 7556a06e895SJeffy Chen pm_runtime_get_sync(&pdev->dev); 75664e36824Saddy ke 75764e36824Saddy ke clk_disable_unprepare(rs->spiclk); 75864e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 75964e36824Saddy ke 7606a06e895SJeffy Chen pm_runtime_put_noidle(&pdev->dev); 7616a06e895SJeffy Chen pm_runtime_disable(&pdev->dev); 7626a06e895SJeffy Chen pm_runtime_set_suspended(&pdev->dev); 7636a06e895SJeffy Chen 76464e36824Saddy ke if (rs->dma_tx.ch) 76564e36824Saddy ke dma_release_channel(rs->dma_tx.ch); 76664e36824Saddy ke if (rs->dma_rx.ch) 76764e36824Saddy ke dma_release_channel(rs->dma_rx.ch); 76864e36824Saddy ke 769844c9f47SShawn Lin spi_master_put(master); 770844c9f47SShawn Lin 77164e36824Saddy ke return 0; 77264e36824Saddy ke } 77364e36824Saddy ke 77464e36824Saddy ke #ifdef CONFIG_PM_SLEEP 77564e36824Saddy ke static int rockchip_spi_suspend(struct device *dev) 77664e36824Saddy ke { 77743de979dSJeffy Chen int ret; 77864e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 77964e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 78064e36824Saddy ke 78164e36824Saddy ke ret = spi_master_suspend(rs->master); 78243de979dSJeffy Chen if (ret < 0) 78364e36824Saddy ke return ret; 78464e36824Saddy ke 785d38c4ae1SJeffy Chen ret = pm_runtime_force_suspend(dev); 786d38c4ae1SJeffy Chen if (ret < 0) 787d38c4ae1SJeffy Chen return ret; 78864e36824Saddy ke 78923e291c2SBrian Norris pinctrl_pm_select_sleep_state(dev); 79023e291c2SBrian Norris 79143de979dSJeffy Chen return 0; 79264e36824Saddy ke } 79364e36824Saddy ke 79464e36824Saddy ke static int rockchip_spi_resume(struct device *dev) 79564e36824Saddy ke { 79643de979dSJeffy Chen int ret; 79764e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 79864e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 79964e36824Saddy ke 80023e291c2SBrian Norris pinctrl_pm_select_default_state(dev); 80123e291c2SBrian Norris 802d38c4ae1SJeffy Chen ret = pm_runtime_force_resume(dev); 80364e36824Saddy ke if (ret < 0) 80464e36824Saddy ke return ret; 80564e36824Saddy ke 80664e36824Saddy ke ret = spi_master_resume(rs->master); 80764e36824Saddy ke if (ret < 0) { 80864e36824Saddy ke clk_disable_unprepare(rs->spiclk); 80964e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 81064e36824Saddy ke } 81164e36824Saddy ke 81243de979dSJeffy Chen return 0; 81364e36824Saddy ke } 81464e36824Saddy ke #endif /* CONFIG_PM_SLEEP */ 81564e36824Saddy ke 816ec833050SRafael J. Wysocki #ifdef CONFIG_PM 81764e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev) 81864e36824Saddy ke { 81964e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 82064e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 82164e36824Saddy ke 82264e36824Saddy ke clk_disable_unprepare(rs->spiclk); 82364e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 82464e36824Saddy ke 82564e36824Saddy ke return 0; 82664e36824Saddy ke } 82764e36824Saddy ke 82864e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev) 82964e36824Saddy ke { 83064e36824Saddy ke int ret; 83164e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 83264e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 83364e36824Saddy ke 83464e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 83543de979dSJeffy Chen if (ret < 0) 83664e36824Saddy ke return ret; 83764e36824Saddy ke 83864e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 83943de979dSJeffy Chen if (ret < 0) 84064e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 84164e36824Saddy ke 84243de979dSJeffy Chen return 0; 84364e36824Saddy ke } 844ec833050SRafael J. Wysocki #endif /* CONFIG_PM */ 84564e36824Saddy ke 84664e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = { 84764e36824Saddy ke SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume) 84864e36824Saddy ke SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend, 84964e36824Saddy ke rockchip_spi_runtime_resume, NULL) 85064e36824Saddy ke }; 85164e36824Saddy ke 85264e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = { 8536b860e69SAndy Yan { .compatible = "rockchip,rv1108-spi", }, 854aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3036-spi", }, 85564e36824Saddy ke { .compatible = "rockchip,rk3066-spi", }, 856b839b785SAddy Ke { .compatible = "rockchip,rk3188-spi", }, 857aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3228-spi", }, 858b839b785SAddy Ke { .compatible = "rockchip,rk3288-spi", }, 859aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3368-spi", }, 8609b7a5622SXu Jianqun { .compatible = "rockchip,rk3399-spi", }, 86164e36824Saddy ke { }, 86264e36824Saddy ke }; 86364e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match); 86464e36824Saddy ke 86564e36824Saddy ke static struct platform_driver rockchip_spi_driver = { 86664e36824Saddy ke .driver = { 86764e36824Saddy ke .name = DRIVER_NAME, 86864e36824Saddy ke .pm = &rockchip_spi_pm, 86964e36824Saddy ke .of_match_table = of_match_ptr(rockchip_spi_dt_match), 87064e36824Saddy ke }, 87164e36824Saddy ke .probe = rockchip_spi_probe, 87264e36824Saddy ke .remove = rockchip_spi_remove, 87364e36824Saddy ke }; 87464e36824Saddy ke 87564e36824Saddy ke module_platform_driver(rockchip_spi_driver); 87664e36824Saddy ke 8775dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>"); 87864e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver"); 87964e36824Saddy ke MODULE_LICENSE("GPL v2"); 880