164e36824Saddy ke /* 264e36824Saddy ke * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd 35dcc44edSAddy Ke * Author: Addy Ke <addy.ke@rock-chips.com> 464e36824Saddy ke * 564e36824Saddy ke * This program is free software; you can redistribute it and/or modify it 664e36824Saddy ke * under the terms and conditions of the GNU General Public License, 764e36824Saddy ke * version 2, as published by the Free Software Foundation. 864e36824Saddy ke * 964e36824Saddy ke * This program is distributed in the hope it will be useful, but WITHOUT 1064e36824Saddy ke * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1164e36824Saddy ke * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1264e36824Saddy ke * more details. 1364e36824Saddy ke * 1464e36824Saddy ke */ 1564e36824Saddy ke 1664e36824Saddy ke #include <linux/clk.h> 1764e36824Saddy ke #include <linux/dmaengine.h> 18*8af0c18aSSuren Baghdasaryan #include <linux/interrupt.h> 19ec5c5d8aSShawn Lin #include <linux/module.h> 20ec5c5d8aSShawn Lin #include <linux/of.h> 2123e291c2SBrian Norris #include <linux/pinctrl/consumer.h> 22ec5c5d8aSShawn Lin #include <linux/platform_device.h> 23ec5c5d8aSShawn Lin #include <linux/spi/spi.h> 24ec5c5d8aSShawn Lin #include <linux/pm_runtime.h> 25ec5c5d8aSShawn Lin #include <linux/scatterlist.h> 2664e36824Saddy ke 2764e36824Saddy ke #define DRIVER_NAME "rockchip-spi" 2864e36824Saddy ke 29aa099382SJeffy Chen #define ROCKCHIP_SPI_CLR_BITS(reg, bits) \ 30aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) & ~(bits), reg) 31aa099382SJeffy Chen #define ROCKCHIP_SPI_SET_BITS(reg, bits) \ 32aa099382SJeffy Chen writel_relaxed(readl_relaxed(reg) | (bits), reg) 33aa099382SJeffy Chen 3464e36824Saddy ke /* SPI register offsets */ 3564e36824Saddy ke #define ROCKCHIP_SPI_CTRLR0 0x0000 3664e36824Saddy ke #define ROCKCHIP_SPI_CTRLR1 0x0004 3764e36824Saddy ke #define ROCKCHIP_SPI_SSIENR 0x0008 3864e36824Saddy ke #define ROCKCHIP_SPI_SER 0x000c 3964e36824Saddy ke #define ROCKCHIP_SPI_BAUDR 0x0010 4064e36824Saddy ke #define ROCKCHIP_SPI_TXFTLR 0x0014 4164e36824Saddy ke #define ROCKCHIP_SPI_RXFTLR 0x0018 4264e36824Saddy ke #define ROCKCHIP_SPI_TXFLR 0x001c 4364e36824Saddy ke #define ROCKCHIP_SPI_RXFLR 0x0020 4464e36824Saddy ke #define ROCKCHIP_SPI_SR 0x0024 4564e36824Saddy ke #define ROCKCHIP_SPI_IPR 0x0028 4664e36824Saddy ke #define ROCKCHIP_SPI_IMR 0x002c 4764e36824Saddy ke #define ROCKCHIP_SPI_ISR 0x0030 4864e36824Saddy ke #define ROCKCHIP_SPI_RISR 0x0034 4964e36824Saddy ke #define ROCKCHIP_SPI_ICR 0x0038 5064e36824Saddy ke #define ROCKCHIP_SPI_DMACR 0x003c 5164e36824Saddy ke #define ROCKCHIP_SPI_DMATDLR 0x0040 5264e36824Saddy ke #define ROCKCHIP_SPI_DMARDLR 0x0044 5364e36824Saddy ke #define ROCKCHIP_SPI_TXDR 0x0400 5464e36824Saddy ke #define ROCKCHIP_SPI_RXDR 0x0800 5564e36824Saddy ke 5664e36824Saddy ke /* Bit fields in CTRLR0 */ 5764e36824Saddy ke #define CR0_DFS_OFFSET 0 5865498c6aSEmil Renner Berthing #define CR0_DFS_4BIT 0x0 5965498c6aSEmil Renner Berthing #define CR0_DFS_8BIT 0x1 6065498c6aSEmil Renner Berthing #define CR0_DFS_16BIT 0x2 6164e36824Saddy ke 6264e36824Saddy ke #define CR0_CFS_OFFSET 2 6364e36824Saddy ke 6464e36824Saddy ke #define CR0_SCPH_OFFSET 6 6564e36824Saddy ke 6664e36824Saddy ke #define CR0_SCPOL_OFFSET 7 6764e36824Saddy ke 6864e36824Saddy ke #define CR0_CSM_OFFSET 8 6964e36824Saddy ke #define CR0_CSM_KEEP 0x0 7064e36824Saddy ke /* ss_n be high for half sclk_out cycles */ 7164e36824Saddy ke #define CR0_CSM_HALF 0X1 7264e36824Saddy ke /* ss_n be high for one sclk_out cycle */ 7364e36824Saddy ke #define CR0_CSM_ONE 0x2 7464e36824Saddy ke 7564e36824Saddy ke /* ss_n to sclk_out delay */ 7664e36824Saddy ke #define CR0_SSD_OFFSET 10 7764e36824Saddy ke /* 7864e36824Saddy ke * The period between ss_n active and 7964e36824Saddy ke * sclk_out active is half sclk_out cycles 8064e36824Saddy ke */ 8164e36824Saddy ke #define CR0_SSD_HALF 0x0 8264e36824Saddy ke /* 8364e36824Saddy ke * The period between ss_n active and 8464e36824Saddy ke * sclk_out active is one sclk_out cycle 8564e36824Saddy ke */ 8664e36824Saddy ke #define CR0_SSD_ONE 0x1 8764e36824Saddy ke 8864e36824Saddy ke #define CR0_EM_OFFSET 11 8964e36824Saddy ke #define CR0_EM_LITTLE 0x0 9064e36824Saddy ke #define CR0_EM_BIG 0x1 9164e36824Saddy ke 9264e36824Saddy ke #define CR0_FBM_OFFSET 12 9364e36824Saddy ke #define CR0_FBM_MSB 0x0 9464e36824Saddy ke #define CR0_FBM_LSB 0x1 9564e36824Saddy ke 9664e36824Saddy ke #define CR0_BHT_OFFSET 13 9764e36824Saddy ke #define CR0_BHT_16BIT 0x0 9864e36824Saddy ke #define CR0_BHT_8BIT 0x1 9964e36824Saddy ke 10064e36824Saddy ke #define CR0_RSD_OFFSET 14 10174b7efa8SEmil Renner Berthing #define CR0_RSD_MAX 0x3 10264e36824Saddy ke 10364e36824Saddy ke #define CR0_FRF_OFFSET 16 10464e36824Saddy ke #define CR0_FRF_SPI 0x0 10564e36824Saddy ke #define CR0_FRF_SSP 0x1 10664e36824Saddy ke #define CR0_FRF_MICROWIRE 0x2 10764e36824Saddy ke 10864e36824Saddy ke #define CR0_XFM_OFFSET 18 10964e36824Saddy ke #define CR0_XFM_MASK (0x03 << SPI_XFM_OFFSET) 11064e36824Saddy ke #define CR0_XFM_TR 0x0 11164e36824Saddy ke #define CR0_XFM_TO 0x1 11264e36824Saddy ke #define CR0_XFM_RO 0x2 11364e36824Saddy ke 11464e36824Saddy ke #define CR0_OPM_OFFSET 20 11564e36824Saddy ke #define CR0_OPM_MASTER 0x0 11664e36824Saddy ke #define CR0_OPM_SLAVE 0x1 11764e36824Saddy ke 11864e36824Saddy ke #define CR0_MTM_OFFSET 0x21 11964e36824Saddy ke 12064e36824Saddy ke /* Bit fields in SER, 2bit */ 12164e36824Saddy ke #define SER_MASK 0x3 12264e36824Saddy ke 123420b82f8SEmil Renner Berthing /* Bit fields in BAUDR */ 124420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MIN 2 125420b82f8SEmil Renner Berthing #define BAUDR_SCKDV_MAX 65534 126420b82f8SEmil Renner Berthing 12764e36824Saddy ke /* Bit fields in SR, 5bit */ 12864e36824Saddy ke #define SR_MASK 0x1f 12964e36824Saddy ke #define SR_BUSY (1 << 0) 13064e36824Saddy ke #define SR_TF_FULL (1 << 1) 13164e36824Saddy ke #define SR_TF_EMPTY (1 << 2) 13264e36824Saddy ke #define SR_RF_EMPTY (1 << 3) 13364e36824Saddy ke #define SR_RF_FULL (1 << 4) 13464e36824Saddy ke 13564e36824Saddy ke /* Bit fields in ISR, IMR, ISR, RISR, 5bit */ 13664e36824Saddy ke #define INT_MASK 0x1f 13764e36824Saddy ke #define INT_TF_EMPTY (1 << 0) 13864e36824Saddy ke #define INT_TF_OVERFLOW (1 << 1) 13964e36824Saddy ke #define INT_RF_UNDERFLOW (1 << 2) 14064e36824Saddy ke #define INT_RF_OVERFLOW (1 << 3) 14164e36824Saddy ke #define INT_RF_FULL (1 << 4) 14264e36824Saddy ke 14364e36824Saddy ke /* Bit fields in ICR, 4bit */ 14464e36824Saddy ke #define ICR_MASK 0x0f 14564e36824Saddy ke #define ICR_ALL (1 << 0) 14664e36824Saddy ke #define ICR_RF_UNDERFLOW (1 << 1) 14764e36824Saddy ke #define ICR_RF_OVERFLOW (1 << 2) 14864e36824Saddy ke #define ICR_TF_OVERFLOW (1 << 3) 14964e36824Saddy ke 15064e36824Saddy ke /* Bit fields in DMACR */ 15164e36824Saddy ke #define RF_DMA_EN (1 << 0) 15264e36824Saddy ke #define TF_DMA_EN (1 << 1) 15364e36824Saddy ke 154fab3e487SEmil Renner Berthing /* Driver state flags */ 155fab3e487SEmil Renner Berthing #define RXDMA (1 << 0) 156fab3e487SEmil Renner Berthing #define TXDMA (1 << 1) 15764e36824Saddy ke 158f9cfd522SAddy Ke /* sclk_out: spi master internal logic in rk3x can support 50Mhz */ 159420b82f8SEmil Renner Berthing #define MAX_SCLK_OUT 50000000U 160f9cfd522SAddy Ke 1615185a81cSBrian Norris /* 1625185a81cSBrian Norris * SPI_CTRLR1 is 16-bits, so we should support lengths of 0xffff + 1. However, 1635185a81cSBrian Norris * the controller seems to hang when given 0x10000, so stick with this for now. 1645185a81cSBrian Norris */ 1655185a81cSBrian Norris #define ROCKCHIP_SPI_MAX_TRANLEN 0xffff 1665185a81cSBrian Norris 167aa099382SJeffy Chen #define ROCKCHIP_SPI_MAX_CS_NUM 2 168aa099382SJeffy Chen 16964e36824Saddy ke struct rockchip_spi { 17064e36824Saddy ke struct device *dev; 17164e36824Saddy ke 17264e36824Saddy ke struct clk *spiclk; 17364e36824Saddy ke struct clk *apb_pclk; 17464e36824Saddy ke 17564e36824Saddy ke void __iomem *regs; 176eee06a9eSEmil Renner Berthing dma_addr_t dma_addr_rx; 177eee06a9eSEmil Renner Berthing dma_addr_t dma_addr_tx; 178fab3e487SEmil Renner Berthing 17901b59ce5SEmil Renner Berthing const void *tx; 18001b59ce5SEmil Renner Berthing void *rx; 18101b59ce5SEmil Renner Berthing unsigned int tx_left; 18201b59ce5SEmil Renner Berthing unsigned int rx_left; 18301b59ce5SEmil Renner Berthing 184fab3e487SEmil Renner Berthing atomic_t state; 185fab3e487SEmil Renner Berthing 18664e36824Saddy ke /*depth of the FIFO buffer */ 18764e36824Saddy ke u32 fifo_len; 188420b82f8SEmil Renner Berthing /* frequency of spiclk */ 189420b82f8SEmil Renner Berthing u32 freq; 19064e36824Saddy ke 19164e36824Saddy ke u8 n_bytes; 19274b7efa8SEmil Renner Berthing u8 rsd; 19364e36824Saddy ke 194aa099382SJeffy Chen bool cs_asserted[ROCKCHIP_SPI_MAX_CS_NUM]; 19564e36824Saddy ke }; 19664e36824Saddy ke 19730688e4eSEmil Renner Berthing static inline void spi_enable_chip(struct rockchip_spi *rs, bool enable) 19864e36824Saddy ke { 19930688e4eSEmil Renner Berthing writel_relaxed((enable ? 1U : 0U), rs->regs + ROCKCHIP_SPI_SSIENR); 20064e36824Saddy ke } 20164e36824Saddy ke 2022df08e78SAddy Ke static inline void wait_for_idle(struct rockchip_spi *rs) 2032df08e78SAddy Ke { 2042df08e78SAddy Ke unsigned long timeout = jiffies + msecs_to_jiffies(5); 2052df08e78SAddy Ke 2062df08e78SAddy Ke do { 2072df08e78SAddy Ke if (!(readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)) 2082df08e78SAddy Ke return; 20964bc0110SDoug Anderson } while (!time_after(jiffies, timeout)); 2102df08e78SAddy Ke 2112df08e78SAddy Ke dev_warn(rs->dev, "spi controller is in busy state!\n"); 2122df08e78SAddy Ke } 2132df08e78SAddy Ke 21464e36824Saddy ke static u32 get_fifo_len(struct rockchip_spi *rs) 21564e36824Saddy ke { 21664e36824Saddy ke u32 fifo; 21764e36824Saddy ke 21864e36824Saddy ke for (fifo = 2; fifo < 32; fifo++) { 21964e36824Saddy ke writel_relaxed(fifo, rs->regs + ROCKCHIP_SPI_TXFTLR); 22064e36824Saddy ke if (fifo != readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFTLR)) 22164e36824Saddy ke break; 22264e36824Saddy ke } 22364e36824Saddy ke 22464e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_TXFTLR); 22564e36824Saddy ke 22664e36824Saddy ke return (fifo == 31) ? 0 : fifo; 22764e36824Saddy ke } 22864e36824Saddy ke 22964e36824Saddy ke static void rockchip_spi_set_cs(struct spi_device *spi, bool enable) 23064e36824Saddy ke { 231b920cc31SHuibin Hong struct spi_master *master = spi->master; 232b920cc31SHuibin Hong struct rockchip_spi *rs = spi_master_get_devdata(master); 233aa099382SJeffy Chen bool cs_asserted = !enable; 234b920cc31SHuibin Hong 235aa099382SJeffy Chen /* Return immediately for no-op */ 236aa099382SJeffy Chen if (cs_asserted == rs->cs_asserted[spi->chip_select]) 237aa099382SJeffy Chen return; 238aa099382SJeffy Chen 239aa099382SJeffy Chen if (cs_asserted) { 240aa099382SJeffy Chen /* Keep things powered as long as CS is asserted */ 241b920cc31SHuibin Hong pm_runtime_get_sync(rs->dev); 24264e36824Saddy ke 243aa099382SJeffy Chen ROCKCHIP_SPI_SET_BITS(rs->regs + ROCKCHIP_SPI_SER, 244aa099382SJeffy Chen BIT(spi->chip_select)); 245aa099382SJeffy Chen } else { 246aa099382SJeffy Chen ROCKCHIP_SPI_CLR_BITS(rs->regs + ROCKCHIP_SPI_SER, 247aa099382SJeffy Chen BIT(spi->chip_select)); 24864e36824Saddy ke 249aa099382SJeffy Chen /* Drop reference from when we first asserted CS */ 250aa099382SJeffy Chen pm_runtime_put(rs->dev); 251aa099382SJeffy Chen } 25264e36824Saddy ke 253aa099382SJeffy Chen rs->cs_asserted[spi->chip_select] = cs_asserted; 25464e36824Saddy ke } 25564e36824Saddy ke 2562291793cSAndy Shevchenko static void rockchip_spi_handle_err(struct spi_master *master, 25764e36824Saddy ke struct spi_message *msg) 25864e36824Saddy ke { 25964e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 26064e36824Saddy ke 261ce386100SEmil Renner Berthing /* stop running spi transfer 262ce386100SEmil Renner Berthing * this also flushes both rx and tx fifos 2635dcc44edSAddy Ke */ 264ce386100SEmil Renner Berthing spi_enable_chip(rs, false); 265ce386100SEmil Renner Berthing 26601b59ce5SEmil Renner Berthing /* make sure all interrupts are masked */ 26701b59ce5SEmil Renner Berthing writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR); 26801b59ce5SEmil Renner Berthing 269fab3e487SEmil Renner Berthing if (atomic_read(&rs->state) & TXDMA) 270eee06a9eSEmil Renner Berthing dmaengine_terminate_async(master->dma_tx); 271fab3e487SEmil Renner Berthing 272ce386100SEmil Renner Berthing if (atomic_read(&rs->state) & RXDMA) 273eee06a9eSEmil Renner Berthing dmaengine_terminate_async(master->dma_rx); 27464e36824Saddy ke } 27564e36824Saddy ke 27664e36824Saddy ke static void rockchip_spi_pio_writer(struct rockchip_spi *rs) 27764e36824Saddy ke { 27801b59ce5SEmil Renner Berthing u32 tx_free = rs->fifo_len - readl_relaxed(rs->regs + ROCKCHIP_SPI_TXFLR); 27901b59ce5SEmil Renner Berthing u32 words = min(rs->tx_left, tx_free); 28064e36824Saddy ke 28101b59ce5SEmil Renner Berthing rs->tx_left -= words; 28201b59ce5SEmil Renner Berthing for (; words; words--) { 28301b59ce5SEmil Renner Berthing u32 txw; 28401b59ce5SEmil Renner Berthing 28564e36824Saddy ke if (rs->n_bytes == 1) 28601b59ce5SEmil Renner Berthing txw = *(u8 *)rs->tx; 28764e36824Saddy ke else 28801b59ce5SEmil Renner Berthing txw = *(u16 *)rs->tx; 28964e36824Saddy ke 29064e36824Saddy ke writel_relaxed(txw, rs->regs + ROCKCHIP_SPI_TXDR); 29164e36824Saddy ke rs->tx += rs->n_bytes; 29264e36824Saddy ke } 29364e36824Saddy ke } 29464e36824Saddy ke 29564e36824Saddy ke static void rockchip_spi_pio_reader(struct rockchip_spi *rs) 29664e36824Saddy ke { 29701b59ce5SEmil Renner Berthing u32 words = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFLR); 29801b59ce5SEmil Renner Berthing u32 rx_left = rs->rx_left - words; 29964e36824Saddy ke 30001b59ce5SEmil Renner Berthing /* the hardware doesn't allow us to change fifo threshold 30101b59ce5SEmil Renner Berthing * level while spi is enabled, so instead make sure to leave 30201b59ce5SEmil Renner Berthing * enough words in the rx fifo to get the last interrupt 30301b59ce5SEmil Renner Berthing * exactly when all words have been received 30401b59ce5SEmil Renner Berthing */ 30501b59ce5SEmil Renner Berthing if (rx_left) { 30601b59ce5SEmil Renner Berthing u32 ftl = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXFTLR) + 1; 30701b59ce5SEmil Renner Berthing 30801b59ce5SEmil Renner Berthing if (rx_left < ftl) { 30901b59ce5SEmil Renner Berthing rx_left = ftl; 31001b59ce5SEmil Renner Berthing words = rs->rx_left - rx_left; 31101b59ce5SEmil Renner Berthing } 31201b59ce5SEmil Renner Berthing } 31301b59ce5SEmil Renner Berthing 31401b59ce5SEmil Renner Berthing rs->rx_left = rx_left; 31501b59ce5SEmil Renner Berthing for (; words; words--) { 31601b59ce5SEmil Renner Berthing u32 rxw = readl_relaxed(rs->regs + ROCKCHIP_SPI_RXDR); 31701b59ce5SEmil Renner Berthing 31801b59ce5SEmil Renner Berthing if (!rs->rx) 31901b59ce5SEmil Renner Berthing continue; 32001b59ce5SEmil Renner Berthing 32164e36824Saddy ke if (rs->n_bytes == 1) 32201b59ce5SEmil Renner Berthing *(u8 *)rs->rx = (u8)rxw; 32364e36824Saddy ke else 32401b59ce5SEmil Renner Berthing *(u16 *)rs->rx = (u16)rxw; 32564e36824Saddy ke rs->rx += rs->n_bytes; 3265dcc44edSAddy Ke } 32764e36824Saddy ke } 32864e36824Saddy ke 32901b59ce5SEmil Renner Berthing static irqreturn_t rockchip_spi_isr(int irq, void *dev_id) 33064e36824Saddy ke { 33101b59ce5SEmil Renner Berthing struct spi_master *master = dev_id; 33201b59ce5SEmil Renner Berthing struct rockchip_spi *rs = spi_master_get_devdata(master); 33364e36824Saddy ke 33401b59ce5SEmil Renner Berthing if (rs->tx_left) 33501b59ce5SEmil Renner Berthing rockchip_spi_pio_writer(rs); 33601b59ce5SEmil Renner Berthing 33701b59ce5SEmil Renner Berthing rockchip_spi_pio_reader(rs); 33801b59ce5SEmil Renner Berthing if (!rs->rx_left) { 33901b59ce5SEmil Renner Berthing spi_enable_chip(rs, false); 34001b59ce5SEmil Renner Berthing writel_relaxed(0, rs->regs + ROCKCHIP_SPI_IMR); 34101b59ce5SEmil Renner Berthing spi_finalize_current_transfer(master); 34201b59ce5SEmil Renner Berthing } 34301b59ce5SEmil Renner Berthing 34401b59ce5SEmil Renner Berthing return IRQ_HANDLED; 34501b59ce5SEmil Renner Berthing } 34601b59ce5SEmil Renner Berthing 34701b59ce5SEmil Renner Berthing static int rockchip_spi_prepare_irq(struct rockchip_spi *rs, 34801b59ce5SEmil Renner Berthing struct spi_transfer *xfer) 34901b59ce5SEmil Renner Berthing { 35001b59ce5SEmil Renner Berthing rs->tx = xfer->tx_buf; 35101b59ce5SEmil Renner Berthing rs->rx = xfer->rx_buf; 35201b59ce5SEmil Renner Berthing rs->tx_left = rs->tx ? xfer->len / rs->n_bytes : 0; 35301b59ce5SEmil Renner Berthing rs->rx_left = xfer->len / rs->n_bytes; 35401b59ce5SEmil Renner Berthing 35501b59ce5SEmil Renner Berthing writel_relaxed(INT_RF_FULL, rs->regs + ROCKCHIP_SPI_IMR); 35630688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 357a3c17402SEmil Renner Berthing 35801b59ce5SEmil Renner Berthing if (rs->tx_left) 35964e36824Saddy ke rockchip_spi_pio_writer(rs); 36064e36824Saddy ke 36101b59ce5SEmil Renner Berthing /* 1 means the transfer is in progress */ 36201b59ce5SEmil Renner Berthing return 1; 36364e36824Saddy ke } 36464e36824Saddy ke 36564e36824Saddy ke static void rockchip_spi_dma_rxcb(void *data) 36664e36824Saddy ke { 367d790c342SEmil Renner Berthing struct spi_master *master = data; 368d790c342SEmil Renner Berthing struct rockchip_spi *rs = spi_master_get_devdata(master); 369fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(RXDMA, &rs->state); 37064e36824Saddy ke 371fab3e487SEmil Renner Berthing if (state & TXDMA) 372fab3e487SEmil Renner Berthing return; 37364e36824Saddy ke 37430688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 375d790c342SEmil Renner Berthing spi_finalize_current_transfer(master); 376c28be31bSAddy Ke } 37764e36824Saddy ke 37864e36824Saddy ke static void rockchip_spi_dma_txcb(void *data) 37964e36824Saddy ke { 380d790c342SEmil Renner Berthing struct spi_master *master = data; 381d790c342SEmil Renner Berthing struct rockchip_spi *rs = spi_master_get_devdata(master); 382fab3e487SEmil Renner Berthing int state = atomic_fetch_andnot(TXDMA, &rs->state); 383fab3e487SEmil Renner Berthing 384fab3e487SEmil Renner Berthing if (state & RXDMA) 385fab3e487SEmil Renner Berthing return; 38664e36824Saddy ke 3872df08e78SAddy Ke /* Wait until the FIFO data completely. */ 3882df08e78SAddy Ke wait_for_idle(rs); 3892df08e78SAddy Ke 39030688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 391d790c342SEmil Renner Berthing spi_finalize_current_transfer(master); 3922c2bc748SAddy Ke } 39364e36824Saddy ke 394fc1ad8eeSEmil Renner Berthing static int rockchip_spi_prepare_dma(struct rockchip_spi *rs, 395eee06a9eSEmil Renner Berthing struct spi_master *master, struct spi_transfer *xfer) 39664e36824Saddy ke { 39764e36824Saddy ke struct dma_async_tx_descriptor *rxdesc, *txdesc; 39864e36824Saddy ke 399fab3e487SEmil Renner Berthing atomic_set(&rs->state, 0); 40064e36824Saddy ke 40197cf5669SArnd Bergmann rxdesc = NULL; 402fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf) { 40331bcb57bSEmil Renner Berthing struct dma_slave_config rxconf = { 40431bcb57bSEmil Renner Berthing .direction = DMA_DEV_TO_MEM, 405eee06a9eSEmil Renner Berthing .src_addr = rs->dma_addr_rx, 40631bcb57bSEmil Renner Berthing .src_addr_width = rs->n_bytes, 40731bcb57bSEmil Renner Berthing .src_maxburst = 1, 40831bcb57bSEmil Renner Berthing }; 40931bcb57bSEmil Renner Berthing 410eee06a9eSEmil Renner Berthing dmaengine_slave_config(master->dma_rx, &rxconf); 41164e36824Saddy ke 4125dcc44edSAddy Ke rxdesc = dmaengine_prep_slave_sg( 413eee06a9eSEmil Renner Berthing master->dma_rx, 414fc1ad8eeSEmil Renner Berthing xfer->rx_sg.sgl, xfer->rx_sg.nents, 415d9071b7eSEmil Renner Berthing DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT); 416ea984911SShawn Lin if (!rxdesc) 417ea984911SShawn Lin return -EINVAL; 41864e36824Saddy ke 41964e36824Saddy ke rxdesc->callback = rockchip_spi_dma_rxcb; 420d790c342SEmil Renner Berthing rxdesc->callback_param = master; 42164e36824Saddy ke } 42264e36824Saddy ke 42397cf5669SArnd Bergmann txdesc = NULL; 424fc1ad8eeSEmil Renner Berthing if (xfer->tx_buf) { 42531bcb57bSEmil Renner Berthing struct dma_slave_config txconf = { 42631bcb57bSEmil Renner Berthing .direction = DMA_MEM_TO_DEV, 427eee06a9eSEmil Renner Berthing .dst_addr = rs->dma_addr_tx, 42831bcb57bSEmil Renner Berthing .dst_addr_width = rs->n_bytes, 42931bcb57bSEmil Renner Berthing .dst_maxburst = rs->fifo_len / 2, 43031bcb57bSEmil Renner Berthing }; 43131bcb57bSEmil Renner Berthing 432eee06a9eSEmil Renner Berthing dmaengine_slave_config(master->dma_tx, &txconf); 43364e36824Saddy ke 4345dcc44edSAddy Ke txdesc = dmaengine_prep_slave_sg( 435eee06a9eSEmil Renner Berthing master->dma_tx, 436fc1ad8eeSEmil Renner Berthing xfer->tx_sg.sgl, xfer->tx_sg.nents, 437d9071b7eSEmil Renner Berthing DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT); 438ea984911SShawn Lin if (!txdesc) { 439ea984911SShawn Lin if (rxdesc) 440eee06a9eSEmil Renner Berthing dmaengine_terminate_sync(master->dma_rx); 441ea984911SShawn Lin return -EINVAL; 442ea984911SShawn Lin } 44364e36824Saddy ke 44464e36824Saddy ke txdesc->callback = rockchip_spi_dma_txcb; 445d790c342SEmil Renner Berthing txdesc->callback_param = master; 44664e36824Saddy ke } 44764e36824Saddy ke 44864e36824Saddy ke /* rx must be started before tx due to spi instinct */ 44997cf5669SArnd Bergmann if (rxdesc) { 450fab3e487SEmil Renner Berthing atomic_or(RXDMA, &rs->state); 45164e36824Saddy ke dmaengine_submit(rxdesc); 452eee06a9eSEmil Renner Berthing dma_async_issue_pending(master->dma_rx); 45364e36824Saddy ke } 45464e36824Saddy ke 45530688e4eSEmil Renner Berthing spi_enable_chip(rs, true); 456a3c17402SEmil Renner Berthing 45797cf5669SArnd Bergmann if (txdesc) { 458fab3e487SEmil Renner Berthing atomic_or(TXDMA, &rs->state); 45964e36824Saddy ke dmaengine_submit(txdesc); 460eee06a9eSEmil Renner Berthing dma_async_issue_pending(master->dma_tx); 46164e36824Saddy ke } 462ea984911SShawn Lin 463a3c17402SEmil Renner Berthing /* 1 means the transfer is in progress */ 464a3c17402SEmil Renner Berthing return 1; 46564e36824Saddy ke } 46664e36824Saddy ke 467fc1ad8eeSEmil Renner Berthing static void rockchip_spi_config(struct rockchip_spi *rs, 468eff0275eSEmil Renner Berthing struct spi_device *spi, struct spi_transfer *xfer, 469eff0275eSEmil Renner Berthing bool use_dma) 47064e36824Saddy ke { 4712410d6a3SEmil Renner Berthing u32 cr0 = CR0_FRF_SPI << CR0_FRF_OFFSET 4722410d6a3SEmil Renner Berthing | CR0_BHT_8BIT << CR0_BHT_OFFSET 4732410d6a3SEmil Renner Berthing | CR0_SSD_ONE << CR0_SSD_OFFSET 4742410d6a3SEmil Renner Berthing | CR0_EM_BIG << CR0_EM_OFFSET; 47565498c6aSEmil Renner Berthing u32 cr1; 47665498c6aSEmil Renner Berthing u32 dmacr = 0; 47764e36824Saddy ke 47874b7efa8SEmil Renner Berthing cr0 |= rs->rsd << CR0_RSD_OFFSET; 479fc1ad8eeSEmil Renner Berthing cr0 |= (spi->mode & 0x3U) << CR0_SCPH_OFFSET; 48004290192SEmil Renner Berthing if (spi->mode & SPI_LSB_FIRST) 48104290192SEmil Renner Berthing cr0 |= CR0_FBM_LSB << CR0_FBM_OFFSET; 482fc1ad8eeSEmil Renner Berthing 483fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf && xfer->tx_buf) 484fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_TR << CR0_XFM_OFFSET; 485fc1ad8eeSEmil Renner Berthing else if (xfer->rx_buf) 486fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_RO << CR0_XFM_OFFSET; 48701b59ce5SEmil Renner Berthing else if (use_dma) 488fc1ad8eeSEmil Renner Berthing cr0 |= CR0_XFM_TO << CR0_XFM_OFFSET; 48964e36824Saddy ke 49065498c6aSEmil Renner Berthing switch (xfer->bits_per_word) { 49165498c6aSEmil Renner Berthing case 4: 49265498c6aSEmil Renner Berthing cr0 |= CR0_DFS_4BIT << CR0_DFS_OFFSET; 49365498c6aSEmil Renner Berthing cr1 = xfer->len - 1; 49465498c6aSEmil Renner Berthing break; 49565498c6aSEmil Renner Berthing case 8: 49665498c6aSEmil Renner Berthing cr0 |= CR0_DFS_8BIT << CR0_DFS_OFFSET; 49765498c6aSEmil Renner Berthing cr1 = xfer->len - 1; 49865498c6aSEmil Renner Berthing break; 49965498c6aSEmil Renner Berthing case 16: 50065498c6aSEmil Renner Berthing cr0 |= CR0_DFS_16BIT << CR0_DFS_OFFSET; 50165498c6aSEmil Renner Berthing cr1 = xfer->len / 2 - 1; 50265498c6aSEmil Renner Berthing break; 50365498c6aSEmil Renner Berthing default: 50465498c6aSEmil Renner Berthing /* we only whitelist 4, 8 and 16 bit words in 50565498c6aSEmil Renner Berthing * master->bits_per_word_mask, so this shouldn't 50665498c6aSEmil Renner Berthing * happen 50765498c6aSEmil Renner Berthing */ 50865498c6aSEmil Renner Berthing unreachable(); 50965498c6aSEmil Renner Berthing } 51065498c6aSEmil Renner Berthing 511eff0275eSEmil Renner Berthing if (use_dma) { 512fc1ad8eeSEmil Renner Berthing if (xfer->tx_buf) 51364e36824Saddy ke dmacr |= TF_DMA_EN; 514fc1ad8eeSEmil Renner Berthing if (xfer->rx_buf) 51564e36824Saddy ke dmacr |= RF_DMA_EN; 51664e36824Saddy ke } 51764e36824Saddy ke 51864e36824Saddy ke writel_relaxed(cr0, rs->regs + ROCKCHIP_SPI_CTRLR0); 51965498c6aSEmil Renner Berthing writel_relaxed(cr1, rs->regs + ROCKCHIP_SPI_CTRLR1); 52004b37d2dSHuibin Hong 52101b59ce5SEmil Renner Berthing /* unfortunately setting the fifo threshold level to generate an 52201b59ce5SEmil Renner Berthing * interrupt exactly when the fifo is full doesn't seem to work, 52301b59ce5SEmil Renner Berthing * so we need the strict inequality here 52401b59ce5SEmil Renner Berthing */ 52501b59ce5SEmil Renner Berthing if (xfer->len < rs->fifo_len) 52601b59ce5SEmil Renner Berthing writel_relaxed(xfer->len - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 52701b59ce5SEmil Renner Berthing else 52864e36824Saddy ke writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_RXFTLR); 52964e36824Saddy ke 530dcfc861dSHuibin Hong writel_relaxed(rs->fifo_len / 2 - 1, rs->regs + ROCKCHIP_SPI_DMATDLR); 53164e36824Saddy ke writel_relaxed(0, rs->regs + ROCKCHIP_SPI_DMARDLR); 53264e36824Saddy ke writel_relaxed(dmacr, rs->regs + ROCKCHIP_SPI_DMACR); 53364e36824Saddy ke 534420b82f8SEmil Renner Berthing /* the hardware only supports an even clock divisor, so 535420b82f8SEmil Renner Berthing * round divisor = spiclk / speed up to nearest even number 536420b82f8SEmil Renner Berthing * so that the resulting speed is <= the requested speed 537420b82f8SEmil Renner Berthing */ 538420b82f8SEmil Renner Berthing writel_relaxed(2 * DIV_ROUND_UP(rs->freq, 2 * xfer->speed_hz), 539420b82f8SEmil Renner Berthing rs->regs + ROCKCHIP_SPI_BAUDR); 54064e36824Saddy ke } 54164e36824Saddy ke 5425185a81cSBrian Norris static size_t rockchip_spi_max_transfer_size(struct spi_device *spi) 5435185a81cSBrian Norris { 5445185a81cSBrian Norris return ROCKCHIP_SPI_MAX_TRANLEN; 5455185a81cSBrian Norris } 5465185a81cSBrian Norris 5475dcc44edSAddy Ke static int rockchip_spi_transfer_one( 5485dcc44edSAddy Ke struct spi_master *master, 54964e36824Saddy ke struct spi_device *spi, 55064e36824Saddy ke struct spi_transfer *xfer) 55164e36824Saddy ke { 55264e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 553eff0275eSEmil Renner Berthing bool use_dma; 55464e36824Saddy ke 55562946172SDoug Anderson WARN_ON(readl_relaxed(rs->regs + ROCKCHIP_SPI_SSIENR) && 55662946172SDoug Anderson (readl_relaxed(rs->regs + ROCKCHIP_SPI_SR) & SR_BUSY)); 55764e36824Saddy ke 55864e36824Saddy ke if (!xfer->tx_buf && !xfer->rx_buf) { 55964e36824Saddy ke dev_err(rs->dev, "No buffer for transfer\n"); 56064e36824Saddy ke return -EINVAL; 56164e36824Saddy ke } 56264e36824Saddy ke 5635185a81cSBrian Norris if (xfer->len > ROCKCHIP_SPI_MAX_TRANLEN) { 5645185a81cSBrian Norris dev_err(rs->dev, "Transfer is too long (%d)\n", xfer->len); 5655185a81cSBrian Norris return -EINVAL; 5665185a81cSBrian Norris } 5675185a81cSBrian Norris 56865498c6aSEmil Renner Berthing rs->n_bytes = xfer->bits_per_word <= 8 ? 1 : 2; 56964e36824Saddy ke 570eff0275eSEmil Renner Berthing use_dma = master->can_dma ? master->can_dma(master, spi, xfer) : false; 57164e36824Saddy ke 572eff0275eSEmil Renner Berthing rockchip_spi_config(rs, spi, xfer, use_dma); 57364e36824Saddy ke 574eff0275eSEmil Renner Berthing if (use_dma) 575eee06a9eSEmil Renner Berthing return rockchip_spi_prepare_dma(rs, master, xfer); 57664e36824Saddy ke 57701b59ce5SEmil Renner Berthing return rockchip_spi_prepare_irq(rs, xfer); 57864e36824Saddy ke } 57964e36824Saddy ke 58064e36824Saddy ke static bool rockchip_spi_can_dma(struct spi_master *master, 58164e36824Saddy ke struct spi_device *spi, 58264e36824Saddy ke struct spi_transfer *xfer) 58364e36824Saddy ke { 58464e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 58501b59ce5SEmil Renner Berthing unsigned int bytes_per_word = xfer->bits_per_word <= 8 ? 1 : 2; 58664e36824Saddy ke 58701b59ce5SEmil Renner Berthing /* if the numbor of spi words to transfer is less than the fifo 58801b59ce5SEmil Renner Berthing * length we can just fill the fifo and wait for a single irq, 58901b59ce5SEmil Renner Berthing * so don't bother setting up dma 59001b59ce5SEmil Renner Berthing */ 59101b59ce5SEmil Renner Berthing return xfer->len / bytes_per_word >= rs->fifo_len; 59264e36824Saddy ke } 59364e36824Saddy ke 59464e36824Saddy ke static int rockchip_spi_probe(struct platform_device *pdev) 59564e36824Saddy ke { 59643de979dSJeffy Chen int ret; 59764e36824Saddy ke struct rockchip_spi *rs; 59864e36824Saddy ke struct spi_master *master; 59964e36824Saddy ke struct resource *mem; 60076b17e6eSJulius Werner u32 rsd_nsecs; 60164e36824Saddy ke 60264e36824Saddy ke master = spi_alloc_master(&pdev->dev, sizeof(struct rockchip_spi)); 6035dcc44edSAddy Ke if (!master) 60464e36824Saddy ke return -ENOMEM; 6055dcc44edSAddy Ke 60664e36824Saddy ke platform_set_drvdata(pdev, master); 60764e36824Saddy ke 60864e36824Saddy ke rs = spi_master_get_devdata(master); 60964e36824Saddy ke 61064e36824Saddy ke /* Get basic io resource and map it */ 61164e36824Saddy ke mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); 61264e36824Saddy ke rs->regs = devm_ioremap_resource(&pdev->dev, mem); 61364e36824Saddy ke if (IS_ERR(rs->regs)) { 61464e36824Saddy ke ret = PTR_ERR(rs->regs); 615c351587eSJeffy Chen goto err_put_master; 61664e36824Saddy ke } 61764e36824Saddy ke 61864e36824Saddy ke rs->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk"); 61964e36824Saddy ke if (IS_ERR(rs->apb_pclk)) { 62064e36824Saddy ke dev_err(&pdev->dev, "Failed to get apb_pclk\n"); 62164e36824Saddy ke ret = PTR_ERR(rs->apb_pclk); 622c351587eSJeffy Chen goto err_put_master; 62364e36824Saddy ke } 62464e36824Saddy ke 62564e36824Saddy ke rs->spiclk = devm_clk_get(&pdev->dev, "spiclk"); 62664e36824Saddy ke if (IS_ERR(rs->spiclk)) { 62764e36824Saddy ke dev_err(&pdev->dev, "Failed to get spi_pclk\n"); 62864e36824Saddy ke ret = PTR_ERR(rs->spiclk); 629c351587eSJeffy Chen goto err_put_master; 63064e36824Saddy ke } 63164e36824Saddy ke 63264e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 63343de979dSJeffy Chen if (ret < 0) { 63464e36824Saddy ke dev_err(&pdev->dev, "Failed to enable apb_pclk\n"); 635c351587eSJeffy Chen goto err_put_master; 63664e36824Saddy ke } 63764e36824Saddy ke 63864e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 63943de979dSJeffy Chen if (ret < 0) { 64064e36824Saddy ke dev_err(&pdev->dev, "Failed to enable spi_clk\n"); 641c351587eSJeffy Chen goto err_disable_apbclk; 64264e36824Saddy ke } 64364e36824Saddy ke 64430688e4eSEmil Renner Berthing spi_enable_chip(rs, false); 64564e36824Saddy ke 64601b59ce5SEmil Renner Berthing ret = platform_get_irq(pdev, 0); 64701b59ce5SEmil Renner Berthing if (ret < 0) 64801b59ce5SEmil Renner Berthing goto err_disable_spiclk; 64901b59ce5SEmil Renner Berthing 65001b59ce5SEmil Renner Berthing ret = devm_request_threaded_irq(&pdev->dev, ret, rockchip_spi_isr, NULL, 65101b59ce5SEmil Renner Berthing IRQF_ONESHOT, dev_name(&pdev->dev), master); 65201b59ce5SEmil Renner Berthing if (ret) 65301b59ce5SEmil Renner Berthing goto err_disable_spiclk; 65401b59ce5SEmil Renner Berthing 65564e36824Saddy ke rs->dev = &pdev->dev; 656420b82f8SEmil Renner Berthing rs->freq = clk_get_rate(rs->spiclk); 65764e36824Saddy ke 65876b17e6eSJulius Werner if (!of_property_read_u32(pdev->dev.of_node, "rx-sample-delay-ns", 65974b7efa8SEmil Renner Berthing &rsd_nsecs)) { 66074b7efa8SEmil Renner Berthing /* rx sample delay is expressed in parent clock cycles (max 3) */ 66174b7efa8SEmil Renner Berthing u32 rsd = DIV_ROUND_CLOSEST(rsd_nsecs * (rs->freq >> 8), 66274b7efa8SEmil Renner Berthing 1000000000 >> 8); 66374b7efa8SEmil Renner Berthing if (!rsd) { 66474b7efa8SEmil Renner Berthing dev_warn(rs->dev, "%u Hz are too slow to express %u ns delay\n", 66574b7efa8SEmil Renner Berthing rs->freq, rsd_nsecs); 66674b7efa8SEmil Renner Berthing } else if (rsd > CR0_RSD_MAX) { 66774b7efa8SEmil Renner Berthing rsd = CR0_RSD_MAX; 66874b7efa8SEmil Renner Berthing dev_warn(rs->dev, "%u Hz are too fast to express %u ns delay, clamping at %u ns\n", 66974b7efa8SEmil Renner Berthing rs->freq, rsd_nsecs, 67074b7efa8SEmil Renner Berthing CR0_RSD_MAX * 1000000000U / rs->freq); 67174b7efa8SEmil Renner Berthing } 67274b7efa8SEmil Renner Berthing rs->rsd = rsd; 67374b7efa8SEmil Renner Berthing } 67476b17e6eSJulius Werner 67564e36824Saddy ke rs->fifo_len = get_fifo_len(rs); 67664e36824Saddy ke if (!rs->fifo_len) { 67764e36824Saddy ke dev_err(&pdev->dev, "Failed to get fifo length\n"); 678db7e8d90SWei Yongjun ret = -EINVAL; 679c351587eSJeffy Chen goto err_disable_spiclk; 68064e36824Saddy ke } 68164e36824Saddy ke 68264e36824Saddy ke pm_runtime_set_active(&pdev->dev); 68364e36824Saddy ke pm_runtime_enable(&pdev->dev); 68464e36824Saddy ke 68564e36824Saddy ke master->auto_runtime_pm = true; 68664e36824Saddy ke master->bus_num = pdev->id; 68704290192SEmil Renner Berthing master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_LSB_FIRST; 688aa099382SJeffy Chen master->num_chipselect = ROCKCHIP_SPI_MAX_CS_NUM; 68964e36824Saddy ke master->dev.of_node = pdev->dev.of_node; 69065498c6aSEmil Renner Berthing master->bits_per_word_mask = SPI_BPW_MASK(16) | SPI_BPW_MASK(8) | SPI_BPW_MASK(4); 691420b82f8SEmil Renner Berthing master->min_speed_hz = rs->freq / BAUDR_SCKDV_MAX; 692420b82f8SEmil Renner Berthing master->max_speed_hz = min(rs->freq / BAUDR_SCKDV_MIN, MAX_SCLK_OUT); 69364e36824Saddy ke 69464e36824Saddy ke master->set_cs = rockchip_spi_set_cs; 69564e36824Saddy ke master->transfer_one = rockchip_spi_transfer_one; 6965185a81cSBrian Norris master->max_transfer_size = rockchip_spi_max_transfer_size; 6972291793cSAndy Shevchenko master->handle_err = rockchip_spi_handle_err; 698c863795cSJeffy Chen master->flags = SPI_MASTER_GPIO_SS; 69964e36824Saddy ke 700eee06a9eSEmil Renner Berthing master->dma_tx = dma_request_chan(rs->dev, "tx"); 701eee06a9eSEmil Renner Berthing if (IS_ERR(master->dma_tx)) { 70261cadcf4SShawn Lin /* Check tx to see if we need defer probing driver */ 703eee06a9eSEmil Renner Berthing if (PTR_ERR(master->dma_tx) == -EPROBE_DEFER) { 70461cadcf4SShawn Lin ret = -EPROBE_DEFER; 705c351587eSJeffy Chen goto err_disable_pm_runtime; 70661cadcf4SShawn Lin } 70764e36824Saddy ke dev_warn(rs->dev, "Failed to request TX DMA channel\n"); 708eee06a9eSEmil Renner Berthing master->dma_tx = NULL; 70964e36824Saddy ke } 710e4c0e06fSShawn Lin 711eee06a9eSEmil Renner Berthing master->dma_rx = dma_request_chan(rs->dev, "rx"); 712eee06a9eSEmil Renner Berthing if (IS_ERR(master->dma_rx)) { 713eee06a9eSEmil Renner Berthing if (PTR_ERR(master->dma_rx) == -EPROBE_DEFER) { 714e4c0e06fSShawn Lin ret = -EPROBE_DEFER; 7155de7ed0cSDan Carpenter goto err_free_dma_tx; 716e4c0e06fSShawn Lin } 71764e36824Saddy ke dev_warn(rs->dev, "Failed to request RX DMA channel\n"); 718eee06a9eSEmil Renner Berthing master->dma_rx = NULL; 71964e36824Saddy ke } 72064e36824Saddy ke 721eee06a9eSEmil Renner Berthing if (master->dma_tx && master->dma_rx) { 722eee06a9eSEmil Renner Berthing rs->dma_addr_tx = mem->start + ROCKCHIP_SPI_TXDR; 723eee06a9eSEmil Renner Berthing rs->dma_addr_rx = mem->start + ROCKCHIP_SPI_RXDR; 72464e36824Saddy ke master->can_dma = rockchip_spi_can_dma; 72564e36824Saddy ke } 72664e36824Saddy ke 72764e36824Saddy ke ret = devm_spi_register_master(&pdev->dev, master); 72843de979dSJeffy Chen if (ret < 0) { 72964e36824Saddy ke dev_err(&pdev->dev, "Failed to register master\n"); 730c351587eSJeffy Chen goto err_free_dma_rx; 73164e36824Saddy ke } 73264e36824Saddy ke 73364e36824Saddy ke return 0; 73464e36824Saddy ke 735c351587eSJeffy Chen err_free_dma_rx: 736eee06a9eSEmil Renner Berthing if (master->dma_rx) 737eee06a9eSEmil Renner Berthing dma_release_channel(master->dma_rx); 7385de7ed0cSDan Carpenter err_free_dma_tx: 739eee06a9eSEmil Renner Berthing if (master->dma_tx) 740eee06a9eSEmil Renner Berthing dma_release_channel(master->dma_tx); 741c351587eSJeffy Chen err_disable_pm_runtime: 742c351587eSJeffy Chen pm_runtime_disable(&pdev->dev); 743c351587eSJeffy Chen err_disable_spiclk: 74464e36824Saddy ke clk_disable_unprepare(rs->spiclk); 745c351587eSJeffy Chen err_disable_apbclk: 74664e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 747c351587eSJeffy Chen err_put_master: 74864e36824Saddy ke spi_master_put(master); 74964e36824Saddy ke 75064e36824Saddy ke return ret; 75164e36824Saddy ke } 75264e36824Saddy ke 75364e36824Saddy ke static int rockchip_spi_remove(struct platform_device *pdev) 75464e36824Saddy ke { 75564e36824Saddy ke struct spi_master *master = spi_master_get(platform_get_drvdata(pdev)); 75664e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 75764e36824Saddy ke 7586a06e895SJeffy Chen pm_runtime_get_sync(&pdev->dev); 75964e36824Saddy ke 76064e36824Saddy ke clk_disable_unprepare(rs->spiclk); 76164e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 76264e36824Saddy ke 7636a06e895SJeffy Chen pm_runtime_put_noidle(&pdev->dev); 7646a06e895SJeffy Chen pm_runtime_disable(&pdev->dev); 7656a06e895SJeffy Chen pm_runtime_set_suspended(&pdev->dev); 7666a06e895SJeffy Chen 767eee06a9eSEmil Renner Berthing if (master->dma_tx) 768eee06a9eSEmil Renner Berthing dma_release_channel(master->dma_tx); 769eee06a9eSEmil Renner Berthing if (master->dma_rx) 770eee06a9eSEmil Renner Berthing dma_release_channel(master->dma_rx); 77164e36824Saddy ke 772844c9f47SShawn Lin spi_master_put(master); 773844c9f47SShawn Lin 77464e36824Saddy ke return 0; 77564e36824Saddy ke } 77664e36824Saddy ke 77764e36824Saddy ke #ifdef CONFIG_PM_SLEEP 77864e36824Saddy ke static int rockchip_spi_suspend(struct device *dev) 77964e36824Saddy ke { 78043de979dSJeffy Chen int ret; 78164e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 78264e36824Saddy ke 783d790c342SEmil Renner Berthing ret = spi_master_suspend(master); 78443de979dSJeffy Chen if (ret < 0) 78564e36824Saddy ke return ret; 78664e36824Saddy ke 787d38c4ae1SJeffy Chen ret = pm_runtime_force_suspend(dev); 788d38c4ae1SJeffy Chen if (ret < 0) 789d38c4ae1SJeffy Chen return ret; 79064e36824Saddy ke 79123e291c2SBrian Norris pinctrl_pm_select_sleep_state(dev); 79223e291c2SBrian Norris 79343de979dSJeffy Chen return 0; 79464e36824Saddy ke } 79564e36824Saddy ke 79664e36824Saddy ke static int rockchip_spi_resume(struct device *dev) 79764e36824Saddy ke { 79843de979dSJeffy Chen int ret; 79964e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 80064e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 80164e36824Saddy ke 80223e291c2SBrian Norris pinctrl_pm_select_default_state(dev); 80323e291c2SBrian Norris 804d38c4ae1SJeffy Chen ret = pm_runtime_force_resume(dev); 80564e36824Saddy ke if (ret < 0) 80664e36824Saddy ke return ret; 80764e36824Saddy ke 808d790c342SEmil Renner Berthing ret = spi_master_resume(master); 80964e36824Saddy ke if (ret < 0) { 81064e36824Saddy ke clk_disable_unprepare(rs->spiclk); 81164e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 81264e36824Saddy ke } 81364e36824Saddy ke 81443de979dSJeffy Chen return 0; 81564e36824Saddy ke } 81664e36824Saddy ke #endif /* CONFIG_PM_SLEEP */ 81764e36824Saddy ke 818ec833050SRafael J. Wysocki #ifdef CONFIG_PM 81964e36824Saddy ke static int rockchip_spi_runtime_suspend(struct device *dev) 82064e36824Saddy ke { 82164e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 82264e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 82364e36824Saddy ke 82464e36824Saddy ke clk_disable_unprepare(rs->spiclk); 82564e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 82664e36824Saddy ke 82764e36824Saddy ke return 0; 82864e36824Saddy ke } 82964e36824Saddy ke 83064e36824Saddy ke static int rockchip_spi_runtime_resume(struct device *dev) 83164e36824Saddy ke { 83264e36824Saddy ke int ret; 83364e36824Saddy ke struct spi_master *master = dev_get_drvdata(dev); 83464e36824Saddy ke struct rockchip_spi *rs = spi_master_get_devdata(master); 83564e36824Saddy ke 83664e36824Saddy ke ret = clk_prepare_enable(rs->apb_pclk); 83743de979dSJeffy Chen if (ret < 0) 83864e36824Saddy ke return ret; 83964e36824Saddy ke 84064e36824Saddy ke ret = clk_prepare_enable(rs->spiclk); 84143de979dSJeffy Chen if (ret < 0) 84264e36824Saddy ke clk_disable_unprepare(rs->apb_pclk); 84364e36824Saddy ke 84443de979dSJeffy Chen return 0; 84564e36824Saddy ke } 846ec833050SRafael J. Wysocki #endif /* CONFIG_PM */ 84764e36824Saddy ke 84864e36824Saddy ke static const struct dev_pm_ops rockchip_spi_pm = { 84964e36824Saddy ke SET_SYSTEM_SLEEP_PM_OPS(rockchip_spi_suspend, rockchip_spi_resume) 85064e36824Saddy ke SET_RUNTIME_PM_OPS(rockchip_spi_runtime_suspend, 85164e36824Saddy ke rockchip_spi_runtime_resume, NULL) 85264e36824Saddy ke }; 85364e36824Saddy ke 85464e36824Saddy ke static const struct of_device_id rockchip_spi_dt_match[] = { 8556b860e69SAndy Yan { .compatible = "rockchip,rv1108-spi", }, 856aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3036-spi", }, 85764e36824Saddy ke { .compatible = "rockchip,rk3066-spi", }, 858b839b785SAddy Ke { .compatible = "rockchip,rk3188-spi", }, 859aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3228-spi", }, 860b839b785SAddy Ke { .compatible = "rockchip,rk3288-spi", }, 861aa29ea3dSCaesar Wang { .compatible = "rockchip,rk3368-spi", }, 8629b7a5622SXu Jianqun { .compatible = "rockchip,rk3399-spi", }, 86364e36824Saddy ke { }, 86464e36824Saddy ke }; 86564e36824Saddy ke MODULE_DEVICE_TABLE(of, rockchip_spi_dt_match); 86664e36824Saddy ke 86764e36824Saddy ke static struct platform_driver rockchip_spi_driver = { 86864e36824Saddy ke .driver = { 86964e36824Saddy ke .name = DRIVER_NAME, 87064e36824Saddy ke .pm = &rockchip_spi_pm, 87164e36824Saddy ke .of_match_table = of_match_ptr(rockchip_spi_dt_match), 87264e36824Saddy ke }, 87364e36824Saddy ke .probe = rockchip_spi_probe, 87464e36824Saddy ke .remove = rockchip_spi_remove, 87564e36824Saddy ke }; 87664e36824Saddy ke 87764e36824Saddy ke module_platform_driver(rockchip_spi_driver); 87864e36824Saddy ke 8795dcc44edSAddy Ke MODULE_AUTHOR("Addy Ke <addy.ke@rock-chips.com>"); 88064e36824Saddy ke MODULE_DESCRIPTION("ROCKCHIP SPI Controller Driver"); 88164e36824Saddy ke MODULE_LICENSE("GPL v2"); 882