1 // SPDX-License-Identifier: GPL-2.0 2 // 3 // Copyright (c) 2011-2015 Samsung Electronics Co., Ltd. 4 // http://www.samsung.com/ 5 // 6 // Exynos3250 - CPU PMU (Power Management Unit) support 7 8 #include <linux/array_size.h> 9 #include <linux/soc/samsung/exynos-regs-pmu.h> 10 #include <linux/soc/samsung/exynos-pmu.h> 11 12 #include "exynos-pmu.h" 13 14 static const struct exynos_pmu_conf exynos3250_pmu_config[] = { 15 /* { .offset = offset, .val = { AFTR, W-AFTR, SLEEP } */ 16 { EXYNOS3_ARM_CORE0_SYS_PWR_REG, { 0x0, 0x0, 0x2} }, 17 { EXYNOS3_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 18 { EXYNOS3_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 19 { EXYNOS3_ARM_CORE1_SYS_PWR_REG, { 0x0, 0x0, 0x2} }, 20 { EXYNOS3_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 21 { EXYNOS3_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 22 { EXYNOS3_ISP_ARM_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 23 { EXYNOS3_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 24 { EXYNOS3_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG, { 0x0, 0x0, 0x0} }, 25 { EXYNOS3_ARM_COMMON_SYS_PWR_REG, { 0x0, 0x0, 0x2} }, 26 { EXYNOS3_ARM_L2_SYS_PWR_REG, { 0x0, 0x0, 0x3} }, 27 { EXYNOS3_CMU_ACLKSTOP_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 28 { EXYNOS3_CMU_SCLKSTOP_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 29 { EXYNOS3_CMU_RESET_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 30 { EXYNOS3_DRAM_FREQ_DOWN_SYS_PWR_REG, { 0x1, 0x1, 0x1} }, 31 { EXYNOS3_DDRPHY_DLLOFF_SYS_PWR_REG, { 0x1, 0x1, 0x1} }, 32 { EXYNOS3_LPDDR_PHY_DLL_LOCK_SYS_PWR_REG, { 0x1, 0x1, 0x1} }, 33 { EXYNOS3_CMU_ACLKSTOP_COREBLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 34 { EXYNOS3_CMU_SCLKSTOP_COREBLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 35 { EXYNOS3_CMU_RESET_COREBLK_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 36 { EXYNOS3_APLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 37 { EXYNOS3_MPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 38 { EXYNOS3_BPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 39 { EXYNOS3_VPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 40 { EXYNOS3_EPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 41 { EXYNOS3_UPLL_SYSCLK_SYS_PWR_REG, { 0x1, 0x1, 0x1} }, 42 { EXYNOS3_EPLLUSER_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 43 { EXYNOS3_MPLLUSER_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 44 { EXYNOS3_BPLLUSER_SYSCLK_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 45 { EXYNOS3_CMU_CLKSTOP_CAM_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 46 { EXYNOS3_CMU_CLKSTOP_MFC_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 47 { EXYNOS3_CMU_CLKSTOP_G3D_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 48 { EXYNOS3_CMU_CLKSTOP_LCD0_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 49 { EXYNOS3_CMU_CLKSTOP_ISP_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 50 { EXYNOS3_CMU_CLKSTOP_MAUDIO_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 51 { EXYNOS3_CMU_RESET_CAM_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 52 { EXYNOS3_CMU_RESET_MFC_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 53 { EXYNOS3_CMU_RESET_G3D_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 54 { EXYNOS3_CMU_RESET_LCD0_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 55 { EXYNOS3_CMU_RESET_ISP_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 56 { EXYNOS3_CMU_RESET_MAUDIO_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 57 { EXYNOS3_TOP_BUS_SYS_PWR_REG, { 0x3, 0x0, 0x0} }, 58 { EXYNOS3_TOP_RETENTION_SYS_PWR_REG, { 0x1, 0x1, 0x1} }, 59 { EXYNOS3_TOP_PWR_SYS_PWR_REG, { 0x3, 0x3, 0x3} }, 60 { EXYNOS3_TOP_BUS_COREBLK_SYS_PWR_REG, { 0x3, 0x0, 0x0} }, 61 { EXYNOS3_TOP_RETENTION_COREBLK_SYS_PWR_REG, { 0x1, 0x1, 0x1} }, 62 { EXYNOS3_TOP_PWR_COREBLK_SYS_PWR_REG, { 0x3, 0x3, 0x3} }, 63 { EXYNOS3_LOGIC_RESET_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 64 { EXYNOS3_OSCCLK_GATE_SYS_PWR_REG, { 0x1, 0x1, 0x1} }, 65 { EXYNOS3_LOGIC_RESET_COREBLK_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 66 { EXYNOS3_OSCCLK_GATE_COREBLK_SYS_PWR_REG, { 0x1, 0x0, 0x1} }, 67 { EXYNOS3_PAD_RETENTION_DRAM_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 68 { EXYNOS3_PAD_RETENTION_MAUDIO_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 69 { EXYNOS3_PAD_RETENTION_GPIO_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 70 { EXYNOS3_PAD_RETENTION_UART_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 71 { EXYNOS3_PAD_RETENTION_MMC0_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 72 { EXYNOS3_PAD_RETENTION_MMC1_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 73 { EXYNOS3_PAD_RETENTION_MMC2_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 74 { EXYNOS3_PAD_RETENTION_SPI_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 75 { EXYNOS3_PAD_RETENTION_EBIA_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 76 { EXYNOS3_PAD_RETENTION_EBIB_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 77 { EXYNOS3_PAD_RETENTION_JTAG_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 78 { EXYNOS3_PAD_ISOLATION_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 79 { EXYNOS3_PAD_ALV_SEL_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 80 { EXYNOS3_XUSBXTI_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 81 { EXYNOS3_XXTI_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 82 { EXYNOS3_EXT_REGULATOR_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 83 { EXYNOS3_EXT_REGULATOR_COREBLK_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 84 { EXYNOS3_GPIO_MODE_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 85 { EXYNOS3_GPIO_MODE_MAUDIO_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 86 { EXYNOS3_TOP_ASB_RESET_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 87 { EXYNOS3_TOP_ASB_ISOLATION_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 88 { EXYNOS3_TOP_ASB_RESET_COREBLK_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 89 { EXYNOS3_TOP_ASB_ISOLATION_COREBLK_SYS_PWR_REG, { 0x1, 0x1, 0x0} }, 90 { EXYNOS3_CAM_SYS_PWR_REG, { 0x7, 0x0, 0x0} }, 91 { EXYNOS3_MFC_SYS_PWR_REG, { 0x7, 0x0, 0x0} }, 92 { EXYNOS3_G3D_SYS_PWR_REG, { 0x7, 0x0, 0x0} }, 93 { EXYNOS3_LCD0_SYS_PWR_REG, { 0x7, 0x0, 0x0} }, 94 { EXYNOS3_ISP_SYS_PWR_REG, { 0x7, 0x0, 0x0} }, 95 { EXYNOS3_MAUDIO_SYS_PWR_REG, { 0x7, 0x0, 0x0} }, 96 { EXYNOS3_CMU_SYSCLK_ISP_SYS_PWR_REG, { 0x1, 0x0, 0x0} }, 97 { PMU_TABLE_END,}, 98 }; 99 100 static unsigned int const exynos3250_list_feed[] = { 101 EXYNOS3_ARM_CORE_OPTION(0), 102 EXYNOS3_ARM_CORE_OPTION(1), 103 EXYNOS3_ARM_CORE_OPTION(2), 104 EXYNOS3_ARM_CORE_OPTION(3), 105 EXYNOS3_ARM_COMMON_OPTION, 106 EXYNOS3_TOP_PWR_OPTION, 107 EXYNOS3_CORE_TOP_PWR_OPTION, 108 S5P_CAM_OPTION, 109 S5P_MFC_OPTION, 110 S5P_G3D_OPTION, 111 S5P_LCD0_OPTION, 112 S5P_ISP_OPTION, 113 }; 114 115 static void exynos3250_powerdown_conf_extra(enum sys_powerdown mode) 116 { 117 unsigned int i; 118 unsigned int tmp; 119 120 /* Enable only SC_FEEDBACK */ 121 for (i = 0; i < ARRAY_SIZE(exynos3250_list_feed); i++) { 122 tmp = pmu_raw_readl(exynos3250_list_feed[i]); 123 tmp &= ~(EXYNOS3_OPTION_USE_SC_COUNTER); 124 tmp |= EXYNOS3_OPTION_USE_SC_FEEDBACK; 125 pmu_raw_writel(tmp, exynos3250_list_feed[i]); 126 } 127 128 if (mode != SYS_SLEEP) 129 return; 130 131 pmu_raw_writel(XUSBXTI_DURATION, EXYNOS3_XUSBXTI_DURATION); 132 pmu_raw_writel(XXTI_DURATION, EXYNOS3_XXTI_DURATION); 133 pmu_raw_writel(EXT_REGULATOR_DURATION, EXYNOS3_EXT_REGULATOR_DURATION); 134 pmu_raw_writel(EXT_REGULATOR_COREBLK_DURATION, 135 EXYNOS3_EXT_REGULATOR_COREBLK_DURATION); 136 } 137 138 static void exynos3250_pmu_init(void) 139 { 140 unsigned int value; 141 142 /* 143 * To prevent from issuing new bus request form L2 memory system 144 * If core status is power down, should be set '1' to L2 power down 145 */ 146 value = pmu_raw_readl(EXYNOS3_ARM_COMMON_OPTION); 147 value |= EXYNOS3_OPTION_SKIP_DEACTIVATE_ACEACP_IN_PWDN; 148 pmu_raw_writel(value, EXYNOS3_ARM_COMMON_OPTION); 149 150 /* Enable USE_STANDBY_WFI for all CORE */ 151 pmu_raw_writel(S5P_USE_STANDBY_WFI_ALL, S5P_CENTRAL_SEQ_OPTION); 152 153 /* 154 * Set PSHOLD port for output high 155 */ 156 value = pmu_raw_readl(S5P_PS_HOLD_CONTROL); 157 value |= S5P_PS_HOLD_OUTPUT_HIGH; 158 pmu_raw_writel(value, S5P_PS_HOLD_CONTROL); 159 160 /* 161 * Enable signal for PSHOLD port 162 */ 163 value = pmu_raw_readl(S5P_PS_HOLD_CONTROL); 164 value |= S5P_PS_HOLD_EN; 165 pmu_raw_writel(value, S5P_PS_HOLD_CONTROL); 166 } 167 168 const struct exynos_pmu_data exynos3250_pmu_data = { 169 .pmu_config = exynos3250_pmu_config, 170 .pmu_init = exynos3250_pmu_init, 171 .powerdown_conf_extra = exynos3250_powerdown_conf_extra, 172 }; 173