xref: /linux/drivers/scsi/smartpqi/smartpqi.h (revision 7a012c23c7a7d9cdc7b6db0e8837f8a413dbe436)
12cc37b15SDon Brace /* SPDX-License-Identifier: GPL-2.0 */
26c223761SKevin Barnett /*
36c223761SKevin Barnett  *    driver for Microsemi PQI-based storage controllers
42a712681SDon Brace  *    Copyright (c) 2019-2020 Microchip Technology Inc. and its subsidiaries
52f4c4b92SDon Brace  *    Copyright (c) 2016-2018 Microsemi Corporation
66c223761SKevin Barnett  *    Copyright (c) 2016 PMC-Sierra, Inc.
76c223761SKevin Barnett  *
82f4c4b92SDon Brace  *    Questions/Comments/Bugfixes to storagedev@microchip.com
96c223761SKevin Barnett  *
106c223761SKevin Barnett  */
116c223761SKevin Barnett 
12ebaec8e3SCorentin Labbe #include <linux/io-64-nonatomic-lo-hi.h>
13ebaec8e3SCorentin Labbe 
146c223761SKevin Barnett #if !defined(_SMARTPQI_H)
156c223761SKevin Barnett #define _SMARTPQI_H
166c223761SKevin Barnett 
173d46a59aSDon Brace #include <scsi/scsi_host.h>
183d46a59aSDon Brace #include <linux/bsg-lib.h>
193d46a59aSDon Brace 
206c223761SKevin Barnett #pragma pack(1)
216c223761SKevin Barnett 
226c223761SKevin Barnett #define PQI_DEVICE_SIGNATURE	"PQI DREG"
236c223761SKevin Barnett 
246c223761SKevin Barnett /* This structure is defined by the PQI specification. */
256c223761SKevin Barnett struct pqi_device_registers {
266c223761SKevin Barnett 	__le64	signature;
276c223761SKevin Barnett 	u8	function_and_status_code;
286c223761SKevin Barnett 	u8	reserved[7];
296c223761SKevin Barnett 	u8	max_admin_iq_elements;
306c223761SKevin Barnett 	u8	max_admin_oq_elements;
316c223761SKevin Barnett 	u8	admin_iq_element_length;	/* in 16-byte units */
326c223761SKevin Barnett 	u8	admin_oq_element_length;	/* in 16-byte units */
336c223761SKevin Barnett 	__le16	max_reset_timeout;		/* in 100-millisecond units */
346c223761SKevin Barnett 	u8	reserved1[2];
356c223761SKevin Barnett 	__le32	legacy_intx_status;
366c223761SKevin Barnett 	__le32	legacy_intx_mask_set;
376c223761SKevin Barnett 	__le32	legacy_intx_mask_clear;
386c223761SKevin Barnett 	u8	reserved2[28];
396c223761SKevin Barnett 	__le32	device_status;
406c223761SKevin Barnett 	u8	reserved3[4];
416c223761SKevin Barnett 	__le64	admin_iq_pi_offset;
426c223761SKevin Barnett 	__le64	admin_oq_ci_offset;
436c223761SKevin Barnett 	__le64	admin_iq_element_array_addr;
446c223761SKevin Barnett 	__le64	admin_oq_element_array_addr;
456c223761SKevin Barnett 	__le64	admin_iq_ci_addr;
466c223761SKevin Barnett 	__le64	admin_oq_pi_addr;
476c223761SKevin Barnett 	u8	admin_iq_num_elements;
486c223761SKevin Barnett 	u8	admin_oq_num_elements;
496c223761SKevin Barnett 	__le16	admin_queue_int_msg_num;
506c223761SKevin Barnett 	u8	reserved4[4];
516c223761SKevin Barnett 	__le32	device_error;
526c223761SKevin Barnett 	u8	reserved5[4];
536c223761SKevin Barnett 	__le64	error_details;
546c223761SKevin Barnett 	__le32	device_reset;
556c223761SKevin Barnett 	__le32	power_action;
566c223761SKevin Barnett 	u8	reserved6[104];
576c223761SKevin Barnett };
586c223761SKevin Barnett 
596c223761SKevin Barnett /*
606c223761SKevin Barnett  * controller registers
616c223761SKevin Barnett  *
62061ef06aSKevin Barnett  * These are defined by the Microsemi implementation.
636c223761SKevin Barnett  *
646c223761SKevin Barnett  * Some registers (those named sis_*) are only used when in
656c223761SKevin Barnett  * legacy SIS mode before we transition the controller into
666c223761SKevin Barnett  * PQI mode.  There are a number of other SIS mode registers,
676c223761SKevin Barnett  * but we don't use them, so only the SIS registers that we
686c223761SKevin Barnett  * care about are defined here.  The offsets mentioned in the
696c223761SKevin Barnett  * comments are the offsets from the PCIe BAR 0.
706c223761SKevin Barnett  */
716c223761SKevin Barnett struct pqi_ctrl_registers {
726c223761SKevin Barnett 	u8	reserved[0x20];
736c223761SKevin Barnett 	__le32	sis_host_to_ctrl_doorbell;		/* 20h */
746c223761SKevin Barnett 	u8	reserved1[0x34 - (0x20 + sizeof(__le32))];
756c223761SKevin Barnett 	__le32	sis_interrupt_mask;			/* 34h */
766c223761SKevin Barnett 	u8	reserved2[0x9c - (0x34 + sizeof(__le32))];
776c223761SKevin Barnett 	__le32	sis_ctrl_to_host_doorbell;		/* 9Ch */
786c223761SKevin Barnett 	u8	reserved3[0xa0 - (0x9c + sizeof(__le32))];
796c223761SKevin Barnett 	__le32	sis_ctrl_to_host_doorbell_clear;	/* A0h */
80ff6abb73SKevin Barnett 	u8	reserved4[0xb0 - (0xa0 + sizeof(__le32))];
81ff6abb73SKevin Barnett 	__le32	sis_driver_scratch;			/* B0h */
822708a256SKevin Barnett 	__le32  sis_product_identifier;			/* B4h */
832708a256SKevin Barnett 	u8	reserved5[0xbc - (0xb4 + sizeof(__le32))];
846c223761SKevin Barnett 	__le32	sis_firmware_status;			/* BCh */
85ff6abb73SKevin Barnett 	u8	reserved6[0x1000 - (0xbc + sizeof(__le32))];
866c223761SKevin Barnett 	__le32	sis_mailbox[8];				/* 1000h */
87ff6abb73SKevin Barnett 	u8	reserved7[0x4000 - (0x1000 + (sizeof(__le32) * 8))];
886c223761SKevin Barnett 	/*
896c223761SKevin Barnett 	 * The PQI spec states that the PQI registers should be at
906c223761SKevin Barnett 	 * offset 0 from the PCIe BAR 0.  However, we can't map
916c223761SKevin Barnett 	 * them at offset 0 because that would break compatibility
926c223761SKevin Barnett 	 * with the SIS registers.  So we map them at offset 4000h.
936c223761SKevin Barnett 	 */
946c223761SKevin Barnett 	struct pqi_device_registers pqi_registers;	/* 4000h */
956c223761SKevin Barnett };
966c223761SKevin Barnett 
974fd22c13SMahesh Rajashekhara #if ((HZ) < 1000)
984fd22c13SMahesh Rajashekhara #define PQI_HZ  1000
994fd22c13SMahesh Rajashekhara #else
1004fd22c13SMahesh Rajashekhara #define PQI_HZ  (HZ)
1014fd22c13SMahesh Rajashekhara #endif
1024fd22c13SMahesh Rajashekhara 
1036c223761SKevin Barnett #define PQI_DEVICE_REGISTERS_OFFSET	0x4000
1046c223761SKevin Barnett 
1056c223761SKevin Barnett enum pqi_io_path {
1066c223761SKevin Barnett 	RAID_PATH = 0,
1076c223761SKevin Barnett 	AIO_PATH = 1
1086c223761SKevin Barnett };
1096c223761SKevin Barnett 
110061ef06aSKevin Barnett enum pqi_irq_mode {
111061ef06aSKevin Barnett 	IRQ_MODE_NONE,
112061ef06aSKevin Barnett 	IRQ_MODE_INTX,
113061ef06aSKevin Barnett 	IRQ_MODE_MSIX
114061ef06aSKevin Barnett };
115061ef06aSKevin Barnett 
1166c223761SKevin Barnett struct pqi_sg_descriptor {
1176c223761SKevin Barnett 	__le64	address;
1186c223761SKevin Barnett 	__le32	length;
1196c223761SKevin Barnett 	__le32	flags;
1206c223761SKevin Barnett };
1216c223761SKevin Barnett 
1226c223761SKevin Barnett /* manifest constants for the flags field of pqi_sg_descriptor */
1236c223761SKevin Barnett #define CISS_SG_LAST	0x40000000
1246c223761SKevin Barnett #define CISS_SG_CHAIN	0x80000000
1256c223761SKevin Barnett 
1266c223761SKevin Barnett struct pqi_iu_header {
1276c223761SKevin Barnett 	u8	iu_type;
1286c223761SKevin Barnett 	u8	reserved;
1296c223761SKevin Barnett 	__le16	iu_length;	/* in bytes - does not include the length */
1306c223761SKevin Barnett 				/* of this header */
1316c223761SKevin Barnett 	__le16	response_queue_id;	/* specifies the OQ where the */
1326c223761SKevin Barnett 					/*   response IU is to be delivered */
1336c223761SKevin Barnett 	u8	work_area[2];	/* reserved for driver use */
1346c223761SKevin Barnett };
1356c223761SKevin Barnett 
1366c223761SKevin Barnett /*
1376c223761SKevin Barnett  * According to the PQI spec, the IU header is only the first 4 bytes of our
1386c223761SKevin Barnett  * pqi_iu_header structure.
1396c223761SKevin Barnett  */
1406c223761SKevin Barnett #define PQI_REQUEST_HEADER_LENGTH	4
1416c223761SKevin Barnett 
1426c223761SKevin Barnett struct pqi_general_admin_request {
1436c223761SKevin Barnett 	struct pqi_iu_header header;
1446c223761SKevin Barnett 	__le16	request_id;
1456c223761SKevin Barnett 	u8	function_code;
1466c223761SKevin Barnett 	union {
1476c223761SKevin Barnett 		struct {
1486c223761SKevin Barnett 			u8	reserved[33];
1496c223761SKevin Barnett 			__le32	buffer_length;
1506c223761SKevin Barnett 			struct pqi_sg_descriptor sg_descriptor;
1516c223761SKevin Barnett 		} report_device_capability;
1526c223761SKevin Barnett 
1536c223761SKevin Barnett 		struct {
1546c223761SKevin Barnett 			u8	reserved;
1556c223761SKevin Barnett 			__le16	queue_id;
1566c223761SKevin Barnett 			u8	reserved1[2];
1576c223761SKevin Barnett 			__le64	element_array_addr;
1586c223761SKevin Barnett 			__le64	ci_addr;
1596c223761SKevin Barnett 			__le16	num_elements;
1606c223761SKevin Barnett 			__le16	element_length;
1616c223761SKevin Barnett 			u8	queue_protocol;
1626c223761SKevin Barnett 			u8	reserved2[23];
1636c223761SKevin Barnett 			__le32	vendor_specific;
1646c223761SKevin Barnett 		} create_operational_iq;
1656c223761SKevin Barnett 
1666c223761SKevin Barnett 		struct {
1676c223761SKevin Barnett 			u8	reserved;
1686c223761SKevin Barnett 			__le16	queue_id;
1696c223761SKevin Barnett 			u8	reserved1[2];
1706c223761SKevin Barnett 			__le64	element_array_addr;
1716c223761SKevin Barnett 			__le64	pi_addr;
1726c223761SKevin Barnett 			__le16	num_elements;
1736c223761SKevin Barnett 			__le16	element_length;
1746c223761SKevin Barnett 			u8	queue_protocol;
1756c223761SKevin Barnett 			u8	reserved2[3];
1766c223761SKevin Barnett 			__le16	int_msg_num;
1776c223761SKevin Barnett 			__le16	coalescing_count;
1786c223761SKevin Barnett 			__le32	min_coalescing_time;
1796c223761SKevin Barnett 			__le32	max_coalescing_time;
1806c223761SKevin Barnett 			u8	reserved3[8];
1816c223761SKevin Barnett 			__le32	vendor_specific;
1826c223761SKevin Barnett 		} create_operational_oq;
1836c223761SKevin Barnett 
1846c223761SKevin Barnett 		struct {
1856c223761SKevin Barnett 			u8	reserved;
1866c223761SKevin Barnett 			__le16	queue_id;
1876c223761SKevin Barnett 			u8	reserved1[50];
1886c223761SKevin Barnett 		} delete_operational_queue;
1896c223761SKevin Barnett 
1906c223761SKevin Barnett 		struct {
1916c223761SKevin Barnett 			u8	reserved;
1926c223761SKevin Barnett 			__le16	queue_id;
1936c223761SKevin Barnett 			u8	reserved1[46];
1946c223761SKevin Barnett 			__le32	vendor_specific;
1956c223761SKevin Barnett 		} change_operational_iq_properties;
1966c223761SKevin Barnett 
1976c223761SKevin Barnett 	} data;
1986c223761SKevin Barnett };
1996c223761SKevin Barnett 
2006c223761SKevin Barnett struct pqi_general_admin_response {
2016c223761SKevin Barnett 	struct pqi_iu_header header;
2026c223761SKevin Barnett 	__le16	request_id;
2036c223761SKevin Barnett 	u8	function_code;
2046c223761SKevin Barnett 	u8	status;
2056c223761SKevin Barnett 	union {
2066c223761SKevin Barnett 		struct {
2076c223761SKevin Barnett 			u8	status_descriptor[4];
2086c223761SKevin Barnett 			__le64	iq_pi_offset;
2096c223761SKevin Barnett 			u8	reserved[40];
2106c223761SKevin Barnett 		} create_operational_iq;
2116c223761SKevin Barnett 
2126c223761SKevin Barnett 		struct {
2136c223761SKevin Barnett 			u8	status_descriptor[4];
2146c223761SKevin Barnett 			__le64	oq_ci_offset;
2156c223761SKevin Barnett 			u8	reserved[40];
2166c223761SKevin Barnett 		} create_operational_oq;
2176c223761SKevin Barnett 	} data;
2186c223761SKevin Barnett };
2196c223761SKevin Barnett 
2206c223761SKevin Barnett struct pqi_iu_layer_descriptor {
2216c223761SKevin Barnett 	u8	inbound_spanning_supported : 1;
2226c223761SKevin Barnett 	u8	reserved : 7;
2236c223761SKevin Barnett 	u8	reserved1[5];
2246c223761SKevin Barnett 	__le16	max_inbound_iu_length;
2256c223761SKevin Barnett 	u8	outbound_spanning_supported : 1;
2266c223761SKevin Barnett 	u8	reserved2 : 7;
2276c223761SKevin Barnett 	u8	reserved3[5];
2286c223761SKevin Barnett 	__le16	max_outbound_iu_length;
2296c223761SKevin Barnett };
2306c223761SKevin Barnett 
2316c223761SKevin Barnett struct pqi_device_capability {
2326c223761SKevin Barnett 	__le16	data_length;
2336c223761SKevin Barnett 	u8	reserved[6];
2346c223761SKevin Barnett 	u8	iq_arbitration_priority_support_bitmask;
2356c223761SKevin Barnett 	u8	maximum_aw_a;
2366c223761SKevin Barnett 	u8	maximum_aw_b;
2376c223761SKevin Barnett 	u8	maximum_aw_c;
2386c223761SKevin Barnett 	u8	max_arbitration_burst : 3;
2396c223761SKevin Barnett 	u8	reserved1 : 4;
2406c223761SKevin Barnett 	u8	iqa : 1;
2416c223761SKevin Barnett 	u8	reserved2[2];
2426c223761SKevin Barnett 	u8	iq_freeze : 1;
2436c223761SKevin Barnett 	u8	reserved3 : 7;
2446c223761SKevin Barnett 	__le16	max_inbound_queues;
2456c223761SKevin Barnett 	__le16	max_elements_per_iq;
2466c223761SKevin Barnett 	u8	reserved4[4];
2476c223761SKevin Barnett 	__le16	max_iq_element_length;
2486c223761SKevin Barnett 	__le16	min_iq_element_length;
2496c223761SKevin Barnett 	u8	reserved5[2];
2506c223761SKevin Barnett 	__le16	max_outbound_queues;
2516c223761SKevin Barnett 	__le16	max_elements_per_oq;
2526c223761SKevin Barnett 	__le16	intr_coalescing_time_granularity;
2536c223761SKevin Barnett 	__le16	max_oq_element_length;
2546c223761SKevin Barnett 	__le16	min_oq_element_length;
2556c223761SKevin Barnett 	u8	reserved6[24];
2566c223761SKevin Barnett 	struct pqi_iu_layer_descriptor iu_layer_descriptors[32];
2576c223761SKevin Barnett };
2586c223761SKevin Barnett 
2596c223761SKevin Barnett #define PQI_MAX_EMBEDDED_SG_DESCRIPTORS		4
2606702d2c4SDon Brace #define PQI_MAX_EMBEDDED_R56_SG_DESCRIPTORS	3
2616c223761SKevin Barnett 
2626c223761SKevin Barnett struct pqi_raid_path_request {
2636c223761SKevin Barnett 	struct pqi_iu_header header;
2646c223761SKevin Barnett 	__le16	request_id;
2656c223761SKevin Barnett 	__le16	nexus_id;
2666c223761SKevin Barnett 	__le32	buffer_length;
2676c223761SKevin Barnett 	u8	lun_number[8];
2686c223761SKevin Barnett 	__le16	protocol_specific;
2696c223761SKevin Barnett 	u8	data_direction : 2;
2706c223761SKevin Barnett 	u8	partial : 1;
2716c223761SKevin Barnett 	u8	reserved1 : 4;
2726c223761SKevin Barnett 	u8	fence : 1;
2736c223761SKevin Barnett 	__le16	error_index;
2746c223761SKevin Barnett 	u8	reserved2;
2756c223761SKevin Barnett 	u8	task_attribute : 3;
2766c223761SKevin Barnett 	u8	command_priority : 4;
2776c223761SKevin Barnett 	u8	reserved3 : 1;
2786c223761SKevin Barnett 	u8	reserved4 : 2;
2796c223761SKevin Barnett 	u8	additional_cdb_bytes_usage : 3;
2806c223761SKevin Barnett 	u8	reserved5 : 3;
28121432010Skoshyaji 	u8	cdb[16];
28221432010Skoshyaji 	u8	reserved6[12];
28321432010Skoshyaji 	__le32	timeout;
2846c223761SKevin Barnett 	struct pqi_sg_descriptor
2856c223761SKevin Barnett 		sg_descriptors[PQI_MAX_EMBEDDED_SG_DESCRIPTORS];
2866c223761SKevin Barnett };
2876c223761SKevin Barnett 
2886c223761SKevin Barnett struct pqi_aio_path_request {
2896c223761SKevin Barnett 	struct pqi_iu_header header;
2906c223761SKevin Barnett 	__le16	request_id;
2916c223761SKevin Barnett 	u8	reserved1[2];
2926c223761SKevin Barnett 	__le32	nexus_id;
2936c223761SKevin Barnett 	__le32	buffer_length;
2946c223761SKevin Barnett 	u8	data_direction : 2;
2956c223761SKevin Barnett 	u8	partial : 1;
2966c223761SKevin Barnett 	u8	memory_type : 1;
2976c223761SKevin Barnett 	u8	fence : 1;
2986c223761SKevin Barnett 	u8	encryption_enable : 1;
2996c223761SKevin Barnett 	u8	reserved2 : 2;
3006c223761SKevin Barnett 	u8	task_attribute : 3;
3016c223761SKevin Barnett 	u8	command_priority : 4;
3026c223761SKevin Barnett 	u8	reserved3 : 1;
3036c223761SKevin Barnett 	__le16	data_encryption_key_index;
3046c223761SKevin Barnett 	__le32	encrypt_tweak_lower;
3056c223761SKevin Barnett 	__le32	encrypt_tweak_upper;
3066c223761SKevin Barnett 	u8	cdb[16];
3076c223761SKevin Barnett 	__le16	error_index;
3086c223761SKevin Barnett 	u8	num_sg_descriptors;
3096c223761SKevin Barnett 	u8	cdb_length;
3106c223761SKevin Barnett 	u8	lun_number[8];
3116c223761SKevin Barnett 	u8	reserved4[4];
3126c223761SKevin Barnett 	struct pqi_sg_descriptor
3136c223761SKevin Barnett 		sg_descriptors[PQI_MAX_EMBEDDED_SG_DESCRIPTORS];
3146c223761SKevin Barnett };
3156c223761SKevin Barnett 
316*7a012c23SDon Brace #define PQI_RAID1_NVME_XFER_LIMIT	(32 * 1024)	/* 32 KiB */
317*7a012c23SDon Brace struct pqi_aio_r1_path_request {
318*7a012c23SDon Brace 	struct pqi_iu_header header;
319*7a012c23SDon Brace 	__le16	request_id;
320*7a012c23SDon Brace 	__le16	volume_id;	/* ID of the RAID volume */
321*7a012c23SDon Brace 	__le32	it_nexus_1;	/* IT nexus of the 1st drive in the RAID volume */
322*7a012c23SDon Brace 	__le32	it_nexus_2;	/* IT nexus of the 2nd drive in the RAID volume */
323*7a012c23SDon Brace 	__le32	it_nexus_3;	/* IT nexus of the 3rd drive in the RAID volume */
324*7a012c23SDon Brace 	__le32	data_length;	/* total bytes to read/write */
325*7a012c23SDon Brace 	u8	data_direction : 2;
326*7a012c23SDon Brace 	u8	partial : 1;
327*7a012c23SDon Brace 	u8	memory_type : 1;
328*7a012c23SDon Brace 	u8	fence : 1;
329*7a012c23SDon Brace 	u8	encryption_enable : 1;
330*7a012c23SDon Brace 	u8	reserved : 2;
331*7a012c23SDon Brace 	u8	task_attribute : 3;
332*7a012c23SDon Brace 	u8	command_priority : 4;
333*7a012c23SDon Brace 	u8	reserved2 : 1;
334*7a012c23SDon Brace 	__le16	data_encryption_key_index;
335*7a012c23SDon Brace 	u8	cdb[16];
336*7a012c23SDon Brace 	__le16	error_index;
337*7a012c23SDon Brace 	u8	num_sg_descriptors;
338*7a012c23SDon Brace 	u8	cdb_length;
339*7a012c23SDon Brace 	u8	num_drives;	/* number of drives in the RAID volume (2 or 3) */
340*7a012c23SDon Brace 	u8	reserved3[3];
341*7a012c23SDon Brace 	__le32	encrypt_tweak_lower;
342*7a012c23SDon Brace 	__le32	encrypt_tweak_upper;
343*7a012c23SDon Brace 	struct pqi_sg_descriptor sg_descriptors[PQI_MAX_EMBEDDED_SG_DESCRIPTORS];
344*7a012c23SDon Brace };
345*7a012c23SDon Brace 
3466702d2c4SDon Brace struct pqi_aio_r56_path_request {
3476702d2c4SDon Brace 	struct pqi_iu_header header;
3486702d2c4SDon Brace 	__le16	request_id;
3496702d2c4SDon Brace 	__le16	volume_id;		/* ID of the RAID volume */
3506702d2c4SDon Brace 	__le32	data_it_nexus;		/* IT nexus for the data drive */
3516702d2c4SDon Brace 	__le32	p_parity_it_nexus;	/* IT nexus for the P parity drive */
3526702d2c4SDon Brace 	__le32	q_parity_it_nexus;	/* IT nexus for the Q parity drive */
3536702d2c4SDon Brace 	__le32	data_length;		/* total bytes to read/write */
3546702d2c4SDon Brace 	u8	data_direction : 2;
3556702d2c4SDon Brace 	u8	partial : 1;
3566702d2c4SDon Brace 	u8	mem_type : 1;		/* 0 = PCIe, 1 = DDR */
3576702d2c4SDon Brace 	u8	fence : 1;
3586702d2c4SDon Brace 	u8	encryption_enable : 1;
3596702d2c4SDon Brace 	u8	reserved : 2;
3606702d2c4SDon Brace 	u8	task_attribute : 3;
3616702d2c4SDon Brace 	u8	command_priority : 4;
3626702d2c4SDon Brace 	u8	reserved1 : 1;
3636702d2c4SDon Brace 	__le16	data_encryption_key_index;
3646702d2c4SDon Brace 	u8	cdb[16];
3656702d2c4SDon Brace 	__le16	error_index;
3666702d2c4SDon Brace 	u8	num_sg_descriptors;
3676702d2c4SDon Brace 	u8	cdb_length;
3686702d2c4SDon Brace 	u8	xor_multiplier;
3696702d2c4SDon Brace 	u8	reserved2[3];
3706702d2c4SDon Brace 	__le32	encrypt_tweak_lower;
3716702d2c4SDon Brace 	__le32	encrypt_tweak_upper;
3726702d2c4SDon Brace 	__le64	row;			/* row = logical LBA/blocks per row */
3736702d2c4SDon Brace 	u8	reserved3[8];
3746702d2c4SDon Brace 	struct pqi_sg_descriptor sg_descriptors[PQI_MAX_EMBEDDED_R56_SG_DESCRIPTORS];
3756702d2c4SDon Brace };
3766702d2c4SDon Brace 
3776c223761SKevin Barnett struct pqi_io_response {
3786c223761SKevin Barnett 	struct pqi_iu_header header;
3796c223761SKevin Barnett 	__le16	request_id;
3806c223761SKevin Barnett 	__le16	error_index;
3816c223761SKevin Barnett 	u8	reserved2[4];
3826c223761SKevin Barnett };
3836c223761SKevin Barnett 
3846c223761SKevin Barnett struct pqi_general_management_request {
3856c223761SKevin Barnett 	struct pqi_iu_header header;
3866c223761SKevin Barnett 	__le16	request_id;
3876c223761SKevin Barnett 	union {
3886c223761SKevin Barnett 		struct {
3896c223761SKevin Barnett 			u8	reserved[2];
3906c223761SKevin Barnett 			__le32	buffer_length;
3916c223761SKevin Barnett 			struct pqi_sg_descriptor sg_descriptors[3];
3926c223761SKevin Barnett 		} report_event_configuration;
3936c223761SKevin Barnett 
3946c223761SKevin Barnett 		struct {
3956c223761SKevin Barnett 			__le16	global_event_oq_id;
3966c223761SKevin Barnett 			__le32	buffer_length;
3976c223761SKevin Barnett 			struct pqi_sg_descriptor sg_descriptors[3];
3986c223761SKevin Barnett 		} set_event_configuration;
3996c223761SKevin Barnett 	} data;
4006c223761SKevin Barnett };
4016c223761SKevin Barnett 
4026c223761SKevin Barnett struct pqi_event_descriptor {
4036c223761SKevin Barnett 	u8	event_type;
4046c223761SKevin Barnett 	u8	reserved;
4056c223761SKevin Barnett 	__le16	oq_id;
4066c223761SKevin Barnett };
4076c223761SKevin Barnett 
4086c223761SKevin Barnett struct pqi_event_config {
4096c223761SKevin Barnett 	u8	reserved[2];
4106c223761SKevin Barnett 	u8	num_event_descriptors;
4116c223761SKevin Barnett 	u8	reserved1;
4126c223761SKevin Barnett 	struct pqi_event_descriptor descriptors[1];
4136c223761SKevin Barnett };
4146c223761SKevin Barnett 
4156c223761SKevin Barnett #define PQI_MAX_EVENT_DESCRIPTORS	255
4166c223761SKevin Barnett 
4174fd22c13SMahesh Rajashekhara #define PQI_EVENT_OFA_MEMORY_ALLOCATION	0x0
4184fd22c13SMahesh Rajashekhara #define PQI_EVENT_OFA_QUIESCE		0x1
4194fd22c13SMahesh Rajashekhara #define PQI_EVENT_OFA_CANCELLED		0x2
4204fd22c13SMahesh Rajashekhara 
4216c223761SKevin Barnett struct pqi_event_response {
4226c223761SKevin Barnett 	struct pqi_iu_header header;
4236c223761SKevin Barnett 	u8	event_type;
4246c223761SKevin Barnett 	u8	reserved2 : 7;
4259e68ccccSKevin Barnett 	u8	request_acknowledge : 1;
4266c223761SKevin Barnett 	__le16	event_id;
4276c223761SKevin Barnett 	__le32	additional_event_id;
4284fd22c13SMahesh Rajashekhara 	union {
4294fd22c13SMahesh Rajashekhara 		struct {
4304fd22c13SMahesh Rajashekhara 			__le32	bytes_requested;
4314fd22c13SMahesh Rajashekhara 			u8	reserved[12];
4324fd22c13SMahesh Rajashekhara 		} ofa_memory_allocation;
4334fd22c13SMahesh Rajashekhara 
4344fd22c13SMahesh Rajashekhara 		struct {
4354fd22c13SMahesh Rajashekhara 			__le16	reason;		/* reason for cancellation */
4364fd22c13SMahesh Rajashekhara 			u8	reserved[14];
4374fd22c13SMahesh Rajashekhara 		} ofa_cancelled;
4384fd22c13SMahesh Rajashekhara 	} data;
4396c223761SKevin Barnett };
4406c223761SKevin Barnett 
4416c223761SKevin Barnett struct pqi_event_acknowledge_request {
4426c223761SKevin Barnett 	struct pqi_iu_header header;
4436c223761SKevin Barnett 	u8	event_type;
4446c223761SKevin Barnett 	u8	reserved2;
4456c223761SKevin Barnett 	__le16	event_id;
4466c223761SKevin Barnett 	__le32	additional_event_id;
4476c223761SKevin Barnett };
4486c223761SKevin Barnett 
4496c223761SKevin Barnett struct pqi_task_management_request {
4506c223761SKevin Barnett 	struct pqi_iu_header header;
4516c223761SKevin Barnett 	__le16	request_id;
4526c223761SKevin Barnett 	__le16	nexus_id;
453c2922f17SMurthy Bhat 	u8	reserved[2];
454c2922f17SMurthy Bhat 	__le16  timeout;
4556c223761SKevin Barnett 	u8	lun_number[8];
4566c223761SKevin Barnett 	__le16	protocol_specific;
4576c223761SKevin Barnett 	__le16	outbound_queue_id_to_manage;
4586c223761SKevin Barnett 	__le16	request_id_to_manage;
4596c223761SKevin Barnett 	u8	task_management_function;
4606c223761SKevin Barnett 	u8	reserved2 : 7;
4616c223761SKevin Barnett 	u8	fence : 1;
4626c223761SKevin Barnett };
4636c223761SKevin Barnett 
4646c223761SKevin Barnett #define SOP_TASK_MANAGEMENT_LUN_RESET	0x8
4656c223761SKevin Barnett 
4666c223761SKevin Barnett struct pqi_task_management_response {
4676c223761SKevin Barnett 	struct pqi_iu_header header;
4686c223761SKevin Barnett 	__le16	request_id;
4696c223761SKevin Barnett 	__le16	nexus_id;
4706c223761SKevin Barnett 	u8	additional_response_info[3];
4716c223761SKevin Barnett 	u8	response_code;
4726c223761SKevin Barnett };
4736c223761SKevin Barnett 
474b212c251SKevin Barnett struct pqi_vendor_general_request {
475b212c251SKevin Barnett 	struct pqi_iu_header header;
476b212c251SKevin Barnett 	__le16	request_id;
477b212c251SKevin Barnett 	__le16	function_code;
478b212c251SKevin Barnett 	union {
479b212c251SKevin Barnett 		struct {
480b212c251SKevin Barnett 			__le16	first_section;
481b212c251SKevin Barnett 			__le16	last_section;
482b212c251SKevin Barnett 			u8	reserved[48];
483b212c251SKevin Barnett 		} config_table_update;
484b212c251SKevin Barnett 
485b212c251SKevin Barnett 		struct {
486b212c251SKevin Barnett 			__le64	buffer_address;
487b212c251SKevin Barnett 			__le32	buffer_length;
488b212c251SKevin Barnett 			u8	reserved[40];
489b212c251SKevin Barnett 		} ofa_memory_allocation;
490b212c251SKevin Barnett 	} data;
491b212c251SKevin Barnett };
492b212c251SKevin Barnett 
493b212c251SKevin Barnett struct pqi_vendor_general_response {
494b212c251SKevin Barnett 	struct pqi_iu_header header;
495b212c251SKevin Barnett 	__le16	request_id;
496b212c251SKevin Barnett 	__le16	function_code;
497b212c251SKevin Barnett 	__le16	status;
498b212c251SKevin Barnett 	u8	reserved[2];
499b212c251SKevin Barnett };
500b212c251SKevin Barnett 
501b212c251SKevin Barnett #define PQI_VENDOR_GENERAL_CONFIG_TABLE_UPDATE	0
5024fd22c13SMahesh Rajashekhara #define PQI_VENDOR_GENERAL_HOST_MEMORY_UPDATE	1
5034fd22c13SMahesh Rajashekhara 
5044fd22c13SMahesh Rajashekhara #define PQI_OFA_VERSION			1
5054fd22c13SMahesh Rajashekhara #define PQI_OFA_SIGNATURE		"OFA_QRM"
5064fd22c13SMahesh Rajashekhara #define PQI_OFA_MAX_SG_DESCRIPTORS	64
5074fd22c13SMahesh Rajashekhara 
5084fd22c13SMahesh Rajashekhara #define PQI_OFA_MEMORY_DESCRIPTOR_LENGTH \
5094fd22c13SMahesh Rajashekhara 	(offsetof(struct pqi_ofa_memory, sg_descriptor) + \
5104fd22c13SMahesh Rajashekhara 	(PQI_OFA_MAX_SG_DESCRIPTORS * sizeof(struct pqi_sg_descriptor)))
5114fd22c13SMahesh Rajashekhara 
5124fd22c13SMahesh Rajashekhara struct pqi_ofa_memory {
5134fd22c13SMahesh Rajashekhara 	__le64	signature;	/* "OFA_QRM" */
5144fd22c13SMahesh Rajashekhara 	__le16	version;	/* version of this struct (1 = 1st version) */
5154fd22c13SMahesh Rajashekhara 	u8	reserved[62];
5164fd22c13SMahesh Rajashekhara 	__le32	bytes_allocated;	/* total allocated memory in bytes */
5174fd22c13SMahesh Rajashekhara 	__le16	num_memory_descriptors;
5184fd22c13SMahesh Rajashekhara 	u8	reserved1[2];
5194fd22c13SMahesh Rajashekhara 	struct pqi_sg_descriptor sg_descriptor[1];
5204fd22c13SMahesh Rajashekhara };
521b212c251SKevin Barnett 
5226c223761SKevin Barnett struct pqi_aio_error_info {
5236c223761SKevin Barnett 	u8	status;
5246c223761SKevin Barnett 	u8	service_response;
5256c223761SKevin Barnett 	u8	data_present;
5266c223761SKevin Barnett 	u8	reserved;
5276c223761SKevin Barnett 	__le32	residual_count;
5286c223761SKevin Barnett 	__le16	data_length;
5296c223761SKevin Barnett 	__le16	reserved1;
5306c223761SKevin Barnett 	u8	data[256];
5316c223761SKevin Barnett };
5326c223761SKevin Barnett 
5336c223761SKevin Barnett struct pqi_raid_error_info {
5346c223761SKevin Barnett 	u8	data_in_result;
5356c223761SKevin Barnett 	u8	data_out_result;
5366c223761SKevin Barnett 	u8	reserved[3];
5376c223761SKevin Barnett 	u8	status;
5386c223761SKevin Barnett 	__le16	status_qualifier;
5396c223761SKevin Barnett 	__le16	sense_data_length;
5406c223761SKevin Barnett 	__le16	response_data_length;
5416c223761SKevin Barnett 	__le32	data_in_transferred;
5426c223761SKevin Barnett 	__le32	data_out_transferred;
5436c223761SKevin Barnett 	u8	data[256];
5446c223761SKevin Barnett };
5456c223761SKevin Barnett 
5466c223761SKevin Barnett #define PQI_REQUEST_IU_TASK_MANAGEMENT			0x13
5476c223761SKevin Barnett #define PQI_REQUEST_IU_RAID_PATH_IO			0x14
5486c223761SKevin Barnett #define PQI_REQUEST_IU_AIO_PATH_IO			0x15
5496702d2c4SDon Brace #define PQI_REQUEST_IU_AIO_PATH_RAID5_IO		0x18
5506702d2c4SDon Brace #define PQI_REQUEST_IU_AIO_PATH_RAID6_IO		0x19
551*7a012c23SDon Brace #define PQI_REQUEST_IU_AIO_PATH_RAID1_IO		0x1A
5526c223761SKevin Barnett #define PQI_REQUEST_IU_GENERAL_ADMIN			0x60
5536c223761SKevin Barnett #define PQI_REQUEST_IU_REPORT_VENDOR_EVENT_CONFIG	0x72
5546c223761SKevin Barnett #define PQI_REQUEST_IU_SET_VENDOR_EVENT_CONFIG		0x73
555b212c251SKevin Barnett #define PQI_REQUEST_IU_VENDOR_GENERAL			0x75
5566c223761SKevin Barnett #define PQI_REQUEST_IU_ACKNOWLEDGE_VENDOR_EVENT		0xf6
5576c223761SKevin Barnett 
5586c223761SKevin Barnett #define PQI_RESPONSE_IU_GENERAL_MANAGEMENT		0x81
5596c223761SKevin Barnett #define PQI_RESPONSE_IU_TASK_MANAGEMENT			0x93
5606c223761SKevin Barnett #define PQI_RESPONSE_IU_GENERAL_ADMIN			0xe0
5616c223761SKevin Barnett #define PQI_RESPONSE_IU_RAID_PATH_IO_SUCCESS		0xf0
5626c223761SKevin Barnett #define PQI_RESPONSE_IU_AIO_PATH_IO_SUCCESS		0xf1
5636c223761SKevin Barnett #define PQI_RESPONSE_IU_RAID_PATH_IO_ERROR		0xf2
5646c223761SKevin Barnett #define PQI_RESPONSE_IU_AIO_PATH_IO_ERROR		0xf3
5656c223761SKevin Barnett #define PQI_RESPONSE_IU_AIO_PATH_DISABLED		0xf4
5666c223761SKevin Barnett #define PQI_RESPONSE_IU_VENDOR_EVENT			0xf5
567b212c251SKevin Barnett #define PQI_RESPONSE_IU_VENDOR_GENERAL			0xf7
5686c223761SKevin Barnett 
5696c223761SKevin Barnett #define PQI_GENERAL_ADMIN_FUNCTION_REPORT_DEVICE_CAPABILITY	0x0
5706c223761SKevin Barnett #define PQI_GENERAL_ADMIN_FUNCTION_CREATE_IQ			0x10
5716c223761SKevin Barnett #define PQI_GENERAL_ADMIN_FUNCTION_CREATE_OQ			0x11
5726c223761SKevin Barnett #define PQI_GENERAL_ADMIN_FUNCTION_DELETE_IQ			0x12
5736c223761SKevin Barnett #define PQI_GENERAL_ADMIN_FUNCTION_DELETE_OQ			0x13
5746c223761SKevin Barnett #define PQI_GENERAL_ADMIN_FUNCTION_CHANGE_IQ_PROPERTY		0x14
5756c223761SKevin Barnett 
5766c223761SKevin Barnett #define PQI_GENERAL_ADMIN_STATUS_SUCCESS	0x0
5776c223761SKevin Barnett 
5786c223761SKevin Barnett #define PQI_IQ_PROPERTY_IS_AIO_QUEUE	0x1
5796c223761SKevin Barnett 
5806c223761SKevin Barnett #define PQI_GENERAL_ADMIN_IU_LENGTH		0x3c
5816c223761SKevin Barnett #define PQI_PROTOCOL_SOP			0x0
5826c223761SKevin Barnett 
5836c223761SKevin Barnett #define PQI_DATA_IN_OUT_GOOD					0x0
5846c223761SKevin Barnett #define PQI_DATA_IN_OUT_UNDERFLOW				0x1
5856c223761SKevin Barnett #define PQI_DATA_IN_OUT_BUFFER_ERROR				0x40
5866c223761SKevin Barnett #define PQI_DATA_IN_OUT_BUFFER_OVERFLOW				0x41
5876c223761SKevin Barnett #define PQI_DATA_IN_OUT_BUFFER_OVERFLOW_DESCRIPTOR_AREA		0x42
5886c223761SKevin Barnett #define PQI_DATA_IN_OUT_BUFFER_OVERFLOW_BRIDGE			0x43
5896c223761SKevin Barnett #define PQI_DATA_IN_OUT_PCIE_FABRIC_ERROR			0x60
5906c223761SKevin Barnett #define PQI_DATA_IN_OUT_PCIE_COMPLETION_TIMEOUT			0x61
5916c223761SKevin Barnett #define PQI_DATA_IN_OUT_PCIE_COMPLETER_ABORT_RECEIVED		0x62
5926c223761SKevin Barnett #define PQI_DATA_IN_OUT_PCIE_UNSUPPORTED_REQUEST_RECEIVED	0x63
5936c223761SKevin Barnett #define PQI_DATA_IN_OUT_PCIE_ECRC_CHECK_FAILED			0x64
5946c223761SKevin Barnett #define PQI_DATA_IN_OUT_PCIE_UNSUPPORTED_REQUEST		0x65
5956c223761SKevin Barnett #define PQI_DATA_IN_OUT_PCIE_ACS_VIOLATION			0x66
5966c223761SKevin Barnett #define PQI_DATA_IN_OUT_PCIE_TLP_PREFIX_BLOCKED			0x67
5976c223761SKevin Barnett #define PQI_DATA_IN_OUT_PCIE_POISONED_MEMORY_READ		0x6F
5986c223761SKevin Barnett #define PQI_DATA_IN_OUT_ERROR					0xf0
5996c223761SKevin Barnett #define PQI_DATA_IN_OUT_PROTOCOL_ERROR				0xf1
6006c223761SKevin Barnett #define PQI_DATA_IN_OUT_HARDWARE_ERROR				0xf2
6016c223761SKevin Barnett #define PQI_DATA_IN_OUT_UNSOLICITED_ABORT			0xf3
6026c223761SKevin Barnett #define PQI_DATA_IN_OUT_ABORTED					0xf4
6036c223761SKevin Barnett #define PQI_DATA_IN_OUT_TIMEOUT					0xf5
6046c223761SKevin Barnett 
6056c223761SKevin Barnett #define CISS_CMD_STATUS_SUCCESS			0x0
6066c223761SKevin Barnett #define CISS_CMD_STATUS_TARGET_STATUS		0x1
6076c223761SKevin Barnett #define CISS_CMD_STATUS_DATA_UNDERRUN		0x2
6086c223761SKevin Barnett #define CISS_CMD_STATUS_DATA_OVERRUN		0x3
6096c223761SKevin Barnett #define CISS_CMD_STATUS_INVALID			0x4
6106c223761SKevin Barnett #define CISS_CMD_STATUS_PROTOCOL_ERROR		0x5
6116c223761SKevin Barnett #define CISS_CMD_STATUS_HARDWARE_ERROR		0x6
6126c223761SKevin Barnett #define CISS_CMD_STATUS_CONNECTION_LOST		0x7
6136c223761SKevin Barnett #define CISS_CMD_STATUS_ABORTED			0x8
6146c223761SKevin Barnett #define CISS_CMD_STATUS_ABORT_FAILED		0x9
6156c223761SKevin Barnett #define CISS_CMD_STATUS_UNSOLICITED_ABORT	0xa
6166c223761SKevin Barnett #define CISS_CMD_STATUS_TIMEOUT			0xb
6176c223761SKevin Barnett #define CISS_CMD_STATUS_UNABORTABLE		0xc
6186c223761SKevin Barnett #define CISS_CMD_STATUS_TMF			0xd
6196c223761SKevin Barnett #define CISS_CMD_STATUS_AIO_DISABLED		0xe
6206c223761SKevin Barnett 
62126b390abSKevin Barnett #define PQI_CMD_STATUS_ABORTED	CISS_CMD_STATUS_ABORTED
62226b390abSKevin Barnett 
6236c223761SKevin Barnett #define PQI_NUM_EVENT_QUEUE_ELEMENTS	32
6246c223761SKevin Barnett #define PQI_EVENT_OQ_ELEMENT_LENGTH	sizeof(struct pqi_event_response)
6256c223761SKevin Barnett 
6266c223761SKevin Barnett #define PQI_EVENT_TYPE_HOTPLUG			0x1
6276c223761SKevin Barnett #define PQI_EVENT_TYPE_HARDWARE			0x2
6286c223761SKevin Barnett #define PQI_EVENT_TYPE_PHYSICAL_DEVICE		0x4
6296c223761SKevin Barnett #define PQI_EVENT_TYPE_LOGICAL_DEVICE		0x5
6304fd22c13SMahesh Rajashekhara #define PQI_EVENT_TYPE_OFA			0xfb
6316c223761SKevin Barnett #define PQI_EVENT_TYPE_AIO_STATE_CHANGE		0xfd
6326c223761SKevin Barnett #define PQI_EVENT_TYPE_AIO_CONFIG_CHANGE	0xfe
6336c223761SKevin Barnett 
6346c223761SKevin Barnett #pragma pack()
6356c223761SKevin Barnett 
6366c223761SKevin Barnett #define PQI_ERROR_BUFFER_ELEMENT_LENGTH		\
6376c223761SKevin Barnett 	sizeof(struct pqi_raid_error_info)
6386c223761SKevin Barnett 
6396c223761SKevin Barnett /* these values are based on our implementation */
6406c223761SKevin Barnett #define PQI_ADMIN_IQ_NUM_ELEMENTS		8
6416c223761SKevin Barnett #define PQI_ADMIN_OQ_NUM_ELEMENTS		20
6426c223761SKevin Barnett #define PQI_ADMIN_IQ_ELEMENT_LENGTH		64
6436c223761SKevin Barnett #define PQI_ADMIN_OQ_ELEMENT_LENGTH		64
6446c223761SKevin Barnett 
6456c223761SKevin Barnett #define PQI_OPERATIONAL_IQ_ELEMENT_LENGTH	128
6466c223761SKevin Barnett #define PQI_OPERATIONAL_OQ_ELEMENT_LENGTH	16
6476c223761SKevin Barnett 
6486c223761SKevin Barnett #define PQI_MIN_MSIX_VECTORS		1
6496c223761SKevin Barnett #define PQI_MAX_MSIX_VECTORS		64
6506c223761SKevin Barnett 
6516c223761SKevin Barnett /* these values are defined by the PQI spec */
6526c223761SKevin Barnett #define PQI_MAX_NUM_ELEMENTS_ADMIN_QUEUE	255
6536c223761SKevin Barnett #define PQI_MAX_NUM_ELEMENTS_OPERATIONAL_QUEUE	65535
6542708a256SKevin Barnett 
6556c223761SKevin Barnett #define PQI_QUEUE_ELEMENT_ARRAY_ALIGNMENT	64
6566c223761SKevin Barnett #define PQI_QUEUE_ELEMENT_LENGTH_ALIGNMENT	16
6576c223761SKevin Barnett #define PQI_ADMIN_INDEX_ALIGNMENT		64
6586c223761SKevin Barnett #define PQI_OPERATIONAL_INDEX_ALIGNMENT		4
6596c223761SKevin Barnett 
6606c223761SKevin Barnett #define PQI_MIN_OPERATIONAL_QUEUE_ID		1
6616c223761SKevin Barnett #define PQI_MAX_OPERATIONAL_QUEUE_ID		65535
6626c223761SKevin Barnett 
6636c223761SKevin Barnett #define PQI_AIO_SERV_RESPONSE_COMPLETE		0
6646c223761SKevin Barnett #define PQI_AIO_SERV_RESPONSE_FAILURE		1
6656c223761SKevin Barnett #define PQI_AIO_SERV_RESPONSE_TMF_COMPLETE	2
6666c223761SKevin Barnett #define PQI_AIO_SERV_RESPONSE_TMF_SUCCEEDED	3
6676c223761SKevin Barnett #define PQI_AIO_SERV_RESPONSE_TMF_REJECTED	4
6686c223761SKevin Barnett #define PQI_AIO_SERV_RESPONSE_TMF_INCORRECT_LUN	5
6696c223761SKevin Barnett 
6706c223761SKevin Barnett #define PQI_AIO_STATUS_IO_ERROR			0x1
6716c223761SKevin Barnett #define PQI_AIO_STATUS_IO_ABORTED		0x2
6726c223761SKevin Barnett #define PQI_AIO_STATUS_NO_PATH_TO_DEVICE	0x3
6736c223761SKevin Barnett #define PQI_AIO_STATUS_INVALID_DEVICE		0x4
6746c223761SKevin Barnett #define PQI_AIO_STATUS_AIO_PATH_DISABLED	0xe
6756c223761SKevin Barnett #define PQI_AIO_STATUS_UNDERRUN			0x51
6766c223761SKevin Barnett #define PQI_AIO_STATUS_OVERRUN			0x75
6776c223761SKevin Barnett 
6786c223761SKevin Barnett typedef u32 pqi_index_t;
6796c223761SKevin Barnett 
6806c223761SKevin Barnett /* SOP data direction flags */
6816c223761SKevin Barnett #define SOP_NO_DIRECTION_FLAG	0
6826c223761SKevin Barnett #define SOP_WRITE_FLAG		1	/* host writes data to Data-Out */
6836c223761SKevin Barnett 					/* buffer */
6846c223761SKevin Barnett #define SOP_READ_FLAG		2	/* host receives data from Data-In */
6856c223761SKevin Barnett 					/* buffer */
6866c223761SKevin Barnett #define SOP_BIDIRECTIONAL	3	/* data is transferred from the */
6876c223761SKevin Barnett 					/* Data-Out buffer and data is */
6886c223761SKevin Barnett 					/* transferred to the Data-In buffer */
6896c223761SKevin Barnett 
6906c223761SKevin Barnett #define SOP_TASK_ATTRIBUTE_SIMPLE		0
6916c223761SKevin Barnett #define SOP_TASK_ATTRIBUTE_HEAD_OF_QUEUE	1
6926c223761SKevin Barnett #define SOP_TASK_ATTRIBUTE_ORDERED		2
6936c223761SKevin Barnett #define SOP_TASK_ATTRIBUTE_ACA			4
6946c223761SKevin Barnett 
695b17f0486SKevin Barnett #define SOP_TMF_COMPLETE		0x0
6963406384bSMahesh Rajashekhara #define SOP_TMF_REJECTED		0x4
697b17f0486SKevin Barnett #define SOP_TMF_FUNCTION_SUCCEEDED	0x8
6986c223761SKevin Barnett 
6996c223761SKevin Barnett /* additional CDB bytes usage field codes */
7006c223761SKevin Barnett #define SOP_ADDITIONAL_CDB_BYTES_0	0	/* 16-byte CDB */
7016c223761SKevin Barnett #define SOP_ADDITIONAL_CDB_BYTES_4	1	/* 20-byte CDB */
7026c223761SKevin Barnett #define SOP_ADDITIONAL_CDB_BYTES_8	2	/* 24-byte CDB */
7036c223761SKevin Barnett #define SOP_ADDITIONAL_CDB_BYTES_12	3	/* 28-byte CDB */
7046c223761SKevin Barnett #define SOP_ADDITIONAL_CDB_BYTES_16	4	/* 32-byte CDB */
7056c223761SKevin Barnett 
7066c223761SKevin Barnett /*
7076c223761SKevin Barnett  * The purpose of this structure is to obtain proper alignment of objects in
7086c223761SKevin Barnett  * an admin queue pair.
7096c223761SKevin Barnett  */
7106c223761SKevin Barnett struct pqi_admin_queues_aligned {
7116c223761SKevin Barnett 	__aligned(PQI_QUEUE_ELEMENT_ARRAY_ALIGNMENT)
7126c223761SKevin Barnett 		u8	iq_element_array[PQI_ADMIN_IQ_ELEMENT_LENGTH]
7136c223761SKevin Barnett 					[PQI_ADMIN_IQ_NUM_ELEMENTS];
7146c223761SKevin Barnett 	__aligned(PQI_QUEUE_ELEMENT_ARRAY_ALIGNMENT)
7156c223761SKevin Barnett 		u8	oq_element_array[PQI_ADMIN_OQ_ELEMENT_LENGTH]
7166c223761SKevin Barnett 					[PQI_ADMIN_OQ_NUM_ELEMENTS];
7176c223761SKevin Barnett 	__aligned(PQI_ADMIN_INDEX_ALIGNMENT) pqi_index_t iq_ci;
7186c223761SKevin Barnett 	__aligned(PQI_ADMIN_INDEX_ALIGNMENT) pqi_index_t oq_pi;
7196c223761SKevin Barnett };
7206c223761SKevin Barnett 
7216c223761SKevin Barnett struct pqi_admin_queues {
7226c223761SKevin Barnett 	void		*iq_element_array;
7236c223761SKevin Barnett 	void		*oq_element_array;
724dac12fbcSKevin Barnett 	pqi_index_t	*iq_ci;
725dac12fbcSKevin Barnett 	pqi_index_t __iomem *oq_pi;
7266c223761SKevin Barnett 	dma_addr_t	iq_element_array_bus_addr;
7276c223761SKevin Barnett 	dma_addr_t	oq_element_array_bus_addr;
7286c223761SKevin Barnett 	dma_addr_t	iq_ci_bus_addr;
7296c223761SKevin Barnett 	dma_addr_t	oq_pi_bus_addr;
7306c223761SKevin Barnett 	__le32 __iomem	*iq_pi;
7316c223761SKevin Barnett 	pqi_index_t	iq_pi_copy;
7326c223761SKevin Barnett 	__le32 __iomem	*oq_ci;
7336c223761SKevin Barnett 	pqi_index_t	oq_ci_copy;
7346c223761SKevin Barnett 	struct task_struct *task;
7356c223761SKevin Barnett 	u16		int_msg_num;
7366c223761SKevin Barnett };
7376c223761SKevin Barnett 
7386c223761SKevin Barnett struct pqi_queue_group {
7396c223761SKevin Barnett 	struct pqi_ctrl_info *ctrl_info;	/* backpointer */
7406c223761SKevin Barnett 	u16		iq_id[2];
7416c223761SKevin Barnett 	u16		oq_id;
7426c223761SKevin Barnett 	u16		int_msg_num;
7436c223761SKevin Barnett 	void		*iq_element_array[2];
7446c223761SKevin Barnett 	void		*oq_element_array;
7456c223761SKevin Barnett 	dma_addr_t	iq_element_array_bus_addr[2];
7466c223761SKevin Barnett 	dma_addr_t	oq_element_array_bus_addr;
7476c223761SKevin Barnett 	__le32 __iomem	*iq_pi[2];
7486c223761SKevin Barnett 	pqi_index_t	iq_pi_copy[2];
749dac12fbcSKevin Barnett 	pqi_index_t __iomem	*iq_ci[2];
750dac12fbcSKevin Barnett 	pqi_index_t __iomem	*oq_pi;
7516c223761SKevin Barnett 	dma_addr_t	iq_ci_bus_addr[2];
7526c223761SKevin Barnett 	dma_addr_t	oq_pi_bus_addr;
7536c223761SKevin Barnett 	__le32 __iomem	*oq_ci;
7546c223761SKevin Barnett 	pqi_index_t	oq_ci_copy;
7556c223761SKevin Barnett 	spinlock_t	submit_lock[2];	/* protect submission queue */
7566c223761SKevin Barnett 	struct list_head request_list[2];
7576c223761SKevin Barnett };
7586c223761SKevin Barnett 
7596c223761SKevin Barnett struct pqi_event_queue {
7606c223761SKevin Barnett 	u16		oq_id;
7616c223761SKevin Barnett 	u16		int_msg_num;
7626c223761SKevin Barnett 	void		*oq_element_array;
763dac12fbcSKevin Barnett 	pqi_index_t __iomem	*oq_pi;
7646c223761SKevin Barnett 	dma_addr_t	oq_element_array_bus_addr;
7656c223761SKevin Barnett 	dma_addr_t	oq_pi_bus_addr;
7666c223761SKevin Barnett 	__le32 __iomem	*oq_ci;
7676c223761SKevin Barnett 	pqi_index_t	oq_ci_copy;
7686c223761SKevin Barnett };
7696c223761SKevin Barnett 
7706c223761SKevin Barnett #define PQI_DEFAULT_QUEUE_GROUP		0
7716c223761SKevin Barnett #define PQI_MAX_QUEUE_GROUPS		PQI_MAX_MSIX_VECTORS
7726c223761SKevin Barnett 
7736c223761SKevin Barnett struct pqi_encryption_info {
7746c223761SKevin Barnett 	u16	data_encryption_key_index;
7756c223761SKevin Barnett 	u32	encrypt_tweak_lower;
7766c223761SKevin Barnett 	u32	encrypt_tweak_upper;
7776c223761SKevin Barnett };
7786c223761SKevin Barnett 
77998f87667SKevin Barnett #pragma pack(1)
78098f87667SKevin Barnett 
78198f87667SKevin Barnett #define PQI_CONFIG_TABLE_SIGNATURE	"CFGTABLE"
78298f87667SKevin Barnett #define PQI_CONFIG_TABLE_MAX_LENGTH	((u16)~0)
78398f87667SKevin Barnett 
78498f87667SKevin Barnett /* configuration table section IDs */
785b212c251SKevin Barnett #define PQI_CONFIG_TABLE_ALL_SECTIONS			(-1)
78698f87667SKevin Barnett #define PQI_CONFIG_TABLE_SECTION_GENERAL_INFO		0
78798f87667SKevin Barnett #define PQI_CONFIG_TABLE_SECTION_FIRMWARE_FEATURES	1
78898f87667SKevin Barnett #define PQI_CONFIG_TABLE_SECTION_FIRMWARE_ERRATA	2
78998f87667SKevin Barnett #define PQI_CONFIG_TABLE_SECTION_DEBUG			3
79098f87667SKevin Barnett #define PQI_CONFIG_TABLE_SECTION_HEARTBEAT		4
7914fd22c13SMahesh Rajashekhara #define PQI_CONFIG_TABLE_SECTION_SOFT_RESET		5
79298f87667SKevin Barnett 
79398f87667SKevin Barnett struct pqi_config_table {
79498f87667SKevin Barnett 	u8	signature[8];		/* "CFGTABLE" */
79598f87667SKevin Barnett 	__le32	first_section_offset;	/* offset in bytes from the base */
79698f87667SKevin Barnett 					/* address of this table to the */
79798f87667SKevin Barnett 					/* first section */
79898f87667SKevin Barnett };
79998f87667SKevin Barnett 
80098f87667SKevin Barnett struct pqi_config_table_section_header {
80198f87667SKevin Barnett 	__le16	section_id;		/* as defined by the */
80298f87667SKevin Barnett 					/* PQI_CONFIG_TABLE_SECTION_* */
80398f87667SKevin Barnett 					/* manifest constants above */
80498f87667SKevin Barnett 	__le16	next_section_offset;	/* offset in bytes from base */
80598f87667SKevin Barnett 					/* address of the table of the */
80698f87667SKevin Barnett 					/* next section or 0 if last entry */
80798f87667SKevin Barnett };
80898f87667SKevin Barnett 
80998f87667SKevin Barnett struct pqi_config_table_general_info {
81098f87667SKevin Barnett 	struct pqi_config_table_section_header header;
81198f87667SKevin Barnett 	__le32	section_length;		/* size of this section in bytes */
81298f87667SKevin Barnett 					/* including the section header */
81398f87667SKevin Barnett 	__le32	max_outstanding_requests;	/* max. outstanding */
81498f87667SKevin Barnett 						/* commands supported by */
81598f87667SKevin Barnett 						/* the controller */
81698f87667SKevin Barnett 	__le32	max_sg_size;		/* max. transfer size of a single */
81798f87667SKevin Barnett 					/* command */
81898f87667SKevin Barnett 	__le32	max_sg_per_request;	/* max. number of scatter-gather */
81998f87667SKevin Barnett 					/* entries supported in a single */
82098f87667SKevin Barnett 					/* command */
82198f87667SKevin Barnett };
82298f87667SKevin Barnett 
823b212c251SKevin Barnett struct pqi_config_table_firmware_features {
824b212c251SKevin Barnett 	struct pqi_config_table_section_header header;
825b212c251SKevin Barnett 	__le16	num_elements;
826b212c251SKevin Barnett 	u8	features_supported[];
827b212c251SKevin Barnett /*	u8	features_requested_by_host[]; */
828b212c251SKevin Barnett /*	u8	features_enabled[]; */
829b212c251SKevin Barnett };
830b212c251SKevin Barnett 
831b212c251SKevin Barnett #define PQI_FIRMWARE_FEATURE_OFA			0
832b212c251SKevin Barnett #define PQI_FIRMWARE_FEATURE_SMP			1
8334fd22c13SMahesh Rajashekhara #define PQI_FIRMWARE_FEATURE_SOFT_RESET_HANDSHAKE	11
83421432010Skoshyaji #define PQI_FIRMWARE_FEATURE_RAID_IU_TIMEOUT		13
835c2922f17SMurthy Bhat #define PQI_FIRMWARE_FEATURE_TMF_IU_TIMEOUT		14
836b212c251SKevin Barnett 
83798f87667SKevin Barnett struct pqi_config_table_debug {
83898f87667SKevin Barnett 	struct pqi_config_table_section_header header;
83998f87667SKevin Barnett 	__le32	scratchpad;
84098f87667SKevin Barnett };
84198f87667SKevin Barnett 
84298f87667SKevin Barnett struct pqi_config_table_heartbeat {
84398f87667SKevin Barnett 	struct pqi_config_table_section_header header;
84498f87667SKevin Barnett 	__le32	heartbeat_counter;
84598f87667SKevin Barnett };
84698f87667SKevin Barnett 
8474fd22c13SMahesh Rajashekhara struct pqi_config_table_soft_reset {
8484fd22c13SMahesh Rajashekhara 	struct pqi_config_table_section_header header;
8494fd22c13SMahesh Rajashekhara 	u8 soft_reset_status;
8504fd22c13SMahesh Rajashekhara };
8514fd22c13SMahesh Rajashekhara 
8524fd22c13SMahesh Rajashekhara #define PQI_SOFT_RESET_INITIATE		0x1
8534fd22c13SMahesh Rajashekhara #define PQI_SOFT_RESET_ABORT		0x2
8544fd22c13SMahesh Rajashekhara 
8554fd22c13SMahesh Rajashekhara enum pqi_soft_reset_status {
8564fd22c13SMahesh Rajashekhara 	RESET_INITIATE_FIRMWARE,
8574fd22c13SMahesh Rajashekhara 	RESET_INITIATE_DRIVER,
8584fd22c13SMahesh Rajashekhara 	RESET_ABORT,
8594fd22c13SMahesh Rajashekhara 	RESET_NORESPONSE,
8604fd22c13SMahesh Rajashekhara 	RESET_TIMEDOUT
8614fd22c13SMahesh Rajashekhara };
8624fd22c13SMahesh Rajashekhara 
863336b6819SKevin Barnett union pqi_reset_register {
864336b6819SKevin Barnett 	struct {
865336b6819SKevin Barnett 		u32	reset_type : 3;
866336b6819SKevin Barnett 		u32	reserved : 2;
867336b6819SKevin Barnett 		u32	reset_action : 3;
868336b6819SKevin Barnett 		u32	hold_in_pd1 : 1;
869336b6819SKevin Barnett 		u32	reserved2 : 23;
870336b6819SKevin Barnett 	} bits;
871336b6819SKevin Barnett 	u32	all_bits;
872336b6819SKevin Barnett };
873336b6819SKevin Barnett 
874336b6819SKevin Barnett #define PQI_RESET_ACTION_RESET		0x1
875336b6819SKevin Barnett 
876336b6819SKevin Barnett #define PQI_RESET_TYPE_NO_RESET		0x0
877336b6819SKevin Barnett #define PQI_RESET_TYPE_SOFT_RESET	0x1
878336b6819SKevin Barnett #define PQI_RESET_TYPE_FIRM_RESET	0x2
879336b6819SKevin Barnett #define PQI_RESET_TYPE_HARD_RESET	0x3
880336b6819SKevin Barnett 
881336b6819SKevin Barnett #define PQI_RESET_ACTION_COMPLETED	0x2
882336b6819SKevin Barnett 
883336b6819SKevin Barnett #define PQI_RESET_POLL_INTERVAL_MSECS	100
884336b6819SKevin Barnett 
8856c223761SKevin Barnett #define PQI_MAX_OUTSTANDING_REQUESTS		((u32)~0)
886d727a776SKevin Barnett #define PQI_MAX_OUTSTANDING_REQUESTS_KDUMP	32
887eeee4107SYadan Fan #define PQI_MAX_TRANSFER_SIZE			(1024U * 1024U)
888d727a776SKevin Barnett #define PQI_MAX_TRANSFER_SIZE_KDUMP		(512 * 1024U)
8896c223761SKevin Barnett 
8906c223761SKevin Barnett #define RAID_MAP_MAX_ENTRIES		1024
8916c223761SKevin Barnett 
8926c223761SKevin Barnett #define PQI_PHYSICAL_DEVICE_BUS		0
8936c223761SKevin Barnett #define PQI_RAID_VOLUME_BUS		1
8946c223761SKevin Barnett #define PQI_HBA_BUS			2
895bd10cf0bSKevin Barnett #define PQI_EXTERNAL_RAID_VOLUME_BUS	3
896bd10cf0bSKevin Barnett #define PQI_MAX_BUS			PQI_EXTERNAL_RAID_VOLUME_BUS
897522bc026SDave Carroll #define PQI_VSEP_CISS_BTL		379
8986c223761SKevin Barnett 
8996c223761SKevin Barnett struct report_lun_header {
9006c223761SKevin Barnett 	__be32	list_length;
901694c5d5bSKevin Barnett 	u8	flags;
9026c223761SKevin Barnett 	u8	reserved[3];
9036c223761SKevin Barnett };
9046c223761SKevin Barnett 
905694c5d5bSKevin Barnett /* for flags field of struct report_lun_header */
906694c5d5bSKevin Barnett #define CISS_REPORT_LOG_FLAG_UNIQUE_LUN_ID	(1 << 0)
907694c5d5bSKevin Barnett #define CISS_REPORT_LOG_FLAG_QUEUE_DEPTH	(1 << 5)
908694c5d5bSKevin Barnett #define CISS_REPORT_LOG_FLAG_DRIVE_TYPE_MIX	(1 << 6)
909694c5d5bSKevin Barnett 
910694c5d5bSKevin Barnett #define CISS_REPORT_PHYS_FLAG_OTHER		(1 << 1)
911694c5d5bSKevin Barnett 
9126c223761SKevin Barnett struct report_log_lun_extended_entry {
9136c223761SKevin Barnett 	u8	lunid[8];
9146c223761SKevin Barnett 	u8	volume_id[16];
9156c223761SKevin Barnett };
9166c223761SKevin Barnett 
9176c223761SKevin Barnett struct report_log_lun_extended {
9186c223761SKevin Barnett 	struct report_lun_header header;
9196c223761SKevin Barnett 	struct report_log_lun_extended_entry lun_entries[1];
9206c223761SKevin Barnett };
9216c223761SKevin Barnett 
9226c223761SKevin Barnett struct report_phys_lun_extended_entry {
9236c223761SKevin Barnett 	u8	lunid[8];
9246c223761SKevin Barnett 	__be64	wwid;
9256c223761SKevin Barnett 	u8	device_type;
9266c223761SKevin Barnett 	u8	device_flags;
9276c223761SKevin Barnett 	u8	lun_count;	/* number of LUNs in a multi-LUN device */
9286c223761SKevin Barnett 	u8	redundant_paths;
9296c223761SKevin Barnett 	u32	aio_handle;
9306c223761SKevin Barnett };
9316c223761SKevin Barnett 
9326c223761SKevin Barnett /* for device_flags field of struct report_phys_lun_extended_entry */
933694c5d5bSKevin Barnett #define CISS_REPORT_PHYS_DEV_FLAG_AIO_ENABLED	0x8
9346c223761SKevin Barnett 
9356c223761SKevin Barnett struct report_phys_lun_extended {
9366c223761SKevin Barnett 	struct report_lun_header header;
9376c223761SKevin Barnett 	struct report_phys_lun_extended_entry lun_entries[1];
9386c223761SKevin Barnett };
9396c223761SKevin Barnett 
9406c223761SKevin Barnett struct raid_map_disk_data {
9416c223761SKevin Barnett 	u32	aio_handle;
9426c223761SKevin Barnett 	u8	xor_mult[2];
9436c223761SKevin Barnett 	u8	reserved[2];
9446c223761SKevin Barnett };
9456c223761SKevin Barnett 
946694c5d5bSKevin Barnett /* for flags field of RAID map */
9476c223761SKevin Barnett #define RAID_MAP_ENCRYPTION_ENABLED	0x1
9486c223761SKevin Barnett 
9496c223761SKevin Barnett struct raid_map {
9506c223761SKevin Barnett 	__le32	structure_size;		/* size of entire structure in bytes */
9516c223761SKevin Barnett 	__le32	volume_blk_size;	/* bytes / block in the volume */
9526c223761SKevin Barnett 	__le64	volume_blk_cnt;		/* logical blocks on the volume */
9536c223761SKevin Barnett 	u8	phys_blk_shift;		/* shift factor to convert between */
9546c223761SKevin Barnett 					/* units of logical blocks and */
9556c223761SKevin Barnett 					/* physical disk blocks */
9566c223761SKevin Barnett 	u8	parity_rotation_shift;	/* shift factor to convert between */
9576c223761SKevin Barnett 					/* units of logical stripes and */
9586c223761SKevin Barnett 					/* physical stripes */
9596c223761SKevin Barnett 	__le16	strip_size;		/* blocks used on each disk / stripe */
9606c223761SKevin Barnett 	__le64	disk_starting_blk;	/* first disk block used in volume */
9616c223761SKevin Barnett 	__le64	disk_blk_cnt;		/* disk blocks used by volume / disk */
9626c223761SKevin Barnett 	__le16	data_disks_per_row;	/* data disk entries / row in the map */
9636c223761SKevin Barnett 	__le16	metadata_disks_per_row;	/* mirror/parity disk entries / row */
9646c223761SKevin Barnett 					/* in the map */
9656c223761SKevin Barnett 	__le16	row_cnt;		/* rows in each layout map */
9666c223761SKevin Barnett 	__le16	layout_map_count;	/* layout maps (1 map per */
9676c223761SKevin Barnett 					/* mirror parity group) */
9686c223761SKevin Barnett 	__le16	flags;
9696c223761SKevin Barnett 	__le16	data_encryption_key_index;
9706c223761SKevin Barnett 	u8	reserved[16];
9716c223761SKevin Barnett 	struct raid_map_disk_data disk_data[RAID_MAP_MAX_ENTRIES];
9726c223761SKevin Barnett };
9736c223761SKevin Barnett 
9746c223761SKevin Barnett #pragma pack()
9756c223761SKevin Barnett 
976281a817fSDon Brace struct pqi_scsi_dev_raid_map_data {
977281a817fSDon Brace 	bool	is_write;
978281a817fSDon Brace 	u8	raid_level;
979281a817fSDon Brace 	u32	map_index;
980281a817fSDon Brace 	u64	first_block;
981281a817fSDon Brace 	u64	last_block;
982281a817fSDon Brace 	u32	data_length;
983281a817fSDon Brace 	u32	block_cnt;
984281a817fSDon Brace 	u32	blocks_per_row;
985281a817fSDon Brace 	u64	first_row;
986281a817fSDon Brace 	u64	last_row;
987281a817fSDon Brace 	u32	first_row_offset;
988281a817fSDon Brace 	u32	last_row_offset;
989281a817fSDon Brace 	u32	first_column;
990281a817fSDon Brace 	u32	last_column;
991281a817fSDon Brace 	u64	r5or6_first_row;
992281a817fSDon Brace 	u64	r5or6_last_row;
993281a817fSDon Brace 	u32	r5or6_first_row_offset;
994281a817fSDon Brace 	u32	r5or6_last_row_offset;
995281a817fSDon Brace 	u32	r5or6_first_column;
996281a817fSDon Brace 	u32	r5or6_last_column;
997281a817fSDon Brace 	u16	data_disks_per_row;
998281a817fSDon Brace 	u32	total_disks_per_row;
999281a817fSDon Brace 	u16	layout_map_count;
1000281a817fSDon Brace 	u32	stripesize;
1001281a817fSDon Brace 	u16	strip_size;
1002281a817fSDon Brace 	u32	first_group;
1003281a817fSDon Brace 	u32	last_group;
1004281a817fSDon Brace 	u32	map_row;
1005281a817fSDon Brace 	u32	aio_handle;
1006281a817fSDon Brace 	u64	disk_block;
1007281a817fSDon Brace 	u32	disk_block_cnt;
1008281a817fSDon Brace 	u8	cdb[16];
1009281a817fSDon Brace 	u8	cdb_length;
1010281a817fSDon Brace 
1011281a817fSDon Brace 	/* RAID1 specific */
1012281a817fSDon Brace #define NUM_RAID1_MAP_ENTRIES	3
1013281a817fSDon Brace 	u32	num_it_nexus_entries;
1014281a817fSDon Brace 	u32	it_nexus[NUM_RAID1_MAP_ENTRIES];
1015281a817fSDon Brace 
1016281a817fSDon Brace 	/* RAID5 RAID6 specific */
1017281a817fSDon Brace 	u32	p_parity_it_nexus;	/* aio_handle */
1018281a817fSDon Brace 	u32	q_parity_it_nexus;	/* aio_handle */
1019281a817fSDon Brace 	u8	xor_mult;
1020281a817fSDon Brace 	u64	row;
1021281a817fSDon Brace 	u64	stripe_lba;
1022281a817fSDon Brace 	u32	p_index;
1023281a817fSDon Brace 	u32	q_index;
1024281a817fSDon Brace };
1025281a817fSDon Brace 
10266c223761SKevin Barnett #define RAID_CTLR_LUNID		"\0\0\0\0\0\0\0\0"
10276c223761SKevin Barnett 
10286c223761SKevin Barnett struct pqi_scsi_dev {
10296c223761SKevin Barnett 	int	devtype;		/* as reported by INQUIRY commmand */
10306c223761SKevin Barnett 	u8	device_type;		/* as reported by */
10316c223761SKevin Barnett 					/* BMIC_IDENTIFY_PHYSICAL_DEVICE */
10326c223761SKevin Barnett 					/* only valid for devtype = TYPE_DISK */
10336c223761SKevin Barnett 	int	bus;
10346c223761SKevin Barnett 	int	target;
10356c223761SKevin Barnett 	int	lun;
10366c223761SKevin Barnett 	u8	scsi3addr[8];
10376c223761SKevin Barnett 	__be64	wwid;
10386c223761SKevin Barnett 	u8	volume_id[16];
10396c223761SKevin Barnett 	u8	is_physical_device : 1;
1040bd10cf0bSKevin Barnett 	u8	is_external_raid_device : 1;
10413d46a59aSDon Brace 	u8	is_expander_smp_device : 1;
10426c223761SKevin Barnett 	u8	target_lun_valid : 1;
10436c223761SKevin Barnett 	u8	device_gone : 1;
10446c223761SKevin Barnett 	u8	new_device : 1;
10456c223761SKevin Barnett 	u8	keep_device : 1;
10466c223761SKevin Barnett 	u8	volume_offline : 1;
1047244ca45eSMahesh Rajashekhara 	u8	rescan : 1;
1048376fb880SKevin Barnett 	bool	aio_enabled;		/* only valid for physical disks */
10497561a7e4SKevin Barnett 	bool	in_reset;
10501e46731eSMahesh Rajashekhara 	bool	in_remove;
10517561a7e4SKevin Barnett 	bool	device_offline;
10526c223761SKevin Barnett 	u8	vendor[8];		/* bytes 8-15 of inquiry data */
10536c223761SKevin Barnett 	u8	model[16];		/* bytes 16-31 of inquiry data */
10546c223761SKevin Barnett 	u64	sas_address;
10556c223761SKevin Barnett 	u8	raid_level;
10566c223761SKevin Barnett 	u16	queue_depth;		/* max. queue_depth for this device */
10576c223761SKevin Barnett 	u16	advertised_queue_depth;
10586c223761SKevin Barnett 	u32	aio_handle;
10596c223761SKevin Barnett 	u8	volume_status;
10606c223761SKevin Barnett 	u8	active_path_index;
10616c223761SKevin Barnett 	u8	path_map;
10626c223761SKevin Barnett 	u8	bay;
10632d2ad4bcSGilbert Wu 	u8	box_index;
10642d2ad4bcSGilbert Wu 	u8	phys_box_on_bus;
10652d2ad4bcSGilbert Wu 	u8	phy_connected_dev_type;
10666c223761SKevin Barnett 	u8	box[8];
10676c223761SKevin Barnett 	u16	phys_connector[8];
1068588a63feSKevin Barnett 	bool	raid_bypass_configured;	/* RAID bypass configured */
1069588a63feSKevin Barnett 	bool	raid_bypass_enabled;	/* RAID bypass enabled */
1070*7a012c23SDon Brace 	u32	next_bypass_group;
1071588a63feSKevin Barnett 	struct raid_map *raid_map;	/* RAID bypass map */
10726c223761SKevin Barnett 
10736c223761SKevin Barnett 	struct pqi_sas_port *sas_port;
10746c223761SKevin Barnett 	struct scsi_device *sdev;
10756c223761SKevin Barnett 
10766c223761SKevin Barnett 	struct list_head scsi_device_list_entry;
10776c223761SKevin Barnett 	struct list_head new_device_list_entry;
10786c223761SKevin Barnett 	struct list_head add_list_entry;
10796c223761SKevin Barnett 	struct list_head delete_list_entry;
10807561a7e4SKevin Barnett 
10817561a7e4SKevin Barnett 	atomic_t scsi_cmds_outstanding;
10828b664fefSKevin Barnett 	atomic_t raid_bypass_cnt;
10836c223761SKevin Barnett };
10846c223761SKevin Barnett 
10856c223761SKevin Barnett /* VPD inquiry pages */
10866c223761SKevin Barnett #define CISS_VPD_LV_DEVICE_GEOMETRY	0xc1	/* vendor-specific page */
1087588a63feSKevin Barnett #define CISS_VPD_LV_BYPASS_STATUS	0xc2	/* vendor-specific page */
10886c223761SKevin Barnett #define CISS_VPD_LV_STATUS		0xc3	/* vendor-specific page */
10896c223761SKevin Barnett 
10906c223761SKevin Barnett #define VPD_PAGE	(1 << 8)
10916c223761SKevin Barnett 
10926c223761SKevin Barnett #pragma pack(1)
10936c223761SKevin Barnett 
10946c223761SKevin Barnett /* structure for CISS_VPD_LV_STATUS */
10956c223761SKevin Barnett struct ciss_vpd_logical_volume_status {
10966c223761SKevin Barnett 	u8	peripheral_info;
10976c223761SKevin Barnett 	u8	page_code;
10986c223761SKevin Barnett 	u8	reserved;
10996c223761SKevin Barnett 	u8	page_length;
11006c223761SKevin Barnett 	u8	volume_status;
11016c223761SKevin Barnett 	u8	reserved2[3];
11026c223761SKevin Barnett 	__be32	flags;
11036c223761SKevin Barnett };
11046c223761SKevin Barnett 
11056c223761SKevin Barnett #pragma pack()
11066c223761SKevin Barnett 
11076c223761SKevin Barnett /* constants for volume_status field of ciss_vpd_logical_volume_status */
11086c223761SKevin Barnett #define CISS_LV_OK					0
11096c223761SKevin Barnett #define CISS_LV_FAILED					1
11106c223761SKevin Barnett #define CISS_LV_NOT_CONFIGURED				2
11116c223761SKevin Barnett #define CISS_LV_DEGRADED				3
11126c223761SKevin Barnett #define CISS_LV_READY_FOR_RECOVERY			4
11136c223761SKevin Barnett #define CISS_LV_UNDERGOING_RECOVERY			5
11146c223761SKevin Barnett #define CISS_LV_WRONG_PHYSICAL_DRIVE_REPLACED		6
11156c223761SKevin Barnett #define CISS_LV_PHYSICAL_DRIVE_CONNECTION_PROBLEM	7
11166c223761SKevin Barnett #define CISS_LV_HARDWARE_OVERHEATING			8
11176c223761SKevin Barnett #define CISS_LV_HARDWARE_HAS_OVERHEATED			9
11186c223761SKevin Barnett #define CISS_LV_UNDERGOING_EXPANSION			10
11196c223761SKevin Barnett #define CISS_LV_NOT_AVAILABLE				11
11206c223761SKevin Barnett #define CISS_LV_QUEUED_FOR_EXPANSION			12
11216c223761SKevin Barnett #define CISS_LV_DISABLED_SCSI_ID_CONFLICT		13
11226c223761SKevin Barnett #define CISS_LV_EJECTED					14
11236c223761SKevin Barnett #define CISS_LV_UNDERGOING_ERASE			15
11246c223761SKevin Barnett /* state 16 not used */
11256c223761SKevin Barnett #define CISS_LV_READY_FOR_PREDICTIVE_SPARE_REBUILD	17
11266c223761SKevin Barnett #define CISS_LV_UNDERGOING_RPI				18
11276c223761SKevin Barnett #define CISS_LV_PENDING_RPI				19
11286c223761SKevin Barnett #define CISS_LV_ENCRYPTED_NO_KEY			20
11296c223761SKevin Barnett /* state 21 not used */
11306c223761SKevin Barnett #define CISS_LV_UNDERGOING_ENCRYPTION			22
11316c223761SKevin Barnett #define CISS_LV_UNDERGOING_ENCRYPTION_REKEYING		23
11326c223761SKevin Barnett #define CISS_LV_ENCRYPTED_IN_NON_ENCRYPTED_CONTROLLER	24
11336c223761SKevin Barnett #define CISS_LV_PENDING_ENCRYPTION			25
11346c223761SKevin Barnett #define CISS_LV_PENDING_ENCRYPTION_REKEYING		26
11356c223761SKevin Barnett #define CISS_LV_NOT_SUPPORTED				27
11366c223761SKevin Barnett #define CISS_LV_STATUS_UNAVAILABLE			255
11376c223761SKevin Barnett 
11386c223761SKevin Barnett /* constants for flags field of ciss_vpd_logical_volume_status */
11396c223761SKevin Barnett #define CISS_LV_FLAGS_NO_HOST_IO	0x1	/* volume not available for */
11406c223761SKevin Barnett 						/* host I/O */
11416c223761SKevin Barnett 
11426c223761SKevin Barnett /* for SAS hosts and SAS expanders */
11436c223761SKevin Barnett struct pqi_sas_node {
11446c223761SKevin Barnett 	struct device *parent_dev;
11456c223761SKevin Barnett 	struct list_head port_list_head;
11466c223761SKevin Barnett };
11476c223761SKevin Barnett 
11486c223761SKevin Barnett struct pqi_sas_port {
11496c223761SKevin Barnett 	struct list_head port_list_entry;
11506c223761SKevin Barnett 	u64	sas_address;
11513d46a59aSDon Brace 	struct pqi_scsi_dev *device;
11526c223761SKevin Barnett 	struct sas_port *port;
11536c223761SKevin Barnett 	int	next_phy_index;
11546c223761SKevin Barnett 	struct list_head phy_list_head;
11556c223761SKevin Barnett 	struct pqi_sas_node *parent_node;
11566c223761SKevin Barnett 	struct sas_rphy *rphy;
11576c223761SKevin Barnett };
11586c223761SKevin Barnett 
11596c223761SKevin Barnett struct pqi_sas_phy {
11606c223761SKevin Barnett 	struct list_head phy_list_entry;
11616c223761SKevin Barnett 	struct sas_phy *phy;
11626c223761SKevin Barnett 	struct pqi_sas_port *parent_port;
11636c223761SKevin Barnett 	bool	added_to_port;
11646c223761SKevin Barnett };
11656c223761SKevin Barnett 
11666c223761SKevin Barnett struct pqi_io_request {
11676c223761SKevin Barnett 	atomic_t	refcount;
11686c223761SKevin Barnett 	u16		index;
11696c223761SKevin Barnett 	void (*io_complete_callback)(struct pqi_io_request *io_request,
11706c223761SKevin Barnett 		void *context);
11716c223761SKevin Barnett 	void		*context;
1172376fb880SKevin Barnett 	u8		raid_bypass : 1;
11736c223761SKevin Barnett 	int		status;
1174376fb880SKevin Barnett 	struct pqi_queue_group *queue_group;
11756c223761SKevin Barnett 	struct scsi_cmnd *scmd;
11766c223761SKevin Barnett 	void		*error_info;
11776c223761SKevin Barnett 	struct pqi_sg_descriptor *sg_chain_buffer;
11786c223761SKevin Barnett 	dma_addr_t	sg_chain_buffer_dma_handle;
11796c223761SKevin Barnett 	void		*iu;
11806c223761SKevin Barnett 	struct list_head request_list_entry;
11816c223761SKevin Barnett };
11826c223761SKevin Barnett 
11834fd22c13SMahesh Rajashekhara #define PQI_NUM_SUPPORTED_EVENTS	7
11846c223761SKevin Barnett 
11856c223761SKevin Barnett struct pqi_event {
11866c223761SKevin Barnett 	bool	pending;
11876c223761SKevin Barnett 	u8	event_type;
11886c223761SKevin Barnett 	__le16	event_id;
11896c223761SKevin Barnett 	__le32	additional_event_id;
11904fd22c13SMahesh Rajashekhara 	__le32	ofa_bytes_requested;
11914fd22c13SMahesh Rajashekhara 	__le16	ofa_cancel_reason;
11926c223761SKevin Barnett };
11936c223761SKevin Barnett 
11945e6429dfSKevin Barnett #define PQI_RESERVED_IO_SLOTS_LUN_RESET			1
11955e6429dfSKevin Barnett #define PQI_RESERVED_IO_SLOTS_EVENT_ACK			PQI_NUM_SUPPORTED_EVENTS
11965e6429dfSKevin Barnett #define PQI_RESERVED_IO_SLOTS_SYNCHRONOUS_REQUESTS	3
11975e6429dfSKevin Barnett #define PQI_RESERVED_IO_SLOTS				\
11985e6429dfSKevin Barnett 	(PQI_RESERVED_IO_SLOTS_LUN_RESET + PQI_RESERVED_IO_SLOTS_EVENT_ACK + \
11995e6429dfSKevin Barnett 	PQI_RESERVED_IO_SLOTS_SYNCHRONOUS_REQUESTS)
12005e6429dfSKevin Barnett 
12012708a256SKevin Barnett #define PQI_CTRL_PRODUCT_ID_GEN1	0
12022708a256SKevin Barnett #define PQI_CTRL_PRODUCT_ID_GEN2	7
12032708a256SKevin Barnett #define PQI_CTRL_PRODUCT_REVISION_A	0
12042708a256SKevin Barnett #define PQI_CTRL_PRODUCT_REVISION_B	1
12052708a256SKevin Barnett 
12066c223761SKevin Barnett struct pqi_ctrl_info {
12076c223761SKevin Barnett 	unsigned int	ctrl_id;
12086c223761SKevin Barnett 	struct pci_dev	*pci_dev;
12096c223761SKevin Barnett 	char		firmware_version[11];
12106d90615fSMurthy Bhat 	char		serial_number[17];
12116d90615fSMurthy Bhat 	char		model[17];
12126d90615fSMurthy Bhat 	char		vendor[9];
12132708a256SKevin Barnett 	u8		product_id;
12142708a256SKevin Barnett 	u8		product_revision;
12156c223761SKevin Barnett 	void __iomem	*iomem_base;
12166c223761SKevin Barnett 	struct pqi_ctrl_registers __iomem *registers;
12176c223761SKevin Barnett 	struct pqi_device_registers __iomem *pqi_registers;
12186c223761SKevin Barnett 	u32		max_sg_entries;
12196c223761SKevin Barnett 	u32		config_table_offset;
12206c223761SKevin Barnett 	u32		config_table_length;
12216c223761SKevin Barnett 	u16		max_inbound_queues;
12226c223761SKevin Barnett 	u16		max_elements_per_iq;
12236c223761SKevin Barnett 	u16		max_iq_element_length;
12246c223761SKevin Barnett 	u16		max_outbound_queues;
12256c223761SKevin Barnett 	u16		max_elements_per_oq;
12266c223761SKevin Barnett 	u16		max_oq_element_length;
12276c223761SKevin Barnett 	u32		max_transfer_size;
12286c223761SKevin Barnett 	u32		max_outstanding_requests;
12296c223761SKevin Barnett 	u32		max_io_slots;
12306c223761SKevin Barnett 	unsigned int	scsi_ml_can_queue;
12316c223761SKevin Barnett 	unsigned short	sg_tablesize;
12326c223761SKevin Barnett 	unsigned int	max_sectors;
12336c223761SKevin Barnett 	u32		error_buffer_length;
12346c223761SKevin Barnett 	void		*error_buffer;
12356c223761SKevin Barnett 	dma_addr_t	error_buffer_dma_handle;
12366c223761SKevin Barnett 	size_t		sg_chain_buffer_length;
12376c223761SKevin Barnett 	unsigned int	num_queue_groups;
1238061ef06aSKevin Barnett 	u16		max_hw_queue_index;
12396c223761SKevin Barnett 	u16		num_elements_per_iq;
12406c223761SKevin Barnett 	u16		num_elements_per_oq;
12416c223761SKevin Barnett 	u16		max_inbound_iu_length_per_firmware;
12426c223761SKevin Barnett 	u16		max_inbound_iu_length;
12436c223761SKevin Barnett 	unsigned int	max_sg_per_iu;
12446702d2c4SDon Brace 	unsigned int	max_sg_per_r56_iu;
12456c223761SKevin Barnett 	void		*admin_queue_memory_base;
12466c223761SKevin Barnett 	u32		admin_queue_memory_length;
12476c223761SKevin Barnett 	dma_addr_t	admin_queue_memory_base_dma_handle;
12486c223761SKevin Barnett 	void		*queue_memory_base;
12496c223761SKevin Barnett 	u32		queue_memory_length;
12506c223761SKevin Barnett 	dma_addr_t	queue_memory_base_dma_handle;
12516c223761SKevin Barnett 	struct pqi_admin_queues admin_queues;
12526c223761SKevin Barnett 	struct pqi_queue_group queue_groups[PQI_MAX_QUEUE_GROUPS];
12536c223761SKevin Barnett 	struct pqi_event_queue event_queue;
1254061ef06aSKevin Barnett 	enum pqi_irq_mode irq_mode;
12556c223761SKevin Barnett 	int		max_msix_vectors;
12566c223761SKevin Barnett 	int		num_msix_vectors_enabled;
12576c223761SKevin Barnett 	int		num_msix_vectors_initialized;
12586c223761SKevin Barnett 	int		event_irq;
12596c223761SKevin Barnett 	struct Scsi_Host *scsi_host;
12606c223761SKevin Barnett 
12616c223761SKevin Barnett 	struct mutex	scan_mutex;
12627561a7e4SKevin Barnett 	struct mutex	lun_reset_mutex;
12634fd22c13SMahesh Rajashekhara 	struct mutex	ofa_mutex; /* serialize ofa */
12647561a7e4SKevin Barnett 	bool		controller_online;
12657561a7e4SKevin Barnett 	bool		block_requests;
12660530736eSKevin Barnett 	bool		block_device_reset;
12674fd22c13SMahesh Rajashekhara 	bool		in_ofa;
12680530736eSKevin Barnett 	bool		in_shutdown;
12696c223761SKevin Barnett 	u8		inbound_spanning_supported : 1;
12706c223761SKevin Barnett 	u8		outbound_spanning_supported : 1;
12716c223761SKevin Barnett 	u8		pqi_mode_enabled : 1;
1272336b6819SKevin Barnett 	u8		pqi_reset_quiesce_supported : 1;
12734fd22c13SMahesh Rajashekhara 	u8		soft_reset_handshake_supported : 1;
127421432010Skoshyaji 	u8		raid_iu_timeout_supported: 1;
1275c2922f17SMurthy Bhat 	u8		tmf_iu_timeout_supported: 1;
1276*7a012c23SDon Brace 	u8		enable_r1_writes : 1;
12776702d2c4SDon Brace 	u8		enable_r5_writes : 1;
12786702d2c4SDon Brace 	u8		enable_r6_writes : 1;
12796c223761SKevin Barnett 
12806c223761SKevin Barnett 	struct list_head scsi_device_list;
12816c223761SKevin Barnett 	spinlock_t	scsi_device_list_lock;
12826c223761SKevin Barnett 
12836c223761SKevin Barnett 	struct delayed_work rescan_work;
12846c223761SKevin Barnett 	struct delayed_work update_time_work;
12856c223761SKevin Barnett 
12866c223761SKevin Barnett 	struct pqi_sas_node *sas_host;
12876c223761SKevin Barnett 	u64		sas_address;
12886c223761SKevin Barnett 
12896c223761SKevin Barnett 	struct pqi_io_request *io_request_pool;
12906c223761SKevin Barnett 	u16		next_io_request_slot;
12916c223761SKevin Barnett 
12926a50d6adSKevin Barnett 	struct pqi_event events[PQI_NUM_SUPPORTED_EVENTS];
12936c223761SKevin Barnett 	struct work_struct event_work;
12946c223761SKevin Barnett 
12956c223761SKevin Barnett 	atomic_t	num_interrupts;
12966c223761SKevin Barnett 	int		previous_num_interrupts;
129798f87667SKevin Barnett 	u32		previous_heartbeat_count;
129898f87667SKevin Barnett 	__le32 __iomem	*heartbeat_counter;
12994fd22c13SMahesh Rajashekhara 	u8 __iomem	*soft_reset_status;
13006c223761SKevin Barnett 	struct timer_list heartbeat_timer;
13015f310425SKevin Barnett 	struct work_struct ctrl_offline_work;
13026c223761SKevin Barnett 
13036c223761SKevin Barnett 	struct semaphore sync_request_sem;
13047561a7e4SKevin Barnett 	atomic_t	num_busy_threads;
13057561a7e4SKevin Barnett 	atomic_t	num_blocked_threads;
13067561a7e4SKevin Barnett 	wait_queue_head_t block_requests_wait;
1307376fb880SKevin Barnett 
1308376fb880SKevin Barnett 	struct list_head raid_bypass_retry_list;
1309376fb880SKevin Barnett 	spinlock_t	raid_bypass_retry_list_lock;
1310376fb880SKevin Barnett 	struct work_struct raid_bypass_retry_work;
13114fd22c13SMahesh Rajashekhara 
13124fd22c13SMahesh Rajashekhara 	struct pqi_ofa_memory *pqi_ofa_mem_virt_addr;
13134fd22c13SMahesh Rajashekhara 	dma_addr_t	pqi_ofa_mem_dma_handle;
13144fd22c13SMahesh Rajashekhara 	void		**pqi_ofa_chunk_virt_addr;
13150530736eSKevin Barnett 	atomic_t	sync_cmds_outstanding;
13166c223761SKevin Barnett };
13176c223761SKevin Barnett 
1318ff6abb73SKevin Barnett enum pqi_ctrl_mode {
1319162d7753SKevin Barnett 	SIS_MODE = 0,
1320ff6abb73SKevin Barnett 	PQI_MODE
1321ff6abb73SKevin Barnett };
1322ff6abb73SKevin Barnett 
13236c223761SKevin Barnett /*
13246c223761SKevin Barnett  * assume worst case: SATA queue depth of 31 minus 4 internal firmware commands
13256c223761SKevin Barnett  */
13266c223761SKevin Barnett #define PQI_PHYSICAL_DISK_DEFAULT_MAX_QUEUE_DEPTH	27
13276c223761SKevin Barnett 
13286c223761SKevin Barnett /* CISS commands */
13296c223761SKevin Barnett #define CISS_READ		0xc0
13306c223761SKevin Barnett #define CISS_REPORT_LOG		0xc2	/* Report Logical LUNs */
13316c223761SKevin Barnett #define CISS_REPORT_PHYS	0xc3	/* Report Physical LUNs */
13326c223761SKevin Barnett #define CISS_GET_RAID_MAP	0xc8
13336c223761SKevin Barnett 
13346c223761SKevin Barnett /* BMIC commands */
13356c223761SKevin Barnett #define BMIC_IDENTIFY_CONTROLLER		0x11
13366c223761SKevin Barnett #define BMIC_IDENTIFY_PHYSICAL_DEVICE		0x15
13376c223761SKevin Barnett #define BMIC_READ				0x26
13386c223761SKevin Barnett #define BMIC_WRITE				0x27
13396c223761SKevin Barnett #define BMIC_SENSE_CONTROLLER_PARAMETERS	0x64
13406c223761SKevin Barnett #define BMIC_SENSE_SUBSYSTEM_INFORMATION	0x66
13413d46a59aSDon Brace #define BMIC_CSMI_PASSTHRU			0x68
13426c223761SKevin Barnett #define BMIC_WRITE_HOST_WELLNESS		0xa5
134358322fe0SKevin Barnett #define BMIC_FLUSH_CACHE			0xc2
1344171c2865SDave Carroll #define BMIC_SET_DIAG_OPTIONS			0xf4
1345171c2865SDave Carroll #define BMIC_SENSE_DIAG_OPTIONS			0xf5
13466c223761SKevin Barnett 
1347694c5d5bSKevin Barnett #define CSMI_CC_SAS_SMP_PASSTHRU		0x17
13483d46a59aSDon Brace 
134958322fe0SKevin Barnett #define SA_FLUSH_CACHE				0x1
13506c223761SKevin Barnett 
13516c223761SKevin Barnett #define MASKED_DEVICE(lunid)			((lunid)[3] & 0xc0)
1352bd10cf0bSKevin Barnett #define CISS_GET_LEVEL_2_BUS(lunid)		((lunid)[7] & 0x3f)
13536c223761SKevin Barnett #define CISS_GET_LEVEL_2_TARGET(lunid)		((lunid)[6])
13546c223761SKevin Barnett #define CISS_GET_DRIVE_NUMBER(lunid)		\
1355bd10cf0bSKevin Barnett 	(((CISS_GET_LEVEL_2_BUS((lunid)) - 1) << 8) + \
13566c223761SKevin Barnett 	CISS_GET_LEVEL_2_TARGET((lunid)))
13576c223761SKevin Barnett 
13586c223761SKevin Barnett #define NO_TIMEOUT		((unsigned long) -1)
13596c223761SKevin Barnett 
13606c223761SKevin Barnett #pragma pack(1)
13616c223761SKevin Barnett 
13626c223761SKevin Barnett struct bmic_identify_controller {
13636c223761SKevin Barnett 	u8	configured_logical_drive_count;
13646c223761SKevin Barnett 	__le32	configuration_signature;
13656c223761SKevin Barnett 	u8	firmware_version[4];
13666c223761SKevin Barnett 	u8	reserved[145];
13676c223761SKevin Barnett 	__le16	extended_logical_unit_count;
13686c223761SKevin Barnett 	u8	reserved1[34];
13696c223761SKevin Barnett 	__le16	firmware_build_number;
13706d90615fSMurthy Bhat 	u8	reserved2[8];
13716d90615fSMurthy Bhat 	u8	vendor_id[8];
13726d90615fSMurthy Bhat 	u8	product_id[16];
13736d90615fSMurthy Bhat 	u8	reserved3[68];
13746c223761SKevin Barnett 	u8	controller_mode;
13756d90615fSMurthy Bhat 	u8	reserved4[32];
13766d90615fSMurthy Bhat };
13776d90615fSMurthy Bhat 
13786d90615fSMurthy Bhat struct bmic_sense_subsystem_info {
13796d90615fSMurthy Bhat 	u8	reserved[44];
13806d90615fSMurthy Bhat 	u8	ctrl_serial_number[16];
13816c223761SKevin Barnett };
13826c223761SKevin Barnett 
1383694c5d5bSKevin Barnett /* constants for device_type field */
1384694c5d5bSKevin Barnett #define SA_DEVICE_TYPE_SATA		0x1
1385694c5d5bSKevin Barnett #define SA_DEVICE_TYPE_SAS		0x2
1386694c5d5bSKevin Barnett #define SA_DEVICE_TYPE_EXPANDER_SMP	0x5
1387ce143793SKevin Barnett #define SA_DEVICE_TYPE_SES		0x6
1388694c5d5bSKevin Barnett #define SA_DEVICE_TYPE_CONTROLLER	0x7
1389694c5d5bSKevin Barnett #define SA_DEVICE_TYPE_NVME		0x9
13903d46a59aSDon Brace 
13916c223761SKevin Barnett struct bmic_identify_physical_device {
13926c223761SKevin Barnett 	u8	scsi_bus;		/* SCSI Bus number on controller */
13936c223761SKevin Barnett 	u8	scsi_id;		/* SCSI ID on this bus */
13946c223761SKevin Barnett 	__le16	block_size;		/* sector size in bytes */
13956c223761SKevin Barnett 	__le32	total_blocks;		/* number for sectors on drive */
13966c223761SKevin Barnett 	__le32	reserved_blocks;	/* controller reserved (RIS) */
13976c223761SKevin Barnett 	u8	model[40];		/* Physical Drive Model */
13986c223761SKevin Barnett 	u8	serial_number[40];	/* Drive Serial Number */
13996c223761SKevin Barnett 	u8	firmware_revision[8];	/* drive firmware revision */
14006c223761SKevin Barnett 	u8	scsi_inquiry_bits;	/* inquiry byte 7 bits */
14016c223761SKevin Barnett 	u8	compaq_drive_stamp;	/* 0 means drive not stamped */
14026c223761SKevin Barnett 	u8	last_failure_reason;
14036c223761SKevin Barnett 	u8	flags;
14046c223761SKevin Barnett 	u8	more_flags;
14056c223761SKevin Barnett 	u8	scsi_lun;		/* SCSI LUN for phys drive */
14066c223761SKevin Barnett 	u8	yet_more_flags;
14076c223761SKevin Barnett 	u8	even_more_flags;
14086c223761SKevin Barnett 	__le32	spi_speed_rules;
14096c223761SKevin Barnett 	u8	phys_connector[2];	/* connector number on controller */
14106c223761SKevin Barnett 	u8	phys_box_on_bus;	/* phys enclosure this drive resides */
14116c223761SKevin Barnett 	u8	phys_bay_in_box;	/* phys drv bay this drive resides */
14126c223761SKevin Barnett 	__le32	rpm;			/* drive rotational speed in RPM */
14136c223761SKevin Barnett 	u8	device_type;		/* type of drive */
14146c223761SKevin Barnett 	u8	sata_version;		/* only valid when device_type = */
1415694c5d5bSKevin Barnett 					/* SA_DEVICE_TYPE_SATA */
14166c223761SKevin Barnett 	__le64	big_total_block_count;
14176c223761SKevin Barnett 	__le64	ris_starting_lba;
14186c223761SKevin Barnett 	__le32	ris_size;
14196c223761SKevin Barnett 	u8	wwid[20];
14206c223761SKevin Barnett 	u8	controller_phy_map[32];
14216c223761SKevin Barnett 	__le16	phy_count;
14226c223761SKevin Barnett 	u8	phy_connected_dev_type[256];
14236c223761SKevin Barnett 	u8	phy_to_drive_bay_num[256];
14246c223761SKevin Barnett 	__le16	phy_to_attached_dev_index[256];
14256c223761SKevin Barnett 	u8	box_index;
14266c223761SKevin Barnett 	u8	reserved;
14276c223761SKevin Barnett 	__le16	extra_physical_drive_flags;
14286c223761SKevin Barnett 	u8	negotiated_link_rate[256];
14296c223761SKevin Barnett 	u8	phy_to_phy_map[256];
14306c223761SKevin Barnett 	u8	redundant_path_present_map;
14316c223761SKevin Barnett 	u8	redundant_path_failure_map;
14326c223761SKevin Barnett 	u8	active_path_number;
14336c223761SKevin Barnett 	__le16	alternate_paths_phys_connector[8];
14346c223761SKevin Barnett 	u8	alternate_paths_phys_box_on_port[8];
14356c223761SKevin Barnett 	u8	multi_lun_device_lun_count;
14366c223761SKevin Barnett 	u8	minimum_good_fw_revision[8];
14376c223761SKevin Barnett 	u8	unique_inquiry_bytes[20];
14381be42f46SKevin Barnett 	u8	current_temperature_degrees;
14391be42f46SKevin Barnett 	u8	temperature_threshold_degrees;
14401be42f46SKevin Barnett 	u8	max_temperature_degrees;
14416c223761SKevin Barnett 	u8	logical_blocks_per_phys_block_exp;
14426c223761SKevin Barnett 	__le16	current_queue_depth_limit;
14436c223761SKevin Barnett 	u8	switch_name[10];
14446c223761SKevin Barnett 	__le16	switch_port;
14456c223761SKevin Barnett 	u8	alternate_paths_switch_name[40];
14466c223761SKevin Barnett 	u8	alternate_paths_switch_port[8];
14476c223761SKevin Barnett 	__le16	power_on_hours;
14486c223761SKevin Barnett 	__le16	percent_endurance_used;
14496c223761SKevin Barnett 	u8	drive_authentication;
14506c223761SKevin Barnett 	u8	smart_carrier_authentication;
14516c223761SKevin Barnett 	u8	smart_carrier_app_fw_version;
14526c223761SKevin Barnett 	u8	smart_carrier_bootloader_fw_version;
14531be42f46SKevin Barnett 	u8	sanitize_flags;
14541be42f46SKevin Barnett 	u8	encryption_key_flags;
14556c223761SKevin Barnett 	u8	encryption_key_name[64];
14566c223761SKevin Barnett 	__le32	misc_drive_flags;
14576c223761SKevin Barnett 	__le16	dek_index;
14581be42f46SKevin Barnett 	__le16	hba_drive_encryption_flags;
14591be42f46SKevin Barnett 	__le16	max_overwrite_time;
14601be42f46SKevin Barnett 	__le16	max_block_erase_time;
14611be42f46SKevin Barnett 	__le16	max_crypto_erase_time;
14621be42f46SKevin Barnett 	u8	connector_info[5];
14631be42f46SKevin Barnett 	u8	connector_name[8][8];
14641be42f46SKevin Barnett 	u8	page_83_identifier[16];
14651be42f46SKevin Barnett 	u8	maximum_link_rate[256];
14661be42f46SKevin Barnett 	u8	negotiated_physical_link_rate[256];
14671be42f46SKevin Barnett 	u8	box_connector_name[8];
14681be42f46SKevin Barnett 	u8	padding_to_multiple_of_512[9];
14696c223761SKevin Barnett };
14706c223761SKevin Barnett 
14713d46a59aSDon Brace struct bmic_smp_request {
14723d46a59aSDon Brace 	u8	frame_type;
14733d46a59aSDon Brace 	u8	function;
14743d46a59aSDon Brace 	u8	allocated_response_length;
14753d46a59aSDon Brace 	u8	request_length;
14763d46a59aSDon Brace 	u8	additional_request_bytes[1016];
14773d46a59aSDon Brace };
14783d46a59aSDon Brace 
14793d46a59aSDon Brace struct  bmic_smp_response {
14803d46a59aSDon Brace 	u8	frame_type;
14813d46a59aSDon Brace 	u8	function;
14823d46a59aSDon Brace 	u8	function_result;
14833d46a59aSDon Brace 	u8	response_length;
14843d46a59aSDon Brace 	u8	additional_response_bytes[1016];
14853d46a59aSDon Brace };
14863d46a59aSDon Brace 
14873d46a59aSDon Brace struct bmic_csmi_ioctl_header {
14883d46a59aSDon Brace 	__le32	header_length;
14893d46a59aSDon Brace 	u8	signature[8];
14903d46a59aSDon Brace 	__le32	timeout;
14913d46a59aSDon Brace 	__le32	control_code;
14923d46a59aSDon Brace 	__le32	return_code;
14933d46a59aSDon Brace 	__le32	length;
14943d46a59aSDon Brace };
14953d46a59aSDon Brace 
14963d46a59aSDon Brace struct bmic_csmi_smp_passthru {
14973d46a59aSDon Brace 	u8	phy_identifier;
14983d46a59aSDon Brace 	u8	port_identifier;
14993d46a59aSDon Brace 	u8	connection_rate;
15003d46a59aSDon Brace 	u8	reserved;
15013d46a59aSDon Brace 	__be64	destination_sas_address;
15023d46a59aSDon Brace 	__le32	request_length;
15033d46a59aSDon Brace 	struct bmic_smp_request request;
15043d46a59aSDon Brace 	u8	connection_status;
15053d46a59aSDon Brace 	u8	reserved1[3];
15063d46a59aSDon Brace 	__le32	response_length;
15073d46a59aSDon Brace 	struct bmic_smp_response response;
15083d46a59aSDon Brace };
15093d46a59aSDon Brace 
15103d46a59aSDon Brace struct bmic_csmi_smp_passthru_buffer {
15113d46a59aSDon Brace 	struct bmic_csmi_ioctl_header ioctl_header;
15123d46a59aSDon Brace 	struct bmic_csmi_smp_passthru parameters;
15133d46a59aSDon Brace };
15143d46a59aSDon Brace 
151558322fe0SKevin Barnett struct bmic_flush_cache {
151658322fe0SKevin Barnett 	u8	disable_flag;
151758322fe0SKevin Barnett 	u8	system_power_action;
151858322fe0SKevin Barnett 	u8	ndu_flush;
151958322fe0SKevin Barnett 	u8	shutdown_event;
152058322fe0SKevin Barnett 	u8	reserved[28];
152158322fe0SKevin Barnett };
152258322fe0SKevin Barnett 
152358322fe0SKevin Barnett /* for shutdown_event member of struct bmic_flush_cache */
152458322fe0SKevin Barnett enum bmic_flush_cache_shutdown_event {
152558322fe0SKevin Barnett 	NONE_CACHE_FLUSH_ONLY = 0,
152658322fe0SKevin Barnett 	SHUTDOWN = 1,
152758322fe0SKevin Barnett 	HIBERNATE = 2,
152858322fe0SKevin Barnett 	SUSPEND = 3,
152958322fe0SKevin Barnett 	RESTART = 4
153058322fe0SKevin Barnett };
153158322fe0SKevin Barnett 
1532171c2865SDave Carroll struct bmic_diag_options {
1533171c2865SDave Carroll 	__le32 options;
1534171c2865SDave Carroll };
1535171c2865SDave Carroll 
15366c223761SKevin Barnett #pragma pack()
15376c223761SKevin Barnett 
15383d46a59aSDon Brace static inline void pqi_ctrl_busy(struct pqi_ctrl_info *ctrl_info)
15393d46a59aSDon Brace {
15403d46a59aSDon Brace 	atomic_inc(&ctrl_info->num_busy_threads);
15413d46a59aSDon Brace }
15423d46a59aSDon Brace 
15433d46a59aSDon Brace static inline void pqi_ctrl_unbusy(struct pqi_ctrl_info *ctrl_info)
15443d46a59aSDon Brace {
15453d46a59aSDon Brace 	atomic_dec(&ctrl_info->num_busy_threads);
15463d46a59aSDon Brace }
15473d46a59aSDon Brace 
1548694c5d5bSKevin Barnett static inline struct pqi_ctrl_info *shost_to_hba(struct Scsi_Host *shost)
15493d46a59aSDon Brace {
1550694c5d5bSKevin Barnett 	void *hostdata = shost_priv(shost);
15513d46a59aSDon Brace 
1552694c5d5bSKevin Barnett 	return *((struct pqi_ctrl_info **)hostdata);
15530530736eSKevin Barnett }
15540530736eSKevin Barnett 
15553d46a59aSDon Brace void pqi_sas_smp_handler(struct bsg_job *job, struct Scsi_Host *shost,
15563d46a59aSDon Brace 	struct sas_rphy *rphy);
15573d46a59aSDon Brace 
15586c223761SKevin Barnett int pqi_add_sas_host(struct Scsi_Host *shost, struct pqi_ctrl_info *ctrl_info);
15596c223761SKevin Barnett void pqi_delete_sas_host(struct pqi_ctrl_info *ctrl_info);
15606c223761SKevin Barnett int pqi_add_sas_device(struct pqi_sas_node *pqi_sas_node,
15616c223761SKevin Barnett 	struct pqi_scsi_dev *device);
15626c223761SKevin Barnett void pqi_remove_sas_device(struct pqi_scsi_dev *device);
15636c223761SKevin Barnett struct pqi_scsi_dev *pqi_find_device_by_sas_rphy(
15646c223761SKevin Barnett 	struct pqi_ctrl_info *ctrl_info, struct sas_rphy *rphy);
15657561a7e4SKevin Barnett void pqi_prep_for_scsi_done(struct scsi_cmnd *scmd);
15663d46a59aSDon Brace int pqi_csmi_smp_passthru(struct pqi_ctrl_info *ctrl_info,
15673d46a59aSDon Brace 	struct bmic_csmi_smp_passthru_buffer *buffer, size_t buffer_length,
15683d46a59aSDon Brace 	struct pqi_raid_error_info *error_info);
15696c223761SKevin Barnett 
15706c223761SKevin Barnett extern struct sas_function_template pqi_sas_transport_functions;
15716c223761SKevin Barnett 
15726c223761SKevin Barnett #endif /* _SMARTPQI_H */
1573