1 /* 2 * QLogic Fibre Channel HBA Driver 3 * Copyright (c) 2003-2011 QLogic Corporation 4 * 5 * See LICENSE.qla2xxx for copyright and licensing details. 6 */ 7 #ifndef __QLA_DEF_H 8 #define __QLA_DEF_H 9 10 #include <linux/kernel.h> 11 #include <linux/init.h> 12 #include <linux/types.h> 13 #include <linux/module.h> 14 #include <linux/list.h> 15 #include <linux/pci.h> 16 #include <linux/dma-mapping.h> 17 #include <linux/sched.h> 18 #include <linux/slab.h> 19 #include <linux/dmapool.h> 20 #include <linux/mempool.h> 21 #include <linux/spinlock.h> 22 #include <linux/completion.h> 23 #include <linux/interrupt.h> 24 #include <linux/workqueue.h> 25 #include <linux/firmware.h> 26 #include <linux/aer.h> 27 #include <linux/mutex.h> 28 29 #include <scsi/scsi.h> 30 #include <scsi/scsi_host.h> 31 #include <scsi/scsi_device.h> 32 #include <scsi/scsi_cmnd.h> 33 #include <scsi/scsi_transport_fc.h> 34 #include <scsi/scsi_bsg_fc.h> 35 36 #include "qla_bsg.h" 37 #include "qla_nx.h" 38 #define QLA2XXX_DRIVER_NAME "qla2xxx" 39 #define QLA2XXX_APIDEV "ql2xapidev" 40 41 /* 42 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places, 43 * but that's fine as we don't look at the last 24 ones for 44 * ISP2100 HBAs. 45 */ 46 #define MAILBOX_REGISTER_COUNT_2100 8 47 #define MAILBOX_REGISTER_COUNT 32 48 49 #define QLA2200A_RISC_ROM_VER 4 50 #define FPM_2300 6 51 #define FPM_2310 7 52 53 #include "qla_settings.h" 54 55 /* 56 * Data bit definitions 57 */ 58 #define BIT_0 0x1 59 #define BIT_1 0x2 60 #define BIT_2 0x4 61 #define BIT_3 0x8 62 #define BIT_4 0x10 63 #define BIT_5 0x20 64 #define BIT_6 0x40 65 #define BIT_7 0x80 66 #define BIT_8 0x100 67 #define BIT_9 0x200 68 #define BIT_10 0x400 69 #define BIT_11 0x800 70 #define BIT_12 0x1000 71 #define BIT_13 0x2000 72 #define BIT_14 0x4000 73 #define BIT_15 0x8000 74 #define BIT_16 0x10000 75 #define BIT_17 0x20000 76 #define BIT_18 0x40000 77 #define BIT_19 0x80000 78 #define BIT_20 0x100000 79 #define BIT_21 0x200000 80 #define BIT_22 0x400000 81 #define BIT_23 0x800000 82 #define BIT_24 0x1000000 83 #define BIT_25 0x2000000 84 #define BIT_26 0x4000000 85 #define BIT_27 0x8000000 86 #define BIT_28 0x10000000 87 #define BIT_29 0x20000000 88 #define BIT_30 0x40000000 89 #define BIT_31 0x80000000 90 91 #define LSB(x) ((uint8_t)(x)) 92 #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8)) 93 94 #define LSW(x) ((uint16_t)(x)) 95 #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16)) 96 97 #define LSD(x) ((uint32_t)((uint64_t)(x))) 98 #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16)) 99 100 #define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y))) 101 102 /* 103 * I/O register 104 */ 105 106 #define RD_REG_BYTE(addr) readb(addr) 107 #define RD_REG_WORD(addr) readw(addr) 108 #define RD_REG_DWORD(addr) readl(addr) 109 #define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr) 110 #define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr) 111 #define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr) 112 #define WRT_REG_BYTE(addr, data) writeb(data,addr) 113 #define WRT_REG_WORD(addr, data) writew(data,addr) 114 #define WRT_REG_DWORD(addr, data) writel(data,addr) 115 116 /* 117 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an 118 * 133Mhz slot. 119 */ 120 #define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr)) 121 #define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr)) 122 123 /* 124 * Fibre Channel device definitions. 125 */ 126 #define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */ 127 #define MAX_FIBRE_DEVICES 512 128 #define MAX_FIBRE_LUNS 0xFFFF 129 #define MAX_RSCN_COUNT 32 130 #define MAX_HOST_COUNT 16 131 132 /* 133 * Host adapter default definitions. 134 */ 135 #define MAX_BUSES 1 /* We only have one bus today */ 136 #define MAX_TARGETS_2100 MAX_FIBRE_DEVICES 137 #define MAX_TARGETS_2200 MAX_FIBRE_DEVICES 138 #define MIN_LUNS 8 139 #define MAX_LUNS MAX_FIBRE_LUNS 140 #define MAX_CMDS_PER_LUN 255 141 142 /* 143 * Fibre Channel device definitions. 144 */ 145 #define SNS_LAST_LOOP_ID_2100 0xfe 146 #define SNS_LAST_LOOP_ID_2300 0x7ff 147 148 #define LAST_LOCAL_LOOP_ID 0x7d 149 #define SNS_FL_PORT 0x7e 150 #define FABRIC_CONTROLLER 0x7f 151 #define SIMPLE_NAME_SERVER 0x80 152 #define SNS_FIRST_LOOP_ID 0x81 153 #define MANAGEMENT_SERVER 0xfe 154 #define BROADCAST 0xff 155 156 /* 157 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the 158 * valid range of an N-PORT id is 0 through 0x7ef. 159 */ 160 #define NPH_LAST_HANDLE 0x7ef 161 #define NPH_MGMT_SERVER 0x7fa /* FFFFFA */ 162 #define NPH_SNS 0x7fc /* FFFFFC */ 163 #define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */ 164 #define NPH_F_PORT 0x7fe /* FFFFFE */ 165 #define NPH_IP_BROADCAST 0x7ff /* FFFFFF */ 166 167 #define MAX_CMDSZ 16 /* SCSI maximum CDB size. */ 168 #include "qla_fw.h" 169 170 /* 171 * Timeout timer counts in seconds 172 */ 173 #define PORT_RETRY_TIME 1 174 #define LOOP_DOWN_TIMEOUT 60 175 #define LOOP_DOWN_TIME 255 /* 240 */ 176 #define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30) 177 178 /* Maximum outstanding commands in ISP queues (1-65535) */ 179 #define MAX_OUTSTANDING_COMMANDS 1024 180 181 /* ISP request and response entry counts (37-65535) */ 182 #define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */ 183 #define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */ 184 #define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */ 185 #define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/ 186 #define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/ 187 #define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/ 188 189 struct req_que; 190 191 /* 192 * (sd.h is not exported, hence local inclusion) 193 * Data Integrity Field tuple. 194 */ 195 struct sd_dif_tuple { 196 __be16 guard_tag; /* Checksum */ 197 __be16 app_tag; /* Opaque storage */ 198 __be32 ref_tag; /* Target LBA or indirect LBA */ 199 }; 200 201 /* 202 * SCSI Request Block 203 */ 204 typedef struct srb { 205 atomic_t ref_count; 206 struct fc_port *fcport; 207 uint32_t handle; 208 209 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */ 210 211 uint16_t flags; 212 213 uint32_t request_sense_length; 214 uint8_t *request_sense_ptr; 215 216 void *ctx; 217 } srb_t; 218 219 /* 220 * SRB flag definitions 221 */ 222 #define SRB_DMA_VALID BIT_0 /* Command sent to ISP */ 223 #define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */ 224 #define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */ 225 #define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */ 226 #define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */ 227 228 /* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */ 229 #define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID) 230 231 /* 232 * SRB extensions. 233 */ 234 struct srb_iocb { 235 union { 236 struct { 237 uint16_t flags; 238 #define SRB_LOGIN_RETRIED BIT_0 239 #define SRB_LOGIN_COND_PLOGI BIT_1 240 #define SRB_LOGIN_SKIP_PRLI BIT_2 241 uint16_t data[2]; 242 } logio; 243 struct { 244 /* 245 * Values for flags field below are as 246 * defined in tsk_mgmt_entry struct 247 * for control_flags field in qla_fw.h. 248 */ 249 uint32_t flags; 250 uint32_t lun; 251 uint32_t data; 252 } tmf; 253 } u; 254 255 struct timer_list timer; 256 257 void (*done)(srb_t *); 258 void (*free)(srb_t *); 259 void (*timeout)(srb_t *); 260 }; 261 262 /* Values for srb_ctx type */ 263 #define SRB_LOGIN_CMD 1 264 #define SRB_LOGOUT_CMD 2 265 #define SRB_ELS_CMD_RPT 3 266 #define SRB_ELS_CMD_HST 4 267 #define SRB_CT_CMD 5 268 #define SRB_ADISC_CMD 6 269 #define SRB_TM_CMD 7 270 271 struct srb_ctx { 272 uint16_t type; 273 char *name; 274 int iocbs; 275 union { 276 struct srb_iocb *iocb_cmd; 277 struct fc_bsg_job *bsg_job; 278 } u; 279 }; 280 281 struct msg_echo_lb { 282 dma_addr_t send_dma; 283 dma_addr_t rcv_dma; 284 uint16_t req_sg_cnt; 285 uint16_t rsp_sg_cnt; 286 uint16_t options; 287 uint32_t transfer_size; 288 }; 289 290 /* 291 * ISP I/O Register Set structure definitions. 292 */ 293 struct device_reg_2xxx { 294 uint16_t flash_address; /* Flash BIOS address */ 295 uint16_t flash_data; /* Flash BIOS data */ 296 uint16_t unused_1[1]; /* Gap */ 297 uint16_t ctrl_status; /* Control/Status */ 298 #define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */ 299 #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */ 300 #define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */ 301 302 uint16_t ictrl; /* Interrupt control */ 303 #define ICR_EN_INT BIT_15 /* ISP enable interrupts. */ 304 #define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */ 305 306 uint16_t istatus; /* Interrupt status */ 307 #define ISR_RISC_INT BIT_3 /* RISC interrupt */ 308 309 uint16_t semaphore; /* Semaphore */ 310 uint16_t nvram; /* NVRAM register. */ 311 #define NVR_DESELECT 0 312 #define NVR_BUSY BIT_15 313 #define NVR_WRT_ENABLE BIT_14 /* Write enable */ 314 #define NVR_PR_ENABLE BIT_13 /* Protection register enable */ 315 #define NVR_DATA_IN BIT_3 316 #define NVR_DATA_OUT BIT_2 317 #define NVR_SELECT BIT_1 318 #define NVR_CLOCK BIT_0 319 320 #define NVR_WAIT_CNT 20000 321 322 union { 323 struct { 324 uint16_t mailbox0; 325 uint16_t mailbox1; 326 uint16_t mailbox2; 327 uint16_t mailbox3; 328 uint16_t mailbox4; 329 uint16_t mailbox5; 330 uint16_t mailbox6; 331 uint16_t mailbox7; 332 uint16_t unused_2[59]; /* Gap */ 333 } __attribute__((packed)) isp2100; 334 struct { 335 /* Request Queue */ 336 uint16_t req_q_in; /* In-Pointer */ 337 uint16_t req_q_out; /* Out-Pointer */ 338 /* Response Queue */ 339 uint16_t rsp_q_in; /* In-Pointer */ 340 uint16_t rsp_q_out; /* Out-Pointer */ 341 342 /* RISC to Host Status */ 343 uint32_t host_status; 344 #define HSR_RISC_INT BIT_15 /* RISC interrupt */ 345 #define HSR_RISC_PAUSED BIT_8 /* RISC Paused */ 346 347 /* Host to Host Semaphore */ 348 uint16_t host_semaphore; 349 uint16_t unused_3[17]; /* Gap */ 350 uint16_t mailbox0; 351 uint16_t mailbox1; 352 uint16_t mailbox2; 353 uint16_t mailbox3; 354 uint16_t mailbox4; 355 uint16_t mailbox5; 356 uint16_t mailbox6; 357 uint16_t mailbox7; 358 uint16_t mailbox8; 359 uint16_t mailbox9; 360 uint16_t mailbox10; 361 uint16_t mailbox11; 362 uint16_t mailbox12; 363 uint16_t mailbox13; 364 uint16_t mailbox14; 365 uint16_t mailbox15; 366 uint16_t mailbox16; 367 uint16_t mailbox17; 368 uint16_t mailbox18; 369 uint16_t mailbox19; 370 uint16_t mailbox20; 371 uint16_t mailbox21; 372 uint16_t mailbox22; 373 uint16_t mailbox23; 374 uint16_t mailbox24; 375 uint16_t mailbox25; 376 uint16_t mailbox26; 377 uint16_t mailbox27; 378 uint16_t mailbox28; 379 uint16_t mailbox29; 380 uint16_t mailbox30; 381 uint16_t mailbox31; 382 uint16_t fb_cmd; 383 uint16_t unused_4[10]; /* Gap */ 384 } __attribute__((packed)) isp2300; 385 } u; 386 387 uint16_t fpm_diag_config; 388 uint16_t unused_5[0x4]; /* Gap */ 389 uint16_t risc_hw; 390 uint16_t unused_5_1; /* Gap */ 391 uint16_t pcr; /* Processor Control Register. */ 392 uint16_t unused_6[0x5]; /* Gap */ 393 uint16_t mctr; /* Memory Configuration and Timing. */ 394 uint16_t unused_7[0x3]; /* Gap */ 395 uint16_t fb_cmd_2100; /* Unused on 23XX */ 396 uint16_t unused_8[0x3]; /* Gap */ 397 uint16_t hccr; /* Host command & control register. */ 398 #define HCCR_HOST_INT BIT_7 /* Host interrupt bit */ 399 #define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */ 400 /* HCCR commands */ 401 #define HCCR_RESET_RISC 0x1000 /* Reset RISC */ 402 #define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */ 403 #define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */ 404 #define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */ 405 #define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */ 406 #define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */ 407 #define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */ 408 #define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */ 409 410 uint16_t unused_9[5]; /* Gap */ 411 uint16_t gpiod; /* GPIO Data register. */ 412 uint16_t gpioe; /* GPIO Enable register. */ 413 #define GPIO_LED_MASK 0x00C0 414 #define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000 415 #define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040 416 #define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080 417 #define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0 418 #define GPIO_LED_ALL_OFF 0x0000 419 #define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */ 420 #define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */ 421 422 union { 423 struct { 424 uint16_t unused_10[8]; /* Gap */ 425 uint16_t mailbox8; 426 uint16_t mailbox9; 427 uint16_t mailbox10; 428 uint16_t mailbox11; 429 uint16_t mailbox12; 430 uint16_t mailbox13; 431 uint16_t mailbox14; 432 uint16_t mailbox15; 433 uint16_t mailbox16; 434 uint16_t mailbox17; 435 uint16_t mailbox18; 436 uint16_t mailbox19; 437 uint16_t mailbox20; 438 uint16_t mailbox21; 439 uint16_t mailbox22; 440 uint16_t mailbox23; /* Also probe reg. */ 441 } __attribute__((packed)) isp2200; 442 } u_end; 443 }; 444 445 struct device_reg_25xxmq { 446 uint32_t req_q_in; 447 uint32_t req_q_out; 448 uint32_t rsp_q_in; 449 uint32_t rsp_q_out; 450 }; 451 452 typedef union { 453 struct device_reg_2xxx isp; 454 struct device_reg_24xx isp24; 455 struct device_reg_25xxmq isp25mq; 456 struct device_reg_82xx isp82; 457 } device_reg_t; 458 459 #define ISP_REQ_Q_IN(ha, reg) \ 460 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 461 &(reg)->u.isp2100.mailbox4 : \ 462 &(reg)->u.isp2300.req_q_in) 463 #define ISP_REQ_Q_OUT(ha, reg) \ 464 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 465 &(reg)->u.isp2100.mailbox4 : \ 466 &(reg)->u.isp2300.req_q_out) 467 #define ISP_RSP_Q_IN(ha, reg) \ 468 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 469 &(reg)->u.isp2100.mailbox5 : \ 470 &(reg)->u.isp2300.rsp_q_in) 471 #define ISP_RSP_Q_OUT(ha, reg) \ 472 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 473 &(reg)->u.isp2100.mailbox5 : \ 474 &(reg)->u.isp2300.rsp_q_out) 475 476 #define MAILBOX_REG(ha, reg, num) \ 477 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 478 (num < 8 ? \ 479 &(reg)->u.isp2100.mailbox0 + (num) : \ 480 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \ 481 &(reg)->u.isp2300.mailbox0 + (num)) 482 #define RD_MAILBOX_REG(ha, reg, num) \ 483 RD_REG_WORD(MAILBOX_REG(ha, reg, num)) 484 #define WRT_MAILBOX_REG(ha, reg, num, data) \ 485 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data) 486 487 #define FB_CMD_REG(ha, reg) \ 488 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \ 489 &(reg)->fb_cmd_2100 : \ 490 &(reg)->u.isp2300.fb_cmd) 491 #define RD_FB_CMD_REG(ha, reg) \ 492 RD_REG_WORD(FB_CMD_REG(ha, reg)) 493 #define WRT_FB_CMD_REG(ha, reg, data) \ 494 WRT_REG_WORD(FB_CMD_REG(ha, reg), data) 495 496 typedef struct { 497 uint32_t out_mb; /* outbound from driver */ 498 uint32_t in_mb; /* Incoming from RISC */ 499 uint16_t mb[MAILBOX_REGISTER_COUNT]; 500 long buf_size; 501 void *bufp; 502 uint32_t tov; 503 uint8_t flags; 504 #define MBX_DMA_IN BIT_0 505 #define MBX_DMA_OUT BIT_1 506 #define IOCTL_CMD BIT_2 507 } mbx_cmd_t; 508 509 #define MBX_TOV_SECONDS 30 510 511 /* 512 * ISP product identification definitions in mailboxes after reset. 513 */ 514 #define PROD_ID_1 0x4953 515 #define PROD_ID_2 0x0000 516 #define PROD_ID_2a 0x5020 517 #define PROD_ID_3 0x2020 518 519 /* 520 * ISP mailbox Self-Test status codes 521 */ 522 #define MBS_FRM_ALIVE 0 /* Firmware Alive. */ 523 #define MBS_CHKSUM_ERR 1 /* Checksum Error. */ 524 #define MBS_BUSY 4 /* Busy. */ 525 526 /* 527 * ISP mailbox command complete status codes 528 */ 529 #define MBS_COMMAND_COMPLETE 0x4000 530 #define MBS_INVALID_COMMAND 0x4001 531 #define MBS_HOST_INTERFACE_ERROR 0x4002 532 #define MBS_TEST_FAILED 0x4003 533 #define MBS_COMMAND_ERROR 0x4005 534 #define MBS_COMMAND_PARAMETER_ERROR 0x4006 535 #define MBS_PORT_ID_USED 0x4007 536 #define MBS_LOOP_ID_USED 0x4008 537 #define MBS_ALL_IDS_IN_USE 0x4009 538 #define MBS_NOT_LOGGED_IN 0x400A 539 #define MBS_LINK_DOWN_ERROR 0x400B 540 #define MBS_DIAG_ECHO_TEST_ERROR 0x400C 541 542 /* 543 * ISP mailbox asynchronous event status codes 544 */ 545 #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */ 546 #define MBA_RESET 0x8001 /* Reset Detected. */ 547 #define MBA_SYSTEM_ERR 0x8002 /* System Error. */ 548 #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */ 549 #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */ 550 #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */ 551 #define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */ 552 /* occurred. */ 553 #define MBA_LOOP_UP 0x8011 /* FC Loop UP. */ 554 #define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */ 555 #define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */ 556 #define MBA_PORT_UPDATE 0x8014 /* Port Database update. */ 557 #define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */ 558 #define MBA_LIP_F8 0x8016 /* Received a LIP F8. */ 559 #define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */ 560 #define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */ 561 #define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */ 562 #define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */ 563 #define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */ 564 #define MBA_IP_RECEIVE 0x8023 /* IP Received. */ 565 #define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */ 566 #define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */ 567 #define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */ 568 #define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */ 569 /* used. */ 570 #define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */ 571 #define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */ 572 #define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */ 573 #define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */ 574 #define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */ 575 #define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */ 576 #define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */ 577 #define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */ 578 #define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */ 579 #define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */ 580 #define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */ 581 #define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */ 582 #define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */ 583 #define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */ 584 585 /* ISP mailbox loopback echo diagnostic error code */ 586 #define MBS_LB_RESET 0x17 587 /* 588 * Firmware options 1, 2, 3. 589 */ 590 #define FO1_AE_ON_LIPF8 BIT_0 591 #define FO1_AE_ALL_LIP_RESET BIT_1 592 #define FO1_CTIO_RETRY BIT_3 593 #define FO1_DISABLE_LIP_F7_SW BIT_4 594 #define FO1_DISABLE_100MS_LOS_WAIT BIT_5 595 #define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */ 596 #define FO1_AE_ON_LOOP_INIT_ERR BIT_7 597 #define FO1_SET_EMPHASIS_SWING BIT_8 598 #define FO1_AE_AUTO_BYPASS BIT_9 599 #define FO1_ENABLE_PURE_IOCB BIT_10 600 #define FO1_AE_PLOGI_RJT BIT_11 601 #define FO1_ENABLE_ABORT_SEQUENCE BIT_12 602 #define FO1_AE_QUEUE_FULL BIT_13 603 604 #define FO2_ENABLE_ATIO_TYPE_3 BIT_0 605 #define FO2_REV_LOOPBACK BIT_1 606 607 #define FO3_ENABLE_EMERG_IOCB BIT_0 608 #define FO3_AE_RND_ERROR BIT_1 609 610 /* 24XX additional firmware options */ 611 #define ADD_FO_COUNT 3 612 #define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */ 613 #define ADD_FO1_ENABLE_PUREX_IOCB BIT_10 614 615 #define ADD_FO2_ENABLE_SEL_CLS2 BIT_5 616 617 #define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14 618 619 /* 620 * ISP mailbox commands 621 */ 622 #define MBC_LOAD_RAM 1 /* Load RAM. */ 623 #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */ 624 #define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */ 625 #define MBC_READ_RAM_WORD 5 /* Read RAM word. */ 626 #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */ 627 #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */ 628 #define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */ 629 #define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */ 630 #define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */ 631 #define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */ 632 #define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */ 633 #define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */ 634 #define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */ 635 #define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */ 636 #define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */ 637 #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */ 638 #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */ 639 #define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */ 640 #define MBC_RESET 0x18 /* Reset. */ 641 #define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */ 642 #define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */ 643 #define MBC_DISABLE_VI 0x24 /* Disable VI operation. */ 644 #define MBC_ENABLE_VI 0x25 /* Enable VI operation. */ 645 #define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */ 646 #define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */ 647 #define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */ 648 #define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */ 649 #define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */ 650 #define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */ 651 #define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */ 652 #define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */ 653 #define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */ 654 #define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */ 655 #define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */ 656 #define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */ 657 #define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */ 658 #define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */ 659 #define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */ 660 #define MBC_DATA_RATE 0x5d /* Get RNID parameters */ 661 #define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */ 662 #define MBC_INITIATE_LIP 0x62 /* Initiate Loop */ 663 /* Initialization Procedure */ 664 #define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */ 665 #define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */ 666 #define MBC_CLEAR_ACA 0x65 /* Clear ACA. */ 667 #define MBC_TARGET_RESET 0x66 /* Target Reset. */ 668 #define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */ 669 #define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */ 670 #define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */ 671 #define MBC_GET_PORT_NAME 0x6a /* Get port name. */ 672 #define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */ 673 #define MBC_LIP_RESET 0x6c /* LIP reset. */ 674 #define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */ 675 /* commandd. */ 676 #define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */ 677 #define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */ 678 #define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */ 679 #define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */ 680 #define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */ 681 #define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */ 682 #define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */ 683 #define MBC_UNLOAD_IP 0x79 /* Shutdown IP */ 684 #define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */ 685 #define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */ 686 #define MBC_LUN_RESET 0x7E /* Send LUN reset */ 687 688 /* 689 * ISP24xx mailbox commands 690 */ 691 #define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */ 692 #define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */ 693 #define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */ 694 #define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */ 695 #define MBC_TRACE_CONTROL 0x27 /* Trace control command. */ 696 #define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */ 697 #define MBC_WRITE_SFP 0x30 /* Write SFP Data. */ 698 #define MBC_READ_SFP 0x31 /* Read SFP Data. */ 699 #define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */ 700 #define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */ 701 #define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */ 702 #define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */ 703 #define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */ 704 #define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */ 705 #define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */ 706 #define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */ 707 #define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */ 708 #define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */ 709 710 /* 711 * ISP81xx mailbox commands 712 */ 713 #define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */ 714 715 /* Firmware return data sizes */ 716 #define FCAL_MAP_SIZE 128 717 718 /* Mailbox bit definitions for out_mb and in_mb */ 719 #define MBX_31 BIT_31 720 #define MBX_30 BIT_30 721 #define MBX_29 BIT_29 722 #define MBX_28 BIT_28 723 #define MBX_27 BIT_27 724 #define MBX_26 BIT_26 725 #define MBX_25 BIT_25 726 #define MBX_24 BIT_24 727 #define MBX_23 BIT_23 728 #define MBX_22 BIT_22 729 #define MBX_21 BIT_21 730 #define MBX_20 BIT_20 731 #define MBX_19 BIT_19 732 #define MBX_18 BIT_18 733 #define MBX_17 BIT_17 734 #define MBX_16 BIT_16 735 #define MBX_15 BIT_15 736 #define MBX_14 BIT_14 737 #define MBX_13 BIT_13 738 #define MBX_12 BIT_12 739 #define MBX_11 BIT_11 740 #define MBX_10 BIT_10 741 #define MBX_9 BIT_9 742 #define MBX_8 BIT_8 743 #define MBX_7 BIT_7 744 #define MBX_6 BIT_6 745 #define MBX_5 BIT_5 746 #define MBX_4 BIT_4 747 #define MBX_3 BIT_3 748 #define MBX_2 BIT_2 749 #define MBX_1 BIT_1 750 #define MBX_0 BIT_0 751 752 /* 753 * Firmware state codes from get firmware state mailbox command 754 */ 755 #define FSTATE_CONFIG_WAIT 0 756 #define FSTATE_WAIT_AL_PA 1 757 #define FSTATE_WAIT_LOGIN 2 758 #define FSTATE_READY 3 759 #define FSTATE_LOSS_OF_SYNC 4 760 #define FSTATE_ERROR 5 761 #define FSTATE_REINIT 6 762 #define FSTATE_NON_PART 7 763 764 #define FSTATE_CONFIG_CORRECT 0 765 #define FSTATE_P2P_RCV_LIP 1 766 #define FSTATE_P2P_CHOOSE_LOOP 2 767 #define FSTATE_P2P_RCV_UNIDEN_LIP 3 768 #define FSTATE_FATAL_ERROR 4 769 #define FSTATE_LOOP_BACK_CONN 5 770 771 /* 772 * Port Database structure definition 773 * Little endian except where noted. 774 */ 775 #define PORT_DATABASE_SIZE 128 /* bytes */ 776 typedef struct { 777 uint8_t options; 778 uint8_t control; 779 uint8_t master_state; 780 uint8_t slave_state; 781 uint8_t reserved[2]; 782 uint8_t hard_address; 783 uint8_t reserved_1; 784 uint8_t port_id[4]; 785 uint8_t node_name[WWN_SIZE]; 786 uint8_t port_name[WWN_SIZE]; 787 uint16_t execution_throttle; 788 uint16_t execution_count; 789 uint8_t reset_count; 790 uint8_t reserved_2; 791 uint16_t resource_allocation; 792 uint16_t current_allocation; 793 uint16_t queue_head; 794 uint16_t queue_tail; 795 uint16_t transmit_execution_list_next; 796 uint16_t transmit_execution_list_previous; 797 uint16_t common_features; 798 uint16_t total_concurrent_sequences; 799 uint16_t RO_by_information_category; 800 uint8_t recipient; 801 uint8_t initiator; 802 uint16_t receive_data_size; 803 uint16_t concurrent_sequences; 804 uint16_t open_sequences_per_exchange; 805 uint16_t lun_abort_flags; 806 uint16_t lun_stop_flags; 807 uint16_t stop_queue_head; 808 uint16_t stop_queue_tail; 809 uint16_t port_retry_timer; 810 uint16_t next_sequence_id; 811 uint16_t frame_count; 812 uint16_t PRLI_payload_length; 813 uint8_t prli_svc_param_word_0[2]; /* Big endian */ 814 /* Bits 15-0 of word 0 */ 815 uint8_t prli_svc_param_word_3[2]; /* Big endian */ 816 /* Bits 15-0 of word 3 */ 817 uint16_t loop_id; 818 uint16_t extended_lun_info_list_pointer; 819 uint16_t extended_lun_stop_list_pointer; 820 } port_database_t; 821 822 /* 823 * Port database slave/master states 824 */ 825 #define PD_STATE_DISCOVERY 0 826 #define PD_STATE_WAIT_DISCOVERY_ACK 1 827 #define PD_STATE_PORT_LOGIN 2 828 #define PD_STATE_WAIT_PORT_LOGIN_ACK 3 829 #define PD_STATE_PROCESS_LOGIN 4 830 #define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5 831 #define PD_STATE_PORT_LOGGED_IN 6 832 #define PD_STATE_PORT_UNAVAILABLE 7 833 #define PD_STATE_PROCESS_LOGOUT 8 834 #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9 835 #define PD_STATE_PORT_LOGOUT 10 836 #define PD_STATE_WAIT_PORT_LOGOUT_ACK 11 837 838 839 #define QLA_ZIO_MODE_6 (BIT_2 | BIT_1) 840 #define QLA_ZIO_DISABLED 0 841 #define QLA_ZIO_DEFAULT_TIMER 2 842 843 /* 844 * ISP Initialization Control Block. 845 * Little endian except where noted. 846 */ 847 #define ICB_VERSION 1 848 typedef struct { 849 uint8_t version; 850 uint8_t reserved_1; 851 852 /* 853 * LSB BIT 0 = Enable Hard Loop Id 854 * LSB BIT 1 = Enable Fairness 855 * LSB BIT 2 = Enable Full-Duplex 856 * LSB BIT 3 = Enable Fast Posting 857 * LSB BIT 4 = Enable Target Mode 858 * LSB BIT 5 = Disable Initiator Mode 859 * LSB BIT 6 = Enable ADISC 860 * LSB BIT 7 = Enable Target Inquiry Data 861 * 862 * MSB BIT 0 = Enable PDBC Notify 863 * MSB BIT 1 = Non Participating LIP 864 * MSB BIT 2 = Descending Loop ID Search 865 * MSB BIT 3 = Acquire Loop ID in LIPA 866 * MSB BIT 4 = Stop PortQ on Full Status 867 * MSB BIT 5 = Full Login after LIP 868 * MSB BIT 6 = Node Name Option 869 * MSB BIT 7 = Ext IFWCB enable bit 870 */ 871 uint8_t firmware_options[2]; 872 873 uint16_t frame_payload_size; 874 uint16_t max_iocb_allocation; 875 uint16_t execution_throttle; 876 uint8_t retry_count; 877 uint8_t retry_delay; /* unused */ 878 uint8_t port_name[WWN_SIZE]; /* Big endian. */ 879 uint16_t hard_address; 880 uint8_t inquiry_data; 881 uint8_t login_timeout; 882 uint8_t node_name[WWN_SIZE]; /* Big endian. */ 883 884 uint16_t request_q_outpointer; 885 uint16_t response_q_inpointer; 886 uint16_t request_q_length; 887 uint16_t response_q_length; 888 uint32_t request_q_address[2]; 889 uint32_t response_q_address[2]; 890 891 uint16_t lun_enables; 892 uint8_t command_resource_count; 893 uint8_t immediate_notify_resource_count; 894 uint16_t timeout; 895 uint8_t reserved_2[2]; 896 897 /* 898 * LSB BIT 0 = Timer Operation mode bit 0 899 * LSB BIT 1 = Timer Operation mode bit 1 900 * LSB BIT 2 = Timer Operation mode bit 2 901 * LSB BIT 3 = Timer Operation mode bit 3 902 * LSB BIT 4 = Init Config Mode bit 0 903 * LSB BIT 5 = Init Config Mode bit 1 904 * LSB BIT 6 = Init Config Mode bit 2 905 * LSB BIT 7 = Enable Non part on LIHA failure 906 * 907 * MSB BIT 0 = Enable class 2 908 * MSB BIT 1 = Enable ACK0 909 * MSB BIT 2 = 910 * MSB BIT 3 = 911 * MSB BIT 4 = FC Tape Enable 912 * MSB BIT 5 = Enable FC Confirm 913 * MSB BIT 6 = Enable command queuing in target mode 914 * MSB BIT 7 = No Logo On Link Down 915 */ 916 uint8_t add_firmware_options[2]; 917 918 uint8_t response_accumulation_timer; 919 uint8_t interrupt_delay_timer; 920 921 /* 922 * LSB BIT 0 = Enable Read xfr_rdy 923 * LSB BIT 1 = Soft ID only 924 * LSB BIT 2 = 925 * LSB BIT 3 = 926 * LSB BIT 4 = FCP RSP Payload [0] 927 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200 928 * LSB BIT 6 = Enable Out-of-Order frame handling 929 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop 930 * 931 * MSB BIT 0 = Sbus enable - 2300 932 * MSB BIT 1 = 933 * MSB BIT 2 = 934 * MSB BIT 3 = 935 * MSB BIT 4 = LED mode 936 * MSB BIT 5 = enable 50 ohm termination 937 * MSB BIT 6 = Data Rate (2300 only) 938 * MSB BIT 7 = Data Rate (2300 only) 939 */ 940 uint8_t special_options[2]; 941 942 uint8_t reserved_3[26]; 943 } init_cb_t; 944 945 /* 946 * Get Link Status mailbox command return buffer. 947 */ 948 #define GLSO_SEND_RPS BIT_0 949 #define GLSO_USE_DID BIT_3 950 951 struct link_statistics { 952 uint32_t link_fail_cnt; 953 uint32_t loss_sync_cnt; 954 uint32_t loss_sig_cnt; 955 uint32_t prim_seq_err_cnt; 956 uint32_t inval_xmit_word_cnt; 957 uint32_t inval_crc_cnt; 958 uint32_t lip_cnt; 959 uint32_t unused1[0x1a]; 960 uint32_t tx_frames; 961 uint32_t rx_frames; 962 uint32_t dumped_frames; 963 uint32_t unused2[2]; 964 uint32_t nos_rcvd; 965 }; 966 967 /* 968 * NVRAM Command values. 969 */ 970 #define NV_START_BIT BIT_2 971 #define NV_WRITE_OP (BIT_26+BIT_24) 972 #define NV_READ_OP (BIT_26+BIT_25) 973 #define NV_ERASE_OP (BIT_26+BIT_25+BIT_24) 974 #define NV_MASK_OP (BIT_26+BIT_25+BIT_24) 975 #define NV_DELAY_COUNT 10 976 977 /* 978 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition. 979 */ 980 typedef struct { 981 /* 982 * NVRAM header 983 */ 984 uint8_t id[4]; 985 uint8_t nvram_version; 986 uint8_t reserved_0; 987 988 /* 989 * NVRAM RISC parameter block 990 */ 991 uint8_t parameter_block_version; 992 uint8_t reserved_1; 993 994 /* 995 * LSB BIT 0 = Enable Hard Loop Id 996 * LSB BIT 1 = Enable Fairness 997 * LSB BIT 2 = Enable Full-Duplex 998 * LSB BIT 3 = Enable Fast Posting 999 * LSB BIT 4 = Enable Target Mode 1000 * LSB BIT 5 = Disable Initiator Mode 1001 * LSB BIT 6 = Enable ADISC 1002 * LSB BIT 7 = Enable Target Inquiry Data 1003 * 1004 * MSB BIT 0 = Enable PDBC Notify 1005 * MSB BIT 1 = Non Participating LIP 1006 * MSB BIT 2 = Descending Loop ID Search 1007 * MSB BIT 3 = Acquire Loop ID in LIPA 1008 * MSB BIT 4 = Stop PortQ on Full Status 1009 * MSB BIT 5 = Full Login after LIP 1010 * MSB BIT 6 = Node Name Option 1011 * MSB BIT 7 = Ext IFWCB enable bit 1012 */ 1013 uint8_t firmware_options[2]; 1014 1015 uint16_t frame_payload_size; 1016 uint16_t max_iocb_allocation; 1017 uint16_t execution_throttle; 1018 uint8_t retry_count; 1019 uint8_t retry_delay; /* unused */ 1020 uint8_t port_name[WWN_SIZE]; /* Big endian. */ 1021 uint16_t hard_address; 1022 uint8_t inquiry_data; 1023 uint8_t login_timeout; 1024 uint8_t node_name[WWN_SIZE]; /* Big endian. */ 1025 1026 /* 1027 * LSB BIT 0 = Timer Operation mode bit 0 1028 * LSB BIT 1 = Timer Operation mode bit 1 1029 * LSB BIT 2 = Timer Operation mode bit 2 1030 * LSB BIT 3 = Timer Operation mode bit 3 1031 * LSB BIT 4 = Init Config Mode bit 0 1032 * LSB BIT 5 = Init Config Mode bit 1 1033 * LSB BIT 6 = Init Config Mode bit 2 1034 * LSB BIT 7 = Enable Non part on LIHA failure 1035 * 1036 * MSB BIT 0 = Enable class 2 1037 * MSB BIT 1 = Enable ACK0 1038 * MSB BIT 2 = 1039 * MSB BIT 3 = 1040 * MSB BIT 4 = FC Tape Enable 1041 * MSB BIT 5 = Enable FC Confirm 1042 * MSB BIT 6 = Enable command queuing in target mode 1043 * MSB BIT 7 = No Logo On Link Down 1044 */ 1045 uint8_t add_firmware_options[2]; 1046 1047 uint8_t response_accumulation_timer; 1048 uint8_t interrupt_delay_timer; 1049 1050 /* 1051 * LSB BIT 0 = Enable Read xfr_rdy 1052 * LSB BIT 1 = Soft ID only 1053 * LSB BIT 2 = 1054 * LSB BIT 3 = 1055 * LSB BIT 4 = FCP RSP Payload [0] 1056 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200 1057 * LSB BIT 6 = Enable Out-of-Order frame handling 1058 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop 1059 * 1060 * MSB BIT 0 = Sbus enable - 2300 1061 * MSB BIT 1 = 1062 * MSB BIT 2 = 1063 * MSB BIT 3 = 1064 * MSB BIT 4 = LED mode 1065 * MSB BIT 5 = enable 50 ohm termination 1066 * MSB BIT 6 = Data Rate (2300 only) 1067 * MSB BIT 7 = Data Rate (2300 only) 1068 */ 1069 uint8_t special_options[2]; 1070 1071 /* Reserved for expanded RISC parameter block */ 1072 uint8_t reserved_2[22]; 1073 1074 /* 1075 * LSB BIT 0 = Tx Sensitivity 1G bit 0 1076 * LSB BIT 1 = Tx Sensitivity 1G bit 1 1077 * LSB BIT 2 = Tx Sensitivity 1G bit 2 1078 * LSB BIT 3 = Tx Sensitivity 1G bit 3 1079 * LSB BIT 4 = Rx Sensitivity 1G bit 0 1080 * LSB BIT 5 = Rx Sensitivity 1G bit 1 1081 * LSB BIT 6 = Rx Sensitivity 1G bit 2 1082 * LSB BIT 7 = Rx Sensitivity 1G bit 3 1083 * 1084 * MSB BIT 0 = Tx Sensitivity 2G bit 0 1085 * MSB BIT 1 = Tx Sensitivity 2G bit 1 1086 * MSB BIT 2 = Tx Sensitivity 2G bit 2 1087 * MSB BIT 3 = Tx Sensitivity 2G bit 3 1088 * MSB BIT 4 = Rx Sensitivity 2G bit 0 1089 * MSB BIT 5 = Rx Sensitivity 2G bit 1 1090 * MSB BIT 6 = Rx Sensitivity 2G bit 2 1091 * MSB BIT 7 = Rx Sensitivity 2G bit 3 1092 * 1093 * LSB BIT 0 = Output Swing 1G bit 0 1094 * LSB BIT 1 = Output Swing 1G bit 1 1095 * LSB BIT 2 = Output Swing 1G bit 2 1096 * LSB BIT 3 = Output Emphasis 1G bit 0 1097 * LSB BIT 4 = Output Emphasis 1G bit 1 1098 * LSB BIT 5 = Output Swing 2G bit 0 1099 * LSB BIT 6 = Output Swing 2G bit 1 1100 * LSB BIT 7 = Output Swing 2G bit 2 1101 * 1102 * MSB BIT 0 = Output Emphasis 2G bit 0 1103 * MSB BIT 1 = Output Emphasis 2G bit 1 1104 * MSB BIT 2 = Output Enable 1105 * MSB BIT 3 = 1106 * MSB BIT 4 = 1107 * MSB BIT 5 = 1108 * MSB BIT 6 = 1109 * MSB BIT 7 = 1110 */ 1111 uint8_t seriallink_options[4]; 1112 1113 /* 1114 * NVRAM host parameter block 1115 * 1116 * LSB BIT 0 = Enable spinup delay 1117 * LSB BIT 1 = Disable BIOS 1118 * LSB BIT 2 = Enable Memory Map BIOS 1119 * LSB BIT 3 = Enable Selectable Boot 1120 * LSB BIT 4 = Disable RISC code load 1121 * LSB BIT 5 = Set cache line size 1 1122 * LSB BIT 6 = PCI Parity Disable 1123 * LSB BIT 7 = Enable extended logging 1124 * 1125 * MSB BIT 0 = Enable 64bit addressing 1126 * MSB BIT 1 = Enable lip reset 1127 * MSB BIT 2 = Enable lip full login 1128 * MSB BIT 3 = Enable target reset 1129 * MSB BIT 4 = Enable database storage 1130 * MSB BIT 5 = Enable cache flush read 1131 * MSB BIT 6 = Enable database load 1132 * MSB BIT 7 = Enable alternate WWN 1133 */ 1134 uint8_t host_p[2]; 1135 1136 uint8_t boot_node_name[WWN_SIZE]; 1137 uint8_t boot_lun_number; 1138 uint8_t reset_delay; 1139 uint8_t port_down_retry_count; 1140 uint8_t boot_id_number; 1141 uint16_t max_luns_per_target; 1142 uint8_t fcode_boot_port_name[WWN_SIZE]; 1143 uint8_t alternate_port_name[WWN_SIZE]; 1144 uint8_t alternate_node_name[WWN_SIZE]; 1145 1146 /* 1147 * BIT 0 = Selective Login 1148 * BIT 1 = Alt-Boot Enable 1149 * BIT 2 = 1150 * BIT 3 = Boot Order List 1151 * BIT 4 = 1152 * BIT 5 = Selective LUN 1153 * BIT 6 = 1154 * BIT 7 = unused 1155 */ 1156 uint8_t efi_parameters; 1157 1158 uint8_t link_down_timeout; 1159 1160 uint8_t adapter_id[16]; 1161 1162 uint8_t alt1_boot_node_name[WWN_SIZE]; 1163 uint16_t alt1_boot_lun_number; 1164 uint8_t alt2_boot_node_name[WWN_SIZE]; 1165 uint16_t alt2_boot_lun_number; 1166 uint8_t alt3_boot_node_name[WWN_SIZE]; 1167 uint16_t alt3_boot_lun_number; 1168 uint8_t alt4_boot_node_name[WWN_SIZE]; 1169 uint16_t alt4_boot_lun_number; 1170 uint8_t alt5_boot_node_name[WWN_SIZE]; 1171 uint16_t alt5_boot_lun_number; 1172 uint8_t alt6_boot_node_name[WWN_SIZE]; 1173 uint16_t alt6_boot_lun_number; 1174 uint8_t alt7_boot_node_name[WWN_SIZE]; 1175 uint16_t alt7_boot_lun_number; 1176 1177 uint8_t reserved_3[2]; 1178 1179 /* Offset 200-215 : Model Number */ 1180 uint8_t model_number[16]; 1181 1182 /* OEM related items */ 1183 uint8_t oem_specific[16]; 1184 1185 /* 1186 * NVRAM Adapter Features offset 232-239 1187 * 1188 * LSB BIT 0 = External GBIC 1189 * LSB BIT 1 = Risc RAM parity 1190 * LSB BIT 2 = Buffer Plus Module 1191 * LSB BIT 3 = Multi Chip Adapter 1192 * LSB BIT 4 = Internal connector 1193 * LSB BIT 5 = 1194 * LSB BIT 6 = 1195 * LSB BIT 7 = 1196 * 1197 * MSB BIT 0 = 1198 * MSB BIT 1 = 1199 * MSB BIT 2 = 1200 * MSB BIT 3 = 1201 * MSB BIT 4 = 1202 * MSB BIT 5 = 1203 * MSB BIT 6 = 1204 * MSB BIT 7 = 1205 */ 1206 uint8_t adapter_features[2]; 1207 1208 uint8_t reserved_4[16]; 1209 1210 /* Subsystem vendor ID for ISP2200 */ 1211 uint16_t subsystem_vendor_id_2200; 1212 1213 /* Subsystem device ID for ISP2200 */ 1214 uint16_t subsystem_device_id_2200; 1215 1216 uint8_t reserved_5; 1217 uint8_t checksum; 1218 } nvram_t; 1219 1220 /* 1221 * ISP queue - response queue entry definition. 1222 */ 1223 typedef struct { 1224 uint8_t data[60]; 1225 uint32_t signature; 1226 #define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */ 1227 } response_t; 1228 1229 typedef union { 1230 uint16_t extended; 1231 struct { 1232 uint8_t reserved; 1233 uint8_t standard; 1234 } id; 1235 } target_id_t; 1236 1237 #define SET_TARGET_ID(ha, to, from) \ 1238 do { \ 1239 if (HAS_EXTENDED_IDS(ha)) \ 1240 to.extended = cpu_to_le16(from); \ 1241 else \ 1242 to.id.standard = (uint8_t)from; \ 1243 } while (0) 1244 1245 /* 1246 * ISP queue - command entry structure definition. 1247 */ 1248 #define COMMAND_TYPE 0x11 /* Command entry */ 1249 typedef struct { 1250 uint8_t entry_type; /* Entry type. */ 1251 uint8_t entry_count; /* Entry count. */ 1252 uint8_t sys_define; /* System defined. */ 1253 uint8_t entry_status; /* Entry Status. */ 1254 uint32_t handle; /* System handle. */ 1255 target_id_t target; /* SCSI ID */ 1256 uint16_t lun; /* SCSI LUN */ 1257 uint16_t control_flags; /* Control flags. */ 1258 #define CF_WRITE BIT_6 1259 #define CF_READ BIT_5 1260 #define CF_SIMPLE_TAG BIT_3 1261 #define CF_ORDERED_TAG BIT_2 1262 #define CF_HEAD_TAG BIT_1 1263 uint16_t reserved_1; 1264 uint16_t timeout; /* Command timeout. */ 1265 uint16_t dseg_count; /* Data segment count. */ 1266 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */ 1267 uint32_t byte_count; /* Total byte count. */ 1268 uint32_t dseg_0_address; /* Data segment 0 address. */ 1269 uint32_t dseg_0_length; /* Data segment 0 length. */ 1270 uint32_t dseg_1_address; /* Data segment 1 address. */ 1271 uint32_t dseg_1_length; /* Data segment 1 length. */ 1272 uint32_t dseg_2_address; /* Data segment 2 address. */ 1273 uint32_t dseg_2_length; /* Data segment 2 length. */ 1274 } cmd_entry_t; 1275 1276 /* 1277 * ISP queue - 64-Bit addressing, command entry structure definition. 1278 */ 1279 #define COMMAND_A64_TYPE 0x19 /* Command A64 entry */ 1280 typedef struct { 1281 uint8_t entry_type; /* Entry type. */ 1282 uint8_t entry_count; /* Entry count. */ 1283 uint8_t sys_define; /* System defined. */ 1284 uint8_t entry_status; /* Entry Status. */ 1285 uint32_t handle; /* System handle. */ 1286 target_id_t target; /* SCSI ID */ 1287 uint16_t lun; /* SCSI LUN */ 1288 uint16_t control_flags; /* Control flags. */ 1289 uint16_t reserved_1; 1290 uint16_t timeout; /* Command timeout. */ 1291 uint16_t dseg_count; /* Data segment count. */ 1292 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */ 1293 uint32_t byte_count; /* Total byte count. */ 1294 uint32_t dseg_0_address[2]; /* Data segment 0 address. */ 1295 uint32_t dseg_0_length; /* Data segment 0 length. */ 1296 uint32_t dseg_1_address[2]; /* Data segment 1 address. */ 1297 uint32_t dseg_1_length; /* Data segment 1 length. */ 1298 } cmd_a64_entry_t, request_t; 1299 1300 /* 1301 * ISP queue - continuation entry structure definition. 1302 */ 1303 #define CONTINUE_TYPE 0x02 /* Continuation entry. */ 1304 typedef struct { 1305 uint8_t entry_type; /* Entry type. */ 1306 uint8_t entry_count; /* Entry count. */ 1307 uint8_t sys_define; /* System defined. */ 1308 uint8_t entry_status; /* Entry Status. */ 1309 uint32_t reserved; 1310 uint32_t dseg_0_address; /* Data segment 0 address. */ 1311 uint32_t dseg_0_length; /* Data segment 0 length. */ 1312 uint32_t dseg_1_address; /* Data segment 1 address. */ 1313 uint32_t dseg_1_length; /* Data segment 1 length. */ 1314 uint32_t dseg_2_address; /* Data segment 2 address. */ 1315 uint32_t dseg_2_length; /* Data segment 2 length. */ 1316 uint32_t dseg_3_address; /* Data segment 3 address. */ 1317 uint32_t dseg_3_length; /* Data segment 3 length. */ 1318 uint32_t dseg_4_address; /* Data segment 4 address. */ 1319 uint32_t dseg_4_length; /* Data segment 4 length. */ 1320 uint32_t dseg_5_address; /* Data segment 5 address. */ 1321 uint32_t dseg_5_length; /* Data segment 5 length. */ 1322 uint32_t dseg_6_address; /* Data segment 6 address. */ 1323 uint32_t dseg_6_length; /* Data segment 6 length. */ 1324 } cont_entry_t; 1325 1326 /* 1327 * ISP queue - 64-Bit addressing, continuation entry structure definition. 1328 */ 1329 #define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */ 1330 typedef struct { 1331 uint8_t entry_type; /* Entry type. */ 1332 uint8_t entry_count; /* Entry count. */ 1333 uint8_t sys_define; /* System defined. */ 1334 uint8_t entry_status; /* Entry Status. */ 1335 uint32_t dseg_0_address[2]; /* Data segment 0 address. */ 1336 uint32_t dseg_0_length; /* Data segment 0 length. */ 1337 uint32_t dseg_1_address[2]; /* Data segment 1 address. */ 1338 uint32_t dseg_1_length; /* Data segment 1 length. */ 1339 uint32_t dseg_2_address [2]; /* Data segment 2 address. */ 1340 uint32_t dseg_2_length; /* Data segment 2 length. */ 1341 uint32_t dseg_3_address[2]; /* Data segment 3 address. */ 1342 uint32_t dseg_3_length; /* Data segment 3 length. */ 1343 uint32_t dseg_4_address[2]; /* Data segment 4 address. */ 1344 uint32_t dseg_4_length; /* Data segment 4 length. */ 1345 } cont_a64_entry_t; 1346 1347 #define PO_MODE_DIF_INSERT 0 1348 #define PO_MODE_DIF_REMOVE BIT_0 1349 #define PO_MODE_DIF_PASS BIT_1 1350 #define PO_MODE_DIF_REPLACE (BIT_0 + BIT_1) 1351 #define PO_ENABLE_DIF_BUNDLING BIT_8 1352 #define PO_ENABLE_INCR_GUARD_SEED BIT_3 1353 #define PO_DISABLE_INCR_REF_TAG BIT_5 1354 #define PO_DISABLE_GUARD_CHECK BIT_4 1355 /* 1356 * ISP queue - 64-Bit addressing, continuation crc entry structure definition. 1357 */ 1358 struct crc_context { 1359 uint32_t handle; /* System handle. */ 1360 uint32_t ref_tag; 1361 uint16_t app_tag; 1362 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/ 1363 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/ 1364 uint16_t guard_seed; /* Initial Guard Seed */ 1365 uint16_t prot_opts; /* Requested Data Protection Mode */ 1366 uint16_t blk_size; /* Data size in bytes */ 1367 uint16_t runt_blk_guard; /* Guard value for runt block (tape 1368 * only) */ 1369 uint32_t byte_count; /* Total byte count/ total data 1370 * transfer count */ 1371 union { 1372 struct { 1373 uint32_t reserved_1; 1374 uint16_t reserved_2; 1375 uint16_t reserved_3; 1376 uint32_t reserved_4; 1377 uint32_t data_address[2]; 1378 uint32_t data_length; 1379 uint32_t reserved_5[2]; 1380 uint32_t reserved_6; 1381 } nobundling; 1382 struct { 1383 uint32_t dif_byte_count; /* Total DIF byte 1384 * count */ 1385 uint16_t reserved_1; 1386 uint16_t dseg_count; /* Data segment count */ 1387 uint32_t reserved_2; 1388 uint32_t data_address[2]; 1389 uint32_t data_length; 1390 uint32_t dif_address[2]; 1391 uint32_t dif_length; /* Data segment 0 1392 * length */ 1393 } bundling; 1394 } u; 1395 1396 struct fcp_cmnd fcp_cmnd; 1397 dma_addr_t crc_ctx_dma; 1398 /* List of DMA context transfers */ 1399 struct list_head dsd_list; 1400 1401 /* This structure should not exceed 512 bytes */ 1402 }; 1403 1404 #define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun)) 1405 #define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun)) 1406 1407 /* 1408 * ISP queue - status entry structure definition. 1409 */ 1410 #define STATUS_TYPE 0x03 /* Status entry. */ 1411 typedef struct { 1412 uint8_t entry_type; /* Entry type. */ 1413 uint8_t entry_count; /* Entry count. */ 1414 uint8_t sys_define; /* System defined. */ 1415 uint8_t entry_status; /* Entry Status. */ 1416 uint32_t handle; /* System handle. */ 1417 uint16_t scsi_status; /* SCSI status. */ 1418 uint16_t comp_status; /* Completion status. */ 1419 uint16_t state_flags; /* State flags. */ 1420 uint16_t status_flags; /* Status flags. */ 1421 uint16_t rsp_info_len; /* Response Info Length. */ 1422 uint16_t req_sense_length; /* Request sense data length. */ 1423 uint32_t residual_length; /* Residual transfer length. */ 1424 uint8_t rsp_info[8]; /* FCP response information. */ 1425 uint8_t req_sense_data[32]; /* Request sense data. */ 1426 } sts_entry_t; 1427 1428 /* 1429 * Status entry entry status 1430 */ 1431 #define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */ 1432 #define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */ 1433 #define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */ 1434 #define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */ 1435 #define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */ 1436 #define RF_BUSY BIT_1 /* Busy */ 1437 #define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \ 1438 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY) 1439 #define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \ 1440 RF_INV_E_TYPE) 1441 1442 /* 1443 * Status entry SCSI status bit definitions. 1444 */ 1445 #define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/ 1446 #define SS_RESIDUAL_UNDER BIT_11 1447 #define SS_RESIDUAL_OVER BIT_10 1448 #define SS_SENSE_LEN_VALID BIT_9 1449 #define SS_RESPONSE_INFO_LEN_VALID BIT_8 1450 1451 #define SS_RESERVE_CONFLICT (BIT_4 | BIT_3) 1452 #define SS_BUSY_CONDITION BIT_3 1453 #define SS_CONDITION_MET BIT_2 1454 #define SS_CHECK_CONDITION BIT_1 1455 1456 /* 1457 * Status entry completion status 1458 */ 1459 #define CS_COMPLETE 0x0 /* No errors */ 1460 #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */ 1461 #define CS_DMA 0x2 /* A DMA direction error. */ 1462 #define CS_TRANSPORT 0x3 /* Transport error. */ 1463 #define CS_RESET 0x4 /* SCSI bus reset occurred */ 1464 #define CS_ABORTED 0x5 /* System aborted command. */ 1465 #define CS_TIMEOUT 0x6 /* Timeout error. */ 1466 #define CS_DATA_OVERRUN 0x7 /* Data overrun. */ 1467 #define CS_DIF_ERROR 0xC /* DIF error detected */ 1468 1469 #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */ 1470 #define CS_QUEUE_FULL 0x1C /* Queue Full. */ 1471 #define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */ 1472 /* (selection timeout) */ 1473 #define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */ 1474 #define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */ 1475 #define CS_PORT_BUSY 0x2B /* Port Busy */ 1476 #define CS_COMPLETE_CHKCOND 0x30 /* Error? */ 1477 #define CS_BAD_PAYLOAD 0x80 /* Driver defined */ 1478 #define CS_UNKNOWN 0x81 /* Driver defined */ 1479 #define CS_RETRY 0x82 /* Driver defined */ 1480 #define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */ 1481 1482 /* 1483 * Status entry status flags 1484 */ 1485 #define SF_ABTS_TERMINATED BIT_10 1486 #define SF_LOGOUT_SENT BIT_13 1487 1488 /* 1489 * ISP queue - status continuation entry structure definition. 1490 */ 1491 #define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */ 1492 typedef struct { 1493 uint8_t entry_type; /* Entry type. */ 1494 uint8_t entry_count; /* Entry count. */ 1495 uint8_t sys_define; /* System defined. */ 1496 uint8_t entry_status; /* Entry Status. */ 1497 uint8_t data[60]; /* data */ 1498 } sts_cont_entry_t; 1499 1500 /* 1501 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles) 1502 * structure definition. 1503 */ 1504 #define STATUS_TYPE_21 0x21 /* Status entry. */ 1505 typedef struct { 1506 uint8_t entry_type; /* Entry type. */ 1507 uint8_t entry_count; /* Entry count. */ 1508 uint8_t handle_count; /* Handle count. */ 1509 uint8_t entry_status; /* Entry Status. */ 1510 uint32_t handle[15]; /* System handles. */ 1511 } sts21_entry_t; 1512 1513 /* 1514 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles) 1515 * structure definition. 1516 */ 1517 #define STATUS_TYPE_22 0x22 /* Status entry. */ 1518 typedef struct { 1519 uint8_t entry_type; /* Entry type. */ 1520 uint8_t entry_count; /* Entry count. */ 1521 uint8_t handle_count; /* Handle count. */ 1522 uint8_t entry_status; /* Entry Status. */ 1523 uint16_t handle[30]; /* System handles. */ 1524 } sts22_entry_t; 1525 1526 /* 1527 * ISP queue - marker entry structure definition. 1528 */ 1529 #define MARKER_TYPE 0x04 /* Marker entry. */ 1530 typedef struct { 1531 uint8_t entry_type; /* Entry type. */ 1532 uint8_t entry_count; /* Entry count. */ 1533 uint8_t handle_count; /* Handle count. */ 1534 uint8_t entry_status; /* Entry Status. */ 1535 uint32_t sys_define_2; /* System defined. */ 1536 target_id_t target; /* SCSI ID */ 1537 uint8_t modifier; /* Modifier (7-0). */ 1538 #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */ 1539 #define MK_SYNC_ID 1 /* Synchronize ID */ 1540 #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */ 1541 #define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */ 1542 /* clear port changed, */ 1543 /* use sequence number. */ 1544 uint8_t reserved_1; 1545 uint16_t sequence_number; /* Sequence number of event */ 1546 uint16_t lun; /* SCSI LUN */ 1547 uint8_t reserved_2[48]; 1548 } mrk_entry_t; 1549 1550 /* 1551 * ISP queue - Management Server entry structure definition. 1552 */ 1553 #define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */ 1554 typedef struct { 1555 uint8_t entry_type; /* Entry type. */ 1556 uint8_t entry_count; /* Entry count. */ 1557 uint8_t handle_count; /* Handle count. */ 1558 uint8_t entry_status; /* Entry Status. */ 1559 uint32_t handle1; /* System handle. */ 1560 target_id_t loop_id; 1561 uint16_t status; 1562 uint16_t control_flags; /* Control flags. */ 1563 uint16_t reserved2; 1564 uint16_t timeout; 1565 uint16_t cmd_dsd_count; 1566 uint16_t total_dsd_count; 1567 uint8_t type; 1568 uint8_t r_ctl; 1569 uint16_t rx_id; 1570 uint16_t reserved3; 1571 uint32_t handle2; 1572 uint32_t rsp_bytecount; 1573 uint32_t req_bytecount; 1574 uint32_t dseg_req_address[2]; /* Data segment 0 address. */ 1575 uint32_t dseg_req_length; /* Data segment 0 length. */ 1576 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */ 1577 uint32_t dseg_rsp_length; /* Data segment 1 length. */ 1578 } ms_iocb_entry_t; 1579 1580 1581 /* 1582 * ISP queue - Mailbox Command entry structure definition. 1583 */ 1584 #define MBX_IOCB_TYPE 0x39 1585 struct mbx_entry { 1586 uint8_t entry_type; 1587 uint8_t entry_count; 1588 uint8_t sys_define1; 1589 /* Use sys_define1 for source type */ 1590 #define SOURCE_SCSI 0x00 1591 #define SOURCE_IP 0x01 1592 #define SOURCE_VI 0x02 1593 #define SOURCE_SCTP 0x03 1594 #define SOURCE_MP 0x04 1595 #define SOURCE_MPIOCTL 0x05 1596 #define SOURCE_ASYNC_IOCB 0x07 1597 1598 uint8_t entry_status; 1599 1600 uint32_t handle; 1601 target_id_t loop_id; 1602 1603 uint16_t status; 1604 uint16_t state_flags; 1605 uint16_t status_flags; 1606 1607 uint32_t sys_define2[2]; 1608 1609 uint16_t mb0; 1610 uint16_t mb1; 1611 uint16_t mb2; 1612 uint16_t mb3; 1613 uint16_t mb6; 1614 uint16_t mb7; 1615 uint16_t mb9; 1616 uint16_t mb10; 1617 uint32_t reserved_2[2]; 1618 uint8_t node_name[WWN_SIZE]; 1619 uint8_t port_name[WWN_SIZE]; 1620 }; 1621 1622 /* 1623 * ISP request and response queue entry sizes 1624 */ 1625 #define RESPONSE_ENTRY_SIZE (sizeof(response_t)) 1626 #define REQUEST_ENTRY_SIZE (sizeof(request_t)) 1627 1628 1629 /* 1630 * 24 bit port ID type definition. 1631 */ 1632 typedef union { 1633 uint32_t b24 : 24; 1634 1635 struct { 1636 #ifdef __BIG_ENDIAN 1637 uint8_t domain; 1638 uint8_t area; 1639 uint8_t al_pa; 1640 #elif defined(__LITTLE_ENDIAN) 1641 uint8_t al_pa; 1642 uint8_t area; 1643 uint8_t domain; 1644 #else 1645 #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!" 1646 #endif 1647 uint8_t rsvd_1; 1648 } b; 1649 } port_id_t; 1650 #define INVALID_PORT_ID 0xFFFFFF 1651 1652 /* 1653 * Switch info gathering structure. 1654 */ 1655 typedef struct { 1656 port_id_t d_id; 1657 uint8_t node_name[WWN_SIZE]; 1658 uint8_t port_name[WWN_SIZE]; 1659 uint8_t fabric_port_name[WWN_SIZE]; 1660 uint16_t fp_speed; 1661 uint8_t fc4_type; 1662 } sw_info_t; 1663 1664 /* FCP-4 types */ 1665 #define FC4_TYPE_FCP_SCSI 0x08 1666 #define FC4_TYPE_OTHER 0x0 1667 #define FC4_TYPE_UNKNOWN 0xff 1668 1669 /* 1670 * Fibre channel port type. 1671 */ 1672 typedef enum { 1673 FCT_UNKNOWN, 1674 FCT_RSCN, 1675 FCT_SWITCH, 1676 FCT_BROADCAST, 1677 FCT_INITIATOR, 1678 FCT_TARGET 1679 } fc_port_type_t; 1680 1681 /* 1682 * Fibre channel port structure. 1683 */ 1684 typedef struct fc_port { 1685 struct list_head list; 1686 struct scsi_qla_host *vha; 1687 1688 uint8_t node_name[WWN_SIZE]; 1689 uint8_t port_name[WWN_SIZE]; 1690 port_id_t d_id; 1691 uint16_t loop_id; 1692 uint16_t old_loop_id; 1693 1694 uint8_t fcp_prio; 1695 1696 uint8_t fabric_port_name[WWN_SIZE]; 1697 uint16_t fp_speed; 1698 1699 fc_port_type_t port_type; 1700 1701 atomic_t state; 1702 uint32_t flags; 1703 1704 int login_retry; 1705 1706 struct fc_rport *rport, *drport; 1707 u32 supported_classes; 1708 1709 uint16_t vp_idx; 1710 uint8_t fc4_type; 1711 } fc_port_t; 1712 1713 /* 1714 * Fibre channel port/lun states. 1715 */ 1716 #define FCS_UNCONFIGURED 1 1717 #define FCS_DEVICE_DEAD 2 1718 #define FCS_DEVICE_LOST 3 1719 #define FCS_ONLINE 4 1720 1721 static const char * const port_state_str[] = { 1722 "Unknown", 1723 "UNCONFIGURED", 1724 "DEAD", 1725 "LOST", 1726 "ONLINE" 1727 }; 1728 1729 /* 1730 * FC port flags. 1731 */ 1732 #define FCF_FABRIC_DEVICE BIT_0 1733 #define FCF_LOGIN_NEEDED BIT_1 1734 #define FCF_FCP2_DEVICE BIT_2 1735 #define FCF_ASYNC_SENT BIT_3 1736 1737 /* No loop ID flag. */ 1738 #define FC_NO_LOOP_ID 0x1000 1739 1740 /* 1741 * FC-CT interface 1742 * 1743 * NOTE: All structures are big-endian in form. 1744 */ 1745 1746 #define CT_REJECT_RESPONSE 0x8001 1747 #define CT_ACCEPT_RESPONSE 0x8002 1748 #define CT_REASON_INVALID_COMMAND_CODE 0x01 1749 #define CT_REASON_CANNOT_PERFORM 0x09 1750 #define CT_REASON_COMMAND_UNSUPPORTED 0x0b 1751 #define CT_EXPL_ALREADY_REGISTERED 0x10 1752 1753 #define NS_N_PORT_TYPE 0x01 1754 #define NS_NL_PORT_TYPE 0x02 1755 #define NS_NX_PORT_TYPE 0x7F 1756 1757 #define GA_NXT_CMD 0x100 1758 #define GA_NXT_REQ_SIZE (16 + 4) 1759 #define GA_NXT_RSP_SIZE (16 + 620) 1760 1761 #define GID_PT_CMD 0x1A1 1762 #define GID_PT_REQ_SIZE (16 + 4) 1763 #define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4)) 1764 1765 #define GPN_ID_CMD 0x112 1766 #define GPN_ID_REQ_SIZE (16 + 4) 1767 #define GPN_ID_RSP_SIZE (16 + 8) 1768 1769 #define GNN_ID_CMD 0x113 1770 #define GNN_ID_REQ_SIZE (16 + 4) 1771 #define GNN_ID_RSP_SIZE (16 + 8) 1772 1773 #define GFT_ID_CMD 0x117 1774 #define GFT_ID_REQ_SIZE (16 + 4) 1775 #define GFT_ID_RSP_SIZE (16 + 32) 1776 1777 #define RFT_ID_CMD 0x217 1778 #define RFT_ID_REQ_SIZE (16 + 4 + 32) 1779 #define RFT_ID_RSP_SIZE 16 1780 1781 #define RFF_ID_CMD 0x21F 1782 #define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1) 1783 #define RFF_ID_RSP_SIZE 16 1784 1785 #define RNN_ID_CMD 0x213 1786 #define RNN_ID_REQ_SIZE (16 + 4 + 8) 1787 #define RNN_ID_RSP_SIZE 16 1788 1789 #define RSNN_NN_CMD 0x239 1790 #define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255) 1791 #define RSNN_NN_RSP_SIZE 16 1792 1793 #define GFPN_ID_CMD 0x11C 1794 #define GFPN_ID_REQ_SIZE (16 + 4) 1795 #define GFPN_ID_RSP_SIZE (16 + 8) 1796 1797 #define GPSC_CMD 0x127 1798 #define GPSC_REQ_SIZE (16 + 8) 1799 #define GPSC_RSP_SIZE (16 + 2 + 2) 1800 1801 #define GFF_ID_CMD 0x011F 1802 #define GFF_ID_REQ_SIZE (16 + 4) 1803 #define GFF_ID_RSP_SIZE (16 + 128) 1804 1805 /* 1806 * HBA attribute types. 1807 */ 1808 #define FDMI_HBA_ATTR_COUNT 9 1809 #define FDMI_HBA_NODE_NAME 1 1810 #define FDMI_HBA_MANUFACTURER 2 1811 #define FDMI_HBA_SERIAL_NUMBER 3 1812 #define FDMI_HBA_MODEL 4 1813 #define FDMI_HBA_MODEL_DESCRIPTION 5 1814 #define FDMI_HBA_HARDWARE_VERSION 6 1815 #define FDMI_HBA_DRIVER_VERSION 7 1816 #define FDMI_HBA_OPTION_ROM_VERSION 8 1817 #define FDMI_HBA_FIRMWARE_VERSION 9 1818 #define FDMI_HBA_OS_NAME_AND_VERSION 0xa 1819 #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb 1820 1821 struct ct_fdmi_hba_attr { 1822 uint16_t type; 1823 uint16_t len; 1824 union { 1825 uint8_t node_name[WWN_SIZE]; 1826 uint8_t manufacturer[32]; 1827 uint8_t serial_num[8]; 1828 uint8_t model[16]; 1829 uint8_t model_desc[80]; 1830 uint8_t hw_version[16]; 1831 uint8_t driver_version[32]; 1832 uint8_t orom_version[16]; 1833 uint8_t fw_version[16]; 1834 uint8_t os_version[128]; 1835 uint8_t max_ct_len[4]; 1836 } a; 1837 }; 1838 1839 struct ct_fdmi_hba_attributes { 1840 uint32_t count; 1841 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT]; 1842 }; 1843 1844 /* 1845 * Port attribute types. 1846 */ 1847 #define FDMI_PORT_ATTR_COUNT 6 1848 #define FDMI_PORT_FC4_TYPES 1 1849 #define FDMI_PORT_SUPPORT_SPEED 2 1850 #define FDMI_PORT_CURRENT_SPEED 3 1851 #define FDMI_PORT_MAX_FRAME_SIZE 4 1852 #define FDMI_PORT_OS_DEVICE_NAME 5 1853 #define FDMI_PORT_HOST_NAME 6 1854 1855 #define FDMI_PORT_SPEED_1GB 0x1 1856 #define FDMI_PORT_SPEED_2GB 0x2 1857 #define FDMI_PORT_SPEED_10GB 0x4 1858 #define FDMI_PORT_SPEED_4GB 0x8 1859 #define FDMI_PORT_SPEED_8GB 0x10 1860 #define FDMI_PORT_SPEED_16GB 0x20 1861 #define FDMI_PORT_SPEED_UNKNOWN 0x8000 1862 1863 struct ct_fdmi_port_attr { 1864 uint16_t type; 1865 uint16_t len; 1866 union { 1867 uint8_t fc4_types[32]; 1868 uint32_t sup_speed; 1869 uint32_t cur_speed; 1870 uint32_t max_frame_size; 1871 uint8_t os_dev_name[32]; 1872 uint8_t host_name[32]; 1873 } a; 1874 }; 1875 1876 /* 1877 * Port Attribute Block. 1878 */ 1879 struct ct_fdmi_port_attributes { 1880 uint32_t count; 1881 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT]; 1882 }; 1883 1884 /* FDMI definitions. */ 1885 #define GRHL_CMD 0x100 1886 #define GHAT_CMD 0x101 1887 #define GRPL_CMD 0x102 1888 #define GPAT_CMD 0x110 1889 1890 #define RHBA_CMD 0x200 1891 #define RHBA_RSP_SIZE 16 1892 1893 #define RHAT_CMD 0x201 1894 #define RPRT_CMD 0x210 1895 1896 #define RPA_CMD 0x211 1897 #define RPA_RSP_SIZE 16 1898 1899 #define DHBA_CMD 0x300 1900 #define DHBA_REQ_SIZE (16 + 8) 1901 #define DHBA_RSP_SIZE 16 1902 1903 #define DHAT_CMD 0x301 1904 #define DPRT_CMD 0x310 1905 #define DPA_CMD 0x311 1906 1907 /* CT command header -- request/response common fields */ 1908 struct ct_cmd_hdr { 1909 uint8_t revision; 1910 uint8_t in_id[3]; 1911 uint8_t gs_type; 1912 uint8_t gs_subtype; 1913 uint8_t options; 1914 uint8_t reserved; 1915 }; 1916 1917 /* CT command request */ 1918 struct ct_sns_req { 1919 struct ct_cmd_hdr header; 1920 uint16_t command; 1921 uint16_t max_rsp_size; 1922 uint8_t fragment_id; 1923 uint8_t reserved[3]; 1924 1925 union { 1926 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */ 1927 struct { 1928 uint8_t reserved; 1929 uint8_t port_id[3]; 1930 } port_id; 1931 1932 struct { 1933 uint8_t port_type; 1934 uint8_t domain; 1935 uint8_t area; 1936 uint8_t reserved; 1937 } gid_pt; 1938 1939 struct { 1940 uint8_t reserved; 1941 uint8_t port_id[3]; 1942 uint8_t fc4_types[32]; 1943 } rft_id; 1944 1945 struct { 1946 uint8_t reserved; 1947 uint8_t port_id[3]; 1948 uint16_t reserved2; 1949 uint8_t fc4_feature; 1950 uint8_t fc4_type; 1951 } rff_id; 1952 1953 struct { 1954 uint8_t reserved; 1955 uint8_t port_id[3]; 1956 uint8_t node_name[8]; 1957 } rnn_id; 1958 1959 struct { 1960 uint8_t node_name[8]; 1961 uint8_t name_len; 1962 uint8_t sym_node_name[255]; 1963 } rsnn_nn; 1964 1965 struct { 1966 uint8_t hba_indentifier[8]; 1967 } ghat; 1968 1969 struct { 1970 uint8_t hba_identifier[8]; 1971 uint32_t entry_count; 1972 uint8_t port_name[8]; 1973 struct ct_fdmi_hba_attributes attrs; 1974 } rhba; 1975 1976 struct { 1977 uint8_t hba_identifier[8]; 1978 struct ct_fdmi_hba_attributes attrs; 1979 } rhat; 1980 1981 struct { 1982 uint8_t port_name[8]; 1983 struct ct_fdmi_port_attributes attrs; 1984 } rpa; 1985 1986 struct { 1987 uint8_t port_name[8]; 1988 } dhba; 1989 1990 struct { 1991 uint8_t port_name[8]; 1992 } dhat; 1993 1994 struct { 1995 uint8_t port_name[8]; 1996 } dprt; 1997 1998 struct { 1999 uint8_t port_name[8]; 2000 } dpa; 2001 2002 struct { 2003 uint8_t port_name[8]; 2004 } gpsc; 2005 2006 struct { 2007 uint8_t reserved; 2008 uint8_t port_name[3]; 2009 } gff_id; 2010 } req; 2011 }; 2012 2013 /* CT command response header */ 2014 struct ct_rsp_hdr { 2015 struct ct_cmd_hdr header; 2016 uint16_t response; 2017 uint16_t residual; 2018 uint8_t fragment_id; 2019 uint8_t reason_code; 2020 uint8_t explanation_code; 2021 uint8_t vendor_unique; 2022 }; 2023 2024 struct ct_sns_gid_pt_data { 2025 uint8_t control_byte; 2026 uint8_t port_id[3]; 2027 }; 2028 2029 struct ct_sns_rsp { 2030 struct ct_rsp_hdr header; 2031 2032 union { 2033 struct { 2034 uint8_t port_type; 2035 uint8_t port_id[3]; 2036 uint8_t port_name[8]; 2037 uint8_t sym_port_name_len; 2038 uint8_t sym_port_name[255]; 2039 uint8_t node_name[8]; 2040 uint8_t sym_node_name_len; 2041 uint8_t sym_node_name[255]; 2042 uint8_t init_proc_assoc[8]; 2043 uint8_t node_ip_addr[16]; 2044 uint8_t class_of_service[4]; 2045 uint8_t fc4_types[32]; 2046 uint8_t ip_address[16]; 2047 uint8_t fabric_port_name[8]; 2048 uint8_t reserved; 2049 uint8_t hard_address[3]; 2050 } ga_nxt; 2051 2052 struct { 2053 struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES]; 2054 } gid_pt; 2055 2056 struct { 2057 uint8_t port_name[8]; 2058 } gpn_id; 2059 2060 struct { 2061 uint8_t node_name[8]; 2062 } gnn_id; 2063 2064 struct { 2065 uint8_t fc4_types[32]; 2066 } gft_id; 2067 2068 struct { 2069 uint32_t entry_count; 2070 uint8_t port_name[8]; 2071 struct ct_fdmi_hba_attributes attrs; 2072 } ghat; 2073 2074 struct { 2075 uint8_t port_name[8]; 2076 } gfpn_id; 2077 2078 struct { 2079 uint16_t speeds; 2080 uint16_t speed; 2081 } gpsc; 2082 2083 #define GFF_FCP_SCSI_OFFSET 7 2084 struct { 2085 uint8_t fc4_features[128]; 2086 } gff_id; 2087 } rsp; 2088 }; 2089 2090 struct ct_sns_pkt { 2091 union { 2092 struct ct_sns_req req; 2093 struct ct_sns_rsp rsp; 2094 } p; 2095 }; 2096 2097 /* 2098 * SNS command structures -- for 2200 compatibility. 2099 */ 2100 #define RFT_ID_SNS_SCMD_LEN 22 2101 #define RFT_ID_SNS_CMD_SIZE 60 2102 #define RFT_ID_SNS_DATA_SIZE 16 2103 2104 #define RNN_ID_SNS_SCMD_LEN 10 2105 #define RNN_ID_SNS_CMD_SIZE 36 2106 #define RNN_ID_SNS_DATA_SIZE 16 2107 2108 #define GA_NXT_SNS_SCMD_LEN 6 2109 #define GA_NXT_SNS_CMD_SIZE 28 2110 #define GA_NXT_SNS_DATA_SIZE (620 + 16) 2111 2112 #define GID_PT_SNS_SCMD_LEN 6 2113 #define GID_PT_SNS_CMD_SIZE 28 2114 #define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16) 2115 2116 #define GPN_ID_SNS_SCMD_LEN 6 2117 #define GPN_ID_SNS_CMD_SIZE 28 2118 #define GPN_ID_SNS_DATA_SIZE (8 + 16) 2119 2120 #define GNN_ID_SNS_SCMD_LEN 6 2121 #define GNN_ID_SNS_CMD_SIZE 28 2122 #define GNN_ID_SNS_DATA_SIZE (8 + 16) 2123 2124 struct sns_cmd_pkt { 2125 union { 2126 struct { 2127 uint16_t buffer_length; 2128 uint16_t reserved_1; 2129 uint32_t buffer_address[2]; 2130 uint16_t subcommand_length; 2131 uint16_t reserved_2; 2132 uint16_t subcommand; 2133 uint16_t size; 2134 uint32_t reserved_3; 2135 uint8_t param[36]; 2136 } cmd; 2137 2138 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE]; 2139 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE]; 2140 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE]; 2141 uint8_t gid_data[GID_PT_SNS_DATA_SIZE]; 2142 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE]; 2143 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE]; 2144 } p; 2145 }; 2146 2147 struct fw_blob { 2148 char *name; 2149 uint32_t segs[4]; 2150 const struct firmware *fw; 2151 }; 2152 2153 /* Return data from MBC_GET_ID_LIST call. */ 2154 struct gid_list_info { 2155 uint8_t al_pa; 2156 uint8_t area; 2157 uint8_t domain; 2158 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */ 2159 uint16_t loop_id; /* ISP23XX -- 6 bytes. */ 2160 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */ 2161 }; 2162 #define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES) 2163 2164 /* NPIV */ 2165 typedef struct vport_info { 2166 uint8_t port_name[WWN_SIZE]; 2167 uint8_t node_name[WWN_SIZE]; 2168 int vp_id; 2169 uint16_t loop_id; 2170 unsigned long host_no; 2171 uint8_t port_id[3]; 2172 int loop_state; 2173 } vport_info_t; 2174 2175 typedef struct vport_params { 2176 uint8_t port_name[WWN_SIZE]; 2177 uint8_t node_name[WWN_SIZE]; 2178 uint32_t options; 2179 #define VP_OPTS_RETRY_ENABLE BIT_0 2180 #define VP_OPTS_VP_DISABLE BIT_1 2181 } vport_params_t; 2182 2183 /* NPIV - return codes of VP create and modify */ 2184 #define VP_RET_CODE_OK 0 2185 #define VP_RET_CODE_FATAL 1 2186 #define VP_RET_CODE_WRONG_ID 2 2187 #define VP_RET_CODE_WWPN 3 2188 #define VP_RET_CODE_RESOURCES 4 2189 #define VP_RET_CODE_NO_MEM 5 2190 #define VP_RET_CODE_NOT_FOUND 6 2191 2192 struct qla_hw_data; 2193 struct rsp_que; 2194 /* 2195 * ISP operations 2196 */ 2197 struct isp_operations { 2198 2199 int (*pci_config) (struct scsi_qla_host *); 2200 void (*reset_chip) (struct scsi_qla_host *); 2201 int (*chip_diag) (struct scsi_qla_host *); 2202 void (*config_rings) (struct scsi_qla_host *); 2203 void (*reset_adapter) (struct scsi_qla_host *); 2204 int (*nvram_config) (struct scsi_qla_host *); 2205 void (*update_fw_options) (struct scsi_qla_host *); 2206 int (*load_risc) (struct scsi_qla_host *, uint32_t *); 2207 2208 char * (*pci_info_str) (struct scsi_qla_host *, char *); 2209 char * (*fw_version_str) (struct scsi_qla_host *, char *); 2210 2211 irq_handler_t intr_handler; 2212 void (*enable_intrs) (struct qla_hw_data *); 2213 void (*disable_intrs) (struct qla_hw_data *); 2214 2215 int (*abort_command) (srb_t *); 2216 int (*target_reset) (struct fc_port *, unsigned int, int); 2217 int (*lun_reset) (struct fc_port *, unsigned int, int); 2218 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t, 2219 uint8_t, uint8_t, uint16_t *, uint8_t); 2220 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t, 2221 uint8_t, uint8_t); 2222 2223 uint16_t (*calc_req_entries) (uint16_t); 2224 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t); 2225 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t); 2226 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t, 2227 uint32_t); 2228 2229 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *, 2230 uint32_t, uint32_t); 2231 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t, 2232 uint32_t); 2233 2234 void (*fw_dump) (struct scsi_qla_host *, int); 2235 2236 int (*beacon_on) (struct scsi_qla_host *); 2237 int (*beacon_off) (struct scsi_qla_host *); 2238 void (*beacon_blink) (struct scsi_qla_host *); 2239 2240 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *, 2241 uint32_t, uint32_t); 2242 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t, 2243 uint32_t); 2244 2245 int (*get_flash_version) (struct scsi_qla_host *, void *); 2246 int (*start_scsi) (srb_t *); 2247 int (*abort_isp) (struct scsi_qla_host *); 2248 int (*iospace_config)(struct qla_hw_data*); 2249 }; 2250 2251 /* MSI-X Support *************************************************************/ 2252 2253 #define QLA_MSIX_CHIP_REV_24XX 3 2254 #define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7) 2255 #define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1) 2256 2257 #define QLA_MSIX_DEFAULT 0x00 2258 #define QLA_MSIX_RSP_Q 0x01 2259 2260 #define QLA_MIDX_DEFAULT 0 2261 #define QLA_MIDX_RSP_Q 1 2262 #define QLA_PCI_MSIX_CONTROL 0xa2 2263 2264 struct scsi_qla_host; 2265 2266 struct qla_msix_entry { 2267 int have_irq; 2268 uint32_t vector; 2269 uint16_t entry; 2270 struct rsp_que *rsp; 2271 }; 2272 2273 #define WATCH_INTERVAL 1 /* number of seconds */ 2274 2275 /* Work events. */ 2276 enum qla_work_type { 2277 QLA_EVT_AEN, 2278 QLA_EVT_IDC_ACK, 2279 QLA_EVT_ASYNC_LOGIN, 2280 QLA_EVT_ASYNC_LOGIN_DONE, 2281 QLA_EVT_ASYNC_LOGOUT, 2282 QLA_EVT_ASYNC_LOGOUT_DONE, 2283 QLA_EVT_ASYNC_ADISC, 2284 QLA_EVT_ASYNC_ADISC_DONE, 2285 QLA_EVT_UEVENT, 2286 }; 2287 2288 2289 struct qla_work_evt { 2290 struct list_head list; 2291 enum qla_work_type type; 2292 u32 flags; 2293 #define QLA_EVT_FLAG_FREE 0x1 2294 2295 union { 2296 struct { 2297 enum fc_host_event_code code; 2298 u32 data; 2299 } aen; 2300 struct { 2301 #define QLA_IDC_ACK_REGS 7 2302 uint16_t mb[QLA_IDC_ACK_REGS]; 2303 } idc_ack; 2304 struct { 2305 struct fc_port *fcport; 2306 #define QLA_LOGIO_LOGIN_RETRIED BIT_0 2307 u16 data[2]; 2308 } logio; 2309 struct { 2310 u32 code; 2311 #define QLA_UEVENT_CODE_FW_DUMP 0 2312 } uevent; 2313 } u; 2314 }; 2315 2316 struct qla_chip_state_84xx { 2317 struct list_head list; 2318 struct kref kref; 2319 2320 void *bus; 2321 spinlock_t access_lock; 2322 struct mutex fw_update_mutex; 2323 uint32_t fw_update; 2324 uint32_t op_fw_version; 2325 uint32_t op_fw_size; 2326 uint32_t op_fw_seq_size; 2327 uint32_t diag_fw_version; 2328 uint32_t gold_fw_version; 2329 }; 2330 2331 struct qla_statistics { 2332 uint32_t total_isp_aborts; 2333 uint64_t input_bytes; 2334 uint64_t output_bytes; 2335 }; 2336 2337 /* Multi queue support */ 2338 #define MBC_INITIALIZE_MULTIQ 0x1f 2339 #define QLA_QUE_PAGE 0X1000 2340 #define QLA_MQ_SIZE 32 2341 #define QLA_MAX_QUEUES 256 2342 #define ISP_QUE_REG(ha, id) \ 2343 ((ha->mqenable) ? \ 2344 ((void *)(ha->mqiobase) +\ 2345 (QLA_QUE_PAGE * id)) :\ 2346 ((void *)(ha->iobase))) 2347 #define QLA_REQ_QUE_ID(tag) \ 2348 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0) 2349 #define QLA_DEFAULT_QUE_QOS 5 2350 #define QLA_PRECONFIG_VPORTS 32 2351 #define QLA_MAX_VPORTS_QLA24XX 128 2352 #define QLA_MAX_VPORTS_QLA25XX 256 2353 /* Response queue data structure */ 2354 struct rsp_que { 2355 dma_addr_t dma; 2356 response_t *ring; 2357 response_t *ring_ptr; 2358 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */ 2359 uint32_t __iomem *rsp_q_out; 2360 uint16_t ring_index; 2361 uint16_t out_ptr; 2362 uint16_t length; 2363 uint16_t options; 2364 uint16_t rid; 2365 uint16_t id; 2366 uint16_t vp_idx; 2367 struct qla_hw_data *hw; 2368 struct qla_msix_entry *msix; 2369 struct req_que *req; 2370 srb_t *status_srb; /* status continuation entry */ 2371 struct work_struct q_work; 2372 }; 2373 2374 /* Request queue data structure */ 2375 struct req_que { 2376 dma_addr_t dma; 2377 request_t *ring; 2378 request_t *ring_ptr; 2379 uint32_t __iomem *req_q_in; /* FWI2-capable only. */ 2380 uint32_t __iomem *req_q_out; 2381 uint16_t ring_index; 2382 uint16_t in_ptr; 2383 uint16_t cnt; 2384 uint16_t length; 2385 uint16_t options; 2386 uint16_t rid; 2387 uint16_t id; 2388 uint16_t qos; 2389 uint16_t vp_idx; 2390 struct rsp_que *rsp; 2391 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS]; 2392 uint32_t current_outstanding_cmd; 2393 int max_q_depth; 2394 }; 2395 2396 /* Place holder for FW buffer parameters */ 2397 struct qlfc_fw { 2398 void *fw_buf; 2399 dma_addr_t fw_dma; 2400 uint32_t len; 2401 }; 2402 2403 /* 2404 * Qlogic host adapter specific data structure. 2405 */ 2406 struct qla_hw_data { 2407 struct pci_dev *pdev; 2408 /* SRB cache. */ 2409 #define SRB_MIN_REQ 128 2410 mempool_t *srb_mempool; 2411 2412 volatile struct { 2413 uint32_t mbox_int :1; 2414 uint32_t mbox_busy :1; 2415 uint32_t disable_risc_code_load :1; 2416 uint32_t enable_64bit_addressing :1; 2417 uint32_t enable_lip_reset :1; 2418 uint32_t enable_target_reset :1; 2419 uint32_t enable_lip_full_login :1; 2420 uint32_t enable_led_scheme :1; 2421 2422 uint32_t msi_enabled :1; 2423 uint32_t msix_enabled :1; 2424 uint32_t disable_serdes :1; 2425 uint32_t gpsc_supported :1; 2426 uint32_t npiv_supported :1; 2427 uint32_t pci_channel_io_perm_failure :1; 2428 uint32_t fce_enabled :1; 2429 uint32_t fac_supported :1; 2430 2431 uint32_t chip_reset_done :1; 2432 uint32_t port0 :1; 2433 uint32_t running_gold_fw :1; 2434 uint32_t eeh_busy :1; 2435 uint32_t cpu_affinity_enabled :1; 2436 uint32_t disable_msix_handshake :1; 2437 uint32_t fcp_prio_enabled :1; 2438 uint32_t isp82xx_fw_hung:1; 2439 2440 uint32_t quiesce_owner:1; 2441 uint32_t thermal_supported:1; 2442 uint32_t isp82xx_reset_hdlr_active:1; 2443 uint32_t isp82xx_reset_owner:1; 2444 /* 28 bits */ 2445 } flags; 2446 2447 /* This spinlock is used to protect "io transactions", you must 2448 * acquire it before doing any IO to the card, eg with RD_REG*() and 2449 * WRT_REG*() for the duration of your entire commandtransaction. 2450 * 2451 * This spinlock is of lower priority than the io request lock. 2452 */ 2453 2454 spinlock_t hardware_lock ____cacheline_aligned; 2455 int bars; 2456 int mem_only; 2457 device_reg_t __iomem *iobase; /* Base I/O address */ 2458 resource_size_t pio_address; 2459 2460 #define MIN_IOBASE_LEN 0x100 2461 /* Multi queue data structs */ 2462 device_reg_t __iomem *mqiobase; 2463 uint16_t msix_count; 2464 uint8_t mqenable; 2465 struct req_que **req_q_map; 2466 struct rsp_que **rsp_q_map; 2467 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)]; 2468 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)]; 2469 uint8_t max_req_queues; 2470 uint8_t max_rsp_queues; 2471 struct qla_npiv_entry *npiv_info; 2472 uint16_t nvram_npiv_size; 2473 2474 uint16_t switch_cap; 2475 #define FLOGI_SEQ_DEL BIT_8 2476 #define FLOGI_MID_SUPPORT BIT_10 2477 #define FLOGI_VSAN_SUPPORT BIT_12 2478 #define FLOGI_SP_SUPPORT BIT_13 2479 2480 uint8_t port_no; /* Physical port of adapter */ 2481 2482 /* Timeout timers. */ 2483 uint8_t loop_down_abort_time; /* port down timer */ 2484 atomic_t loop_down_timer; /* loop down timer */ 2485 uint8_t link_down_timeout; /* link down timeout */ 2486 uint16_t max_loop_id; 2487 2488 uint16_t fb_rev; 2489 uint16_t min_external_loopid; /* First external loop Id */ 2490 2491 #define PORT_SPEED_UNKNOWN 0xFFFF 2492 #define PORT_SPEED_1GB 0x00 2493 #define PORT_SPEED_2GB 0x01 2494 #define PORT_SPEED_4GB 0x03 2495 #define PORT_SPEED_8GB 0x04 2496 #define PORT_SPEED_10GB 0x13 2497 uint16_t link_data_rate; /* F/W operating speed */ 2498 2499 uint8_t current_topology; 2500 uint8_t prev_topology; 2501 #define ISP_CFG_NL 1 2502 #define ISP_CFG_N 2 2503 #define ISP_CFG_FL 4 2504 #define ISP_CFG_F 8 2505 2506 uint8_t operating_mode; /* F/W operating mode */ 2507 #define LOOP 0 2508 #define P2P 1 2509 #define LOOP_P2P 2 2510 #define P2P_LOOP 3 2511 uint8_t interrupts_on; 2512 uint32_t isp_abort_cnt; 2513 2514 #define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532 2515 #define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432 2516 #define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001 2517 uint32_t device_type; 2518 #define DT_ISP2100 BIT_0 2519 #define DT_ISP2200 BIT_1 2520 #define DT_ISP2300 BIT_2 2521 #define DT_ISP2312 BIT_3 2522 #define DT_ISP2322 BIT_4 2523 #define DT_ISP6312 BIT_5 2524 #define DT_ISP6322 BIT_6 2525 #define DT_ISP2422 BIT_7 2526 #define DT_ISP2432 BIT_8 2527 #define DT_ISP5422 BIT_9 2528 #define DT_ISP5432 BIT_10 2529 #define DT_ISP2532 BIT_11 2530 #define DT_ISP8432 BIT_12 2531 #define DT_ISP8001 BIT_13 2532 #define DT_ISP8021 BIT_14 2533 #define DT_ISP_LAST (DT_ISP8021 << 1) 2534 2535 #define DT_T10_PI BIT_25 2536 #define DT_IIDMA BIT_26 2537 #define DT_FWI2 BIT_27 2538 #define DT_ZIO_SUPPORTED BIT_28 2539 #define DT_OEM_001 BIT_29 2540 #define DT_ISP2200A BIT_30 2541 #define DT_EXTENDED_IDS BIT_31 2542 #define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1)) 2543 #define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100) 2544 #define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200) 2545 #define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300) 2546 #define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312) 2547 #define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322) 2548 #define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312) 2549 #define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322) 2550 #define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422) 2551 #define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432) 2552 #define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422) 2553 #define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432) 2554 #define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532) 2555 #define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432) 2556 #define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001) 2557 #define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021) 2558 2559 #define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \ 2560 IS_QLA6312(ha) || IS_QLA6322(ha)) 2561 #define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha)) 2562 #define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha)) 2563 #define IS_QLA25XX(ha) (IS_QLA2532(ha)) 2564 #define IS_QLA84XX(ha) (IS_QLA8432(ha)) 2565 #define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \ 2566 IS_QLA84XX(ha)) 2567 #define IS_QLA81XX(ha) (IS_QLA8001(ha)) 2568 #define IS_QLA8XXX_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha)) 2569 #define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \ 2570 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \ 2571 IS_QLA82XX(ha)) 2572 #define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha)) 2573 #define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha)) && \ 2574 (ha)->flags.msix_enabled) 2575 #define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha)) 2576 #define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha)) 2577 #define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha)) 2578 2579 #define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI) 2580 #define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA) 2581 #define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2) 2582 #define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED) 2583 #define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001) 2584 #define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS) 2585 2586 /* HBA serial number */ 2587 uint8_t serial0; 2588 uint8_t serial1; 2589 uint8_t serial2; 2590 2591 /* NVRAM configuration data */ 2592 #define MAX_NVRAM_SIZE 4096 2593 #define VPD_OFFSET MAX_NVRAM_SIZE / 2 2594 uint16_t nvram_size; 2595 uint16_t nvram_base; 2596 void *nvram; 2597 uint16_t vpd_size; 2598 uint16_t vpd_base; 2599 void *vpd; 2600 2601 uint16_t loop_reset_delay; 2602 uint8_t retry_count; 2603 uint8_t login_timeout; 2604 uint16_t r_a_tov; 2605 int port_down_retry_count; 2606 uint8_t mbx_count; 2607 2608 uint32_t login_retry_count; 2609 /* SNS command interfaces. */ 2610 ms_iocb_entry_t *ms_iocb; 2611 dma_addr_t ms_iocb_dma; 2612 struct ct_sns_pkt *ct_sns; 2613 dma_addr_t ct_sns_dma; 2614 /* SNS command interfaces for 2200. */ 2615 struct sns_cmd_pkt *sns_cmd; 2616 dma_addr_t sns_cmd_dma; 2617 2618 #define SFP_DEV_SIZE 256 2619 #define SFP_BLOCK_SIZE 64 2620 void *sfp_data; 2621 dma_addr_t sfp_data_dma; 2622 2623 uint8_t *edc_data; 2624 dma_addr_t edc_data_dma; 2625 uint16_t edc_data_len; 2626 2627 #define XGMAC_DATA_SIZE 4096 2628 void *xgmac_data; 2629 dma_addr_t xgmac_data_dma; 2630 2631 #define DCBX_TLV_DATA_SIZE 4096 2632 void *dcbx_tlv; 2633 dma_addr_t dcbx_tlv_dma; 2634 2635 struct task_struct *dpc_thread; 2636 uint8_t dpc_active; /* DPC routine is active */ 2637 2638 dma_addr_t gid_list_dma; 2639 struct gid_list_info *gid_list; 2640 int gid_list_info_size; 2641 2642 /* Small DMA pool allocations -- maximum 256 bytes in length. */ 2643 #define DMA_POOL_SIZE 256 2644 struct dma_pool *s_dma_pool; 2645 2646 dma_addr_t init_cb_dma; 2647 init_cb_t *init_cb; 2648 int init_cb_size; 2649 dma_addr_t ex_init_cb_dma; 2650 struct ex_init_cb_81xx *ex_init_cb; 2651 2652 void *async_pd; 2653 dma_addr_t async_pd_dma; 2654 2655 /* These are used by mailbox operations. */ 2656 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT]; 2657 2658 mbx_cmd_t *mcp; 2659 unsigned long mbx_cmd_flags; 2660 #define MBX_INTERRUPT 1 2661 #define MBX_INTR_WAIT 2 2662 #define MBX_UPDATE_FLASH_ACTIVE 3 2663 2664 struct mutex vport_lock; /* Virtual port synchronization */ 2665 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */ 2666 struct completion mbx_cmd_comp; /* Serialize mbx access */ 2667 struct completion mbx_intr_comp; /* Used for completion notification */ 2668 struct completion dcbx_comp; /* For set port config notification */ 2669 int notify_dcbx_comp; 2670 2671 /* Basic firmware related information. */ 2672 uint16_t fw_major_version; 2673 uint16_t fw_minor_version; 2674 uint16_t fw_subminor_version; 2675 uint16_t fw_attributes; 2676 uint32_t fw_memory_size; 2677 uint32_t fw_transfer_size; 2678 uint32_t fw_srisc_address; 2679 #define RISC_START_ADDRESS_2100 0x1000 2680 #define RISC_START_ADDRESS_2300 0x800 2681 #define RISC_START_ADDRESS_2400 0x100000 2682 uint16_t fw_xcb_count; 2683 2684 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */ 2685 uint8_t fw_seriallink_options[4]; 2686 uint16_t fw_seriallink_options24[4]; 2687 2688 uint8_t mpi_version[3]; 2689 uint32_t mpi_capabilities; 2690 uint8_t phy_version[3]; 2691 2692 /* Firmware dump information. */ 2693 struct qla2xxx_fw_dump *fw_dump; 2694 uint32_t fw_dump_len; 2695 int fw_dumped; 2696 int fw_dump_reading; 2697 dma_addr_t eft_dma; 2698 void *eft; 2699 2700 uint32_t chain_offset; 2701 struct dentry *dfs_dir; 2702 struct dentry *dfs_fce; 2703 dma_addr_t fce_dma; 2704 void *fce; 2705 uint32_t fce_bufs; 2706 uint16_t fce_mb[8]; 2707 uint64_t fce_wr, fce_rd; 2708 struct mutex fce_mutex; 2709 2710 uint32_t pci_attr; 2711 uint16_t chip_revision; 2712 2713 uint16_t product_id[4]; 2714 2715 uint8_t model_number[16+1]; 2716 #define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0" 2717 char model_desc[80]; 2718 uint8_t adapter_id[16+1]; 2719 2720 /* Option ROM information. */ 2721 char *optrom_buffer; 2722 uint32_t optrom_size; 2723 int optrom_state; 2724 #define QLA_SWAITING 0 2725 #define QLA_SREADING 1 2726 #define QLA_SWRITING 2 2727 uint32_t optrom_region_start; 2728 uint32_t optrom_region_size; 2729 2730 /* PCI expansion ROM image information. */ 2731 #define ROM_CODE_TYPE_BIOS 0 2732 #define ROM_CODE_TYPE_FCODE 1 2733 #define ROM_CODE_TYPE_EFI 3 2734 uint8_t bios_revision[2]; 2735 uint8_t efi_revision[2]; 2736 uint8_t fcode_revision[16]; 2737 uint32_t fw_revision[4]; 2738 2739 uint32_t gold_fw_version[4]; 2740 2741 /* Offsets for flash/nvram access (set to ~0 if not used). */ 2742 uint32_t flash_conf_off; 2743 uint32_t flash_data_off; 2744 uint32_t nvram_conf_off; 2745 uint32_t nvram_data_off; 2746 2747 uint32_t fdt_wrt_disable; 2748 uint32_t fdt_erase_cmd; 2749 uint32_t fdt_block_size; 2750 uint32_t fdt_unprotect_sec_cmd; 2751 uint32_t fdt_protect_sec_cmd; 2752 2753 uint32_t flt_region_flt; 2754 uint32_t flt_region_fdt; 2755 uint32_t flt_region_boot; 2756 uint32_t flt_region_fw; 2757 uint32_t flt_region_vpd_nvram; 2758 uint32_t flt_region_vpd; 2759 uint32_t flt_region_nvram; 2760 uint32_t flt_region_npiv_conf; 2761 uint32_t flt_region_gold_fw; 2762 uint32_t flt_region_fcp_prio; 2763 uint32_t flt_region_bootload; 2764 2765 /* Needed for BEACON */ 2766 uint16_t beacon_blink_led; 2767 uint8_t beacon_color_state; 2768 #define QLA_LED_GRN_ON 0x01 2769 #define QLA_LED_YLW_ON 0x02 2770 #define QLA_LED_ABR_ON 0x04 2771 #define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */ 2772 /* ISP2322: red, green, amber. */ 2773 uint16_t zio_mode; 2774 uint16_t zio_timer; 2775 struct fc_host_statistics fc_host_stat; 2776 2777 struct qla_msix_entry *msix_entries; 2778 2779 struct list_head vp_list; /* list of VP */ 2780 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) / 2781 sizeof(unsigned long)]; 2782 uint16_t num_vhosts; /* number of vports created */ 2783 uint16_t num_vsans; /* number of vsan created */ 2784 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */ 2785 int cur_vport_count; 2786 2787 struct qla_chip_state_84xx *cs84xx; 2788 struct qla_statistics qla_stats; 2789 struct isp_operations *isp_ops; 2790 struct workqueue_struct *wq; 2791 struct qlfc_fw fw_buf; 2792 2793 /* FCP_CMND priority support */ 2794 struct qla_fcp_prio_cfg *fcp_prio_cfg; 2795 2796 struct dma_pool *dl_dma_pool; 2797 #define DSD_LIST_DMA_POOL_SIZE 512 2798 2799 struct dma_pool *fcp_cmnd_dma_pool; 2800 mempool_t *ctx_mempool; 2801 #define FCP_CMND_DMA_POOL_SIZE 512 2802 2803 unsigned long nx_pcibase; /* Base I/O address */ 2804 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */ 2805 unsigned long nxdb_wr_ptr; /* Door bell write pointer */ 2806 2807 uint32_t crb_win; 2808 uint32_t curr_window; 2809 uint32_t ddr_mn_window; 2810 unsigned long mn_win_crb; 2811 unsigned long ms_win_crb; 2812 int qdr_sn_window; 2813 uint32_t nx_dev_init_timeout; 2814 uint32_t nx_reset_timeout; 2815 rwlock_t hw_lock; 2816 uint16_t portnum; /* port number */ 2817 int link_width; 2818 struct fw_blob *hablob; 2819 struct qla82xx_legacy_intr_set nx_legacy_intr; 2820 2821 uint16_t gbl_dsd_inuse; 2822 uint16_t gbl_dsd_avail; 2823 struct list_head gbl_dsd_list; 2824 #define NUM_DSD_CHAIN 4096 2825 2826 uint8_t fw_type; 2827 __le32 file_prd_off; /* File firmware product offset */ 2828 2829 uint32_t md_template_size; 2830 void *md_tmplt_hdr; 2831 dma_addr_t md_tmplt_hdr_dma; 2832 void *md_dump; 2833 uint32_t md_dump_size; 2834 }; 2835 2836 /* 2837 * Qlogic scsi host structure 2838 */ 2839 typedef struct scsi_qla_host { 2840 struct list_head list; 2841 struct list_head vp_fcports; /* list of fcports */ 2842 struct list_head work_list; 2843 spinlock_t work_lock; 2844 2845 /* Commonly used flags and state information. */ 2846 struct Scsi_Host *host; 2847 unsigned long host_no; 2848 uint8_t host_str[16]; 2849 2850 volatile struct { 2851 uint32_t init_done :1; 2852 uint32_t online :1; 2853 uint32_t rscn_queue_overflow :1; 2854 uint32_t reset_active :1; 2855 2856 uint32_t management_server_logged_in :1; 2857 uint32_t process_response_queue :1; 2858 uint32_t difdix_supported:1; 2859 uint32_t delete_progress:1; 2860 } flags; 2861 2862 atomic_t loop_state; 2863 #define LOOP_TIMEOUT 1 2864 #define LOOP_DOWN 2 2865 #define LOOP_UP 3 2866 #define LOOP_UPDATE 4 2867 #define LOOP_READY 5 2868 #define LOOP_DEAD 6 2869 2870 unsigned long dpc_flags; 2871 #define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */ 2872 #define RESET_ACTIVE 1 2873 #define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */ 2874 #define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */ 2875 #define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */ 2876 #define LOOP_RESYNC_ACTIVE 5 2877 #define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */ 2878 #define RSCN_UPDATE 7 /* Perform an RSCN update. */ 2879 #define RELOGIN_NEEDED 8 2880 #define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */ 2881 #define ISP_ABORT_RETRY 10 /* ISP aborted. */ 2882 #define BEACON_BLINK_NEEDED 11 2883 #define REGISTER_FDMI_NEEDED 12 2884 #define FCPORT_UPDATE_NEEDED 13 2885 #define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */ 2886 #define UNLOADING 15 2887 #define NPIV_CONFIG_NEEDED 16 2888 #define ISP_UNRECOVERABLE 17 2889 #define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */ 2890 #define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */ 2891 #define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */ 2892 2893 uint32_t device_flags; 2894 #define SWITCH_FOUND BIT_0 2895 #define DFLG_NO_CABLE BIT_1 2896 #define DFLG_DEV_FAILED BIT_5 2897 2898 /* ISP configuration data. */ 2899 uint16_t loop_id; /* Host adapter loop id */ 2900 2901 port_id_t d_id; /* Host adapter port id */ 2902 uint8_t marker_needed; 2903 uint16_t mgmt_svr_loop_id; 2904 2905 2906 2907 /* RSCN queue. */ 2908 uint32_t rscn_queue[MAX_RSCN_COUNT]; 2909 uint8_t rscn_in_ptr; 2910 uint8_t rscn_out_ptr; 2911 2912 /* Timeout timers. */ 2913 uint8_t loop_down_abort_time; /* port down timer */ 2914 atomic_t loop_down_timer; /* loop down timer */ 2915 uint8_t link_down_timeout; /* link down timeout */ 2916 2917 uint32_t timer_active; 2918 struct timer_list timer; 2919 2920 uint8_t node_name[WWN_SIZE]; 2921 uint8_t port_name[WWN_SIZE]; 2922 uint8_t fabric_node_name[WWN_SIZE]; 2923 2924 uint16_t fcoe_vlan_id; 2925 uint16_t fcoe_fcf_idx; 2926 uint8_t fcoe_vn_port_mac[6]; 2927 2928 uint32_t vp_abort_cnt; 2929 2930 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */ 2931 uint16_t vp_idx; /* vport ID */ 2932 2933 unsigned long vp_flags; 2934 #define VP_IDX_ACQUIRED 0 /* bit no 0 */ 2935 #define VP_CREATE_NEEDED 1 2936 #define VP_BIND_NEEDED 2 2937 #define VP_DELETE_NEEDED 3 2938 #define VP_SCR_NEEDED 4 /* State Change Request registration */ 2939 atomic_t vp_state; 2940 #define VP_OFFLINE 0 2941 #define VP_ACTIVE 1 2942 #define VP_FAILED 2 2943 // #define VP_DISABLE 3 2944 uint16_t vp_err_state; 2945 uint16_t vp_prev_err_state; 2946 #define VP_ERR_UNKWN 0 2947 #define VP_ERR_PORTDWN 1 2948 #define VP_ERR_FAB_UNSUPPORTED 2 2949 #define VP_ERR_FAB_NORESOURCES 3 2950 #define VP_ERR_FAB_LOGOUT 4 2951 #define VP_ERR_ADAP_NORESOURCES 5 2952 struct qla_hw_data *hw; 2953 struct req_que *req; 2954 int fw_heartbeat_counter; 2955 int seconds_since_last_heartbeat; 2956 2957 atomic_t vref_count; 2958 } scsi_qla_host_t; 2959 2960 /* 2961 * Macros to help code, maintain, etc. 2962 */ 2963 #define LOOP_TRANSITION(ha) \ 2964 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \ 2965 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \ 2966 atomic_read(&ha->loop_state) == LOOP_DOWN) 2967 2968 #define QLA_VHA_MARK_BUSY(__vha, __bail) do { \ 2969 atomic_inc(&__vha->vref_count); \ 2970 mb(); \ 2971 if (__vha->flags.delete_progress) { \ 2972 atomic_dec(&__vha->vref_count); \ 2973 __bail = 1; \ 2974 } else { \ 2975 __bail = 0; \ 2976 } \ 2977 } while (0) 2978 2979 #define QLA_VHA_MARK_NOT_BUSY(__vha) do { \ 2980 atomic_dec(&__vha->vref_count); \ 2981 } while (0) 2982 2983 /* 2984 * qla2x00 local function return status codes 2985 */ 2986 #define MBS_MASK 0x3fff 2987 2988 #define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK) 2989 #define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK) 2990 #define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK) 2991 #define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK) 2992 #define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK) 2993 #define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK) 2994 #define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK) 2995 #define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK) 2996 #define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK) 2997 #define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK) 2998 2999 #define QLA_FUNCTION_TIMEOUT 0x100 3000 #define QLA_FUNCTION_PARAMETER_ERROR 0x101 3001 #define QLA_FUNCTION_FAILED 0x102 3002 #define QLA_MEMORY_ALLOC_FAILED 0x103 3003 #define QLA_LOCK_TIMEOUT 0x104 3004 #define QLA_ABORTED 0x105 3005 #define QLA_SUSPENDED 0x106 3006 #define QLA_BUSY 0x107 3007 #define QLA_RSCNS_HANDLED 0x108 3008 #define QLA_ALREADY_REGISTERED 0x109 3009 3010 #define NVRAM_DELAY() udelay(10) 3011 3012 #define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1) 3013 3014 /* 3015 * Flash support definitions 3016 */ 3017 #define OPTROM_SIZE_2300 0x20000 3018 #define OPTROM_SIZE_2322 0x100000 3019 #define OPTROM_SIZE_24XX 0x100000 3020 #define OPTROM_SIZE_25XX 0x200000 3021 #define OPTROM_SIZE_81XX 0x400000 3022 #define OPTROM_SIZE_82XX 0x800000 3023 3024 #define OPTROM_BURST_SIZE 0x1000 3025 #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4) 3026 3027 #define QLA_DSDS_PER_IOCB 37 3028 3029 #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr) 3030 3031 #define QLA_SG_ALL 1024 3032 3033 enum nexus_wait_type { 3034 WAIT_HOST = 0, 3035 WAIT_TARGET, 3036 WAIT_LUN, 3037 }; 3038 3039 #include "qla_gbl.h" 3040 #include "qla_dbg.h" 3041 #include "qla_inline.h" 3042 #endif 3043