1 /* 2 * Marvell 88SE64xx/88SE94xx pci init 3 * 4 * Copyright 2007 Red Hat, Inc. 5 * Copyright 2008 Marvell. <kewei@marvell.com> 6 * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com> 7 * 8 * This file is licensed under GPLv2. 9 * 10 * This program is free software; you can redistribute it and/or 11 * modify it under the terms of the GNU General Public License as 12 * published by the Free Software Foundation; version 2 of the 13 * License. 14 * 15 * This program is distributed in the hope that it will be useful, 16 * but WITHOUT ANY WARRANTY; without even the implied warranty of 17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 18 * General Public License for more details. 19 * 20 * You should have received a copy of the GNU General Public License 21 * along with this program; if not, write to the Free Software 22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 23 * USA 24 */ 25 26 27 #include "mv_sas.h" 28 29 int interrupt_coalescing = 0x80; 30 31 static struct scsi_transport_template *mvs_stt; 32 static const struct mvs_chip_info mvs_chips[] = { 33 [chip_6320] = { 1, 2, 0x400, 17, 16, 6, 9, &mvs_64xx_dispatch, }, 34 [chip_6440] = { 1, 4, 0x400, 17, 16, 6, 9, &mvs_64xx_dispatch, }, 35 [chip_6485] = { 1, 8, 0x800, 33, 32, 6, 10, &mvs_64xx_dispatch, }, 36 [chip_9180] = { 2, 4, 0x800, 17, 64, 8, 9, &mvs_94xx_dispatch, }, 37 [chip_9480] = { 2, 4, 0x800, 17, 64, 8, 9, &mvs_94xx_dispatch, }, 38 [chip_9445] = { 1, 4, 0x800, 17, 64, 8, 11, &mvs_94xx_dispatch, }, 39 [chip_9485] = { 2, 4, 0x800, 17, 64, 8, 11, &mvs_94xx_dispatch, }, 40 [chip_1300] = { 1, 4, 0x400, 17, 16, 6, 9, &mvs_64xx_dispatch, }, 41 [chip_1320] = { 2, 4, 0x800, 17, 64, 8, 9, &mvs_94xx_dispatch, }, 42 }; 43 44 struct device_attribute *mvst_host_attrs[]; 45 46 #define SOC_SAS_NUM 2 47 48 static struct scsi_host_template mvs_sht = { 49 .module = THIS_MODULE, 50 .name = DRV_NAME, 51 .queuecommand = sas_queuecommand, 52 .target_alloc = sas_target_alloc, 53 .slave_configure = sas_slave_configure, 54 .scan_finished = mvs_scan_finished, 55 .scan_start = mvs_scan_start, 56 .change_queue_depth = sas_change_queue_depth, 57 .bios_param = sas_bios_param, 58 .can_queue = 1, 59 .this_id = -1, 60 .sg_tablesize = SG_ALL, 61 .max_sectors = SCSI_DEFAULT_MAX_SECTORS, 62 .use_clustering = ENABLE_CLUSTERING, 63 .eh_device_reset_handler = sas_eh_device_reset_handler, 64 .eh_target_reset_handler = sas_eh_target_reset_handler, 65 .target_destroy = sas_target_destroy, 66 .ioctl = sas_ioctl, 67 .shost_attrs = mvst_host_attrs, 68 .track_queue_depth = 1, 69 }; 70 71 static struct sas_domain_function_template mvs_transport_ops = { 72 .lldd_dev_found = mvs_dev_found, 73 .lldd_dev_gone = mvs_dev_gone, 74 .lldd_execute_task = mvs_queue_command, 75 .lldd_control_phy = mvs_phy_control, 76 77 .lldd_abort_task = mvs_abort_task, 78 .lldd_abort_task_set = mvs_abort_task_set, 79 .lldd_clear_aca = mvs_clear_aca, 80 .lldd_clear_task_set = mvs_clear_task_set, 81 .lldd_I_T_nexus_reset = mvs_I_T_nexus_reset, 82 .lldd_lu_reset = mvs_lu_reset, 83 .lldd_query_task = mvs_query_task, 84 .lldd_port_formed = mvs_port_formed, 85 .lldd_port_deformed = mvs_port_deformed, 86 87 .lldd_write_gpio = mvs_gpio_write, 88 89 }; 90 91 static void mvs_phy_init(struct mvs_info *mvi, int phy_id) 92 { 93 struct mvs_phy *phy = &mvi->phy[phy_id]; 94 struct asd_sas_phy *sas_phy = &phy->sas_phy; 95 96 phy->mvi = mvi; 97 phy->port = NULL; 98 timer_setup(&phy->timer, NULL, 0); 99 sas_phy->enabled = (phy_id < mvi->chip->n_phy) ? 1 : 0; 100 sas_phy->class = SAS; 101 sas_phy->iproto = SAS_PROTOCOL_ALL; 102 sas_phy->tproto = 0; 103 sas_phy->type = PHY_TYPE_PHYSICAL; 104 sas_phy->role = PHY_ROLE_INITIATOR; 105 sas_phy->oob_mode = OOB_NOT_CONNECTED; 106 sas_phy->linkrate = SAS_LINK_RATE_UNKNOWN; 107 108 sas_phy->id = phy_id; 109 sas_phy->sas_addr = &mvi->sas_addr[0]; 110 sas_phy->frame_rcvd = &phy->frame_rcvd[0]; 111 sas_phy->ha = (struct sas_ha_struct *)mvi->shost->hostdata; 112 sas_phy->lldd_phy = phy; 113 } 114 115 static void mvs_free(struct mvs_info *mvi) 116 { 117 struct mvs_wq *mwq; 118 int slot_nr; 119 120 if (!mvi) 121 return; 122 123 if (mvi->flags & MVF_FLAG_SOC) 124 slot_nr = MVS_SOC_SLOTS; 125 else 126 slot_nr = MVS_CHIP_SLOT_SZ; 127 128 dma_pool_destroy(mvi->dma_pool); 129 130 if (mvi->tx) 131 dma_free_coherent(mvi->dev, 132 sizeof(*mvi->tx) * MVS_CHIP_SLOT_SZ, 133 mvi->tx, mvi->tx_dma); 134 if (mvi->rx_fis) 135 dma_free_coherent(mvi->dev, MVS_RX_FISL_SZ, 136 mvi->rx_fis, mvi->rx_fis_dma); 137 if (mvi->rx) 138 dma_free_coherent(mvi->dev, 139 sizeof(*mvi->rx) * (MVS_RX_RING_SZ + 1), 140 mvi->rx, mvi->rx_dma); 141 if (mvi->slot) 142 dma_free_coherent(mvi->dev, 143 sizeof(*mvi->slot) * slot_nr, 144 mvi->slot, mvi->slot_dma); 145 146 if (mvi->bulk_buffer) 147 dma_free_coherent(mvi->dev, TRASH_BUCKET_SIZE, 148 mvi->bulk_buffer, mvi->bulk_buffer_dma); 149 if (mvi->bulk_buffer1) 150 dma_free_coherent(mvi->dev, TRASH_BUCKET_SIZE, 151 mvi->bulk_buffer1, mvi->bulk_buffer_dma1); 152 153 MVS_CHIP_DISP->chip_iounmap(mvi); 154 if (mvi->shost) 155 scsi_host_put(mvi->shost); 156 list_for_each_entry(mwq, &mvi->wq_list, entry) 157 cancel_delayed_work(&mwq->work_q); 158 kfree(mvi->tags); 159 kfree(mvi); 160 } 161 162 #ifdef CONFIG_SCSI_MVSAS_TASKLET 163 static void mvs_tasklet(unsigned long opaque) 164 { 165 u32 stat; 166 u16 core_nr, i = 0; 167 168 struct mvs_info *mvi; 169 struct sas_ha_struct *sha = (struct sas_ha_struct *)opaque; 170 171 core_nr = ((struct mvs_prv_info *)sha->lldd_ha)->n_host; 172 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[0]; 173 174 if (unlikely(!mvi)) 175 BUG_ON(1); 176 177 stat = MVS_CHIP_DISP->isr_status(mvi, mvi->pdev->irq); 178 if (!stat) 179 goto out; 180 181 for (i = 0; i < core_nr; i++) { 182 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[i]; 183 MVS_CHIP_DISP->isr(mvi, mvi->pdev->irq, stat); 184 } 185 out: 186 MVS_CHIP_DISP->interrupt_enable(mvi); 187 188 } 189 #endif 190 191 static irqreturn_t mvs_interrupt(int irq, void *opaque) 192 { 193 u32 core_nr; 194 u32 stat; 195 struct mvs_info *mvi; 196 struct sas_ha_struct *sha = opaque; 197 #ifndef CONFIG_SCSI_MVSAS_TASKLET 198 u32 i; 199 #endif 200 201 core_nr = ((struct mvs_prv_info *)sha->lldd_ha)->n_host; 202 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[0]; 203 204 if (unlikely(!mvi)) 205 return IRQ_NONE; 206 #ifdef CONFIG_SCSI_MVSAS_TASKLET 207 MVS_CHIP_DISP->interrupt_disable(mvi); 208 #endif 209 210 stat = MVS_CHIP_DISP->isr_status(mvi, irq); 211 if (!stat) { 212 #ifdef CONFIG_SCSI_MVSAS_TASKLET 213 MVS_CHIP_DISP->interrupt_enable(mvi); 214 #endif 215 return IRQ_NONE; 216 } 217 218 #ifdef CONFIG_SCSI_MVSAS_TASKLET 219 tasklet_schedule(&((struct mvs_prv_info *)sha->lldd_ha)->mv_tasklet); 220 #else 221 for (i = 0; i < core_nr; i++) { 222 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[i]; 223 MVS_CHIP_DISP->isr(mvi, irq, stat); 224 } 225 #endif 226 return IRQ_HANDLED; 227 } 228 229 static int mvs_alloc(struct mvs_info *mvi, struct Scsi_Host *shost) 230 { 231 int i = 0, slot_nr; 232 char pool_name[32]; 233 234 if (mvi->flags & MVF_FLAG_SOC) 235 slot_nr = MVS_SOC_SLOTS; 236 else 237 slot_nr = MVS_CHIP_SLOT_SZ; 238 239 spin_lock_init(&mvi->lock); 240 for (i = 0; i < mvi->chip->n_phy; i++) { 241 mvs_phy_init(mvi, i); 242 mvi->port[i].wide_port_phymap = 0; 243 mvi->port[i].port_attached = 0; 244 INIT_LIST_HEAD(&mvi->port[i].list); 245 } 246 for (i = 0; i < MVS_MAX_DEVICES; i++) { 247 mvi->devices[i].taskfileset = MVS_ID_NOT_MAPPED; 248 mvi->devices[i].dev_type = SAS_PHY_UNUSED; 249 mvi->devices[i].device_id = i; 250 mvi->devices[i].dev_status = MVS_DEV_NORMAL; 251 } 252 253 /* 254 * alloc and init our DMA areas 255 */ 256 mvi->tx = dma_alloc_coherent(mvi->dev, 257 sizeof(*mvi->tx) * MVS_CHIP_SLOT_SZ, 258 &mvi->tx_dma, GFP_KERNEL); 259 if (!mvi->tx) 260 goto err_out; 261 memset(mvi->tx, 0, sizeof(*mvi->tx) * MVS_CHIP_SLOT_SZ); 262 mvi->rx_fis = dma_alloc_coherent(mvi->dev, MVS_RX_FISL_SZ, 263 &mvi->rx_fis_dma, GFP_KERNEL); 264 if (!mvi->rx_fis) 265 goto err_out; 266 memset(mvi->rx_fis, 0, MVS_RX_FISL_SZ); 267 268 mvi->rx = dma_alloc_coherent(mvi->dev, 269 sizeof(*mvi->rx) * (MVS_RX_RING_SZ + 1), 270 &mvi->rx_dma, GFP_KERNEL); 271 if (!mvi->rx) 272 goto err_out; 273 memset(mvi->rx, 0, sizeof(*mvi->rx) * (MVS_RX_RING_SZ + 1)); 274 mvi->rx[0] = cpu_to_le32(0xfff); 275 mvi->rx_cons = 0xfff; 276 277 mvi->slot = dma_alloc_coherent(mvi->dev, 278 sizeof(*mvi->slot) * slot_nr, 279 &mvi->slot_dma, GFP_KERNEL); 280 if (!mvi->slot) 281 goto err_out; 282 memset(mvi->slot, 0, sizeof(*mvi->slot) * slot_nr); 283 284 mvi->bulk_buffer = dma_alloc_coherent(mvi->dev, 285 TRASH_BUCKET_SIZE, 286 &mvi->bulk_buffer_dma, GFP_KERNEL); 287 if (!mvi->bulk_buffer) 288 goto err_out; 289 290 mvi->bulk_buffer1 = dma_alloc_coherent(mvi->dev, 291 TRASH_BUCKET_SIZE, 292 &mvi->bulk_buffer_dma1, GFP_KERNEL); 293 if (!mvi->bulk_buffer1) 294 goto err_out; 295 296 sprintf(pool_name, "%s%d", "mvs_dma_pool", mvi->id); 297 mvi->dma_pool = dma_pool_create(pool_name, &mvi->pdev->dev, 298 MVS_SLOT_BUF_SZ, 16, 0); 299 if (!mvi->dma_pool) { 300 printk(KERN_DEBUG "failed to create dma pool %s.\n", pool_name); 301 goto err_out; 302 } 303 mvi->tags_num = slot_nr; 304 305 /* Initialize tags */ 306 mvs_tag_init(mvi); 307 return 0; 308 err_out: 309 return 1; 310 } 311 312 313 int mvs_ioremap(struct mvs_info *mvi, int bar, int bar_ex) 314 { 315 unsigned long res_start, res_len, res_flag, res_flag_ex = 0; 316 struct pci_dev *pdev = mvi->pdev; 317 if (bar_ex != -1) { 318 /* 319 * ioremap main and peripheral registers 320 */ 321 res_start = pci_resource_start(pdev, bar_ex); 322 res_len = pci_resource_len(pdev, bar_ex); 323 if (!res_start || !res_len) 324 goto err_out; 325 326 res_flag_ex = pci_resource_flags(pdev, bar_ex); 327 if (res_flag_ex & IORESOURCE_MEM) 328 mvi->regs_ex = ioremap(res_start, res_len); 329 else 330 mvi->regs_ex = (void *)res_start; 331 if (!mvi->regs_ex) 332 goto err_out; 333 } 334 335 res_start = pci_resource_start(pdev, bar); 336 res_len = pci_resource_len(pdev, bar); 337 if (!res_start || !res_len) { 338 iounmap(mvi->regs_ex); 339 mvi->regs_ex = NULL; 340 goto err_out; 341 } 342 343 res_flag = pci_resource_flags(pdev, bar); 344 mvi->regs = ioremap(res_start, res_len); 345 346 if (!mvi->regs) { 347 if (mvi->regs_ex && (res_flag_ex & IORESOURCE_MEM)) 348 iounmap(mvi->regs_ex); 349 mvi->regs_ex = NULL; 350 goto err_out; 351 } 352 353 return 0; 354 err_out: 355 return -1; 356 } 357 358 void mvs_iounmap(void __iomem *regs) 359 { 360 iounmap(regs); 361 } 362 363 static struct mvs_info *mvs_pci_alloc(struct pci_dev *pdev, 364 const struct pci_device_id *ent, 365 struct Scsi_Host *shost, unsigned int id) 366 { 367 struct mvs_info *mvi = NULL; 368 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost); 369 370 mvi = kzalloc(sizeof(*mvi) + 371 (1L << mvs_chips[ent->driver_data].slot_width) * 372 sizeof(struct mvs_slot_info), GFP_KERNEL); 373 if (!mvi) 374 return NULL; 375 376 mvi->pdev = pdev; 377 mvi->dev = &pdev->dev; 378 mvi->chip_id = ent->driver_data; 379 mvi->chip = &mvs_chips[mvi->chip_id]; 380 INIT_LIST_HEAD(&mvi->wq_list); 381 382 ((struct mvs_prv_info *)sha->lldd_ha)->mvi[id] = mvi; 383 ((struct mvs_prv_info *)sha->lldd_ha)->n_phy = mvi->chip->n_phy; 384 385 mvi->id = id; 386 mvi->sas = sha; 387 mvi->shost = shost; 388 389 mvi->tags = kzalloc(MVS_CHIP_SLOT_SZ>>3, GFP_KERNEL); 390 if (!mvi->tags) 391 goto err_out; 392 393 if (MVS_CHIP_DISP->chip_ioremap(mvi)) 394 goto err_out; 395 if (!mvs_alloc(mvi, shost)) 396 return mvi; 397 err_out: 398 mvs_free(mvi); 399 return NULL; 400 } 401 402 static int pci_go_64(struct pci_dev *pdev) 403 { 404 int rc; 405 406 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)); 407 if (rc) { 408 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)); 409 if (rc) { 410 dev_printk(KERN_ERR, &pdev->dev, 411 "32-bit DMA enable failed\n"); 412 return rc; 413 } 414 } 415 416 return rc; 417 } 418 419 static int mvs_prep_sas_ha_init(struct Scsi_Host *shost, 420 const struct mvs_chip_info *chip_info) 421 { 422 int phy_nr, port_nr; unsigned short core_nr; 423 struct asd_sas_phy **arr_phy; 424 struct asd_sas_port **arr_port; 425 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost); 426 427 core_nr = chip_info->n_host; 428 phy_nr = core_nr * chip_info->n_phy; 429 port_nr = phy_nr; 430 431 memset(sha, 0x00, sizeof(struct sas_ha_struct)); 432 arr_phy = kcalloc(phy_nr, sizeof(void *), GFP_KERNEL); 433 arr_port = kcalloc(port_nr, sizeof(void *), GFP_KERNEL); 434 if (!arr_phy || !arr_port) 435 goto exit_free; 436 437 sha->sas_phy = arr_phy; 438 sha->sas_port = arr_port; 439 sha->core.shost = shost; 440 441 sha->lldd_ha = kzalloc(sizeof(struct mvs_prv_info), GFP_KERNEL); 442 if (!sha->lldd_ha) 443 goto exit_free; 444 445 ((struct mvs_prv_info *)sha->lldd_ha)->n_host = core_nr; 446 447 shost->transportt = mvs_stt; 448 shost->max_id = MVS_MAX_DEVICES; 449 shost->max_lun = ~0; 450 shost->max_channel = 1; 451 shost->max_cmd_len = 16; 452 453 return 0; 454 exit_free: 455 kfree(arr_phy); 456 kfree(arr_port); 457 return -1; 458 459 } 460 461 static void mvs_post_sas_ha_init(struct Scsi_Host *shost, 462 const struct mvs_chip_info *chip_info) 463 { 464 int can_queue, i = 0, j = 0; 465 struct mvs_info *mvi = NULL; 466 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost); 467 unsigned short nr_core = ((struct mvs_prv_info *)sha->lldd_ha)->n_host; 468 469 for (j = 0; j < nr_core; j++) { 470 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[j]; 471 for (i = 0; i < chip_info->n_phy; i++) { 472 sha->sas_phy[j * chip_info->n_phy + i] = 473 &mvi->phy[i].sas_phy; 474 sha->sas_port[j * chip_info->n_phy + i] = 475 &mvi->port[i].sas_port; 476 } 477 } 478 479 sha->sas_ha_name = DRV_NAME; 480 sha->dev = mvi->dev; 481 sha->lldd_module = THIS_MODULE; 482 sha->sas_addr = &mvi->sas_addr[0]; 483 484 sha->num_phys = nr_core * chip_info->n_phy; 485 486 if (mvi->flags & MVF_FLAG_SOC) 487 can_queue = MVS_SOC_CAN_QUEUE; 488 else 489 can_queue = MVS_CHIP_SLOT_SZ; 490 491 shost->sg_tablesize = min_t(u16, SG_ALL, MVS_MAX_SG); 492 shost->can_queue = can_queue; 493 mvi->shost->cmd_per_lun = MVS_QUEUE_SIZE; 494 sha->core.shost = mvi->shost; 495 } 496 497 static void mvs_init_sas_add(struct mvs_info *mvi) 498 { 499 u8 i; 500 for (i = 0; i < mvi->chip->n_phy; i++) { 501 mvi->phy[i].dev_sas_addr = 0x5005043011ab0000ULL; 502 mvi->phy[i].dev_sas_addr = 503 cpu_to_be64((u64)(*(u64 *)&mvi->phy[i].dev_sas_addr)); 504 } 505 506 memcpy(mvi->sas_addr, &mvi->phy[0].dev_sas_addr, SAS_ADDR_SIZE); 507 } 508 509 static int mvs_pci_init(struct pci_dev *pdev, const struct pci_device_id *ent) 510 { 511 unsigned int rc, nhost = 0; 512 struct mvs_info *mvi; 513 struct mvs_prv_info *mpi; 514 irq_handler_t irq_handler = mvs_interrupt; 515 struct Scsi_Host *shost = NULL; 516 const struct mvs_chip_info *chip; 517 518 dev_printk(KERN_INFO, &pdev->dev, 519 "mvsas: driver version %s\n", DRV_VERSION); 520 rc = pci_enable_device(pdev); 521 if (rc) 522 goto err_out_enable; 523 524 pci_set_master(pdev); 525 526 rc = pci_request_regions(pdev, DRV_NAME); 527 if (rc) 528 goto err_out_disable; 529 530 rc = pci_go_64(pdev); 531 if (rc) 532 goto err_out_regions; 533 534 shost = scsi_host_alloc(&mvs_sht, sizeof(void *)); 535 if (!shost) { 536 rc = -ENOMEM; 537 goto err_out_regions; 538 } 539 540 chip = &mvs_chips[ent->driver_data]; 541 SHOST_TO_SAS_HA(shost) = 542 kcalloc(1, sizeof(struct sas_ha_struct), GFP_KERNEL); 543 if (!SHOST_TO_SAS_HA(shost)) { 544 scsi_host_put(shost); 545 rc = -ENOMEM; 546 goto err_out_regions; 547 } 548 549 rc = mvs_prep_sas_ha_init(shost, chip); 550 if (rc) { 551 scsi_host_put(shost); 552 rc = -ENOMEM; 553 goto err_out_regions; 554 } 555 556 pci_set_drvdata(pdev, SHOST_TO_SAS_HA(shost)); 557 558 do { 559 mvi = mvs_pci_alloc(pdev, ent, shost, nhost); 560 if (!mvi) { 561 rc = -ENOMEM; 562 goto err_out_regions; 563 } 564 565 memset(&mvi->hba_info_param, 0xFF, 566 sizeof(struct hba_info_page)); 567 568 mvs_init_sas_add(mvi); 569 570 mvi->instance = nhost; 571 rc = MVS_CHIP_DISP->chip_init(mvi); 572 if (rc) { 573 mvs_free(mvi); 574 goto err_out_regions; 575 } 576 nhost++; 577 } while (nhost < chip->n_host); 578 mpi = (struct mvs_prv_info *)(SHOST_TO_SAS_HA(shost)->lldd_ha); 579 #ifdef CONFIG_SCSI_MVSAS_TASKLET 580 tasklet_init(&(mpi->mv_tasklet), mvs_tasklet, 581 (unsigned long)SHOST_TO_SAS_HA(shost)); 582 #endif 583 584 mvs_post_sas_ha_init(shost, chip); 585 586 rc = scsi_add_host(shost, &pdev->dev); 587 if (rc) 588 goto err_out_shost; 589 590 rc = sas_register_ha(SHOST_TO_SAS_HA(shost)); 591 if (rc) 592 goto err_out_shost; 593 rc = request_irq(pdev->irq, irq_handler, IRQF_SHARED, 594 DRV_NAME, SHOST_TO_SAS_HA(shost)); 595 if (rc) 596 goto err_not_sas; 597 598 MVS_CHIP_DISP->interrupt_enable(mvi); 599 600 scsi_scan_host(mvi->shost); 601 602 return 0; 603 604 err_not_sas: 605 sas_unregister_ha(SHOST_TO_SAS_HA(shost)); 606 err_out_shost: 607 scsi_remove_host(mvi->shost); 608 err_out_regions: 609 pci_release_regions(pdev); 610 err_out_disable: 611 pci_disable_device(pdev); 612 err_out_enable: 613 return rc; 614 } 615 616 static void mvs_pci_remove(struct pci_dev *pdev) 617 { 618 unsigned short core_nr, i = 0; 619 struct sas_ha_struct *sha = pci_get_drvdata(pdev); 620 struct mvs_info *mvi = NULL; 621 622 core_nr = ((struct mvs_prv_info *)sha->lldd_ha)->n_host; 623 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[0]; 624 625 #ifdef CONFIG_SCSI_MVSAS_TASKLET 626 tasklet_kill(&((struct mvs_prv_info *)sha->lldd_ha)->mv_tasklet); 627 #endif 628 629 sas_unregister_ha(sha); 630 sas_remove_host(mvi->shost); 631 632 MVS_CHIP_DISP->interrupt_disable(mvi); 633 free_irq(mvi->pdev->irq, sha); 634 for (i = 0; i < core_nr; i++) { 635 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[i]; 636 mvs_free(mvi); 637 } 638 kfree(sha->sas_phy); 639 kfree(sha->sas_port); 640 kfree(sha); 641 pci_release_regions(pdev); 642 pci_disable_device(pdev); 643 return; 644 } 645 646 static struct pci_device_id mvs_pci_table[] = { 647 { PCI_VDEVICE(MARVELL, 0x6320), chip_6320 }, 648 { PCI_VDEVICE(MARVELL, 0x6340), chip_6440 }, 649 { 650 .vendor = PCI_VENDOR_ID_MARVELL, 651 .device = 0x6440, 652 .subvendor = PCI_ANY_ID, 653 .subdevice = 0x6480, 654 .class = 0, 655 .class_mask = 0, 656 .driver_data = chip_6485, 657 }, 658 { PCI_VDEVICE(MARVELL, 0x6440), chip_6440 }, 659 { PCI_VDEVICE(MARVELL, 0x6485), chip_6485 }, 660 { PCI_VDEVICE(MARVELL, 0x9480), chip_9480 }, 661 { PCI_VDEVICE(MARVELL, 0x9180), chip_9180 }, 662 { PCI_VDEVICE(ARECA, PCI_DEVICE_ID_ARECA_1300), chip_1300 }, 663 { PCI_VDEVICE(ARECA, PCI_DEVICE_ID_ARECA_1320), chip_1320 }, 664 { PCI_VDEVICE(ADAPTEC2, 0x0450), chip_6440 }, 665 { PCI_VDEVICE(TTI, 0x2710), chip_9480 }, 666 { PCI_VDEVICE(TTI, 0x2720), chip_9480 }, 667 { PCI_VDEVICE(TTI, 0x2721), chip_9480 }, 668 { PCI_VDEVICE(TTI, 0x2722), chip_9480 }, 669 { PCI_VDEVICE(TTI, 0x2740), chip_9480 }, 670 { PCI_VDEVICE(TTI, 0x2744), chip_9480 }, 671 { PCI_VDEVICE(TTI, 0x2760), chip_9480 }, 672 { 673 .vendor = PCI_VENDOR_ID_MARVELL_EXT, 674 .device = 0x9480, 675 .subvendor = PCI_ANY_ID, 676 .subdevice = 0x9480, 677 .class = 0, 678 .class_mask = 0, 679 .driver_data = chip_9480, 680 }, 681 { 682 .vendor = PCI_VENDOR_ID_MARVELL_EXT, 683 .device = 0x9445, 684 .subvendor = PCI_ANY_ID, 685 .subdevice = 0x9480, 686 .class = 0, 687 .class_mask = 0, 688 .driver_data = chip_9445, 689 }, 690 { PCI_VDEVICE(MARVELL_EXT, 0x9485), chip_9485 }, /* Marvell 9480/9485 (any vendor/model) */ 691 { PCI_VDEVICE(OCZ, 0x1021), chip_9485}, /* OCZ RevoDrive3 */ 692 { PCI_VDEVICE(OCZ, 0x1022), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */ 693 { PCI_VDEVICE(OCZ, 0x1040), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */ 694 { PCI_VDEVICE(OCZ, 0x1041), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */ 695 { PCI_VDEVICE(OCZ, 0x1042), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */ 696 { PCI_VDEVICE(OCZ, 0x1043), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */ 697 { PCI_VDEVICE(OCZ, 0x1044), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */ 698 { PCI_VDEVICE(OCZ, 0x1080), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */ 699 { PCI_VDEVICE(OCZ, 0x1083), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */ 700 { PCI_VDEVICE(OCZ, 0x1084), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */ 701 702 { } /* terminate list */ 703 }; 704 705 static struct pci_driver mvs_pci_driver = { 706 .name = DRV_NAME, 707 .id_table = mvs_pci_table, 708 .probe = mvs_pci_init, 709 .remove = mvs_pci_remove, 710 }; 711 712 static ssize_t 713 mvs_show_driver_version(struct device *cdev, 714 struct device_attribute *attr, char *buffer) 715 { 716 return snprintf(buffer, PAGE_SIZE, "%s\n", DRV_VERSION); 717 } 718 719 static DEVICE_ATTR(driver_version, 720 S_IRUGO, 721 mvs_show_driver_version, 722 NULL); 723 724 static ssize_t 725 mvs_store_interrupt_coalescing(struct device *cdev, 726 struct device_attribute *attr, 727 const char *buffer, size_t size) 728 { 729 unsigned int val = 0; 730 struct mvs_info *mvi = NULL; 731 struct Scsi_Host *shost = class_to_shost(cdev); 732 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost); 733 u8 i, core_nr; 734 if (buffer == NULL) 735 return size; 736 737 if (sscanf(buffer, "%u", &val) != 1) 738 return -EINVAL; 739 740 if (val >= 0x10000) { 741 mv_dprintk("interrupt coalescing timer %d us is" 742 "too long\n", val); 743 return strlen(buffer); 744 } 745 746 interrupt_coalescing = val; 747 748 core_nr = ((struct mvs_prv_info *)sha->lldd_ha)->n_host; 749 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[0]; 750 751 if (unlikely(!mvi)) 752 return -EINVAL; 753 754 for (i = 0; i < core_nr; i++) { 755 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[i]; 756 if (MVS_CHIP_DISP->tune_interrupt) 757 MVS_CHIP_DISP->tune_interrupt(mvi, 758 interrupt_coalescing); 759 } 760 mv_dprintk("set interrupt coalescing time to %d us\n", 761 interrupt_coalescing); 762 return strlen(buffer); 763 } 764 765 static ssize_t mvs_show_interrupt_coalescing(struct device *cdev, 766 struct device_attribute *attr, char *buffer) 767 { 768 return snprintf(buffer, PAGE_SIZE, "%d\n", interrupt_coalescing); 769 } 770 771 static DEVICE_ATTR(interrupt_coalescing, 772 S_IRUGO|S_IWUSR, 773 mvs_show_interrupt_coalescing, 774 mvs_store_interrupt_coalescing); 775 776 /* task handler */ 777 struct task_struct *mvs_th; 778 static int __init mvs_init(void) 779 { 780 int rc; 781 mvs_stt = sas_domain_attach_transport(&mvs_transport_ops); 782 if (!mvs_stt) 783 return -ENOMEM; 784 785 rc = pci_register_driver(&mvs_pci_driver); 786 if (rc) 787 goto err_out; 788 789 return 0; 790 791 err_out: 792 sas_release_transport(mvs_stt); 793 return rc; 794 } 795 796 static void __exit mvs_exit(void) 797 { 798 pci_unregister_driver(&mvs_pci_driver); 799 sas_release_transport(mvs_stt); 800 } 801 802 struct device_attribute *mvst_host_attrs[] = { 803 &dev_attr_driver_version, 804 &dev_attr_interrupt_coalescing, 805 NULL, 806 }; 807 808 module_init(mvs_init); 809 module_exit(mvs_exit); 810 811 MODULE_AUTHOR("Jeff Garzik <jgarzik@pobox.com>"); 812 MODULE_DESCRIPTION("Marvell 88SE6440 SAS/SATA controller driver"); 813 MODULE_VERSION(DRV_VERSION); 814 MODULE_LICENSE("GPL"); 815 #ifdef CONFIG_PCI 816 MODULE_DEVICE_TABLE(pci, mvs_pci_table); 817 #endif 818