1dea3101eS /******************************************************************* 2dea3101eS * This file is part of the Emulex Linux Device Driver for * 3c44ce173SJames.Smart@Emulex.Com * Fibre Channel Host Bus Adapters. * 4cf8037f8SJames Smart * Copyright (C) 2017-2018 Broadcom. All Rights Reserved. The term * 5d080abe0SJames Smart * “Broadcom” refers to Broadcom Limited and/or its subsidiaries. * 650611577SJames Smart * Copyright (C) 2004-2016 Emulex. All rights reserved. * 7c44ce173SJames.Smart@Emulex.Com * EMULEX and SLI are trademarks of Emulex. * 8d080abe0SJames Smart * www.broadcom.com * 9dea3101eS * * 10dea3101eS * This program is free software; you can redistribute it and/or * 11c44ce173SJames.Smart@Emulex.Com * modify it under the terms of version 2 of the GNU General * 12c44ce173SJames.Smart@Emulex.Com * Public License as published by the Free Software Foundation. * 13c44ce173SJames.Smart@Emulex.Com * This program is distributed in the hope that it will be useful. * 14c44ce173SJames.Smart@Emulex.Com * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND * 15c44ce173SJames.Smart@Emulex.Com * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, * 16c44ce173SJames.Smart@Emulex.Com * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE * 17c44ce173SJames.Smart@Emulex.Com * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD * 18c44ce173SJames.Smart@Emulex.Com * TO BE LEGALLY INVALID. See the GNU General Public License for * 19c44ce173SJames.Smart@Emulex.Com * more details, a copy of which can be found in the file COPYING * 20c44ce173SJames.Smart@Emulex.Com * included with this package. * 21dea3101eS *******************************************************************/ 22dea3101eS 23dea3101eS #define FDMI_DID 0xfffffaU 24dea3101eS #define NameServer_DID 0xfffffcU 25dea3101eS #define SCR_DID 0xfffffdU 26dea3101eS #define Fabric_DID 0xfffffeU 27dea3101eS #define Bcast_DID 0xffffffU 28dea3101eS #define Mask_DID 0xffffffU 29dea3101eS #define CT_DID_MASK 0xffff00U 30dea3101eS #define Fabric_DID_MASK 0xfff000U 31dea3101eS #define WELL_KNOWN_DID_MASK 0xfffff0U 32dea3101eS 33dea3101eS #define PT2PT_LocalID 1 34dea3101eS #define PT2PT_RemoteID 2 35dea3101eS 36dea3101eS #define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */ 37dea3101eS #define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */ 3821bf0b97SJames Smart #define FF_DEF_RATOV 10 /* Default RA_TOV (10s) */ 39dea3101eS #define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */ 40dea3101eS 41dea3101eS #define LPFC_BUF_RING0 64 /* Number of buffers to post to RING 42dea3101eS 0 */ 43dea3101eS 44dea3101eS #define FCELSSIZE 1024 /* maximum ELS transfer size */ 45dea3101eS 46dea3101eS #define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */ 47a4bc3379SJames Smart #define LPFC_EXTRA_RING 1 /* ring 1 for other protocols */ 48dea3101eS #define LPFC_ELS_RING 2 /* ring 2 for ELS commands */ 49dea3101eS 50dea3101eS #define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */ 51dea3101eS #define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */ 52a4bc3379SJames Smart #define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 extra command ring entries */ 53a4bc3379SJames Smart #define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 extra response ring entries */ 54dea3101eS #define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */ 55dea3101eS #define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */ 56dea3101eS #define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */ 57dea3101eS #define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */ 58dea3101eS #define SLI2_IOCB_CMD_R3_ENTRIES 0 59dea3101eS #define SLI2_IOCB_RSP_R3_ENTRIES 0 60dea3101eS #define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24 61dea3101eS #define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32 62dea3101eS 63ed957684SJames Smart #define SLI2_IOCB_CMD_SIZE 32 64ed957684SJames Smart #define SLI2_IOCB_RSP_SIZE 32 65ed957684SJames Smart #define SLI3_IOCB_CMD_SIZE 128 66ed957684SJames Smart #define SLI3_IOCB_RSP_SIZE 64 67ed957684SJames Smart 686d368e53SJames Smart #define LPFC_UNREG_ALL_RPIS_VPORT 0xffff 696d368e53SJames Smart #define LPFC_UNREG_ALL_DFLT_RPIS 0xffffffff 7092d7f7b0SJames Smart 71ddcc50f0SJames Smart /* vendor ID used in SCSI netlink calls */ 72ddcc50f0SJames Smart #define LPFC_NL_VENDOR_ID (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_EMULEX) 73ddcc50f0SJames Smart 746b5151fdSJames Smart #define FW_REV_STR_SIZE 32 75dea3101eS /* Common Transport structures and definitions */ 76dea3101eS 77dea3101eS union CtRevisionId { 78dea3101eS /* Structure is in Big Endian format */ 79dea3101eS struct { 80dea3101eS uint32_t Revision:8; 81dea3101eS uint32_t InId:24; 82dea3101eS } bits; 83dea3101eS uint32_t word; 84dea3101eS }; 85dea3101eS 86dea3101eS union CtCommandResponse { 87dea3101eS /* Structure is in Big Endian format */ 88dea3101eS struct { 89dea3101eS uint32_t CmdRsp:16; 90dea3101eS uint32_t Size:16; 91dea3101eS } bits; 92dea3101eS uint32_t word; 93dea3101eS }; 94dea3101eS 95a0f2d3efSJames Smart /* FC4 Feature bits for RFF_ID */ 9692d7f7b0SJames Smart #define FC4_FEATURE_TARGET 0x1 97a0f2d3efSJames Smart #define FC4_FEATURE_INIT 0x2 98a0f2d3efSJames Smart #define FC4_FEATURE_NVME_DISC 0x4 9992d7f7b0SJames Smart 100dea3101eS struct lpfc_sli_ct_request { 101dea3101eS /* Structure is in Big Endian format */ 102dea3101eS union CtRevisionId RevisionId; 103dea3101eS uint8_t FsType; 104dea3101eS uint8_t FsSubType; 105dea3101eS uint8_t Options; 106dea3101eS uint8_t Rsrvd1; 107dea3101eS union CtCommandResponse CommandResponse; 108dea3101eS uint8_t Rsrvd2; 109dea3101eS uint8_t ReasonCode; 110dea3101eS uint8_t Explanation; 111dea3101eS uint8_t VendorUnique; 11276b2c34aSJames Smart #define LPFC_CT_PREAMBLE 20 /* Size of CTReq + 4 up to here */ 113dea3101eS 114dea3101eS union { 115dea3101eS uint32_t PortID; 116dea3101eS struct gid { 117dea3101eS uint8_t PortType; /* for GID_PT requests */ 118dea3101eS uint8_t DomainScope; 119dea3101eS uint8_t AreaScope; 120dea3101eS uint8_t Fc4Type; /* for GID_FT requests */ 121dea3101eS } gid; 122a0f2d3efSJames Smart struct gid_ff { 123a0f2d3efSJames Smart uint8_t Flags; 124a0f2d3efSJames Smart uint8_t DomainScope; 125a0f2d3efSJames Smart uint8_t AreaScope; 126a0f2d3efSJames Smart uint8_t rsvd1; 127a0f2d3efSJames Smart uint8_t rsvd2; 128a0f2d3efSJames Smart uint8_t rsvd3; 129a0f2d3efSJames Smart uint8_t Fc4FBits; 130a0f2d3efSJames Smart uint8_t Fc4Type; 131a0f2d3efSJames Smart } gid_ff; 132dea3101eS struct rft { 133dea3101eS uint32_t PortId; /* For RFT_ID requests */ 134dea3101eS 135dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 136dea3101eS uint32_t rsvd0:16; 137dea3101eS uint32_t rsvd1:7; 138dea3101eS uint32_t fcpReg:1; /* Type 8 */ 139dea3101eS uint32_t rsvd2:2; 140dea3101eS uint32_t ipReg:1; /* Type 5 */ 141dea3101eS uint32_t rsvd3:5; 142dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 143dea3101eS uint32_t rsvd0:16; 144dea3101eS uint32_t fcpReg:1; /* Type 8 */ 145dea3101eS uint32_t rsvd1:7; 146dea3101eS uint32_t rsvd3:5; 147dea3101eS uint32_t ipReg:1; /* Type 5 */ 148dea3101eS uint32_t rsvd2:2; 149dea3101eS #endif 150dea3101eS 151dea3101eS uint32_t rsvd[7]; 152dea3101eS } rft; 153dea3101eS struct rnn { 154dea3101eS uint32_t PortId; /* For RNN_ID requests */ 155dea3101eS uint8_t wwnn[8]; 156dea3101eS } rnn; 157dea3101eS struct rsnn { /* For RSNN_ID requests */ 158dea3101eS uint8_t wwnn[8]; 159dea3101eS uint8_t len; 160dea3101eS uint8_t symbname[255]; 161dea3101eS } rsnn; 1627ee5d43eSJames Smart struct da_id { /* For DA_ID requests */ 1637ee5d43eSJames Smart uint32_t port_id; 1647ee5d43eSJames Smart } da_id; 16592d7f7b0SJames Smart struct rspn { /* For RSPN_ID requests */ 16692d7f7b0SJames Smart uint32_t PortId; 16792d7f7b0SJames Smart uint8_t len; 16892d7f7b0SJames Smart uint8_t symbname[255]; 16992d7f7b0SJames Smart } rspn; 17092d7f7b0SJames Smart struct gff { 17192d7f7b0SJames Smart uint32_t PortId; 17292d7f7b0SJames Smart } gff; 17392d7f7b0SJames Smart struct gff_acc { 17492d7f7b0SJames Smart uint8_t fbits[128]; 17592d7f7b0SJames Smart } gff_acc; 176a0f2d3efSJames Smart struct gft { 177a0f2d3efSJames Smart uint32_t PortId; 178a0f2d3efSJames Smart } gft; 179a0f2d3efSJames Smart struct gft_acc { 180a0f2d3efSJames Smart uint32_t fc4_types[8]; 181a0f2d3efSJames Smart } gft_acc; 18251ef4c26SJames Smart #define FCP_TYPE_FEATURE_OFFSET 7 18392d7f7b0SJames Smart struct rff { 18492d7f7b0SJames Smart uint32_t PortId; 18592d7f7b0SJames Smart uint8_t reserved[2]; 18692d7f7b0SJames Smart uint8_t fbits; 18792d7f7b0SJames Smart uint8_t type_code; /* type=8 for FCP */ 18892d7f7b0SJames Smart } rff; 189dea3101eS } un; 190dea3101eS }; 191dea3101eS 19276b2c34aSJames Smart #define LPFC_MAX_CT_SIZE (60 * 4096) 19376b2c34aSJames Smart 194dea3101eS #define SLI_CT_REVISION 1 19592d7f7b0SJames Smart #define GID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \ 19692d7f7b0SJames Smart sizeof(struct gid)) 197a0f2d3efSJames Smart #define GIDFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \ 198a0f2d3efSJames Smart sizeof(struct gid_ff)) 19992d7f7b0SJames Smart #define GFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \ 20092d7f7b0SJames Smart sizeof(struct gff)) 201a0f2d3efSJames Smart #define GFT_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \ 202a0f2d3efSJames Smart sizeof(struct gft)) 20392d7f7b0SJames Smart #define RFT_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \ 20492d7f7b0SJames Smart sizeof(struct rft)) 20592d7f7b0SJames Smart #define RFF_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \ 20692d7f7b0SJames Smart sizeof(struct rff)) 20792d7f7b0SJames Smart #define RNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \ 20892d7f7b0SJames Smart sizeof(struct rnn)) 20992d7f7b0SJames Smart #define RSNN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \ 21092d7f7b0SJames Smart sizeof(struct rsnn)) 2117ee5d43eSJames Smart #define DA_ID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \ 2127ee5d43eSJames Smart sizeof(struct da_id)) 21392d7f7b0SJames Smart #define RSPN_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \ 21492d7f7b0SJames Smart sizeof(struct rspn)) 215dea3101eS 216dea3101eS /* 217dea3101eS * FsType Definitions 218dea3101eS */ 219dea3101eS 220dea3101eS #define SLI_CT_MANAGEMENT_SERVICE 0xFA 221dea3101eS #define SLI_CT_TIME_SERVICE 0xFB 222dea3101eS #define SLI_CT_DIRECTORY_SERVICE 0xFC 223dea3101eS #define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD 224dea3101eS 225dea3101eS /* 226dea3101eS * Directory Service Subtypes 227dea3101eS */ 228dea3101eS 229dea3101eS #define SLI_CT_DIRECTORY_NAME_SERVER 0x02 230dea3101eS 231dea3101eS /* 232dea3101eS * Response Codes 233dea3101eS */ 234dea3101eS 235dea3101eS #define SLI_CT_RESPONSE_FS_RJT 0x8001 236dea3101eS #define SLI_CT_RESPONSE_FS_ACC 0x8002 237dea3101eS 238dea3101eS /* 239dea3101eS * Reason Codes 240dea3101eS */ 241dea3101eS 242dea3101eS #define SLI_CT_NO_ADDITIONAL_EXPL 0x0 243dea3101eS #define SLI_CT_INVALID_COMMAND 0x01 244dea3101eS #define SLI_CT_INVALID_VERSION 0x02 245dea3101eS #define SLI_CT_LOGICAL_ERROR 0x03 246dea3101eS #define SLI_CT_INVALID_IU_SIZE 0x04 247dea3101eS #define SLI_CT_LOGICAL_BUSY 0x05 248dea3101eS #define SLI_CT_PROTOCOL_ERROR 0x07 249dea3101eS #define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09 250dea3101eS #define SLI_CT_REQ_NOT_SUPPORTED 0x0b 251dea3101eS #define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10 252dea3101eS #define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11 253dea3101eS #define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12 254dea3101eS #define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13 255dea3101eS #define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20 256dea3101eS #define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21 257dea3101eS #define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22 258dea3101eS #define SLI_CT_VENDOR_UNIQUE 0xff 259dea3101eS 260dea3101eS /* 261dea3101eS * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations 262dea3101eS */ 263dea3101eS 264dea3101eS #define SLI_CT_NO_PORT_ID 0x01 265dea3101eS #define SLI_CT_NO_PORT_NAME 0x02 266dea3101eS #define SLI_CT_NO_NODE_NAME 0x03 267dea3101eS #define SLI_CT_NO_CLASS_OF_SERVICE 0x04 268dea3101eS #define SLI_CT_NO_IP_ADDRESS 0x05 269dea3101eS #define SLI_CT_NO_IPA 0x06 270dea3101eS #define SLI_CT_NO_FC4_TYPES 0x07 271dea3101eS #define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08 272dea3101eS #define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09 273dea3101eS #define SLI_CT_NO_PORT_TYPE 0x0A 274dea3101eS #define SLI_CT_ACCESS_DENIED 0x10 275dea3101eS #define SLI_CT_INVALID_PORT_ID 0x11 276dea3101eS #define SLI_CT_DATABASE_EMPTY 0x12 277dea3101eS 278dea3101eS /* 279dea3101eS * Name Server Command Codes 280dea3101eS */ 281dea3101eS 282dea3101eS #define SLI_CTNS_GA_NXT 0x0100 283dea3101eS #define SLI_CTNS_GPN_ID 0x0112 284dea3101eS #define SLI_CTNS_GNN_ID 0x0113 285dea3101eS #define SLI_CTNS_GCS_ID 0x0114 286dea3101eS #define SLI_CTNS_GFT_ID 0x0117 287dea3101eS #define SLI_CTNS_GSPN_ID 0x0118 288dea3101eS #define SLI_CTNS_GPT_ID 0x011A 28992d7f7b0SJames Smart #define SLI_CTNS_GFF_ID 0x011F 290dea3101eS #define SLI_CTNS_GID_PN 0x0121 291dea3101eS #define SLI_CTNS_GID_NN 0x0131 292dea3101eS #define SLI_CTNS_GIP_NN 0x0135 293dea3101eS #define SLI_CTNS_GIPA_NN 0x0136 294dea3101eS #define SLI_CTNS_GSNN_NN 0x0139 295dea3101eS #define SLI_CTNS_GNN_IP 0x0153 296dea3101eS #define SLI_CTNS_GIPA_IP 0x0156 297dea3101eS #define SLI_CTNS_GID_FT 0x0171 298a0f2d3efSJames Smart #define SLI_CTNS_GID_FF 0x01F1 299dea3101eS #define SLI_CTNS_GID_PT 0x01A1 300dea3101eS #define SLI_CTNS_RPN_ID 0x0212 301dea3101eS #define SLI_CTNS_RNN_ID 0x0213 302dea3101eS #define SLI_CTNS_RCS_ID 0x0214 303dea3101eS #define SLI_CTNS_RFT_ID 0x0217 304dea3101eS #define SLI_CTNS_RSPN_ID 0x0218 305dea3101eS #define SLI_CTNS_RPT_ID 0x021A 30692d7f7b0SJames Smart #define SLI_CTNS_RFF_ID 0x021F 307dea3101eS #define SLI_CTNS_RIP_NN 0x0235 308dea3101eS #define SLI_CTNS_RIPA_NN 0x0236 309dea3101eS #define SLI_CTNS_RSNN_NN 0x0239 310dea3101eS #define SLI_CTNS_DA_ID 0x0300 311dea3101eS 312dea3101eS /* 313dea3101eS * Port Types 314dea3101eS */ 315dea3101eS 316dea3101eS #define SLI_CTPT_N_PORT 0x01 317dea3101eS #define SLI_CTPT_NL_PORT 0x02 318dea3101eS #define SLI_CTPT_FNL_PORT 0x03 319dea3101eS #define SLI_CTPT_IP 0x04 320dea3101eS #define SLI_CTPT_FCP 0x08 321a0f2d3efSJames Smart #define SLI_CTPT_NVME 0x28 322dea3101eS #define SLI_CTPT_NX_PORT 0x7F 323dea3101eS #define SLI_CTPT_F_PORT 0x81 324dea3101eS #define SLI_CTPT_FL_PORT 0x82 325dea3101eS #define SLI_CTPT_E_PORT 0x84 326dea3101eS 327dea3101eS #define SLI_CT_LAST_ENTRY 0x80000000 328dea3101eS 329dea3101eS /* Fibre Channel Service Parameter definitions */ 330dea3101eS 331dea3101eS #define FC_PH_4_0 6 /* FC-PH version 4.0 */ 332dea3101eS #define FC_PH_4_1 7 /* FC-PH version 4.1 */ 333dea3101eS #define FC_PH_4_2 8 /* FC-PH version 4.2 */ 334dea3101eS #define FC_PH_4_3 9 /* FC-PH version 4.3 */ 335dea3101eS 336dea3101eS #define FC_PH_LOW 8 /* Lowest supported FC-PH version */ 337dea3101eS #define FC_PH_HIGH 9 /* Highest supported FC-PH version */ 338dea3101eS #define FC_PH3 0x20 /* FC-PH-3 version */ 339dea3101eS 340dea3101eS #define FF_FRAME_SIZE 2048 341dea3101eS 342dea3101eS struct lpfc_name { 343f631b4beSAndrew Vasquez union { 344f631b4beSAndrew Vasquez struct { 345dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 346dea3101eS uint8_t nameType:4; /* FC Word 0, bit 28:31 */ 3471de933f3SJames.Smart@Emulex.Com uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit 3481de933f3SJames.Smart@Emulex.Com 8:11 of IEEE ext */ 349dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3501de933f3SJames.Smart@Emulex.Com uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit 3511de933f3SJames.Smart@Emulex.Com 8:11 of IEEE ext */ 352dea3101eS uint8_t nameType:4; /* FC Word 0, bit 28:31 */ 353dea3101eS #endif 354dea3101eS 355dea3101eS #define NAME_IEEE 0x1 /* IEEE name - nameType */ 356dea3101eS #define NAME_IEEE_EXT 0x2 /* IEEE extended name */ 357dea3101eS #define NAME_FC_TYPE 0x3 /* FC native name type */ 358dea3101eS #define NAME_IP_TYPE 0x4 /* IP address */ 359dea3101eS #define NAME_CCITT_TYPE 0xC 360dea3101eS #define NAME_CCITT_GR_TYPE 0xE 3611de933f3SJames.Smart@Emulex.Com uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE 3621de933f3SJames.Smart@Emulex.Com extended Lsb */ 363dea3101eS uint8_t IEEE[6]; /* FC IEEE address */ 36468ce1eb5SAndrew Morton } s; 365f631b4beSAndrew Vasquez uint8_t wwn[8]; 366a0f2d3efSJames Smart uint64_t name; 36768ce1eb5SAndrew Morton } u; 368f631b4beSAndrew Vasquez }; 369dea3101eS 370dea3101eS struct csp { 371dea3101eS uint8_t fcphHigh; /* FC Word 0, byte 0 */ 372dea3101eS uint8_t fcphLow; 373dea3101eS uint8_t bbCreditMsb; 3743aaaa314SJames Smart uint8_t bbCreditLsb; /* FC Word 0, byte 3 */ 375dea3101eS 37692494144SJames Smart /* 37792494144SJames Smart * Word 1 Bit 31 in common service parameter is overloaded. 37892494144SJames Smart * Word 1 Bit 31 in FLOGI request is multiple NPort request 37992494144SJames Smart * Word 1 Bit 31 in FLOGI response is clean address bit 38092494144SJames Smart */ 38192494144SJames Smart #define clean_address_bit request_multiple_Nport /* Word 1, bit 31 */ 382df9e1b59SJames Smart /* 383df9e1b59SJames Smart * Word 1 Bit 30 in common service parameter is overloaded. 384df9e1b59SJames Smart * Word 1 Bit 30 in FLOGI request is Virtual Fabrics 385df9e1b59SJames Smart * Word 1 Bit 30 in PLOGI request is random offset 386df9e1b59SJames Smart */ 387df9e1b59SJames Smart #define virtual_fabric_support randomOffset /* Word 1, bit 30 */ 388e0165f20SJames Smart /* 389e0165f20SJames Smart * Word 1 Bit 29 in common service parameter is overloaded. 390e0165f20SJames Smart * Word 1 Bit 29 in FLOGI response is multiple NPort assignment 391e0165f20SJames Smart * Word 1 Bit 29 in FLOGI/PLOGI request is Valid Vendor Version Level 392e0165f20SJames Smart */ 393e0165f20SJames Smart #define valid_vendor_ver_level response_multiple_NPort /* Word 1, bit 29 */ 394dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 39592d7f7b0SJames Smart uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */ 39692d7f7b0SJames Smart uint16_t randomOffset:1; /* FC Word 1, bit 30 */ 39792d7f7b0SJames Smart uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */ 398dea3101eS uint16_t fPort:1; /* FC Word 1, bit 28 */ 399dea3101eS uint16_t altBbCredit:1; /* FC Word 1, bit 27 */ 400dea3101eS uint16_t edtovResolution:1; /* FC Word 1, bit 26 */ 401dea3101eS uint16_t multicast:1; /* FC Word 1, bit 25 */ 402dea3101eS uint16_t broadcast:1; /* FC Word 1, bit 24 */ 403dea3101eS 404dea3101eS uint16_t huntgroup:1; /* FC Word 1, bit 23 */ 405dea3101eS uint16_t simplex:1; /* FC Word 1, bit 22 */ 406dea3101eS uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */ 407dea3101eS uint16_t dhd:1; /* FC Word 1, bit 18 */ 408dea3101eS uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */ 409dea3101eS uint16_t payloadlength:1; /* FC Word 1, bit 16 */ 410dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 411dea3101eS uint16_t broadcast:1; /* FC Word 1, bit 24 */ 412dea3101eS uint16_t multicast:1; /* FC Word 1, bit 25 */ 413dea3101eS uint16_t edtovResolution:1; /* FC Word 1, bit 26 */ 414dea3101eS uint16_t altBbCredit:1; /* FC Word 1, bit 27 */ 415dea3101eS uint16_t fPort:1; /* FC Word 1, bit 28 */ 41692d7f7b0SJames Smart uint16_t response_multiple_NPort:1; /* FC Word 1, bit 29 */ 417dea3101eS uint16_t randomOffset:1; /* FC Word 1, bit 30 */ 41892d7f7b0SJames Smart uint16_t request_multiple_Nport:1; /* FC Word 1, bit 31 */ 419dea3101eS 420dea3101eS uint16_t payloadlength:1; /* FC Word 1, bit 16 */ 421dea3101eS uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */ 422dea3101eS uint16_t dhd:1; /* FC Word 1, bit 18 */ 423dea3101eS uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */ 424dea3101eS uint16_t simplex:1; /* FC Word 1, bit 22 */ 425dea3101eS uint16_t huntgroup:1; /* FC Word 1, bit 23 */ 426dea3101eS #endif 427dea3101eS 428dea3101eS uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */ 429dea3101eS uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */ 430dea3101eS union { 431dea3101eS struct { 432dea3101eS uint8_t word2Reserved1; /* FC Word 2 byte 0 */ 433dea3101eS 434dea3101eS uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */ 435dea3101eS uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */ 436dea3101eS 437dea3101eS uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */ 438dea3101eS } nPort; 439dea3101eS uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */ 440dea3101eS } w2; 441dea3101eS 442dea3101eS uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */ 443dea3101eS }; 444dea3101eS 445dea3101eS struct class_parms { 446dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 447dea3101eS uint8_t classValid:1; /* FC Word 0, bit 31 */ 448dea3101eS uint8_t intermix:1; /* FC Word 0, bit 30 */ 449dea3101eS uint8_t stackedXparent:1; /* FC Word 0, bit 29 */ 450dea3101eS uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */ 451dea3101eS uint8_t seqDelivery:1; /* FC Word 0, bit 27 */ 452dea3101eS uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */ 453dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 454dea3101eS uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */ 455dea3101eS uint8_t seqDelivery:1; /* FC Word 0, bit 27 */ 456dea3101eS uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */ 457dea3101eS uint8_t stackedXparent:1; /* FC Word 0, bit 29 */ 458dea3101eS uint8_t intermix:1; /* FC Word 0, bit 30 */ 459dea3101eS uint8_t classValid:1; /* FC Word 0, bit 31 */ 460dea3101eS 461dea3101eS #endif 462dea3101eS 463dea3101eS uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */ 464dea3101eS 465dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 466dea3101eS uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */ 467dea3101eS uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */ 468dea3101eS uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */ 469dea3101eS uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */ 470dea3101eS uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */ 471dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 472dea3101eS uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */ 473dea3101eS uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */ 474dea3101eS uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */ 475dea3101eS uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */ 476dea3101eS uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */ 477dea3101eS #endif 478dea3101eS 479dea3101eS uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */ 480dea3101eS 481dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 482dea3101eS uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */ 483dea3101eS uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */ 484dea3101eS uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */ 485dea3101eS uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */ 486dea3101eS uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */ 487dea3101eS uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */ 488dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 489dea3101eS uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */ 490dea3101eS uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */ 491dea3101eS uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */ 492dea3101eS uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */ 493dea3101eS uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */ 494dea3101eS uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */ 495dea3101eS #endif 496dea3101eS 497dea3101eS uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */ 498dea3101eS uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */ 499dea3101eS uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */ 500dea3101eS 501dea3101eS uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */ 502dea3101eS uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */ 503dea3101eS uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */ 504dea3101eS uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */ 505dea3101eS 506dea3101eS uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */ 507dea3101eS uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */ 508dea3101eS uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */ 509dea3101eS uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */ 510dea3101eS }; 511dea3101eS 512aeb3c817SJames Smart #define FAPWWN_KEY_VENDOR 0x42524344 /*valid vendor version fawwpn key*/ 513aeb3c817SJames Smart 514dea3101eS struct serv_parm { /* Structure is in Big Endian format */ 515dea3101eS struct csp cmn; 516dea3101eS struct lpfc_name portName; 517dea3101eS struct lpfc_name nodeName; 518dea3101eS struct class_parms cls1; 519dea3101eS struct class_parms cls2; 520dea3101eS struct class_parms cls3; 521dea3101eS struct class_parms cls4; 5228c258641SJames Smart union { 523dea3101eS uint8_t vendorVersion[16]; 5248c258641SJames Smart struct { 5258c258641SJames Smart uint32_t vid; 5268c258641SJames Smart #define LPFC_VV_EMLX_ID 0x454d4c58 /* EMLX */ 5278c258641SJames Smart uint32_t flags; 5288c258641SJames Smart #define LPFC_VV_SUPPRESS_RSP 1 5298c258641SJames Smart } vv; 5308c258641SJames Smart } un; 531dea3101eS }; 532dea3101eS 533dea3101eS /* 534da0436e9SJames Smart * Virtual Fabric Tagging Header 535da0436e9SJames Smart */ 536da0436e9SJames Smart struct fc_vft_header { 537da0436e9SJames Smart uint32_t word0; 538da0436e9SJames Smart #define fc_vft_hdr_r_ctl_SHIFT 24 539da0436e9SJames Smart #define fc_vft_hdr_r_ctl_MASK 0xFF 540da0436e9SJames Smart #define fc_vft_hdr_r_ctl_WORD word0 541da0436e9SJames Smart #define fc_vft_hdr_ver_SHIFT 22 542da0436e9SJames Smart #define fc_vft_hdr_ver_MASK 0x3 543da0436e9SJames Smart #define fc_vft_hdr_ver_WORD word0 544da0436e9SJames Smart #define fc_vft_hdr_type_SHIFT 18 545da0436e9SJames Smart #define fc_vft_hdr_type_MASK 0xF 546da0436e9SJames Smart #define fc_vft_hdr_type_WORD word0 547da0436e9SJames Smart #define fc_vft_hdr_e_SHIFT 16 548da0436e9SJames Smart #define fc_vft_hdr_e_MASK 0x1 549da0436e9SJames Smart #define fc_vft_hdr_e_WORD word0 550da0436e9SJames Smart #define fc_vft_hdr_priority_SHIFT 13 551da0436e9SJames Smart #define fc_vft_hdr_priority_MASK 0x7 552da0436e9SJames Smart #define fc_vft_hdr_priority_WORD word0 553da0436e9SJames Smart #define fc_vft_hdr_vf_id_SHIFT 1 554da0436e9SJames Smart #define fc_vft_hdr_vf_id_MASK 0xFFF 555da0436e9SJames Smart #define fc_vft_hdr_vf_id_WORD word0 556da0436e9SJames Smart uint32_t word1; 557da0436e9SJames Smart #define fc_vft_hdr_hopct_SHIFT 24 558da0436e9SJames Smart #define fc_vft_hdr_hopct_MASK 0xFF 559da0436e9SJames Smart #define fc_vft_hdr_hopct_WORD word1 560da0436e9SJames Smart }; 561da0436e9SJames Smart 562da0436e9SJames Smart /* 563dea3101eS * Extended Link Service LS_COMMAND codes (Payload Word 0) 564dea3101eS */ 565dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 566dea3101eS #define ELS_CMD_MASK 0xffff0000 567dea3101eS #define ELS_RSP_MASK 0xff000000 568dea3101eS #define ELS_CMD_LS_RJT 0x01000000 569dea3101eS #define ELS_CMD_ACC 0x02000000 570dea3101eS #define ELS_CMD_PLOGI 0x03000000 571dea3101eS #define ELS_CMD_FLOGI 0x04000000 572dea3101eS #define ELS_CMD_LOGO 0x05000000 573dea3101eS #define ELS_CMD_ABTX 0x06000000 574dea3101eS #define ELS_CMD_RCS 0x07000000 575dea3101eS #define ELS_CMD_RES 0x08000000 576dea3101eS #define ELS_CMD_RSS 0x09000000 577dea3101eS #define ELS_CMD_RSI 0x0A000000 578dea3101eS #define ELS_CMD_ESTS 0x0B000000 579dea3101eS #define ELS_CMD_ESTC 0x0C000000 580dea3101eS #define ELS_CMD_ADVC 0x0D000000 581dea3101eS #define ELS_CMD_RTV 0x0E000000 582dea3101eS #define ELS_CMD_RLS 0x0F000000 583dea3101eS #define ELS_CMD_ECHO 0x10000000 584dea3101eS #define ELS_CMD_TEST 0x11000000 585dea3101eS #define ELS_CMD_RRQ 0x12000000 586303f2f9cSJames Smart #define ELS_CMD_REC 0x13000000 58786478875SJames Smart #define ELS_CMD_RDP 0x18000000 588dea3101eS #define ELS_CMD_PRLI 0x20100014 589a0f2d3efSJames Smart #define ELS_CMD_NVMEPRLI 0x20140018 590dea3101eS #define ELS_CMD_PRLO 0x21100014 59182d9a2a2SJames Smart #define ELS_CMD_PRLO_ACC 0x02100014 592dea3101eS #define ELS_CMD_PDISC 0x50000000 593dea3101eS #define ELS_CMD_FDISC 0x51000000 594dea3101eS #define ELS_CMD_ADISC 0x52000000 595dea3101eS #define ELS_CMD_FARP 0x54000000 596dea3101eS #define ELS_CMD_FARPR 0x55000000 5977bb3b137SJamie Wellnitz #define ELS_CMD_RPS 0x56000000 5987bb3b137SJamie Wellnitz #define ELS_CMD_RPL 0x57000000 599dea3101eS #define ELS_CMD_FAN 0x60000000 600dea3101eS #define ELS_CMD_RSCN 0x61040000 601dea3101eS #define ELS_CMD_SCR 0x62000000 602dea3101eS #define ELS_CMD_RNID 0x78000000 6037bb3b137SJamie Wellnitz #define ELS_CMD_LIRR 0x7A000000 6048b017a30SJames Smart #define ELS_CMD_LCB 0x81000000 605dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 606dea3101eS #define ELS_CMD_MASK 0xffff 607dea3101eS #define ELS_RSP_MASK 0xff 608dea3101eS #define ELS_CMD_LS_RJT 0x01 609dea3101eS #define ELS_CMD_ACC 0x02 610dea3101eS #define ELS_CMD_PLOGI 0x03 611dea3101eS #define ELS_CMD_FLOGI 0x04 612dea3101eS #define ELS_CMD_LOGO 0x05 613dea3101eS #define ELS_CMD_ABTX 0x06 614dea3101eS #define ELS_CMD_RCS 0x07 615dea3101eS #define ELS_CMD_RES 0x08 616dea3101eS #define ELS_CMD_RSS 0x09 617dea3101eS #define ELS_CMD_RSI 0x0A 618dea3101eS #define ELS_CMD_ESTS 0x0B 619dea3101eS #define ELS_CMD_ESTC 0x0C 620dea3101eS #define ELS_CMD_ADVC 0x0D 621dea3101eS #define ELS_CMD_RTV 0x0E 622dea3101eS #define ELS_CMD_RLS 0x0F 623dea3101eS #define ELS_CMD_ECHO 0x10 624dea3101eS #define ELS_CMD_TEST 0x11 625dea3101eS #define ELS_CMD_RRQ 0x12 626303f2f9cSJames Smart #define ELS_CMD_REC 0x13 62786478875SJames Smart #define ELS_CMD_RDP 0x18 628dea3101eS #define ELS_CMD_PRLI 0x14001020 629a0f2d3efSJames Smart #define ELS_CMD_NVMEPRLI 0x18001420 630dea3101eS #define ELS_CMD_PRLO 0x14001021 63182d9a2a2SJames Smart #define ELS_CMD_PRLO_ACC 0x14001002 632dea3101eS #define ELS_CMD_PDISC 0x50 633dea3101eS #define ELS_CMD_FDISC 0x51 634dea3101eS #define ELS_CMD_ADISC 0x52 635dea3101eS #define ELS_CMD_FARP 0x54 636dea3101eS #define ELS_CMD_FARPR 0x55 6377bb3b137SJamie Wellnitz #define ELS_CMD_RPS 0x56 6387bb3b137SJamie Wellnitz #define ELS_CMD_RPL 0x57 639dea3101eS #define ELS_CMD_FAN 0x60 640dea3101eS #define ELS_CMD_RSCN 0x0461 641dea3101eS #define ELS_CMD_SCR 0x62 642dea3101eS #define ELS_CMD_RNID 0x78 6437bb3b137SJamie Wellnitz #define ELS_CMD_LIRR 0x7A 6448b017a30SJames Smart #define ELS_CMD_LCB 0x81 645dea3101eS #endif 646dea3101eS 647dea3101eS /* 648dea3101eS * LS_RJT Payload Definition 649dea3101eS */ 650dea3101eS 651dea3101eS struct ls_rjt { /* Structure is in Big Endian format */ 652dea3101eS union { 653dea3101eS uint32_t lsRjtError; 654dea3101eS struct { 655dea3101eS uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */ 656dea3101eS 657dea3101eS uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */ 658dea3101eS /* LS_RJT reason codes */ 659dea3101eS #define LSRJT_INVALID_CMD 0x01 660dea3101eS #define LSRJT_LOGICAL_ERR 0x03 661dea3101eS #define LSRJT_LOGICAL_BSY 0x05 662dea3101eS #define LSRJT_PROTOCOL_ERR 0x07 663dea3101eS #define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */ 664dea3101eS #define LSRJT_CMD_UNSUPPORTED 0x0B 665dea3101eS #define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */ 666dea3101eS 667dea3101eS uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */ 668dea3101eS /* LS_RJT reason explanation */ 669dea3101eS #define LSEXP_NOTHING_MORE 0x00 670dea3101eS #define LSEXP_SPARM_OPTIONS 0x01 671dea3101eS #define LSEXP_SPARM_ICTL 0x03 672dea3101eS #define LSEXP_SPARM_RCTL 0x05 673dea3101eS #define LSEXP_SPARM_RCV_SIZE 0x07 674dea3101eS #define LSEXP_SPARM_CONCUR_SEQ 0x09 675dea3101eS #define LSEXP_SPARM_CREDIT 0x0B 676dea3101eS #define LSEXP_INVALID_PNAME 0x0D 677dea3101eS #define LSEXP_INVALID_NNAME 0x0E 678dea3101eS #define LSEXP_INVALID_CSP 0x0F 679dea3101eS #define LSEXP_INVALID_ASSOC_HDR 0x11 680dea3101eS #define LSEXP_ASSOC_HDR_REQ 0x13 681dea3101eS #define LSEXP_INVALID_O_SID 0x15 682dea3101eS #define LSEXP_INVALID_OX_RX 0x17 683dea3101eS #define LSEXP_CMD_IN_PROGRESS 0x19 6847f5f3d0dSJames Smart #define LSEXP_PORT_LOGIN_REQ 0x1E 685dea3101eS #define LSEXP_INVALID_NPORT_ID 0x1F 686dea3101eS #define LSEXP_INVALID_SEQ_ID 0x21 687dea3101eS #define LSEXP_INVALID_XCHG 0x23 688dea3101eS #define LSEXP_INACTIVE_XCHG 0x25 689dea3101eS #define LSEXP_RQ_REQUIRED 0x27 690dea3101eS #define LSEXP_OUT_OF_RESOURCE 0x29 691dea3101eS #define LSEXP_CANT_GIVE_DATA 0x2A 692dea3101eS #define LSEXP_REQ_UNSUPPORTED 0x2C 693dea3101eS uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */ 694dea3101eS } b; 695dea3101eS } un; 696dea3101eS }; 697dea3101eS 698dea3101eS /* 699dea3101eS * N_Port Login (FLOGO/PLOGO Request) Payload Definition 700dea3101eS */ 701dea3101eS 702dea3101eS typedef struct _LOGO { /* Structure is in Big Endian format */ 703dea3101eS union { 704dea3101eS uint32_t nPortId32; /* Access nPortId as a word */ 705dea3101eS struct { 706dea3101eS uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */ 707dea3101eS uint8_t nPortIdByte0; /* N_port ID bit 16:23 */ 708dea3101eS uint8_t nPortIdByte1; /* N_port ID bit 8:15 */ 709dea3101eS uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */ 710dea3101eS } b; 711dea3101eS } un; 712dea3101eS struct lpfc_name portName; /* N_port name field */ 713dea3101eS } LOGO; 714dea3101eS 715dea3101eS /* 716dea3101eS * FCP Login (PRLI Request / ACC) Payload Definition 717dea3101eS */ 718dea3101eS 719dea3101eS #define PRLX_PAGE_LEN 0x10 720dea3101eS #define TPRLO_PAGE_LEN 0x14 721dea3101eS 722dea3101eS typedef struct _PRLI { /* Structure is in Big Endian format */ 723dea3101eS uint8_t prliType; /* FC Parm Word 0, bit 24:31 */ 724dea3101eS 725dea3101eS #define PRLI_FCP_TYPE 0x08 726a0f2d3efSJames Smart #define PRLI_NVME_TYPE 0x28 727dea3101eS uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */ 728dea3101eS 729dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 730dea3101eS uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */ 731dea3101eS uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */ 732dea3101eS uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */ 733dea3101eS 734dea3101eS /* ACC = imagePairEstablished */ 735dea3101eS uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */ 736dea3101eS uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */ 737dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 738dea3101eS uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */ 739dea3101eS uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */ 740dea3101eS uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */ 741dea3101eS uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */ 742dea3101eS uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */ 743dea3101eS /* ACC = imagePairEstablished */ 744dea3101eS #endif 745dea3101eS 746dea3101eS #define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */ 747dea3101eS #define PRLI_NO_RESOURCES 0x2 748dea3101eS #define PRLI_INIT_INCOMPLETE 0x3 749dea3101eS #define PRLI_NO_SUCH_PA 0x4 750dea3101eS #define PRLI_PREDEF_CONFIG 0x5 751dea3101eS #define PRLI_PARTIAL_SUCCESS 0x6 752dea3101eS #define PRLI_INVALID_PAGE_CNT 0x7 753dea3101eS uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */ 754dea3101eS 755dea3101eS uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */ 756dea3101eS 757dea3101eS uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */ 758dea3101eS 759dea3101eS uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */ 760dea3101eS uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */ 761dea3101eS 762dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 763dea3101eS uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */ 764dea3101eS uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */ 765dea3101eS uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */ 766dea3101eS uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */ 767dea3101eS uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */ 768dea3101eS uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */ 769dea3101eS uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */ 770dea3101eS uint16_t Retry:1; /* FC Parm Word 3, bit 8 */ 771dea3101eS uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */ 772dea3101eS uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */ 773dea3101eS uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */ 774dea3101eS uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */ 775dea3101eS uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */ 776dea3101eS uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */ 777dea3101eS uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */ 778dea3101eS uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */ 779dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 780dea3101eS uint16_t Retry:1; /* FC Parm Word 3, bit 8 */ 781dea3101eS uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */ 782dea3101eS uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */ 783dea3101eS uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */ 784dea3101eS uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */ 785dea3101eS uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */ 786dea3101eS uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */ 787dea3101eS uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */ 788dea3101eS uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */ 789dea3101eS uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */ 790dea3101eS uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */ 791dea3101eS uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */ 792dea3101eS uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */ 793dea3101eS uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */ 794dea3101eS uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */ 795dea3101eS uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */ 796dea3101eS #endif 797dea3101eS } PRLI; 798dea3101eS 799dea3101eS /* 800dea3101eS * FCP Logout (PRLO Request / ACC) Payload Definition 801dea3101eS */ 802dea3101eS 803dea3101eS typedef struct _PRLO { /* Structure is in Big Endian format */ 804dea3101eS uint8_t prloType; /* FC Parm Word 0, bit 24:31 */ 805dea3101eS 806dea3101eS #define PRLO_FCP_TYPE 0x08 807dea3101eS uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */ 808dea3101eS 809dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 810dea3101eS uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */ 811dea3101eS uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */ 812dea3101eS uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */ 813dea3101eS uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */ 814dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 815dea3101eS uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */ 816dea3101eS uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */ 817dea3101eS uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */ 818dea3101eS uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */ 819dea3101eS #endif 820dea3101eS 821dea3101eS #define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */ 822dea3101eS #define PRLO_NO_SUCH_IMAGE 0x4 823dea3101eS #define PRLO_INVALID_PAGE_CNT 0x7 824dea3101eS 825dea3101eS uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */ 826dea3101eS 827dea3101eS uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */ 828dea3101eS 829dea3101eS uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */ 830dea3101eS 831dea3101eS uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */ 832dea3101eS } PRLO; 833dea3101eS 834dea3101eS typedef struct _ADISC { /* Structure is in Big Endian format */ 835dea3101eS uint32_t hardAL_PA; 836dea3101eS struct lpfc_name portName; 837dea3101eS struct lpfc_name nodeName; 838dea3101eS uint32_t DID; 839dea3101eS } ADISC; 840dea3101eS 841dea3101eS typedef struct _FARP { /* Structure is in Big Endian format */ 842dea3101eS uint32_t Mflags:8; 843dea3101eS uint32_t Odid:24; 844dea3101eS #define FARP_NO_ACTION 0 /* FARP information enclosed, no 845dea3101eS action */ 846dea3101eS #define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */ 847dea3101eS #define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */ 848dea3101eS #define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */ 849dea3101eS #define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not 850dea3101eS supported */ 851dea3101eS #define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not 852dea3101eS supported */ 853dea3101eS uint32_t Rflags:8; 854dea3101eS uint32_t Rdid:24; 855dea3101eS #define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */ 856dea3101eS #define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */ 857dea3101eS struct lpfc_name OportName; 858dea3101eS struct lpfc_name OnodeName; 859dea3101eS struct lpfc_name RportName; 860dea3101eS struct lpfc_name RnodeName; 861dea3101eS uint8_t Oipaddr[16]; 862dea3101eS uint8_t Ripaddr[16]; 863dea3101eS } FARP; 864dea3101eS 865dea3101eS typedef struct _FAN { /* Structure is in Big Endian format */ 866dea3101eS uint32_t Fdid; 867dea3101eS struct lpfc_name FportName; 868dea3101eS struct lpfc_name FnodeName; 869dea3101eS } FAN; 870dea3101eS 871dea3101eS typedef struct _SCR { /* Structure is in Big Endian format */ 872dea3101eS uint8_t resvd1; 873dea3101eS uint8_t resvd2; 874dea3101eS uint8_t resvd3; 875dea3101eS uint8_t Function; 876dea3101eS #define SCR_FUNC_FABRIC 0x01 877dea3101eS #define SCR_FUNC_NPORT 0x02 878dea3101eS #define SCR_FUNC_FULL 0x03 879dea3101eS #define SCR_CLEAR 0xff 880dea3101eS } SCR; 881dea3101eS 882dea3101eS typedef struct _RNID_TOP_DISC { 883dea3101eS struct lpfc_name portName; 884dea3101eS uint8_t resvd[8]; 885dea3101eS uint32_t unitType; 886dea3101eS #define RNID_HBA 0x7 887dea3101eS #define RNID_HOST 0xa 888dea3101eS #define RNID_DRIVER 0xd 889dea3101eS uint32_t physPort; 890dea3101eS uint32_t attachedNodes; 891dea3101eS uint16_t ipVersion; 892dea3101eS #define RNID_IPV4 0x1 893dea3101eS #define RNID_IPV6 0x2 894dea3101eS uint16_t UDPport; 895dea3101eS uint8_t ipAddr[16]; 896dea3101eS uint16_t resvd1; 897dea3101eS uint16_t flags; 898dea3101eS #define RNID_TD_SUPPORT 0x1 899dea3101eS #define RNID_LP_VALID 0x2 900dea3101eS } RNID_TOP_DISC; 901dea3101eS 902dea3101eS typedef struct _RNID { /* Structure is in Big Endian format */ 903dea3101eS uint8_t Format; 904dea3101eS #define RNID_TOPOLOGY_DISC 0xdf 905dea3101eS uint8_t CommonLen; 906dea3101eS uint8_t resvd1; 907dea3101eS uint8_t SpecificLen; 908dea3101eS struct lpfc_name portName; 909dea3101eS struct lpfc_name nodeName; 910dea3101eS union { 911dea3101eS RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */ 912dea3101eS } un; 913dea3101eS } RNID; 914dea3101eS 9157bb3b137SJamie Wellnitz typedef struct _RPS { /* Structure is in Big Endian format */ 9167bb3b137SJamie Wellnitz union { 9177bb3b137SJamie Wellnitz uint32_t portNum; 9187bb3b137SJamie Wellnitz struct lpfc_name portName; 9197bb3b137SJamie Wellnitz } un; 9207bb3b137SJamie Wellnitz } RPS; 9217bb3b137SJamie Wellnitz 9227bb3b137SJamie Wellnitz typedef struct _RPS_RSP { /* Structure is in Big Endian format */ 9237bb3b137SJamie Wellnitz uint16_t rsvd1; 9247bb3b137SJamie Wellnitz uint16_t portStatus; 9257bb3b137SJamie Wellnitz uint32_t linkFailureCnt; 9267bb3b137SJamie Wellnitz uint32_t lossSyncCnt; 9277bb3b137SJamie Wellnitz uint32_t lossSignalCnt; 9287bb3b137SJamie Wellnitz uint32_t primSeqErrCnt; 9297bb3b137SJamie Wellnitz uint32_t invalidXmitWord; 9307bb3b137SJamie Wellnitz uint32_t crcCnt; 9317bb3b137SJamie Wellnitz } RPS_RSP; 9327bb3b137SJamie Wellnitz 93312265f68SJames Smart struct RLS { /* Structure is in Big Endian format */ 93412265f68SJames Smart uint32_t rls; 93512265f68SJames Smart #define rls_rsvd_SHIFT 24 93612265f68SJames Smart #define rls_rsvd_MASK 0x000000ff 93712265f68SJames Smart #define rls_rsvd_WORD rls 93812265f68SJames Smart #define rls_did_SHIFT 0 93912265f68SJames Smart #define rls_did_MASK 0x00ffffff 94012265f68SJames Smart #define rls_did_WORD rls 94112265f68SJames Smart }; 94212265f68SJames Smart 94312265f68SJames Smart struct RLS_RSP { /* Structure is in Big Endian format */ 94412265f68SJames Smart uint32_t linkFailureCnt; 94512265f68SJames Smart uint32_t lossSyncCnt; 94612265f68SJames Smart uint32_t lossSignalCnt; 94712265f68SJames Smart uint32_t primSeqErrCnt; 94812265f68SJames Smart uint32_t invalidXmitWord; 94912265f68SJames Smart uint32_t crcCnt; 95012265f68SJames Smart }; 95112265f68SJames Smart 95219ca7609SJames Smart struct RRQ { /* Structure is in Big Endian format */ 95319ca7609SJames Smart uint32_t rrq; 95419ca7609SJames Smart #define rrq_rsvd_SHIFT 24 95519ca7609SJames Smart #define rrq_rsvd_MASK 0x000000ff 95619ca7609SJames Smart #define rrq_rsvd_WORD rrq 95719ca7609SJames Smart #define rrq_did_SHIFT 0 95819ca7609SJames Smart #define rrq_did_MASK 0x00ffffff 95919ca7609SJames Smart #define rrq_did_WORD rrq 96019ca7609SJames Smart uint32_t rrq_exchg; 96119ca7609SJames Smart #define rrq_oxid_SHIFT 16 96219ca7609SJames Smart #define rrq_oxid_MASK 0xffff 96319ca7609SJames Smart #define rrq_oxid_WORD rrq_exchg 96419ca7609SJames Smart #define rrq_rxid_SHIFT 0 96519ca7609SJames Smart #define rrq_rxid_MASK 0xffff 96619ca7609SJames Smart #define rrq_rxid_WORD rrq_exchg 96719ca7609SJames Smart }; 96819ca7609SJames Smart 969912e3acdSJames Smart #define LPFC_MAX_VFN_PER_PFN 255 /* Maximum VFs allowed per ARI */ 970912e3acdSJames Smart #define LPFC_DEF_VFN_PER_PFN 0 /* Default VFs due to platform limitation*/ 97119ca7609SJames Smart 97212265f68SJames Smart struct RTV_RSP { /* Structure is in Big Endian format */ 97312265f68SJames Smart uint32_t ratov; 97412265f68SJames Smart uint32_t edtov; 97512265f68SJames Smart uint32_t qtov; 97612265f68SJames Smart #define qtov_rsvd0_SHIFT 28 97712265f68SJames Smart #define qtov_rsvd0_MASK 0x0000000f 97812265f68SJames Smart #define qtov_rsvd0_WORD qtov /* reserved */ 97912265f68SJames Smart #define qtov_edtovres_SHIFT 27 98012265f68SJames Smart #define qtov_edtovres_MASK 0x00000001 98112265f68SJames Smart #define qtov_edtovres_WORD qtov /* E_D_TOV Resolution */ 98212265f68SJames Smart #define qtov__rsvd1_SHIFT 19 98312265f68SJames Smart #define qtov_rsvd1_MASK 0x0000003f 98412265f68SJames Smart #define qtov_rsvd1_WORD qtov /* reserved */ 98512265f68SJames Smart #define qtov_rttov_SHIFT 18 98612265f68SJames Smart #define qtov_rttov_MASK 0x00000001 98712265f68SJames Smart #define qtov_rttov_WORD qtov /* R_T_TOV value */ 98812265f68SJames Smart #define qtov_rsvd2_SHIFT 0 98912265f68SJames Smart #define qtov_rsvd2_MASK 0x0003ffff 99012265f68SJames Smart #define qtov_rsvd2_WORD qtov /* reserved */ 99112265f68SJames Smart }; 99212265f68SJames Smart 99312265f68SJames Smart 9947bb3b137SJamie Wellnitz typedef struct _RPL { /* Structure is in Big Endian format */ 9957bb3b137SJamie Wellnitz uint32_t maxsize; 9967bb3b137SJamie Wellnitz uint32_t index; 9977bb3b137SJamie Wellnitz } RPL; 9987bb3b137SJamie Wellnitz 9997bb3b137SJamie Wellnitz typedef struct _PORT_NUM_BLK { 10007bb3b137SJamie Wellnitz uint32_t portNum; 10017bb3b137SJamie Wellnitz uint32_t portID; 10027bb3b137SJamie Wellnitz struct lpfc_name portName; 10037bb3b137SJamie Wellnitz } PORT_NUM_BLK; 10047bb3b137SJamie Wellnitz 10057bb3b137SJamie Wellnitz typedef struct _RPL_RSP { /* Structure is in Big Endian format */ 10067bb3b137SJamie Wellnitz uint32_t listLen; 10077bb3b137SJamie Wellnitz uint32_t index; 10087bb3b137SJamie Wellnitz PORT_NUM_BLK port_num_blk; 10097bb3b137SJamie Wellnitz } RPL_RSP; 1010dea3101eS 1011dea3101eS /* This is used for RSCN command */ 1012dea3101eS typedef struct _D_ID { /* Structure is in Big Endian format */ 1013dea3101eS union { 1014dea3101eS uint32_t word; 1015dea3101eS struct { 1016dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 1017dea3101eS uint8_t resv; 1018dea3101eS uint8_t domain; 1019dea3101eS uint8_t area; 1020dea3101eS uint8_t id; 1021dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 1022dea3101eS uint8_t id; 1023dea3101eS uint8_t area; 1024dea3101eS uint8_t domain; 1025dea3101eS uint8_t resv; 1026dea3101eS #endif 1027dea3101eS } b; 1028dea3101eS } un; 1029dea3101eS } D_ID; 1030dea3101eS 1031eaf15d5bSJames Smart #define RSCN_ADDRESS_FORMAT_PORT 0x0 1032eaf15d5bSJames Smart #define RSCN_ADDRESS_FORMAT_AREA 0x1 1033eaf15d5bSJames Smart #define RSCN_ADDRESS_FORMAT_DOMAIN 0x2 1034eaf15d5bSJames Smart #define RSCN_ADDRESS_FORMAT_FABRIC 0x3 1035eaf15d5bSJames Smart #define RSCN_ADDRESS_FORMAT_MASK 0x3 1036eaf15d5bSJames Smart 1037dea3101eS /* 1038dea3101eS * Structure to define all ELS Payload types 1039dea3101eS */ 1040dea3101eS 1041dea3101eS typedef struct _ELS_PKT { /* Structure is in Big Endian format */ 1042dea3101eS uint8_t elsCode; /* FC Word 0, bit 24:31 */ 1043dea3101eS uint8_t elsByte1; 1044dea3101eS uint8_t elsByte2; 1045dea3101eS uint8_t elsByte3; 1046dea3101eS union { 1047dea3101eS struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */ 1048dea3101eS struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */ 1049dea3101eS LOGO logo; /* Payload for PLOGO/FLOGO/ACC */ 1050dea3101eS PRLI prli; /* Payload for PRLI/ACC */ 1051dea3101eS PRLO prlo; /* Payload for PRLO/ACC */ 1052dea3101eS ADISC adisc; /* Payload for ADISC/ACC */ 1053dea3101eS FARP farp; /* Payload for FARP/ACC */ 1054dea3101eS FAN fan; /* Payload for FAN */ 1055dea3101eS SCR scr; /* Payload for SCR/ACC */ 1056dea3101eS RNID rnid; /* Payload for RNID */ 1057dea3101eS uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */ 1058dea3101eS } un; 1059dea3101eS } ELS_PKT; 1060dea3101eS 10618b017a30SJames Smart /* 10628b017a30SJames Smart * Link Cable Beacon (LCB) ELS Frame 10638b017a30SJames Smart */ 10648b017a30SJames Smart 10658b017a30SJames Smart struct fc_lcb_request_frame { 10668b017a30SJames Smart uint32_t lcb_command; /* ELS command opcode (0x81) */ 10678b017a30SJames Smart uint8_t lcb_sub_command;/* LCB Payload Word 1, bit 24:31 */ 10688b017a30SJames Smart #define LPFC_LCB_ON 0x1 10698b017a30SJames Smart #define LPFC_LCB_OFF 0x2 1070*66e9e6bfSJames Smart uint8_t reserved[2]; 1071*66e9e6bfSJames Smart uint8_t capability; /* LCB Payload Word 1, bit 0:7 */ 10728b017a30SJames Smart uint8_t lcb_type; /* LCB Payload Word 2, bit 24:31 */ 10738b017a30SJames Smart #define LPFC_LCB_GREEN 0x1 10748b017a30SJames Smart #define LPFC_LCB_AMBER 0x2 10758b017a30SJames Smart uint8_t lcb_frequency; /* LCB Payload Word 2, bit 16:23 */ 1076*66e9e6bfSJames Smart #define LCB_CAPABILITY_DURATION 1 1077*66e9e6bfSJames Smart #define BEACON_VERSION_V1 1 1078*66e9e6bfSJames Smart #define BEACON_VERSION_V0 0 10798b017a30SJames Smart uint16_t lcb_duration; /* LCB Payload Word 2, bit 15:0 */ 10808b017a30SJames Smart }; 10818b017a30SJames Smart 10828b017a30SJames Smart /* 10838b017a30SJames Smart * Link Cable Beacon (LCB) ELS Response Frame 10848b017a30SJames Smart */ 10858b017a30SJames Smart struct fc_lcb_res_frame { 10868b017a30SJames Smart uint32_t lcb_ls_acc; /* Acceptance of LCB request (0x02) */ 10878b017a30SJames Smart uint8_t lcb_sub_command;/* LCB Payload Word 1, bit 24:31 */ 1088*66e9e6bfSJames Smart uint8_t reserved[2]; 1089*66e9e6bfSJames Smart uint8_t capability; /* LCB Payload Word 1, bit 0:7 */ 10908b017a30SJames Smart uint8_t lcb_type; /* LCB Payload Word 2, bit 24:31 */ 10918b017a30SJames Smart uint8_t lcb_frequency; /* LCB Payload Word 2, bit 16:23 */ 10928b017a30SJames Smart uint16_t lcb_duration; /* LCB Payload Word 2, bit 15:0 */ 10938b017a30SJames Smart }; 10948b017a30SJames Smart 109586478875SJames Smart /* 109686478875SJames Smart * Read Diagnostic Parameters (RDP) ELS frame. 109786478875SJames Smart */ 109886478875SJames Smart #define SFF_PG0_IDENT_SFP 0x3 109986478875SJames Smart 110086478875SJames Smart #define SFP_FLAG_PT_OPTICAL 0x0 110186478875SJames Smart #define SFP_FLAG_PT_SWLASER 0x01 110286478875SJames Smart #define SFP_FLAG_PT_LWLASER_LC1310 0x02 110386478875SJames Smart #define SFP_FLAG_PT_LWLASER_LL1550 0x03 110486478875SJames Smart #define SFP_FLAG_PT_MASK 0x0F 110586478875SJames Smart #define SFP_FLAG_PT_SHIFT 0 110686478875SJames Smart 110786478875SJames Smart #define SFP_FLAG_IS_OPTICAL_PORT 0x01 110886478875SJames Smart #define SFP_FLAG_IS_OPTICAL_MASK 0x010 110986478875SJames Smart #define SFP_FLAG_IS_OPTICAL_SHIFT 4 111086478875SJames Smart 111186478875SJames Smart #define SFP_FLAG_IS_DESC_VALID 0x01 111286478875SJames Smart #define SFP_FLAG_IS_DESC_VALID_MASK 0x020 111386478875SJames Smart #define SFP_FLAG_IS_DESC_VALID_SHIFT 5 111486478875SJames Smart 111586478875SJames Smart #define SFP_FLAG_CT_UNKNOWN 0x0 111686478875SJames Smart #define SFP_FLAG_CT_SFP_PLUS 0x01 111786478875SJames Smart #define SFP_FLAG_CT_MASK 0x3C 111886478875SJames Smart #define SFP_FLAG_CT_SHIFT 6 111986478875SJames Smart 112086478875SJames Smart struct fc_rdp_port_name_info { 112186478875SJames Smart uint8_t wwnn[8]; 112286478875SJames Smart uint8_t wwpn[8]; 112386478875SJames Smart }; 112486478875SJames Smart 112586478875SJames Smart 112686478875SJames Smart /* 112786478875SJames Smart * Link Error Status Block Structure (FC-FS-3) for RDP 112886478875SJames Smart * This similar to RPS ELS 112986478875SJames Smart */ 113086478875SJames Smart struct fc_link_status { 113186478875SJames Smart uint32_t link_failure_cnt; 113286478875SJames Smart uint32_t loss_of_synch_cnt; 113386478875SJames Smart uint32_t loss_of_signal_cnt; 113486478875SJames Smart uint32_t primitive_seq_proto_err; 113586478875SJames Smart uint32_t invalid_trans_word; 113686478875SJames Smart uint32_t invalid_crc_cnt; 113786478875SJames Smart 113886478875SJames Smart }; 113986478875SJames Smart 114086478875SJames Smart #define RDP_PORT_NAMES_DESC_TAG 0x00010003 114186478875SJames Smart struct fc_rdp_port_name_desc { 114286478875SJames Smart uint32_t tag; /* 0001 0003h */ 114386478875SJames Smart uint32_t length; /* set to size of payload struct */ 114486478875SJames Smart struct fc_rdp_port_name_info port_names; 114586478875SJames Smart }; 114686478875SJames Smart 114786478875SJames Smart 11484258e98eSJames Smart struct fc_rdp_fec_info { 11494258e98eSJames Smart uint32_t CorrectedBlocks; 11504258e98eSJames Smart uint32_t UncorrectableBlocks; 11514258e98eSJames Smart }; 11524258e98eSJames Smart 11534258e98eSJames Smart #define RDP_FEC_DESC_TAG 0x00010005 11544258e98eSJames Smart struct fc_fec_rdp_desc { 11554258e98eSJames Smart uint32_t tag; 11564258e98eSJames Smart uint32_t length; 11574258e98eSJames Smart struct fc_rdp_fec_info info; 11584258e98eSJames Smart }; 11594258e98eSJames Smart 116086478875SJames Smart struct fc_rdp_link_error_status_payload_info { 116186478875SJames Smart struct fc_link_status link_status; /* 24 bytes */ 116286478875SJames Smart uint32_t port_type; /* bits 31-30 only */ 116386478875SJames Smart }; 116486478875SJames Smart 116586478875SJames Smart #define RDP_LINK_ERROR_STATUS_DESC_TAG 0x00010002 116686478875SJames Smart struct fc_rdp_link_error_status_desc { 116786478875SJames Smart uint32_t tag; /* 0001 0002h */ 116886478875SJames Smart uint32_t length; /* set to size of payload struct */ 116986478875SJames Smart struct fc_rdp_link_error_status_payload_info info; 117086478875SJames Smart }; 117186478875SJames Smart 117286478875SJames Smart #define VN_PT_PHY_UNKNOWN 0x00 117386478875SJames Smart #define VN_PT_PHY_PF_PORT 0x01 117486478875SJames Smart #define VN_PT_PHY_ETH_MAC 0x10 117586478875SJames Smart #define VN_PT_PHY_SHIFT 30 117686478875SJames Smart 117786478875SJames Smart #define RDP_PS_1GB 0x8000 117886478875SJames Smart #define RDP_PS_2GB 0x4000 117986478875SJames Smart #define RDP_PS_4GB 0x2000 118086478875SJames Smart #define RDP_PS_10GB 0x1000 118186478875SJames Smart #define RDP_PS_8GB 0x0800 118286478875SJames Smart #define RDP_PS_16GB 0x0400 118386478875SJames Smart #define RDP_PS_32GB 0x0200 1184fbd8a6baSJames Smart #define RDP_PS_64GB 0x0100 1185fbd8a6baSJames Smart #define RDP_PS_128GB 0x0080 1186fbd8a6baSJames Smart #define RDP_PS_256GB 0x0040 118786478875SJames Smart 118856204984SJames Smart #define RDP_CAP_USER_CONFIGURED 0x0002 118986478875SJames Smart #define RDP_CAP_UNKNOWN 0x0001 119086478875SJames Smart #define RDP_PS_UNKNOWN 0x0002 119186478875SJames Smart #define RDP_PS_NOT_ESTABLISHED 0x0001 119286478875SJames Smart 119386478875SJames Smart struct fc_rdp_port_speed { 119486478875SJames Smart uint16_t capabilities; 119586478875SJames Smart uint16_t speed; 119686478875SJames Smart }; 119786478875SJames Smart 119886478875SJames Smart struct fc_rdp_port_speed_info { 119986478875SJames Smart struct fc_rdp_port_speed port_speed; 120086478875SJames Smart }; 120186478875SJames Smart 120286478875SJames Smart #define RDP_PORT_SPEED_DESC_TAG 0x00010001 120386478875SJames Smart struct fc_rdp_port_speed_desc { 120486478875SJames Smart uint32_t tag; /* 00010001h */ 120586478875SJames Smart uint32_t length; /* set to size of payload struct */ 120686478875SJames Smart struct fc_rdp_port_speed_info info; 120786478875SJames Smart }; 120886478875SJames Smart 120986478875SJames Smart #define RDP_NPORT_ID_SIZE 4 121086478875SJames Smart #define RDP_N_PORT_DESC_TAG 0x00000003 121186478875SJames Smart struct fc_rdp_nport_desc { 121286478875SJames Smart uint32_t tag; /* 0000 0003h, big endian */ 121386478875SJames Smart uint32_t length; /* size of RDP_N_PORT_ID struct */ 121486478875SJames Smart uint32_t nport_id : 12; 121586478875SJames Smart uint32_t reserved : 8; 121686478875SJames Smart }; 121786478875SJames Smart 121886478875SJames Smart 121986478875SJames Smart struct fc_rdp_link_service_info { 122086478875SJames Smart uint32_t els_req; /* Request payload word 0 value.*/ 122186478875SJames Smart }; 122286478875SJames Smart 122386478875SJames Smart #define RDP_LINK_SERVICE_DESC_TAG 0x00000001 122486478875SJames Smart struct fc_rdp_link_service_desc { 122586478875SJames Smart uint32_t tag; /* Descriptor tag 1 */ 122686478875SJames Smart uint32_t length; /* set to size of payload struct. */ 122786478875SJames Smart struct fc_rdp_link_service_info payload; 122886478875SJames Smart /* must be ELS req Word 0(0x18) */ 122986478875SJames Smart }; 123086478875SJames Smart 123186478875SJames Smart struct fc_rdp_sfp_info { 123286478875SJames Smart uint16_t temperature; 123386478875SJames Smart uint16_t vcc; 123486478875SJames Smart uint16_t tx_bias; 123586478875SJames Smart uint16_t tx_power; 123686478875SJames Smart uint16_t rx_power; 123786478875SJames Smart uint16_t flags; 123886478875SJames Smart }; 123986478875SJames Smart 124086478875SJames Smart #define RDP_SFP_DESC_TAG 0x00010000 124186478875SJames Smart struct fc_rdp_sfp_desc { 124286478875SJames Smart uint32_t tag; 124386478875SJames Smart uint32_t length; /* set to size of sfp_info struct */ 124486478875SJames Smart struct fc_rdp_sfp_info sfp_info; 124586478875SJames Smart }; 124686478875SJames Smart 124756204984SJames Smart /* Buffer Credit Descriptor */ 124856204984SJames Smart struct fc_rdp_bbc_info { 124956204984SJames Smart uint32_t port_bbc; /* FC_Port buffer-to-buffer credit */ 125056204984SJames Smart uint32_t attached_port_bbc; 125156204984SJames Smart uint32_t rtt; /* Round trip time */ 125256204984SJames Smart }; 125356204984SJames Smart #define RDP_BBC_DESC_TAG 0x00010006 125456204984SJames Smart struct fc_rdp_bbc_desc { 125556204984SJames Smart uint32_t tag; 125656204984SJames Smart uint32_t length; 125756204984SJames Smart struct fc_rdp_bbc_info bbc_info; 125856204984SJames Smart }; 125956204984SJames Smart 1260310429efSJames Smart /* Optical Element Type Transgression Flags */ 1261310429efSJames Smart #define RDP_OET_LOW_WARNING 0x1 1262310429efSJames Smart #define RDP_OET_HIGH_WARNING 0x2 1263310429efSJames Smart #define RDP_OET_LOW_ALARM 0x4 1264310429efSJames Smart #define RDP_OET_HIGH_ALARM 0x8 1265310429efSJames Smart 126656204984SJames Smart #define RDP_OED_TEMPERATURE 0x1 126756204984SJames Smart #define RDP_OED_VOLTAGE 0x2 126856204984SJames Smart #define RDP_OED_TXBIAS 0x3 126956204984SJames Smart #define RDP_OED_TXPOWER 0x4 127056204984SJames Smart #define RDP_OED_RXPOWER 0x5 127156204984SJames Smart 127256204984SJames Smart #define RDP_OED_TYPE_SHIFT 28 127356204984SJames Smart /* Optical Element Data descriptor */ 127456204984SJames Smart struct fc_rdp_oed_info { 127556204984SJames Smart uint16_t hi_alarm; 127656204984SJames Smart uint16_t lo_alarm; 127756204984SJames Smart uint16_t hi_warning; 127856204984SJames Smart uint16_t lo_warning; 127956204984SJames Smart uint32_t function_flags; 128056204984SJames Smart }; 128156204984SJames Smart #define RDP_OED_DESC_TAG 0x00010007 128256204984SJames Smart struct fc_rdp_oed_sfp_desc { 128356204984SJames Smart uint32_t tag; 128456204984SJames Smart uint32_t length; 128556204984SJames Smart struct fc_rdp_oed_info oed_info; 128656204984SJames Smart }; 128756204984SJames Smart 128856204984SJames Smart /* Optical Product Data descriptor */ 128956204984SJames Smart struct fc_rdp_opd_sfp_info { 129056204984SJames Smart uint8_t vendor_name[16]; 129156204984SJames Smart uint8_t model_number[16]; 129256204984SJames Smart uint8_t serial_number[16]; 1293a0f2d3efSJames Smart uint8_t revision[4]; 129456204984SJames Smart uint8_t date[8]; 129556204984SJames Smart }; 129656204984SJames Smart 129756204984SJames Smart #define RDP_OPD_DESC_TAG 0x00010008 129856204984SJames Smart struct fc_rdp_opd_sfp_desc { 129956204984SJames Smart uint32_t tag; 130056204984SJames Smart uint32_t length; 130156204984SJames Smart struct fc_rdp_opd_sfp_info opd_info; 130256204984SJames Smart }; 130356204984SJames Smart 130486478875SJames Smart struct fc_rdp_req_frame { 130586478875SJames Smart uint32_t rdp_command; /* ELS command opcode (0x18)*/ 130686478875SJames Smart uint32_t rdp_des_length; /* RDP Payload Word 1 */ 130786478875SJames Smart struct fc_rdp_nport_desc nport_id_desc; /* RDP Payload Word 2 - 4 */ 130886478875SJames Smart }; 130986478875SJames Smart 131086478875SJames Smart 131186478875SJames Smart struct fc_rdp_res_frame { 131286478875SJames Smart uint32_t reply_sequence; /* FC word0 LS_ACC or LS_RJT */ 131386478875SJames Smart uint32_t length; /* FC Word 1 */ 131486478875SJames Smart struct fc_rdp_link_service_desc link_service_desc; /* Word 2 -4 */ 131586478875SJames Smart struct fc_rdp_sfp_desc sfp_desc; /* Word 5 -9 */ 131686478875SJames Smart struct fc_rdp_port_speed_desc portspeed_desc; /* Word 10 -12 */ 131786478875SJames Smart struct fc_rdp_link_error_status_desc link_error_desc; /* Word 13 -21 */ 131886478875SJames Smart struct fc_rdp_port_name_desc diag_port_names_desc; /* Word 22 -27 */ 131986478875SJames Smart struct fc_rdp_port_name_desc attached_port_names_desc;/* Word 28 -33 */ 13206c92d1d0SJames Smart struct fc_fec_rdp_desc fec_desc; /* FC word 34-37*/ 13216c92d1d0SJames Smart struct fc_rdp_bbc_desc bbc_desc; /* FC Word 38-42*/ 13226c92d1d0SJames Smart struct fc_rdp_oed_sfp_desc oed_temp_desc; /* FC Word 43-47*/ 13236c92d1d0SJames Smart struct fc_rdp_oed_sfp_desc oed_voltage_desc; /* FC word 48-52*/ 13246c92d1d0SJames Smart struct fc_rdp_oed_sfp_desc oed_txbias_desc; /* FC word 53-57*/ 13256c92d1d0SJames Smart struct fc_rdp_oed_sfp_desc oed_txpower_desc; /* FC word 58-62*/ 13266c92d1d0SJames Smart struct fc_rdp_oed_sfp_desc oed_rxpower_desc; /* FC word 63-67*/ 13276c92d1d0SJames Smart struct fc_rdp_opd_sfp_desc opd_desc; /* FC word 68-84*/ 132886478875SJames Smart }; 132986478875SJames Smart 133086478875SJames Smart 133176b2c34aSJames Smart /******** FDMI ********/ 133276b2c34aSJames Smart 133376b2c34aSJames Smart /* lpfc_sli_ct_request defines the CT_IU preamble for FDMI commands */ 133476b2c34aSJames Smart #define SLI_CT_FDMI_Subtypes 0x10 /* Management Service Subtype */ 1335dea3101eS 1336dea3101eS /* 133776b2c34aSJames Smart * Registered Port List Format 1338dea3101eS */ 133976b2c34aSJames Smart struct lpfc_fdmi_reg_port_list { 134076b2c34aSJames Smart uint32_t EntryCnt; 134176b2c34aSJames Smart uint32_t pe; /* Variable-length array */ 1342dea3101eS }; 1343dea3101eS 1344dea3101eS 134576b2c34aSJames Smart /* Definitions for HBA / Port attribute entries */ 134676b2c34aSJames Smart 134776b2c34aSJames Smart struct lpfc_fdmi_attr_def { /* Defined in TLV format */ 134876b2c34aSJames Smart /* Structure is in Big Endian format */ 134976b2c34aSJames Smart uint32_t AttrType:16; 135076b2c34aSJames Smart uint32_t AttrLen:16; 135176b2c34aSJames Smart uint32_t AttrValue; /* Marks start of Value (ATTRIBUTE_ENTRY) */ 135276b2c34aSJames Smart }; 135376b2c34aSJames Smart 135476b2c34aSJames Smart 135576b2c34aSJames Smart /* Attribute Entry */ 135676b2c34aSJames Smart struct lpfc_fdmi_attr_entry { 1357dea3101eS union { 13584258e98eSJames Smart uint32_t AttrInt; 13594258e98eSJames Smart uint8_t AttrTypes[32]; 13604258e98eSJames Smart uint8_t AttrString[256]; 13614258e98eSJames Smart struct lpfc_name AttrWWN; 1362dea3101eS } un; 136376b2c34aSJames Smart }; 136476b2c34aSJames Smart 136576b2c34aSJames Smart #define LPFC_FDMI_MAX_AE_SIZE sizeof(struct lpfc_fdmi_attr_entry) 1366dea3101eS 1367dea3101eS /* 1368dea3101eS * HBA Attribute Block 1369dea3101eS */ 137076b2c34aSJames Smart struct lpfc_fdmi_attr_block { 1371dea3101eS uint32_t EntryCnt; /* Number of HBA attribute entries */ 137276b2c34aSJames Smart struct lpfc_fdmi_attr_entry Entry; /* Variable-length array */ 137376b2c34aSJames Smart }; 1374dea3101eS 1375dea3101eS /* 1376dea3101eS * Port Entry 1377dea3101eS */ 137876b2c34aSJames Smart struct lpfc_fdmi_port_entry { 1379dea3101eS struct lpfc_name PortName; 138076b2c34aSJames Smart }; 1381dea3101eS 1382dea3101eS /* 1383dea3101eS * HBA Identifier 1384dea3101eS */ 138576b2c34aSJames Smart struct lpfc_fdmi_hba_ident { 1386dea3101eS struct lpfc_name PortName; 138776b2c34aSJames Smart }; 1388dea3101eS 1389dea3101eS /* 1390dea3101eS * Register HBA(RHBA) 1391dea3101eS */ 139276b2c34aSJames Smart struct lpfc_fdmi_reg_hba { 139376b2c34aSJames Smart struct lpfc_fdmi_hba_ident hi; 139476b2c34aSJames Smart struct lpfc_fdmi_reg_port_list rpl; /* variable-length array */ 139576b2c34aSJames Smart /* struct lpfc_fdmi_attr_block ab; */ 139676b2c34aSJames Smart }; 1397dea3101eS 1398dea3101eS /* 1399dea3101eS * Register HBA Attributes (RHAT) 1400dea3101eS */ 140176b2c34aSJames Smart struct lpfc_fdmi_reg_hbaattr { 1402dea3101eS struct lpfc_name HBA_PortName; 140376b2c34aSJames Smart struct lpfc_fdmi_attr_block ab; 140476b2c34aSJames Smart }; 1405dea3101eS 1406dea3101eS /* 1407dea3101eS * Register Port Attributes (RPA) 1408dea3101eS */ 140976b2c34aSJames Smart struct lpfc_fdmi_reg_portattr { 1410dea3101eS struct lpfc_name PortName; 141176b2c34aSJames Smart struct lpfc_fdmi_attr_block ab; 141276b2c34aSJames Smart }; 1413dea3101eS 1414dea3101eS /* 141576b2c34aSJames Smart * HBA MAnagement Operations Command Codes 1416dea3101eS */ 141776b2c34aSJames Smart #define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */ 141876b2c34aSJames Smart #define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */ 141976b2c34aSJames Smart #define SLI_MGMT_GRPL 0x102 /* Get registered Port list */ 142076b2c34aSJames Smart #define SLI_MGMT_GPAT 0x110 /* Get Port attributes */ 142176b2c34aSJames Smart #define SLI_MGMT_GPAS 0x120 /* Get Port Statistics */ 142276b2c34aSJames Smart #define SLI_MGMT_RHBA 0x200 /* Register HBA */ 142376b2c34aSJames Smart #define SLI_MGMT_RHAT 0x201 /* Register HBA attributes */ 142476b2c34aSJames Smart #define SLI_MGMT_RPRT 0x210 /* Register Port */ 142576b2c34aSJames Smart #define SLI_MGMT_RPA 0x211 /* Register Port attributes */ 142676b2c34aSJames Smart #define SLI_MGMT_DHBA 0x300 /* De-register HBA */ 142776b2c34aSJames Smart #define SLI_MGMT_DHAT 0x301 /* De-register HBA attributes */ 142876b2c34aSJames Smart #define SLI_MGMT_DPRT 0x310 /* De-register Port */ 142976b2c34aSJames Smart #define SLI_MGMT_DPA 0x311 /* De-register Port attributes */ 1430dea3101eS 14314258e98eSJames Smart #define LPFC_FDMI_MAX_RETRY 3 /* Max retries for a FDMI command */ 14324258e98eSJames Smart 1433dea3101eS /* 143476b2c34aSJames Smart * HBA Attribute Types 1435dea3101eS */ 143676b2c34aSJames Smart #define RHBA_NODENAME 0x1 /* 8 byte WWNN */ 143776b2c34aSJames Smart #define RHBA_MANUFACTURER 0x2 /* 4 to 64 byte ASCII string */ 143876b2c34aSJames Smart #define RHBA_SERIAL_NUMBER 0x3 /* 4 to 64 byte ASCII string */ 143976b2c34aSJames Smart #define RHBA_MODEL 0x4 /* 4 to 256 byte ASCII string */ 144076b2c34aSJames Smart #define RHBA_MODEL_DESCRIPTION 0x5 /* 4 to 256 byte ASCII string */ 144176b2c34aSJames Smart #define RHBA_HARDWARE_VERSION 0x6 /* 4 to 256 byte ASCII string */ 144276b2c34aSJames Smart #define RHBA_DRIVER_VERSION 0x7 /* 4 to 256 byte ASCII string */ 144376b2c34aSJames Smart #define RHBA_OPTION_ROM_VERSION 0x8 /* 4 to 256 byte ASCII string */ 144476b2c34aSJames Smart #define RHBA_FIRMWARE_VERSION 0x9 /* 4 to 256 byte ASCII string */ 144576b2c34aSJames Smart #define RHBA_OS_NAME_VERSION 0xa /* 4 to 256 byte ASCII string */ 144676b2c34aSJames Smart #define RHBA_MAX_CT_PAYLOAD_LEN 0xb /* 32-bit unsigned int */ 144776b2c34aSJames Smart #define RHBA_SYM_NODENAME 0xc /* 4 to 256 byte ASCII string */ 14484258e98eSJames Smart #define RHBA_VENDOR_INFO 0xd /* 32-bit unsigned int */ 14494258e98eSJames Smart #define RHBA_NUM_PORTS 0xe /* 32-bit unsigned int */ 14504258e98eSJames Smart #define RHBA_FABRIC_WWNN 0xf /* 8 byte WWNN */ 14514258e98eSJames Smart #define RHBA_BIOS_VERSION 0x10 /* 4 to 256 byte ASCII string */ 14524258e98eSJames Smart #define RHBA_BIOS_STATE 0x11 /* 32-bit unsigned int */ 14534258e98eSJames Smart #define RHBA_VENDOR_ID 0xe0 /* 8 byte ASCII string */ 14544258e98eSJames Smart 14554258e98eSJames Smart /* Bit mask for all individual HBA attributes */ 14564258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_wwnn 0x00000001 14574258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_manufacturer 0x00000002 14584258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_sn 0x00000004 14594258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_model 0x00000008 14604258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_description 0x00000010 14614258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_hdw_ver 0x00000020 14624258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_drvr_ver 0x00000040 14634258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_rom_ver 0x00000080 14644258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_fmw_ver 0x00000100 14654258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_os_ver 0x00000200 14664258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_ct_len 0x00000400 14674258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_symbolic_name 0x00000800 14684258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_vendor_info 0x00001000 /* Not used */ 14694258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_num_ports 0x00002000 14704258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_fabric_wwnn 0x00004000 14714258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_bios_ver 0x00008000 14724258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_bios_state 0x00010000 /* Not used */ 14734258e98eSJames Smart #define LPFC_FDMI_HBA_ATTR_vendor_id 0x00020000 14744258e98eSJames Smart 14754258e98eSJames Smart /* Bit mask for FDMI-1 defined HBA attributes */ 14764258e98eSJames Smart #define LPFC_FDMI1_HBA_ATTR 0x000007ff 14774258e98eSJames Smart 14784258e98eSJames Smart /* Bit mask for FDMI-2 defined HBA attributes */ 14794258e98eSJames Smart /* Skip vendor_info and bios_state */ 14804258e98eSJames Smart #define LPFC_FDMI2_HBA_ATTR 0x0002efff 1481dea3101eS 1482dea3101eS /* 148376b2c34aSJames Smart * Port Attrubute Types 1484dea3101eS */ 148576b2c34aSJames Smart #define RPRT_SUPPORTED_FC4_TYPES 0x1 /* 32 byte binary array */ 148676b2c34aSJames Smart #define RPRT_SUPPORTED_SPEED 0x2 /* 32-bit unsigned int */ 148776b2c34aSJames Smart #define RPRT_PORT_SPEED 0x3 /* 32-bit unsigned int */ 148876b2c34aSJames Smart #define RPRT_MAX_FRAME_SIZE 0x4 /* 32-bit unsigned int */ 148976b2c34aSJames Smart #define RPRT_OS_DEVICE_NAME 0x5 /* 4 to 256 byte ASCII string */ 149076b2c34aSJames Smart #define RPRT_HOST_NAME 0x6 /* 4 to 256 byte ASCII string */ 149176b2c34aSJames Smart #define RPRT_NODENAME 0x7 /* 8 byte WWNN */ 14924258e98eSJames Smart #define RPRT_PORTNAME 0x8 /* 8 byte WWPN */ 149376b2c34aSJames Smart #define RPRT_SYM_PORTNAME 0x9 /* 4 to 256 byte ASCII string */ 149476b2c34aSJames Smart #define RPRT_PORT_TYPE 0xa /* 32-bit unsigned int */ 149576b2c34aSJames Smart #define RPRT_SUPPORTED_CLASS 0xb /* 32-bit unsigned int */ 14964258e98eSJames Smart #define RPRT_FABRICNAME 0xc /* 8 byte Fabric WWPN */ 149776b2c34aSJames Smart #define RPRT_ACTIVE_FC4_TYPES 0xd /* 32 byte binary array */ 149876b2c34aSJames Smart #define RPRT_PORT_STATE 0x101 /* 32-bit unsigned int */ 149976b2c34aSJames Smart #define RPRT_DISC_PORT 0x102 /* 32-bit unsigned int */ 150076b2c34aSJames Smart #define RPRT_PORT_ID 0x103 /* 32-bit unsigned int */ 15014258e98eSJames Smart #define RPRT_SMART_SERVICE 0xf100 /* 4 to 256 byte ASCII string */ 15024258e98eSJames Smart #define RPRT_SMART_GUID 0xf101 /* 8 byte WWNN + 8 byte WWPN */ 15034258e98eSJames Smart #define RPRT_SMART_VERSION 0xf102 /* 4 to 256 byte ASCII string */ 15044258e98eSJames Smart #define RPRT_SMART_MODEL 0xf103 /* 4 to 256 byte ASCII string */ 15054258e98eSJames Smart #define RPRT_SMART_PORT_INFO 0xf104 /* 32-bit unsigned int */ 15064258e98eSJames Smart #define RPRT_SMART_QOS 0xf105 /* 32-bit unsigned int */ 15074258e98eSJames Smart #define RPRT_SMART_SECURITY 0xf106 /* 32-bit unsigned int */ 15084258e98eSJames Smart 15094258e98eSJames Smart /* Bit mask for all individual PORT attributes */ 15104258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_fc4type 0x00000001 15114258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_support_speed 0x00000002 15124258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_speed 0x00000004 15134258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_max_frame 0x00000008 15144258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_os_devname 0x00000010 15154258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_host_name 0x00000020 15164258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_wwnn 0x00000040 15174258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_wwpn 0x00000080 15184258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_symbolic_name 0x00000100 15194258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_port_type 0x00000200 15204258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_class 0x00000400 15214258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_fabric_wwpn 0x00000800 15224258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_port_state 0x00001000 15234258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_active_fc4type 0x00002000 15244258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_num_disc 0x00004000 15254258e98eSJames Smart #define LPFC_FDMI_PORT_ATTR_nportid 0x00008000 15264258e98eSJames Smart #define LPFC_FDMI_SMART_ATTR_service 0x00010000 /* Vendor specific */ 15274258e98eSJames Smart #define LPFC_FDMI_SMART_ATTR_guid 0x00020000 /* Vendor specific */ 15284258e98eSJames Smart #define LPFC_FDMI_SMART_ATTR_version 0x00040000 /* Vendor specific */ 15294258e98eSJames Smart #define LPFC_FDMI_SMART_ATTR_model 0x00080000 /* Vendor specific */ 15304258e98eSJames Smart #define LPFC_FDMI_SMART_ATTR_port_info 0x00100000 /* Vendor specific */ 15314258e98eSJames Smart #define LPFC_FDMI_SMART_ATTR_qos 0x00200000 /* Vendor specific */ 15324258e98eSJames Smart #define LPFC_FDMI_SMART_ATTR_security 0x00400000 /* Vendor specific */ 15334258e98eSJames Smart 15344258e98eSJames Smart /* Bit mask for FDMI-1 defined PORT attributes */ 15354258e98eSJames Smart #define LPFC_FDMI1_PORT_ATTR 0x0000003f 15364258e98eSJames Smart 15374258e98eSJames Smart /* Bit mask for FDMI-2 defined PORT attributes */ 15384258e98eSJames Smart #define LPFC_FDMI2_PORT_ATTR 0x0000ffff 15394258e98eSJames Smart 15404258e98eSJames Smart /* Bit mask for Smart SAN defined PORT attributes */ 15414258e98eSJames Smart #define LPFC_FDMI2_SMART_ATTR 0x007fffff 15424258e98eSJames Smart 15434258e98eSJames Smart /* Defines for PORT port state attribute */ 15444258e98eSJames Smart #define LPFC_FDMI_PORTSTATE_UNKNOWN 1 15454258e98eSJames Smart #define LPFC_FDMI_PORTSTATE_ONLINE 2 15464258e98eSJames Smart 15474258e98eSJames Smart /* Defines for PORT port type attribute */ 15484258e98eSJames Smart #define LPFC_FDMI_PORTTYPE_UNKNOWN 0 15494258e98eSJames Smart #define LPFC_FDMI_PORTTYPE_NPORT 1 15504258e98eSJames Smart #define LPFC_FDMI_PORTTYPE_NLPORT 2 1551dea3101eS 1552dea3101eS /* 1553dea3101eS * Begin HBA configuration parameters. 1554dea3101eS * The PCI configuration register BAR assignments are: 1555dea3101eS * BAR0, offset 0x10 - SLIM base memory address 1556dea3101eS * BAR1, offset 0x14 - SLIM base memory high address 1557dea3101eS * BAR2, offset 0x18 - REGISTER base memory address 1558dea3101eS * BAR3, offset 0x1c - REGISTER base memory high address 1559dea3101eS * BAR4, offset 0x20 - BIU I/O registers 1560dea3101eS * BAR5, offset 0x24 - REGISTER base io high address 1561dea3101eS */ 1562dea3101eS 1563dea3101eS /* Number of rings currently used and available. */ 15642a76a283SJames Smart #define MAX_SLI3_CONFIGURED_RINGS 3 15652a76a283SJames Smart #define MAX_SLI3_RINGS 4 1566dea3101eS 1567dea3101eS /* IOCB / Mailbox is owned by FireFly */ 1568dea3101eS #define OWN_CHIP 1 1569dea3101eS 1570dea3101eS /* IOCB / Mailbox is owned by Host */ 1571dea3101eS #define OWN_HOST 0 1572dea3101eS 1573dea3101eS /* Number of 4-byte words in an IOCB. */ 1574dea3101eS #define IOCB_WORD_SZ 8 1575dea3101eS 1576dea3101eS /* network headers for Dfctl field */ 1577dea3101eS #define FC_NET_HDR 0x20 1578dea3101eS 1579dea3101eS /* Start FireFly Register definitions */ 1580dea3101eS #define PCI_VENDOR_ID_EMULEX 0x10df 1581dea3101eS #define PCI_DEVICE_ID_FIREFLY 0x1ae5 158284774a4dSJames Smart #define PCI_DEVICE_ID_PROTEUS_VF 0xe100 1583085c647cSJames Smart #define PCI_DEVICE_ID_BALIUS 0xe131 158484774a4dSJames Smart #define PCI_DEVICE_ID_PROTEUS_PF 0xe180 1585085c647cSJames Smart #define PCI_DEVICE_ID_LANCER_FC 0xe200 1586c0c11512SJames Smart #define PCI_DEVICE_ID_LANCER_FC_VF 0xe208 1587085c647cSJames Smart #define PCI_DEVICE_ID_LANCER_FCOE 0xe260 1588c0c11512SJames Smart #define PCI_DEVICE_ID_LANCER_FCOE_VF 0xe268 1589d38dd52cSJames Smart #define PCI_DEVICE_ID_LANCER_G6_FC 0xe300 1590c238b9b6SJames Smart #define PCI_DEVICE_ID_LANCER_G7_FC 0xf400 1591b87eab38SJames Smart #define PCI_DEVICE_ID_SAT_SMB 0xf011 1592b87eab38SJames Smart #define PCI_DEVICE_ID_SAT_MID 0xf015 1593dea3101eS #define PCI_DEVICE_ID_RFLY 0xf095 1594dea3101eS #define PCI_DEVICE_ID_PFLY 0xf098 1595e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_LP101 0xf0a1 1596dea3101eS #define PCI_DEVICE_ID_TFLY 0xf0a5 1597e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_BSMB 0xf0d1 1598e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_BMID 0xf0d5 1599e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_ZSMB 0xf0e1 1600e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_ZMID 0xf0e5 1601e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_NEPTUNE 0xf0f5 1602e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6 1603e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7 1604b87eab38SJames Smart #define PCI_DEVICE_ID_SAT 0xf100 1605b87eab38SJames Smart #define PCI_DEVICE_ID_SAT_SCSP 0xf111 1606b87eab38SJames Smart #define PCI_DEVICE_ID_SAT_DCSP 0xf112 1607085c647cSJames Smart #define PCI_DEVICE_ID_FALCON 0xf180 1608e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_SUPERFLY 0xf700 1609e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_DRAGONFLY 0xf800 1610dea3101eS #define PCI_DEVICE_ID_CENTAUR 0xf900 1611dea3101eS #define PCI_DEVICE_ID_PEGASUS 0xf980 1612dea3101eS #define PCI_DEVICE_ID_THOR 0xfa00 1613dea3101eS #define PCI_DEVICE_ID_VIPER 0xfb00 1614dea3101eS #define PCI_DEVICE_ID_LP10000S 0xfc00 1615e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_LP11000S 0xfc10 1616e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_LPE11000S 0xfc20 1617b87eab38SJames Smart #define PCI_DEVICE_ID_SAT_S 0xfc40 161884774a4dSJames Smart #define PCI_DEVICE_ID_PROTEUS_S 0xfc50 1619e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_HELIOS 0xfd00 1620e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11 1621e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12 1622e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_ZEPHYR 0xfe00 162384774a4dSJames Smart #define PCI_DEVICE_ID_HORNET 0xfe05 1624e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11 1625e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12 1626da0436e9SJames Smart #define PCI_VENDOR_ID_SERVERENGINE 0x19a2 1627da0436e9SJames Smart #define PCI_DEVICE_ID_TIGERSHARK 0x0704 1628a747c9ceSJames Smart #define PCI_DEVICE_ID_TOMCAT 0x0714 1629f8cafd38SJames Smart #define PCI_DEVICE_ID_SKYHAWK 0x0724 1630f8cafd38SJames Smart #define PCI_DEVICE_ID_SKYHAWK_VF 0x072c 1631dea3101eS 1632dea3101eS #define JEDEC_ID_ADDRESS 0x0080001c 1633dea3101eS #define FIREFLY_JEDEC_ID 0x1ACC 1634dea3101eS #define SUPERFLY_JEDEC_ID 0x0020 1635dea3101eS #define DRAGONFLY_JEDEC_ID 0x0021 1636dea3101eS #define DRAGONFLY_V2_JEDEC_ID 0x0025 1637dea3101eS #define CENTAUR_2G_JEDEC_ID 0x0026 1638dea3101eS #define CENTAUR_1G_JEDEC_ID 0x0028 1639dea3101eS #define PEGASUS_ORION_JEDEC_ID 0x0036 1640dea3101eS #define PEGASUS_JEDEC_ID 0x0038 1641dea3101eS #define THOR_JEDEC_ID 0x0012 1642dea3101eS #define HELIOS_JEDEC_ID 0x0364 1643dea3101eS #define ZEPHYR_JEDEC_ID 0x0577 1644dea3101eS #define VIPER_JEDEC_ID 0x4838 1645b87eab38SJames Smart #define SATURN_JEDEC_ID 0x1004 164684774a4dSJames Smart #define HORNET_JDEC_ID 0x2057706D 1647dea3101eS 1648dea3101eS #define JEDEC_ID_MASK 0x0FFFF000 1649dea3101eS #define JEDEC_ID_SHIFT 12 1650dea3101eS #define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT) 1651dea3101eS 1652dea3101eS typedef struct { /* FireFly BIU registers */ 1653dea3101eS uint32_t hostAtt; /* See definitions for Host Attention 1654dea3101eS register */ 1655dea3101eS uint32_t chipAtt; /* See definitions for Chip Attention 1656dea3101eS register */ 1657dea3101eS uint32_t hostStatus; /* See definitions for Host Status register */ 1658dea3101eS uint32_t hostControl; /* See definitions for Host Control register */ 1659dea3101eS uint32_t buiConfig; /* See definitions for BIU configuration 1660dea3101eS register */ 1661dea3101eS } FF_REGS; 1662dea3101eS 1663dea3101eS /* IO Register size in bytes */ 1664dea3101eS #define FF_REG_AREA_SIZE 256 1665dea3101eS 1666dea3101eS /* Host Attention Register */ 1667dea3101eS 1668dea3101eS #define HA_REG_OFFSET 0 /* Byte offset from register base address */ 1669dea3101eS 1670dea3101eS #define HA_R0RE_REQ 0x00000001 /* Bit 0 */ 1671dea3101eS #define HA_R0CE_RSP 0x00000002 /* Bit 1 */ 1672dea3101eS #define HA_R0ATT 0x00000008 /* Bit 3 */ 1673dea3101eS #define HA_R1RE_REQ 0x00000010 /* Bit 4 */ 1674dea3101eS #define HA_R1CE_RSP 0x00000020 /* Bit 5 */ 1675dea3101eS #define HA_R1ATT 0x00000080 /* Bit 7 */ 1676dea3101eS #define HA_R2RE_REQ 0x00000100 /* Bit 8 */ 1677dea3101eS #define HA_R2CE_RSP 0x00000200 /* Bit 9 */ 1678dea3101eS #define HA_R2ATT 0x00000800 /* Bit 11 */ 1679dea3101eS #define HA_R3RE_REQ 0x00001000 /* Bit 12 */ 1680dea3101eS #define HA_R3CE_RSP 0x00002000 /* Bit 13 */ 1681dea3101eS #define HA_R3ATT 0x00008000 /* Bit 15 */ 1682dea3101eS #define HA_LATT 0x20000000 /* Bit 29 */ 1683dea3101eS #define HA_MBATT 0x40000000 /* Bit 30 */ 1684dea3101eS #define HA_ERATT 0x80000000 /* Bit 31 */ 1685dea3101eS 1686dea3101eS #define HA_RXRE_REQ 0x00000001 /* Bit 0 */ 1687dea3101eS #define HA_RXCE_RSP 0x00000002 /* Bit 1 */ 1688dea3101eS #define HA_RXATT 0x00000008 /* Bit 3 */ 1689dea3101eS #define HA_RXMASK 0x0000000f 1690dea3101eS 16919399627fSJames Smart #define HA_R0_CLR_MSK (HA_R0RE_REQ | HA_R0CE_RSP | HA_R0ATT) 16929399627fSJames Smart #define HA_R1_CLR_MSK (HA_R1RE_REQ | HA_R1CE_RSP | HA_R1ATT) 16939399627fSJames Smart #define HA_R2_CLR_MSK (HA_R2RE_REQ | HA_R2CE_RSP | HA_R2ATT) 16949399627fSJames Smart #define HA_R3_CLR_MSK (HA_R3RE_REQ | HA_R3CE_RSP | HA_R3ATT) 16959399627fSJames Smart 16969399627fSJames Smart #define HA_R0_POS 3 16979399627fSJames Smart #define HA_R1_POS 7 16989399627fSJames Smart #define HA_R2_POS 11 16999399627fSJames Smart #define HA_R3_POS 15 17009399627fSJames Smart #define HA_LE_POS 29 17019399627fSJames Smart #define HA_MB_POS 30 17029399627fSJames Smart #define HA_ER_POS 31 1703dea3101eS /* Chip Attention Register */ 1704dea3101eS 1705dea3101eS #define CA_REG_OFFSET 4 /* Byte offset from register base address */ 1706dea3101eS 1707dea3101eS #define CA_R0CE_REQ 0x00000001 /* Bit 0 */ 1708dea3101eS #define CA_R0RE_RSP 0x00000002 /* Bit 1 */ 1709dea3101eS #define CA_R0ATT 0x00000008 /* Bit 3 */ 1710dea3101eS #define CA_R1CE_REQ 0x00000010 /* Bit 4 */ 1711dea3101eS #define CA_R1RE_RSP 0x00000020 /* Bit 5 */ 1712dea3101eS #define CA_R1ATT 0x00000080 /* Bit 7 */ 1713dea3101eS #define CA_R2CE_REQ 0x00000100 /* Bit 8 */ 1714dea3101eS #define CA_R2RE_RSP 0x00000200 /* Bit 9 */ 1715dea3101eS #define CA_R2ATT 0x00000800 /* Bit 11 */ 1716dea3101eS #define CA_R3CE_REQ 0x00001000 /* Bit 12 */ 1717dea3101eS #define CA_R3RE_RSP 0x00002000 /* Bit 13 */ 1718dea3101eS #define CA_R3ATT 0x00008000 /* Bit 15 */ 1719dea3101eS #define CA_MBATT 0x40000000 /* Bit 30 */ 1720dea3101eS 1721dea3101eS /* Host Status Register */ 1722dea3101eS 1723dea3101eS #define HS_REG_OFFSET 8 /* Byte offset from register base address */ 1724dea3101eS 1725dea3101eS #define HS_MBRDY 0x00400000 /* Bit 22 */ 1726dea3101eS #define HS_FFRDY 0x00800000 /* Bit 23 */ 1727dea3101eS #define HS_FFER8 0x01000000 /* Bit 24 */ 1728dea3101eS #define HS_FFER7 0x02000000 /* Bit 25 */ 1729dea3101eS #define HS_FFER6 0x04000000 /* Bit 26 */ 1730dea3101eS #define HS_FFER5 0x08000000 /* Bit 27 */ 1731dea3101eS #define HS_FFER4 0x10000000 /* Bit 28 */ 1732dea3101eS #define HS_FFER3 0x20000000 /* Bit 29 */ 1733dea3101eS #define HS_FFER2 0x40000000 /* Bit 30 */ 1734dea3101eS #define HS_FFER1 0x80000000 /* Bit 31 */ 173557127f15SJames Smart #define HS_CRIT_TEMP 0x00000100 /* Bit 8 */ 173657127f15SJames Smart #define HS_FFERM 0xFF000100 /* Mask for error bits 31:24 and 8 */ 17379940b97bSJames Smart #define UNPLUG_ERR 0x00000001 /* Indicate pci hot unplug */ 1738dea3101eS /* Host Control Register */ 1739dea3101eS 17409399627fSJames Smart #define HC_REG_OFFSET 12 /* Byte offset from register base address */ 1741dea3101eS 1742dea3101eS #define HC_MBINT_ENA 0x00000001 /* Bit 0 */ 1743dea3101eS #define HC_R0INT_ENA 0x00000002 /* Bit 1 */ 1744dea3101eS #define HC_R1INT_ENA 0x00000004 /* Bit 2 */ 1745dea3101eS #define HC_R2INT_ENA 0x00000008 /* Bit 3 */ 1746dea3101eS #define HC_R3INT_ENA 0x00000010 /* Bit 4 */ 1747dea3101eS #define HC_INITHBI 0x02000000 /* Bit 25 */ 1748dea3101eS #define HC_INITMB 0x04000000 /* Bit 26 */ 1749dea3101eS #define HC_INITFF 0x08000000 /* Bit 27 */ 1750dea3101eS #define HC_LAINT_ENA 0x20000000 /* Bit 29 */ 1751dea3101eS #define HC_ERINT_ENA 0x80000000 /* Bit 31 */ 1752dea3101eS 17539399627fSJames Smart /* Message Signaled Interrupt eXtension (MSI-X) message identifiers */ 17549399627fSJames Smart #define MSIX_DFLT_ID 0 17559399627fSJames Smart #define MSIX_RNG0_ID 0 17569399627fSJames Smart #define MSIX_RNG1_ID 1 17579399627fSJames Smart #define MSIX_RNG2_ID 2 17589399627fSJames Smart #define MSIX_RNG3_ID 3 17599399627fSJames Smart 17609399627fSJames Smart #define MSIX_LINK_ID 4 17619399627fSJames Smart #define MSIX_MBOX_ID 5 17629399627fSJames Smart 17639399627fSJames Smart #define MSIX_SPARE0_ID 6 17649399627fSJames Smart #define MSIX_SPARE1_ID 7 17659399627fSJames Smart 1766dea3101eS /* Mailbox Commands */ 1767dea3101eS #define MBX_SHUTDOWN 0x00 /* terminate testing */ 1768dea3101eS #define MBX_LOAD_SM 0x01 1769dea3101eS #define MBX_READ_NV 0x02 1770dea3101eS #define MBX_WRITE_NV 0x03 1771dea3101eS #define MBX_RUN_BIU_DIAG 0x04 1772dea3101eS #define MBX_INIT_LINK 0x05 1773dea3101eS #define MBX_DOWN_LINK 0x06 1774dea3101eS #define MBX_CONFIG_LINK 0x07 1775dea3101eS #define MBX_CONFIG_RING 0x09 1776dea3101eS #define MBX_RESET_RING 0x0A 1777dea3101eS #define MBX_READ_CONFIG 0x0B 1778dea3101eS #define MBX_READ_RCONFIG 0x0C 1779dea3101eS #define MBX_READ_SPARM 0x0D 1780dea3101eS #define MBX_READ_STATUS 0x0E 1781dea3101eS #define MBX_READ_RPI 0x0F 1782dea3101eS #define MBX_READ_XRI 0x10 1783dea3101eS #define MBX_READ_REV 0x11 1784dea3101eS #define MBX_READ_LNK_STAT 0x12 1785dea3101eS #define MBX_REG_LOGIN 0x13 1786dea3101eS #define MBX_UNREG_LOGIN 0x14 1787dea3101eS #define MBX_CLEAR_LA 0x16 1788dea3101eS #define MBX_DUMP_MEMORY 0x17 1789dea3101eS #define MBX_DUMP_CONTEXT 0x18 1790dea3101eS #define MBX_RUN_DIAGS 0x19 1791dea3101eS #define MBX_RESTART 0x1A 1792dea3101eS #define MBX_UPDATE_CFG 0x1B 1793dea3101eS #define MBX_DOWN_LOAD 0x1C 1794dea3101eS #define MBX_DEL_LD_ENTRY 0x1D 1795dea3101eS #define MBX_RUN_PROGRAM 0x1E 1796dea3101eS #define MBX_SET_MASK 0x20 179709372820SJames Smart #define MBX_SET_VARIABLE 0x21 1798dea3101eS #define MBX_UNREG_D_ID 0x23 179941415862SJamie Wellnitz #define MBX_KILL_BOARD 0x24 1800dea3101eS #define MBX_CONFIG_FARP 0x25 180141415862SJamie Wellnitz #define MBX_BEACON 0x2A 18029399627fSJames Smart #define MBX_CONFIG_MSI 0x30 1803858c9f6cSJames Smart #define MBX_HEARTBEAT 0x31 1804a8adb832SJames Smart #define MBX_WRITE_VPARMS 0x32 1805a8adb832SJames Smart #define MBX_ASYNCEVT_ENABLE 0x33 18064fede78fSJames Smart #define MBX_READ_EVENT_LOG_STATUS 0x37 18074fede78fSJames Smart #define MBX_READ_EVENT_LOG 0x38 18084fede78fSJames Smart #define MBX_WRITE_EVENT_LOG 0x39 1809dea3101eS 181084774a4dSJames Smart #define MBX_PORT_CAPABILITIES 0x3B 181184774a4dSJames Smart #define MBX_PORT_IOV_CONTROL 0x3C 181284774a4dSJames Smart 1813ed957684SJames Smart #define MBX_CONFIG_HBQ 0x7C 1814dea3101eS #define MBX_LOAD_AREA 0x81 1815dea3101eS #define MBX_RUN_BIU_DIAG64 0x84 1816dea3101eS #define MBX_CONFIG_PORT 0x88 1817dea3101eS #define MBX_READ_SPARM64 0x8D 1818dea3101eS #define MBX_READ_RPI64 0x8F 1819dea3101eS #define MBX_REG_LOGIN64 0x93 182076a95d75SJames Smart #define MBX_READ_TOPOLOGY 0x95 182192d7f7b0SJames Smart #define MBX_REG_VPI 0x96 182292d7f7b0SJames Smart #define MBX_UNREG_VPI 0x97 1823dea3101eS 182409372820SJames Smart #define MBX_WRITE_WWN 0x98 1825dea3101eS #define MBX_SET_DEBUG 0x99 1826dea3101eS #define MBX_LOAD_EXP_ROM 0x9C 1827da0436e9SJames Smart #define MBX_SLI4_CONFIG 0x9B 1828da0436e9SJames Smart #define MBX_SLI4_REQ_FTRS 0x9D 1829da0436e9SJames Smart #define MBX_MAX_CMDS 0x9E 1830da0436e9SJames Smart #define MBX_RESUME_RPI 0x9E 1831dea3101eS #define MBX_SLI2_CMD_MASK 0x80 1832da0436e9SJames Smart #define MBX_REG_VFI 0x9F 1833da0436e9SJames Smart #define MBX_REG_FCFI 0xA0 1834da0436e9SJames Smart #define MBX_UNREG_VFI 0xA1 1835da0436e9SJames Smart #define MBX_UNREG_FCFI 0xA2 1836da0436e9SJames Smart #define MBX_INIT_VFI 0xA3 1837da0436e9SJames Smart #define MBX_INIT_VPI 0xA4 1838940eb687SJames Smart #define MBX_ACCESS_VDATA 0xA5 1839895427bdSJames Smart #define MBX_REG_FCFI_MRQ 0xAF 1840dea3101eS 1841dcf2a4e0SJames Smart #define MBX_AUTH_PORT 0xF8 1842dcf2a4e0SJames Smart #define MBX_SECURITY_MGMT 0xF9 1843dcf2a4e0SJames Smart 1844dea3101eS /* IOCB Commands */ 1845dea3101eS 1846dea3101eS #define CMD_RCV_SEQUENCE_CX 0x01 1847dea3101eS #define CMD_XMIT_SEQUENCE_CR 0x02 1848dea3101eS #define CMD_XMIT_SEQUENCE_CX 0x03 1849dea3101eS #define CMD_XMIT_BCAST_CN 0x04 1850dea3101eS #define CMD_XMIT_BCAST_CX 0x05 1851dea3101eS #define CMD_QUE_RING_BUF_CN 0x06 1852dea3101eS #define CMD_QUE_XRI_BUF_CX 0x07 1853dea3101eS #define CMD_IOCB_CONTINUE_CN 0x08 1854dea3101eS #define CMD_RET_XRI_BUF_CX 0x09 1855dea3101eS #define CMD_ELS_REQUEST_CR 0x0A 1856dea3101eS #define CMD_ELS_REQUEST_CX 0x0B 1857dea3101eS #define CMD_RCV_ELS_REQ_CX 0x0D 1858dea3101eS #define CMD_ABORT_XRI_CN 0x0E 1859dea3101eS #define CMD_ABORT_XRI_CX 0x0F 1860dea3101eS #define CMD_CLOSE_XRI_CN 0x10 1861dea3101eS #define CMD_CLOSE_XRI_CX 0x11 1862dea3101eS #define CMD_CREATE_XRI_CR 0x12 1863dea3101eS #define CMD_CREATE_XRI_CX 0x13 1864dea3101eS #define CMD_GET_RPI_CN 0x14 1865dea3101eS #define CMD_XMIT_ELS_RSP_CX 0x15 1866dea3101eS #define CMD_GET_RPI_CR 0x16 1867dea3101eS #define CMD_XRI_ABORTED_CX 0x17 1868dea3101eS #define CMD_FCP_IWRITE_CR 0x18 1869dea3101eS #define CMD_FCP_IWRITE_CX 0x19 1870dea3101eS #define CMD_FCP_IREAD_CR 0x1A 1871dea3101eS #define CMD_FCP_IREAD_CX 0x1B 1872dea3101eS #define CMD_FCP_ICMND_CR 0x1C 1873dea3101eS #define CMD_FCP_ICMND_CX 0x1D 1874f5603511SJames Smart #define CMD_FCP_TSEND_CX 0x1F 1875f5603511SJames Smart #define CMD_FCP_TRECEIVE_CX 0x21 1876f5603511SJames Smart #define CMD_FCP_TRSP_CX 0x23 1877f5603511SJames Smart #define CMD_FCP_AUTO_TRSP_CX 0x29 1878dea3101eS 1879dea3101eS #define CMD_ADAPTER_MSG 0x20 1880dea3101eS #define CMD_ADAPTER_DUMP 0x22 1881dea3101eS 1882dea3101eS /* SLI_2 IOCB Command Set */ 1883dea3101eS 188457127f15SJames Smart #define CMD_ASYNC_STATUS 0x7C 1885dea3101eS #define CMD_RCV_SEQUENCE64_CX 0x81 1886dea3101eS #define CMD_XMIT_SEQUENCE64_CR 0x82 1887dea3101eS #define CMD_XMIT_SEQUENCE64_CX 0x83 1888dea3101eS #define CMD_XMIT_BCAST64_CN 0x84 1889dea3101eS #define CMD_XMIT_BCAST64_CX 0x85 1890dea3101eS #define CMD_QUE_RING_BUF64_CN 0x86 1891dea3101eS #define CMD_QUE_XRI_BUF64_CX 0x87 1892dea3101eS #define CMD_IOCB_CONTINUE64_CN 0x88 1893dea3101eS #define CMD_RET_XRI_BUF64_CX 0x89 1894dea3101eS #define CMD_ELS_REQUEST64_CR 0x8A 1895dea3101eS #define CMD_ELS_REQUEST64_CX 0x8B 1896dea3101eS #define CMD_ABORT_MXRI64_CN 0x8C 1897dea3101eS #define CMD_RCV_ELS_REQ64_CX 0x8D 1898dea3101eS #define CMD_XMIT_ELS_RSP64_CX 0x95 18996669f9bbSJames Smart #define CMD_XMIT_BLS_RSP64_CX 0x97 1900dea3101eS #define CMD_FCP_IWRITE64_CR 0x98 1901dea3101eS #define CMD_FCP_IWRITE64_CX 0x99 1902dea3101eS #define CMD_FCP_IREAD64_CR 0x9A 1903dea3101eS #define CMD_FCP_IREAD64_CX 0x9B 1904dea3101eS #define CMD_FCP_ICMND64_CR 0x9C 1905dea3101eS #define CMD_FCP_ICMND64_CX 0x9D 1906f5603511SJames Smart #define CMD_FCP_TSEND64_CX 0x9F 1907f5603511SJames Smart #define CMD_FCP_TRECEIVE64_CX 0xA1 1908f5603511SJames Smart #define CMD_FCP_TRSP64_CX 0xA3 1909dea3101eS 191076bb24efSJames Smart #define CMD_QUE_XRI64_CX 0xB3 1911ed957684SJames Smart #define CMD_IOCB_RCV_SEQ64_CX 0xB5 1912ed957684SJames Smart #define CMD_IOCB_RCV_ELS64_CX 0xB7 19133163f725SJames Smart #define CMD_IOCB_RET_XRI64_CX 0xB9 1914ed957684SJames Smart #define CMD_IOCB_RCV_CONT64_CX 0xBB 1915ed957684SJames Smart 1916dea3101eS #define CMD_GEN_REQUEST64_CR 0xC2 1917dea3101eS #define CMD_GEN_REQUEST64_CX 0xC3 1918dea3101eS 19193163f725SJames Smart /* Unhandled SLI-3 Commands */ 19203163f725SJames Smart #define CMD_IOCB_XMIT_MSEQ64_CR 0xB0 19213163f725SJames Smart #define CMD_IOCB_XMIT_MSEQ64_CX 0xB1 19223163f725SJames Smart #define CMD_IOCB_RCV_SEQ_LIST64_CX 0xC1 19233163f725SJames Smart #define CMD_IOCB_RCV_ELS_LIST64_CX 0xCD 19243163f725SJames Smart #define CMD_IOCB_CLOSE_EXTENDED_CN 0xB6 19253163f725SJames Smart #define CMD_IOCB_ABORT_EXTENDED_CN 0xBA 19263163f725SJames Smart #define CMD_IOCB_RET_HBQE64_CN 0xCA 19273163f725SJames Smart #define CMD_IOCB_FCP_IBIDIR64_CR 0xAC 19283163f725SJames Smart #define CMD_IOCB_FCP_IBIDIR64_CX 0xAD 19293163f725SJames Smart #define CMD_IOCB_FCP_ITASKMGT64_CX 0xAF 19303163f725SJames Smart #define CMD_IOCB_LOGENTRY_CN 0x94 19313163f725SJames Smart #define CMD_IOCB_LOGENTRY_ASYNC_CN 0x96 19323163f725SJames Smart 1933341af102SJames Smart /* Data Security SLI Commands */ 1934341af102SJames Smart #define DSSCMD_IWRITE64_CR 0xF8 1935341af102SJames Smart #define DSSCMD_IWRITE64_CX 0xF9 1936341af102SJames Smart #define DSSCMD_IREAD64_CR 0xFA 1937341af102SJames Smart #define DSSCMD_IREAD64_CX 0xFB 1938da0436e9SJames Smart 1939341af102SJames Smart #define CMD_MAX_IOCB_CMD 0xFB 1940dea3101eS #define CMD_IOCB_MASK 0xff 1941dea3101eS 1942dea3101eS #define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG 1943dea3101eS iocb */ 1944dea3101eS #define LPFC_MAX_ADPTMSG 32 /* max msg data */ 1945dea3101eS /* 1946dea3101eS * Define Status 1947dea3101eS */ 1948dea3101eS #define MBX_SUCCESS 0 1949dea3101eS #define MBXERR_NUM_RINGS 1 1950dea3101eS #define MBXERR_NUM_IOCBS 2 1951dea3101eS #define MBXERR_IOCBS_EXCEEDED 3 1952dea3101eS #define MBXERR_BAD_RING_NUMBER 4 1953dea3101eS #define MBXERR_MASK_ENTRIES_RANGE 5 1954dea3101eS #define MBXERR_MASKS_EXCEEDED 6 1955dea3101eS #define MBXERR_BAD_PROFILE 7 1956dea3101eS #define MBXERR_BAD_DEF_CLASS 8 1957dea3101eS #define MBXERR_BAD_MAX_RESPONDER 9 1958dea3101eS #define MBXERR_BAD_MAX_ORIGINATOR 10 1959dea3101eS #define MBXERR_RPI_REGISTERED 11 1960dea3101eS #define MBXERR_RPI_FULL 12 1961dea3101eS #define MBXERR_NO_RESOURCES 13 1962dea3101eS #define MBXERR_BAD_RCV_LENGTH 14 1963dea3101eS #define MBXERR_DMA_ERROR 15 1964dea3101eS #define MBXERR_ERROR 16 1965da0436e9SJames Smart #define MBXERR_LINK_DOWN 0x33 1966dcf2a4e0SJames Smart #define MBXERR_SEC_NO_PERMISSION 0xF02 1967dea3101eS #define MBX_NOT_FINISHED 255 1968dea3101eS 1969dea3101eS #define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */ 1970dea3101eS #define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */ 1971dea3101eS 197257127f15SJames Smart #define TEMPERATURE_OFFSET 0xB0 /* Slim offset for critical temperature event */ 197357127f15SJames Smart 1974dea3101eS /* 197586478875SJames Smart * return code Fail 197686478875SJames Smart */ 197786478875SJames Smart #define FAILURE 1 197886478875SJames Smart 197986478875SJames Smart /* 1980dea3101eS * Begin Structure Definitions for Mailbox Commands 1981dea3101eS */ 1982dea3101eS 1983dea3101eS typedef struct { 1984dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 1985dea3101eS uint8_t tval; 1986dea3101eS uint8_t tmask; 1987dea3101eS uint8_t rval; 1988dea3101eS uint8_t rmask; 1989dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 1990dea3101eS uint8_t rmask; 1991dea3101eS uint8_t rval; 1992dea3101eS uint8_t tmask; 1993dea3101eS uint8_t tval; 1994dea3101eS #endif 1995dea3101eS } RR_REG; 1996dea3101eS 1997dea3101eS struct ulp_bde { 1998dea3101eS uint32_t bdeAddress; 1999dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2000dea3101eS uint32_t bdeReserved:4; 2001dea3101eS uint32_t bdeAddrHigh:4; 2002dea3101eS uint32_t bdeSize:24; 2003dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2004dea3101eS uint32_t bdeSize:24; 2005dea3101eS uint32_t bdeAddrHigh:4; 2006dea3101eS uint32_t bdeReserved:4; 2007dea3101eS #endif 2008dea3101eS }; 2009dea3101eS 2010dea3101eS typedef struct ULP_BDL { /* SLI-2 */ 2011dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2012dea3101eS uint32_t bdeFlags:8; /* BDL Flags */ 2013dea3101eS uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */ 2014dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2015dea3101eS uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */ 2016dea3101eS uint32_t bdeFlags:8; /* BDL Flags */ 2017dea3101eS #endif 2018dea3101eS 2019dea3101eS uint32_t addrLow; /* Address 0:31 */ 2020dea3101eS uint32_t addrHigh; /* Address 32:63 */ 2021dea3101eS uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */ 2022dea3101eS } ULP_BDL; 2023dea3101eS 202481301a9bSJames Smart /* 202581301a9bSJames Smart * BlockGuard Definitions 202681301a9bSJames Smart */ 202781301a9bSJames Smart 202881301a9bSJames Smart enum lpfc_protgrp_type { 202981301a9bSJames Smart LPFC_PG_TYPE_INVALID = 0, /* used to indicate errors */ 203081301a9bSJames Smart LPFC_PG_TYPE_NO_DIF, /* no DIF data pointed to by prot grp */ 203181301a9bSJames Smart LPFC_PG_TYPE_EMBD_DIF, /* DIF is embedded (inline) with data */ 203281301a9bSJames Smart LPFC_PG_TYPE_DIF_BUF /* DIF has its own scatter/gather list */ 203381301a9bSJames Smart }; 203481301a9bSJames Smart 203581301a9bSJames Smart /* PDE Descriptors */ 20366c8eea54SJames Smart #define LPFC_PDE5_DESCRIPTOR 0x85 20376c8eea54SJames Smart #define LPFC_PDE6_DESCRIPTOR 0x86 20386c8eea54SJames Smart #define LPFC_PDE7_DESCRIPTOR 0x87 203981301a9bSJames Smart 20406c8eea54SJames Smart /* BlockGuard Opcodes */ 20416c8eea54SJames Smart #define BG_OP_IN_NODIF_OUT_CRC 0x0 20426c8eea54SJames Smart #define BG_OP_IN_CRC_OUT_NODIF 0x1 20436c8eea54SJames Smart #define BG_OP_IN_NODIF_OUT_CSUM 0x2 20446c8eea54SJames Smart #define BG_OP_IN_CSUM_OUT_NODIF 0x3 20456c8eea54SJames Smart #define BG_OP_IN_CRC_OUT_CRC 0x4 20466c8eea54SJames Smart #define BG_OP_IN_CSUM_OUT_CSUM 0x5 20476c8eea54SJames Smart #define BG_OP_IN_CRC_OUT_CSUM 0x6 20486c8eea54SJames Smart #define BG_OP_IN_CSUM_OUT_CRC 0x7 2049a6887e28SJames Smart #define BG_OP_RAW_MODE 0x8 20506c8eea54SJames Smart 20516c8eea54SJames Smart struct lpfc_pde5 { 20526c8eea54SJames Smart uint32_t word0; 20536c8eea54SJames Smart #define pde5_type_SHIFT 24 20546c8eea54SJames Smart #define pde5_type_MASK 0x000000ff 20556c8eea54SJames Smart #define pde5_type_WORD word0 20566c8eea54SJames Smart #define pde5_rsvd0_SHIFT 0 20576c8eea54SJames Smart #define pde5_rsvd0_MASK 0x00ffffff 20586c8eea54SJames Smart #define pde5_rsvd0_WORD word0 20596c8eea54SJames Smart uint32_t reftag; /* Reference Tag Value */ 20606c8eea54SJames Smart uint32_t reftagtr; /* Reference Tag Translation Value */ 206181301a9bSJames Smart }; 206281301a9bSJames Smart 20636c8eea54SJames Smart struct lpfc_pde6 { 20646c8eea54SJames Smart uint32_t word0; 20656c8eea54SJames Smart #define pde6_type_SHIFT 24 20666c8eea54SJames Smart #define pde6_type_MASK 0x000000ff 20676c8eea54SJames Smart #define pde6_type_WORD word0 20686c8eea54SJames Smart #define pde6_rsvd0_SHIFT 0 20696c8eea54SJames Smart #define pde6_rsvd0_MASK 0x00ffffff 20706c8eea54SJames Smart #define pde6_rsvd0_WORD word0 20716c8eea54SJames Smart uint32_t word1; 20726c8eea54SJames Smart #define pde6_rsvd1_SHIFT 26 20736c8eea54SJames Smart #define pde6_rsvd1_MASK 0x0000003f 20746c8eea54SJames Smart #define pde6_rsvd1_WORD word1 20756c8eea54SJames Smart #define pde6_na_SHIFT 25 20766c8eea54SJames Smart #define pde6_na_MASK 0x00000001 20776c8eea54SJames Smart #define pde6_na_WORD word1 20786c8eea54SJames Smart #define pde6_rsvd2_SHIFT 16 20796c8eea54SJames Smart #define pde6_rsvd2_MASK 0x000001FF 20806c8eea54SJames Smart #define pde6_rsvd2_WORD word1 20816c8eea54SJames Smart #define pde6_apptagtr_SHIFT 0 20826c8eea54SJames Smart #define pde6_apptagtr_MASK 0x0000ffff 20836c8eea54SJames Smart #define pde6_apptagtr_WORD word1 20846c8eea54SJames Smart uint32_t word2; 20856c8eea54SJames Smart #define pde6_optx_SHIFT 28 20866c8eea54SJames Smart #define pde6_optx_MASK 0x0000000f 20876c8eea54SJames Smart #define pde6_optx_WORD word2 20886c8eea54SJames Smart #define pde6_oprx_SHIFT 24 20896c8eea54SJames Smart #define pde6_oprx_MASK 0x0000000f 20906c8eea54SJames Smart #define pde6_oprx_WORD word2 20916c8eea54SJames Smart #define pde6_nr_SHIFT 23 20926c8eea54SJames Smart #define pde6_nr_MASK 0x00000001 20936c8eea54SJames Smart #define pde6_nr_WORD word2 20946c8eea54SJames Smart #define pde6_ce_SHIFT 22 20956c8eea54SJames Smart #define pde6_ce_MASK 0x00000001 20966c8eea54SJames Smart #define pde6_ce_WORD word2 20976c8eea54SJames Smart #define pde6_re_SHIFT 21 20986c8eea54SJames Smart #define pde6_re_MASK 0x00000001 20996c8eea54SJames Smart #define pde6_re_WORD word2 21006c8eea54SJames Smart #define pde6_ae_SHIFT 20 21016c8eea54SJames Smart #define pde6_ae_MASK 0x00000001 21026c8eea54SJames Smart #define pde6_ae_WORD word2 21036c8eea54SJames Smart #define pde6_ai_SHIFT 19 21046c8eea54SJames Smart #define pde6_ai_MASK 0x00000001 21056c8eea54SJames Smart #define pde6_ai_WORD word2 21066c8eea54SJames Smart #define pde6_bs_SHIFT 16 21076c8eea54SJames Smart #define pde6_bs_MASK 0x00000007 21086c8eea54SJames Smart #define pde6_bs_WORD word2 21096c8eea54SJames Smart #define pde6_apptagval_SHIFT 0 21106c8eea54SJames Smart #define pde6_apptagval_MASK 0x0000ffff 21116c8eea54SJames Smart #define pde6_apptagval_WORD word2 211281301a9bSJames Smart }; 211381301a9bSJames Smart 21147f86059aSJames Smart struct lpfc_pde7 { 21157f86059aSJames Smart uint32_t word0; 21167f86059aSJames Smart #define pde7_type_SHIFT 24 21177f86059aSJames Smart #define pde7_type_MASK 0x000000ff 21187f86059aSJames Smart #define pde7_type_WORD word0 21197f86059aSJames Smart #define pde7_rsvd0_SHIFT 0 21207f86059aSJames Smart #define pde7_rsvd0_MASK 0x00ffffff 21217f86059aSJames Smart #define pde7_rsvd0_WORD word0 21227f86059aSJames Smart uint32_t addrHigh; 21237f86059aSJames Smart uint32_t addrLow; 21247f86059aSJames Smart }; 212581301a9bSJames Smart 2126dea3101eS /* Structure for MB Command LOAD_SM and DOWN_LOAD */ 2127dea3101eS 2128dea3101eS typedef struct { 2129dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2130dea3101eS uint32_t rsvd2:25; 2131dea3101eS uint32_t acknowledgment:1; 2132dea3101eS uint32_t version:1; 2133dea3101eS uint32_t erase_or_prog:1; 2134dea3101eS uint32_t update_flash:1; 2135dea3101eS uint32_t update_ram:1; 2136dea3101eS uint32_t method:1; 2137dea3101eS uint32_t load_cmplt:1; 2138dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2139dea3101eS uint32_t load_cmplt:1; 2140dea3101eS uint32_t method:1; 2141dea3101eS uint32_t update_ram:1; 2142dea3101eS uint32_t update_flash:1; 2143dea3101eS uint32_t erase_or_prog:1; 2144dea3101eS uint32_t version:1; 2145dea3101eS uint32_t acknowledgment:1; 2146dea3101eS uint32_t rsvd2:25; 2147dea3101eS #endif 2148dea3101eS 2149dea3101eS uint32_t dl_to_adr_low; 2150dea3101eS uint32_t dl_to_adr_high; 2151dea3101eS uint32_t dl_len; 2152dea3101eS union { 2153dea3101eS uint32_t dl_from_mbx_offset; 2154dea3101eS struct ulp_bde dl_from_bde; 2155dea3101eS struct ulp_bde64 dl_from_bde64; 2156dea3101eS } un; 2157dea3101eS 2158dea3101eS } LOAD_SM_VAR; 2159dea3101eS 2160dea3101eS /* Structure for MB Command READ_NVPARM (02) */ 2161dea3101eS 2162dea3101eS typedef struct { 2163dea3101eS uint32_t rsvd1[3]; /* Read as all one's */ 2164dea3101eS uint32_t rsvd2; /* Read as all zero's */ 2165dea3101eS uint32_t portname[2]; /* N_PORT name */ 2166dea3101eS uint32_t nodename[2]; /* NODE name */ 2167dea3101eS 2168dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2169dea3101eS uint32_t pref_DID:24; 2170dea3101eS uint32_t hardAL_PA:8; 2171dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2172dea3101eS uint32_t hardAL_PA:8; 2173dea3101eS uint32_t pref_DID:24; 2174dea3101eS #endif 2175dea3101eS 2176dea3101eS uint32_t rsvd3[21]; /* Read as all one's */ 2177dea3101eS } READ_NV_VAR; 2178dea3101eS 2179dea3101eS /* Structure for MB Command WRITE_NVPARMS (03) */ 2180dea3101eS 2181dea3101eS typedef struct { 2182dea3101eS uint32_t rsvd1[3]; /* Must be all one's */ 2183dea3101eS uint32_t rsvd2; /* Must be all zero's */ 2184dea3101eS uint32_t portname[2]; /* N_PORT name */ 2185dea3101eS uint32_t nodename[2]; /* NODE name */ 2186dea3101eS 2187dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2188dea3101eS uint32_t pref_DID:24; 2189dea3101eS uint32_t hardAL_PA:8; 2190dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2191dea3101eS uint32_t hardAL_PA:8; 2192dea3101eS uint32_t pref_DID:24; 2193dea3101eS #endif 2194dea3101eS 2195dea3101eS uint32_t rsvd3[21]; /* Must be all one's */ 2196dea3101eS } WRITE_NV_VAR; 2197dea3101eS 2198dea3101eS /* Structure for MB Command RUN_BIU_DIAG (04) */ 2199dea3101eS /* Structure for MB Command RUN_BIU_DIAG64 (0x84) */ 2200dea3101eS 2201dea3101eS typedef struct { 2202dea3101eS uint32_t rsvd1; 2203dea3101eS union { 2204dea3101eS struct { 2205dea3101eS struct ulp_bde xmit_bde; 2206dea3101eS struct ulp_bde rcv_bde; 2207dea3101eS } s1; 2208dea3101eS struct { 2209dea3101eS struct ulp_bde64 xmit_bde64; 2210dea3101eS struct ulp_bde64 rcv_bde64; 2211dea3101eS } s2; 2212dea3101eS } un; 2213dea3101eS } BIU_DIAG_VAR; 2214dea3101eS 2215c7495937SJames Smart /* Structure for MB command READ_EVENT_LOG (0x38) */ 2216c7495937SJames Smart struct READ_EVENT_LOG_VAR { 2217c7495937SJames Smart uint32_t word1; 2218c7495937SJames Smart #define lpfc_event_log_SHIFT 29 2219c7495937SJames Smart #define lpfc_event_log_MASK 0x00000001 2220c7495937SJames Smart #define lpfc_event_log_WORD word1 2221c7495937SJames Smart #define USE_MAILBOX_RESPONSE 1 2222c7495937SJames Smart uint32_t offset; 2223c7495937SJames Smart struct ulp_bde64 rcv_bde64; 2224c7495937SJames Smart }; 2225c7495937SJames Smart 2226dea3101eS /* Structure for MB Command INIT_LINK (05) */ 2227dea3101eS 2228dea3101eS typedef struct { 2229dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2230dea3101eS uint32_t rsvd1:24; 2231dea3101eS uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */ 2232dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2233dea3101eS uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */ 2234dea3101eS uint32_t rsvd1:24; 2235dea3101eS #endif 2236dea3101eS 2237dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2238dea3101eS uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */ 2239dea3101eS uint8_t rsvd2; 2240dea3101eS uint16_t link_flags; 2241dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2242dea3101eS uint16_t link_flags; 2243dea3101eS uint8_t rsvd2; 2244dea3101eS uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */ 2245dea3101eS #endif 2246dea3101eS 2247dea3101eS #define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */ 22481b51197dSJames Smart #define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */ 2249dea3101eS #define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */ 2250dea3101eS #define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */ 2251dea3101eS #define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */ 2252ed957684SJames Smart #define FLAGS_UNREG_LOGIN_ALL 0x08 /* UNREG_LOGIN all on link down */ 2253dea3101eS #define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */ 2254dea3101eS 2255dea3101eS #define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */ 2256dea3101eS #define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */ 22574b0b91d4SJames Smart #define FLAGS_IMED_ABORT 0x04000 /* Bit 14 */ 2258dea3101eS 2259dea3101eS uint32_t link_speed; 226076a95d75SJames Smart #define LINK_SPEED_AUTO 0x0 /* Auto selection */ 226176a95d75SJames Smart #define LINK_SPEED_1G 0x1 /* 1 Gigabaud */ 226276a95d75SJames Smart #define LINK_SPEED_2G 0x2 /* 2 Gigabaud */ 226376a95d75SJames Smart #define LINK_SPEED_4G 0x4 /* 4 Gigabaud */ 226476a95d75SJames Smart #define LINK_SPEED_8G 0x8 /* 8 Gigabaud */ 226576a95d75SJames Smart #define LINK_SPEED_10G 0x10 /* 10 Gigabaud */ 226676a95d75SJames Smart #define LINK_SPEED_16G 0x11 /* 16 Gigabaud */ 2267d38dd52cSJames Smart #define LINK_SPEED_32G 0x14 /* 32 Gigabaud */ 2268fbd8a6baSJames Smart #define LINK_SPEED_64G 0x17 /* 64 Gigabaud */ 2269fbd8a6baSJames Smart #define LINK_SPEED_128G 0x1A /* 128 Gigabaud */ 2270fbd8a6baSJames Smart #define LINK_SPEED_256G 0x1D /* 256 Gigabaud */ 2271dea3101eS 2272dea3101eS } INIT_LINK_VAR; 2273dea3101eS 2274dea3101eS /* Structure for MB Command DOWN_LINK (06) */ 2275dea3101eS 2276dea3101eS typedef struct { 2277dea3101eS uint32_t rsvd1; 2278dea3101eS } DOWN_LINK_VAR; 2279dea3101eS 2280dea3101eS /* Structure for MB Command CONFIG_LINK (07) */ 2281dea3101eS 2282dea3101eS typedef struct { 2283dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2284dea3101eS uint32_t cr:1; 2285dea3101eS uint32_t ci:1; 2286dea3101eS uint32_t cr_delay:6; 2287dea3101eS uint32_t cr_count:8; 2288dea3101eS uint32_t rsvd1:8; 2289dea3101eS uint32_t MaxBBC:8; 2290dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2291dea3101eS uint32_t MaxBBC:8; 2292dea3101eS uint32_t rsvd1:8; 2293dea3101eS uint32_t cr_count:8; 2294dea3101eS uint32_t cr_delay:6; 2295dea3101eS uint32_t ci:1; 2296dea3101eS uint32_t cr:1; 2297dea3101eS #endif 2298dea3101eS 2299dea3101eS uint32_t myId; 2300dea3101eS uint32_t rsvd2; 2301dea3101eS uint32_t edtov; 2302dea3101eS uint32_t arbtov; 2303dea3101eS uint32_t ratov; 2304dea3101eS uint32_t rttov; 2305dea3101eS uint32_t altov; 2306dea3101eS uint32_t crtov; 230744fd7fe3SJames Smart 230844fd7fe3SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 230944fd7fe3SJames Smart uint32_t rsvd4:19; 231044fd7fe3SJames Smart uint32_t cscn:1; 231144fd7fe3SJames Smart uint32_t bbscn:4; 231244fd7fe3SJames Smart uint32_t rsvd3:8; 231344fd7fe3SJames Smart #else /* __LITTLE_ENDIAN_BITFIELD */ 231444fd7fe3SJames Smart uint32_t rsvd3:8; 231544fd7fe3SJames Smart uint32_t bbscn:4; 231644fd7fe3SJames Smart uint32_t cscn:1; 231744fd7fe3SJames Smart uint32_t rsvd4:19; 231844fd7fe3SJames Smart #endif 231944fd7fe3SJames Smart 2320dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2321dea3101eS uint32_t rrq_enable:1; 2322dea3101eS uint32_t rrq_immed:1; 232344fd7fe3SJames Smart uint32_t rsvd5:29; 2324dea3101eS uint32_t ack0_enable:1; 2325dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2326dea3101eS uint32_t ack0_enable:1; 232744fd7fe3SJames Smart uint32_t rsvd5:29; 2328dea3101eS uint32_t rrq_immed:1; 2329dea3101eS uint32_t rrq_enable:1; 2330dea3101eS #endif 2331dea3101eS } CONFIG_LINK; 2332dea3101eS 2333dea3101eS /* Structure for MB Command PART_SLIM (08) 2334dea3101eS * will be removed since SLI1 is no longer supported! 2335dea3101eS */ 2336dea3101eS typedef struct { 2337dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2338dea3101eS uint16_t offCiocb; 2339dea3101eS uint16_t numCiocb; 2340dea3101eS uint16_t offRiocb; 2341dea3101eS uint16_t numRiocb; 2342dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2343dea3101eS uint16_t numCiocb; 2344dea3101eS uint16_t offCiocb; 2345dea3101eS uint16_t numRiocb; 2346dea3101eS uint16_t offRiocb; 2347dea3101eS #endif 2348dea3101eS } RING_DEF; 2349dea3101eS 2350dea3101eS typedef struct { 2351dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2352dea3101eS uint32_t unused1:24; 2353dea3101eS uint32_t numRing:8; 2354dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2355dea3101eS uint32_t numRing:8; 2356dea3101eS uint32_t unused1:24; 2357dea3101eS #endif 2358dea3101eS 2359dea3101eS RING_DEF ringdef[4]; 2360dea3101eS uint32_t hbainit; 2361dea3101eS } PART_SLIM_VAR; 2362dea3101eS 2363dea3101eS /* Structure for MB Command CONFIG_RING (09) */ 2364dea3101eS 2365dea3101eS typedef struct { 2366dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2367dea3101eS uint32_t unused2:6; 2368dea3101eS uint32_t recvSeq:1; 2369dea3101eS uint32_t recvNotify:1; 2370dea3101eS uint32_t numMask:8; 2371dea3101eS uint32_t profile:8; 2372dea3101eS uint32_t unused1:4; 2373dea3101eS uint32_t ring:4; 2374dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2375dea3101eS uint32_t ring:4; 2376dea3101eS uint32_t unused1:4; 2377dea3101eS uint32_t profile:8; 2378dea3101eS uint32_t numMask:8; 2379dea3101eS uint32_t recvNotify:1; 2380dea3101eS uint32_t recvSeq:1; 2381dea3101eS uint32_t unused2:6; 2382dea3101eS #endif 2383dea3101eS 2384dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2385dea3101eS uint16_t maxRespXchg; 2386dea3101eS uint16_t maxOrigXchg; 2387dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2388dea3101eS uint16_t maxOrigXchg; 2389dea3101eS uint16_t maxRespXchg; 2390dea3101eS #endif 2391dea3101eS 2392dea3101eS RR_REG rrRegs[6]; 2393dea3101eS } CONFIG_RING_VAR; 2394dea3101eS 2395dea3101eS /* Structure for MB Command RESET_RING (10) */ 2396dea3101eS 2397dea3101eS typedef struct { 2398dea3101eS uint32_t ring_no; 2399dea3101eS } RESET_RING_VAR; 2400dea3101eS 2401dea3101eS /* Structure for MB Command READ_CONFIG (11) */ 2402dea3101eS 2403dea3101eS typedef struct { 2404dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2405dea3101eS uint32_t cr:1; 2406dea3101eS uint32_t ci:1; 2407dea3101eS uint32_t cr_delay:6; 2408dea3101eS uint32_t cr_count:8; 2409dea3101eS uint32_t InitBBC:8; 2410dea3101eS uint32_t MaxBBC:8; 2411dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2412dea3101eS uint32_t MaxBBC:8; 2413dea3101eS uint32_t InitBBC:8; 2414dea3101eS uint32_t cr_count:8; 2415dea3101eS uint32_t cr_delay:6; 2416dea3101eS uint32_t ci:1; 2417dea3101eS uint32_t cr:1; 2418dea3101eS #endif 2419dea3101eS 2420dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2421dea3101eS uint32_t topology:8; 2422dea3101eS uint32_t myDid:24; 2423dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2424dea3101eS uint32_t myDid:24; 2425dea3101eS uint32_t topology:8; 2426dea3101eS #endif 2427dea3101eS 2428dea3101eS /* Defines for topology (defined previously) */ 2429dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2430dea3101eS uint32_t AR:1; 2431dea3101eS uint32_t IR:1; 2432dea3101eS uint32_t rsvd1:29; 2433dea3101eS uint32_t ack0:1; 2434dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2435dea3101eS uint32_t ack0:1; 2436dea3101eS uint32_t rsvd1:29; 2437dea3101eS uint32_t IR:1; 2438dea3101eS uint32_t AR:1; 2439dea3101eS #endif 2440dea3101eS 2441dea3101eS uint32_t edtov; 2442dea3101eS uint32_t arbtov; 2443dea3101eS uint32_t ratov; 2444dea3101eS uint32_t rttov; 2445dea3101eS uint32_t altov; 2446dea3101eS uint32_t lmt; 244774b72a59SJamie Wellnitz #define LMT_RESERVED 0x000 /* Not used */ 244874b72a59SJamie Wellnitz #define LMT_1Gb 0x004 244974b72a59SJamie Wellnitz #define LMT_2Gb 0x008 245074b72a59SJamie Wellnitz #define LMT_4Gb 0x040 245174b72a59SJamie Wellnitz #define LMT_8Gb 0x080 245274b72a59SJamie Wellnitz #define LMT_10Gb 0x100 245376a95d75SJames Smart #define LMT_16Gb 0x200 2454d38dd52cSJames Smart #define LMT_32Gb 0x400 2455fbd8a6baSJames Smart #define LMT_64Gb 0x800 2456fbd8a6baSJames Smart #define LMT_128Gb 0x1000 2457fbd8a6baSJames Smart #define LMT_256Gb 0x2000 2458dea3101eS uint32_t rsvd2; 2459dea3101eS uint32_t rsvd3; 2460dea3101eS uint32_t max_xri; 2461dea3101eS uint32_t max_iocb; 2462dea3101eS uint32_t max_rpi; 2463dea3101eS uint32_t avail_xri; 2464dea3101eS uint32_t avail_iocb; 2465dea3101eS uint32_t avail_rpi; 2466858c9f6cSJames Smart uint32_t max_vpi; 2467858c9f6cSJames Smart uint32_t rsvd4; 2468858c9f6cSJames Smart uint32_t rsvd5; 2469858c9f6cSJames Smart uint32_t avail_vpi; 2470dea3101eS } READ_CONFIG_VAR; 2471dea3101eS 2472dea3101eS /* Structure for MB Command READ_RCONFIG (12) */ 2473dea3101eS 2474dea3101eS typedef struct { 2475dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2476dea3101eS uint32_t rsvd2:7; 2477dea3101eS uint32_t recvNotify:1; 2478dea3101eS uint32_t numMask:8; 2479dea3101eS uint32_t profile:8; 2480dea3101eS uint32_t rsvd1:4; 2481dea3101eS uint32_t ring:4; 2482dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2483dea3101eS uint32_t ring:4; 2484dea3101eS uint32_t rsvd1:4; 2485dea3101eS uint32_t profile:8; 2486dea3101eS uint32_t numMask:8; 2487dea3101eS uint32_t recvNotify:1; 2488dea3101eS uint32_t rsvd2:7; 2489dea3101eS #endif 2490dea3101eS 2491dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2492dea3101eS uint16_t maxResp; 2493dea3101eS uint16_t maxOrig; 2494dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2495dea3101eS uint16_t maxOrig; 2496dea3101eS uint16_t maxResp; 2497dea3101eS #endif 2498dea3101eS 2499dea3101eS RR_REG rrRegs[6]; 2500dea3101eS 2501dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2502dea3101eS uint16_t cmdRingOffset; 2503dea3101eS uint16_t cmdEntryCnt; 2504dea3101eS uint16_t rspRingOffset; 2505dea3101eS uint16_t rspEntryCnt; 2506dea3101eS uint16_t nextCmdOffset; 2507dea3101eS uint16_t rsvd3; 2508dea3101eS uint16_t nextRspOffset; 2509dea3101eS uint16_t rsvd4; 2510dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2511dea3101eS uint16_t cmdEntryCnt; 2512dea3101eS uint16_t cmdRingOffset; 2513dea3101eS uint16_t rspEntryCnt; 2514dea3101eS uint16_t rspRingOffset; 2515dea3101eS uint16_t rsvd3; 2516dea3101eS uint16_t nextCmdOffset; 2517dea3101eS uint16_t rsvd4; 2518dea3101eS uint16_t nextRspOffset; 2519dea3101eS #endif 2520dea3101eS } READ_RCONF_VAR; 2521dea3101eS 2522dea3101eS /* Structure for MB Command READ_SPARM (13) */ 2523dea3101eS /* Structure for MB Command READ_SPARM64 (0x8D) */ 2524dea3101eS 2525dea3101eS typedef struct { 2526dea3101eS uint32_t rsvd1; 2527dea3101eS uint32_t rsvd2; 2528dea3101eS union { 2529dea3101eS struct ulp_bde sp; /* This BDE points to struct serv_parm 2530dea3101eS structure */ 2531dea3101eS struct ulp_bde64 sp64; 2532dea3101eS } un; 2533ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 2534ed957684SJames Smart uint16_t rsvd3; 2535ed957684SJames Smart uint16_t vpi; 2536ed957684SJames Smart #else /* __LITTLE_ENDIAN_BITFIELD */ 2537ed957684SJames Smart uint16_t vpi; 2538ed957684SJames Smart uint16_t rsvd3; 2539ed957684SJames Smart #endif 2540dea3101eS } READ_SPARM_VAR; 2541dea3101eS 2542dea3101eS /* Structure for MB Command READ_STATUS (14) */ 2543dea3101eS 2544dea3101eS typedef struct { 2545dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2546dea3101eS uint32_t rsvd1:31; 2547dea3101eS uint32_t clrCounters:1; 2548dea3101eS uint16_t activeXriCnt; 2549dea3101eS uint16_t activeRpiCnt; 2550dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2551dea3101eS uint32_t clrCounters:1; 2552dea3101eS uint32_t rsvd1:31; 2553dea3101eS uint16_t activeRpiCnt; 2554dea3101eS uint16_t activeXriCnt; 2555dea3101eS #endif 2556dea3101eS 2557dea3101eS uint32_t xmitByteCnt; 2558dea3101eS uint32_t rcvByteCnt; 2559dea3101eS uint32_t xmitFrameCnt; 2560dea3101eS uint32_t rcvFrameCnt; 2561dea3101eS uint32_t xmitSeqCnt; 2562dea3101eS uint32_t rcvSeqCnt; 2563dea3101eS uint32_t totalOrigExchanges; 2564dea3101eS uint32_t totalRespExchanges; 2565dea3101eS uint32_t rcvPbsyCnt; 2566dea3101eS uint32_t rcvFbsyCnt; 2567dea3101eS } READ_STATUS_VAR; 2568dea3101eS 2569dea3101eS /* Structure for MB Command READ_RPI (15) */ 2570dea3101eS /* Structure for MB Command READ_RPI64 (0x8F) */ 2571dea3101eS 2572dea3101eS typedef struct { 2573dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2574dea3101eS uint16_t nextRpi; 2575dea3101eS uint16_t reqRpi; 2576dea3101eS uint32_t rsvd2:8; 2577dea3101eS uint32_t DID:24; 2578dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2579dea3101eS uint16_t reqRpi; 2580dea3101eS uint16_t nextRpi; 2581dea3101eS uint32_t DID:24; 2582dea3101eS uint32_t rsvd2:8; 2583dea3101eS #endif 2584dea3101eS 2585dea3101eS union { 2586dea3101eS struct ulp_bde sp; 2587dea3101eS struct ulp_bde64 sp64; 2588dea3101eS } un; 2589dea3101eS 2590dea3101eS } READ_RPI_VAR; 2591dea3101eS 2592dea3101eS /* Structure for MB Command READ_XRI (16) */ 2593dea3101eS 2594dea3101eS typedef struct { 2595dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2596dea3101eS uint16_t nextXri; 2597dea3101eS uint16_t reqXri; 2598dea3101eS uint16_t rsvd1; 2599dea3101eS uint16_t rpi; 2600dea3101eS uint32_t rsvd2:8; 2601dea3101eS uint32_t DID:24; 2602dea3101eS uint32_t rsvd3:8; 2603dea3101eS uint32_t SID:24; 2604dea3101eS uint32_t rsvd4; 2605dea3101eS uint8_t seqId; 2606dea3101eS uint8_t rsvd5; 2607dea3101eS uint16_t seqCount; 2608dea3101eS uint16_t oxId; 2609dea3101eS uint16_t rxId; 2610dea3101eS uint32_t rsvd6:30; 2611dea3101eS uint32_t si:1; 2612dea3101eS uint32_t exchOrig:1; 2613dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2614dea3101eS uint16_t reqXri; 2615dea3101eS uint16_t nextXri; 2616dea3101eS uint16_t rpi; 2617dea3101eS uint16_t rsvd1; 2618dea3101eS uint32_t DID:24; 2619dea3101eS uint32_t rsvd2:8; 2620dea3101eS uint32_t SID:24; 2621dea3101eS uint32_t rsvd3:8; 2622dea3101eS uint32_t rsvd4; 2623dea3101eS uint16_t seqCount; 2624dea3101eS uint8_t rsvd5; 2625dea3101eS uint8_t seqId; 2626dea3101eS uint16_t rxId; 2627dea3101eS uint16_t oxId; 2628dea3101eS uint32_t exchOrig:1; 2629dea3101eS uint32_t si:1; 2630dea3101eS uint32_t rsvd6:30; 2631dea3101eS #endif 2632dea3101eS } READ_XRI_VAR; 2633dea3101eS 2634dea3101eS /* Structure for MB Command READ_REV (17) */ 2635dea3101eS 2636dea3101eS typedef struct { 2637dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2638dea3101eS uint32_t cv:1; 2639dea3101eS uint32_t rr:1; 2640ed957684SJames Smart uint32_t rsvd2:2; 2641ed957684SJames Smart uint32_t v3req:1; 2642ed957684SJames Smart uint32_t v3rsp:1; 2643ed957684SJames Smart uint32_t rsvd1:25; 2644dea3101eS uint32_t rv:1; 2645dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2646dea3101eS uint32_t rv:1; 2647ed957684SJames Smart uint32_t rsvd1:25; 2648ed957684SJames Smart uint32_t v3rsp:1; 2649ed957684SJames Smart uint32_t v3req:1; 2650ed957684SJames Smart uint32_t rsvd2:2; 2651dea3101eS uint32_t rr:1; 2652dea3101eS uint32_t cv:1; 2653dea3101eS #endif 2654dea3101eS 2655dea3101eS uint32_t biuRev; 2656dea3101eS uint32_t smRev; 2657dea3101eS union { 2658dea3101eS uint32_t smFwRev; 2659dea3101eS struct { 2660dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2661dea3101eS uint8_t ProgType; 2662dea3101eS uint8_t ProgId; 2663dea3101eS uint16_t ProgVer:4; 2664dea3101eS uint16_t ProgRev:4; 2665dea3101eS uint16_t ProgFixLvl:2; 2666dea3101eS uint16_t ProgDistType:2; 2667dea3101eS uint16_t DistCnt:4; 2668dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2669dea3101eS uint16_t DistCnt:4; 2670dea3101eS uint16_t ProgDistType:2; 2671dea3101eS uint16_t ProgFixLvl:2; 2672dea3101eS uint16_t ProgRev:4; 2673dea3101eS uint16_t ProgVer:4; 2674dea3101eS uint8_t ProgId; 2675dea3101eS uint8_t ProgType; 2676dea3101eS #endif 2677dea3101eS 2678dea3101eS } b; 2679dea3101eS } un; 2680dea3101eS uint32_t endecRev; 2681dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2682dea3101eS uint8_t feaLevelHigh; 2683dea3101eS uint8_t feaLevelLow; 2684dea3101eS uint8_t fcphHigh; 2685dea3101eS uint8_t fcphLow; 2686dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2687dea3101eS uint8_t fcphLow; 2688dea3101eS uint8_t fcphHigh; 2689dea3101eS uint8_t feaLevelLow; 2690dea3101eS uint8_t feaLevelHigh; 2691dea3101eS #endif 2692dea3101eS 2693dea3101eS uint32_t postKernRev; 2694dea3101eS uint32_t opFwRev; 2695dea3101eS uint8_t opFwName[16]; 2696dea3101eS uint32_t sli1FwRev; 2697dea3101eS uint8_t sli1FwName[16]; 2698dea3101eS uint32_t sli2FwRev; 2699dea3101eS uint8_t sli2FwName[16]; 2700ed957684SJames Smart uint32_t sli3Feat; 2701ed957684SJames Smart uint32_t RandomData[6]; 2702dea3101eS } READ_REV_VAR; 2703dea3101eS 2704dea3101eS /* Structure for MB Command READ_LINK_STAT (18) */ 2705dea3101eS 2706dea3101eS typedef struct { 27074258e98eSJames Smart uint32_t word0; 27084258e98eSJames Smart 27094258e98eSJames Smart #define lpfc_read_link_stat_rec_SHIFT 0 27104258e98eSJames Smart #define lpfc_read_link_stat_rec_MASK 0x1 27114258e98eSJames Smart #define lpfc_read_link_stat_rec_WORD word0 27124258e98eSJames Smart 27134258e98eSJames Smart #define lpfc_read_link_stat_gec_SHIFT 1 27144258e98eSJames Smart #define lpfc_read_link_stat_gec_MASK 0x1 27154258e98eSJames Smart #define lpfc_read_link_stat_gec_WORD word0 27164258e98eSJames Smart 27174258e98eSJames Smart #define lpfc_read_link_stat_w02oftow23of_SHIFT 2 27184258e98eSJames Smart #define lpfc_read_link_stat_w02oftow23of_MASK 0x3FFFFF 27194258e98eSJames Smart #define lpfc_read_link_stat_w02oftow23of_WORD word0 27204258e98eSJames Smart 27214258e98eSJames Smart #define lpfc_read_link_stat_rsvd_SHIFT 24 27224258e98eSJames Smart #define lpfc_read_link_stat_rsvd_MASK 0x1F 27234258e98eSJames Smart #define lpfc_read_link_stat_rsvd_WORD word0 27244258e98eSJames Smart 27254258e98eSJames Smart #define lpfc_read_link_stat_gec2_SHIFT 29 27264258e98eSJames Smart #define lpfc_read_link_stat_gec2_MASK 0x1 27274258e98eSJames Smart #define lpfc_read_link_stat_gec2_WORD word0 27284258e98eSJames Smart 27294258e98eSJames Smart #define lpfc_read_link_stat_clrc_SHIFT 30 27304258e98eSJames Smart #define lpfc_read_link_stat_clrc_MASK 0x1 27314258e98eSJames Smart #define lpfc_read_link_stat_clrc_WORD word0 27324258e98eSJames Smart 27334258e98eSJames Smart #define lpfc_read_link_stat_clof_SHIFT 31 27344258e98eSJames Smart #define lpfc_read_link_stat_clof_MASK 0x1 27354258e98eSJames Smart #define lpfc_read_link_stat_clof_WORD word0 27364258e98eSJames Smart 2737dea3101eS uint32_t linkFailureCnt; 2738dea3101eS uint32_t lossSyncCnt; 2739dea3101eS uint32_t lossSignalCnt; 2740dea3101eS uint32_t primSeqErrCnt; 2741dea3101eS uint32_t invalidXmitWord; 2742dea3101eS uint32_t crcCnt; 2743dea3101eS uint32_t primSeqTimeout; 2744dea3101eS uint32_t elasticOverrun; 2745dea3101eS uint32_t arbTimeout; 27464258e98eSJames Smart uint32_t advRecBufCredit; 27474258e98eSJames Smart uint32_t curRecBufCredit; 27484258e98eSJames Smart uint32_t advTransBufCredit; 27494258e98eSJames Smart uint32_t curTransBufCredit; 27504258e98eSJames Smart uint32_t recEofCount; 27514258e98eSJames Smart uint32_t recEofdtiCount; 27524258e98eSJames Smart uint32_t recEofniCount; 27534258e98eSJames Smart uint32_t recSofcount; 27544258e98eSJames Smart uint32_t rsvd1; 27554258e98eSJames Smart uint32_t rsvd2; 27564258e98eSJames Smart uint32_t recDrpXriCount; 27574258e98eSJames Smart uint32_t fecCorrBlkCount; 27584258e98eSJames Smart uint32_t fecUncorrBlkCount; 2759dea3101eS } READ_LNK_VAR; 2760dea3101eS 2761dea3101eS /* Structure for MB Command REG_LOGIN (19) */ 2762dea3101eS /* Structure for MB Command REG_LOGIN64 (0x93) */ 2763dea3101eS 2764dea3101eS typedef struct { 2765dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2766dea3101eS uint16_t rsvd1; 2767dea3101eS uint16_t rpi; 2768dea3101eS uint32_t rsvd2:8; 2769dea3101eS uint32_t did:24; 2770dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2771dea3101eS uint16_t rpi; 2772dea3101eS uint16_t rsvd1; 2773dea3101eS uint32_t did:24; 2774dea3101eS uint32_t rsvd2:8; 2775dea3101eS #endif 2776dea3101eS 2777dea3101eS union { 2778dea3101eS struct ulp_bde sp; 2779dea3101eS struct ulp_bde64 sp64; 2780dea3101eS } un; 2781dea3101eS 2782ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 2783ed957684SJames Smart uint16_t rsvd6; 2784ed957684SJames Smart uint16_t vpi; 2785ed957684SJames Smart #else /* __LITTLE_ENDIAN_BITFIELD */ 2786ed957684SJames Smart uint16_t vpi; 2787ed957684SJames Smart uint16_t rsvd6; 2788ed957684SJames Smart #endif 2789ed957684SJames Smart 2790dea3101eS } REG_LOGIN_VAR; 2791dea3101eS 2792dea3101eS /* Word 30 contents for REG_LOGIN */ 2793dea3101eS typedef union { 2794dea3101eS struct { 2795dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2796dea3101eS uint16_t rsvd1:12; 2797dea3101eS uint16_t wd30_class:4; 2798dea3101eS uint16_t xri; 2799dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2800dea3101eS uint16_t xri; 2801dea3101eS uint16_t wd30_class:4; 2802dea3101eS uint16_t rsvd1:12; 2803dea3101eS #endif 2804dea3101eS } f; 2805dea3101eS uint32_t word; 2806dea3101eS } REG_WD30; 2807dea3101eS 2808dea3101eS /* Structure for MB Command UNREG_LOGIN (20) */ 2809dea3101eS 2810dea3101eS typedef struct { 2811dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2812dea3101eS uint16_t rsvd1; 2813dea3101eS uint16_t rpi; 2814ed957684SJames Smart uint32_t rsvd2; 2815ed957684SJames Smart uint32_t rsvd3; 2816ed957684SJames Smart uint32_t rsvd4; 2817ed957684SJames Smart uint32_t rsvd5; 2818ed957684SJames Smart uint16_t rsvd6; 2819ed957684SJames Smart uint16_t vpi; 2820dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 2821dea3101eS uint16_t rpi; 2822dea3101eS uint16_t rsvd1; 2823ed957684SJames Smart uint32_t rsvd2; 2824ed957684SJames Smart uint32_t rsvd3; 2825ed957684SJames Smart uint32_t rsvd4; 2826ed957684SJames Smart uint32_t rsvd5; 2827ed957684SJames Smart uint16_t vpi; 2828ed957684SJames Smart uint16_t rsvd6; 2829dea3101eS #endif 2830dea3101eS } UNREG_LOGIN_VAR; 2831dea3101eS 283292d7f7b0SJames Smart /* Structure for MB Command REG_VPI (0x96) */ 283392d7f7b0SJames Smart typedef struct { 283492d7f7b0SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 283592d7f7b0SJames Smart uint32_t rsvd1; 283638b92ef8SJames Smart uint32_t rsvd2:7; 283738b92ef8SJames Smart uint32_t upd:1; 283892d7f7b0SJames Smart uint32_t sid:24; 2839c868595dSJames Smart uint32_t wwn[2]; 284092d7f7b0SJames Smart uint32_t rsvd5; 2841da0436e9SJames Smart uint16_t vfi; 284292d7f7b0SJames Smart uint16_t vpi; 284392d7f7b0SJames Smart #else /* __LITTLE_ENDIAN */ 284492d7f7b0SJames Smart uint32_t rsvd1; 284592d7f7b0SJames Smart uint32_t sid:24; 284638b92ef8SJames Smart uint32_t upd:1; 284738b92ef8SJames Smart uint32_t rsvd2:7; 2848c868595dSJames Smart uint32_t wwn[2]; 284992d7f7b0SJames Smart uint32_t rsvd5; 285092d7f7b0SJames Smart uint16_t vpi; 2851da0436e9SJames Smart uint16_t vfi; 285292d7f7b0SJames Smart #endif 285392d7f7b0SJames Smart } REG_VPI_VAR; 285492d7f7b0SJames Smart 285592d7f7b0SJames Smart /* Structure for MB Command UNREG_VPI (0x97) */ 285692d7f7b0SJames Smart typedef struct { 285792d7f7b0SJames Smart uint32_t rsvd1; 28586669f9bbSJames Smart #ifdef __BIG_ENDIAN_BITFIELD 28596669f9bbSJames Smart uint16_t rsvd2; 28606669f9bbSJames Smart uint16_t sli4_vpi; 28616669f9bbSJames Smart #else /* __LITTLE_ENDIAN */ 28626669f9bbSJames Smart uint16_t sli4_vpi; 28636669f9bbSJames Smart uint16_t rsvd2; 28646669f9bbSJames Smart #endif 286592d7f7b0SJames Smart uint32_t rsvd3; 286692d7f7b0SJames Smart uint32_t rsvd4; 286792d7f7b0SJames Smart uint32_t rsvd5; 286892d7f7b0SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 286992d7f7b0SJames Smart uint16_t rsvd6; 287092d7f7b0SJames Smart uint16_t vpi; 287192d7f7b0SJames Smart #else /* __LITTLE_ENDIAN */ 287292d7f7b0SJames Smart uint16_t vpi; 287392d7f7b0SJames Smart uint16_t rsvd6; 287492d7f7b0SJames Smart #endif 287592d7f7b0SJames Smart } UNREG_VPI_VAR; 287692d7f7b0SJames Smart 2877dea3101eS /* Structure for MB Command UNREG_D_ID (0x23) */ 2878dea3101eS 2879dea3101eS typedef struct { 2880dea3101eS uint32_t did; 2881ed957684SJames Smart uint32_t rsvd2; 2882ed957684SJames Smart uint32_t rsvd3; 2883ed957684SJames Smart uint32_t rsvd4; 2884ed957684SJames Smart uint32_t rsvd5; 2885ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 2886ed957684SJames Smart uint16_t rsvd6; 2887ed957684SJames Smart uint16_t vpi; 2888ed957684SJames Smart #else 2889ed957684SJames Smart uint16_t vpi; 2890ed957684SJames Smart uint16_t rsvd6; 2891ed957684SJames Smart #endif 2892dea3101eS } UNREG_D_ID_VAR; 2893dea3101eS 289476a95d75SJames Smart /* Structure for MB Command READ_TOPOLOGY (0x95) */ 289576a95d75SJames Smart struct lpfc_mbx_read_top { 2896dea3101eS uint32_t eventTag; /* Event tag */ 289776a95d75SJames Smart uint32_t word2; 289876a95d75SJames Smart #define lpfc_mbx_read_top_fa_SHIFT 12 289976a95d75SJames Smart #define lpfc_mbx_read_top_fa_MASK 0x00000001 290076a95d75SJames Smart #define lpfc_mbx_read_top_fa_WORD word2 290176a95d75SJames Smart #define lpfc_mbx_read_top_mm_SHIFT 11 290276a95d75SJames Smart #define lpfc_mbx_read_top_mm_MASK 0x00000001 290376a95d75SJames Smart #define lpfc_mbx_read_top_mm_WORD word2 290476a95d75SJames Smart #define lpfc_mbx_read_top_pb_SHIFT 9 290576a95d75SJames Smart #define lpfc_mbx_read_top_pb_MASK 0X00000001 290676a95d75SJames Smart #define lpfc_mbx_read_top_pb_WORD word2 290776a95d75SJames Smart #define lpfc_mbx_read_top_il_SHIFT 8 290876a95d75SJames Smart #define lpfc_mbx_read_top_il_MASK 0x00000001 290976a95d75SJames Smart #define lpfc_mbx_read_top_il_WORD word2 291076a95d75SJames Smart #define lpfc_mbx_read_top_att_type_SHIFT 0 291176a95d75SJames Smart #define lpfc_mbx_read_top_att_type_MASK 0x000000FF 291276a95d75SJames Smart #define lpfc_mbx_read_top_att_type_WORD word2 291376a95d75SJames Smart #define LPFC_ATT_RESERVED 0x00 /* Reserved - attType */ 291476a95d75SJames Smart #define LPFC_ATT_LINK_UP 0x01 /* Link is up */ 291576a95d75SJames Smart #define LPFC_ATT_LINK_DOWN 0x02 /* Link is down */ 2916aeb3c817SJames Smart #define LPFC_ATT_UNEXP_WWPN 0x06 /* Link is down Unexpected WWWPN */ 291776a95d75SJames Smart uint32_t word3; 291876a95d75SJames Smart #define lpfc_mbx_read_top_alpa_granted_SHIFT 24 291976a95d75SJames Smart #define lpfc_mbx_read_top_alpa_granted_MASK 0x000000FF 292076a95d75SJames Smart #define lpfc_mbx_read_top_alpa_granted_WORD word3 292176a95d75SJames Smart #define lpfc_mbx_read_top_lip_alps_SHIFT 16 292276a95d75SJames Smart #define lpfc_mbx_read_top_lip_alps_MASK 0x000000FF 292376a95d75SJames Smart #define lpfc_mbx_read_top_lip_alps_WORD word3 292476a95d75SJames Smart #define lpfc_mbx_read_top_lip_type_SHIFT 8 292576a95d75SJames Smart #define lpfc_mbx_read_top_lip_type_MASK 0x000000FF 292676a95d75SJames Smart #define lpfc_mbx_read_top_lip_type_WORD word3 292776a95d75SJames Smart #define lpfc_mbx_read_top_topology_SHIFT 0 292876a95d75SJames Smart #define lpfc_mbx_read_top_topology_MASK 0x000000FF 292976a95d75SJames Smart #define lpfc_mbx_read_top_topology_WORD word3 293076a95d75SJames Smart #define LPFC_TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */ 293176a95d75SJames Smart #define LPFC_TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */ 293276a95d75SJames Smart #define LPFC_TOPOLOGY_MM 0x05 /* maint mode zephtr to menlo */ 2933dea3101eS /* store the LILP AL_PA position map into */ 2934dea3101eS struct ulp_bde64 lilpBde64; 293576a95d75SJames Smart #define LPFC_ALPA_MAP_SIZE 128 293676a95d75SJames Smart uint32_t word7; 293776a95d75SJames Smart #define lpfc_mbx_read_top_ld_lu_SHIFT 31 293876a95d75SJames Smart #define lpfc_mbx_read_top_ld_lu_MASK 0x00000001 293976a95d75SJames Smart #define lpfc_mbx_read_top_ld_lu_WORD word7 294076a95d75SJames Smart #define lpfc_mbx_read_top_ld_tf_SHIFT 30 294176a95d75SJames Smart #define lpfc_mbx_read_top_ld_tf_MASK 0x00000001 294276a95d75SJames Smart #define lpfc_mbx_read_top_ld_tf_WORD word7 294376a95d75SJames Smart #define lpfc_mbx_read_top_ld_link_spd_SHIFT 8 294476a95d75SJames Smart #define lpfc_mbx_read_top_ld_link_spd_MASK 0x000000FF 294576a95d75SJames Smart #define lpfc_mbx_read_top_ld_link_spd_WORD word7 294676a95d75SJames Smart #define lpfc_mbx_read_top_ld_nl_port_SHIFT 4 294776a95d75SJames Smart #define lpfc_mbx_read_top_ld_nl_port_MASK 0x0000000F 294876a95d75SJames Smart #define lpfc_mbx_read_top_ld_nl_port_WORD word7 294976a95d75SJames Smart #define lpfc_mbx_read_top_ld_tx_SHIFT 2 295076a95d75SJames Smart #define lpfc_mbx_read_top_ld_tx_MASK 0x00000003 295176a95d75SJames Smart #define lpfc_mbx_read_top_ld_tx_WORD word7 295276a95d75SJames Smart #define lpfc_mbx_read_top_ld_rx_SHIFT 0 295376a95d75SJames Smart #define lpfc_mbx_read_top_ld_rx_MASK 0x00000003 295476a95d75SJames Smart #define lpfc_mbx_read_top_ld_rx_WORD word7 295576a95d75SJames Smart uint32_t word8; 295676a95d75SJames Smart #define lpfc_mbx_read_top_lu_SHIFT 31 295776a95d75SJames Smart #define lpfc_mbx_read_top_lu_MASK 0x00000001 295876a95d75SJames Smart #define lpfc_mbx_read_top_lu_WORD word8 295976a95d75SJames Smart #define lpfc_mbx_read_top_tf_SHIFT 30 296076a95d75SJames Smart #define lpfc_mbx_read_top_tf_MASK 0x00000001 296176a95d75SJames Smart #define lpfc_mbx_read_top_tf_WORD word8 296276a95d75SJames Smart #define lpfc_mbx_read_top_link_spd_SHIFT 8 296376a95d75SJames Smart #define lpfc_mbx_read_top_link_spd_MASK 0x000000FF 296476a95d75SJames Smart #define lpfc_mbx_read_top_link_spd_WORD word8 296576a95d75SJames Smart #define lpfc_mbx_read_top_nl_port_SHIFT 4 296676a95d75SJames Smart #define lpfc_mbx_read_top_nl_port_MASK 0x0000000F 296776a95d75SJames Smart #define lpfc_mbx_read_top_nl_port_WORD word8 296876a95d75SJames Smart #define lpfc_mbx_read_top_tx_SHIFT 2 296976a95d75SJames Smart #define lpfc_mbx_read_top_tx_MASK 0x00000003 297076a95d75SJames Smart #define lpfc_mbx_read_top_tx_WORD word8 297176a95d75SJames Smart #define lpfc_mbx_read_top_rx_SHIFT 0 297276a95d75SJames Smart #define lpfc_mbx_read_top_rx_MASK 0x00000003 297376a95d75SJames Smart #define lpfc_mbx_read_top_rx_WORD word8 297476a95d75SJames Smart #define LPFC_LINK_SPEED_UNKNOWN 0x0 297576a95d75SJames Smart #define LPFC_LINK_SPEED_1GHZ 0x04 297676a95d75SJames Smart #define LPFC_LINK_SPEED_2GHZ 0x08 297776a95d75SJames Smart #define LPFC_LINK_SPEED_4GHZ 0x10 297876a95d75SJames Smart #define LPFC_LINK_SPEED_8GHZ 0x20 297976a95d75SJames Smart #define LPFC_LINK_SPEED_10GHZ 0x40 298076a95d75SJames Smart #define LPFC_LINK_SPEED_16GHZ 0x80 2981d38dd52cSJames Smart #define LPFC_LINK_SPEED_32GHZ 0x90 2982fbd8a6baSJames Smart #define LPFC_LINK_SPEED_64GHZ 0xA0 2983fbd8a6baSJames Smart #define LPFC_LINK_SPEED_128GHZ 0xB0 2984fbd8a6baSJames Smart #define LPFC_LINK_SPEED_256GHZ 0xC0 298576a95d75SJames Smart }; 2986dea3101eS 2987dea3101eS /* Structure for MB Command CLEAR_LA (22) */ 2988dea3101eS 2989dea3101eS typedef struct { 2990dea3101eS uint32_t eventTag; /* Event tag */ 2991dea3101eS uint32_t rsvd1; 2992dea3101eS } CLEAR_LA_VAR; 2993dea3101eS 2994dea3101eS /* Structure for MB Command DUMP */ 2995dea3101eS 2996dea3101eS typedef struct { 2997dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 2998dea3101eS uint32_t rsvd:25; 2999dea3101eS uint32_t ra:1; 3000dea3101eS uint32_t co:1; 3001dea3101eS uint32_t cv:1; 3002dea3101eS uint32_t type:4; 3003dea3101eS uint32_t entry_index:16; 3004dea3101eS uint32_t region_id:16; 3005dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3006dea3101eS uint32_t type:4; 3007dea3101eS uint32_t cv:1; 3008dea3101eS uint32_t co:1; 3009dea3101eS uint32_t ra:1; 3010dea3101eS uint32_t rsvd:25; 3011dea3101eS uint32_t region_id:16; 3012dea3101eS uint32_t entry_index:16; 3013dea3101eS #endif 3014dea3101eS 3015da0436e9SJames Smart uint32_t sli4_length; 3016dea3101eS uint32_t word_cnt; 3017dea3101eS uint32_t resp_offset; 3018dea3101eS } DUMP_VAR; 3019dea3101eS 3020dea3101eS #define DMP_MEM_REG 0x1 3021dea3101eS #define DMP_NV_PARAMS 0x2 30223ef6d24cSJames Smart #define DMP_LMSD 0x3 /* Link Module Serial Data */ 30233ef6d24cSJames Smart #define DMP_WELL_KNOWN 0x4 3024dea3101eS 3025dea3101eS #define DMP_REGION_VPD 0xe 3026dea3101eS #define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */ 3027dea3101eS #define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */ 3028dea3101eS #define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */ 3029dea3101eS 3030da0436e9SJames Smart #define DMP_REGION_VPORT 0x16 /* VPort info region */ 3031da0436e9SJames Smart #define DMP_VPORT_REGION_SIZE 0x200 3032da0436e9SJames Smart #define DMP_MBOX_OFFSET_WORD 0x5 3033da0436e9SJames Smart 3034a0c87cbdSJames Smart #define DMP_REGION_23 0x17 /* fcoe param and port state region */ 3035a0c87cbdSJames Smart #define DMP_RGN23_SIZE 0x400 3036da0436e9SJames Smart 303797207482SJames Smart #define WAKE_UP_PARMS_REGION_ID 4 303897207482SJames Smart #define WAKE_UP_PARMS_WORD_SIZE 15 303997207482SJames Smart 3040da0436e9SJames Smart struct vport_rec { 3041da0436e9SJames Smart uint8_t wwpn[8]; 3042da0436e9SJames Smart uint8_t wwnn[8]; 3043da0436e9SJames Smart }; 3044da0436e9SJames Smart 3045da0436e9SJames Smart #define VPORT_INFO_SIG 0x32324752 3046da0436e9SJames Smart #define VPORT_INFO_REV_MASK 0xff 3047da0436e9SJames Smart #define VPORT_INFO_REV 0x1 3048da0436e9SJames Smart #define MAX_STATIC_VPORT_COUNT 16 3049da0436e9SJames Smart struct static_vport_info { 3050da0436e9SJames Smart uint32_t signature; 3051da0436e9SJames Smart uint32_t rev; 3052da0436e9SJames Smart struct vport_rec vport_list[MAX_STATIC_VPORT_COUNT]; 3053da0436e9SJames Smart uint32_t resvd[66]; 3054da0436e9SJames Smart }; 3055da0436e9SJames Smart 305697207482SJames Smart /* Option rom version structure */ 305797207482SJames Smart struct prog_id { 305897207482SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 305997207482SJames Smart uint8_t type; 306097207482SJames Smart uint8_t id; 306197207482SJames Smart uint32_t ver:4; /* Major Version */ 306297207482SJames Smart uint32_t rev:4; /* Revision */ 306397207482SJames Smart uint32_t lev:2; /* Level */ 306497207482SJames Smart uint32_t dist:2; /* Dist Type */ 306597207482SJames Smart uint32_t num:4; /* number after dist type */ 306697207482SJames Smart #else /* __LITTLE_ENDIAN_BITFIELD */ 306797207482SJames Smart uint32_t num:4; /* number after dist type */ 306897207482SJames Smart uint32_t dist:2; /* Dist Type */ 306997207482SJames Smart uint32_t lev:2; /* Level */ 307097207482SJames Smart uint32_t rev:4; /* Revision */ 307197207482SJames Smart uint32_t ver:4; /* Major Version */ 307297207482SJames Smart uint8_t id; 307397207482SJames Smart uint8_t type; 307497207482SJames Smart #endif 307597207482SJames Smart }; 307697207482SJames Smart 3077d7c255b2SJames Smart /* Structure for MB Command UPDATE_CFG (0x1B) */ 3078d7c255b2SJames Smart 3079d7c255b2SJames Smart struct update_cfg_var { 3080d7c255b2SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3081d7c255b2SJames Smart uint32_t rsvd2:16; 3082d7c255b2SJames Smart uint32_t type:8; 3083d7c255b2SJames Smart uint32_t rsvd:1; 3084d7c255b2SJames Smart uint32_t ra:1; 3085d7c255b2SJames Smart uint32_t co:1; 3086d7c255b2SJames Smart uint32_t cv:1; 3087d7c255b2SJames Smart uint32_t req:4; 3088d7c255b2SJames Smart uint32_t entry_length:16; 3089d7c255b2SJames Smart uint32_t region_id:16; 3090d7c255b2SJames Smart #else /* __LITTLE_ENDIAN_BITFIELD */ 3091d7c255b2SJames Smart uint32_t req:4; 3092d7c255b2SJames Smart uint32_t cv:1; 3093d7c255b2SJames Smart uint32_t co:1; 3094d7c255b2SJames Smart uint32_t ra:1; 3095d7c255b2SJames Smart uint32_t rsvd:1; 3096d7c255b2SJames Smart uint32_t type:8; 3097d7c255b2SJames Smart uint32_t rsvd2:16; 3098d7c255b2SJames Smart uint32_t region_id:16; 3099d7c255b2SJames Smart uint32_t entry_length:16; 3100d7c255b2SJames Smart #endif 3101d7c255b2SJames Smart 3102d7c255b2SJames Smart uint32_t resp_info; 3103d7c255b2SJames Smart uint32_t byte_cnt; 3104d7c255b2SJames Smart uint32_t data_offset; 3105d7c255b2SJames Smart }; 3106d7c255b2SJames Smart 3107ed957684SJames Smart struct hbq_mask { 3108ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3109ed957684SJames Smart uint8_t tmatch; 3110ed957684SJames Smart uint8_t tmask; 3111ed957684SJames Smart uint8_t rctlmatch; 3112ed957684SJames Smart uint8_t rctlmask; 3113ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3114ed957684SJames Smart uint8_t rctlmask; 3115ed957684SJames Smart uint8_t rctlmatch; 3116ed957684SJames Smart uint8_t tmask; 3117ed957684SJames Smart uint8_t tmatch; 3118ed957684SJames Smart #endif 3119ed957684SJames Smart }; 3120ed957684SJames Smart 3121ed957684SJames Smart 3122ed957684SJames Smart /* Structure for MB Command CONFIG_HBQ (7c) */ 3123ed957684SJames Smart 3124ed957684SJames Smart struct config_hbq_var { 3125ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3126ed957684SJames Smart uint32_t rsvd1 :7; 3127ed957684SJames Smart uint32_t recvNotify :1; /* Receive Notification */ 3128ed957684SJames Smart uint32_t numMask :8; /* # Mask Entries */ 3129ed957684SJames Smart uint32_t profile :8; /* Selection Profile */ 3130ed957684SJames Smart uint32_t rsvd2 :8; 3131ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3132ed957684SJames Smart uint32_t rsvd2 :8; 3133ed957684SJames Smart uint32_t profile :8; /* Selection Profile */ 3134ed957684SJames Smart uint32_t numMask :8; /* # Mask Entries */ 3135ed957684SJames Smart uint32_t recvNotify :1; /* Receive Notification */ 3136ed957684SJames Smart uint32_t rsvd1 :7; 3137ed957684SJames Smart #endif 3138ed957684SJames Smart 3139ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3140ed957684SJames Smart uint32_t hbqId :16; 3141ed957684SJames Smart uint32_t rsvd3 :12; 3142ed957684SJames Smart uint32_t ringMask :4; 3143ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3144ed957684SJames Smart uint32_t ringMask :4; 3145ed957684SJames Smart uint32_t rsvd3 :12; 3146ed957684SJames Smart uint32_t hbqId :16; 3147ed957684SJames Smart #endif 3148ed957684SJames Smart 3149ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3150ed957684SJames Smart uint32_t entry_count :16; 3151ed957684SJames Smart uint32_t rsvd4 :8; 3152ed957684SJames Smart uint32_t headerLen :8; 3153ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3154ed957684SJames Smart uint32_t headerLen :8; 3155ed957684SJames Smart uint32_t rsvd4 :8; 3156ed957684SJames Smart uint32_t entry_count :16; 3157ed957684SJames Smart #endif 3158ed957684SJames Smart 3159ed957684SJames Smart uint32_t hbqaddrLow; 3160ed957684SJames Smart uint32_t hbqaddrHigh; 3161ed957684SJames Smart 3162ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3163ed957684SJames Smart uint32_t rsvd5 :31; 3164ed957684SJames Smart uint32_t logEntry :1; 3165ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3166ed957684SJames Smart uint32_t logEntry :1; 3167ed957684SJames Smart uint32_t rsvd5 :31; 3168ed957684SJames Smart #endif 3169ed957684SJames Smart 3170ed957684SJames Smart uint32_t rsvd6; /* w7 */ 3171ed957684SJames Smart uint32_t rsvd7; /* w8 */ 3172ed957684SJames Smart uint32_t rsvd8; /* w9 */ 3173ed957684SJames Smart 3174ed957684SJames Smart struct hbq_mask hbqMasks[6]; 3175ed957684SJames Smart 3176ed957684SJames Smart 3177ed957684SJames Smart union { 3178ed957684SJames Smart uint32_t allprofiles[12]; 3179ed957684SJames Smart 3180ed957684SJames Smart struct { 3181ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3182ed957684SJames Smart uint32_t seqlenoff :16; 3183ed957684SJames Smart uint32_t maxlen :16; 3184ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3185ed957684SJames Smart uint32_t maxlen :16; 3186ed957684SJames Smart uint32_t seqlenoff :16; 3187ed957684SJames Smart #endif 3188ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3189ed957684SJames Smart uint32_t rsvd1 :28; 3190ed957684SJames Smart uint32_t seqlenbcnt :4; 3191ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3192ed957684SJames Smart uint32_t seqlenbcnt :4; 3193ed957684SJames Smart uint32_t rsvd1 :28; 3194ed957684SJames Smart #endif 3195ed957684SJames Smart uint32_t rsvd[10]; 3196ed957684SJames Smart } profile2; 3197ed957684SJames Smart 3198ed957684SJames Smart struct { 3199ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3200ed957684SJames Smart uint32_t seqlenoff :16; 3201ed957684SJames Smart uint32_t maxlen :16; 3202ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3203ed957684SJames Smart uint32_t maxlen :16; 3204ed957684SJames Smart uint32_t seqlenoff :16; 3205ed957684SJames Smart #endif 3206ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3207ed957684SJames Smart uint32_t cmdcodeoff :28; 3208ed957684SJames Smart uint32_t rsvd1 :12; 3209ed957684SJames Smart uint32_t seqlenbcnt :4; 3210ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3211ed957684SJames Smart uint32_t seqlenbcnt :4; 3212ed957684SJames Smart uint32_t rsvd1 :12; 3213ed957684SJames Smart uint32_t cmdcodeoff :28; 3214ed957684SJames Smart #endif 3215ed957684SJames Smart uint32_t cmdmatch[8]; 3216ed957684SJames Smart 3217ed957684SJames Smart uint32_t rsvd[2]; 3218ed957684SJames Smart } profile3; 3219ed957684SJames Smart 3220ed957684SJames Smart struct { 3221ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3222ed957684SJames Smart uint32_t seqlenoff :16; 3223ed957684SJames Smart uint32_t maxlen :16; 3224ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3225ed957684SJames Smart uint32_t maxlen :16; 3226ed957684SJames Smart uint32_t seqlenoff :16; 3227ed957684SJames Smart #endif 3228ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3229ed957684SJames Smart uint32_t cmdcodeoff :28; 3230ed957684SJames Smart uint32_t rsvd1 :12; 3231ed957684SJames Smart uint32_t seqlenbcnt :4; 3232ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3233ed957684SJames Smart uint32_t seqlenbcnt :4; 3234ed957684SJames Smart uint32_t rsvd1 :12; 3235ed957684SJames Smart uint32_t cmdcodeoff :28; 3236ed957684SJames Smart #endif 3237ed957684SJames Smart uint32_t cmdmatch[8]; 3238ed957684SJames Smart 3239ed957684SJames Smart uint32_t rsvd[2]; 3240ed957684SJames Smart } profile5; 3241ed957684SJames Smart 3242ed957684SJames Smart } profiles; 3243ed957684SJames Smart 3244ed957684SJames Smart }; 3245ed957684SJames Smart 3246ed957684SJames Smart 3247dea3101eS 32482e0fef85SJames Smart /* Structure for MB Command CONFIG_PORT (0x88) */ 3249dea3101eS typedef struct { 3250ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3251ed957684SJames Smart uint32_t cBE : 1; 3252ed957684SJames Smart uint32_t cET : 1; 3253ed957684SJames Smart uint32_t cHpcb : 1; 3254ed957684SJames Smart uint32_t cMA : 1; 3255ed957684SJames Smart uint32_t sli_mode : 4; 3256ed957684SJames Smart uint32_t pcbLen : 24; /* bit 23:0 of memory based port 3257ed957684SJames Smart * config block */ 3258ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3259ed957684SJames Smart uint32_t pcbLen : 24; /* bit 23:0 of memory based port 3260ed957684SJames Smart * config block */ 3261ed957684SJames Smart uint32_t sli_mode : 4; 3262ed957684SJames Smart uint32_t cMA : 1; 3263ed957684SJames Smart uint32_t cHpcb : 1; 3264ed957684SJames Smart uint32_t cET : 1; 3265ed957684SJames Smart uint32_t cBE : 1; 3266ed957684SJames Smart #endif 3267ed957684SJames Smart 3268dea3101eS uint32_t pcbLow; /* bit 31:0 of memory based port config block */ 3269dea3101eS uint32_t pcbHigh; /* bit 63:32 of memory based port config block */ 327097207482SJames Smart uint32_t hbainit[5]; 327197207482SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 327297207482SJames Smart uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */ 327397207482SJames Smart uint32_t rsvd : 31; /* least significant 31 bits of word 9 */ 327497207482SJames Smart #else /* __LITTLE_ENDIAN */ 327597207482SJames Smart uint32_t rsvd : 31; /* least significant 31 bits of word 9 */ 327697207482SJames Smart uint32_t hps : 1; /* bit 31 word9 Host Pointer in slim */ 327797207482SJames Smart #endif 3278ed957684SJames Smart 3279ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3280da0436e9SJames Smart uint32_t rsvd1 : 19; /* Reserved */ 3281da0436e9SJames Smart uint32_t cdss : 1; /* Configure Data Security SLI */ 3282cb69f7deSJames Smart uint32_t casabt : 1; /* Configure async abts status notice */ 3283cb69f7deSJames Smart uint32_t rsvd2 : 2; /* Reserved */ 328481301a9bSJames Smart uint32_t cbg : 1; /* Configure BlockGuard */ 3285ed957684SJames Smart uint32_t cmv : 1; /* Configure Max VPIs */ 3286ed957684SJames Smart uint32_t ccrp : 1; /* Config Command Ring Polling */ 3287ed957684SJames Smart uint32_t csah : 1; /* Configure Synchronous Abort Handling */ 3288ed957684SJames Smart uint32_t chbs : 1; /* Cofigure Host Backing store */ 3289ed957684SJames Smart uint32_t cinb : 1; /* Enable Interrupt Notification Block */ 3290ed957684SJames Smart uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */ 3291ed957684SJames Smart uint32_t cmx : 1; /* Configure Max XRIs */ 3292ed957684SJames Smart uint32_t cmr : 1; /* Configure Max RPIs */ 3293ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3294ed957684SJames Smart uint32_t cmr : 1; /* Configure Max RPIs */ 3295ed957684SJames Smart uint32_t cmx : 1; /* Configure Max XRIs */ 3296ed957684SJames Smart uint32_t cerbm : 1; /* Configure Enhanced Receive Buf Mgmt */ 3297ed957684SJames Smart uint32_t cinb : 1; /* Enable Interrupt Notification Block */ 3298ed957684SJames Smart uint32_t chbs : 1; /* Cofigure Host Backing store */ 3299ed957684SJames Smart uint32_t csah : 1; /* Configure Synchronous Abort Handling */ 3300ed957684SJames Smart uint32_t ccrp : 1; /* Config Command Ring Polling */ 3301ed957684SJames Smart uint32_t cmv : 1; /* Configure Max VPIs */ 330281301a9bSJames Smart uint32_t cbg : 1; /* Configure BlockGuard */ 3303cb69f7deSJames Smart uint32_t rsvd2 : 2; /* Reserved */ 3304cb69f7deSJames Smart uint32_t casabt : 1; /* Configure async abts status notice */ 3305da0436e9SJames Smart uint32_t cdss : 1; /* Configure Data Security SLI */ 3306da0436e9SJames Smart uint32_t rsvd1 : 19; /* Reserved */ 3307ed957684SJames Smart #endif 3308ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3309da0436e9SJames Smart uint32_t rsvd3 : 19; /* Reserved */ 3310da0436e9SJames Smart uint32_t gdss : 1; /* Configure Data Security SLI */ 3311cb69f7deSJames Smart uint32_t gasabt : 1; /* Grant async abts status notice */ 3312cb69f7deSJames Smart uint32_t rsvd4 : 2; /* Reserved */ 331381301a9bSJames Smart uint32_t gbg : 1; /* Grant BlockGuard */ 3314ed957684SJames Smart uint32_t gmv : 1; /* Grant Max VPIs */ 3315ed957684SJames Smart uint32_t gcrp : 1; /* Grant Command Ring Polling */ 3316ed957684SJames Smart uint32_t gsah : 1; /* Grant Synchronous Abort Handling */ 3317ed957684SJames Smart uint32_t ghbs : 1; /* Grant Host Backing Store */ 3318ed957684SJames Smart uint32_t ginb : 1; /* Grant Interrupt Notification Block */ 3319ed957684SJames Smart uint32_t gerbm : 1; /* Grant ERBM Request */ 3320ed957684SJames Smart uint32_t gmx : 1; /* Grant Max XRIs */ 3321ed957684SJames Smart uint32_t gmr : 1; /* Grant Max RPIs */ 3322ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3323ed957684SJames Smart uint32_t gmr : 1; /* Grant Max RPIs */ 3324ed957684SJames Smart uint32_t gmx : 1; /* Grant Max XRIs */ 3325ed957684SJames Smart uint32_t gerbm : 1; /* Grant ERBM Request */ 3326ed957684SJames Smart uint32_t ginb : 1; /* Grant Interrupt Notification Block */ 3327ed957684SJames Smart uint32_t ghbs : 1; /* Grant Host Backing Store */ 3328ed957684SJames Smart uint32_t gsah : 1; /* Grant Synchronous Abort Handling */ 3329ed957684SJames Smart uint32_t gcrp : 1; /* Grant Command Ring Polling */ 3330ed957684SJames Smart uint32_t gmv : 1; /* Grant Max VPIs */ 333181301a9bSJames Smart uint32_t gbg : 1; /* Grant BlockGuard */ 3332cb69f7deSJames Smart uint32_t rsvd4 : 2; /* Reserved */ 3333cb69f7deSJames Smart uint32_t gasabt : 1; /* Grant async abts status notice */ 3334da0436e9SJames Smart uint32_t gdss : 1; /* Configure Data Security SLI */ 3335da0436e9SJames Smart uint32_t rsvd3 : 19; /* Reserved */ 3336ed957684SJames Smart #endif 3337ed957684SJames Smart 3338ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3339ed957684SJames Smart uint32_t max_rpi : 16; /* Max RPIs Port should configure */ 3340ed957684SJames Smart uint32_t max_xri : 16; /* Max XRIs Port should configure */ 3341ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3342ed957684SJames Smart uint32_t max_xri : 16; /* Max XRIs Port should configure */ 3343ed957684SJames Smart uint32_t max_rpi : 16; /* Max RPIs Port should configure */ 3344ed957684SJames Smart #endif 3345ed957684SJames Smart 3346ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3347ed957684SJames Smart uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */ 3348da0436e9SJames Smart uint32_t rsvd5 : 16; /* Max HBQs Host expect to configure */ 3349ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3350da0436e9SJames Smart uint32_t rsvd5 : 16; /* Max HBQs Host expect to configure */ 3351ed957684SJames Smart uint32_t max_hbq : 16; /* Max HBQs Host expect to configure */ 3352ed957684SJames Smart #endif 3353ed957684SJames Smart 3354da0436e9SJames Smart uint32_t rsvd6; /* Reserved */ 3355ed957684SJames Smart 3356ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 3357bc73905aSJames Smart uint32_t fips_rev : 3; /* FIPS Spec Revision */ 3358bc73905aSJames Smart uint32_t fips_level : 4; /* FIPS Level */ 3359bc73905aSJames Smart uint32_t sec_err : 9; /* security crypto error */ 3360ed957684SJames Smart uint32_t max_vpi : 16; /* Max number of virt N-Ports */ 3361ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 3362ed957684SJames Smart uint32_t max_vpi : 16; /* Max number of virt N-Ports */ 3363bc73905aSJames Smart uint32_t sec_err : 9; /* security crypto error */ 3364bc73905aSJames Smart uint32_t fips_level : 4; /* FIPS Level */ 3365bc73905aSJames Smart uint32_t fips_rev : 3; /* FIPS Spec Revision */ 3366ed957684SJames Smart #endif 3367ed957684SJames Smart 3368dea3101eS } CONFIG_PORT_VAR; 3369dea3101eS 33709399627fSJames Smart /* Structure for MB Command CONFIG_MSI (0x30) */ 33719399627fSJames Smart struct config_msi_var { 33729399627fSJames Smart #ifdef __BIG_ENDIAN_BITFIELD 33739399627fSJames Smart uint32_t dfltMsgNum:8; /* Default message number */ 33749399627fSJames Smart uint32_t rsvd1:11; /* Reserved */ 33759399627fSJames Smart uint32_t NID:5; /* Number of secondary attention IDs */ 33769399627fSJames Smart uint32_t rsvd2:5; /* Reserved */ 33779399627fSJames Smart uint32_t dfltPresent:1; /* Default message number present */ 33789399627fSJames Smart uint32_t addFlag:1; /* Add association flag */ 33799399627fSJames Smart uint32_t reportFlag:1; /* Report association flag */ 33809399627fSJames Smart #else /* __LITTLE_ENDIAN_BITFIELD */ 33819399627fSJames Smart uint32_t reportFlag:1; /* Report association flag */ 33829399627fSJames Smart uint32_t addFlag:1; /* Add association flag */ 33839399627fSJames Smart uint32_t dfltPresent:1; /* Default message number present */ 33849399627fSJames Smart uint32_t rsvd2:5; /* Reserved */ 33859399627fSJames Smart uint32_t NID:5; /* Number of secondary attention IDs */ 33869399627fSJames Smart uint32_t rsvd1:11; /* Reserved */ 33879399627fSJames Smart uint32_t dfltMsgNum:8; /* Default message number */ 33889399627fSJames Smart #endif 33899399627fSJames Smart uint32_t attentionConditions[2]; 33909399627fSJames Smart uint8_t attentionId[16]; 33919399627fSJames Smart uint8_t messageNumberByHA[64]; 33929399627fSJames Smart uint8_t messageNumberByID[16]; 33939399627fSJames Smart uint32_t autoClearHA[2]; 33949399627fSJames Smart #ifdef __BIG_ENDIAN_BITFIELD 33959399627fSJames Smart uint32_t rsvd3:16; 33969399627fSJames Smart uint32_t autoClearID:16; 33979399627fSJames Smart #else /* __LITTLE_ENDIAN_BITFIELD */ 33989399627fSJames Smart uint32_t autoClearID:16; 33999399627fSJames Smart uint32_t rsvd3:16; 34009399627fSJames Smart #endif 34019399627fSJames Smart uint32_t rsvd4; 34029399627fSJames Smart }; 34039399627fSJames Smart 3404dea3101eS /* SLI-2 Port Control Block */ 3405dea3101eS 3406dea3101eS /* SLIM POINTER */ 3407dea3101eS #define SLIMOFF 0x30 /* WORD */ 3408dea3101eS 3409dea3101eS typedef struct _SLI2_RDSC { 3410dea3101eS uint32_t cmdEntries; 3411dea3101eS uint32_t cmdAddrLow; 3412dea3101eS uint32_t cmdAddrHigh; 3413dea3101eS 3414dea3101eS uint32_t rspEntries; 3415dea3101eS uint32_t rspAddrLow; 3416dea3101eS uint32_t rspAddrHigh; 3417dea3101eS } SLI2_RDSC; 3418dea3101eS 3419dea3101eS typedef struct _PCB { 3420dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3421dea3101eS uint32_t type:8; 3422497888cfSPhil Carmody #define TYPE_NATIVE_SLI2 0x01 3423dea3101eS uint32_t feature:8; 3424497888cfSPhil Carmody #define FEATURE_INITIAL_SLI2 0x01 3425dea3101eS uint32_t rsvd:12; 3426dea3101eS uint32_t maxRing:4; 3427dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3428dea3101eS uint32_t maxRing:4; 3429dea3101eS uint32_t rsvd:12; 3430dea3101eS uint32_t feature:8; 3431497888cfSPhil Carmody #define FEATURE_INITIAL_SLI2 0x01 3432dea3101eS uint32_t type:8; 3433497888cfSPhil Carmody #define TYPE_NATIVE_SLI2 0x01 3434dea3101eS #endif 3435dea3101eS 3436dea3101eS uint32_t mailBoxSize; 3437dea3101eS uint32_t mbAddrLow; 3438dea3101eS uint32_t mbAddrHigh; 3439dea3101eS 3440dea3101eS uint32_t hgpAddrLow; 3441dea3101eS uint32_t hgpAddrHigh; 3442dea3101eS 3443dea3101eS uint32_t pgpAddrLow; 3444dea3101eS uint32_t pgpAddrHigh; 34452a76a283SJames Smart SLI2_RDSC rdsc[MAX_SLI3_RINGS]; 3446dea3101eS } PCB_t; 3447dea3101eS 3448dea3101eS /* NEW_FEATURE */ 3449dea3101eS typedef struct { 3450dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3451dea3101eS uint32_t rsvd0:27; 3452dea3101eS uint32_t discardFarp:1; 3453dea3101eS uint32_t IPEnable:1; 3454dea3101eS uint32_t nodeName:1; 3455dea3101eS uint32_t portName:1; 3456dea3101eS uint32_t filterEnable:1; 3457dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3458dea3101eS uint32_t filterEnable:1; 3459dea3101eS uint32_t portName:1; 3460dea3101eS uint32_t nodeName:1; 3461dea3101eS uint32_t IPEnable:1; 3462dea3101eS uint32_t discardFarp:1; 3463dea3101eS uint32_t rsvd:27; 3464dea3101eS #endif 3465dea3101eS 3466dea3101eS uint8_t portname[8]; /* Used to be struct lpfc_name */ 3467dea3101eS uint8_t nodename[8]; 3468dea3101eS uint32_t rsvd1; 3469dea3101eS uint32_t rsvd2; 3470dea3101eS uint32_t rsvd3; 3471dea3101eS uint32_t IPAddress; 3472dea3101eS } CONFIG_FARP_VAR; 3473dea3101eS 347457127f15SJames Smart /* Structure for MB Command MBX_ASYNCEVT_ENABLE (0x33) */ 347557127f15SJames Smart 347657127f15SJames Smart typedef struct { 347757127f15SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 347857127f15SJames Smart uint32_t rsvd:30; 347957127f15SJames Smart uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/ 348057127f15SJames Smart #else /* __LITTLE_ENDIAN */ 348157127f15SJames Smart uint32_t ring:2; /* Ring for ASYNC_EVENT iocb Bits 0-1*/ 348257127f15SJames Smart uint32_t rsvd:30; 348357127f15SJames Smart #endif 348457127f15SJames Smart } ASYNCEVT_ENABLE_VAR; 348557127f15SJames Smart 3486dea3101eS /* Union of all Mailbox Command types */ 3487dea3101eS #define MAILBOX_CMD_WSIZE 32 3488dea3101eS #define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t)) 34897a470277SJames Smart /* ext_wsize times 4 bytes should not be greater than max xmit size */ 34907a470277SJames Smart #define MAILBOX_EXT_WSIZE 512 34917a470277SJames Smart #define MAILBOX_EXT_SIZE (MAILBOX_EXT_WSIZE * sizeof(uint32_t)) 34927a470277SJames Smart #define MAILBOX_HBA_EXT_OFFSET 0x100 34937a470277SJames Smart /* max mbox xmit size is a page size for sysfs IO operations */ 3494c0c11512SJames Smart #define MAILBOX_SYSFS_MAX 4096 3495dea3101eS 3496dea3101eS typedef union { 3497ed957684SJames Smart uint32_t varWords[MAILBOX_CMD_WSIZE - 1]; /* first word is type/ 3498ed957684SJames Smart * feature/max ring number 3499ed957684SJames Smart */ 3500dea3101eS LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */ 3501dea3101eS READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */ 3502dea3101eS WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */ 3503dea3101eS BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */ 3504dea3101eS INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */ 3505dea3101eS DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */ 3506dea3101eS CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */ 3507dea3101eS PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */ 3508dea3101eS CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */ 3509dea3101eS RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */ 3510dea3101eS READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */ 3511dea3101eS READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */ 3512dea3101eS READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */ 3513dea3101eS READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */ 3514dea3101eS READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */ 3515dea3101eS READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */ 3516dea3101eS READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */ 3517dea3101eS READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */ 3518dea3101eS REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */ 3519dea3101eS UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */ 3520dea3101eS CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */ 3521dea3101eS DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */ 3522dea3101eS UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */ 3523ed957684SJames Smart CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP) 3524ed957684SJames Smart * NEW_FEATURE 3525ed957684SJames Smart */ 3526ed957684SJames Smart struct config_hbq_var varCfgHbq;/* cmd = 0x7c (CONFIG_HBQ) */ 3527d7c255b2SJames Smart struct update_cfg_var varUpdateCfg; /* cmd = 0x1B (UPDATE_CFG)*/ 3528dea3101eS CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */ 352976a95d75SJames Smart struct lpfc_mbx_read_top varReadTop; /* cmd = 0x95 (READ_TOPOLOGY) */ 353092d7f7b0SJames Smart REG_VPI_VAR varRegVpi; /* cmd = 0x96 (REG_VPI) */ 353192d7f7b0SJames Smart UNREG_VPI_VAR varUnregVpi; /* cmd = 0x97 (UNREG_VPI) */ 353257127f15SJames Smart ASYNCEVT_ENABLE_VAR varCfgAsyncEvent; /*cmd = x33 (CONFIG_ASYNC) */ 3533c7495937SJames Smart struct READ_EVENT_LOG_VAR varRdEventLog; /* cmd = 0x38 3534c7495937SJames Smart * (READ_EVENT_LOG) 3535c7495937SJames Smart */ 35369399627fSJames Smart struct config_msi_var varCfgMSI;/* cmd = x30 (CONFIG_MSI) */ 3537dea3101eS } MAILVARIANTS; 3538dea3101eS 3539dea3101eS /* 3540dea3101eS * SLI-2 specific structures 3541dea3101eS */ 3542dea3101eS 35434cc2da1dSJames.Smart@Emulex.Com struct lpfc_hgp { 35444cc2da1dSJames.Smart@Emulex.Com __le32 cmdPutInx; 35454cc2da1dSJames.Smart@Emulex.Com __le32 rspGetInx; 35464cc2da1dSJames.Smart@Emulex.Com }; 3547dea3101eS 35484cc2da1dSJames.Smart@Emulex.Com struct lpfc_pgp { 35494cc2da1dSJames.Smart@Emulex.Com __le32 cmdGetInx; 35504cc2da1dSJames.Smart@Emulex.Com __le32 rspPutInx; 35514cc2da1dSJames.Smart@Emulex.Com }; 3552dea3101eS 3553ed957684SJames Smart struct sli2_desc { 3554dea3101eS uint32_t unused1[16]; 35552a76a283SJames Smart struct lpfc_hgp host[MAX_SLI3_RINGS]; 35562a76a283SJames Smart struct lpfc_pgp port[MAX_SLI3_RINGS]; 3557ed957684SJames Smart }; 3558ed957684SJames Smart 3559ed957684SJames Smart struct sli3_desc { 35602a76a283SJames Smart struct lpfc_hgp host[MAX_SLI3_RINGS]; 3561ed957684SJames Smart uint32_t reserved[8]; 3562ed957684SJames Smart uint32_t hbq_put[16]; 3563ed957684SJames Smart }; 3564ed957684SJames Smart 3565ed957684SJames Smart struct sli3_pgp { 35662a76a283SJames Smart struct lpfc_pgp port[MAX_SLI3_RINGS]; 3567ed957684SJames Smart uint32_t hbq_get[16]; 3568ed957684SJames Smart }; 3569dea3101eS 357034b02dcdSJames Smart union sli_var { 3571ed957684SJames Smart struct sli2_desc s2; 3572ed957684SJames Smart struct sli3_desc s3; 3573ed957684SJames Smart struct sli3_pgp s3_pgp; 357434b02dcdSJames Smart }; 3575dea3101eS 3576dea3101eS typedef struct { 3577dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3578dea3101eS uint16_t mbxStatus; 3579dea3101eS uint8_t mbxCommand; 3580dea3101eS uint8_t mbxReserved:6; 3581dea3101eS uint8_t mbxHc:1; 3582dea3101eS uint8_t mbxOwner:1; /* Low order bit first word */ 3583dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3584dea3101eS uint8_t mbxOwner:1; /* Low order bit first word */ 3585dea3101eS uint8_t mbxHc:1; 3586dea3101eS uint8_t mbxReserved:6; 3587dea3101eS uint8_t mbxCommand; 3588dea3101eS uint16_t mbxStatus; 3589dea3101eS #endif 3590dea3101eS 3591dea3101eS MAILVARIANTS un; 359234b02dcdSJames Smart union sli_var us; 3593dea3101eS } MAILBOX_t; 3594dea3101eS 3595dea3101eS /* 3596dea3101eS * Begin Structure Definitions for IOCB Commands 3597dea3101eS */ 3598dea3101eS 3599dea3101eS typedef struct { 3600dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3601dea3101eS uint8_t statAction; 3602dea3101eS uint8_t statRsn; 3603dea3101eS uint8_t statBaExp; 3604dea3101eS uint8_t statLocalError; 3605dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3606dea3101eS uint8_t statLocalError; 3607dea3101eS uint8_t statBaExp; 3608dea3101eS uint8_t statRsn; 3609dea3101eS uint8_t statAction; 3610dea3101eS #endif 3611dea3101eS /* statRsn P/F_RJT reason codes */ 3612dea3101eS #define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */ 3613dea3101eS #define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */ 3614dea3101eS #define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */ 3615dea3101eS #define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */ 3616dea3101eS #define RJT_UNSUP_CLASS 0x05 /* Class not supported */ 3617dea3101eS #define RJT_DELIM_ERR 0x06 /* Delimiter usage error */ 3618dea3101eS #define RJT_UNSUP_TYPE 0x07 /* Type not supported */ 3619dea3101eS #define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */ 3620dea3101eS #define RJT_BAD_RCTL 0x09 /* R_CTL invalid */ 3621dea3101eS #define RJT_BAD_FCTL 0x0A /* F_CTL invalid */ 3622dea3101eS #define RJT_BAD_OXID 0x0B /* OX_ID invalid */ 3623dea3101eS #define RJT_BAD_RXID 0x0C /* RX_ID invalid */ 3624dea3101eS #define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */ 3625dea3101eS #define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */ 3626dea3101eS #define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */ 3627dea3101eS #define RJT_BAD_PARM 0x10 /* Param. field invalid */ 3628dea3101eS #define RJT_XCHG_ERR 0x11 /* Exchange error */ 3629dea3101eS #define RJT_PROT_ERR 0x12 /* Protocol error */ 3630dea3101eS #define RJT_BAD_LENGTH 0x13 /* Invalid Length */ 3631dea3101eS #define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */ 3632dea3101eS #define RJT_LOGIN_REQUIRED 0x16 /* Login required */ 3633dea3101eS #define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */ 3634dea3101eS #define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */ 3635dea3101eS #define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */ 3636dea3101eS #define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */ 3637dea3101eS #define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */ 3638dea3101eS 3639dea3101eS #define IOERR_SUCCESS 0x00 /* statLocalError */ 3640dea3101eS #define IOERR_MISSING_CONTINUE 0x01 3641dea3101eS #define IOERR_SEQUENCE_TIMEOUT 0x02 3642dea3101eS #define IOERR_INTERNAL_ERROR 0x03 3643dea3101eS #define IOERR_INVALID_RPI 0x04 3644dea3101eS #define IOERR_NO_XRI 0x05 3645dea3101eS #define IOERR_ILLEGAL_COMMAND 0x06 3646dea3101eS #define IOERR_XCHG_DROPPED 0x07 3647dea3101eS #define IOERR_ILLEGAL_FIELD 0x08 3648dea3101eS #define IOERR_BAD_CONTINUE 0x09 3649dea3101eS #define IOERR_TOO_MANY_BUFFERS 0x0A 3650dea3101eS #define IOERR_RCV_BUFFER_WAITING 0x0B 3651dea3101eS #define IOERR_NO_CONNECTION 0x0C 3652dea3101eS #define IOERR_TX_DMA_FAILED 0x0D 3653dea3101eS #define IOERR_RX_DMA_FAILED 0x0E 3654dea3101eS #define IOERR_ILLEGAL_FRAME 0x0F 3655dea3101eS #define IOERR_EXTRA_DATA 0x10 3656dea3101eS #define IOERR_NO_RESOURCES 0x11 3657dea3101eS #define IOERR_RESERVED 0x12 3658dea3101eS #define IOERR_ILLEGAL_LENGTH 0x13 3659dea3101eS #define IOERR_UNSUPPORTED_FEATURE 0x14 3660dea3101eS #define IOERR_ABORT_IN_PROGRESS 0x15 3661dea3101eS #define IOERR_ABORT_REQUESTED 0x16 3662dea3101eS #define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17 3663dea3101eS #define IOERR_LOOP_OPEN_FAILURE 0x18 3664dea3101eS #define IOERR_RING_RESET 0x19 3665dea3101eS #define IOERR_LINK_DOWN 0x1A 3666dea3101eS #define IOERR_CORRUPTED_DATA 0x1B 3667dea3101eS #define IOERR_CORRUPTED_RPI 0x1C 3668dea3101eS #define IOERR_OUT_OF_ORDER_DATA 0x1D 3669dea3101eS #define IOERR_OUT_OF_ORDER_ACK 0x1E 3670dea3101eS #define IOERR_DUP_FRAME 0x1F 3671dea3101eS #define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */ 3672dea3101eS #define IOERR_BAD_HOST_ADDRESS 0x21 3673dea3101eS #define IOERR_RCV_HDRBUF_WAITING 0x22 3674dea3101eS #define IOERR_MISSING_HDR_BUFFER 0x23 3675dea3101eS #define IOERR_MSEQ_CHAIN_CORRUPTED 0x24 3676dea3101eS #define IOERR_ABORTMULT_REQUESTED 0x25 3677dea3101eS #define IOERR_BUFFER_SHORTAGE 0x28 3678dea3101eS #define IOERR_DEFAULT 0x29 3679dea3101eS #define IOERR_CNT 0x2A 3680b92938b4SJames Smart #define IOERR_SLER_FAILURE 0x46 3681b92938b4SJames Smart #define IOERR_SLER_CMD_RCV_FAILURE 0x47 3682b92938b4SJames Smart #define IOERR_SLER_REC_RJT_ERR 0x48 3683b92938b4SJames Smart #define IOERR_SLER_REC_SRR_RETRY_ERR 0x49 3684b92938b4SJames Smart #define IOERR_SLER_SRR_RJT_ERR 0x4A 3685b92938b4SJames Smart #define IOERR_SLER_RRQ_RJT_ERR 0x4C 3686b92938b4SJames Smart #define IOERR_SLER_RRQ_RETRY_ERR 0x4D 3687b92938b4SJames Smart #define IOERR_SLER_ABTS_ERR 0x4E 3688ab56dc2eSJames Smart #define IOERR_ELXSEC_KEY_UNWRAP_ERROR 0xF0 3689ab56dc2eSJames Smart #define IOERR_ELXSEC_KEY_UNWRAP_COMPARE_ERROR 0xF1 3690ab56dc2eSJames Smart #define IOERR_ELXSEC_CRYPTO_ERROR 0xF2 3691ab56dc2eSJames Smart #define IOERR_ELXSEC_CRYPTO_COMPARE_ERROR 0xF3 3692dea3101eS #define IOERR_DRVR_MASK 0x100 3693dea3101eS #define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */ 3694dea3101eS #define IOERR_SLI_BRESET 0x102 3695dea3101eS #define IOERR_SLI_ABORTED 0x103 3696e3d2b802SJames Smart #define IOERR_PARAM_MASK 0x1ff 3697dea3101eS } PARM_ERR; 3698dea3101eS 3699dea3101eS typedef union { 3700dea3101eS struct { 3701dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3702dea3101eS uint8_t Rctl; /* R_CTL field */ 3703dea3101eS uint8_t Type; /* TYPE field */ 3704dea3101eS uint8_t Dfctl; /* DF_CTL field */ 3705dea3101eS uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */ 3706dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3707dea3101eS uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */ 3708dea3101eS uint8_t Dfctl; /* DF_CTL field */ 3709dea3101eS uint8_t Type; /* TYPE field */ 3710dea3101eS uint8_t Rctl; /* R_CTL field */ 3711dea3101eS #endif 3712dea3101eS 3713dea3101eS #define BC 0x02 /* Broadcast Received - Fctl */ 3714dea3101eS #define SI 0x04 /* Sequence Initiative */ 3715dea3101eS #define LA 0x08 /* Ignore Link Attention state */ 3716dea3101eS #define LS 0x80 /* Last Sequence */ 3717dea3101eS } hcsw; 3718dea3101eS uint32_t reserved; 3719dea3101eS } WORD5; 3720dea3101eS 3721dea3101eS /* IOCB Command template for a generic response */ 3722dea3101eS typedef struct { 3723dea3101eS uint32_t reserved[4]; 3724dea3101eS PARM_ERR perr; 3725dea3101eS } GENERIC_RSP; 3726dea3101eS 3727dea3101eS /* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */ 3728dea3101eS typedef struct { 3729dea3101eS struct ulp_bde xrsqbde[2]; 3730dea3101eS uint32_t xrsqRo; /* Starting Relative Offset */ 3731dea3101eS WORD5 w5; /* Header control/status word */ 3732dea3101eS } XR_SEQ_FIELDS; 3733dea3101eS 3734dea3101eS /* IOCB Command template for ELS_REQUEST */ 3735dea3101eS typedef struct { 3736dea3101eS struct ulp_bde elsReq; 3737dea3101eS struct ulp_bde elsRsp; 3738dea3101eS 3739dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3740dea3101eS uint32_t word4Rsvd:7; 3741dea3101eS uint32_t fl:1; 3742dea3101eS uint32_t myID:24; 3743dea3101eS uint32_t word5Rsvd:8; 3744dea3101eS uint32_t remoteID:24; 3745dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3746dea3101eS uint32_t myID:24; 3747dea3101eS uint32_t fl:1; 3748dea3101eS uint32_t word4Rsvd:7; 3749dea3101eS uint32_t remoteID:24; 3750dea3101eS uint32_t word5Rsvd:8; 3751dea3101eS #endif 3752dea3101eS } ELS_REQUEST; 3753dea3101eS 3754dea3101eS /* IOCB Command template for RCV_ELS_REQ */ 3755dea3101eS typedef struct { 3756dea3101eS struct ulp_bde elsReq[2]; 3757dea3101eS uint32_t parmRo; 3758dea3101eS 3759dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3760dea3101eS uint32_t word5Rsvd:8; 3761dea3101eS uint32_t remoteID:24; 3762dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3763dea3101eS uint32_t remoteID:24; 3764dea3101eS uint32_t word5Rsvd:8; 3765dea3101eS #endif 3766dea3101eS } RCV_ELS_REQ; 3767dea3101eS 3768dea3101eS /* IOCB Command template for ABORT / CLOSE_XRI */ 3769dea3101eS typedef struct { 3770dea3101eS uint32_t rsvd[3]; 3771dea3101eS uint32_t abortType; 3772dea3101eS #define ABORT_TYPE_ABTX 0x00000000 3773dea3101eS #define ABORT_TYPE_ABTS 0x00000001 3774dea3101eS uint32_t parm; 3775dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3776dea3101eS uint16_t abortContextTag; /* ulpContext from command to abort/close */ 3777dea3101eS uint16_t abortIoTag; /* ulpIoTag from command to abort/close */ 3778dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3779dea3101eS uint16_t abortIoTag; /* ulpIoTag from command to abort/close */ 3780dea3101eS uint16_t abortContextTag; /* ulpContext from command to abort/close */ 3781dea3101eS #endif 3782dea3101eS } AC_XRI; 3783dea3101eS 3784dea3101eS /* IOCB Command template for ABORT_MXRI64 */ 3785dea3101eS typedef struct { 3786dea3101eS uint32_t rsvd[3]; 3787dea3101eS uint32_t abortType; 3788dea3101eS uint32_t parm; 3789dea3101eS uint32_t iotag32; 3790dea3101eS } A_MXRI64; 3791dea3101eS 3792dea3101eS /* IOCB Command template for GET_RPI */ 3793dea3101eS typedef struct { 3794dea3101eS uint32_t rsvd[4]; 3795dea3101eS uint32_t parmRo; 3796dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3797dea3101eS uint32_t word5Rsvd:8; 3798dea3101eS uint32_t remoteID:24; 3799dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3800dea3101eS uint32_t remoteID:24; 3801dea3101eS uint32_t word5Rsvd:8; 3802dea3101eS #endif 3803dea3101eS } GET_RPI; 3804dea3101eS 3805dea3101eS /* IOCB Command template for all FCP Initiator commands */ 3806dea3101eS typedef struct { 3807dea3101eS struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */ 3808dea3101eS struct ulp_bde fcpi_rsp; /* Rcv buffer */ 3809dea3101eS uint32_t fcpi_parm; 3810dea3101eS uint32_t fcpi_XRdy; /* transfer ready for IWRITE */ 3811dea3101eS } FCPI_FIELDS; 3812dea3101eS 3813dea3101eS /* IOCB Command template for all FCP Target commands */ 3814dea3101eS typedef struct { 3815dea3101eS struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */ 3816dea3101eS uint32_t fcpt_Offset; 3817dea3101eS uint32_t fcpt_Length; /* transfer ready for IWRITE */ 3818dea3101eS } FCPT_FIELDS; 3819dea3101eS 3820dea3101eS /* SLI-2 IOCB structure definitions */ 3821dea3101eS 3822dea3101eS /* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */ 3823dea3101eS typedef struct { 3824dea3101eS ULP_BDL bdl; 3825dea3101eS uint32_t xrsqRo; /* Starting Relative Offset */ 3826dea3101eS WORD5 w5; /* Header control/status word */ 3827dea3101eS } XMT_SEQ_FIELDS64; 3828dea3101eS 3829939723a4SJames Smart /* This word is remote ports D_ID for XMIT_ELS_RSP64 */ 3830939723a4SJames Smart #define xmit_els_remoteID xrsqRo 3831939723a4SJames Smart 3832dea3101eS /* IOCB Command template for 64 bit RCV_SEQUENCE64 */ 3833dea3101eS typedef struct { 3834dea3101eS struct ulp_bde64 rcvBde; 3835dea3101eS uint32_t rsvd1; 3836dea3101eS uint32_t xrsqRo; /* Starting Relative Offset */ 3837dea3101eS WORD5 w5; /* Header control/status word */ 3838dea3101eS } RCV_SEQ_FIELDS64; 3839dea3101eS 3840dea3101eS /* IOCB Command template for ELS_REQUEST64 */ 3841dea3101eS typedef struct { 3842dea3101eS ULP_BDL bdl; 3843dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3844dea3101eS uint32_t word4Rsvd:7; 3845dea3101eS uint32_t fl:1; 3846dea3101eS uint32_t myID:24; 3847dea3101eS uint32_t word5Rsvd:8; 3848dea3101eS uint32_t remoteID:24; 3849dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3850dea3101eS uint32_t myID:24; 3851dea3101eS uint32_t fl:1; 3852dea3101eS uint32_t word4Rsvd:7; 3853dea3101eS uint32_t remoteID:24; 3854dea3101eS uint32_t word5Rsvd:8; 3855dea3101eS #endif 3856dea3101eS } ELS_REQUEST64; 3857dea3101eS 3858dea3101eS /* IOCB Command template for GEN_REQUEST64 */ 3859dea3101eS typedef struct { 3860dea3101eS ULP_BDL bdl; 3861dea3101eS uint32_t xrsqRo; /* Starting Relative Offset */ 3862dea3101eS WORD5 w5; /* Header control/status word */ 3863dea3101eS } GEN_REQUEST64; 3864dea3101eS 3865dea3101eS /* IOCB Command template for RCV_ELS_REQ64 */ 3866dea3101eS typedef struct { 3867dea3101eS struct ulp_bde64 elsReq; 3868dea3101eS uint32_t rcvd1; 3869dea3101eS uint32_t parmRo; 3870dea3101eS 3871dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 3872dea3101eS uint32_t word5Rsvd:8; 3873dea3101eS uint32_t remoteID:24; 3874dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 3875dea3101eS uint32_t remoteID:24; 3876dea3101eS uint32_t word5Rsvd:8; 3877dea3101eS #endif 3878dea3101eS } RCV_ELS_REQ64; 3879dea3101eS 38809c2face6SJames Smart /* IOCB Command template for RCV_SEQ64 */ 38819c2face6SJames Smart struct rcv_seq64 { 38829c2face6SJames Smart struct ulp_bde64 elsReq; 38839c2face6SJames Smart uint32_t hbq_1; 38849c2face6SJames Smart uint32_t parmRo; 38859c2face6SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 38869c2face6SJames Smart uint32_t rctl:8; 38879c2face6SJames Smart uint32_t type:8; 38889c2face6SJames Smart uint32_t dfctl:8; 38899c2face6SJames Smart uint32_t ls:1; 38909c2face6SJames Smart uint32_t fs:1; 38919c2face6SJames Smart uint32_t rsvd2:3; 38929c2face6SJames Smart uint32_t si:1; 38939c2face6SJames Smart uint32_t bc:1; 38949c2face6SJames Smart uint32_t rsvd3:1; 38959c2face6SJames Smart #else /* __LITTLE_ENDIAN_BITFIELD */ 38969c2face6SJames Smart uint32_t rsvd3:1; 38979c2face6SJames Smart uint32_t bc:1; 38989c2face6SJames Smart uint32_t si:1; 38999c2face6SJames Smart uint32_t rsvd2:3; 39009c2face6SJames Smart uint32_t fs:1; 39019c2face6SJames Smart uint32_t ls:1; 39029c2face6SJames Smart uint32_t dfctl:8; 39039c2face6SJames Smart uint32_t type:8; 39049c2face6SJames Smart uint32_t rctl:8; 39059c2face6SJames Smart #endif 39069c2face6SJames Smart }; 39079c2face6SJames Smart 3908dea3101eS /* IOCB Command template for all 64 bit FCP Initiator commands */ 3909dea3101eS typedef struct { 3910dea3101eS ULP_BDL bdl; 3911dea3101eS uint32_t fcpi_parm; 3912dea3101eS uint32_t fcpi_XRdy; /* transfer ready for IWRITE */ 3913dea3101eS } FCPI_FIELDS64; 3914dea3101eS 3915dea3101eS /* IOCB Command template for all 64 bit FCP Target commands */ 3916dea3101eS typedef struct { 3917dea3101eS ULP_BDL bdl; 3918dea3101eS uint32_t fcpt_Offset; 3919dea3101eS uint32_t fcpt_Length; /* transfer ready for IWRITE */ 3920dea3101eS } FCPT_FIELDS64; 3921dea3101eS 392257127f15SJames Smart /* IOCB Command template for Async Status iocb commands */ 392357127f15SJames Smart typedef struct { 392457127f15SJames Smart uint32_t rsvd[4]; 392557127f15SJames Smart uint32_t param; 392657127f15SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 392757127f15SJames Smart uint16_t evt_code; /* High order bits word 5 */ 392857127f15SJames Smart uint16_t sub_ctxt_tag; /* Low order bits word 5 */ 392957127f15SJames Smart #else /* __LITTLE_ENDIAN_BITFIELD */ 393057127f15SJames Smart uint16_t sub_ctxt_tag; /* High order bits word 5 */ 393157127f15SJames Smart uint16_t evt_code; /* Low order bits word 5 */ 393257127f15SJames Smart #endif 393357127f15SJames Smart } ASYNCSTAT_FIELDS; 393457127f15SJames Smart #define ASYNC_TEMP_WARN 0x100 393557127f15SJames Smart #define ASYNC_TEMP_SAFE 0x101 3936cb69f7deSJames Smart #define ASYNC_STATUS_CN 0x102 393757127f15SJames Smart 3938ed957684SJames Smart /* IOCB Command template for CMD_IOCB_RCV_ELS64_CX (0xB7) 3939ed957684SJames Smart or CMD_IOCB_RCV_SEQ64_CX (0xB5) */ 3940ed957684SJames Smart 3941ed957684SJames Smart struct rcv_sli3 { 3942ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD 39437851fe2cSJames Smart uint16_t ox_id; 39447851fe2cSJames Smart uint16_t seq_cnt; 39457851fe2cSJames Smart 3946ed957684SJames Smart uint16_t vpi; 3947ed957684SJames Smart uint16_t word9Rsvd; 3948ed957684SJames Smart #else /* __LITTLE_ENDIAN */ 39497851fe2cSJames Smart uint16_t seq_cnt; 39507851fe2cSJames Smart uint16_t ox_id; 39517851fe2cSJames Smart 3952ed957684SJames Smart uint16_t word9Rsvd; 3953ed957684SJames Smart uint16_t vpi; 3954ed957684SJames Smart #endif 3955ed957684SJames Smart uint32_t word10Rsvd; 3956ed957684SJames Smart uint32_t acc_len; /* accumulated length */ 3957ed957684SJames Smart struct ulp_bde64 bde2; 3958ed957684SJames Smart }; 3959ed957684SJames Smart 396076bb24efSJames Smart /* Structure used for a single HBQ entry */ 396176bb24efSJames Smart struct lpfc_hbq_entry { 396276bb24efSJames Smart struct ulp_bde64 bde; 396376bb24efSJames Smart uint32_t buffer_tag; 396476bb24efSJames Smart }; 396592d7f7b0SJames Smart 396676bb24efSJames Smart /* IOCB Command template for QUE_XRI64_CX (0xB3) command */ 396776bb24efSJames Smart typedef struct { 396876bb24efSJames Smart struct lpfc_hbq_entry buff; 396976bb24efSJames Smart uint32_t rsvd; 397076bb24efSJames Smart uint32_t rsvd1; 397176bb24efSJames Smart } QUE_XRI64_CX_FIELDS; 397276bb24efSJames Smart 397376bb24efSJames Smart struct que_xri64cx_ext_fields { 397476bb24efSJames Smart uint32_t iotag64_low; 397576bb24efSJames Smart uint32_t iotag64_high; 397676bb24efSJames Smart uint32_t ebde_count; 397776bb24efSJames Smart uint32_t rsvd; 397876bb24efSJames Smart struct lpfc_hbq_entry buff[5]; 397976bb24efSJames Smart }; 398092d7f7b0SJames Smart 398181301a9bSJames Smart struct sli3_bg_fields { 398281301a9bSJames Smart uint32_t filler[6]; /* word 8-13 in IOCB */ 398381301a9bSJames Smart uint32_t bghm; /* word 14 - BlockGuard High Water Mark */ 398481301a9bSJames Smart /* Bitfields for bgstat (BlockGuard Status - word 15 of IOCB) */ 398581301a9bSJames Smart #define BGS_BIDIR_BG_PROF_MASK 0xff000000 398681301a9bSJames Smart #define BGS_BIDIR_BG_PROF_SHIFT 24 398781301a9bSJames Smart #define BGS_BIDIR_ERR_COND_FLAGS_MASK 0x003f0000 398881301a9bSJames Smart #define BGS_BIDIR_ERR_COND_SHIFT 16 398981301a9bSJames Smart #define BGS_BG_PROFILE_MASK 0x0000ff00 399081301a9bSJames Smart #define BGS_BG_PROFILE_SHIFT 8 399181301a9bSJames Smart #define BGS_INVALID_PROF_MASK 0x00000020 399281301a9bSJames Smart #define BGS_INVALID_PROF_SHIFT 5 399381301a9bSJames Smart #define BGS_UNINIT_DIF_BLOCK_MASK 0x00000010 399481301a9bSJames Smart #define BGS_UNINIT_DIF_BLOCK_SHIFT 4 399581301a9bSJames Smart #define BGS_HI_WATER_MARK_PRESENT_MASK 0x00000008 399681301a9bSJames Smart #define BGS_HI_WATER_MARK_PRESENT_SHIFT 3 399781301a9bSJames Smart #define BGS_REFTAG_ERR_MASK 0x00000004 399881301a9bSJames Smart #define BGS_REFTAG_ERR_SHIFT 2 399981301a9bSJames Smart #define BGS_APPTAG_ERR_MASK 0x00000002 400081301a9bSJames Smart #define BGS_APPTAG_ERR_SHIFT 1 400181301a9bSJames Smart #define BGS_GUARD_ERR_MASK 0x00000001 400281301a9bSJames Smart #define BGS_GUARD_ERR_SHIFT 0 400381301a9bSJames Smart uint32_t bgstat; /* word 15 - BlockGuard Status */ 400481301a9bSJames Smart }; 400581301a9bSJames Smart 400681301a9bSJames Smart static inline uint32_t 400781301a9bSJames Smart lpfc_bgs_get_bidir_bg_prof(uint32_t bgstat) 400881301a9bSJames Smart { 4009bc73905aSJames Smart return (bgstat & BGS_BIDIR_BG_PROF_MASK) >> 401081301a9bSJames Smart BGS_BIDIR_BG_PROF_SHIFT; 401181301a9bSJames Smart } 401281301a9bSJames Smart 401381301a9bSJames Smart static inline uint32_t 401481301a9bSJames Smart lpfc_bgs_get_bidir_err_cond(uint32_t bgstat) 401581301a9bSJames Smart { 4016bc73905aSJames Smart return (bgstat & BGS_BIDIR_ERR_COND_FLAGS_MASK) >> 401781301a9bSJames Smart BGS_BIDIR_ERR_COND_SHIFT; 401881301a9bSJames Smart } 401981301a9bSJames Smart 402081301a9bSJames Smart static inline uint32_t 402181301a9bSJames Smart lpfc_bgs_get_bg_prof(uint32_t bgstat) 402281301a9bSJames Smart { 4023bc73905aSJames Smart return (bgstat & BGS_BG_PROFILE_MASK) >> 402481301a9bSJames Smart BGS_BG_PROFILE_SHIFT; 402581301a9bSJames Smart } 402681301a9bSJames Smart 402781301a9bSJames Smart static inline uint32_t 402881301a9bSJames Smart lpfc_bgs_get_invalid_prof(uint32_t bgstat) 402981301a9bSJames Smart { 4030bc73905aSJames Smart return (bgstat & BGS_INVALID_PROF_MASK) >> 403181301a9bSJames Smart BGS_INVALID_PROF_SHIFT; 403281301a9bSJames Smart } 403381301a9bSJames Smart 403481301a9bSJames Smart static inline uint32_t 403581301a9bSJames Smart lpfc_bgs_get_uninit_dif_block(uint32_t bgstat) 403681301a9bSJames Smart { 4037bc73905aSJames Smart return (bgstat & BGS_UNINIT_DIF_BLOCK_MASK) >> 403881301a9bSJames Smart BGS_UNINIT_DIF_BLOCK_SHIFT; 403981301a9bSJames Smart } 404081301a9bSJames Smart 404181301a9bSJames Smart static inline uint32_t 404281301a9bSJames Smart lpfc_bgs_get_hi_water_mark_present(uint32_t bgstat) 404381301a9bSJames Smart { 4044bc73905aSJames Smart return (bgstat & BGS_HI_WATER_MARK_PRESENT_MASK) >> 404581301a9bSJames Smart BGS_HI_WATER_MARK_PRESENT_SHIFT; 404681301a9bSJames Smart } 404781301a9bSJames Smart 404881301a9bSJames Smart static inline uint32_t 404981301a9bSJames Smart lpfc_bgs_get_reftag_err(uint32_t bgstat) 405081301a9bSJames Smart { 4051bc73905aSJames Smart return (bgstat & BGS_REFTAG_ERR_MASK) >> 405281301a9bSJames Smart BGS_REFTAG_ERR_SHIFT; 405381301a9bSJames Smart } 405481301a9bSJames Smart 405581301a9bSJames Smart static inline uint32_t 405681301a9bSJames Smart lpfc_bgs_get_apptag_err(uint32_t bgstat) 405781301a9bSJames Smart { 4058bc73905aSJames Smart return (bgstat & BGS_APPTAG_ERR_MASK) >> 405981301a9bSJames Smart BGS_APPTAG_ERR_SHIFT; 406081301a9bSJames Smart } 406181301a9bSJames Smart 406281301a9bSJames Smart static inline uint32_t 406381301a9bSJames Smart lpfc_bgs_get_guard_err(uint32_t bgstat) 406481301a9bSJames Smart { 4065bc73905aSJames Smart return (bgstat & BGS_GUARD_ERR_MASK) >> 406681301a9bSJames Smart BGS_GUARD_ERR_SHIFT; 406781301a9bSJames Smart } 406881301a9bSJames Smart 406934b02dcdSJames Smart #define LPFC_EXT_DATA_BDE_COUNT 3 407034b02dcdSJames Smart struct fcp_irw_ext { 407134b02dcdSJames Smart uint32_t io_tag64_low; 407234b02dcdSJames Smart uint32_t io_tag64_high; 407334b02dcdSJames Smart #ifdef __BIG_ENDIAN_BITFIELD 407434b02dcdSJames Smart uint8_t reserved1; 407534b02dcdSJames Smart uint8_t reserved2; 407634b02dcdSJames Smart uint8_t reserved3; 407734b02dcdSJames Smart uint8_t ebde_count; 407834b02dcdSJames Smart #else /* __LITTLE_ENDIAN */ 407934b02dcdSJames Smart uint8_t ebde_count; 408034b02dcdSJames Smart uint8_t reserved3; 408134b02dcdSJames Smart uint8_t reserved2; 408234b02dcdSJames Smart uint8_t reserved1; 408334b02dcdSJames Smart #endif 408434b02dcdSJames Smart uint32_t reserved4; 408534b02dcdSJames Smart struct ulp_bde64 rbde; /* response bde */ 408634b02dcdSJames Smart struct ulp_bde64 dbde[LPFC_EXT_DATA_BDE_COUNT]; /* data BDE or BPL */ 408734b02dcdSJames Smart uint8_t icd[32]; /* immediate command data (32 bytes) */ 408834b02dcdSJames Smart }; 408934b02dcdSJames Smart 4090dea3101eS typedef struct _IOCB { /* IOCB structure */ 4091dea3101eS union { 4092dea3101eS GENERIC_RSP grsp; /* Generic response */ 4093dea3101eS XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */ 4094dea3101eS struct ulp_bde cont[3]; /* up to 3 continuation bdes */ 4095dea3101eS RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */ 4096dea3101eS AC_XRI acxri; /* ABORT / CLOSE_XRI template */ 4097dea3101eS A_MXRI64 amxri; /* abort multiple xri command overlay */ 4098dea3101eS GET_RPI getrpi; /* GET_RPI template */ 4099dea3101eS FCPI_FIELDS fcpi; /* FCP Initiator template */ 4100dea3101eS FCPT_FIELDS fcpt; /* FCP target template */ 4101dea3101eS 4102dea3101eS /* SLI-2 structures */ 4103dea3101eS 4104dea3101eS struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation 4105ed957684SJames Smart * bde_64s */ 4106dea3101eS ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */ 4107dea3101eS GEN_REQUEST64 genreq64; /* GEN_REQUEST template */ 4108dea3101eS RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */ 4109dea3101eS XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */ 4110dea3101eS FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */ 4111dea3101eS FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */ 411257127f15SJames Smart ASYNCSTAT_FIELDS asyncstat; /* async_status iocb */ 411376bb24efSJames Smart QUE_XRI64_CX_FIELDS quexri64cx; /* que_xri64_cx fields */ 41149c2face6SJames Smart struct rcv_seq64 rcvseq64; /* RCV_SEQ64 and RCV_CONT64 */ 4115546fc854SJames Smart struct sli4_bls_rsp bls_rsp; /* UNSOL ABTS BLS_RSP params */ 4116dea3101eS uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */ 4117dea3101eS } un; 4118dea3101eS union { 4119dea3101eS struct { 4120dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 4121dea3101eS uint16_t ulpContext; /* High order bits word 6 */ 4122dea3101eS uint16_t ulpIoTag; /* Low order bits word 6 */ 4123dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 4124dea3101eS uint16_t ulpIoTag; /* Low order bits word 6 */ 4125dea3101eS uint16_t ulpContext; /* High order bits word 6 */ 4126dea3101eS #endif 4127dea3101eS } t1; 4128dea3101eS struct { 4129dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 4130dea3101eS uint16_t ulpContext; /* High order bits word 6 */ 4131dea3101eS uint16_t ulpIoTag1:2; /* Low order bits word 6 */ 4132dea3101eS uint16_t ulpIoTag0:14; /* Low order bits word 6 */ 4133dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 4134dea3101eS uint16_t ulpIoTag0:14; /* Low order bits word 6 */ 4135dea3101eS uint16_t ulpIoTag1:2; /* Low order bits word 6 */ 4136dea3101eS uint16_t ulpContext; /* High order bits word 6 */ 4137dea3101eS #endif 4138dea3101eS } t2; 4139dea3101eS } un1; 4140dea3101eS #define ulpContext un1.t1.ulpContext 4141dea3101eS #define ulpIoTag un1.t1.ulpIoTag 4142dea3101eS #define ulpIoTag0 un1.t2.ulpIoTag0 4143dea3101eS 4144dea3101eS #ifdef __BIG_ENDIAN_BITFIELD 4145dea3101eS uint32_t ulpTimeout:8; 4146dea3101eS uint32_t ulpXS:1; 4147dea3101eS uint32_t ulpFCP2Rcvy:1; 4148dea3101eS uint32_t ulpPU:2; 4149dea3101eS uint32_t ulpIr:1; 4150dea3101eS uint32_t ulpClass:3; 4151dea3101eS uint32_t ulpCommand:8; 4152dea3101eS uint32_t ulpStatus:4; 4153dea3101eS uint32_t ulpBdeCount:2; 4154dea3101eS uint32_t ulpLe:1; 4155dea3101eS uint32_t ulpOwner:1; /* Low order bit word 7 */ 4156dea3101eS #else /* __LITTLE_ENDIAN_BITFIELD */ 4157dea3101eS uint32_t ulpOwner:1; /* Low order bit word 7 */ 4158dea3101eS uint32_t ulpLe:1; 4159dea3101eS uint32_t ulpBdeCount:2; 4160dea3101eS uint32_t ulpStatus:4; 4161dea3101eS uint32_t ulpCommand:8; 4162dea3101eS uint32_t ulpClass:3; 4163dea3101eS uint32_t ulpIr:1; 4164dea3101eS uint32_t ulpPU:2; 4165dea3101eS uint32_t ulpFCP2Rcvy:1; 4166dea3101eS uint32_t ulpXS:1; 4167dea3101eS uint32_t ulpTimeout:8; 4168dea3101eS #endif 416992d7f7b0SJames Smart 4170ed957684SJames Smart union { 4171ed957684SJames Smart struct rcv_sli3 rcvsli3; /* words 8 - 15 */ 417276bb24efSJames Smart 417376bb24efSJames Smart /* words 8-31 used for que_xri_cx iocb */ 417476bb24efSJames Smart struct que_xri64cx_ext_fields que_xri64cx_ext_words; 417534b02dcdSJames Smart struct fcp_irw_ext fcp_ext; 4176ed957684SJames Smart uint32_t sli3Words[24]; /* 96 extra bytes for SLI-3 */ 417781301a9bSJames Smart 417881301a9bSJames Smart /* words 8-15 for BlockGuard */ 417981301a9bSJames Smart struct sli3_bg_fields sli3_bg; 4180ed957684SJames Smart } unsli3; 4181dea3101eS 4182ed957684SJames Smart #define ulpCt_h ulpXS 4183ed957684SJames Smart #define ulpCt_l ulpFCP2Rcvy 4184ed957684SJames Smart 4185ed957684SJames Smart #define IOCB_FCP 1 /* IOCB is used for FCP ELS cmds-ulpRsvByte */ 4186ed957684SJames Smart #define IOCB_IP 2 /* IOCB is used for IP ELS cmds */ 4187dea3101eS #define PARM_UNUSED 0 /* PU field (Word 4) not used */ 4188dea3101eS #define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */ 4189dea3101eS #define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */ 419092d7f7b0SJames Smart #define PARM_NPIV_DID 3 4191dea3101eS #define CLASS1 0 /* Class 1 */ 4192dea3101eS #define CLASS2 1 /* Class 2 */ 4193dea3101eS #define CLASS3 2 /* Class 3 */ 4194dea3101eS #define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */ 4195dea3101eS 4196dea3101eS #define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */ 4197dea3101eS #define IOSTAT_FCP_RSP_ERROR 0x1 4198dea3101eS #define IOSTAT_REMOTE_STOP 0x2 4199dea3101eS #define IOSTAT_LOCAL_REJECT 0x3 4200dea3101eS #define IOSTAT_NPORT_RJT 0x4 4201dea3101eS #define IOSTAT_FABRIC_RJT 0x5 4202dea3101eS #define IOSTAT_NPORT_BSY 0x6 4203dea3101eS #define IOSTAT_FABRIC_BSY 0x7 4204dea3101eS #define IOSTAT_INTERMED_RSP 0x8 4205dea3101eS #define IOSTAT_LS_RJT 0x9 4206dea3101eS #define IOSTAT_BA_RJT 0xA 4207dea3101eS #define IOSTAT_RSVD1 0xB 4208dea3101eS #define IOSTAT_RSVD2 0xC 4209dea3101eS #define IOSTAT_RSVD3 0xD 4210dea3101eS #define IOSTAT_RSVD4 0xE 421192d7f7b0SJames Smart #define IOSTAT_NEED_BUFFER 0xF 4212dea3101eS #define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */ 4213dea3101eS #define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */ 4214dea3101eS #define IOSTAT_CNT 0x11 4215dea3101eS 4216dea3101eS } IOCB_t; 4217dea3101eS 4218dea3101eS 4219dea3101eS #define SLI1_SLIM_SIZE (4 * 1024) 4220dea3101eS 4221dea3101eS /* Up to 498 IOCBs will fit into 16k 4222dea3101eS * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384 4223dea3101eS */ 4224ed957684SJames Smart #define SLI2_SLIM_SIZE (64 * 1024) 4225dea3101eS 4226dea3101eS /* Maximum IOCBs that will fit in SLI2 slim */ 4227dea3101eS #define MAX_SLI2_IOCB 498 4228ed957684SJames Smart #define MAX_SLIM_IOCB_SIZE (SLI2_SLIM_SIZE - \ 42297a470277SJames Smart (sizeof(MAILBOX_t) + sizeof(PCB_t) + \ 42307a470277SJames Smart sizeof(uint32_t) * MAILBOX_EXT_WSIZE)) 4231ed957684SJames Smart 4232ed957684SJames Smart /* HBQ entries are 4 words each = 4k */ 4233ed957684SJames Smart #define LPFC_TOTAL_HBQ_SIZE (sizeof(struct lpfc_hbq_entry) * \ 4234ed957684SJames Smart lpfc_sli_hbq_count()) 4235dea3101eS 4236dea3101eS struct lpfc_sli2_slim { 4237dea3101eS MAILBOX_t mbx; 42387a470277SJames Smart uint32_t mbx_ext_words[MAILBOX_EXT_WSIZE]; 4239dea3101eS PCB_t pcb; 4240ed957684SJames Smart IOCB_t IOCBs[MAX_SLIM_IOCB_SIZE]; 4241dea3101eS }; 4242dea3101eS 42432e0fef85SJames Smart /* 42442e0fef85SJames Smart * This function checks PCI device to allow special handling for LC HBAs. 42452e0fef85SJames Smart * 42462e0fef85SJames Smart * Parameters: 42472e0fef85SJames Smart * device : struct pci_dev 's device field 42482e0fef85SJames Smart * 42492e0fef85SJames Smart * return 1 => TRUE 42502e0fef85SJames Smart * 0 => FALSE 42512e0fef85SJames Smart */ 4252dea3101eS static inline int 4253dea3101eS lpfc_is_LC_HBA(unsigned short device) 4254dea3101eS { 4255dea3101eS if ((device == PCI_DEVICE_ID_TFLY) || 4256dea3101eS (device == PCI_DEVICE_ID_PFLY) || 4257dea3101eS (device == PCI_DEVICE_ID_LP101) || 4258dea3101eS (device == PCI_DEVICE_ID_BMID) || 4259dea3101eS (device == PCI_DEVICE_ID_BSMB) || 4260dea3101eS (device == PCI_DEVICE_ID_ZMID) || 4261dea3101eS (device == PCI_DEVICE_ID_ZSMB) || 426209372820SJames Smart (device == PCI_DEVICE_ID_SAT_MID) || 426309372820SJames Smart (device == PCI_DEVICE_ID_SAT_SMB) || 4264dea3101eS (device == PCI_DEVICE_ID_RFLY)) 4265dea3101eS return 1; 4266dea3101eS else 4267dea3101eS return 0; 4268dea3101eS } 4269858c9f6cSJames Smart 4270858c9f6cSJames Smart /* 4271858c9f6cSJames Smart * Determine if an IOCB failed because of a link event or firmware reset. 4272858c9f6cSJames Smart */ 4273858c9f6cSJames Smart 4274858c9f6cSJames Smart static inline int 4275858c9f6cSJames Smart lpfc_error_lost_link(IOCB_t *iocbp) 4276858c9f6cSJames Smart { 4277858c9f6cSJames Smart return (iocbp->ulpStatus == IOSTAT_LOCAL_REJECT && 4278858c9f6cSJames Smart (iocbp->un.ulpWord[4] == IOERR_SLI_ABORTED || 4279858c9f6cSJames Smart iocbp->un.ulpWord[4] == IOERR_LINK_DOWN || 4280858c9f6cSJames Smart iocbp->un.ulpWord[4] == IOERR_SLI_DOWN)); 4281858c9f6cSJames Smart } 428284774a4dSJames Smart 428384774a4dSJames Smart #define MENLO_TRANSPORT_TYPE 0xfe 428484774a4dSJames Smart #define MENLO_CONTEXT 0 428584774a4dSJames Smart #define MENLO_PU 3 428684774a4dSJames Smart #define MENLO_TIMEOUT 30 428784774a4dSJames Smart #define SETVAR_MLOMNT 0x103107 428884774a4dSJames Smart #define SETVAR_MLORST 0x103007 4289da0436e9SJames Smart 4290da0436e9SJames Smart #define BPL_ALIGN_SZ 8 /* 8 byte alignment for bpl and mbufs */ 4291