xref: /linux/drivers/scsi/lpfc/lpfc_hw.h (revision 21bf0b977afd1825100b43c464766dc4acdd43d3)
1dea3101eS /*******************************************************************
2dea3101eS  * This file is part of the Emulex Linux Device Driver for         *
3c44ce173SJames.Smart@Emulex.Com  * Fibre Channel Host Bus Adapters.                                *
4f25e8e79SJames Smart  * Copyright (C) 2004-2015 Emulex.  All rights reserved.           *
5c44ce173SJames.Smart@Emulex.Com  * EMULEX and SLI are trademarks of Emulex.                        *
6dea3101eS  * www.emulex.com                                                  *
7dea3101eS  *                                                                 *
8dea3101eS  * This program is free software; you can redistribute it and/or   *
9c44ce173SJames.Smart@Emulex.Com  * modify it under the terms of version 2 of the GNU General       *
10c44ce173SJames.Smart@Emulex.Com  * Public License as published by the Free Software Foundation.    *
11c44ce173SJames.Smart@Emulex.Com  * This program is distributed in the hope that it will be useful. *
12c44ce173SJames.Smart@Emulex.Com  * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND          *
13c44ce173SJames.Smart@Emulex.Com  * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY,  *
14c44ce173SJames.Smart@Emulex.Com  * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE      *
15c44ce173SJames.Smart@Emulex.Com  * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16c44ce173SJames.Smart@Emulex.Com  * TO BE LEGALLY INVALID.  See the GNU General Public License for  *
17c44ce173SJames.Smart@Emulex.Com  * more details, a copy of which can be found in the file COPYING  *
18c44ce173SJames.Smart@Emulex.Com  * included with this package.                                     *
19dea3101eS  *******************************************************************/
20dea3101eS 
21dea3101eS #define FDMI_DID        0xfffffaU
22dea3101eS #define NameServer_DID  0xfffffcU
23dea3101eS #define SCR_DID         0xfffffdU
24dea3101eS #define Fabric_DID      0xfffffeU
25dea3101eS #define Bcast_DID       0xffffffU
26dea3101eS #define Mask_DID        0xffffffU
27dea3101eS #define CT_DID_MASK     0xffff00U
28dea3101eS #define Fabric_DID_MASK 0xfff000U
29dea3101eS #define WELL_KNOWN_DID_MASK 0xfffff0U
30dea3101eS 
31dea3101eS #define PT2PT_LocalID	1
32dea3101eS #define PT2PT_RemoteID	2
33dea3101eS 
34dea3101eS #define FF_DEF_EDTOV          2000	/* Default E_D_TOV (2000ms) */
35dea3101eS #define FF_DEF_ALTOV            15	/* Default AL_TIME (15ms) */
36*21bf0b97SJames Smart #define FF_DEF_RATOV            10	/* Default RA_TOV (10s) */
37dea3101eS #define FF_DEF_ARBTOV         1900	/* Default ARB_TOV (1900ms) */
38dea3101eS 
39dea3101eS #define LPFC_BUF_RING0        64	/* Number of buffers to post to RING
40dea3101eS 					   0 */
41dea3101eS 
42dea3101eS #define FCELSSIZE             1024	/* maximum ELS transfer size */
43dea3101eS 
44dea3101eS #define LPFC_FCP_RING            0	/* ring 0 for FCP initiator commands */
45a4bc3379SJames Smart #define LPFC_EXTRA_RING          1	/* ring 1 for other protocols */
46dea3101eS #define LPFC_ELS_RING            2	/* ring 2 for ELS commands */
47dea3101eS #define LPFC_FCP_NEXT_RING       3
481ba981fdSJames Smart #define LPFC_FCP_OAS_RING        3
49dea3101eS 
50dea3101eS #define SLI2_IOCB_CMD_R0_ENTRIES    172	/* SLI-2 FCP command ring entries */
51dea3101eS #define SLI2_IOCB_RSP_R0_ENTRIES    134	/* SLI-2 FCP response ring entries */
52a4bc3379SJames Smart #define SLI2_IOCB_CMD_R1_ENTRIES      4	/* SLI-2 extra command ring entries */
53a4bc3379SJames Smart #define SLI2_IOCB_RSP_R1_ENTRIES      4	/* SLI-2 extra response ring entries */
54dea3101eS #define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36	/* SLI-2 extra FCP cmd ring entries */
55dea3101eS #define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52	/* SLI-2 extra FCP rsp ring entries */
56dea3101eS #define SLI2_IOCB_CMD_R2_ENTRIES     20	/* SLI-2 ELS command ring entries */
57dea3101eS #define SLI2_IOCB_RSP_R2_ENTRIES     20	/* SLI-2 ELS response ring entries */
58dea3101eS #define SLI2_IOCB_CMD_R3_ENTRIES      0
59dea3101eS #define SLI2_IOCB_RSP_R3_ENTRIES      0
60dea3101eS #define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
61dea3101eS #define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
62dea3101eS 
63ed957684SJames Smart #define SLI2_IOCB_CMD_SIZE	32
64ed957684SJames Smart #define SLI2_IOCB_RSP_SIZE	32
65ed957684SJames Smart #define SLI3_IOCB_CMD_SIZE	128
66ed957684SJames Smart #define SLI3_IOCB_RSP_SIZE	64
67ed957684SJames Smart 
686d368e53SJames Smart #define LPFC_UNREG_ALL_RPIS_VPORT	0xffff
696d368e53SJames Smart #define LPFC_UNREG_ALL_DFLT_RPIS	0xffffffff
7092d7f7b0SJames Smart 
71ddcc50f0SJames Smart /* vendor ID used in SCSI netlink calls */
72ddcc50f0SJames Smart #define LPFC_NL_VENDOR_ID (SCSI_NL_VID_TYPE_PCI | PCI_VENDOR_ID_EMULEX)
73ddcc50f0SJames Smart 
746b5151fdSJames Smart #define FW_REV_STR_SIZE	32
75dea3101eS /* Common Transport structures and definitions */
76dea3101eS 
77dea3101eS union CtRevisionId {
78dea3101eS 	/* Structure is in Big Endian format */
79dea3101eS 	struct {
80dea3101eS 		uint32_t Revision:8;
81dea3101eS 		uint32_t InId:24;
82dea3101eS 	} bits;
83dea3101eS 	uint32_t word;
84dea3101eS };
85dea3101eS 
86dea3101eS union CtCommandResponse {
87dea3101eS 	/* Structure is in Big Endian format */
88dea3101eS 	struct {
89dea3101eS 		uint32_t CmdRsp:16;
90dea3101eS 		uint32_t Size:16;
91dea3101eS 	} bits;
92dea3101eS 	uint32_t word;
93dea3101eS };
94dea3101eS 
9592d7f7b0SJames Smart #define FC4_FEATURE_INIT 0x2
9692d7f7b0SJames Smart #define FC4_FEATURE_TARGET 0x1
9792d7f7b0SJames Smart 
98dea3101eS struct lpfc_sli_ct_request {
99dea3101eS 	/* Structure is in Big Endian format */
100dea3101eS 	union CtRevisionId RevisionId;
101dea3101eS 	uint8_t FsType;
102dea3101eS 	uint8_t FsSubType;
103dea3101eS 	uint8_t Options;
104dea3101eS 	uint8_t Rsrvd1;
105dea3101eS 	union CtCommandResponse CommandResponse;
106dea3101eS 	uint8_t Rsrvd2;
107dea3101eS 	uint8_t ReasonCode;
108dea3101eS 	uint8_t Explanation;
109dea3101eS 	uint8_t VendorUnique;
11076b2c34aSJames Smart #define LPFC_CT_PREAMBLE	20	/* Size of CTReq + 4 up to here */
111dea3101eS 
112dea3101eS 	union {
113dea3101eS 		uint32_t PortID;
114dea3101eS 		struct gid {
115dea3101eS 			uint8_t PortType;	/* for GID_PT requests */
116dea3101eS 			uint8_t DomainScope;
117dea3101eS 			uint8_t AreaScope;
118dea3101eS 			uint8_t Fc4Type;	/* for GID_FT requests */
119dea3101eS 		} gid;
120dea3101eS 		struct rft {
121dea3101eS 			uint32_t PortId;	/* For RFT_ID requests */
122dea3101eS 
123dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
124dea3101eS 			uint32_t rsvd0:16;
125dea3101eS 			uint32_t rsvd1:7;
126dea3101eS 			uint32_t fcpReg:1;	/* Type 8 */
127dea3101eS 			uint32_t rsvd2:2;
128dea3101eS 			uint32_t ipReg:1;	/* Type 5 */
129dea3101eS 			uint32_t rsvd3:5;
130dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
131dea3101eS 			uint32_t rsvd0:16;
132dea3101eS 			uint32_t fcpReg:1;	/* Type 8 */
133dea3101eS 			uint32_t rsvd1:7;
134dea3101eS 			uint32_t rsvd3:5;
135dea3101eS 			uint32_t ipReg:1;	/* Type 5 */
136dea3101eS 			uint32_t rsvd2:2;
137dea3101eS #endif
138dea3101eS 
139dea3101eS 			uint32_t rsvd[7];
140dea3101eS 		} rft;
141dea3101eS 		struct rnn {
142dea3101eS 			uint32_t PortId;	/* For RNN_ID requests */
143dea3101eS 			uint8_t wwnn[8];
144dea3101eS 		} rnn;
145dea3101eS 		struct rsnn {	/* For RSNN_ID requests */
146dea3101eS 			uint8_t wwnn[8];
147dea3101eS 			uint8_t len;
148dea3101eS 			uint8_t symbname[255];
149dea3101eS 		} rsnn;
1507ee5d43eSJames Smart 		struct da_id { /* For DA_ID requests */
1517ee5d43eSJames Smart 			uint32_t port_id;
1527ee5d43eSJames Smart 		} da_id;
15392d7f7b0SJames Smart 		struct rspn {	/* For RSPN_ID requests */
15492d7f7b0SJames Smart 			uint32_t PortId;
15592d7f7b0SJames Smart 			uint8_t len;
15692d7f7b0SJames Smart 			uint8_t symbname[255];
15792d7f7b0SJames Smart 		} rspn;
15892d7f7b0SJames Smart 		struct gff {
15992d7f7b0SJames Smart 			uint32_t PortId;
16092d7f7b0SJames Smart 		} gff;
16192d7f7b0SJames Smart 		struct gff_acc {
16292d7f7b0SJames Smart 			uint8_t fbits[128];
16392d7f7b0SJames Smart 		} gff_acc;
16451ef4c26SJames Smart #define FCP_TYPE_FEATURE_OFFSET 7
16592d7f7b0SJames Smart 		struct rff {
16692d7f7b0SJames Smart 			uint32_t PortId;
16792d7f7b0SJames Smart 			uint8_t reserved[2];
16892d7f7b0SJames Smart 			uint8_t fbits;
16992d7f7b0SJames Smart 			uint8_t type_code;     /* type=8 for FCP */
17092d7f7b0SJames Smart 		} rff;
171dea3101eS 	} un;
172dea3101eS };
173dea3101eS 
17476b2c34aSJames Smart #define LPFC_MAX_CT_SIZE	(60 * 4096)
17576b2c34aSJames Smart 
176dea3101eS #define  SLI_CT_REVISION        1
17792d7f7b0SJames Smart #define  GID_REQUEST_SZ   (offsetof(struct lpfc_sli_ct_request, un) + \
17892d7f7b0SJames Smart 			   sizeof(struct gid))
17992d7f7b0SJames Smart #define  GFF_REQUEST_SZ   (offsetof(struct lpfc_sli_ct_request, un) + \
18092d7f7b0SJames Smart 			   sizeof(struct gff))
18192d7f7b0SJames Smart #define  RFT_REQUEST_SZ   (offsetof(struct lpfc_sli_ct_request, un) + \
18292d7f7b0SJames Smart 			   sizeof(struct rft))
18392d7f7b0SJames Smart #define  RFF_REQUEST_SZ   (offsetof(struct lpfc_sli_ct_request, un) + \
18492d7f7b0SJames Smart 			   sizeof(struct rff))
18592d7f7b0SJames Smart #define  RNN_REQUEST_SZ   (offsetof(struct lpfc_sli_ct_request, un) + \
18692d7f7b0SJames Smart 			   sizeof(struct rnn))
18792d7f7b0SJames Smart #define  RSNN_REQUEST_SZ  (offsetof(struct lpfc_sli_ct_request, un) + \
18892d7f7b0SJames Smart 			   sizeof(struct rsnn))
1897ee5d43eSJames Smart #define DA_ID_REQUEST_SZ (offsetof(struct lpfc_sli_ct_request, un) + \
1907ee5d43eSJames Smart 			  sizeof(struct da_id))
19192d7f7b0SJames Smart #define  RSPN_REQUEST_SZ  (offsetof(struct lpfc_sli_ct_request, un) + \
19292d7f7b0SJames Smart 			   sizeof(struct rspn))
193dea3101eS 
194dea3101eS /*
195dea3101eS  * FsType Definitions
196dea3101eS  */
197dea3101eS 
198dea3101eS #define  SLI_CT_MANAGEMENT_SERVICE        0xFA
199dea3101eS #define  SLI_CT_TIME_SERVICE              0xFB
200dea3101eS #define  SLI_CT_DIRECTORY_SERVICE         0xFC
201dea3101eS #define  SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
202dea3101eS 
203dea3101eS /*
204dea3101eS  * Directory Service Subtypes
205dea3101eS  */
206dea3101eS 
207dea3101eS #define  SLI_CT_DIRECTORY_NAME_SERVER     0x02
208dea3101eS 
209dea3101eS /*
210dea3101eS  * Response Codes
211dea3101eS  */
212dea3101eS 
213dea3101eS #define  SLI_CT_RESPONSE_FS_RJT           0x8001
214dea3101eS #define  SLI_CT_RESPONSE_FS_ACC           0x8002
215dea3101eS 
216dea3101eS /*
217dea3101eS  * Reason Codes
218dea3101eS  */
219dea3101eS 
220dea3101eS #define  SLI_CT_NO_ADDITIONAL_EXPL	  0x0
221dea3101eS #define  SLI_CT_INVALID_COMMAND           0x01
222dea3101eS #define  SLI_CT_INVALID_VERSION           0x02
223dea3101eS #define  SLI_CT_LOGICAL_ERROR             0x03
224dea3101eS #define  SLI_CT_INVALID_IU_SIZE           0x04
225dea3101eS #define  SLI_CT_LOGICAL_BUSY              0x05
226dea3101eS #define  SLI_CT_PROTOCOL_ERROR            0x07
227dea3101eS #define  SLI_CT_UNABLE_TO_PERFORM_REQ     0x09
228dea3101eS #define  SLI_CT_REQ_NOT_SUPPORTED         0x0b
229dea3101eS #define  SLI_CT_HBA_INFO_NOT_REGISTERED	  0x10
230dea3101eS #define  SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE  0x11
231dea3101eS #define  SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN      0x12
232dea3101eS #define  SLI_CT_HBA_ATTR_NOT_PRESENT	  0x13
233dea3101eS #define  SLI_CT_PORT_INFO_NOT_REGISTERED  0x20
234dea3101eS #define  SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
235dea3101eS #define  SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN     0x22
236dea3101eS #define  SLI_CT_VENDOR_UNIQUE             0xff
237dea3101eS 
238dea3101eS /*
239dea3101eS  * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
240dea3101eS  */
241dea3101eS 
242dea3101eS #define  SLI_CT_NO_PORT_ID                0x01
243dea3101eS #define  SLI_CT_NO_PORT_NAME              0x02
244dea3101eS #define  SLI_CT_NO_NODE_NAME              0x03
245dea3101eS #define  SLI_CT_NO_CLASS_OF_SERVICE       0x04
246dea3101eS #define  SLI_CT_NO_IP_ADDRESS             0x05
247dea3101eS #define  SLI_CT_NO_IPA                    0x06
248dea3101eS #define  SLI_CT_NO_FC4_TYPES              0x07
249dea3101eS #define  SLI_CT_NO_SYMBOLIC_PORT_NAME     0x08
250dea3101eS #define  SLI_CT_NO_SYMBOLIC_NODE_NAME     0x09
251dea3101eS #define  SLI_CT_NO_PORT_TYPE              0x0A
252dea3101eS #define  SLI_CT_ACCESS_DENIED             0x10
253dea3101eS #define  SLI_CT_INVALID_PORT_ID           0x11
254dea3101eS #define  SLI_CT_DATABASE_EMPTY            0x12
255dea3101eS 
256dea3101eS /*
257dea3101eS  * Name Server Command Codes
258dea3101eS  */
259dea3101eS 
260dea3101eS #define  SLI_CTNS_GA_NXT      0x0100
261dea3101eS #define  SLI_CTNS_GPN_ID      0x0112
262dea3101eS #define  SLI_CTNS_GNN_ID      0x0113
263dea3101eS #define  SLI_CTNS_GCS_ID      0x0114
264dea3101eS #define  SLI_CTNS_GFT_ID      0x0117
265dea3101eS #define  SLI_CTNS_GSPN_ID     0x0118
266dea3101eS #define  SLI_CTNS_GPT_ID      0x011A
26792d7f7b0SJames Smart #define  SLI_CTNS_GFF_ID      0x011F
268dea3101eS #define  SLI_CTNS_GID_PN      0x0121
269dea3101eS #define  SLI_CTNS_GID_NN      0x0131
270dea3101eS #define  SLI_CTNS_GIP_NN      0x0135
271dea3101eS #define  SLI_CTNS_GIPA_NN     0x0136
272dea3101eS #define  SLI_CTNS_GSNN_NN     0x0139
273dea3101eS #define  SLI_CTNS_GNN_IP      0x0153
274dea3101eS #define  SLI_CTNS_GIPA_IP     0x0156
275dea3101eS #define  SLI_CTNS_GID_FT      0x0171
276dea3101eS #define  SLI_CTNS_GID_PT      0x01A1
277dea3101eS #define  SLI_CTNS_RPN_ID      0x0212
278dea3101eS #define  SLI_CTNS_RNN_ID      0x0213
279dea3101eS #define  SLI_CTNS_RCS_ID      0x0214
280dea3101eS #define  SLI_CTNS_RFT_ID      0x0217
281dea3101eS #define  SLI_CTNS_RSPN_ID     0x0218
282dea3101eS #define  SLI_CTNS_RPT_ID      0x021A
28392d7f7b0SJames Smart #define  SLI_CTNS_RFF_ID      0x021F
284dea3101eS #define  SLI_CTNS_RIP_NN      0x0235
285dea3101eS #define  SLI_CTNS_RIPA_NN     0x0236
286dea3101eS #define  SLI_CTNS_RSNN_NN     0x0239
287dea3101eS #define  SLI_CTNS_DA_ID       0x0300
288dea3101eS 
289dea3101eS /*
290dea3101eS  * Port Types
291dea3101eS  */
292dea3101eS 
293dea3101eS #define  SLI_CTPT_N_PORT      0x01
294dea3101eS #define  SLI_CTPT_NL_PORT     0x02
295dea3101eS #define  SLI_CTPT_FNL_PORT    0x03
296dea3101eS #define  SLI_CTPT_IP          0x04
297dea3101eS #define  SLI_CTPT_FCP         0x08
298dea3101eS #define  SLI_CTPT_NX_PORT     0x7F
299dea3101eS #define  SLI_CTPT_F_PORT      0x81
300dea3101eS #define  SLI_CTPT_FL_PORT     0x82
301dea3101eS #define  SLI_CTPT_E_PORT      0x84
302dea3101eS 
303dea3101eS #define SLI_CT_LAST_ENTRY     0x80000000
304dea3101eS 
305dea3101eS /* Fibre Channel Service Parameter definitions */
306dea3101eS 
307dea3101eS #define FC_PH_4_0   6		/* FC-PH version 4.0 */
308dea3101eS #define FC_PH_4_1   7		/* FC-PH version 4.1 */
309dea3101eS #define FC_PH_4_2   8		/* FC-PH version 4.2 */
310dea3101eS #define FC_PH_4_3   9		/* FC-PH version 4.3 */
311dea3101eS 
312dea3101eS #define FC_PH_LOW   8		/* Lowest supported FC-PH version */
313dea3101eS #define FC_PH_HIGH  9		/* Highest supported FC-PH version */
314dea3101eS #define FC_PH3   0x20		/* FC-PH-3 version */
315dea3101eS 
316dea3101eS #define FF_FRAME_SIZE     2048
317dea3101eS 
318dea3101eS struct lpfc_name {
319f631b4beSAndrew Vasquez 	union {
320f631b4beSAndrew Vasquez 		struct {
321dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
322dea3101eS 			uint8_t nameType:4;	/* FC Word 0, bit 28:31 */
3231de933f3SJames.Smart@Emulex.Com 			uint8_t IEEEextMsn:4;	/* FC Word 0, bit 24:27, bit
3241de933f3SJames.Smart@Emulex.Com 						   8:11 of IEEE ext */
325dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3261de933f3SJames.Smart@Emulex.Com 			uint8_t IEEEextMsn:4;	/* FC Word 0, bit 24:27, bit
3271de933f3SJames.Smart@Emulex.Com 						   8:11 of IEEE ext */
328dea3101eS 			uint8_t nameType:4;	/* FC Word 0, bit 28:31 */
329dea3101eS #endif
330dea3101eS 
331dea3101eS #define NAME_IEEE           0x1	/* IEEE name - nameType */
332dea3101eS #define NAME_IEEE_EXT       0x2	/* IEEE extended name */
333dea3101eS #define NAME_FC_TYPE        0x3	/* FC native name type */
334dea3101eS #define NAME_IP_TYPE        0x4	/* IP address */
335dea3101eS #define NAME_CCITT_TYPE     0xC
336dea3101eS #define NAME_CCITT_GR_TYPE  0xE
3371de933f3SJames.Smart@Emulex.Com 			uint8_t IEEEextLsb;	/* FC Word 0, bit 16:23, IEEE
3381de933f3SJames.Smart@Emulex.Com 						   extended Lsb */
339dea3101eS 			uint8_t IEEE[6];	/* FC IEEE address */
34068ce1eb5SAndrew Morton 		} s;
341f631b4beSAndrew Vasquez 		uint8_t wwn[8];
34268ce1eb5SAndrew Morton 	} u;
343f631b4beSAndrew Vasquez };
344dea3101eS 
345dea3101eS struct csp {
346dea3101eS 	uint8_t fcphHigh;	/* FC Word 0, byte 0 */
347dea3101eS 	uint8_t fcphLow;
348dea3101eS 	uint8_t bbCreditMsb;
349dea3101eS 	uint8_t bbCreditlsb;	/* FC Word 0, byte 3 */
350dea3101eS 
35192494144SJames Smart /*
35292494144SJames Smart  * Word 1 Bit 31 in common service parameter is overloaded.
35392494144SJames Smart  * Word 1 Bit 31 in FLOGI request is multiple NPort request
35492494144SJames Smart  * Word 1 Bit 31 in FLOGI response is clean address bit
35592494144SJames Smart  */
35692494144SJames Smart #define clean_address_bit request_multiple_Nport /* Word 1, bit 31 */
357df9e1b59SJames Smart /*
358df9e1b59SJames Smart  * Word 1 Bit 30 in common service parameter is overloaded.
359df9e1b59SJames Smart  * Word 1 Bit 30 in FLOGI request is Virtual Fabrics
360df9e1b59SJames Smart  * Word 1 Bit 30 in PLOGI request is random offset
361df9e1b59SJames Smart  */
362df9e1b59SJames Smart #define virtual_fabric_support randomOffset /* Word 1, bit 30 */
363dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
36492d7f7b0SJames Smart 	uint16_t request_multiple_Nport:1;	/* FC Word 1, bit 31 */
36592d7f7b0SJames Smart 	uint16_t randomOffset:1;	/* FC Word 1, bit 30 */
36692d7f7b0SJames Smart 	uint16_t response_multiple_NPort:1;	/* FC Word 1, bit 29 */
367dea3101eS 	uint16_t fPort:1;	/* FC Word 1, bit 28 */
368dea3101eS 	uint16_t altBbCredit:1;	/* FC Word 1, bit 27 */
369dea3101eS 	uint16_t edtovResolution:1;	/* FC Word 1, bit 26 */
370dea3101eS 	uint16_t multicast:1;	/* FC Word 1, bit 25 */
371dea3101eS 	uint16_t broadcast:1;	/* FC Word 1, bit 24 */
372dea3101eS 
373dea3101eS 	uint16_t huntgroup:1;	/* FC Word 1, bit 23 */
374dea3101eS 	uint16_t simplex:1;	/* FC Word 1, bit 22 */
375dea3101eS 	uint16_t word1Reserved1:3;	/* FC Word 1, bit 21:19 */
376dea3101eS 	uint16_t dhd:1;		/* FC Word 1, bit 18 */
377dea3101eS 	uint16_t contIncSeqCnt:1;	/* FC Word 1, bit 17 */
378dea3101eS 	uint16_t payloadlength:1;	/* FC Word 1, bit 16 */
379dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
380dea3101eS 	uint16_t broadcast:1;	/* FC Word 1, bit 24 */
381dea3101eS 	uint16_t multicast:1;	/* FC Word 1, bit 25 */
382dea3101eS 	uint16_t edtovResolution:1;	/* FC Word 1, bit 26 */
383dea3101eS 	uint16_t altBbCredit:1;	/* FC Word 1, bit 27 */
384dea3101eS 	uint16_t fPort:1;	/* FC Word 1, bit 28 */
38592d7f7b0SJames Smart 	uint16_t response_multiple_NPort:1;	/* FC Word 1, bit 29 */
386dea3101eS 	uint16_t randomOffset:1;	/* FC Word 1, bit 30 */
38792d7f7b0SJames Smart 	uint16_t request_multiple_Nport:1;	/* FC Word 1, bit 31 */
388dea3101eS 
389dea3101eS 	uint16_t payloadlength:1;	/* FC Word 1, bit 16 */
390dea3101eS 	uint16_t contIncSeqCnt:1;	/* FC Word 1, bit 17 */
391dea3101eS 	uint16_t dhd:1;		/* FC Word 1, bit 18 */
392dea3101eS 	uint16_t word1Reserved1:3;	/* FC Word 1, bit 21:19 */
393dea3101eS 	uint16_t simplex:1;	/* FC Word 1, bit 22 */
394dea3101eS 	uint16_t huntgroup:1;	/* FC Word 1, bit 23 */
395dea3101eS #endif
396dea3101eS 
397dea3101eS 	uint8_t bbRcvSizeMsb;	/* Upper nibble is reserved */
398dea3101eS 	uint8_t bbRcvSizeLsb;	/* FC Word 1, byte 3 */
399dea3101eS 	union {
400dea3101eS 		struct {
401dea3101eS 			uint8_t word2Reserved1;	/* FC Word 2 byte 0 */
402dea3101eS 
403dea3101eS 			uint8_t totalConcurrSeq;	/* FC Word 2 byte 1 */
404dea3101eS 			uint8_t roByCategoryMsb;	/* FC Word 2 byte 2 */
405dea3101eS 
406dea3101eS 			uint8_t roByCategoryLsb;	/* FC Word 2 byte 3 */
407dea3101eS 		} nPort;
408dea3101eS 		uint32_t r_a_tov;	/* R_A_TOV must be in B.E. format */
409dea3101eS 	} w2;
410dea3101eS 
411dea3101eS 	uint32_t e_d_tov;	/* E_D_TOV must be in B.E. format */
412dea3101eS };
413dea3101eS 
414dea3101eS struct class_parms {
415dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
416dea3101eS 	uint8_t classValid:1;	/* FC Word 0, bit 31 */
417dea3101eS 	uint8_t intermix:1;	/* FC Word 0, bit 30 */
418dea3101eS 	uint8_t stackedXparent:1;	/* FC Word 0, bit 29 */
419dea3101eS 	uint8_t stackedLockDown:1;	/* FC Word 0, bit 28 */
420dea3101eS 	uint8_t seqDelivery:1;	/* FC Word 0, bit 27 */
421dea3101eS 	uint8_t word0Reserved1:3;	/* FC Word 0, bit 24:26 */
422dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
423dea3101eS 	uint8_t word0Reserved1:3;	/* FC Word 0, bit 24:26 */
424dea3101eS 	uint8_t seqDelivery:1;	/* FC Word 0, bit 27 */
425dea3101eS 	uint8_t stackedLockDown:1;	/* FC Word 0, bit 28 */
426dea3101eS 	uint8_t stackedXparent:1;	/* FC Word 0, bit 29 */
427dea3101eS 	uint8_t intermix:1;	/* FC Word 0, bit 30 */
428dea3101eS 	uint8_t classValid:1;	/* FC Word 0, bit 31 */
429dea3101eS 
430dea3101eS #endif
431dea3101eS 
432dea3101eS 	uint8_t word0Reserved2;	/* FC Word 0, bit 16:23 */
433dea3101eS 
434dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
435dea3101eS 	uint8_t iCtlXidReAssgn:2;	/* FC Word 0, Bit 14:15 */
436dea3101eS 	uint8_t iCtlInitialPa:2;	/* FC Word 0, bit 12:13 */
437dea3101eS 	uint8_t iCtlAck0capable:1;	/* FC Word 0, bit 11 */
438dea3101eS 	uint8_t iCtlAckNcapable:1;	/* FC Word 0, bit 10 */
439dea3101eS 	uint8_t word0Reserved3:2;	/* FC Word 0, bit  8: 9 */
440dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
441dea3101eS 	uint8_t word0Reserved3:2;	/* FC Word 0, bit  8: 9 */
442dea3101eS 	uint8_t iCtlAckNcapable:1;	/* FC Word 0, bit 10 */
443dea3101eS 	uint8_t iCtlAck0capable:1;	/* FC Word 0, bit 11 */
444dea3101eS 	uint8_t iCtlInitialPa:2;	/* FC Word 0, bit 12:13 */
445dea3101eS 	uint8_t iCtlXidReAssgn:2;	/* FC Word 0, Bit 14:15 */
446dea3101eS #endif
447dea3101eS 
448dea3101eS 	uint8_t word0Reserved4;	/* FC Word 0, bit  0: 7 */
449dea3101eS 
450dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
451dea3101eS 	uint8_t rCtlAck0capable:1;	/* FC Word 1, bit 31 */
452dea3101eS 	uint8_t rCtlAckNcapable:1;	/* FC Word 1, bit 30 */
453dea3101eS 	uint8_t rCtlXidInterlck:1;	/* FC Word 1, bit 29 */
454dea3101eS 	uint8_t rCtlErrorPolicy:2;	/* FC Word 1, bit 27:28 */
455dea3101eS 	uint8_t word1Reserved1:1;	/* FC Word 1, bit 26 */
456dea3101eS 	uint8_t rCtlCatPerSeq:2;	/* FC Word 1, bit 24:25 */
457dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
458dea3101eS 	uint8_t rCtlCatPerSeq:2;	/* FC Word 1, bit 24:25 */
459dea3101eS 	uint8_t word1Reserved1:1;	/* FC Word 1, bit 26 */
460dea3101eS 	uint8_t rCtlErrorPolicy:2;	/* FC Word 1, bit 27:28 */
461dea3101eS 	uint8_t rCtlXidInterlck:1;	/* FC Word 1, bit 29 */
462dea3101eS 	uint8_t rCtlAckNcapable:1;	/* FC Word 1, bit 30 */
463dea3101eS 	uint8_t rCtlAck0capable:1;	/* FC Word 1, bit 31 */
464dea3101eS #endif
465dea3101eS 
466dea3101eS 	uint8_t word1Reserved2;	/* FC Word 1, bit 16:23 */
467dea3101eS 	uint8_t rcvDataSizeMsb;	/* FC Word 1, bit  8:15 */
468dea3101eS 	uint8_t rcvDataSizeLsb;	/* FC Word 1, bit  0: 7 */
469dea3101eS 
470dea3101eS 	uint8_t concurrentSeqMsb;	/* FC Word 2, bit 24:31 */
471dea3101eS 	uint8_t concurrentSeqLsb;	/* FC Word 2, bit 16:23 */
472dea3101eS 	uint8_t EeCreditSeqMsb;	/* FC Word 2, bit  8:15 */
473dea3101eS 	uint8_t EeCreditSeqLsb;	/* FC Word 2, bit  0: 7 */
474dea3101eS 
475dea3101eS 	uint8_t openSeqPerXchgMsb;	/* FC Word 3, bit 24:31 */
476dea3101eS 	uint8_t openSeqPerXchgLsb;	/* FC Word 3, bit 16:23 */
477dea3101eS 	uint8_t word3Reserved1;	/* Fc Word 3, bit  8:15 */
478dea3101eS 	uint8_t word3Reserved2;	/* Fc Word 3, bit  0: 7 */
479dea3101eS };
480dea3101eS 
481dea3101eS struct serv_parm {	/* Structure is in Big Endian format */
482dea3101eS 	struct csp cmn;
483dea3101eS 	struct lpfc_name portName;
484dea3101eS 	struct lpfc_name nodeName;
485dea3101eS 	struct class_parms cls1;
486dea3101eS 	struct class_parms cls2;
487dea3101eS 	struct class_parms cls3;
488dea3101eS 	struct class_parms cls4;
489dea3101eS 	uint8_t vendorVersion[16];
490dea3101eS };
491dea3101eS 
492dea3101eS /*
493da0436e9SJames Smart  * Virtual Fabric Tagging Header
494da0436e9SJames Smart  */
495da0436e9SJames Smart struct fc_vft_header {
496da0436e9SJames Smart 	 uint32_t word0;
497da0436e9SJames Smart #define fc_vft_hdr_r_ctl_SHIFT		24
498da0436e9SJames Smart #define fc_vft_hdr_r_ctl_MASK		0xFF
499da0436e9SJames Smart #define fc_vft_hdr_r_ctl_WORD		word0
500da0436e9SJames Smart #define fc_vft_hdr_ver_SHIFT		22
501da0436e9SJames Smart #define fc_vft_hdr_ver_MASK		0x3
502da0436e9SJames Smart #define fc_vft_hdr_ver_WORD		word0
503da0436e9SJames Smart #define fc_vft_hdr_type_SHIFT		18
504da0436e9SJames Smart #define fc_vft_hdr_type_MASK		0xF
505da0436e9SJames Smart #define fc_vft_hdr_type_WORD		word0
506da0436e9SJames Smart #define fc_vft_hdr_e_SHIFT		16
507da0436e9SJames Smart #define fc_vft_hdr_e_MASK		0x1
508da0436e9SJames Smart #define fc_vft_hdr_e_WORD		word0
509da0436e9SJames Smart #define fc_vft_hdr_priority_SHIFT	13
510da0436e9SJames Smart #define fc_vft_hdr_priority_MASK	0x7
511da0436e9SJames Smart #define fc_vft_hdr_priority_WORD	word0
512da0436e9SJames Smart #define fc_vft_hdr_vf_id_SHIFT		1
513da0436e9SJames Smart #define fc_vft_hdr_vf_id_MASK		0xFFF
514da0436e9SJames Smart #define fc_vft_hdr_vf_id_WORD		word0
515da0436e9SJames Smart 	uint32_t word1;
516da0436e9SJames Smart #define fc_vft_hdr_hopct_SHIFT		24
517da0436e9SJames Smart #define fc_vft_hdr_hopct_MASK		0xFF
518da0436e9SJames Smart #define fc_vft_hdr_hopct_WORD		word1
519da0436e9SJames Smart };
520da0436e9SJames Smart 
521da0436e9SJames Smart /*
522dea3101eS  *  Extended Link Service LS_COMMAND codes (Payload Word 0)
523dea3101eS  */
524dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
525dea3101eS #define ELS_CMD_MASK      0xffff0000
526dea3101eS #define ELS_RSP_MASK      0xff000000
527dea3101eS #define ELS_CMD_LS_RJT    0x01000000
528dea3101eS #define ELS_CMD_ACC       0x02000000
529dea3101eS #define ELS_CMD_PLOGI     0x03000000
530dea3101eS #define ELS_CMD_FLOGI     0x04000000
531dea3101eS #define ELS_CMD_LOGO      0x05000000
532dea3101eS #define ELS_CMD_ABTX      0x06000000
533dea3101eS #define ELS_CMD_RCS       0x07000000
534dea3101eS #define ELS_CMD_RES       0x08000000
535dea3101eS #define ELS_CMD_RSS       0x09000000
536dea3101eS #define ELS_CMD_RSI       0x0A000000
537dea3101eS #define ELS_CMD_ESTS      0x0B000000
538dea3101eS #define ELS_CMD_ESTC      0x0C000000
539dea3101eS #define ELS_CMD_ADVC      0x0D000000
540dea3101eS #define ELS_CMD_RTV       0x0E000000
541dea3101eS #define ELS_CMD_RLS       0x0F000000
542dea3101eS #define ELS_CMD_ECHO      0x10000000
543dea3101eS #define ELS_CMD_TEST      0x11000000
544dea3101eS #define ELS_CMD_RRQ       0x12000000
545303f2f9cSJames Smart #define ELS_CMD_REC       0x13000000
54686478875SJames Smart #define ELS_CMD_RDP       0x18000000
547dea3101eS #define ELS_CMD_PRLI      0x20100014
548dea3101eS #define ELS_CMD_PRLO      0x21100014
54982d9a2a2SJames Smart #define ELS_CMD_PRLO_ACC  0x02100014
550dea3101eS #define ELS_CMD_PDISC     0x50000000
551dea3101eS #define ELS_CMD_FDISC     0x51000000
552dea3101eS #define ELS_CMD_ADISC     0x52000000
553dea3101eS #define ELS_CMD_FARP      0x54000000
554dea3101eS #define ELS_CMD_FARPR     0x55000000
5557bb3b137SJamie Wellnitz #define ELS_CMD_RPS       0x56000000
5567bb3b137SJamie Wellnitz #define ELS_CMD_RPL       0x57000000
557dea3101eS #define ELS_CMD_FAN       0x60000000
558dea3101eS #define ELS_CMD_RSCN      0x61040000
559dea3101eS #define ELS_CMD_SCR       0x62000000
560dea3101eS #define ELS_CMD_RNID      0x78000000
5617bb3b137SJamie Wellnitz #define ELS_CMD_LIRR      0x7A000000
5628b017a30SJames Smart #define ELS_CMD_LCB	  0x81000000
563dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
564dea3101eS #define ELS_CMD_MASK      0xffff
565dea3101eS #define ELS_RSP_MASK      0xff
566dea3101eS #define ELS_CMD_LS_RJT    0x01
567dea3101eS #define ELS_CMD_ACC       0x02
568dea3101eS #define ELS_CMD_PLOGI     0x03
569dea3101eS #define ELS_CMD_FLOGI     0x04
570dea3101eS #define ELS_CMD_LOGO      0x05
571dea3101eS #define ELS_CMD_ABTX      0x06
572dea3101eS #define ELS_CMD_RCS       0x07
573dea3101eS #define ELS_CMD_RES       0x08
574dea3101eS #define ELS_CMD_RSS       0x09
575dea3101eS #define ELS_CMD_RSI       0x0A
576dea3101eS #define ELS_CMD_ESTS      0x0B
577dea3101eS #define ELS_CMD_ESTC      0x0C
578dea3101eS #define ELS_CMD_ADVC      0x0D
579dea3101eS #define ELS_CMD_RTV       0x0E
580dea3101eS #define ELS_CMD_RLS       0x0F
581dea3101eS #define ELS_CMD_ECHO      0x10
582dea3101eS #define ELS_CMD_TEST      0x11
583dea3101eS #define ELS_CMD_RRQ       0x12
584303f2f9cSJames Smart #define ELS_CMD_REC       0x13
58586478875SJames Smart #define ELS_CMD_RDP	  0x18
586dea3101eS #define ELS_CMD_PRLI      0x14001020
587dea3101eS #define ELS_CMD_PRLO      0x14001021
58882d9a2a2SJames Smart #define ELS_CMD_PRLO_ACC  0x14001002
589dea3101eS #define ELS_CMD_PDISC     0x50
590dea3101eS #define ELS_CMD_FDISC     0x51
591dea3101eS #define ELS_CMD_ADISC     0x52
592dea3101eS #define ELS_CMD_FARP      0x54
593dea3101eS #define ELS_CMD_FARPR     0x55
5947bb3b137SJamie Wellnitz #define ELS_CMD_RPS       0x56
5957bb3b137SJamie Wellnitz #define ELS_CMD_RPL       0x57
596dea3101eS #define ELS_CMD_FAN       0x60
597dea3101eS #define ELS_CMD_RSCN      0x0461
598dea3101eS #define ELS_CMD_SCR       0x62
599dea3101eS #define ELS_CMD_RNID      0x78
6007bb3b137SJamie Wellnitz #define ELS_CMD_LIRR      0x7A
6018b017a30SJames Smart #define ELS_CMD_LCB	  0x81
602dea3101eS #endif
603dea3101eS 
604dea3101eS /*
605dea3101eS  *  LS_RJT Payload Definition
606dea3101eS  */
607dea3101eS 
608dea3101eS struct ls_rjt {	/* Structure is in Big Endian format */
609dea3101eS 	union {
610dea3101eS 		uint32_t lsRjtError;
611dea3101eS 		struct {
612dea3101eS 			uint8_t lsRjtRsvd0;	/* FC Word 0, bit 24:31 */
613dea3101eS 
614dea3101eS 			uint8_t lsRjtRsnCode;	/* FC Word 0, bit 16:23 */
615dea3101eS 			/* LS_RJT reason codes */
616dea3101eS #define LSRJT_INVALID_CMD     0x01
617dea3101eS #define LSRJT_LOGICAL_ERR     0x03
618dea3101eS #define LSRJT_LOGICAL_BSY     0x05
619dea3101eS #define LSRJT_PROTOCOL_ERR    0x07
620dea3101eS #define LSRJT_UNABLE_TPC      0x09	/* Unable to perform command */
621dea3101eS #define LSRJT_CMD_UNSUPPORTED 0x0B
622dea3101eS #define LSRJT_VENDOR_UNIQUE   0xFF	/* See Byte 3 */
623dea3101eS 
624dea3101eS 			uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
625dea3101eS 			/* LS_RJT reason explanation */
626dea3101eS #define LSEXP_NOTHING_MORE      0x00
627dea3101eS #define LSEXP_SPARM_OPTIONS     0x01
628dea3101eS #define LSEXP_SPARM_ICTL        0x03
629dea3101eS #define LSEXP_SPARM_RCTL        0x05
630dea3101eS #define LSEXP_SPARM_RCV_SIZE    0x07
631dea3101eS #define LSEXP_SPARM_CONCUR_SEQ  0x09
632dea3101eS #define LSEXP_SPARM_CREDIT      0x0B
633dea3101eS #define LSEXP_INVALID_PNAME     0x0D
634dea3101eS #define LSEXP_INVALID_NNAME     0x0E
635dea3101eS #define LSEXP_INVALID_CSP       0x0F
636dea3101eS #define LSEXP_INVALID_ASSOC_HDR 0x11
637dea3101eS #define LSEXP_ASSOC_HDR_REQ     0x13
638dea3101eS #define LSEXP_INVALID_O_SID     0x15
639dea3101eS #define LSEXP_INVALID_OX_RX     0x17
640dea3101eS #define LSEXP_CMD_IN_PROGRESS   0x19
6417f5f3d0dSJames Smart #define LSEXP_PORT_LOGIN_REQ    0x1E
642dea3101eS #define LSEXP_INVALID_NPORT_ID  0x1F
643dea3101eS #define LSEXP_INVALID_SEQ_ID    0x21
644dea3101eS #define LSEXP_INVALID_XCHG      0x23
645dea3101eS #define LSEXP_INACTIVE_XCHG     0x25
646dea3101eS #define LSEXP_RQ_REQUIRED       0x27
647dea3101eS #define LSEXP_OUT_OF_RESOURCE   0x29
648dea3101eS #define LSEXP_CANT_GIVE_DATA    0x2A
649dea3101eS #define LSEXP_REQ_UNSUPPORTED   0x2C
650dea3101eS 			uint8_t vendorUnique;	/* FC Word 0, bit  0: 7 */
651dea3101eS 		} b;
652dea3101eS 	} un;
653dea3101eS };
654dea3101eS 
655dea3101eS /*
656dea3101eS  *  N_Port Login (FLOGO/PLOGO Request) Payload Definition
657dea3101eS  */
658dea3101eS 
659dea3101eS typedef struct _LOGO {		/* Structure is in Big Endian format */
660dea3101eS 	union {
661dea3101eS 		uint32_t nPortId32;	/* Access nPortId as a word */
662dea3101eS 		struct {
663dea3101eS 			uint8_t word1Reserved1;	/* FC Word 1, bit 31:24 */
664dea3101eS 			uint8_t nPortIdByte0;	/* N_port  ID bit 16:23 */
665dea3101eS 			uint8_t nPortIdByte1;	/* N_port  ID bit  8:15 */
666dea3101eS 			uint8_t nPortIdByte2;	/* N_port  ID bit  0: 7 */
667dea3101eS 		} b;
668dea3101eS 	} un;
669dea3101eS 	struct lpfc_name portName;	/* N_port name field */
670dea3101eS } LOGO;
671dea3101eS 
672dea3101eS /*
673dea3101eS  *  FCP Login (PRLI Request / ACC) Payload Definition
674dea3101eS  */
675dea3101eS 
676dea3101eS #define PRLX_PAGE_LEN   0x10
677dea3101eS #define TPRLO_PAGE_LEN  0x14
678dea3101eS 
679dea3101eS typedef struct _PRLI {		/* Structure is in Big Endian format */
680dea3101eS 	uint8_t prliType;	/* FC Parm Word 0, bit 24:31 */
681dea3101eS 
682dea3101eS #define PRLI_FCP_TYPE 0x08
683dea3101eS 	uint8_t word0Reserved1;	/* FC Parm Word 0, bit 16:23 */
684dea3101eS 
685dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
686dea3101eS 	uint8_t origProcAssocV:1;	/* FC Parm Word 0, bit 15 */
687dea3101eS 	uint8_t respProcAssocV:1;	/* FC Parm Word 0, bit 14 */
688dea3101eS 	uint8_t estabImagePair:1;	/* FC Parm Word 0, bit 13 */
689dea3101eS 
690dea3101eS 	/*    ACC = imagePairEstablished */
691dea3101eS 	uint8_t word0Reserved2:1;	/* FC Parm Word 0, bit 12 */
692dea3101eS 	uint8_t acceptRspCode:4;	/* FC Parm Word 0, bit 8:11, ACC ONLY */
693dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
694dea3101eS 	uint8_t acceptRspCode:4;	/* FC Parm Word 0, bit 8:11, ACC ONLY */
695dea3101eS 	uint8_t word0Reserved2:1;	/* FC Parm Word 0, bit 12 */
696dea3101eS 	uint8_t estabImagePair:1;	/* FC Parm Word 0, bit 13 */
697dea3101eS 	uint8_t respProcAssocV:1;	/* FC Parm Word 0, bit 14 */
698dea3101eS 	uint8_t origProcAssocV:1;	/* FC Parm Word 0, bit 15 */
699dea3101eS 	/*    ACC = imagePairEstablished */
700dea3101eS #endif
701dea3101eS 
702dea3101eS #define PRLI_REQ_EXECUTED     0x1	/* acceptRspCode */
703dea3101eS #define PRLI_NO_RESOURCES     0x2
704dea3101eS #define PRLI_INIT_INCOMPLETE  0x3
705dea3101eS #define PRLI_NO_SUCH_PA       0x4
706dea3101eS #define PRLI_PREDEF_CONFIG    0x5
707dea3101eS #define PRLI_PARTIAL_SUCCESS  0x6
708dea3101eS #define PRLI_INVALID_PAGE_CNT 0x7
709dea3101eS 	uint8_t word0Reserved3;	/* FC Parm Word 0, bit 0:7 */
710dea3101eS 
711dea3101eS 	uint32_t origProcAssoc;	/* FC Parm Word 1, bit 0:31 */
712dea3101eS 
713dea3101eS 	uint32_t respProcAssoc;	/* FC Parm Word 2, bit 0:31 */
714dea3101eS 
715dea3101eS 	uint8_t word3Reserved1;	/* FC Parm Word 3, bit 24:31 */
716dea3101eS 	uint8_t word3Reserved2;	/* FC Parm Word 3, bit 16:23 */
717dea3101eS 
718dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
719dea3101eS 	uint16_t Word3bit15Resved:1;	/* FC Parm Word 3, bit 15 */
720dea3101eS 	uint16_t Word3bit14Resved:1;	/* FC Parm Word 3, bit 14 */
721dea3101eS 	uint16_t Word3bit13Resved:1;	/* FC Parm Word 3, bit 13 */
722dea3101eS 	uint16_t Word3bit12Resved:1;	/* FC Parm Word 3, bit 12 */
723dea3101eS 	uint16_t Word3bit11Resved:1;	/* FC Parm Word 3, bit 11 */
724dea3101eS 	uint16_t Word3bit10Resved:1;	/* FC Parm Word 3, bit 10 */
725dea3101eS 	uint16_t TaskRetryIdReq:1;	/* FC Parm Word 3, bit  9 */
726dea3101eS 	uint16_t Retry:1;	/* FC Parm Word 3, bit  8 */
727dea3101eS 	uint16_t ConfmComplAllowed:1;	/* FC Parm Word 3, bit  7 */
728dea3101eS 	uint16_t dataOverLay:1;	/* FC Parm Word 3, bit  6 */
729dea3101eS 	uint16_t initiatorFunc:1;	/* FC Parm Word 3, bit  5 */
730dea3101eS 	uint16_t targetFunc:1;	/* FC Parm Word 3, bit  4 */
731dea3101eS 	uint16_t cmdDataMixEna:1;	/* FC Parm Word 3, bit  3 */
732dea3101eS 	uint16_t dataRspMixEna:1;	/* FC Parm Word 3, bit  2 */
733dea3101eS 	uint16_t readXferRdyDis:1;	/* FC Parm Word 3, bit  1 */
734dea3101eS 	uint16_t writeXferRdyDis:1;	/* FC Parm Word 3, bit  0 */
735dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
736dea3101eS 	uint16_t Retry:1;	/* FC Parm Word 3, bit  8 */
737dea3101eS 	uint16_t TaskRetryIdReq:1;	/* FC Parm Word 3, bit  9 */
738dea3101eS 	uint16_t Word3bit10Resved:1;	/* FC Parm Word 3, bit 10 */
739dea3101eS 	uint16_t Word3bit11Resved:1;	/* FC Parm Word 3, bit 11 */
740dea3101eS 	uint16_t Word3bit12Resved:1;	/* FC Parm Word 3, bit 12 */
741dea3101eS 	uint16_t Word3bit13Resved:1;	/* FC Parm Word 3, bit 13 */
742dea3101eS 	uint16_t Word3bit14Resved:1;	/* FC Parm Word 3, bit 14 */
743dea3101eS 	uint16_t Word3bit15Resved:1;	/* FC Parm Word 3, bit 15 */
744dea3101eS 	uint16_t writeXferRdyDis:1;	/* FC Parm Word 3, bit  0 */
745dea3101eS 	uint16_t readXferRdyDis:1;	/* FC Parm Word 3, bit  1 */
746dea3101eS 	uint16_t dataRspMixEna:1;	/* FC Parm Word 3, bit  2 */
747dea3101eS 	uint16_t cmdDataMixEna:1;	/* FC Parm Word 3, bit  3 */
748dea3101eS 	uint16_t targetFunc:1;	/* FC Parm Word 3, bit  4 */
749dea3101eS 	uint16_t initiatorFunc:1;	/* FC Parm Word 3, bit  5 */
750dea3101eS 	uint16_t dataOverLay:1;	/* FC Parm Word 3, bit  6 */
751dea3101eS 	uint16_t ConfmComplAllowed:1;	/* FC Parm Word 3, bit  7 */
752dea3101eS #endif
753dea3101eS } PRLI;
754dea3101eS 
755dea3101eS /*
756dea3101eS  *  FCP Logout (PRLO Request / ACC) Payload Definition
757dea3101eS  */
758dea3101eS 
759dea3101eS typedef struct _PRLO {		/* Structure is in Big Endian format */
760dea3101eS 	uint8_t prloType;	/* FC Parm Word 0, bit 24:31 */
761dea3101eS 
762dea3101eS #define PRLO_FCP_TYPE  0x08
763dea3101eS 	uint8_t word0Reserved1;	/* FC Parm Word 0, bit 16:23 */
764dea3101eS 
765dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
766dea3101eS 	uint8_t origProcAssocV:1;	/* FC Parm Word 0, bit 15 */
767dea3101eS 	uint8_t respProcAssocV:1;	/* FC Parm Word 0, bit 14 */
768dea3101eS 	uint8_t word0Reserved2:2;	/* FC Parm Word 0, bit 12:13 */
769dea3101eS 	uint8_t acceptRspCode:4;	/* FC Parm Word 0, bit 8:11, ACC ONLY */
770dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
771dea3101eS 	uint8_t acceptRspCode:4;	/* FC Parm Word 0, bit 8:11, ACC ONLY */
772dea3101eS 	uint8_t word0Reserved2:2;	/* FC Parm Word 0, bit 12:13 */
773dea3101eS 	uint8_t respProcAssocV:1;	/* FC Parm Word 0, bit 14 */
774dea3101eS 	uint8_t origProcAssocV:1;	/* FC Parm Word 0, bit 15 */
775dea3101eS #endif
776dea3101eS 
777dea3101eS #define PRLO_REQ_EXECUTED     0x1	/* acceptRspCode */
778dea3101eS #define PRLO_NO_SUCH_IMAGE    0x4
779dea3101eS #define PRLO_INVALID_PAGE_CNT 0x7
780dea3101eS 
781dea3101eS 	uint8_t word0Reserved3;	/* FC Parm Word 0, bit 0:7 */
782dea3101eS 
783dea3101eS 	uint32_t origProcAssoc;	/* FC Parm Word 1, bit 0:31 */
784dea3101eS 
785dea3101eS 	uint32_t respProcAssoc;	/* FC Parm Word 2, bit 0:31 */
786dea3101eS 
787dea3101eS 	uint32_t word3Reserved1;	/* FC Parm Word 3, bit 0:31 */
788dea3101eS } PRLO;
789dea3101eS 
790dea3101eS typedef struct _ADISC {		/* Structure is in Big Endian format */
791dea3101eS 	uint32_t hardAL_PA;
792dea3101eS 	struct lpfc_name portName;
793dea3101eS 	struct lpfc_name nodeName;
794dea3101eS 	uint32_t DID;
795dea3101eS } ADISC;
796dea3101eS 
797dea3101eS typedef struct _FARP {		/* Structure is in Big Endian format */
798dea3101eS 	uint32_t Mflags:8;
799dea3101eS 	uint32_t Odid:24;
800dea3101eS #define FARP_NO_ACTION          0	/* FARP information enclosed, no
801dea3101eS 					   action */
802dea3101eS #define FARP_MATCH_PORT         0x1	/* Match on Responder Port Name */
803dea3101eS #define FARP_MATCH_NODE         0x2	/* Match on Responder Node Name */
804dea3101eS #define FARP_MATCH_IP           0x4	/* Match on IP address, not supported */
805dea3101eS #define FARP_MATCH_IPV4         0x5	/* Match on IPV4 address, not
806dea3101eS 					   supported */
807dea3101eS #define FARP_MATCH_IPV6         0x6	/* Match on IPV6 address, not
808dea3101eS 					   supported */
809dea3101eS 	uint32_t Rflags:8;
810dea3101eS 	uint32_t Rdid:24;
811dea3101eS #define FARP_REQUEST_PLOGI      0x1	/* Request for PLOGI */
812dea3101eS #define FARP_REQUEST_FARPR      0x2	/* Request for FARP Response */
813dea3101eS 	struct lpfc_name OportName;
814dea3101eS 	struct lpfc_name OnodeName;
815dea3101eS 	struct lpfc_name RportName;
816dea3101eS 	struct lpfc_name RnodeName;
817dea3101eS 	uint8_t Oipaddr[16];
818dea3101eS 	uint8_t Ripaddr[16];
819dea3101eS } FARP;
820dea3101eS 
821dea3101eS typedef struct _FAN {		/* Structure is in Big Endian format */
822dea3101eS 	uint32_t Fdid;
823dea3101eS 	struct lpfc_name FportName;
824dea3101eS 	struct lpfc_name FnodeName;
825dea3101eS } FAN;
826dea3101eS 
827dea3101eS typedef struct _SCR {		/* Structure is in Big Endian format */
828dea3101eS 	uint8_t resvd1;
829dea3101eS 	uint8_t resvd2;
830dea3101eS 	uint8_t resvd3;
831dea3101eS 	uint8_t Function;
832dea3101eS #define  SCR_FUNC_FABRIC     0x01
833dea3101eS #define  SCR_FUNC_NPORT      0x02
834dea3101eS #define  SCR_FUNC_FULL       0x03
835dea3101eS #define  SCR_CLEAR           0xff
836dea3101eS } SCR;
837dea3101eS 
838dea3101eS typedef struct _RNID_TOP_DISC {
839dea3101eS 	struct lpfc_name portName;
840dea3101eS 	uint8_t resvd[8];
841dea3101eS 	uint32_t unitType;
842dea3101eS #define RNID_HBA            0x7
843dea3101eS #define RNID_HOST           0xa
844dea3101eS #define RNID_DRIVER         0xd
845dea3101eS 	uint32_t physPort;
846dea3101eS 	uint32_t attachedNodes;
847dea3101eS 	uint16_t ipVersion;
848dea3101eS #define RNID_IPV4           0x1
849dea3101eS #define RNID_IPV6           0x2
850dea3101eS 	uint16_t UDPport;
851dea3101eS 	uint8_t ipAddr[16];
852dea3101eS 	uint16_t resvd1;
853dea3101eS 	uint16_t flags;
854dea3101eS #define RNID_TD_SUPPORT     0x1
855dea3101eS #define RNID_LP_VALID       0x2
856dea3101eS } RNID_TOP_DISC;
857dea3101eS 
858dea3101eS typedef struct _RNID {		/* Structure is in Big Endian format */
859dea3101eS 	uint8_t Format;
860dea3101eS #define RNID_TOPOLOGY_DISC  0xdf
861dea3101eS 	uint8_t CommonLen;
862dea3101eS 	uint8_t resvd1;
863dea3101eS 	uint8_t SpecificLen;
864dea3101eS 	struct lpfc_name portName;
865dea3101eS 	struct lpfc_name nodeName;
866dea3101eS 	union {
867dea3101eS 		RNID_TOP_DISC topologyDisc;	/* topology disc (0xdf) */
868dea3101eS 	} un;
869dea3101eS } RNID;
870dea3101eS 
8717bb3b137SJamie Wellnitz typedef struct  _RPS {		/* Structure is in Big Endian format */
8727bb3b137SJamie Wellnitz 	union {
8737bb3b137SJamie Wellnitz 		uint32_t portNum;
8747bb3b137SJamie Wellnitz 		struct lpfc_name portName;
8757bb3b137SJamie Wellnitz 	} un;
8767bb3b137SJamie Wellnitz } RPS;
8777bb3b137SJamie Wellnitz 
8787bb3b137SJamie Wellnitz typedef struct  _RPS_RSP {	/* Structure is in Big Endian format */
8797bb3b137SJamie Wellnitz 	uint16_t rsvd1;
8807bb3b137SJamie Wellnitz 	uint16_t portStatus;
8817bb3b137SJamie Wellnitz 	uint32_t linkFailureCnt;
8827bb3b137SJamie Wellnitz 	uint32_t lossSyncCnt;
8837bb3b137SJamie Wellnitz 	uint32_t lossSignalCnt;
8847bb3b137SJamie Wellnitz 	uint32_t primSeqErrCnt;
8857bb3b137SJamie Wellnitz 	uint32_t invalidXmitWord;
8867bb3b137SJamie Wellnitz 	uint32_t crcCnt;
8877bb3b137SJamie Wellnitz } RPS_RSP;
8887bb3b137SJamie Wellnitz 
88912265f68SJames Smart struct RLS {			/* Structure is in Big Endian format */
89012265f68SJames Smart 	uint32_t rls;
89112265f68SJames Smart #define rls_rsvd_SHIFT		24
89212265f68SJames Smart #define rls_rsvd_MASK		0x000000ff
89312265f68SJames Smart #define rls_rsvd_WORD		rls
89412265f68SJames Smart #define rls_did_SHIFT		0
89512265f68SJames Smart #define rls_did_MASK		0x00ffffff
89612265f68SJames Smart #define rls_did_WORD		rls
89712265f68SJames Smart };
89812265f68SJames Smart 
89912265f68SJames Smart struct  RLS_RSP {		/* Structure is in Big Endian format */
90012265f68SJames Smart 	uint32_t linkFailureCnt;
90112265f68SJames Smart 	uint32_t lossSyncCnt;
90212265f68SJames Smart 	uint32_t lossSignalCnt;
90312265f68SJames Smart 	uint32_t primSeqErrCnt;
90412265f68SJames Smart 	uint32_t invalidXmitWord;
90512265f68SJames Smart 	uint32_t crcCnt;
90612265f68SJames Smart };
90712265f68SJames Smart 
90819ca7609SJames Smart struct RRQ {			/* Structure is in Big Endian format */
90919ca7609SJames Smart 	uint32_t rrq;
91019ca7609SJames Smart #define rrq_rsvd_SHIFT		24
91119ca7609SJames Smart #define rrq_rsvd_MASK		0x000000ff
91219ca7609SJames Smart #define rrq_rsvd_WORD		rrq
91319ca7609SJames Smart #define rrq_did_SHIFT		0
91419ca7609SJames Smart #define rrq_did_MASK		0x00ffffff
91519ca7609SJames Smart #define rrq_did_WORD		rrq
91619ca7609SJames Smart 	uint32_t rrq_exchg;
91719ca7609SJames Smart #define rrq_oxid_SHIFT		16
91819ca7609SJames Smart #define rrq_oxid_MASK		0xffff
91919ca7609SJames Smart #define rrq_oxid_WORD		rrq_exchg
92019ca7609SJames Smart #define rrq_rxid_SHIFT		0
92119ca7609SJames Smart #define rrq_rxid_MASK		0xffff
92219ca7609SJames Smart #define rrq_rxid_WORD		rrq_exchg
92319ca7609SJames Smart };
92419ca7609SJames Smart 
925912e3acdSJames Smart #define LPFC_MAX_VFN_PER_PFN	255 /* Maximum VFs allowed per ARI */
926912e3acdSJames Smart #define LPFC_DEF_VFN_PER_PFN	0   /* Default VFs due to platform limitation*/
92719ca7609SJames Smart 
92812265f68SJames Smart struct RTV_RSP {		/* Structure is in Big Endian format */
92912265f68SJames Smart 	uint32_t ratov;
93012265f68SJames Smart 	uint32_t edtov;
93112265f68SJames Smart 	uint32_t qtov;
93212265f68SJames Smart #define qtov_rsvd0_SHIFT	28
93312265f68SJames Smart #define qtov_rsvd0_MASK		0x0000000f
93412265f68SJames Smart #define qtov_rsvd0_WORD		qtov		/* reserved */
93512265f68SJames Smart #define qtov_edtovres_SHIFT	27
93612265f68SJames Smart #define qtov_edtovres_MASK	0x00000001
93712265f68SJames Smart #define qtov_edtovres_WORD	qtov		/* E_D_TOV Resolution */
93812265f68SJames Smart #define qtov__rsvd1_SHIFT	19
93912265f68SJames Smart #define qtov_rsvd1_MASK		0x0000003f
94012265f68SJames Smart #define qtov_rsvd1_WORD		qtov		/* reserved */
94112265f68SJames Smart #define qtov_rttov_SHIFT	18
94212265f68SJames Smart #define qtov_rttov_MASK		0x00000001
94312265f68SJames Smart #define qtov_rttov_WORD		qtov		/* R_T_TOV value */
94412265f68SJames Smart #define qtov_rsvd2_SHIFT	0
94512265f68SJames Smart #define qtov_rsvd2_MASK		0x0003ffff
94612265f68SJames Smart #define qtov_rsvd2_WORD		qtov		/* reserved */
94712265f68SJames Smart };
94812265f68SJames Smart 
94912265f68SJames Smart 
9507bb3b137SJamie Wellnitz typedef struct  _RPL {		/* Structure is in Big Endian format */
9517bb3b137SJamie Wellnitz 	uint32_t maxsize;
9527bb3b137SJamie Wellnitz 	uint32_t index;
9537bb3b137SJamie Wellnitz } RPL;
9547bb3b137SJamie Wellnitz 
9557bb3b137SJamie Wellnitz typedef struct  _PORT_NUM_BLK {
9567bb3b137SJamie Wellnitz 	uint32_t portNum;
9577bb3b137SJamie Wellnitz 	uint32_t portID;
9587bb3b137SJamie Wellnitz 	struct lpfc_name portName;
9597bb3b137SJamie Wellnitz } PORT_NUM_BLK;
9607bb3b137SJamie Wellnitz 
9617bb3b137SJamie Wellnitz typedef struct  _RPL_RSP {	/* Structure is in Big Endian format */
9627bb3b137SJamie Wellnitz 	uint32_t listLen;
9637bb3b137SJamie Wellnitz 	uint32_t index;
9647bb3b137SJamie Wellnitz 	PORT_NUM_BLK port_num_blk;
9657bb3b137SJamie Wellnitz } RPL_RSP;
966dea3101eS 
967dea3101eS /* This is used for RSCN command */
968dea3101eS typedef struct _D_ID {		/* Structure is in Big Endian format */
969dea3101eS 	union {
970dea3101eS 		uint32_t word;
971dea3101eS 		struct {
972dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
973dea3101eS 			uint8_t resv;
974dea3101eS 			uint8_t domain;
975dea3101eS 			uint8_t area;
976dea3101eS 			uint8_t id;
977dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
978dea3101eS 			uint8_t id;
979dea3101eS 			uint8_t area;
980dea3101eS 			uint8_t domain;
981dea3101eS 			uint8_t resv;
982dea3101eS #endif
983dea3101eS 		} b;
984dea3101eS 	} un;
985dea3101eS } D_ID;
986dea3101eS 
987eaf15d5bSJames Smart #define RSCN_ADDRESS_FORMAT_PORT	0x0
988eaf15d5bSJames Smart #define RSCN_ADDRESS_FORMAT_AREA	0x1
989eaf15d5bSJames Smart #define RSCN_ADDRESS_FORMAT_DOMAIN	0x2
990eaf15d5bSJames Smart #define RSCN_ADDRESS_FORMAT_FABRIC	0x3
991eaf15d5bSJames Smart #define RSCN_ADDRESS_FORMAT_MASK	0x3
992eaf15d5bSJames Smart 
993dea3101eS /*
994dea3101eS  *  Structure to define all ELS Payload types
995dea3101eS  */
996dea3101eS 
997dea3101eS typedef struct _ELS_PKT {	/* Structure is in Big Endian format */
998dea3101eS 	uint8_t elsCode;	/* FC Word 0, bit 24:31 */
999dea3101eS 	uint8_t elsByte1;
1000dea3101eS 	uint8_t elsByte2;
1001dea3101eS 	uint8_t elsByte3;
1002dea3101eS 	union {
1003dea3101eS 		struct ls_rjt lsRjt;	/* Payload for LS_RJT ELS response */
1004dea3101eS 		struct serv_parm logi;	/* Payload for PLOGI/FLOGI/PDISC/ACC */
1005dea3101eS 		LOGO logo;	/* Payload for PLOGO/FLOGO/ACC */
1006dea3101eS 		PRLI prli;	/* Payload for PRLI/ACC */
1007dea3101eS 		PRLO prlo;	/* Payload for PRLO/ACC */
1008dea3101eS 		ADISC adisc;	/* Payload for ADISC/ACC */
1009dea3101eS 		FARP farp;	/* Payload for FARP/ACC */
1010dea3101eS 		FAN fan;	/* Payload for FAN */
1011dea3101eS 		SCR scr;	/* Payload for SCR/ACC */
1012dea3101eS 		RNID rnid;	/* Payload for RNID */
1013dea3101eS 		uint8_t pad[128 - 4];	/* Pad out to payload of 128 bytes */
1014dea3101eS 	} un;
1015dea3101eS } ELS_PKT;
1016dea3101eS 
10178b017a30SJames Smart /*
10188b017a30SJames Smart  * Link Cable Beacon (LCB) ELS Frame
10198b017a30SJames Smart  */
10208b017a30SJames Smart 
10218b017a30SJames Smart struct fc_lcb_request_frame {
10228b017a30SJames Smart 	uint32_t      lcb_command;      /* ELS command opcode (0x81)     */
10238b017a30SJames Smart 	uint8_t       lcb_sub_command;/* LCB Payload Word 1, bit 24:31 */
10248b017a30SJames Smart #define LPFC_LCB_ON    0x1
10258b017a30SJames Smart #define LPFC_LCB_OFF   0x2
10268b017a30SJames Smart 	uint8_t       reserved[3];
10278b017a30SJames Smart 
10288b017a30SJames Smart 	uint8_t       lcb_type; /* LCB Payload Word 2, bit 24:31 */
10298b017a30SJames Smart #define LPFC_LCB_GREEN 0x1
10308b017a30SJames Smart #define LPFC_LCB_AMBER 0x2
10318b017a30SJames Smart 	uint8_t       lcb_frequency;    /* LCB Payload Word 2, bit 16:23 */
10328b017a30SJames Smart 	uint16_t      lcb_duration;     /* LCB Payload Word 2, bit 15:0  */
10338b017a30SJames Smart };
10348b017a30SJames Smart 
10358b017a30SJames Smart /*
10368b017a30SJames Smart  * Link Cable Beacon (LCB) ELS Response Frame
10378b017a30SJames Smart  */
10388b017a30SJames Smart struct fc_lcb_res_frame {
10398b017a30SJames Smart 	uint32_t      lcb_ls_acc;       /* Acceptance of LCB request (0x02) */
10408b017a30SJames Smart 	uint8_t       lcb_sub_command;/* LCB Payload Word 1, bit 24:31 */
10418b017a30SJames Smart 	uint8_t       reserved[3];
10428b017a30SJames Smart 	uint8_t       lcb_type; /* LCB Payload Word 2, bit 24:31 */
10438b017a30SJames Smart 	uint8_t       lcb_frequency;    /* LCB Payload Word 2, bit 16:23 */
10448b017a30SJames Smart 	uint16_t      lcb_duration;     /* LCB Payload Word 2, bit 15:0  */
10458b017a30SJames Smart };
10468b017a30SJames Smart 
104786478875SJames Smart /*
104886478875SJames Smart  * Read Diagnostic Parameters (RDP) ELS frame.
104986478875SJames Smart  */
105086478875SJames Smart #define SFF_PG0_IDENT_SFP              0x3
105186478875SJames Smart 
105286478875SJames Smart #define SFP_FLAG_PT_OPTICAL            0x0
105386478875SJames Smart #define SFP_FLAG_PT_SWLASER            0x01
105486478875SJames Smart #define SFP_FLAG_PT_LWLASER_LC1310     0x02
105586478875SJames Smart #define SFP_FLAG_PT_LWLASER_LL1550     0x03
105686478875SJames Smart #define SFP_FLAG_PT_MASK               0x0F
105786478875SJames Smart #define SFP_FLAG_PT_SHIFT              0
105886478875SJames Smart 
105986478875SJames Smart #define SFP_FLAG_IS_OPTICAL_PORT       0x01
106086478875SJames Smart #define SFP_FLAG_IS_OPTICAL_MASK       0x010
106186478875SJames Smart #define SFP_FLAG_IS_OPTICAL_SHIFT      4
106286478875SJames Smart 
106386478875SJames Smart #define SFP_FLAG_IS_DESC_VALID         0x01
106486478875SJames Smart #define SFP_FLAG_IS_DESC_VALID_MASK    0x020
106586478875SJames Smart #define SFP_FLAG_IS_DESC_VALID_SHIFT   5
106686478875SJames Smart 
106786478875SJames Smart #define SFP_FLAG_CT_UNKNOWN            0x0
106886478875SJames Smart #define SFP_FLAG_CT_SFP_PLUS           0x01
106986478875SJames Smart #define SFP_FLAG_CT_MASK               0x3C
107086478875SJames Smart #define SFP_FLAG_CT_SHIFT              6
107186478875SJames Smart 
107286478875SJames Smart struct fc_rdp_port_name_info {
107386478875SJames Smart 	uint8_t wwnn[8];
107486478875SJames Smart 	uint8_t wwpn[8];
107586478875SJames Smart };
107686478875SJames Smart 
107786478875SJames Smart 
107886478875SJames Smart /*
107986478875SJames Smart  * Link Error Status Block Structure (FC-FS-3) for RDP
108086478875SJames Smart  * This similar to RPS ELS
108186478875SJames Smart  */
108286478875SJames Smart struct fc_link_status {
108386478875SJames Smart 	uint32_t      link_failure_cnt;
108486478875SJames Smart 	uint32_t      loss_of_synch_cnt;
108586478875SJames Smart 	uint32_t      loss_of_signal_cnt;
108686478875SJames Smart 	uint32_t      primitive_seq_proto_err;
108786478875SJames Smart 	uint32_t      invalid_trans_word;
108886478875SJames Smart 	uint32_t      invalid_crc_cnt;
108986478875SJames Smart 
109086478875SJames Smart };
109186478875SJames Smart 
109286478875SJames Smart #define RDP_PORT_NAMES_DESC_TAG  0x00010003
109386478875SJames Smart struct fc_rdp_port_name_desc {
109486478875SJames Smart 	uint32_t	tag;     /* 0001 0003h */
109586478875SJames Smart 	uint32_t	length;  /* set to size of payload struct */
109686478875SJames Smart 	struct fc_rdp_port_name_info  port_names;
109786478875SJames Smart };
109886478875SJames Smart 
109986478875SJames Smart 
110086478875SJames Smart struct fc_rdp_link_error_status_payload_info {
110186478875SJames Smart 	struct fc_link_status link_status; /* 24 bytes */
110286478875SJames Smart 	uint32_t  port_type;             /* bits 31-30 only */
110386478875SJames Smart };
110486478875SJames Smart 
110586478875SJames Smart #define RDP_LINK_ERROR_STATUS_DESC_TAG  0x00010002
110686478875SJames Smart struct fc_rdp_link_error_status_desc {
110786478875SJames Smart 	uint32_t         tag;     /* 0001 0002h */
110886478875SJames Smart 	uint32_t         length;  /* set to size of payload struct */
110986478875SJames Smart 	struct fc_rdp_link_error_status_payload_info info;
111086478875SJames Smart };
111186478875SJames Smart 
111286478875SJames Smart #define VN_PT_PHY_UNKNOWN      0x00
111386478875SJames Smart #define VN_PT_PHY_PF_PORT      0x01
111486478875SJames Smart #define VN_PT_PHY_ETH_MAC      0x10
111586478875SJames Smart #define VN_PT_PHY_SHIFT                30
111686478875SJames Smart 
111786478875SJames Smart #define RDP_PS_1GB             0x8000
111886478875SJames Smart #define RDP_PS_2GB             0x4000
111986478875SJames Smart #define RDP_PS_4GB             0x2000
112086478875SJames Smart #define RDP_PS_10GB            0x1000
112186478875SJames Smart #define RDP_PS_8GB             0x0800
112286478875SJames Smart #define RDP_PS_16GB            0x0400
112386478875SJames Smart #define RDP_PS_32GB            0x0200
112486478875SJames Smart 
112586478875SJames Smart #define RDP_CAP_UNKNOWN        0x0001
112686478875SJames Smart #define RDP_PS_UNKNOWN         0x0002
112786478875SJames Smart #define RDP_PS_NOT_ESTABLISHED 0x0001
112886478875SJames Smart 
112986478875SJames Smart struct fc_rdp_port_speed {
113086478875SJames Smart 	uint16_t   capabilities;
113186478875SJames Smart 	uint16_t   speed;
113286478875SJames Smart };
113386478875SJames Smart 
113486478875SJames Smart struct fc_rdp_port_speed_info {
113586478875SJames Smart 	struct fc_rdp_port_speed   port_speed;
113686478875SJames Smart };
113786478875SJames Smart 
113886478875SJames Smart #define RDP_PORT_SPEED_DESC_TAG  0x00010001
113986478875SJames Smart struct fc_rdp_port_speed_desc {
114086478875SJames Smart 	uint32_t         tag;            /* 00010001h */
114186478875SJames Smart 	uint32_t         length;         /* set to size of payload struct */
114286478875SJames Smart 	struct fc_rdp_port_speed_info info;
114386478875SJames Smart };
114486478875SJames Smart 
114586478875SJames Smart #define RDP_NPORT_ID_SIZE      4
114686478875SJames Smart #define RDP_N_PORT_DESC_TAG    0x00000003
114786478875SJames Smart struct fc_rdp_nport_desc {
114886478875SJames Smart 	uint32_t         tag;          /* 0000 0003h, big endian */
114986478875SJames Smart 	uint32_t         length;       /* size of RDP_N_PORT_ID struct */
115086478875SJames Smart 	uint32_t         nport_id : 12;
115186478875SJames Smart 	uint32_t         reserved : 8;
115286478875SJames Smart };
115386478875SJames Smart 
115486478875SJames Smart 
115586478875SJames Smart struct fc_rdp_link_service_info {
115686478875SJames Smart 	uint32_t         els_req;    /* Request payload word 0 value.*/
115786478875SJames Smart };
115886478875SJames Smart 
115986478875SJames Smart #define RDP_LINK_SERVICE_DESC_TAG  0x00000001
116086478875SJames Smart struct fc_rdp_link_service_desc {
116186478875SJames Smart 	uint32_t         tag;     /* Descriptor tag  1 */
116286478875SJames Smart 	uint32_t         length;  /* set to size of payload struct. */
116386478875SJames Smart 	struct fc_rdp_link_service_info  payload;
116486478875SJames Smart 				  /* must be ELS req Word 0(0x18) */
116586478875SJames Smart };
116686478875SJames Smart 
116786478875SJames Smart struct fc_rdp_sfp_info {
116886478875SJames Smart 	uint16_t	temperature;
116986478875SJames Smart 	uint16_t	vcc;
117086478875SJames Smart 	uint16_t	tx_bias;
117186478875SJames Smart 	uint16_t	tx_power;
117286478875SJames Smart 	uint16_t	rx_power;
117386478875SJames Smart 	uint16_t	flags;
117486478875SJames Smart };
117586478875SJames Smart 
117686478875SJames Smart #define RDP_SFP_DESC_TAG  0x00010000
117786478875SJames Smart struct fc_rdp_sfp_desc {
117886478875SJames Smart 	uint32_t         tag;
117986478875SJames Smart 	uint32_t         length;  /* set to size of sfp_info struct */
118086478875SJames Smart 	struct fc_rdp_sfp_info sfp_info;
118186478875SJames Smart };
118286478875SJames Smart 
118386478875SJames Smart struct fc_rdp_req_frame {
118486478875SJames Smart 	uint32_t         rdp_command;           /* ELS command opcode (0x18)*/
118586478875SJames Smart 	uint32_t         rdp_des_length;        /* RDP Payload Word 1 */
118686478875SJames Smart 	struct fc_rdp_nport_desc nport_id_desc; /* RDP Payload Word 2 - 4 */
118786478875SJames Smart };
118886478875SJames Smart 
118986478875SJames Smart 
119086478875SJames Smart struct fc_rdp_res_frame {
119186478875SJames Smart 	uint32_t	reply_sequence;		/* FC word0 LS_ACC or LS_RJT */
119286478875SJames Smart 	uint32_t	length;			/* FC Word 1      */
119386478875SJames Smart 	struct fc_rdp_link_service_desc link_service_desc;    /* Word 2 -4  */
119486478875SJames Smart 	struct fc_rdp_sfp_desc sfp_desc;                      /* Word 5 -9  */
119586478875SJames Smart 	struct fc_rdp_port_speed_desc portspeed_desc;         /* Word 10-12 */
119686478875SJames Smart 	struct fc_rdp_link_error_status_desc link_error_desc; /* Word 13-21 */
119786478875SJames Smart 	struct fc_rdp_port_name_desc diag_port_names_desc;    /* Word 22-27 */
119886478875SJames Smart 	struct fc_rdp_port_name_desc attached_port_names_desc;/* Word 28-33 */
119986478875SJames Smart };
120086478875SJames Smart 
120186478875SJames Smart 
120286478875SJames Smart #define RDP_DESC_PAYLOAD_SIZE (sizeof(struct fc_rdp_link_service_desc) \
120386478875SJames Smart 			+ sizeof(struct fc_rdp_sfp_desc) \
120486478875SJames Smart 			+ sizeof(struct fc_rdp_port_speed_desc) \
120586478875SJames Smart 			+ sizeof(struct fc_rdp_link_error_status_desc) \
120686478875SJames Smart 			+ (sizeof(struct fc_rdp_port_name_desc) * 2))
120786478875SJames Smart 
120886478875SJames Smart 
120976b2c34aSJames Smart /******** FDMI ********/
121076b2c34aSJames Smart 
121176b2c34aSJames Smart /* lpfc_sli_ct_request defines the CT_IU preamble for FDMI commands */
121276b2c34aSJames Smart #define  SLI_CT_FDMI_Subtypes     0x10	/* Management Service Subtype */
1213dea3101eS 
1214dea3101eS /*
121576b2c34aSJames Smart  * Registered Port List Format
1216dea3101eS  */
121776b2c34aSJames Smart struct lpfc_fdmi_reg_port_list {
121876b2c34aSJames Smart 	uint32_t EntryCnt;
121976b2c34aSJames Smart 	uint32_t pe;		/* Variable-length array */
1220dea3101eS };
1221dea3101eS 
1222dea3101eS 
122376b2c34aSJames Smart /* Definitions for HBA / Port attribute entries */
122476b2c34aSJames Smart 
122576b2c34aSJames Smart struct lpfc_fdmi_attr_def { /* Defined in TLV format */
122676b2c34aSJames Smart 	/* Structure is in Big Endian format */
122776b2c34aSJames Smart 	uint32_t AttrType:16;
122876b2c34aSJames Smart 	uint32_t AttrLen:16;
122976b2c34aSJames Smart 	uint32_t AttrValue;  /* Marks start of Value (ATTRIBUTE_ENTRY) */
123076b2c34aSJames Smart };
123176b2c34aSJames Smart 
123276b2c34aSJames Smart 
123376b2c34aSJames Smart /* Attribute Entry */
123476b2c34aSJames Smart struct lpfc_fdmi_attr_entry {
1235dea3101eS 	union {
1236dea3101eS 		uint32_t VendorSpecific;
123776b2c34aSJames Smart 		uint32_t SupportClass;
123876b2c34aSJames Smart 		uint32_t SupportSpeed;
123976b2c34aSJames Smart 		uint32_t PortSpeed;
124076b2c34aSJames Smart 		uint32_t MaxFrameSize;
124176b2c34aSJames Smart 		uint32_t MaxCTPayloadLen;
124276b2c34aSJames Smart 		uint32_t PortState;
124376b2c34aSJames Smart 		uint32_t PortId;
124476b2c34aSJames Smart 		struct lpfc_name NodeName;
124576b2c34aSJames Smart 		struct lpfc_name PortName;
124676b2c34aSJames Smart 		struct lpfc_name FabricName;
124776b2c34aSJames Smart 		uint8_t FC4Types[32];
1248dea3101eS 		uint8_t Manufacturer[64];
1249dea3101eS 		uint8_t SerialNumber[64];
1250dea3101eS 		uint8_t Model[256];
1251dea3101eS 		uint8_t ModelDescription[256];
1252dea3101eS 		uint8_t HardwareVersion[256];
1253dea3101eS 		uint8_t DriverVersion[256];
1254dea3101eS 		uint8_t OptionROMVersion[256];
1255dea3101eS 		uint8_t FirmwareVersion[256];
125676b2c34aSJames Smart 		uint8_t OsHostName[256];
125776b2c34aSJames Smart 		uint8_t NodeSymName[256];
1258dea3101eS 		uint8_t OsDeviceName[256];
1259dea3101eS 		uint8_t OsNameVersion[256];
1260dea3101eS 		uint8_t HostName[256];
1261dea3101eS 	} un;
126276b2c34aSJames Smart };
126376b2c34aSJames Smart 
126476b2c34aSJames Smart #define LPFC_FDMI_MAX_AE_SIZE	sizeof(struct lpfc_fdmi_attr_entry)
1265dea3101eS 
1266dea3101eS /*
1267dea3101eS  * HBA Attribute Block
1268dea3101eS  */
126976b2c34aSJames Smart struct lpfc_fdmi_attr_block {
1270dea3101eS 	uint32_t EntryCnt;		/* Number of HBA attribute entries */
127176b2c34aSJames Smart 	struct lpfc_fdmi_attr_entry Entry;	/* Variable-length array */
127276b2c34aSJames Smart };
1273dea3101eS 
1274dea3101eS /*
1275dea3101eS  * Port Entry
1276dea3101eS  */
127776b2c34aSJames Smart struct lpfc_fdmi_port_entry {
1278dea3101eS 	struct lpfc_name PortName;
127976b2c34aSJames Smart };
1280dea3101eS 
1281dea3101eS /*
1282dea3101eS  * HBA Identifier
1283dea3101eS  */
128476b2c34aSJames Smart struct lpfc_fdmi_hba_ident {
1285dea3101eS 	struct lpfc_name PortName;
128676b2c34aSJames Smart };
1287dea3101eS 
1288dea3101eS /*
1289dea3101eS  * Register HBA(RHBA)
1290dea3101eS  */
129176b2c34aSJames Smart struct lpfc_fdmi_reg_hba {
129276b2c34aSJames Smart 	struct lpfc_fdmi_hba_ident hi;
129376b2c34aSJames Smart 	struct lpfc_fdmi_reg_port_list rpl;	/* variable-length array */
129476b2c34aSJames Smart /* struct lpfc_fdmi_attr_block   ab; */
129576b2c34aSJames Smart };
1296dea3101eS 
1297dea3101eS /*
1298dea3101eS  * Register HBA Attributes (RHAT)
1299dea3101eS  */
130076b2c34aSJames Smart struct lpfc_fdmi_reg_hbaattr {
1301dea3101eS 	struct lpfc_name HBA_PortName;
130276b2c34aSJames Smart 	struct lpfc_fdmi_attr_block ab;
130376b2c34aSJames Smart };
1304dea3101eS 
1305dea3101eS /*
1306dea3101eS  * Register Port Attributes (RPA)
1307dea3101eS  */
130876b2c34aSJames Smart struct lpfc_fdmi_reg_portattr {
1309dea3101eS 	struct lpfc_name PortName;
131076b2c34aSJames Smart 	struct lpfc_fdmi_attr_block ab;
131176b2c34aSJames Smart };
1312dea3101eS 
1313dea3101eS /*
131476b2c34aSJames Smart  * HBA MAnagement Operations Command Codes
1315dea3101eS  */
131676b2c34aSJames Smart #define  SLI_MGMT_GRHL     0x100	/* Get registered HBA list */
131776b2c34aSJames Smart #define  SLI_MGMT_GHAT     0x101	/* Get HBA attributes */
131876b2c34aSJames Smart #define  SLI_MGMT_GRPL     0x102	/* Get registered Port list */
131976b2c34aSJames Smart #define  SLI_MGMT_GPAT     0x110	/* Get Port attributes */
132076b2c34aSJames Smart #define  SLI_MGMT_GPAS     0x120	/* Get Port Statistics */
132176b2c34aSJames Smart #define  SLI_MGMT_RHBA     0x200	/* Register HBA */
132276b2c34aSJames Smart #define  SLI_MGMT_RHAT     0x201	/* Register HBA attributes */
132376b2c34aSJames Smart #define  SLI_MGMT_RPRT     0x210	/* Register Port */
132476b2c34aSJames Smart #define  SLI_MGMT_RPA      0x211	/* Register Port attributes */
132576b2c34aSJames Smart #define  SLI_MGMT_DHBA     0x300	/* De-register HBA */
132676b2c34aSJames Smart #define  SLI_MGMT_DHAT     0x301	/* De-register HBA attributes */
132776b2c34aSJames Smart #define  SLI_MGMT_DPRT     0x310	/* De-register Port */
132876b2c34aSJames Smart #define  SLI_MGMT_DPA      0x311	/* De-register Port attributes */
1329dea3101eS 
1330dea3101eS /*
133176b2c34aSJames Smart  * HBA Attribute Types
1332dea3101eS  */
133376b2c34aSJames Smart #define  RHBA_NODENAME           0x1 /* 8 byte WWNN */
133476b2c34aSJames Smart #define  RHBA_MANUFACTURER       0x2 /* 4 to 64 byte ASCII string */
133576b2c34aSJames Smart #define  RHBA_SERIAL_NUMBER      0x3 /* 4 to 64 byte ASCII string */
133676b2c34aSJames Smart #define  RHBA_MODEL              0x4 /* 4 to 256 byte ASCII string */
133776b2c34aSJames Smart #define  RHBA_MODEL_DESCRIPTION  0x5 /* 4 to 256 byte ASCII string */
133876b2c34aSJames Smart #define  RHBA_HARDWARE_VERSION   0x6 /* 4 to 256 byte ASCII string */
133976b2c34aSJames Smart #define  RHBA_DRIVER_VERSION     0x7 /* 4 to 256 byte ASCII string */
134076b2c34aSJames Smart #define  RHBA_OPTION_ROM_VERSION 0x8 /* 4 to 256 byte ASCII string */
134176b2c34aSJames Smart #define  RHBA_FIRMWARE_VERSION   0x9 /* 4 to 256 byte ASCII string */
134276b2c34aSJames Smart #define  RHBA_OS_NAME_VERSION	 0xa /* 4 to 256 byte ASCII string */
134376b2c34aSJames Smart #define  RHBA_MAX_CT_PAYLOAD_LEN 0xb /* 32-bit unsigned int */
134476b2c34aSJames Smart #define  RHBA_SYM_NODENAME       0xc /* 4 to 256 byte ASCII string */
1345dea3101eS 
1346dea3101eS /*
134776b2c34aSJames Smart  * Port Attrubute Types
1348dea3101eS  */
134976b2c34aSJames Smart #define  RPRT_SUPPORTED_FC4_TYPES     0x1 /* 32 byte binary array */
135076b2c34aSJames Smart #define  RPRT_SUPPORTED_SPEED         0x2 /* 32-bit unsigned int */
135176b2c34aSJames Smart #define  RPRT_PORT_SPEED              0x3 /* 32-bit unsigned int */
135276b2c34aSJames Smart #define  RPRT_MAX_FRAME_SIZE          0x4 /* 32-bit unsigned int */
135376b2c34aSJames Smart #define  RPRT_OS_DEVICE_NAME          0x5 /* 4 to 256 byte ASCII string */
135476b2c34aSJames Smart #define  RPRT_HOST_NAME               0x6 /* 4 to 256 byte ASCII string */
135576b2c34aSJames Smart #define  RPRT_NODENAME                0x7 /* 8 byte WWNN */
135676b2c34aSJames Smart #define  RPRT_PORTNAME                0x8 /* 8 byte WWNN */
135776b2c34aSJames Smart #define  RPRT_SYM_PORTNAME            0x9 /* 4 to 256 byte ASCII string */
135876b2c34aSJames Smart #define  RPRT_PORT_TYPE               0xa /* 32-bit unsigned int */
135976b2c34aSJames Smart #define  RPRT_SUPPORTED_CLASS         0xb /* 32-bit unsigned int */
136076b2c34aSJames Smart #define  RPRT_FABRICNAME              0xc /* 8 byte Fabric WWNN */
136176b2c34aSJames Smart #define  RPRT_ACTIVE_FC4_TYPES        0xd /* 32 byte binary array */
136276b2c34aSJames Smart #define  RPRT_PORT_STATE              0x101 /* 32-bit unsigned int */
136376b2c34aSJames Smart #define  RPRT_DISC_PORT               0x102 /* 32-bit unsigned int */
136476b2c34aSJames Smart #define  RPRT_PORT_ID                 0x103 /* 32-bit unsigned int */
1365dea3101eS 
1366dea3101eS /*
1367dea3101eS  *  Begin HBA configuration parameters.
1368dea3101eS  *  The PCI configuration register BAR assignments are:
1369dea3101eS  *  BAR0, offset 0x10 - SLIM base memory address
1370dea3101eS  *  BAR1, offset 0x14 - SLIM base memory high address
1371dea3101eS  *  BAR2, offset 0x18 - REGISTER base memory address
1372dea3101eS  *  BAR3, offset 0x1c - REGISTER base memory high address
1373dea3101eS  *  BAR4, offset 0x20 - BIU I/O registers
1374dea3101eS  *  BAR5, offset 0x24 - REGISTER base io high address
1375dea3101eS  */
1376dea3101eS 
1377dea3101eS /* Number of rings currently used and available. */
13782a76a283SJames Smart #define MAX_SLI3_CONFIGURED_RINGS     3
13792a76a283SJames Smart #define MAX_SLI3_RINGS                4
1380dea3101eS 
1381dea3101eS /* IOCB / Mailbox is owned by FireFly */
1382dea3101eS #define OWN_CHIP        1
1383dea3101eS 
1384dea3101eS /* IOCB / Mailbox is owned by Host */
1385dea3101eS #define OWN_HOST        0
1386dea3101eS 
1387dea3101eS /* Number of 4-byte words in an IOCB. */
1388dea3101eS #define IOCB_WORD_SZ    8
1389dea3101eS 
1390dea3101eS /* network headers for Dfctl field */
1391dea3101eS #define FC_NET_HDR      0x20
1392dea3101eS 
1393dea3101eS /* Start FireFly Register definitions */
1394dea3101eS #define PCI_VENDOR_ID_EMULEX        0x10df
1395dea3101eS #define PCI_DEVICE_ID_FIREFLY       0x1ae5
139684774a4dSJames Smart #define PCI_DEVICE_ID_PROTEUS_VF    0xe100
1397085c647cSJames Smart #define PCI_DEVICE_ID_BALIUS        0xe131
139884774a4dSJames Smart #define PCI_DEVICE_ID_PROTEUS_PF    0xe180
1399085c647cSJames Smart #define PCI_DEVICE_ID_LANCER_FC     0xe200
1400c0c11512SJames Smart #define PCI_DEVICE_ID_LANCER_FC_VF  0xe208
1401085c647cSJames Smart #define PCI_DEVICE_ID_LANCER_FCOE   0xe260
1402c0c11512SJames Smart #define PCI_DEVICE_ID_LANCER_FCOE_VF 0xe268
1403d38dd52cSJames Smart #define PCI_DEVICE_ID_LANCER_G6_FC  0xe300
1404b87eab38SJames Smart #define PCI_DEVICE_ID_SAT_SMB       0xf011
1405b87eab38SJames Smart #define PCI_DEVICE_ID_SAT_MID       0xf015
1406dea3101eS #define PCI_DEVICE_ID_RFLY          0xf095
1407dea3101eS #define PCI_DEVICE_ID_PFLY          0xf098
1408e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_LP101         0xf0a1
1409dea3101eS #define PCI_DEVICE_ID_TFLY          0xf0a5
1410e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_BSMB          0xf0d1
1411e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_BMID          0xf0d5
1412e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_ZSMB          0xf0e1
1413e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_ZMID          0xf0e5
1414e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_NEPTUNE       0xf0f5
1415e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_NEPTUNE_SCSP  0xf0f6
1416e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_NEPTUNE_DCSP  0xf0f7
1417b87eab38SJames Smart #define PCI_DEVICE_ID_SAT           0xf100
1418b87eab38SJames Smart #define PCI_DEVICE_ID_SAT_SCSP      0xf111
1419b87eab38SJames Smart #define PCI_DEVICE_ID_SAT_DCSP      0xf112
1420085c647cSJames Smart #define PCI_DEVICE_ID_FALCON        0xf180
1421e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_SUPERFLY      0xf700
1422e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_DRAGONFLY     0xf800
1423dea3101eS #define PCI_DEVICE_ID_CENTAUR       0xf900
1424dea3101eS #define PCI_DEVICE_ID_PEGASUS       0xf980
1425dea3101eS #define PCI_DEVICE_ID_THOR          0xfa00
1426dea3101eS #define PCI_DEVICE_ID_VIPER         0xfb00
1427dea3101eS #define PCI_DEVICE_ID_LP10000S      0xfc00
1428e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_LP11000S      0xfc10
1429e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_LPE11000S     0xfc20
1430b87eab38SJames Smart #define PCI_DEVICE_ID_SAT_S         0xfc40
143184774a4dSJames Smart #define PCI_DEVICE_ID_PROTEUS_S     0xfc50
1432e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_HELIOS        0xfd00
1433e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_HELIOS_SCSP   0xfd11
1434e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_HELIOS_DCSP   0xfd12
1435e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_ZEPHYR        0xfe00
143684774a4dSJames Smart #define PCI_DEVICE_ID_HORNET        0xfe05
1437e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_ZEPHYR_SCSP   0xfe11
1438e4adb204SJames.Smart@Emulex.Com #define PCI_DEVICE_ID_ZEPHYR_DCSP   0xfe12
1439da0436e9SJames Smart #define PCI_VENDOR_ID_SERVERENGINE  0x19a2
1440da0436e9SJames Smart #define PCI_DEVICE_ID_TIGERSHARK    0x0704
1441a747c9ceSJames Smart #define PCI_DEVICE_ID_TOMCAT        0x0714
1442f8cafd38SJames Smart #define PCI_DEVICE_ID_SKYHAWK       0x0724
1443f8cafd38SJames Smart #define PCI_DEVICE_ID_SKYHAWK_VF    0x072c
1444dea3101eS 
1445dea3101eS #define JEDEC_ID_ADDRESS            0x0080001c
1446dea3101eS #define FIREFLY_JEDEC_ID            0x1ACC
1447dea3101eS #define SUPERFLY_JEDEC_ID           0x0020
1448dea3101eS #define DRAGONFLY_JEDEC_ID          0x0021
1449dea3101eS #define DRAGONFLY_V2_JEDEC_ID       0x0025
1450dea3101eS #define CENTAUR_2G_JEDEC_ID         0x0026
1451dea3101eS #define CENTAUR_1G_JEDEC_ID         0x0028
1452dea3101eS #define PEGASUS_ORION_JEDEC_ID      0x0036
1453dea3101eS #define PEGASUS_JEDEC_ID            0x0038
1454dea3101eS #define THOR_JEDEC_ID               0x0012
1455dea3101eS #define HELIOS_JEDEC_ID             0x0364
1456dea3101eS #define ZEPHYR_JEDEC_ID             0x0577
1457dea3101eS #define VIPER_JEDEC_ID              0x4838
1458b87eab38SJames Smart #define SATURN_JEDEC_ID             0x1004
145984774a4dSJames Smart #define HORNET_JDEC_ID              0x2057706D
1460dea3101eS 
1461dea3101eS #define JEDEC_ID_MASK               0x0FFFF000
1462dea3101eS #define JEDEC_ID_SHIFT              12
1463dea3101eS #define FC_JEDEC_ID(id)             ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
1464dea3101eS 
1465dea3101eS typedef struct {		/* FireFly BIU registers */
1466dea3101eS 	uint32_t hostAtt;	/* See definitions for Host Attention
1467dea3101eS 				   register */
1468dea3101eS 	uint32_t chipAtt;	/* See definitions for Chip Attention
1469dea3101eS 				   register */
1470dea3101eS 	uint32_t hostStatus;	/* See definitions for Host Status register */
1471dea3101eS 	uint32_t hostControl;	/* See definitions for Host Control register */
1472dea3101eS 	uint32_t buiConfig;	/* See definitions for BIU configuration
1473dea3101eS 				   register */
1474dea3101eS } FF_REGS;
1475dea3101eS 
1476dea3101eS /* IO Register size in bytes */
1477dea3101eS #define FF_REG_AREA_SIZE       256
1478dea3101eS 
1479dea3101eS /* Host Attention Register */
1480dea3101eS 
1481dea3101eS #define HA_REG_OFFSET  0	/* Byte offset from register base address */
1482dea3101eS 
1483dea3101eS #define HA_R0RE_REQ    0x00000001	/* Bit  0 */
1484dea3101eS #define HA_R0CE_RSP    0x00000002	/* Bit  1 */
1485dea3101eS #define HA_R0ATT       0x00000008	/* Bit  3 */
1486dea3101eS #define HA_R1RE_REQ    0x00000010	/* Bit  4 */
1487dea3101eS #define HA_R1CE_RSP    0x00000020	/* Bit  5 */
1488dea3101eS #define HA_R1ATT       0x00000080	/* Bit  7 */
1489dea3101eS #define HA_R2RE_REQ    0x00000100	/* Bit  8 */
1490dea3101eS #define HA_R2CE_RSP    0x00000200	/* Bit  9 */
1491dea3101eS #define HA_R2ATT       0x00000800	/* Bit 11 */
1492dea3101eS #define HA_R3RE_REQ    0x00001000	/* Bit 12 */
1493dea3101eS #define HA_R3CE_RSP    0x00002000	/* Bit 13 */
1494dea3101eS #define HA_R3ATT       0x00008000	/* Bit 15 */
1495dea3101eS #define HA_LATT        0x20000000	/* Bit 29 */
1496dea3101eS #define HA_MBATT       0x40000000	/* Bit 30 */
1497dea3101eS #define HA_ERATT       0x80000000	/* Bit 31 */
1498dea3101eS 
1499dea3101eS #define HA_RXRE_REQ    0x00000001	/* Bit  0 */
1500dea3101eS #define HA_RXCE_RSP    0x00000002	/* Bit  1 */
1501dea3101eS #define HA_RXATT       0x00000008	/* Bit  3 */
1502dea3101eS #define HA_RXMASK      0x0000000f
1503dea3101eS 
15049399627fSJames Smart #define HA_R0_CLR_MSK	(HA_R0RE_REQ | HA_R0CE_RSP | HA_R0ATT)
15059399627fSJames Smart #define HA_R1_CLR_MSK	(HA_R1RE_REQ | HA_R1CE_RSP | HA_R1ATT)
15069399627fSJames Smart #define HA_R2_CLR_MSK	(HA_R2RE_REQ | HA_R2CE_RSP | HA_R2ATT)
15079399627fSJames Smart #define HA_R3_CLR_MSK	(HA_R3RE_REQ | HA_R3CE_RSP | HA_R3ATT)
15089399627fSJames Smart 
15099399627fSJames Smart #define HA_R0_POS	3
15109399627fSJames Smart #define HA_R1_POS	7
15119399627fSJames Smart #define HA_R2_POS	11
15129399627fSJames Smart #define HA_R3_POS	15
15139399627fSJames Smart #define HA_LE_POS	29
15149399627fSJames Smart #define HA_MB_POS	30
15159399627fSJames Smart #define HA_ER_POS	31
1516dea3101eS /* Chip Attention Register */
1517dea3101eS 
1518dea3101eS #define CA_REG_OFFSET  4	/* Byte offset from register base address */
1519dea3101eS 
1520dea3101eS #define CA_R0CE_REQ    0x00000001	/* Bit  0 */
1521dea3101eS #define CA_R0RE_RSP    0x00000002	/* Bit  1 */
1522dea3101eS #define CA_R0ATT       0x00000008	/* Bit  3 */
1523dea3101eS #define CA_R1CE_REQ    0x00000010	/* Bit  4 */
1524dea3101eS #define CA_R1RE_RSP    0x00000020	/* Bit  5 */
1525dea3101eS #define CA_R1ATT       0x00000080	/* Bit  7 */
1526dea3101eS #define CA_R2CE_REQ    0x00000100	/* Bit  8 */
1527dea3101eS #define CA_R2RE_RSP    0x00000200	/* Bit  9 */
1528dea3101eS #define CA_R2ATT       0x00000800	/* Bit 11 */
1529dea3101eS #define CA_R3CE_REQ    0x00001000	/* Bit 12 */
1530dea3101eS #define CA_R3RE_RSP    0x00002000	/* Bit 13 */
1531dea3101eS #define CA_R3ATT       0x00008000	/* Bit 15 */
1532dea3101eS #define CA_MBATT       0x40000000	/* Bit 30 */
1533dea3101eS 
1534dea3101eS /* Host Status Register */
1535dea3101eS 
1536dea3101eS #define HS_REG_OFFSET  8	/* Byte offset from register base address */
1537dea3101eS 
1538dea3101eS #define HS_MBRDY       0x00400000	/* Bit 22 */
1539dea3101eS #define HS_FFRDY       0x00800000	/* Bit 23 */
1540dea3101eS #define HS_FFER8       0x01000000	/* Bit 24 */
1541dea3101eS #define HS_FFER7       0x02000000	/* Bit 25 */
1542dea3101eS #define HS_FFER6       0x04000000	/* Bit 26 */
1543dea3101eS #define HS_FFER5       0x08000000	/* Bit 27 */
1544dea3101eS #define HS_FFER4       0x10000000	/* Bit 28 */
1545dea3101eS #define HS_FFER3       0x20000000	/* Bit 29 */
1546dea3101eS #define HS_FFER2       0x40000000	/* Bit 30 */
1547dea3101eS #define HS_FFER1       0x80000000	/* Bit 31 */
154857127f15SJames Smart #define HS_CRIT_TEMP   0x00000100	/* Bit 8  */
154957127f15SJames Smart #define HS_FFERM       0xFF000100	/* Mask for error bits 31:24 and 8 */
15509940b97bSJames Smart #define UNPLUG_ERR     0x00000001	/* Indicate pci hot unplug */
1551dea3101eS /* Host Control Register */
1552dea3101eS 
15539399627fSJames Smart #define HC_REG_OFFSET  12	/* Byte offset from register base address */
1554dea3101eS 
1555dea3101eS #define HC_MBINT_ENA   0x00000001	/* Bit  0 */
1556dea3101eS #define HC_R0INT_ENA   0x00000002	/* Bit  1 */
1557dea3101eS #define HC_R1INT_ENA   0x00000004	/* Bit  2 */
1558dea3101eS #define HC_R2INT_ENA   0x00000008	/* Bit  3 */
1559dea3101eS #define HC_R3INT_ENA   0x00000010	/* Bit  4 */
1560dea3101eS #define HC_INITHBI     0x02000000	/* Bit 25 */
1561dea3101eS #define HC_INITMB      0x04000000	/* Bit 26 */
1562dea3101eS #define HC_INITFF      0x08000000	/* Bit 27 */
1563dea3101eS #define HC_LAINT_ENA   0x20000000	/* Bit 29 */
1564dea3101eS #define HC_ERINT_ENA   0x80000000	/* Bit 31 */
1565dea3101eS 
15669399627fSJames Smart /* Message Signaled Interrupt eXtension (MSI-X) message identifiers */
15679399627fSJames Smart #define MSIX_DFLT_ID	0
15689399627fSJames Smart #define MSIX_RNG0_ID	0
15699399627fSJames Smart #define MSIX_RNG1_ID	1
15709399627fSJames Smart #define MSIX_RNG2_ID	2
15719399627fSJames Smart #define MSIX_RNG3_ID	3
15729399627fSJames Smart 
15739399627fSJames Smart #define MSIX_LINK_ID	4
15749399627fSJames Smart #define MSIX_MBOX_ID	5
15759399627fSJames Smart 
15769399627fSJames Smart #define MSIX_SPARE0_ID	6
15779399627fSJames Smart #define MSIX_SPARE1_ID	7
15789399627fSJames Smart 
1579dea3101eS /* Mailbox Commands */
1580dea3101eS #define MBX_SHUTDOWN        0x00	/* terminate testing */
1581dea3101eS #define MBX_LOAD_SM         0x01
1582dea3101eS #define MBX_READ_NV         0x02
1583dea3101eS #define MBX_WRITE_NV        0x03
1584dea3101eS #define MBX_RUN_BIU_DIAG    0x04
1585dea3101eS #define MBX_INIT_LINK       0x05
1586dea3101eS #define MBX_DOWN_LINK       0x06
1587dea3101eS #define MBX_CONFIG_LINK     0x07
1588dea3101eS #define MBX_CONFIG_RING     0x09
1589dea3101eS #define MBX_RESET_RING      0x0A
1590dea3101eS #define MBX_READ_CONFIG     0x0B
1591dea3101eS #define MBX_READ_RCONFIG    0x0C
1592dea3101eS #define MBX_READ_SPARM      0x0D
1593dea3101eS #define MBX_READ_STATUS     0x0E
1594dea3101eS #define MBX_READ_RPI        0x0F
1595dea3101eS #define MBX_READ_XRI        0x10
1596dea3101eS #define MBX_READ_REV        0x11
1597dea3101eS #define MBX_READ_LNK_STAT   0x12
1598dea3101eS #define MBX_REG_LOGIN       0x13
1599dea3101eS #define MBX_UNREG_LOGIN     0x14
1600dea3101eS #define MBX_CLEAR_LA        0x16
1601dea3101eS #define MBX_DUMP_MEMORY     0x17
1602dea3101eS #define MBX_DUMP_CONTEXT    0x18
1603dea3101eS #define MBX_RUN_DIAGS       0x19
1604dea3101eS #define MBX_RESTART         0x1A
1605dea3101eS #define MBX_UPDATE_CFG      0x1B
1606dea3101eS #define MBX_DOWN_LOAD       0x1C
1607dea3101eS #define MBX_DEL_LD_ENTRY    0x1D
1608dea3101eS #define MBX_RUN_PROGRAM     0x1E
1609dea3101eS #define MBX_SET_MASK        0x20
161009372820SJames Smart #define MBX_SET_VARIABLE    0x21
1611dea3101eS #define MBX_UNREG_D_ID      0x23
161241415862SJamie Wellnitz #define MBX_KILL_BOARD      0x24
1613dea3101eS #define MBX_CONFIG_FARP     0x25
161441415862SJamie Wellnitz #define MBX_BEACON          0x2A
16159399627fSJames Smart #define MBX_CONFIG_MSI      0x30
1616858c9f6cSJames Smart #define MBX_HEARTBEAT       0x31
1617a8adb832SJames Smart #define MBX_WRITE_VPARMS    0x32
1618a8adb832SJames Smart #define MBX_ASYNCEVT_ENABLE 0x33
16194fede78fSJames Smart #define MBX_READ_EVENT_LOG_STATUS 0x37
16204fede78fSJames Smart #define MBX_READ_EVENT_LOG  0x38
16214fede78fSJames Smart #define MBX_WRITE_EVENT_LOG 0x39
1622dea3101eS 
162384774a4dSJames Smart #define MBX_PORT_CAPABILITIES 0x3B
162484774a4dSJames Smart #define MBX_PORT_IOV_CONTROL 0x3C
162584774a4dSJames Smart 
1626ed957684SJames Smart #define MBX_CONFIG_HBQ	    0x7C
1627dea3101eS #define MBX_LOAD_AREA       0x81
1628dea3101eS #define MBX_RUN_BIU_DIAG64  0x84
1629dea3101eS #define MBX_CONFIG_PORT     0x88
1630dea3101eS #define MBX_READ_SPARM64    0x8D
1631dea3101eS #define MBX_READ_RPI64      0x8F
1632dea3101eS #define MBX_REG_LOGIN64     0x93
163376a95d75SJames Smart #define MBX_READ_TOPOLOGY   0x95
163492d7f7b0SJames Smart #define MBX_REG_VPI	    0x96
163592d7f7b0SJames Smart #define MBX_UNREG_VPI	    0x97
1636dea3101eS 
163709372820SJames Smart #define MBX_WRITE_WWN       0x98
1638dea3101eS #define MBX_SET_DEBUG       0x99
1639dea3101eS #define MBX_LOAD_EXP_ROM    0x9C
1640da0436e9SJames Smart #define MBX_SLI4_CONFIG	    0x9B
1641da0436e9SJames Smart #define MBX_SLI4_REQ_FTRS   0x9D
1642da0436e9SJames Smart #define MBX_MAX_CMDS        0x9E
1643da0436e9SJames Smart #define MBX_RESUME_RPI      0x9E
1644dea3101eS #define MBX_SLI2_CMD_MASK   0x80
1645da0436e9SJames Smart #define MBX_REG_VFI         0x9F
1646da0436e9SJames Smart #define MBX_REG_FCFI        0xA0
1647da0436e9SJames Smart #define MBX_UNREG_VFI       0xA1
1648da0436e9SJames Smart #define MBX_UNREG_FCFI	    0xA2
1649da0436e9SJames Smart #define MBX_INIT_VFI        0xA3
1650da0436e9SJames Smart #define MBX_INIT_VPI        0xA4
1651940eb687SJames Smart #define MBX_ACCESS_VDATA    0xA5
1652dea3101eS 
1653dcf2a4e0SJames Smart #define MBX_AUTH_PORT       0xF8
1654dcf2a4e0SJames Smart #define MBX_SECURITY_MGMT   0xF9
1655dcf2a4e0SJames Smart 
1656dea3101eS /* IOCB Commands */
1657dea3101eS 
1658dea3101eS #define CMD_RCV_SEQUENCE_CX     0x01
1659dea3101eS #define CMD_XMIT_SEQUENCE_CR    0x02
1660dea3101eS #define CMD_XMIT_SEQUENCE_CX    0x03
1661dea3101eS #define CMD_XMIT_BCAST_CN       0x04
1662dea3101eS #define CMD_XMIT_BCAST_CX       0x05
1663dea3101eS #define CMD_QUE_RING_BUF_CN     0x06
1664dea3101eS #define CMD_QUE_XRI_BUF_CX      0x07
1665dea3101eS #define CMD_IOCB_CONTINUE_CN    0x08
1666dea3101eS #define CMD_RET_XRI_BUF_CX      0x09
1667dea3101eS #define CMD_ELS_REQUEST_CR      0x0A
1668dea3101eS #define CMD_ELS_REQUEST_CX      0x0B
1669dea3101eS #define CMD_RCV_ELS_REQ_CX      0x0D
1670dea3101eS #define CMD_ABORT_XRI_CN        0x0E
1671dea3101eS #define CMD_ABORT_XRI_CX        0x0F
1672dea3101eS #define CMD_CLOSE_XRI_CN        0x10
1673dea3101eS #define CMD_CLOSE_XRI_CX        0x11
1674dea3101eS #define CMD_CREATE_XRI_CR       0x12
1675dea3101eS #define CMD_CREATE_XRI_CX       0x13
1676dea3101eS #define CMD_GET_RPI_CN          0x14
1677dea3101eS #define CMD_XMIT_ELS_RSP_CX     0x15
1678dea3101eS #define CMD_GET_RPI_CR          0x16
1679dea3101eS #define CMD_XRI_ABORTED_CX      0x17
1680dea3101eS #define CMD_FCP_IWRITE_CR       0x18
1681dea3101eS #define CMD_FCP_IWRITE_CX       0x19
1682dea3101eS #define CMD_FCP_IREAD_CR        0x1A
1683dea3101eS #define CMD_FCP_IREAD_CX        0x1B
1684dea3101eS #define CMD_FCP_ICMND_CR        0x1C
1685dea3101eS #define CMD_FCP_ICMND_CX        0x1D
1686f5603511SJames Smart #define CMD_FCP_TSEND_CX        0x1F
1687f5603511SJames Smart #define CMD_FCP_TRECEIVE_CX     0x21
1688f5603511SJames Smart #define CMD_FCP_TRSP_CX	        0x23
1689f5603511SJames Smart #define CMD_FCP_AUTO_TRSP_CX    0x29
1690dea3101eS 
1691dea3101eS #define CMD_ADAPTER_MSG         0x20
1692dea3101eS #define CMD_ADAPTER_DUMP        0x22
1693dea3101eS 
1694dea3101eS /*  SLI_2 IOCB Command Set */
1695dea3101eS 
169657127f15SJames Smart #define CMD_ASYNC_STATUS        0x7C
1697dea3101eS #define CMD_RCV_SEQUENCE64_CX   0x81
1698dea3101eS #define CMD_XMIT_SEQUENCE64_CR  0x82
1699dea3101eS #define CMD_XMIT_SEQUENCE64_CX  0x83
1700dea3101eS #define CMD_XMIT_BCAST64_CN     0x84
1701dea3101eS #define CMD_XMIT_BCAST64_CX     0x85
1702dea3101eS #define CMD_QUE_RING_BUF64_CN   0x86
1703dea3101eS #define CMD_QUE_XRI_BUF64_CX    0x87
1704dea3101eS #define CMD_IOCB_CONTINUE64_CN  0x88
1705dea3101eS #define CMD_RET_XRI_BUF64_CX    0x89
1706dea3101eS #define CMD_ELS_REQUEST64_CR    0x8A
1707dea3101eS #define CMD_ELS_REQUEST64_CX    0x8B
1708dea3101eS #define CMD_ABORT_MXRI64_CN     0x8C
1709dea3101eS #define CMD_RCV_ELS_REQ64_CX    0x8D
1710dea3101eS #define CMD_XMIT_ELS_RSP64_CX   0x95
17116669f9bbSJames Smart #define CMD_XMIT_BLS_RSP64_CX   0x97
1712dea3101eS #define CMD_FCP_IWRITE64_CR     0x98
1713dea3101eS #define CMD_FCP_IWRITE64_CX     0x99
1714dea3101eS #define CMD_FCP_IREAD64_CR      0x9A
1715dea3101eS #define CMD_FCP_IREAD64_CX      0x9B
1716dea3101eS #define CMD_FCP_ICMND64_CR      0x9C
1717dea3101eS #define CMD_FCP_ICMND64_CX      0x9D
1718f5603511SJames Smart #define CMD_FCP_TSEND64_CX      0x9F
1719f5603511SJames Smart #define CMD_FCP_TRECEIVE64_CX   0xA1
1720f5603511SJames Smart #define CMD_FCP_TRSP64_CX       0xA3
1721dea3101eS 
172276bb24efSJames Smart #define CMD_QUE_XRI64_CX	0xB3
1723ed957684SJames Smart #define CMD_IOCB_RCV_SEQ64_CX	0xB5
1724ed957684SJames Smart #define CMD_IOCB_RCV_ELS64_CX	0xB7
17253163f725SJames Smart #define CMD_IOCB_RET_XRI64_CX	0xB9
1726ed957684SJames Smart #define CMD_IOCB_RCV_CONT64_CX	0xBB
1727ed957684SJames Smart 
1728dea3101eS #define CMD_GEN_REQUEST64_CR    0xC2
1729dea3101eS #define CMD_GEN_REQUEST64_CX    0xC3
1730dea3101eS 
17313163f725SJames Smart /* Unhandled SLI-3 Commands */
17323163f725SJames Smart #define CMD_IOCB_XMIT_MSEQ64_CR		0xB0
17333163f725SJames Smart #define CMD_IOCB_XMIT_MSEQ64_CX		0xB1
17343163f725SJames Smart #define CMD_IOCB_RCV_SEQ_LIST64_CX	0xC1
17353163f725SJames Smart #define CMD_IOCB_RCV_ELS_LIST64_CX	0xCD
17363163f725SJames Smart #define CMD_IOCB_CLOSE_EXTENDED_CN	0xB6
17373163f725SJames Smart #define CMD_IOCB_ABORT_EXTENDED_CN	0xBA
17383163f725SJames Smart #define CMD_IOCB_RET_HBQE64_CN		0xCA
17393163f725SJames Smart #define CMD_IOCB_FCP_IBIDIR64_CR	0xAC
17403163f725SJames Smart #define CMD_IOCB_FCP_IBIDIR64_CX	0xAD
17413163f725SJames Smart #define CMD_IOCB_FCP_ITASKMGT64_CX	0xAF
17423163f725SJames Smart #define CMD_IOCB_LOGENTRY_CN		0x94
17433163f725SJames Smart #define CMD_IOCB_LOGENTRY_ASYNC_CN	0x96
17443163f725SJames Smart 
1745341af102SJames Smart /* Data Security SLI Commands */
1746341af102SJames Smart #define DSSCMD_IWRITE64_CR		0xF8
1747341af102SJames Smart #define DSSCMD_IWRITE64_CX		0xF9
1748341af102SJames Smart #define DSSCMD_IREAD64_CR		0xFA
1749341af102SJames Smart #define DSSCMD_IREAD64_CX		0xFB
1750da0436e9SJames Smart 
1751341af102SJames Smart #define CMD_MAX_IOCB_CMD        0xFB
1752dea3101eS #define CMD_IOCB_MASK           0xff
1753dea3101eS 
1754dea3101eS #define MAX_MSG_DATA            28	/* max msg data in CMD_ADAPTER_MSG
1755dea3101eS 					   iocb */
1756dea3101eS #define LPFC_MAX_ADPTMSG         32	/* max msg data */
1757dea3101eS /*
1758dea3101eS  *  Define Status
1759dea3101eS  */
1760dea3101eS #define MBX_SUCCESS                 0
1761dea3101eS #define MBXERR_NUM_RINGS            1
1762dea3101eS #define MBXERR_NUM_IOCBS            2
1763dea3101eS #define MBXERR_IOCBS_EXCEEDED       3
1764dea3101eS #define MBXERR_BAD_RING_NUMBER      4
1765dea3101eS #define MBXERR_MASK_ENTRIES_RANGE   5
1766dea3101eS #define MBXERR_MASKS_EXCEEDED       6
1767dea3101eS #define MBXERR_BAD_PROFILE          7
1768dea3101eS #define MBXERR_BAD_DEF_CLASS        8
1769dea3101eS #define MBXERR_BAD_MAX_RESPONDER    9
1770dea3101eS #define MBXERR_BAD_MAX_ORIGINATOR   10
1771dea3101eS #define MBXERR_RPI_REGISTERED       11
1772dea3101eS #define MBXERR_RPI_FULL             12
1773dea3101eS #define MBXERR_NO_RESOURCES         13
1774dea3101eS #define MBXERR_BAD_RCV_LENGTH       14
1775dea3101eS #define MBXERR_DMA_ERROR            15
1776dea3101eS #define MBXERR_ERROR                16
1777da0436e9SJames Smart #define MBXERR_LINK_DOWN            0x33
1778dcf2a4e0SJames Smart #define MBXERR_SEC_NO_PERMISSION    0xF02
1779dea3101eS #define MBX_NOT_FINISHED            255
1780dea3101eS 
1781dea3101eS #define MBX_BUSY                   0xffffff /* Attempted cmd to busy Mailbox */
1782dea3101eS #define MBX_TIMEOUT                0xfffffe /* time-out expired waiting for */
1783dea3101eS 
178457127f15SJames Smart #define TEMPERATURE_OFFSET 0xB0	/* Slim offset for critical temperature event */
178557127f15SJames Smart 
1786dea3101eS /*
178786478875SJames Smart  * return code Fail
178886478875SJames Smart  */
178986478875SJames Smart #define FAILURE 1
179086478875SJames Smart 
179186478875SJames Smart /*
1792dea3101eS  *    Begin Structure Definitions for Mailbox Commands
1793dea3101eS  */
1794dea3101eS 
1795dea3101eS typedef struct {
1796dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
1797dea3101eS 	uint8_t tval;
1798dea3101eS 	uint8_t tmask;
1799dea3101eS 	uint8_t rval;
1800dea3101eS 	uint8_t rmask;
1801dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
1802dea3101eS 	uint8_t rmask;
1803dea3101eS 	uint8_t rval;
1804dea3101eS 	uint8_t tmask;
1805dea3101eS 	uint8_t tval;
1806dea3101eS #endif
1807dea3101eS } RR_REG;
1808dea3101eS 
1809dea3101eS struct ulp_bde {
1810dea3101eS 	uint32_t bdeAddress;
1811dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
1812dea3101eS 	uint32_t bdeReserved:4;
1813dea3101eS 	uint32_t bdeAddrHigh:4;
1814dea3101eS 	uint32_t bdeSize:24;
1815dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
1816dea3101eS 	uint32_t bdeSize:24;
1817dea3101eS 	uint32_t bdeAddrHigh:4;
1818dea3101eS 	uint32_t bdeReserved:4;
1819dea3101eS #endif
1820dea3101eS };
1821dea3101eS 
1822dea3101eS typedef struct ULP_BDL {	/* SLI-2 */
1823dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
1824dea3101eS 	uint32_t bdeFlags:8;	/* BDL Flags */
1825dea3101eS 	uint32_t bdeSize:24;	/* Size of BDL array in host memory (bytes) */
1826dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
1827dea3101eS 	uint32_t bdeSize:24;	/* Size of BDL array in host memory (bytes) */
1828dea3101eS 	uint32_t bdeFlags:8;	/* BDL Flags */
1829dea3101eS #endif
1830dea3101eS 
1831dea3101eS 	uint32_t addrLow;	/* Address 0:31 */
1832dea3101eS 	uint32_t addrHigh;	/* Address 32:63 */
1833dea3101eS 	uint32_t ulpIoTag32;	/* Can be used for 32 bit I/O Tag */
1834dea3101eS } ULP_BDL;
1835dea3101eS 
183681301a9bSJames Smart /*
183781301a9bSJames Smart  * BlockGuard Definitions
183881301a9bSJames Smart  */
183981301a9bSJames Smart 
184081301a9bSJames Smart enum lpfc_protgrp_type {
184181301a9bSJames Smart 	LPFC_PG_TYPE_INVALID = 0, /* used to indicate errors                  */
184281301a9bSJames Smart 	LPFC_PG_TYPE_NO_DIF,	  /* no DIF data pointed to by prot grp       */
184381301a9bSJames Smart 	LPFC_PG_TYPE_EMBD_DIF,	  /* DIF is embedded (inline) with data       */
184481301a9bSJames Smart 	LPFC_PG_TYPE_DIF_BUF	  /* DIF has its own scatter/gather list      */
184581301a9bSJames Smart };
184681301a9bSJames Smart 
184781301a9bSJames Smart /* PDE Descriptors */
18486c8eea54SJames Smart #define LPFC_PDE5_DESCRIPTOR		0x85
18496c8eea54SJames Smart #define LPFC_PDE6_DESCRIPTOR		0x86
18506c8eea54SJames Smart #define LPFC_PDE7_DESCRIPTOR		0x87
185181301a9bSJames Smart 
18526c8eea54SJames Smart /* BlockGuard Opcodes */
18536c8eea54SJames Smart #define BG_OP_IN_NODIF_OUT_CRC		0x0
18546c8eea54SJames Smart #define	BG_OP_IN_CRC_OUT_NODIF		0x1
18556c8eea54SJames Smart #define	BG_OP_IN_NODIF_OUT_CSUM		0x2
18566c8eea54SJames Smart #define	BG_OP_IN_CSUM_OUT_NODIF		0x3
18576c8eea54SJames Smart #define	BG_OP_IN_CRC_OUT_CRC		0x4
18586c8eea54SJames Smart #define	BG_OP_IN_CSUM_OUT_CSUM		0x5
18596c8eea54SJames Smart #define	BG_OP_IN_CRC_OUT_CSUM		0x6
18606c8eea54SJames Smart #define	BG_OP_IN_CSUM_OUT_CRC		0x7
1861a6887e28SJames Smart #define	BG_OP_RAW_MODE			0x8
18626c8eea54SJames Smart 
18636c8eea54SJames Smart struct lpfc_pde5 {
18646c8eea54SJames Smart 	uint32_t word0;
18656c8eea54SJames Smart #define pde5_type_SHIFT		24
18666c8eea54SJames Smart #define pde5_type_MASK		0x000000ff
18676c8eea54SJames Smart #define pde5_type_WORD		word0
18686c8eea54SJames Smart #define pde5_rsvd0_SHIFT	0
18696c8eea54SJames Smart #define pde5_rsvd0_MASK		0x00ffffff
18706c8eea54SJames Smart #define pde5_rsvd0_WORD		word0
18716c8eea54SJames Smart 	uint32_t reftag;	/* Reference Tag Value			*/
18726c8eea54SJames Smart 	uint32_t reftagtr;	/* Reference Tag Translation Value 	*/
187381301a9bSJames Smart };
187481301a9bSJames Smart 
18756c8eea54SJames Smart struct lpfc_pde6 {
18766c8eea54SJames Smart 	uint32_t word0;
18776c8eea54SJames Smart #define pde6_type_SHIFT		24
18786c8eea54SJames Smart #define pde6_type_MASK		0x000000ff
18796c8eea54SJames Smart #define pde6_type_WORD		word0
18806c8eea54SJames Smart #define pde6_rsvd0_SHIFT	0
18816c8eea54SJames Smart #define pde6_rsvd0_MASK		0x00ffffff
18826c8eea54SJames Smart #define pde6_rsvd0_WORD		word0
18836c8eea54SJames Smart 	uint32_t word1;
18846c8eea54SJames Smart #define pde6_rsvd1_SHIFT	26
18856c8eea54SJames Smart #define pde6_rsvd1_MASK		0x0000003f
18866c8eea54SJames Smart #define pde6_rsvd1_WORD		word1
18876c8eea54SJames Smart #define pde6_na_SHIFT		25
18886c8eea54SJames Smart #define pde6_na_MASK		0x00000001
18896c8eea54SJames Smart #define pde6_na_WORD		word1
18906c8eea54SJames Smart #define pde6_rsvd2_SHIFT	16
18916c8eea54SJames Smart #define pde6_rsvd2_MASK		0x000001FF
18926c8eea54SJames Smart #define pde6_rsvd2_WORD		word1
18936c8eea54SJames Smart #define pde6_apptagtr_SHIFT	0
18946c8eea54SJames Smart #define pde6_apptagtr_MASK	0x0000ffff
18956c8eea54SJames Smart #define pde6_apptagtr_WORD	word1
18966c8eea54SJames Smart 	uint32_t word2;
18976c8eea54SJames Smart #define pde6_optx_SHIFT		28
18986c8eea54SJames Smart #define pde6_optx_MASK		0x0000000f
18996c8eea54SJames Smart #define pde6_optx_WORD		word2
19006c8eea54SJames Smart #define pde6_oprx_SHIFT		24
19016c8eea54SJames Smart #define pde6_oprx_MASK		0x0000000f
19026c8eea54SJames Smart #define pde6_oprx_WORD		word2
19036c8eea54SJames Smart #define pde6_nr_SHIFT		23
19046c8eea54SJames Smart #define pde6_nr_MASK		0x00000001
19056c8eea54SJames Smart #define pde6_nr_WORD		word2
19066c8eea54SJames Smart #define pde6_ce_SHIFT		22
19076c8eea54SJames Smart #define pde6_ce_MASK		0x00000001
19086c8eea54SJames Smart #define pde6_ce_WORD		word2
19096c8eea54SJames Smart #define pde6_re_SHIFT		21
19106c8eea54SJames Smart #define pde6_re_MASK		0x00000001
19116c8eea54SJames Smart #define pde6_re_WORD		word2
19126c8eea54SJames Smart #define pde6_ae_SHIFT		20
19136c8eea54SJames Smart #define pde6_ae_MASK		0x00000001
19146c8eea54SJames Smart #define pde6_ae_WORD		word2
19156c8eea54SJames Smart #define pde6_ai_SHIFT		19
19166c8eea54SJames Smart #define pde6_ai_MASK		0x00000001
19176c8eea54SJames Smart #define pde6_ai_WORD		word2
19186c8eea54SJames Smart #define pde6_bs_SHIFT		16
19196c8eea54SJames Smart #define pde6_bs_MASK		0x00000007
19206c8eea54SJames Smart #define pde6_bs_WORD		word2
19216c8eea54SJames Smart #define pde6_apptagval_SHIFT	0
19226c8eea54SJames Smart #define pde6_apptagval_MASK	0x0000ffff
19236c8eea54SJames Smart #define pde6_apptagval_WORD	word2
192481301a9bSJames Smart };
192581301a9bSJames Smart 
19267f86059aSJames Smart struct lpfc_pde7 {
19277f86059aSJames Smart 	uint32_t word0;
19287f86059aSJames Smart #define pde7_type_SHIFT		24
19297f86059aSJames Smart #define pde7_type_MASK		0x000000ff
19307f86059aSJames Smart #define pde7_type_WORD		word0
19317f86059aSJames Smart #define pde7_rsvd0_SHIFT	0
19327f86059aSJames Smart #define pde7_rsvd0_MASK		0x00ffffff
19337f86059aSJames Smart #define pde7_rsvd0_WORD		word0
19347f86059aSJames Smart 	uint32_t addrHigh;
19357f86059aSJames Smart 	uint32_t addrLow;
19367f86059aSJames Smart };
193781301a9bSJames Smart 
1938dea3101eS /* Structure for MB Command LOAD_SM and DOWN_LOAD */
1939dea3101eS 
1940dea3101eS typedef struct {
1941dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
1942dea3101eS 	uint32_t rsvd2:25;
1943dea3101eS 	uint32_t acknowledgment:1;
1944dea3101eS 	uint32_t version:1;
1945dea3101eS 	uint32_t erase_or_prog:1;
1946dea3101eS 	uint32_t update_flash:1;
1947dea3101eS 	uint32_t update_ram:1;
1948dea3101eS 	uint32_t method:1;
1949dea3101eS 	uint32_t load_cmplt:1;
1950dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
1951dea3101eS 	uint32_t load_cmplt:1;
1952dea3101eS 	uint32_t method:1;
1953dea3101eS 	uint32_t update_ram:1;
1954dea3101eS 	uint32_t update_flash:1;
1955dea3101eS 	uint32_t erase_or_prog:1;
1956dea3101eS 	uint32_t version:1;
1957dea3101eS 	uint32_t acknowledgment:1;
1958dea3101eS 	uint32_t rsvd2:25;
1959dea3101eS #endif
1960dea3101eS 
1961dea3101eS 	uint32_t dl_to_adr_low;
1962dea3101eS 	uint32_t dl_to_adr_high;
1963dea3101eS 	uint32_t dl_len;
1964dea3101eS 	union {
1965dea3101eS 		uint32_t dl_from_mbx_offset;
1966dea3101eS 		struct ulp_bde dl_from_bde;
1967dea3101eS 		struct ulp_bde64 dl_from_bde64;
1968dea3101eS 	} un;
1969dea3101eS 
1970dea3101eS } LOAD_SM_VAR;
1971dea3101eS 
1972dea3101eS /* Structure for MB Command READ_NVPARM (02) */
1973dea3101eS 
1974dea3101eS typedef struct {
1975dea3101eS 	uint32_t rsvd1[3];	/* Read as all one's */
1976dea3101eS 	uint32_t rsvd2;		/* Read as all zero's */
1977dea3101eS 	uint32_t portname[2];	/* N_PORT name */
1978dea3101eS 	uint32_t nodename[2];	/* NODE name */
1979dea3101eS 
1980dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
1981dea3101eS 	uint32_t pref_DID:24;
1982dea3101eS 	uint32_t hardAL_PA:8;
1983dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
1984dea3101eS 	uint32_t hardAL_PA:8;
1985dea3101eS 	uint32_t pref_DID:24;
1986dea3101eS #endif
1987dea3101eS 
1988dea3101eS 	uint32_t rsvd3[21];	/* Read as all one's */
1989dea3101eS } READ_NV_VAR;
1990dea3101eS 
1991dea3101eS /* Structure for MB Command WRITE_NVPARMS (03) */
1992dea3101eS 
1993dea3101eS typedef struct {
1994dea3101eS 	uint32_t rsvd1[3];	/* Must be all one's */
1995dea3101eS 	uint32_t rsvd2;		/* Must be all zero's */
1996dea3101eS 	uint32_t portname[2];	/* N_PORT name */
1997dea3101eS 	uint32_t nodename[2];	/* NODE name */
1998dea3101eS 
1999dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2000dea3101eS 	uint32_t pref_DID:24;
2001dea3101eS 	uint32_t hardAL_PA:8;
2002dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2003dea3101eS 	uint32_t hardAL_PA:8;
2004dea3101eS 	uint32_t pref_DID:24;
2005dea3101eS #endif
2006dea3101eS 
2007dea3101eS 	uint32_t rsvd3[21];	/* Must be all one's */
2008dea3101eS } WRITE_NV_VAR;
2009dea3101eS 
2010dea3101eS /* Structure for MB Command RUN_BIU_DIAG (04) */
2011dea3101eS /* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
2012dea3101eS 
2013dea3101eS typedef struct {
2014dea3101eS 	uint32_t rsvd1;
2015dea3101eS 	union {
2016dea3101eS 		struct {
2017dea3101eS 			struct ulp_bde xmit_bde;
2018dea3101eS 			struct ulp_bde rcv_bde;
2019dea3101eS 		} s1;
2020dea3101eS 		struct {
2021dea3101eS 			struct ulp_bde64 xmit_bde64;
2022dea3101eS 			struct ulp_bde64 rcv_bde64;
2023dea3101eS 		} s2;
2024dea3101eS 	} un;
2025dea3101eS } BIU_DIAG_VAR;
2026dea3101eS 
2027c7495937SJames Smart /* Structure for MB command READ_EVENT_LOG (0x38) */
2028c7495937SJames Smart struct READ_EVENT_LOG_VAR {
2029c7495937SJames Smart 	uint32_t word1;
2030c7495937SJames Smart #define lpfc_event_log_SHIFT	29
2031c7495937SJames Smart #define lpfc_event_log_MASK	0x00000001
2032c7495937SJames Smart #define lpfc_event_log_WORD	word1
2033c7495937SJames Smart #define USE_MAILBOX_RESPONSE	1
2034c7495937SJames Smart 	uint32_t offset;
2035c7495937SJames Smart 	struct ulp_bde64 rcv_bde64;
2036c7495937SJames Smart };
2037c7495937SJames Smart 
2038dea3101eS /* Structure for MB Command INIT_LINK (05) */
2039dea3101eS 
2040dea3101eS typedef struct {
2041dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2042dea3101eS 	uint32_t rsvd1:24;
2043dea3101eS 	uint32_t lipsr_AL_PA:8;	/* AL_PA to issue Lip Selective Reset to */
2044dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2045dea3101eS 	uint32_t lipsr_AL_PA:8;	/* AL_PA to issue Lip Selective Reset to */
2046dea3101eS 	uint32_t rsvd1:24;
2047dea3101eS #endif
2048dea3101eS 
2049dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2050dea3101eS 	uint8_t fabric_AL_PA;	/* If using a Fabric Assigned AL_PA */
2051dea3101eS 	uint8_t rsvd2;
2052dea3101eS 	uint16_t link_flags;
2053dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2054dea3101eS 	uint16_t link_flags;
2055dea3101eS 	uint8_t rsvd2;
2056dea3101eS 	uint8_t fabric_AL_PA;	/* If using a Fabric Assigned AL_PA */
2057dea3101eS #endif
2058dea3101eS 
2059dea3101eS #define FLAGS_TOPOLOGY_MODE_LOOP_PT  0x00 /* Attempt loop then pt-pt */
20601b51197dSJames Smart #define FLAGS_LOCAL_LB               0x01 /* link_flags (=1) ENDEC loopback */
2061dea3101eS #define FLAGS_TOPOLOGY_MODE_PT_PT    0x02 /* Attempt pt-pt only */
2062dea3101eS #define FLAGS_TOPOLOGY_MODE_LOOP     0x04 /* Attempt loop only */
2063dea3101eS #define FLAGS_TOPOLOGY_MODE_PT_LOOP  0x06 /* Attempt pt-pt then loop */
2064ed957684SJames Smart #define	FLAGS_UNREG_LOGIN_ALL	     0x08 /* UNREG_LOGIN all on link down */
2065dea3101eS #define FLAGS_LIRP_LILP              0x80 /* LIRP / LILP is disabled */
2066dea3101eS 
2067dea3101eS #define FLAGS_TOPOLOGY_FAILOVER      0x0400	/* Bit 10 */
2068dea3101eS #define FLAGS_LINK_SPEED             0x0800	/* Bit 11 */
20694b0b91d4SJames Smart #define FLAGS_IMED_ABORT             0x04000	/* Bit 14 */
2070dea3101eS 
2071dea3101eS 	uint32_t link_speed;
207276a95d75SJames Smart #define LINK_SPEED_AUTO 0x0     /* Auto selection */
207376a95d75SJames Smart #define LINK_SPEED_1G   0x1     /* 1 Gigabaud */
207476a95d75SJames Smart #define LINK_SPEED_2G   0x2     /* 2 Gigabaud */
207576a95d75SJames Smart #define LINK_SPEED_4G   0x4     /* 4 Gigabaud */
207676a95d75SJames Smart #define LINK_SPEED_8G   0x8     /* 8 Gigabaud */
207776a95d75SJames Smart #define LINK_SPEED_10G  0x10    /* 10 Gigabaud */
207876a95d75SJames Smart #define LINK_SPEED_16G  0x11    /* 16 Gigabaud */
2079d38dd52cSJames Smart #define LINK_SPEED_32G  0x14    /* 32 Gigabaud */
2080dea3101eS 
2081dea3101eS } INIT_LINK_VAR;
2082dea3101eS 
2083dea3101eS /* Structure for MB Command DOWN_LINK (06) */
2084dea3101eS 
2085dea3101eS typedef struct {
2086dea3101eS 	uint32_t rsvd1;
2087dea3101eS } DOWN_LINK_VAR;
2088dea3101eS 
2089dea3101eS /* Structure for MB Command CONFIG_LINK (07) */
2090dea3101eS 
2091dea3101eS typedef struct {
2092dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2093dea3101eS 	uint32_t cr:1;
2094dea3101eS 	uint32_t ci:1;
2095dea3101eS 	uint32_t cr_delay:6;
2096dea3101eS 	uint32_t cr_count:8;
2097dea3101eS 	uint32_t rsvd1:8;
2098dea3101eS 	uint32_t MaxBBC:8;
2099dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2100dea3101eS 	uint32_t MaxBBC:8;
2101dea3101eS 	uint32_t rsvd1:8;
2102dea3101eS 	uint32_t cr_count:8;
2103dea3101eS 	uint32_t cr_delay:6;
2104dea3101eS 	uint32_t ci:1;
2105dea3101eS 	uint32_t cr:1;
2106dea3101eS #endif
2107dea3101eS 
2108dea3101eS 	uint32_t myId;
2109dea3101eS 	uint32_t rsvd2;
2110dea3101eS 	uint32_t edtov;
2111dea3101eS 	uint32_t arbtov;
2112dea3101eS 	uint32_t ratov;
2113dea3101eS 	uint32_t rttov;
2114dea3101eS 	uint32_t altov;
2115dea3101eS 	uint32_t crtov;
2116dea3101eS 	uint32_t citov;
2117dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2118dea3101eS 	uint32_t rrq_enable:1;
2119dea3101eS 	uint32_t rrq_immed:1;
2120dea3101eS 	uint32_t rsvd4:29;
2121dea3101eS 	uint32_t ack0_enable:1;
2122dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2123dea3101eS 	uint32_t ack0_enable:1;
2124dea3101eS 	uint32_t rsvd4:29;
2125dea3101eS 	uint32_t rrq_immed:1;
2126dea3101eS 	uint32_t rrq_enable:1;
2127dea3101eS #endif
2128dea3101eS } CONFIG_LINK;
2129dea3101eS 
2130dea3101eS /* Structure for MB Command PART_SLIM (08)
2131dea3101eS  * will be removed since SLI1 is no longer supported!
2132dea3101eS  */
2133dea3101eS typedef struct {
2134dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2135dea3101eS 	uint16_t offCiocb;
2136dea3101eS 	uint16_t numCiocb;
2137dea3101eS 	uint16_t offRiocb;
2138dea3101eS 	uint16_t numRiocb;
2139dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2140dea3101eS 	uint16_t numCiocb;
2141dea3101eS 	uint16_t offCiocb;
2142dea3101eS 	uint16_t numRiocb;
2143dea3101eS 	uint16_t offRiocb;
2144dea3101eS #endif
2145dea3101eS } RING_DEF;
2146dea3101eS 
2147dea3101eS typedef struct {
2148dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2149dea3101eS 	uint32_t unused1:24;
2150dea3101eS 	uint32_t numRing:8;
2151dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2152dea3101eS 	uint32_t numRing:8;
2153dea3101eS 	uint32_t unused1:24;
2154dea3101eS #endif
2155dea3101eS 
2156dea3101eS 	RING_DEF ringdef[4];
2157dea3101eS 	uint32_t hbainit;
2158dea3101eS } PART_SLIM_VAR;
2159dea3101eS 
2160dea3101eS /* Structure for MB Command CONFIG_RING (09) */
2161dea3101eS 
2162dea3101eS typedef struct {
2163dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2164dea3101eS 	uint32_t unused2:6;
2165dea3101eS 	uint32_t recvSeq:1;
2166dea3101eS 	uint32_t recvNotify:1;
2167dea3101eS 	uint32_t numMask:8;
2168dea3101eS 	uint32_t profile:8;
2169dea3101eS 	uint32_t unused1:4;
2170dea3101eS 	uint32_t ring:4;
2171dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2172dea3101eS 	uint32_t ring:4;
2173dea3101eS 	uint32_t unused1:4;
2174dea3101eS 	uint32_t profile:8;
2175dea3101eS 	uint32_t numMask:8;
2176dea3101eS 	uint32_t recvNotify:1;
2177dea3101eS 	uint32_t recvSeq:1;
2178dea3101eS 	uint32_t unused2:6;
2179dea3101eS #endif
2180dea3101eS 
2181dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2182dea3101eS 	uint16_t maxRespXchg;
2183dea3101eS 	uint16_t maxOrigXchg;
2184dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2185dea3101eS 	uint16_t maxOrigXchg;
2186dea3101eS 	uint16_t maxRespXchg;
2187dea3101eS #endif
2188dea3101eS 
2189dea3101eS 	RR_REG rrRegs[6];
2190dea3101eS } CONFIG_RING_VAR;
2191dea3101eS 
2192dea3101eS /* Structure for MB Command RESET_RING (10) */
2193dea3101eS 
2194dea3101eS typedef struct {
2195dea3101eS 	uint32_t ring_no;
2196dea3101eS } RESET_RING_VAR;
2197dea3101eS 
2198dea3101eS /* Structure for MB Command READ_CONFIG (11) */
2199dea3101eS 
2200dea3101eS typedef struct {
2201dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2202dea3101eS 	uint32_t cr:1;
2203dea3101eS 	uint32_t ci:1;
2204dea3101eS 	uint32_t cr_delay:6;
2205dea3101eS 	uint32_t cr_count:8;
2206dea3101eS 	uint32_t InitBBC:8;
2207dea3101eS 	uint32_t MaxBBC:8;
2208dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2209dea3101eS 	uint32_t MaxBBC:8;
2210dea3101eS 	uint32_t InitBBC:8;
2211dea3101eS 	uint32_t cr_count:8;
2212dea3101eS 	uint32_t cr_delay:6;
2213dea3101eS 	uint32_t ci:1;
2214dea3101eS 	uint32_t cr:1;
2215dea3101eS #endif
2216dea3101eS 
2217dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2218dea3101eS 	uint32_t topology:8;
2219dea3101eS 	uint32_t myDid:24;
2220dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2221dea3101eS 	uint32_t myDid:24;
2222dea3101eS 	uint32_t topology:8;
2223dea3101eS #endif
2224dea3101eS 
2225dea3101eS 	/* Defines for topology (defined previously) */
2226dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2227dea3101eS 	uint32_t AR:1;
2228dea3101eS 	uint32_t IR:1;
2229dea3101eS 	uint32_t rsvd1:29;
2230dea3101eS 	uint32_t ack0:1;
2231dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2232dea3101eS 	uint32_t ack0:1;
2233dea3101eS 	uint32_t rsvd1:29;
2234dea3101eS 	uint32_t IR:1;
2235dea3101eS 	uint32_t AR:1;
2236dea3101eS #endif
2237dea3101eS 
2238dea3101eS 	uint32_t edtov;
2239dea3101eS 	uint32_t arbtov;
2240dea3101eS 	uint32_t ratov;
2241dea3101eS 	uint32_t rttov;
2242dea3101eS 	uint32_t altov;
2243dea3101eS 	uint32_t lmt;
224474b72a59SJamie Wellnitz #define LMT_RESERVED  0x000    /* Not used */
224574b72a59SJamie Wellnitz #define LMT_1Gb       0x004
224674b72a59SJamie Wellnitz #define LMT_2Gb       0x008
224774b72a59SJamie Wellnitz #define LMT_4Gb       0x040
224874b72a59SJamie Wellnitz #define LMT_8Gb       0x080
224974b72a59SJamie Wellnitz #define LMT_10Gb      0x100
225076a95d75SJames Smart #define LMT_16Gb      0x200
2251d38dd52cSJames Smart #define LMT_32Gb      0x400
2252dea3101eS 	uint32_t rsvd2;
2253dea3101eS 	uint32_t rsvd3;
2254dea3101eS 	uint32_t max_xri;
2255dea3101eS 	uint32_t max_iocb;
2256dea3101eS 	uint32_t max_rpi;
2257dea3101eS 	uint32_t avail_xri;
2258dea3101eS 	uint32_t avail_iocb;
2259dea3101eS 	uint32_t avail_rpi;
2260858c9f6cSJames Smart 	uint32_t max_vpi;
2261858c9f6cSJames Smart 	uint32_t rsvd4;
2262858c9f6cSJames Smart 	uint32_t rsvd5;
2263858c9f6cSJames Smart 	uint32_t avail_vpi;
2264dea3101eS } READ_CONFIG_VAR;
2265dea3101eS 
2266dea3101eS /* Structure for MB Command READ_RCONFIG (12) */
2267dea3101eS 
2268dea3101eS typedef struct {
2269dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2270dea3101eS 	uint32_t rsvd2:7;
2271dea3101eS 	uint32_t recvNotify:1;
2272dea3101eS 	uint32_t numMask:8;
2273dea3101eS 	uint32_t profile:8;
2274dea3101eS 	uint32_t rsvd1:4;
2275dea3101eS 	uint32_t ring:4;
2276dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2277dea3101eS 	uint32_t ring:4;
2278dea3101eS 	uint32_t rsvd1:4;
2279dea3101eS 	uint32_t profile:8;
2280dea3101eS 	uint32_t numMask:8;
2281dea3101eS 	uint32_t recvNotify:1;
2282dea3101eS 	uint32_t rsvd2:7;
2283dea3101eS #endif
2284dea3101eS 
2285dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2286dea3101eS 	uint16_t maxResp;
2287dea3101eS 	uint16_t maxOrig;
2288dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2289dea3101eS 	uint16_t maxOrig;
2290dea3101eS 	uint16_t maxResp;
2291dea3101eS #endif
2292dea3101eS 
2293dea3101eS 	RR_REG rrRegs[6];
2294dea3101eS 
2295dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2296dea3101eS 	uint16_t cmdRingOffset;
2297dea3101eS 	uint16_t cmdEntryCnt;
2298dea3101eS 	uint16_t rspRingOffset;
2299dea3101eS 	uint16_t rspEntryCnt;
2300dea3101eS 	uint16_t nextCmdOffset;
2301dea3101eS 	uint16_t rsvd3;
2302dea3101eS 	uint16_t nextRspOffset;
2303dea3101eS 	uint16_t rsvd4;
2304dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2305dea3101eS 	uint16_t cmdEntryCnt;
2306dea3101eS 	uint16_t cmdRingOffset;
2307dea3101eS 	uint16_t rspEntryCnt;
2308dea3101eS 	uint16_t rspRingOffset;
2309dea3101eS 	uint16_t rsvd3;
2310dea3101eS 	uint16_t nextCmdOffset;
2311dea3101eS 	uint16_t rsvd4;
2312dea3101eS 	uint16_t nextRspOffset;
2313dea3101eS #endif
2314dea3101eS } READ_RCONF_VAR;
2315dea3101eS 
2316dea3101eS /* Structure for MB Command READ_SPARM (13) */
2317dea3101eS /* Structure for MB Command READ_SPARM64 (0x8D) */
2318dea3101eS 
2319dea3101eS typedef struct {
2320dea3101eS 	uint32_t rsvd1;
2321dea3101eS 	uint32_t rsvd2;
2322dea3101eS 	union {
2323dea3101eS 		struct ulp_bde sp; /* This BDE points to struct serv_parm
2324dea3101eS 				      structure */
2325dea3101eS 		struct ulp_bde64 sp64;
2326dea3101eS 	} un;
2327ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
2328ed957684SJames Smart 	uint16_t rsvd3;
2329ed957684SJames Smart 	uint16_t vpi;
2330ed957684SJames Smart #else	/*  __LITTLE_ENDIAN_BITFIELD */
2331ed957684SJames Smart 	uint16_t vpi;
2332ed957684SJames Smart 	uint16_t rsvd3;
2333ed957684SJames Smart #endif
2334dea3101eS } READ_SPARM_VAR;
2335dea3101eS 
2336dea3101eS /* Structure for MB Command READ_STATUS (14) */
2337dea3101eS 
2338dea3101eS typedef struct {
2339dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2340dea3101eS 	uint32_t rsvd1:31;
2341dea3101eS 	uint32_t clrCounters:1;
2342dea3101eS 	uint16_t activeXriCnt;
2343dea3101eS 	uint16_t activeRpiCnt;
2344dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2345dea3101eS 	uint32_t clrCounters:1;
2346dea3101eS 	uint32_t rsvd1:31;
2347dea3101eS 	uint16_t activeRpiCnt;
2348dea3101eS 	uint16_t activeXriCnt;
2349dea3101eS #endif
2350dea3101eS 
2351dea3101eS 	uint32_t xmitByteCnt;
2352dea3101eS 	uint32_t rcvByteCnt;
2353dea3101eS 	uint32_t xmitFrameCnt;
2354dea3101eS 	uint32_t rcvFrameCnt;
2355dea3101eS 	uint32_t xmitSeqCnt;
2356dea3101eS 	uint32_t rcvSeqCnt;
2357dea3101eS 	uint32_t totalOrigExchanges;
2358dea3101eS 	uint32_t totalRespExchanges;
2359dea3101eS 	uint32_t rcvPbsyCnt;
2360dea3101eS 	uint32_t rcvFbsyCnt;
2361dea3101eS } READ_STATUS_VAR;
2362dea3101eS 
2363dea3101eS /* Structure for MB Command READ_RPI (15) */
2364dea3101eS /* Structure for MB Command READ_RPI64 (0x8F) */
2365dea3101eS 
2366dea3101eS typedef struct {
2367dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2368dea3101eS 	uint16_t nextRpi;
2369dea3101eS 	uint16_t reqRpi;
2370dea3101eS 	uint32_t rsvd2:8;
2371dea3101eS 	uint32_t DID:24;
2372dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2373dea3101eS 	uint16_t reqRpi;
2374dea3101eS 	uint16_t nextRpi;
2375dea3101eS 	uint32_t DID:24;
2376dea3101eS 	uint32_t rsvd2:8;
2377dea3101eS #endif
2378dea3101eS 
2379dea3101eS 	union {
2380dea3101eS 		struct ulp_bde sp;
2381dea3101eS 		struct ulp_bde64 sp64;
2382dea3101eS 	} un;
2383dea3101eS 
2384dea3101eS } READ_RPI_VAR;
2385dea3101eS 
2386dea3101eS /* Structure for MB Command READ_XRI (16) */
2387dea3101eS 
2388dea3101eS typedef struct {
2389dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2390dea3101eS 	uint16_t nextXri;
2391dea3101eS 	uint16_t reqXri;
2392dea3101eS 	uint16_t rsvd1;
2393dea3101eS 	uint16_t rpi;
2394dea3101eS 	uint32_t rsvd2:8;
2395dea3101eS 	uint32_t DID:24;
2396dea3101eS 	uint32_t rsvd3:8;
2397dea3101eS 	uint32_t SID:24;
2398dea3101eS 	uint32_t rsvd4;
2399dea3101eS 	uint8_t seqId;
2400dea3101eS 	uint8_t rsvd5;
2401dea3101eS 	uint16_t seqCount;
2402dea3101eS 	uint16_t oxId;
2403dea3101eS 	uint16_t rxId;
2404dea3101eS 	uint32_t rsvd6:30;
2405dea3101eS 	uint32_t si:1;
2406dea3101eS 	uint32_t exchOrig:1;
2407dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2408dea3101eS 	uint16_t reqXri;
2409dea3101eS 	uint16_t nextXri;
2410dea3101eS 	uint16_t rpi;
2411dea3101eS 	uint16_t rsvd1;
2412dea3101eS 	uint32_t DID:24;
2413dea3101eS 	uint32_t rsvd2:8;
2414dea3101eS 	uint32_t SID:24;
2415dea3101eS 	uint32_t rsvd3:8;
2416dea3101eS 	uint32_t rsvd4;
2417dea3101eS 	uint16_t seqCount;
2418dea3101eS 	uint8_t rsvd5;
2419dea3101eS 	uint8_t seqId;
2420dea3101eS 	uint16_t rxId;
2421dea3101eS 	uint16_t oxId;
2422dea3101eS 	uint32_t exchOrig:1;
2423dea3101eS 	uint32_t si:1;
2424dea3101eS 	uint32_t rsvd6:30;
2425dea3101eS #endif
2426dea3101eS } READ_XRI_VAR;
2427dea3101eS 
2428dea3101eS /* Structure for MB Command READ_REV (17) */
2429dea3101eS 
2430dea3101eS typedef struct {
2431dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2432dea3101eS 	uint32_t cv:1;
2433dea3101eS 	uint32_t rr:1;
2434ed957684SJames Smart 	uint32_t rsvd2:2;
2435ed957684SJames Smart 	uint32_t v3req:1;
2436ed957684SJames Smart 	uint32_t v3rsp:1;
2437ed957684SJames Smart 	uint32_t rsvd1:25;
2438dea3101eS 	uint32_t rv:1;
2439dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2440dea3101eS 	uint32_t rv:1;
2441ed957684SJames Smart 	uint32_t rsvd1:25;
2442ed957684SJames Smart 	uint32_t v3rsp:1;
2443ed957684SJames Smart 	uint32_t v3req:1;
2444ed957684SJames Smart 	uint32_t rsvd2:2;
2445dea3101eS 	uint32_t rr:1;
2446dea3101eS 	uint32_t cv:1;
2447dea3101eS #endif
2448dea3101eS 
2449dea3101eS 	uint32_t biuRev;
2450dea3101eS 	uint32_t smRev;
2451dea3101eS 	union {
2452dea3101eS 		uint32_t smFwRev;
2453dea3101eS 		struct {
2454dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2455dea3101eS 			uint8_t ProgType;
2456dea3101eS 			uint8_t ProgId;
2457dea3101eS 			uint16_t ProgVer:4;
2458dea3101eS 			uint16_t ProgRev:4;
2459dea3101eS 			uint16_t ProgFixLvl:2;
2460dea3101eS 			uint16_t ProgDistType:2;
2461dea3101eS 			uint16_t DistCnt:4;
2462dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2463dea3101eS 			uint16_t DistCnt:4;
2464dea3101eS 			uint16_t ProgDistType:2;
2465dea3101eS 			uint16_t ProgFixLvl:2;
2466dea3101eS 			uint16_t ProgRev:4;
2467dea3101eS 			uint16_t ProgVer:4;
2468dea3101eS 			uint8_t ProgId;
2469dea3101eS 			uint8_t ProgType;
2470dea3101eS #endif
2471dea3101eS 
2472dea3101eS 		} b;
2473dea3101eS 	} un;
2474dea3101eS 	uint32_t endecRev;
2475dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2476dea3101eS 	uint8_t feaLevelHigh;
2477dea3101eS 	uint8_t feaLevelLow;
2478dea3101eS 	uint8_t fcphHigh;
2479dea3101eS 	uint8_t fcphLow;
2480dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2481dea3101eS 	uint8_t fcphLow;
2482dea3101eS 	uint8_t fcphHigh;
2483dea3101eS 	uint8_t feaLevelLow;
2484dea3101eS 	uint8_t feaLevelHigh;
2485dea3101eS #endif
2486dea3101eS 
2487dea3101eS 	uint32_t postKernRev;
2488dea3101eS 	uint32_t opFwRev;
2489dea3101eS 	uint8_t opFwName[16];
2490dea3101eS 	uint32_t sli1FwRev;
2491dea3101eS 	uint8_t sli1FwName[16];
2492dea3101eS 	uint32_t sli2FwRev;
2493dea3101eS 	uint8_t sli2FwName[16];
2494ed957684SJames Smart 	uint32_t sli3Feat;
2495ed957684SJames Smart 	uint32_t RandomData[6];
2496dea3101eS } READ_REV_VAR;
2497dea3101eS 
2498dea3101eS /* Structure for MB Command READ_LINK_STAT (18) */
2499dea3101eS 
2500dea3101eS typedef struct {
2501dea3101eS 	uint32_t rsvd1;
2502dea3101eS 	uint32_t linkFailureCnt;
2503dea3101eS 	uint32_t lossSyncCnt;
2504dea3101eS 
2505dea3101eS 	uint32_t lossSignalCnt;
2506dea3101eS 	uint32_t primSeqErrCnt;
2507dea3101eS 	uint32_t invalidXmitWord;
2508dea3101eS 	uint32_t crcCnt;
2509dea3101eS 	uint32_t primSeqTimeout;
2510dea3101eS 	uint32_t elasticOverrun;
2511dea3101eS 	uint32_t arbTimeout;
2512dea3101eS } READ_LNK_VAR;
2513dea3101eS 
2514dea3101eS /* Structure for MB Command REG_LOGIN (19) */
2515dea3101eS /* Structure for MB Command REG_LOGIN64 (0x93) */
2516dea3101eS 
2517dea3101eS typedef struct {
2518dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2519dea3101eS 	uint16_t rsvd1;
2520dea3101eS 	uint16_t rpi;
2521dea3101eS 	uint32_t rsvd2:8;
2522dea3101eS 	uint32_t did:24;
2523dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2524dea3101eS 	uint16_t rpi;
2525dea3101eS 	uint16_t rsvd1;
2526dea3101eS 	uint32_t did:24;
2527dea3101eS 	uint32_t rsvd2:8;
2528dea3101eS #endif
2529dea3101eS 
2530dea3101eS 	union {
2531dea3101eS 		struct ulp_bde sp;
2532dea3101eS 		struct ulp_bde64 sp64;
2533dea3101eS 	} un;
2534dea3101eS 
2535ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
2536ed957684SJames Smart 	uint16_t rsvd6;
2537ed957684SJames Smart 	uint16_t vpi;
2538ed957684SJames Smart #else /* __LITTLE_ENDIAN_BITFIELD */
2539ed957684SJames Smart 	uint16_t vpi;
2540ed957684SJames Smart 	uint16_t rsvd6;
2541ed957684SJames Smart #endif
2542ed957684SJames Smart 
2543dea3101eS } REG_LOGIN_VAR;
2544dea3101eS 
2545dea3101eS /* Word 30 contents for REG_LOGIN */
2546dea3101eS typedef union {
2547dea3101eS 	struct {
2548dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2549dea3101eS 		uint16_t rsvd1:12;
2550dea3101eS 		uint16_t wd30_class:4;
2551dea3101eS 		uint16_t xri;
2552dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2553dea3101eS 		uint16_t xri;
2554dea3101eS 		uint16_t wd30_class:4;
2555dea3101eS 		uint16_t rsvd1:12;
2556dea3101eS #endif
2557dea3101eS 	} f;
2558dea3101eS 	uint32_t word;
2559dea3101eS } REG_WD30;
2560dea3101eS 
2561dea3101eS /* Structure for MB Command UNREG_LOGIN (20) */
2562dea3101eS 
2563dea3101eS typedef struct {
2564dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2565dea3101eS 	uint16_t rsvd1;
2566dea3101eS 	uint16_t rpi;
2567ed957684SJames Smart 	uint32_t rsvd2;
2568ed957684SJames Smart 	uint32_t rsvd3;
2569ed957684SJames Smart 	uint32_t rsvd4;
2570ed957684SJames Smart 	uint32_t rsvd5;
2571ed957684SJames Smart 	uint16_t rsvd6;
2572ed957684SJames Smart 	uint16_t vpi;
2573dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2574dea3101eS 	uint16_t rpi;
2575dea3101eS 	uint16_t rsvd1;
2576ed957684SJames Smart 	uint32_t rsvd2;
2577ed957684SJames Smart 	uint32_t rsvd3;
2578ed957684SJames Smart 	uint32_t rsvd4;
2579ed957684SJames Smart 	uint32_t rsvd5;
2580ed957684SJames Smart 	uint16_t vpi;
2581ed957684SJames Smart 	uint16_t rsvd6;
2582dea3101eS #endif
2583dea3101eS } UNREG_LOGIN_VAR;
2584dea3101eS 
258592d7f7b0SJames Smart /* Structure for MB Command REG_VPI (0x96) */
258692d7f7b0SJames Smart typedef struct {
258792d7f7b0SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
258892d7f7b0SJames Smart 	uint32_t rsvd1;
258938b92ef8SJames Smart 	uint32_t rsvd2:7;
259038b92ef8SJames Smart 	uint32_t upd:1;
259192d7f7b0SJames Smart 	uint32_t sid:24;
2592c868595dSJames Smart 	uint32_t wwn[2];
259392d7f7b0SJames Smart 	uint32_t rsvd5;
2594da0436e9SJames Smart 	uint16_t vfi;
259592d7f7b0SJames Smart 	uint16_t vpi;
259692d7f7b0SJames Smart #else	/*  __LITTLE_ENDIAN */
259792d7f7b0SJames Smart 	uint32_t rsvd1;
259892d7f7b0SJames Smart 	uint32_t sid:24;
259938b92ef8SJames Smart 	uint32_t upd:1;
260038b92ef8SJames Smart 	uint32_t rsvd2:7;
2601c868595dSJames Smart 	uint32_t wwn[2];
260292d7f7b0SJames Smart 	uint32_t rsvd5;
260392d7f7b0SJames Smart 	uint16_t vpi;
2604da0436e9SJames Smart 	uint16_t vfi;
260592d7f7b0SJames Smart #endif
260692d7f7b0SJames Smart } REG_VPI_VAR;
260792d7f7b0SJames Smart 
260892d7f7b0SJames Smart /* Structure for MB Command UNREG_VPI (0x97) */
260992d7f7b0SJames Smart typedef struct {
261092d7f7b0SJames Smart 	uint32_t rsvd1;
26116669f9bbSJames Smart #ifdef __BIG_ENDIAN_BITFIELD
26126669f9bbSJames Smart 	uint16_t rsvd2;
26136669f9bbSJames Smart 	uint16_t sli4_vpi;
26146669f9bbSJames Smart #else	/*  __LITTLE_ENDIAN */
26156669f9bbSJames Smart 	uint16_t sli4_vpi;
26166669f9bbSJames Smart 	uint16_t rsvd2;
26176669f9bbSJames Smart #endif
261892d7f7b0SJames Smart 	uint32_t rsvd3;
261992d7f7b0SJames Smart 	uint32_t rsvd4;
262092d7f7b0SJames Smart 	uint32_t rsvd5;
262192d7f7b0SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
262292d7f7b0SJames Smart 	uint16_t rsvd6;
262392d7f7b0SJames Smart 	uint16_t vpi;
262492d7f7b0SJames Smart #else	/*  __LITTLE_ENDIAN */
262592d7f7b0SJames Smart 	uint16_t vpi;
262692d7f7b0SJames Smart 	uint16_t rsvd6;
262792d7f7b0SJames Smart #endif
262892d7f7b0SJames Smart } UNREG_VPI_VAR;
262992d7f7b0SJames Smart 
2630dea3101eS /* Structure for MB Command UNREG_D_ID (0x23) */
2631dea3101eS 
2632dea3101eS typedef struct {
2633dea3101eS 	uint32_t did;
2634ed957684SJames Smart 	uint32_t rsvd2;
2635ed957684SJames Smart 	uint32_t rsvd3;
2636ed957684SJames Smart 	uint32_t rsvd4;
2637ed957684SJames Smart 	uint32_t rsvd5;
2638ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
2639ed957684SJames Smart 	uint16_t rsvd6;
2640ed957684SJames Smart 	uint16_t vpi;
2641ed957684SJames Smart #else
2642ed957684SJames Smart 	uint16_t vpi;
2643ed957684SJames Smart 	uint16_t rsvd6;
2644ed957684SJames Smart #endif
2645dea3101eS } UNREG_D_ID_VAR;
2646dea3101eS 
264776a95d75SJames Smart /* Structure for MB Command READ_TOPOLOGY (0x95) */
264876a95d75SJames Smart struct lpfc_mbx_read_top {
2649dea3101eS 	uint32_t eventTag;	/* Event tag */
265076a95d75SJames Smart 	uint32_t word2;
265176a95d75SJames Smart #define lpfc_mbx_read_top_fa_SHIFT		12
265276a95d75SJames Smart #define lpfc_mbx_read_top_fa_MASK		0x00000001
265376a95d75SJames Smart #define lpfc_mbx_read_top_fa_WORD		word2
265476a95d75SJames Smart #define lpfc_mbx_read_top_mm_SHIFT		11
265576a95d75SJames Smart #define lpfc_mbx_read_top_mm_MASK		0x00000001
265676a95d75SJames Smart #define lpfc_mbx_read_top_mm_WORD		word2
265776a95d75SJames Smart #define lpfc_mbx_read_top_pb_SHIFT		9
265876a95d75SJames Smart #define lpfc_mbx_read_top_pb_MASK		0X00000001
265976a95d75SJames Smart #define lpfc_mbx_read_top_pb_WORD		word2
266076a95d75SJames Smart #define lpfc_mbx_read_top_il_SHIFT		8
266176a95d75SJames Smart #define lpfc_mbx_read_top_il_MASK		0x00000001
266276a95d75SJames Smart #define lpfc_mbx_read_top_il_WORD		word2
266376a95d75SJames Smart #define lpfc_mbx_read_top_att_type_SHIFT	0
266476a95d75SJames Smart #define lpfc_mbx_read_top_att_type_MASK		0x000000FF
266576a95d75SJames Smart #define lpfc_mbx_read_top_att_type_WORD		word2
266676a95d75SJames Smart #define LPFC_ATT_RESERVED    0x00	/* Reserved - attType */
266776a95d75SJames Smart #define LPFC_ATT_LINK_UP     0x01	/* Link is up */
266876a95d75SJames Smart #define LPFC_ATT_LINK_DOWN   0x02	/* Link is down */
266976a95d75SJames Smart 	uint32_t word3;
267076a95d75SJames Smart #define lpfc_mbx_read_top_alpa_granted_SHIFT	24
267176a95d75SJames Smart #define lpfc_mbx_read_top_alpa_granted_MASK	0x000000FF
267276a95d75SJames Smart #define lpfc_mbx_read_top_alpa_granted_WORD	word3
267376a95d75SJames Smart #define lpfc_mbx_read_top_lip_alps_SHIFT	16
267476a95d75SJames Smart #define lpfc_mbx_read_top_lip_alps_MASK		0x000000FF
267576a95d75SJames Smart #define lpfc_mbx_read_top_lip_alps_WORD		word3
267676a95d75SJames Smart #define lpfc_mbx_read_top_lip_type_SHIFT	8
267776a95d75SJames Smart #define lpfc_mbx_read_top_lip_type_MASK		0x000000FF
267876a95d75SJames Smart #define lpfc_mbx_read_top_lip_type_WORD		word3
267976a95d75SJames Smart #define lpfc_mbx_read_top_topology_SHIFT	0
268076a95d75SJames Smart #define lpfc_mbx_read_top_topology_MASK		0x000000FF
268176a95d75SJames Smart #define lpfc_mbx_read_top_topology_WORD		word3
268276a95d75SJames Smart #define LPFC_TOPOLOGY_PT_PT 0x01	/* Topology is pt-pt / pt-fabric */
268376a95d75SJames Smart #define LPFC_TOPOLOGY_LOOP  0x02	/* Topology is FC-AL */
268476a95d75SJames Smart #define LPFC_TOPOLOGY_MM    0x05	/* maint mode zephtr to menlo */
2685dea3101eS 	/* store the LILP AL_PA position map into */
2686dea3101eS 	struct ulp_bde64 lilpBde64;
268776a95d75SJames Smart #define LPFC_ALPA_MAP_SIZE	128
268876a95d75SJames Smart 	uint32_t word7;
268976a95d75SJames Smart #define lpfc_mbx_read_top_ld_lu_SHIFT		31
269076a95d75SJames Smart #define lpfc_mbx_read_top_ld_lu_MASK		0x00000001
269176a95d75SJames Smart #define lpfc_mbx_read_top_ld_lu_WORD		word7
269276a95d75SJames Smart #define lpfc_mbx_read_top_ld_tf_SHIFT		30
269376a95d75SJames Smart #define lpfc_mbx_read_top_ld_tf_MASK		0x00000001
269476a95d75SJames Smart #define lpfc_mbx_read_top_ld_tf_WORD		word7
269576a95d75SJames Smart #define lpfc_mbx_read_top_ld_link_spd_SHIFT	8
269676a95d75SJames Smart #define lpfc_mbx_read_top_ld_link_spd_MASK	0x000000FF
269776a95d75SJames Smart #define lpfc_mbx_read_top_ld_link_spd_WORD	word7
269876a95d75SJames Smart #define lpfc_mbx_read_top_ld_nl_port_SHIFT	4
269976a95d75SJames Smart #define lpfc_mbx_read_top_ld_nl_port_MASK	0x0000000F
270076a95d75SJames Smart #define lpfc_mbx_read_top_ld_nl_port_WORD	word7
270176a95d75SJames Smart #define lpfc_mbx_read_top_ld_tx_SHIFT		2
270276a95d75SJames Smart #define lpfc_mbx_read_top_ld_tx_MASK		0x00000003
270376a95d75SJames Smart #define lpfc_mbx_read_top_ld_tx_WORD		word7
270476a95d75SJames Smart #define lpfc_mbx_read_top_ld_rx_SHIFT		0
270576a95d75SJames Smart #define lpfc_mbx_read_top_ld_rx_MASK		0x00000003
270676a95d75SJames Smart #define lpfc_mbx_read_top_ld_rx_WORD		word7
270776a95d75SJames Smart 	uint32_t word8;
270876a95d75SJames Smart #define lpfc_mbx_read_top_lu_SHIFT		31
270976a95d75SJames Smart #define lpfc_mbx_read_top_lu_MASK		0x00000001
271076a95d75SJames Smart #define lpfc_mbx_read_top_lu_WORD		word8
271176a95d75SJames Smart #define lpfc_mbx_read_top_tf_SHIFT		30
271276a95d75SJames Smart #define lpfc_mbx_read_top_tf_MASK		0x00000001
271376a95d75SJames Smart #define lpfc_mbx_read_top_tf_WORD		word8
271476a95d75SJames Smart #define lpfc_mbx_read_top_link_spd_SHIFT	8
271576a95d75SJames Smart #define lpfc_mbx_read_top_link_spd_MASK		0x000000FF
271676a95d75SJames Smart #define lpfc_mbx_read_top_link_spd_WORD		word8
271776a95d75SJames Smart #define lpfc_mbx_read_top_nl_port_SHIFT		4
271876a95d75SJames Smart #define lpfc_mbx_read_top_nl_port_MASK		0x0000000F
271976a95d75SJames Smart #define lpfc_mbx_read_top_nl_port_WORD		word8
272076a95d75SJames Smart #define lpfc_mbx_read_top_tx_SHIFT		2
272176a95d75SJames Smart #define lpfc_mbx_read_top_tx_MASK		0x00000003
272276a95d75SJames Smart #define lpfc_mbx_read_top_tx_WORD		word8
272376a95d75SJames Smart #define lpfc_mbx_read_top_rx_SHIFT		0
272476a95d75SJames Smart #define lpfc_mbx_read_top_rx_MASK		0x00000003
272576a95d75SJames Smart #define lpfc_mbx_read_top_rx_WORD		word8
272676a95d75SJames Smart #define LPFC_LINK_SPEED_UNKNOWN	0x0
272776a95d75SJames Smart #define LPFC_LINK_SPEED_1GHZ	0x04
272876a95d75SJames Smart #define LPFC_LINK_SPEED_2GHZ	0x08
272976a95d75SJames Smart #define LPFC_LINK_SPEED_4GHZ	0x10
273076a95d75SJames Smart #define LPFC_LINK_SPEED_8GHZ	0x20
273176a95d75SJames Smart #define LPFC_LINK_SPEED_10GHZ	0x40
273276a95d75SJames Smart #define LPFC_LINK_SPEED_16GHZ	0x80
2733d38dd52cSJames Smart #define LPFC_LINK_SPEED_32GHZ	0x90
273476a95d75SJames Smart };
2735dea3101eS 
2736dea3101eS /* Structure for MB Command CLEAR_LA (22) */
2737dea3101eS 
2738dea3101eS typedef struct {
2739dea3101eS 	uint32_t eventTag;	/* Event tag */
2740dea3101eS 	uint32_t rsvd1;
2741dea3101eS } CLEAR_LA_VAR;
2742dea3101eS 
2743dea3101eS /* Structure for MB Command DUMP */
2744dea3101eS 
2745dea3101eS typedef struct {
2746dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
2747dea3101eS 	uint32_t rsvd:25;
2748dea3101eS 	uint32_t ra:1;
2749dea3101eS 	uint32_t co:1;
2750dea3101eS 	uint32_t cv:1;
2751dea3101eS 	uint32_t type:4;
2752dea3101eS 	uint32_t entry_index:16;
2753dea3101eS 	uint32_t region_id:16;
2754dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
2755dea3101eS 	uint32_t type:4;
2756dea3101eS 	uint32_t cv:1;
2757dea3101eS 	uint32_t co:1;
2758dea3101eS 	uint32_t ra:1;
2759dea3101eS 	uint32_t rsvd:25;
2760dea3101eS 	uint32_t region_id:16;
2761dea3101eS 	uint32_t entry_index:16;
2762dea3101eS #endif
2763dea3101eS 
2764da0436e9SJames Smart 	uint32_t sli4_length;
2765dea3101eS 	uint32_t word_cnt;
2766dea3101eS 	uint32_t resp_offset;
2767dea3101eS } DUMP_VAR;
2768dea3101eS 
2769dea3101eS #define  DMP_MEM_REG             0x1
2770dea3101eS #define  DMP_NV_PARAMS           0x2
27713ef6d24cSJames Smart #define  DMP_LMSD                0x3 /* Link Module Serial Data */
27723ef6d24cSJames Smart #define  DMP_WELL_KNOWN          0x4
2773dea3101eS 
2774dea3101eS #define  DMP_REGION_VPD          0xe
2775dea3101eS #define  DMP_VPD_SIZE            0x400  /* maximum amount of VPD */
2776dea3101eS #define  DMP_RSP_OFFSET          0x14   /* word 5 contains first word of rsp */
2777dea3101eS #define  DMP_RSP_SIZE            0x6C   /* maximum of 27 words of rsp data */
2778dea3101eS 
2779da0436e9SJames Smart #define  DMP_REGION_VPORT	 0x16   /* VPort info region */
2780da0436e9SJames Smart #define  DMP_VPORT_REGION_SIZE	 0x200
2781da0436e9SJames Smart #define  DMP_MBOX_OFFSET_WORD	 0x5
2782da0436e9SJames Smart 
2783a0c87cbdSJames Smart #define  DMP_REGION_23		 0x17   /* fcoe param  and port state region */
2784a0c87cbdSJames Smart #define  DMP_RGN23_SIZE		 0x400
2785da0436e9SJames Smart 
278697207482SJames Smart #define  WAKE_UP_PARMS_REGION_ID    4
278797207482SJames Smart #define  WAKE_UP_PARMS_WORD_SIZE   15
278897207482SJames Smart 
2789da0436e9SJames Smart struct vport_rec {
2790da0436e9SJames Smart 	uint8_t wwpn[8];
2791da0436e9SJames Smart 	uint8_t wwnn[8];
2792da0436e9SJames Smart };
2793da0436e9SJames Smart 
2794da0436e9SJames Smart #define VPORT_INFO_SIG 0x32324752
2795da0436e9SJames Smart #define VPORT_INFO_REV_MASK 0xff
2796da0436e9SJames Smart #define VPORT_INFO_REV 0x1
2797da0436e9SJames Smart #define MAX_STATIC_VPORT_COUNT 16
2798da0436e9SJames Smart struct static_vport_info {
2799da0436e9SJames Smart 	uint32_t		signature;
2800da0436e9SJames Smart 	uint32_t		rev;
2801da0436e9SJames Smart 	struct vport_rec	vport_list[MAX_STATIC_VPORT_COUNT];
2802da0436e9SJames Smart 	uint32_t		resvd[66];
2803da0436e9SJames Smart };
2804da0436e9SJames Smart 
280597207482SJames Smart /* Option rom version structure */
280697207482SJames Smart struct prog_id {
280797207482SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
280897207482SJames Smart 	uint8_t  type;
280997207482SJames Smart 	uint8_t  id;
281097207482SJames Smart 	uint32_t ver:4;  /* Major Version */
281197207482SJames Smart 	uint32_t rev:4;  /* Revision */
281297207482SJames Smart 	uint32_t lev:2;  /* Level */
281397207482SJames Smart 	uint32_t dist:2; /* Dist Type */
281497207482SJames Smart 	uint32_t num:4;  /* number after dist type */
281597207482SJames Smart #else /*  __LITTLE_ENDIAN_BITFIELD */
281697207482SJames Smart 	uint32_t num:4;  /* number after dist type */
281797207482SJames Smart 	uint32_t dist:2; /* Dist Type */
281897207482SJames Smart 	uint32_t lev:2;  /* Level */
281997207482SJames Smart 	uint32_t rev:4;  /* Revision */
282097207482SJames Smart 	uint32_t ver:4;  /* Major Version */
282197207482SJames Smart 	uint8_t  id;
282297207482SJames Smart 	uint8_t  type;
282397207482SJames Smart #endif
282497207482SJames Smart };
282597207482SJames Smart 
2826d7c255b2SJames Smart /* Structure for MB Command UPDATE_CFG (0x1B) */
2827d7c255b2SJames Smart 
2828d7c255b2SJames Smart struct update_cfg_var {
2829d7c255b2SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
2830d7c255b2SJames Smart 	uint32_t rsvd2:16;
2831d7c255b2SJames Smart 	uint32_t type:8;
2832d7c255b2SJames Smart 	uint32_t rsvd:1;
2833d7c255b2SJames Smart 	uint32_t ra:1;
2834d7c255b2SJames Smart 	uint32_t co:1;
2835d7c255b2SJames Smart 	uint32_t cv:1;
2836d7c255b2SJames Smart 	uint32_t req:4;
2837d7c255b2SJames Smart 	uint32_t entry_length:16;
2838d7c255b2SJames Smart 	uint32_t region_id:16;
2839d7c255b2SJames Smart #else  /*  __LITTLE_ENDIAN_BITFIELD */
2840d7c255b2SJames Smart 	uint32_t req:4;
2841d7c255b2SJames Smart 	uint32_t cv:1;
2842d7c255b2SJames Smart 	uint32_t co:1;
2843d7c255b2SJames Smart 	uint32_t ra:1;
2844d7c255b2SJames Smart 	uint32_t rsvd:1;
2845d7c255b2SJames Smart 	uint32_t type:8;
2846d7c255b2SJames Smart 	uint32_t rsvd2:16;
2847d7c255b2SJames Smart 	uint32_t region_id:16;
2848d7c255b2SJames Smart 	uint32_t entry_length:16;
2849d7c255b2SJames Smart #endif
2850d7c255b2SJames Smart 
2851d7c255b2SJames Smart 	uint32_t resp_info;
2852d7c255b2SJames Smart 	uint32_t byte_cnt;
2853d7c255b2SJames Smart 	uint32_t data_offset;
2854d7c255b2SJames Smart };
2855d7c255b2SJames Smart 
2856ed957684SJames Smart struct hbq_mask {
2857ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
2858ed957684SJames Smart 	uint8_t tmatch;
2859ed957684SJames Smart 	uint8_t tmask;
2860ed957684SJames Smart 	uint8_t rctlmatch;
2861ed957684SJames Smart 	uint8_t rctlmask;
2862ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
2863ed957684SJames Smart 	uint8_t rctlmask;
2864ed957684SJames Smart 	uint8_t rctlmatch;
2865ed957684SJames Smart 	uint8_t tmask;
2866ed957684SJames Smart 	uint8_t tmatch;
2867ed957684SJames Smart #endif
2868ed957684SJames Smart };
2869ed957684SJames Smart 
2870ed957684SJames Smart 
2871ed957684SJames Smart /* Structure for MB Command CONFIG_HBQ (7c) */
2872ed957684SJames Smart 
2873ed957684SJames Smart struct config_hbq_var {
2874ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
2875ed957684SJames Smart 	uint32_t rsvd1      :7;
2876ed957684SJames Smart 	uint32_t recvNotify :1;     /* Receive Notification */
2877ed957684SJames Smart 	uint32_t numMask    :8;     /* # Mask Entries       */
2878ed957684SJames Smart 	uint32_t profile    :8;     /* Selection Profile    */
2879ed957684SJames Smart 	uint32_t rsvd2      :8;
2880ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
2881ed957684SJames Smart 	uint32_t rsvd2      :8;
2882ed957684SJames Smart 	uint32_t profile    :8;     /* Selection Profile    */
2883ed957684SJames Smart 	uint32_t numMask    :8;     /* # Mask Entries       */
2884ed957684SJames Smart 	uint32_t recvNotify :1;     /* Receive Notification */
2885ed957684SJames Smart 	uint32_t rsvd1      :7;
2886ed957684SJames Smart #endif
2887ed957684SJames Smart 
2888ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
2889ed957684SJames Smart 	uint32_t hbqId      :16;
2890ed957684SJames Smart 	uint32_t rsvd3      :12;
2891ed957684SJames Smart 	uint32_t ringMask   :4;
2892ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
2893ed957684SJames Smart 	uint32_t ringMask   :4;
2894ed957684SJames Smart 	uint32_t rsvd3      :12;
2895ed957684SJames Smart 	uint32_t hbqId      :16;
2896ed957684SJames Smart #endif
2897ed957684SJames Smart 
2898ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
2899ed957684SJames Smart 	uint32_t entry_count :16;
2900ed957684SJames Smart 	uint32_t rsvd4        :8;
2901ed957684SJames Smart 	uint32_t headerLen    :8;
2902ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
2903ed957684SJames Smart 	uint32_t headerLen    :8;
2904ed957684SJames Smart 	uint32_t rsvd4        :8;
2905ed957684SJames Smart 	uint32_t entry_count :16;
2906ed957684SJames Smart #endif
2907ed957684SJames Smart 
2908ed957684SJames Smart 	uint32_t hbqaddrLow;
2909ed957684SJames Smart 	uint32_t hbqaddrHigh;
2910ed957684SJames Smart 
2911ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
2912ed957684SJames Smart 	uint32_t rsvd5      :31;
2913ed957684SJames Smart 	uint32_t logEntry   :1;
2914ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
2915ed957684SJames Smart 	uint32_t logEntry   :1;
2916ed957684SJames Smart 	uint32_t rsvd5      :31;
2917ed957684SJames Smart #endif
2918ed957684SJames Smart 
2919ed957684SJames Smart 	uint32_t rsvd6;    /* w7 */
2920ed957684SJames Smart 	uint32_t rsvd7;    /* w8 */
2921ed957684SJames Smart 	uint32_t rsvd8;    /* w9 */
2922ed957684SJames Smart 
2923ed957684SJames Smart 	struct hbq_mask hbqMasks[6];
2924ed957684SJames Smart 
2925ed957684SJames Smart 
2926ed957684SJames Smart 	union {
2927ed957684SJames Smart 		uint32_t allprofiles[12];
2928ed957684SJames Smart 
2929ed957684SJames Smart 		struct {
2930ed957684SJames Smart 			#ifdef __BIG_ENDIAN_BITFIELD
2931ed957684SJames Smart 				uint32_t	seqlenoff	:16;
2932ed957684SJames Smart 				uint32_t	maxlen		:16;
2933ed957684SJames Smart 			#else	/*  __LITTLE_ENDIAN */
2934ed957684SJames Smart 				uint32_t	maxlen		:16;
2935ed957684SJames Smart 				uint32_t	seqlenoff	:16;
2936ed957684SJames Smart 			#endif
2937ed957684SJames Smart 			#ifdef __BIG_ENDIAN_BITFIELD
2938ed957684SJames Smart 				uint32_t	rsvd1		:28;
2939ed957684SJames Smart 				uint32_t	seqlenbcnt	:4;
2940ed957684SJames Smart 			#else	/*  __LITTLE_ENDIAN */
2941ed957684SJames Smart 				uint32_t	seqlenbcnt	:4;
2942ed957684SJames Smart 				uint32_t	rsvd1		:28;
2943ed957684SJames Smart 			#endif
2944ed957684SJames Smart 			uint32_t rsvd[10];
2945ed957684SJames Smart 		} profile2;
2946ed957684SJames Smart 
2947ed957684SJames Smart 		struct {
2948ed957684SJames Smart 			#ifdef __BIG_ENDIAN_BITFIELD
2949ed957684SJames Smart 				uint32_t	seqlenoff	:16;
2950ed957684SJames Smart 				uint32_t	maxlen		:16;
2951ed957684SJames Smart 			#else	/*  __LITTLE_ENDIAN */
2952ed957684SJames Smart 				uint32_t	maxlen		:16;
2953ed957684SJames Smart 				uint32_t	seqlenoff	:16;
2954ed957684SJames Smart 			#endif
2955ed957684SJames Smart 			#ifdef __BIG_ENDIAN_BITFIELD
2956ed957684SJames Smart 				uint32_t	cmdcodeoff	:28;
2957ed957684SJames Smart 				uint32_t	rsvd1		:12;
2958ed957684SJames Smart 				uint32_t	seqlenbcnt	:4;
2959ed957684SJames Smart 			#else	/*  __LITTLE_ENDIAN */
2960ed957684SJames Smart 				uint32_t	seqlenbcnt	:4;
2961ed957684SJames Smart 				uint32_t	rsvd1		:12;
2962ed957684SJames Smart 				uint32_t	cmdcodeoff	:28;
2963ed957684SJames Smart 			#endif
2964ed957684SJames Smart 			uint32_t cmdmatch[8];
2965ed957684SJames Smart 
2966ed957684SJames Smart 			uint32_t rsvd[2];
2967ed957684SJames Smart 		} profile3;
2968ed957684SJames Smart 
2969ed957684SJames Smart 		struct {
2970ed957684SJames Smart 			#ifdef __BIG_ENDIAN_BITFIELD
2971ed957684SJames Smart 				uint32_t	seqlenoff	:16;
2972ed957684SJames Smart 				uint32_t	maxlen		:16;
2973ed957684SJames Smart 			#else	/*  __LITTLE_ENDIAN */
2974ed957684SJames Smart 				uint32_t	maxlen		:16;
2975ed957684SJames Smart 				uint32_t	seqlenoff	:16;
2976ed957684SJames Smart 			#endif
2977ed957684SJames Smart 			#ifdef __BIG_ENDIAN_BITFIELD
2978ed957684SJames Smart 				uint32_t	cmdcodeoff	:28;
2979ed957684SJames Smart 				uint32_t	rsvd1		:12;
2980ed957684SJames Smart 				uint32_t	seqlenbcnt	:4;
2981ed957684SJames Smart 			#else	/*  __LITTLE_ENDIAN */
2982ed957684SJames Smart 				uint32_t	seqlenbcnt	:4;
2983ed957684SJames Smart 				uint32_t	rsvd1		:12;
2984ed957684SJames Smart 				uint32_t	cmdcodeoff	:28;
2985ed957684SJames Smart 			#endif
2986ed957684SJames Smart 			uint32_t cmdmatch[8];
2987ed957684SJames Smart 
2988ed957684SJames Smart 			uint32_t rsvd[2];
2989ed957684SJames Smart 		} profile5;
2990ed957684SJames Smart 
2991ed957684SJames Smart 	} profiles;
2992ed957684SJames Smart 
2993ed957684SJames Smart };
2994ed957684SJames Smart 
2995ed957684SJames Smart 
2996dea3101eS 
29972e0fef85SJames Smart /* Structure for MB Command CONFIG_PORT (0x88) */
2998dea3101eS typedef struct {
2999ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
3000ed957684SJames Smart 	uint32_t cBE       :  1;
3001ed957684SJames Smart 	uint32_t cET       :  1;
3002ed957684SJames Smart 	uint32_t cHpcb     :  1;
3003ed957684SJames Smart 	uint32_t cMA       :  1;
3004ed957684SJames Smart 	uint32_t sli_mode  :  4;
3005ed957684SJames Smart 	uint32_t pcbLen    : 24;       /* bit 23:0  of memory based port
3006ed957684SJames Smart 					* config block */
3007ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
3008ed957684SJames Smart 	uint32_t pcbLen    : 24;       /* bit 23:0  of memory based port
3009ed957684SJames Smart 					* config block */
3010ed957684SJames Smart 	uint32_t sli_mode  :  4;
3011ed957684SJames Smart 	uint32_t cMA       :  1;
3012ed957684SJames Smart 	uint32_t cHpcb     :  1;
3013ed957684SJames Smart 	uint32_t cET       :  1;
3014ed957684SJames Smart 	uint32_t cBE       :  1;
3015ed957684SJames Smart #endif
3016ed957684SJames Smart 
3017dea3101eS 	uint32_t pcbLow;       /* bit 31:0  of memory based port config block */
3018dea3101eS 	uint32_t pcbHigh;      /* bit 63:32 of memory based port config block */
301997207482SJames Smart 	uint32_t hbainit[5];
302097207482SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
302197207482SJames Smart 	uint32_t hps	   :  1; /* bit 31 word9 Host Pointer in slim */
302297207482SJames Smart 	uint32_t rsvd	   : 31; /* least significant 31 bits of word 9 */
302397207482SJames Smart #else   /*  __LITTLE_ENDIAN */
302497207482SJames Smart 	uint32_t rsvd      : 31; /* least significant 31 bits of word 9 */
302597207482SJames Smart 	uint32_t hps	   :  1; /* bit 31 word9 Host Pointer in slim */
302697207482SJames Smart #endif
3027ed957684SJames Smart 
3028ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
3029da0436e9SJames Smart 	uint32_t rsvd1     : 19;  /* Reserved                             */
3030da0436e9SJames Smart 	uint32_t cdss      :  1;  /* Configure Data Security SLI          */
3031cb69f7deSJames Smart 	uint32_t casabt    :  1;  /* Configure async abts status notice   */
3032cb69f7deSJames Smart 	uint32_t rsvd2     :  2;  /* Reserved                             */
303381301a9bSJames Smart 	uint32_t cbg       :  1;  /* Configure BlockGuard                 */
3034ed957684SJames Smart 	uint32_t cmv       :  1;  /* Configure Max VPIs                   */
3035ed957684SJames Smart 	uint32_t ccrp      :  1;  /* Config Command Ring Polling          */
3036ed957684SJames Smart 	uint32_t csah      :  1;  /* Configure Synchronous Abort Handling */
3037ed957684SJames Smart 	uint32_t chbs      :  1;  /* Cofigure Host Backing store          */
3038ed957684SJames Smart 	uint32_t cinb      :  1;  /* Enable Interrupt Notification Block  */
3039ed957684SJames Smart 	uint32_t cerbm	   :  1;  /* Configure Enhanced Receive Buf Mgmt  */
3040ed957684SJames Smart 	uint32_t cmx	   :  1;  /* Configure Max XRIs                   */
3041ed957684SJames Smart 	uint32_t cmr	   :  1;  /* Configure Max RPIs                   */
3042ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
3043ed957684SJames Smart 	uint32_t cmr	   :  1;  /* Configure Max RPIs                   */
3044ed957684SJames Smart 	uint32_t cmx	   :  1;  /* Configure Max XRIs                   */
3045ed957684SJames Smart 	uint32_t cerbm	   :  1;  /* Configure Enhanced Receive Buf Mgmt  */
3046ed957684SJames Smart 	uint32_t cinb      :  1;  /* Enable Interrupt Notification Block  */
3047ed957684SJames Smart 	uint32_t chbs      :  1;  /* Cofigure Host Backing store          */
3048ed957684SJames Smart 	uint32_t csah      :  1;  /* Configure Synchronous Abort Handling */
3049ed957684SJames Smart 	uint32_t ccrp      :  1;  /* Config Command Ring Polling          */
3050ed957684SJames Smart 	uint32_t cmv	   :  1;  /* Configure Max VPIs                   */
305181301a9bSJames Smart 	uint32_t cbg       :  1;  /* Configure BlockGuard                 */
3052cb69f7deSJames Smart 	uint32_t rsvd2     :  2;  /* Reserved                             */
3053cb69f7deSJames Smart 	uint32_t casabt    :  1;  /* Configure async abts status notice   */
3054da0436e9SJames Smart 	uint32_t cdss      :  1;  /* Configure Data Security SLI          */
3055da0436e9SJames Smart 	uint32_t rsvd1     : 19;  /* Reserved                             */
3056ed957684SJames Smart #endif
3057ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
3058da0436e9SJames Smart 	uint32_t rsvd3     : 19;  /* Reserved                             */
3059da0436e9SJames Smart 	uint32_t gdss      :  1;  /* Configure Data Security SLI          */
3060cb69f7deSJames Smart 	uint32_t gasabt    :  1;  /* Grant async abts status notice       */
3061cb69f7deSJames Smart 	uint32_t rsvd4     :  2;  /* Reserved                             */
306281301a9bSJames Smart 	uint32_t gbg       :  1;  /* Grant BlockGuard                     */
3063ed957684SJames Smart 	uint32_t gmv	   :  1;  /* Grant Max VPIs                       */
3064ed957684SJames Smart 	uint32_t gcrp	   :  1;  /* Grant Command Ring Polling           */
3065ed957684SJames Smart 	uint32_t gsah	   :  1;  /* Grant Synchronous Abort Handling     */
3066ed957684SJames Smart 	uint32_t ghbs	   :  1;  /* Grant Host Backing Store             */
3067ed957684SJames Smart 	uint32_t ginb	   :  1;  /* Grant Interrupt Notification Block   */
3068ed957684SJames Smart 	uint32_t gerbm	   :  1;  /* Grant ERBM Request                   */
3069ed957684SJames Smart 	uint32_t gmx	   :  1;  /* Grant Max XRIs                       */
3070ed957684SJames Smart 	uint32_t gmr	   :  1;  /* Grant Max RPIs                       */
3071ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
3072ed957684SJames Smart 	uint32_t gmr	   :  1;  /* Grant Max RPIs                       */
3073ed957684SJames Smart 	uint32_t gmx	   :  1;  /* Grant Max XRIs                       */
3074ed957684SJames Smart 	uint32_t gerbm	   :  1;  /* Grant ERBM Request                   */
3075ed957684SJames Smart 	uint32_t ginb	   :  1;  /* Grant Interrupt Notification Block   */
3076ed957684SJames Smart 	uint32_t ghbs	   :  1;  /* Grant Host Backing Store             */
3077ed957684SJames Smart 	uint32_t gsah	   :  1;  /* Grant Synchronous Abort Handling     */
3078ed957684SJames Smart 	uint32_t gcrp	   :  1;  /* Grant Command Ring Polling           */
3079ed957684SJames Smart 	uint32_t gmv	   :  1;  /* Grant Max VPIs                       */
308081301a9bSJames Smart 	uint32_t gbg       :  1;  /* Grant BlockGuard                     */
3081cb69f7deSJames Smart 	uint32_t rsvd4     :  2;  /* Reserved                             */
3082cb69f7deSJames Smart 	uint32_t gasabt    :  1;  /* Grant async abts status notice       */
3083da0436e9SJames Smart 	uint32_t gdss      :  1;  /* Configure Data Security SLI          */
3084da0436e9SJames Smart 	uint32_t rsvd3     : 19;  /* Reserved                             */
3085ed957684SJames Smart #endif
3086ed957684SJames Smart 
3087ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
3088ed957684SJames Smart 	uint32_t max_rpi   : 16;  /* Max RPIs Port should configure       */
3089ed957684SJames Smart 	uint32_t max_xri   : 16;  /* Max XRIs Port should configure       */
3090ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
3091ed957684SJames Smart 	uint32_t max_xri   : 16;  /* Max XRIs Port should configure       */
3092ed957684SJames Smart 	uint32_t max_rpi   : 16;  /* Max RPIs Port should configure       */
3093ed957684SJames Smart #endif
3094ed957684SJames Smart 
3095ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
3096ed957684SJames Smart 	uint32_t max_hbq   : 16;  /* Max HBQs Host expect to configure    */
3097da0436e9SJames Smart 	uint32_t rsvd5     : 16;  /* Max HBQs Host expect to configure    */
3098ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
3099da0436e9SJames Smart 	uint32_t rsvd5     : 16;  /* Max HBQs Host expect to configure    */
3100ed957684SJames Smart 	uint32_t max_hbq   : 16;  /* Max HBQs Host expect to configure    */
3101ed957684SJames Smart #endif
3102ed957684SJames Smart 
3103da0436e9SJames Smart 	uint32_t rsvd6;           /* Reserved                             */
3104ed957684SJames Smart 
3105ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
3106bc73905aSJames Smart 	uint32_t fips_rev   : 3;   /* FIPS Spec Revision                   */
3107bc73905aSJames Smart 	uint32_t fips_level : 4;   /* FIPS Level                           */
3108bc73905aSJames Smart 	uint32_t sec_err    : 9;   /* security crypto error                */
3109ed957684SJames Smart 	uint32_t max_vpi    : 16;  /* Max number of virt N-Ports           */
3110ed957684SJames Smart #else	/*  __LITTLE_ENDIAN */
3111ed957684SJames Smart 	uint32_t max_vpi    : 16;  /* Max number of virt N-Ports           */
3112bc73905aSJames Smart 	uint32_t sec_err    : 9;   /* security crypto error                */
3113bc73905aSJames Smart 	uint32_t fips_level : 4;   /* FIPS Level                           */
3114bc73905aSJames Smart 	uint32_t fips_rev   : 3;   /* FIPS Spec Revision                   */
3115ed957684SJames Smart #endif
3116ed957684SJames Smart 
3117dea3101eS } CONFIG_PORT_VAR;
3118dea3101eS 
31199399627fSJames Smart /* Structure for MB Command CONFIG_MSI (0x30) */
31209399627fSJames Smart struct config_msi_var {
31219399627fSJames Smart #ifdef __BIG_ENDIAN_BITFIELD
31229399627fSJames Smart 	uint32_t dfltMsgNum:8;	/* Default message number            */
31239399627fSJames Smart 	uint32_t rsvd1:11;	/* Reserved                          */
31249399627fSJames Smart 	uint32_t NID:5;		/* Number of secondary attention IDs */
31259399627fSJames Smart 	uint32_t rsvd2:5;	/* Reserved                          */
31269399627fSJames Smart 	uint32_t dfltPresent:1;	/* Default message number present    */
31279399627fSJames Smart 	uint32_t addFlag:1;	/* Add association flag              */
31289399627fSJames Smart 	uint32_t reportFlag:1;	/* Report association flag           */
31299399627fSJames Smart #else	/*  __LITTLE_ENDIAN_BITFIELD */
31309399627fSJames Smart 	uint32_t reportFlag:1;	/* Report association flag           */
31319399627fSJames Smart 	uint32_t addFlag:1;	/* Add association flag              */
31329399627fSJames Smart 	uint32_t dfltPresent:1;	/* Default message number present    */
31339399627fSJames Smart 	uint32_t rsvd2:5;	/* Reserved                          */
31349399627fSJames Smart 	uint32_t NID:5;		/* Number of secondary attention IDs */
31359399627fSJames Smart 	uint32_t rsvd1:11;	/* Reserved                          */
31369399627fSJames Smart 	uint32_t dfltMsgNum:8;	/* Default message number            */
31379399627fSJames Smart #endif
31389399627fSJames Smart 	uint32_t attentionConditions[2];
31399399627fSJames Smart 	uint8_t  attentionId[16];
31409399627fSJames Smart 	uint8_t  messageNumberByHA[64];
31419399627fSJames Smart 	uint8_t  messageNumberByID[16];
31429399627fSJames Smart 	uint32_t autoClearHA[2];
31439399627fSJames Smart #ifdef __BIG_ENDIAN_BITFIELD
31449399627fSJames Smart 	uint32_t rsvd3:16;
31459399627fSJames Smart 	uint32_t autoClearID:16;
31469399627fSJames Smart #else	/*  __LITTLE_ENDIAN_BITFIELD */
31479399627fSJames Smart 	uint32_t autoClearID:16;
31489399627fSJames Smart 	uint32_t rsvd3:16;
31499399627fSJames Smart #endif
31509399627fSJames Smart 	uint32_t rsvd4;
31519399627fSJames Smart };
31529399627fSJames Smart 
3153dea3101eS /* SLI-2 Port Control Block */
3154dea3101eS 
3155dea3101eS /* SLIM POINTER */
3156dea3101eS #define SLIMOFF 0x30		/* WORD */
3157dea3101eS 
3158dea3101eS typedef struct _SLI2_RDSC {
3159dea3101eS 	uint32_t cmdEntries;
3160dea3101eS 	uint32_t cmdAddrLow;
3161dea3101eS 	uint32_t cmdAddrHigh;
3162dea3101eS 
3163dea3101eS 	uint32_t rspEntries;
3164dea3101eS 	uint32_t rspAddrLow;
3165dea3101eS 	uint32_t rspAddrHigh;
3166dea3101eS } SLI2_RDSC;
3167dea3101eS 
3168dea3101eS typedef struct _PCB {
3169dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3170dea3101eS 	uint32_t type:8;
3171497888cfSPhil Carmody #define TYPE_NATIVE_SLI2       0x01
3172dea3101eS 	uint32_t feature:8;
3173497888cfSPhil Carmody #define FEATURE_INITIAL_SLI2   0x01
3174dea3101eS 	uint32_t rsvd:12;
3175dea3101eS 	uint32_t maxRing:4;
3176dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3177dea3101eS 	uint32_t maxRing:4;
3178dea3101eS 	uint32_t rsvd:12;
3179dea3101eS 	uint32_t feature:8;
3180497888cfSPhil Carmody #define FEATURE_INITIAL_SLI2   0x01
3181dea3101eS 	uint32_t type:8;
3182497888cfSPhil Carmody #define TYPE_NATIVE_SLI2       0x01
3183dea3101eS #endif
3184dea3101eS 
3185dea3101eS 	uint32_t mailBoxSize;
3186dea3101eS 	uint32_t mbAddrLow;
3187dea3101eS 	uint32_t mbAddrHigh;
3188dea3101eS 
3189dea3101eS 	uint32_t hgpAddrLow;
3190dea3101eS 	uint32_t hgpAddrHigh;
3191dea3101eS 
3192dea3101eS 	uint32_t pgpAddrLow;
3193dea3101eS 	uint32_t pgpAddrHigh;
31942a76a283SJames Smart 	SLI2_RDSC rdsc[MAX_SLI3_RINGS];
3195dea3101eS } PCB_t;
3196dea3101eS 
3197dea3101eS /* NEW_FEATURE */
3198dea3101eS typedef struct {
3199dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3200dea3101eS 	uint32_t rsvd0:27;
3201dea3101eS 	uint32_t discardFarp:1;
3202dea3101eS 	uint32_t IPEnable:1;
3203dea3101eS 	uint32_t nodeName:1;
3204dea3101eS 	uint32_t portName:1;
3205dea3101eS 	uint32_t filterEnable:1;
3206dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3207dea3101eS 	uint32_t filterEnable:1;
3208dea3101eS 	uint32_t portName:1;
3209dea3101eS 	uint32_t nodeName:1;
3210dea3101eS 	uint32_t IPEnable:1;
3211dea3101eS 	uint32_t discardFarp:1;
3212dea3101eS 	uint32_t rsvd:27;
3213dea3101eS #endif
3214dea3101eS 
3215dea3101eS 	uint8_t portname[8];	/* Used to be struct lpfc_name */
3216dea3101eS 	uint8_t nodename[8];
3217dea3101eS 	uint32_t rsvd1;
3218dea3101eS 	uint32_t rsvd2;
3219dea3101eS 	uint32_t rsvd3;
3220dea3101eS 	uint32_t IPAddress;
3221dea3101eS } CONFIG_FARP_VAR;
3222dea3101eS 
322357127f15SJames Smart /* Structure for MB Command MBX_ASYNCEVT_ENABLE (0x33) */
322457127f15SJames Smart 
322557127f15SJames Smart typedef struct {
322657127f15SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
322757127f15SJames Smart 	uint32_t rsvd:30;
322857127f15SJames Smart 	uint32_t ring:2;	/* Ring for ASYNC_EVENT iocb Bits 0-1*/
322957127f15SJames Smart #else /*  __LITTLE_ENDIAN */
323057127f15SJames Smart 	uint32_t ring:2;	/* Ring for ASYNC_EVENT iocb Bits 0-1*/
323157127f15SJames Smart 	uint32_t rsvd:30;
323257127f15SJames Smart #endif
323357127f15SJames Smart } ASYNCEVT_ENABLE_VAR;
323457127f15SJames Smart 
3235dea3101eS /* Union of all Mailbox Command types */
3236dea3101eS #define MAILBOX_CMD_WSIZE	32
3237dea3101eS #define MAILBOX_CMD_SIZE	(MAILBOX_CMD_WSIZE * sizeof(uint32_t))
32387a470277SJames Smart /* ext_wsize times 4 bytes should not be greater than max xmit size */
32397a470277SJames Smart #define MAILBOX_EXT_WSIZE	512
32407a470277SJames Smart #define MAILBOX_EXT_SIZE	(MAILBOX_EXT_WSIZE * sizeof(uint32_t))
32417a470277SJames Smart #define MAILBOX_HBA_EXT_OFFSET  0x100
32427a470277SJames Smart /* max mbox xmit size is a page size for sysfs IO operations */
3243c0c11512SJames Smart #define MAILBOX_SYSFS_MAX	4096
3244dea3101eS 
3245dea3101eS typedef union {
3246ed957684SJames Smart 	uint32_t varWords[MAILBOX_CMD_WSIZE - 1]; /* first word is type/
3247ed957684SJames Smart 						    * feature/max ring number
3248ed957684SJames Smart 						    */
3249dea3101eS 	LOAD_SM_VAR varLdSM;		/* cmd =  1 (LOAD_SM)        */
3250dea3101eS 	READ_NV_VAR varRDnvp;		/* cmd =  2 (READ_NVPARMS)   */
3251dea3101eS 	WRITE_NV_VAR varWTnvp;		/* cmd =  3 (WRITE_NVPARMS)  */
3252dea3101eS 	BIU_DIAG_VAR varBIUdiag;	/* cmd =  4 (RUN_BIU_DIAG)   */
3253dea3101eS 	INIT_LINK_VAR varInitLnk;	/* cmd =  5 (INIT_LINK)      */
3254dea3101eS 	DOWN_LINK_VAR varDwnLnk;	/* cmd =  6 (DOWN_LINK)      */
3255dea3101eS 	CONFIG_LINK varCfgLnk;		/* cmd =  7 (CONFIG_LINK)    */
3256dea3101eS 	PART_SLIM_VAR varSlim;		/* cmd =  8 (PART_SLIM)      */
3257dea3101eS 	CONFIG_RING_VAR varCfgRing;	/* cmd =  9 (CONFIG_RING)    */
3258dea3101eS 	RESET_RING_VAR varRstRing;	/* cmd = 10 (RESET_RING)     */
3259dea3101eS 	READ_CONFIG_VAR varRdConfig;	/* cmd = 11 (READ_CONFIG)    */
3260dea3101eS 	READ_RCONF_VAR varRdRConfig;	/* cmd = 12 (READ_RCONFIG)   */
3261dea3101eS 	READ_SPARM_VAR varRdSparm;	/* cmd = 13 (READ_SPARM(64)) */
3262dea3101eS 	READ_STATUS_VAR varRdStatus;	/* cmd = 14 (READ_STATUS)    */
3263dea3101eS 	READ_RPI_VAR varRdRPI;		/* cmd = 15 (READ_RPI(64))   */
3264dea3101eS 	READ_XRI_VAR varRdXRI;		/* cmd = 16 (READ_XRI)       */
3265dea3101eS 	READ_REV_VAR varRdRev;		/* cmd = 17 (READ_REV)       */
3266dea3101eS 	READ_LNK_VAR varRdLnk;		/* cmd = 18 (READ_LNK_STAT)  */
3267dea3101eS 	REG_LOGIN_VAR varRegLogin;	/* cmd = 19 (REG_LOGIN(64))  */
3268dea3101eS 	UNREG_LOGIN_VAR varUnregLogin;	/* cmd = 20 (UNREG_LOGIN)    */
3269dea3101eS 	CLEAR_LA_VAR varClearLA;	/* cmd = 22 (CLEAR_LA)       */
3270dea3101eS 	DUMP_VAR varDmp;		/* Warm Start DUMP mbx cmd   */
3271dea3101eS 	UNREG_D_ID_VAR varUnregDID;	/* cmd = 0x23 (UNREG_D_ID)   */
3272ed957684SJames Smart 	CONFIG_FARP_VAR varCfgFarp;	/* cmd = 0x25 (CONFIG_FARP)
3273ed957684SJames Smart 					 * NEW_FEATURE
3274ed957684SJames Smart 					 */
3275ed957684SJames Smart 	struct config_hbq_var varCfgHbq;/* cmd = 0x7c (CONFIG_HBQ)  */
3276d7c255b2SJames Smart 	struct update_cfg_var varUpdateCfg; /* cmd = 0x1B (UPDATE_CFG)*/
3277dea3101eS 	CONFIG_PORT_VAR varCfgPort;	/* cmd = 0x88 (CONFIG_PORT)  */
327876a95d75SJames Smart 	struct lpfc_mbx_read_top varReadTop; /* cmd = 0x95 (READ_TOPOLOGY) */
327992d7f7b0SJames Smart 	REG_VPI_VAR varRegVpi;		/* cmd = 0x96 (REG_VPI) */
328092d7f7b0SJames Smart 	UNREG_VPI_VAR varUnregVpi;	/* cmd = 0x97 (UNREG_VPI) */
328157127f15SJames Smart 	ASYNCEVT_ENABLE_VAR varCfgAsyncEvent; /*cmd = x33 (CONFIG_ASYNC) */
3282c7495937SJames Smart 	struct READ_EVENT_LOG_VAR varRdEventLog;	/* cmd = 0x38
3283c7495937SJames Smart 							 * (READ_EVENT_LOG)
3284c7495937SJames Smart 							 */
32859399627fSJames Smart 	struct config_msi_var varCfgMSI;/* cmd = x30 (CONFIG_MSI)     */
3286dea3101eS } MAILVARIANTS;
3287dea3101eS 
3288dea3101eS /*
3289dea3101eS  * SLI-2 specific structures
3290dea3101eS  */
3291dea3101eS 
32924cc2da1dSJames.Smart@Emulex.Com struct lpfc_hgp {
32934cc2da1dSJames.Smart@Emulex.Com 	__le32 cmdPutInx;
32944cc2da1dSJames.Smart@Emulex.Com 	__le32 rspGetInx;
32954cc2da1dSJames.Smart@Emulex.Com };
3296dea3101eS 
32974cc2da1dSJames.Smart@Emulex.Com struct lpfc_pgp {
32984cc2da1dSJames.Smart@Emulex.Com 	__le32 cmdGetInx;
32994cc2da1dSJames.Smart@Emulex.Com 	__le32 rspPutInx;
33004cc2da1dSJames.Smart@Emulex.Com };
3301dea3101eS 
3302ed957684SJames Smart struct sli2_desc {
3303dea3101eS 	uint32_t unused1[16];
33042a76a283SJames Smart 	struct lpfc_hgp host[MAX_SLI3_RINGS];
33052a76a283SJames Smart 	struct lpfc_pgp port[MAX_SLI3_RINGS];
3306ed957684SJames Smart };
3307ed957684SJames Smart 
3308ed957684SJames Smart struct sli3_desc {
33092a76a283SJames Smart 	struct lpfc_hgp host[MAX_SLI3_RINGS];
3310ed957684SJames Smart 	uint32_t reserved[8];
3311ed957684SJames Smart 	uint32_t hbq_put[16];
3312ed957684SJames Smart };
3313ed957684SJames Smart 
3314ed957684SJames Smart struct sli3_pgp {
33152a76a283SJames Smart 	struct lpfc_pgp port[MAX_SLI3_RINGS];
3316ed957684SJames Smart 	uint32_t hbq_get[16];
3317ed957684SJames Smart };
3318dea3101eS 
331934b02dcdSJames Smart union sli_var {
3320ed957684SJames Smart 	struct sli2_desc	s2;
3321ed957684SJames Smart 	struct sli3_desc	s3;
3322ed957684SJames Smart 	struct sli3_pgp		s3_pgp;
332334b02dcdSJames Smart };
3324dea3101eS 
3325dea3101eS typedef struct {
3326dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3327dea3101eS 	uint16_t mbxStatus;
3328dea3101eS 	uint8_t mbxCommand;
3329dea3101eS 	uint8_t mbxReserved:6;
3330dea3101eS 	uint8_t mbxHc:1;
3331dea3101eS 	uint8_t mbxOwner:1;	/* Low order bit first word */
3332dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3333dea3101eS 	uint8_t mbxOwner:1;	/* Low order bit first word */
3334dea3101eS 	uint8_t mbxHc:1;
3335dea3101eS 	uint8_t mbxReserved:6;
3336dea3101eS 	uint8_t mbxCommand;
3337dea3101eS 	uint16_t mbxStatus;
3338dea3101eS #endif
3339dea3101eS 
3340dea3101eS 	MAILVARIANTS un;
334134b02dcdSJames Smart 	union sli_var us;
3342dea3101eS } MAILBOX_t;
3343dea3101eS 
3344dea3101eS /*
3345dea3101eS  *    Begin Structure Definitions for IOCB Commands
3346dea3101eS  */
3347dea3101eS 
3348dea3101eS typedef struct {
3349dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3350dea3101eS 	uint8_t statAction;
3351dea3101eS 	uint8_t statRsn;
3352dea3101eS 	uint8_t statBaExp;
3353dea3101eS 	uint8_t statLocalError;
3354dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3355dea3101eS 	uint8_t statLocalError;
3356dea3101eS 	uint8_t statBaExp;
3357dea3101eS 	uint8_t statRsn;
3358dea3101eS 	uint8_t statAction;
3359dea3101eS #endif
3360dea3101eS 	/* statRsn  P/F_RJT reason codes */
3361dea3101eS #define RJT_BAD_D_ID       0x01	/* Invalid D_ID field */
3362dea3101eS #define RJT_BAD_S_ID       0x02	/* Invalid S_ID field */
3363dea3101eS #define RJT_UNAVAIL_TEMP   0x03	/* N_Port unavailable temp. */
3364dea3101eS #define RJT_UNAVAIL_PERM   0x04	/* N_Port unavailable perm. */
3365dea3101eS #define RJT_UNSUP_CLASS    0x05	/* Class not supported */
3366dea3101eS #define RJT_DELIM_ERR      0x06	/* Delimiter usage error */
3367dea3101eS #define RJT_UNSUP_TYPE     0x07	/* Type not supported */
3368dea3101eS #define RJT_BAD_CONTROL    0x08	/* Invalid link conrtol */
3369dea3101eS #define RJT_BAD_RCTL       0x09	/* R_CTL invalid */
3370dea3101eS #define RJT_BAD_FCTL       0x0A	/* F_CTL invalid */
3371dea3101eS #define RJT_BAD_OXID       0x0B	/* OX_ID invalid */
3372dea3101eS #define RJT_BAD_RXID       0x0C	/* RX_ID invalid */
3373dea3101eS #define RJT_BAD_SEQID      0x0D	/* SEQ_ID invalid */
3374dea3101eS #define RJT_BAD_DFCTL      0x0E	/* DF_CTL invalid */
3375dea3101eS #define RJT_BAD_SEQCNT     0x0F	/* SEQ_CNT invalid */
3376dea3101eS #define RJT_BAD_PARM       0x10	/* Param. field invalid */
3377dea3101eS #define RJT_XCHG_ERR       0x11	/* Exchange error */
3378dea3101eS #define RJT_PROT_ERR       0x12	/* Protocol error */
3379dea3101eS #define RJT_BAD_LENGTH     0x13	/* Invalid Length */
3380dea3101eS #define RJT_UNEXPECTED_ACK 0x14	/* Unexpected ACK */
3381dea3101eS #define RJT_LOGIN_REQUIRED 0x16	/* Login required */
3382dea3101eS #define RJT_TOO_MANY_SEQ   0x17	/* Excessive sequences */
3383dea3101eS #define RJT_XCHG_NOT_STRT  0x18	/* Exchange not started */
3384dea3101eS #define RJT_UNSUP_SEC_HDR  0x19	/* Security hdr not supported */
3385dea3101eS #define RJT_UNAVAIL_PATH   0x1A	/* Fabric Path not available */
3386dea3101eS #define RJT_VENDOR_UNIQUE  0xFF	/* Vendor unique error */
3387dea3101eS 
3388dea3101eS #define IOERR_SUCCESS                 0x00	/* statLocalError */
3389dea3101eS #define IOERR_MISSING_CONTINUE        0x01
3390dea3101eS #define IOERR_SEQUENCE_TIMEOUT        0x02
3391dea3101eS #define IOERR_INTERNAL_ERROR          0x03
3392dea3101eS #define IOERR_INVALID_RPI             0x04
3393dea3101eS #define IOERR_NO_XRI                  0x05
3394dea3101eS #define IOERR_ILLEGAL_COMMAND         0x06
3395dea3101eS #define IOERR_XCHG_DROPPED            0x07
3396dea3101eS #define IOERR_ILLEGAL_FIELD           0x08
3397dea3101eS #define IOERR_BAD_CONTINUE            0x09
3398dea3101eS #define IOERR_TOO_MANY_BUFFERS        0x0A
3399dea3101eS #define IOERR_RCV_BUFFER_WAITING      0x0B
3400dea3101eS #define IOERR_NO_CONNECTION           0x0C
3401dea3101eS #define IOERR_TX_DMA_FAILED           0x0D
3402dea3101eS #define IOERR_RX_DMA_FAILED           0x0E
3403dea3101eS #define IOERR_ILLEGAL_FRAME           0x0F
3404dea3101eS #define IOERR_EXTRA_DATA              0x10
3405dea3101eS #define IOERR_NO_RESOURCES            0x11
3406dea3101eS #define IOERR_RESERVED                0x12
3407dea3101eS #define IOERR_ILLEGAL_LENGTH          0x13
3408dea3101eS #define IOERR_UNSUPPORTED_FEATURE     0x14
3409dea3101eS #define IOERR_ABORT_IN_PROGRESS       0x15
3410dea3101eS #define IOERR_ABORT_REQUESTED         0x16
3411dea3101eS #define IOERR_RECEIVE_BUFFER_TIMEOUT  0x17
3412dea3101eS #define IOERR_LOOP_OPEN_FAILURE       0x18
3413dea3101eS #define IOERR_RING_RESET              0x19
3414dea3101eS #define IOERR_LINK_DOWN               0x1A
3415dea3101eS #define IOERR_CORRUPTED_DATA          0x1B
3416dea3101eS #define IOERR_CORRUPTED_RPI           0x1C
3417dea3101eS #define IOERR_OUT_OF_ORDER_DATA       0x1D
3418dea3101eS #define IOERR_OUT_OF_ORDER_ACK        0x1E
3419dea3101eS #define IOERR_DUP_FRAME               0x1F
3420dea3101eS #define IOERR_LINK_CONTROL_FRAME      0x20	/* ACK_N received */
3421dea3101eS #define IOERR_BAD_HOST_ADDRESS        0x21
3422dea3101eS #define IOERR_RCV_HDRBUF_WAITING      0x22
3423dea3101eS #define IOERR_MISSING_HDR_BUFFER      0x23
3424dea3101eS #define IOERR_MSEQ_CHAIN_CORRUPTED    0x24
3425dea3101eS #define IOERR_ABORTMULT_REQUESTED     0x25
3426dea3101eS #define IOERR_BUFFER_SHORTAGE         0x28
3427dea3101eS #define IOERR_DEFAULT                 0x29
3428dea3101eS #define IOERR_CNT                     0x2A
3429b92938b4SJames Smart #define IOERR_SLER_FAILURE            0x46
3430b92938b4SJames Smart #define IOERR_SLER_CMD_RCV_FAILURE    0x47
3431b92938b4SJames Smart #define IOERR_SLER_REC_RJT_ERR        0x48
3432b92938b4SJames Smart #define IOERR_SLER_REC_SRR_RETRY_ERR  0x49
3433b92938b4SJames Smart #define IOERR_SLER_SRR_RJT_ERR        0x4A
3434b92938b4SJames Smart #define IOERR_SLER_RRQ_RJT_ERR        0x4C
3435b92938b4SJames Smart #define IOERR_SLER_RRQ_RETRY_ERR      0x4D
3436b92938b4SJames Smart #define IOERR_SLER_ABTS_ERR           0x4E
3437ab56dc2eSJames Smart #define IOERR_ELXSEC_KEY_UNWRAP_ERROR		0xF0
3438ab56dc2eSJames Smart #define IOERR_ELXSEC_KEY_UNWRAP_COMPARE_ERROR	0xF1
3439ab56dc2eSJames Smart #define IOERR_ELXSEC_CRYPTO_ERROR		0xF2
3440ab56dc2eSJames Smart #define IOERR_ELXSEC_CRYPTO_COMPARE_ERROR	0xF3
3441dea3101eS #define IOERR_DRVR_MASK               0x100
3442dea3101eS #define IOERR_SLI_DOWN                0x101  /* ulpStatus  - Driver defined */
3443dea3101eS #define IOERR_SLI_BRESET              0x102
3444dea3101eS #define IOERR_SLI_ABORTED             0x103
3445e3d2b802SJames Smart #define IOERR_PARAM_MASK              0x1ff
3446dea3101eS } PARM_ERR;
3447dea3101eS 
3448dea3101eS typedef union {
3449dea3101eS 	struct {
3450dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3451dea3101eS 		uint8_t Rctl;	/* R_CTL field */
3452dea3101eS 		uint8_t Type;	/* TYPE field */
3453dea3101eS 		uint8_t Dfctl;	/* DF_CTL field */
3454dea3101eS 		uint8_t Fctl;	/* Bits 0-7 of IOCB word 5 */
3455dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3456dea3101eS 		uint8_t Fctl;	/* Bits 0-7 of IOCB word 5 */
3457dea3101eS 		uint8_t Dfctl;	/* DF_CTL field */
3458dea3101eS 		uint8_t Type;	/* TYPE field */
3459dea3101eS 		uint8_t Rctl;	/* R_CTL field */
3460dea3101eS #endif
3461dea3101eS 
3462dea3101eS #define BC      0x02		/* Broadcast Received  - Fctl */
3463dea3101eS #define SI      0x04		/* Sequence Initiative */
3464dea3101eS #define LA      0x08		/* Ignore Link Attention state */
3465dea3101eS #define LS      0x80		/* Last Sequence */
3466dea3101eS 	} hcsw;
3467dea3101eS 	uint32_t reserved;
3468dea3101eS } WORD5;
3469dea3101eS 
3470dea3101eS /* IOCB Command template for a generic response */
3471dea3101eS typedef struct {
3472dea3101eS 	uint32_t reserved[4];
3473dea3101eS 	PARM_ERR perr;
3474dea3101eS } GENERIC_RSP;
3475dea3101eS 
3476dea3101eS /* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
3477dea3101eS typedef struct {
3478dea3101eS 	struct ulp_bde xrsqbde[2];
3479dea3101eS 	uint32_t xrsqRo;	/* Starting Relative Offset */
3480dea3101eS 	WORD5 w5;		/* Header control/status word */
3481dea3101eS } XR_SEQ_FIELDS;
3482dea3101eS 
3483dea3101eS /* IOCB Command template for ELS_REQUEST */
3484dea3101eS typedef struct {
3485dea3101eS 	struct ulp_bde elsReq;
3486dea3101eS 	struct ulp_bde elsRsp;
3487dea3101eS 
3488dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3489dea3101eS 	uint32_t word4Rsvd:7;
3490dea3101eS 	uint32_t fl:1;
3491dea3101eS 	uint32_t myID:24;
3492dea3101eS 	uint32_t word5Rsvd:8;
3493dea3101eS 	uint32_t remoteID:24;
3494dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3495dea3101eS 	uint32_t myID:24;
3496dea3101eS 	uint32_t fl:1;
3497dea3101eS 	uint32_t word4Rsvd:7;
3498dea3101eS 	uint32_t remoteID:24;
3499dea3101eS 	uint32_t word5Rsvd:8;
3500dea3101eS #endif
3501dea3101eS } ELS_REQUEST;
3502dea3101eS 
3503dea3101eS /* IOCB Command template for RCV_ELS_REQ */
3504dea3101eS typedef struct {
3505dea3101eS 	struct ulp_bde elsReq[2];
3506dea3101eS 	uint32_t parmRo;
3507dea3101eS 
3508dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3509dea3101eS 	uint32_t word5Rsvd:8;
3510dea3101eS 	uint32_t remoteID:24;
3511dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3512dea3101eS 	uint32_t remoteID:24;
3513dea3101eS 	uint32_t word5Rsvd:8;
3514dea3101eS #endif
3515dea3101eS } RCV_ELS_REQ;
3516dea3101eS 
3517dea3101eS /* IOCB Command template for ABORT / CLOSE_XRI */
3518dea3101eS typedef struct {
3519dea3101eS 	uint32_t rsvd[3];
3520dea3101eS 	uint32_t abortType;
3521dea3101eS #define ABORT_TYPE_ABTX  0x00000000
3522dea3101eS #define ABORT_TYPE_ABTS  0x00000001
3523dea3101eS 	uint32_t parm;
3524dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3525dea3101eS 	uint16_t abortContextTag; /* ulpContext from command to abort/close */
3526dea3101eS 	uint16_t abortIoTag;	/* ulpIoTag from command to abort/close */
3527dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3528dea3101eS 	uint16_t abortIoTag;	/* ulpIoTag from command to abort/close */
3529dea3101eS 	uint16_t abortContextTag; /* ulpContext from command to abort/close */
3530dea3101eS #endif
3531dea3101eS } AC_XRI;
3532dea3101eS 
3533dea3101eS /* IOCB Command template for ABORT_MXRI64 */
3534dea3101eS typedef struct {
3535dea3101eS 	uint32_t rsvd[3];
3536dea3101eS 	uint32_t abortType;
3537dea3101eS 	uint32_t parm;
3538dea3101eS 	uint32_t iotag32;
3539dea3101eS } A_MXRI64;
3540dea3101eS 
3541dea3101eS /* IOCB Command template for GET_RPI */
3542dea3101eS typedef struct {
3543dea3101eS 	uint32_t rsvd[4];
3544dea3101eS 	uint32_t parmRo;
3545dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3546dea3101eS 	uint32_t word5Rsvd:8;
3547dea3101eS 	uint32_t remoteID:24;
3548dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3549dea3101eS 	uint32_t remoteID:24;
3550dea3101eS 	uint32_t word5Rsvd:8;
3551dea3101eS #endif
3552dea3101eS } GET_RPI;
3553dea3101eS 
3554dea3101eS /* IOCB Command template for all FCP Initiator commands */
3555dea3101eS typedef struct {
3556dea3101eS 	struct ulp_bde fcpi_cmnd;	/* FCP_CMND payload descriptor */
3557dea3101eS 	struct ulp_bde fcpi_rsp;	/* Rcv buffer */
3558dea3101eS 	uint32_t fcpi_parm;
3559dea3101eS 	uint32_t fcpi_XRdy;	/* transfer ready for IWRITE */
3560dea3101eS } FCPI_FIELDS;
3561dea3101eS 
3562dea3101eS /* IOCB Command template for all FCP Target commands */
3563dea3101eS typedef struct {
3564dea3101eS 	struct ulp_bde fcpt_Buffer[2];	/* FCP_CMND payload descriptor */
3565dea3101eS 	uint32_t fcpt_Offset;
3566dea3101eS 	uint32_t fcpt_Length;	/* transfer ready for IWRITE */
3567dea3101eS } FCPT_FIELDS;
3568dea3101eS 
3569dea3101eS /* SLI-2 IOCB structure definitions */
3570dea3101eS 
3571dea3101eS /* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
3572dea3101eS typedef struct {
3573dea3101eS 	ULP_BDL bdl;
3574dea3101eS 	uint32_t xrsqRo;	/* Starting Relative Offset */
3575dea3101eS 	WORD5 w5;		/* Header control/status word */
3576dea3101eS } XMT_SEQ_FIELDS64;
3577dea3101eS 
3578939723a4SJames Smart /* This word is remote ports D_ID for XMIT_ELS_RSP64 */
3579939723a4SJames Smart #define xmit_els_remoteID xrsqRo
3580939723a4SJames Smart 
3581dea3101eS /* IOCB Command template for 64 bit RCV_SEQUENCE64 */
3582dea3101eS typedef struct {
3583dea3101eS 	struct ulp_bde64 rcvBde;
3584dea3101eS 	uint32_t rsvd1;
3585dea3101eS 	uint32_t xrsqRo;	/* Starting Relative Offset */
3586dea3101eS 	WORD5 w5;		/* Header control/status word */
3587dea3101eS } RCV_SEQ_FIELDS64;
3588dea3101eS 
3589dea3101eS /* IOCB Command template for ELS_REQUEST64 */
3590dea3101eS typedef struct {
3591dea3101eS 	ULP_BDL bdl;
3592dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3593dea3101eS 	uint32_t word4Rsvd:7;
3594dea3101eS 	uint32_t fl:1;
3595dea3101eS 	uint32_t myID:24;
3596dea3101eS 	uint32_t word5Rsvd:8;
3597dea3101eS 	uint32_t remoteID:24;
3598dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3599dea3101eS 	uint32_t myID:24;
3600dea3101eS 	uint32_t fl:1;
3601dea3101eS 	uint32_t word4Rsvd:7;
3602dea3101eS 	uint32_t remoteID:24;
3603dea3101eS 	uint32_t word5Rsvd:8;
3604dea3101eS #endif
3605dea3101eS } ELS_REQUEST64;
3606dea3101eS 
3607dea3101eS /* IOCB Command template for GEN_REQUEST64 */
3608dea3101eS typedef struct {
3609dea3101eS 	ULP_BDL bdl;
3610dea3101eS 	uint32_t xrsqRo;	/* Starting Relative Offset */
3611dea3101eS 	WORD5 w5;		/* Header control/status word */
3612dea3101eS } GEN_REQUEST64;
3613dea3101eS 
3614dea3101eS /* IOCB Command template for RCV_ELS_REQ64 */
3615dea3101eS typedef struct {
3616dea3101eS 	struct ulp_bde64 elsReq;
3617dea3101eS 	uint32_t rcvd1;
3618dea3101eS 	uint32_t parmRo;
3619dea3101eS 
3620dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3621dea3101eS 	uint32_t word5Rsvd:8;
3622dea3101eS 	uint32_t remoteID:24;
3623dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3624dea3101eS 	uint32_t remoteID:24;
3625dea3101eS 	uint32_t word5Rsvd:8;
3626dea3101eS #endif
3627dea3101eS } RCV_ELS_REQ64;
3628dea3101eS 
36299c2face6SJames Smart /* IOCB Command template for RCV_SEQ64 */
36309c2face6SJames Smart struct rcv_seq64 {
36319c2face6SJames Smart 	struct ulp_bde64 elsReq;
36329c2face6SJames Smart 	uint32_t hbq_1;
36339c2face6SJames Smart 	uint32_t parmRo;
36349c2face6SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
36359c2face6SJames Smart 	uint32_t rctl:8;
36369c2face6SJames Smart 	uint32_t type:8;
36379c2face6SJames Smart 	uint32_t dfctl:8;
36389c2face6SJames Smart 	uint32_t ls:1;
36399c2face6SJames Smart 	uint32_t fs:1;
36409c2face6SJames Smart 	uint32_t rsvd2:3;
36419c2face6SJames Smart 	uint32_t si:1;
36429c2face6SJames Smart 	uint32_t bc:1;
36439c2face6SJames Smart 	uint32_t rsvd3:1;
36449c2face6SJames Smart #else	/*  __LITTLE_ENDIAN_BITFIELD */
36459c2face6SJames Smart 	uint32_t rsvd3:1;
36469c2face6SJames Smart 	uint32_t bc:1;
36479c2face6SJames Smart 	uint32_t si:1;
36489c2face6SJames Smart 	uint32_t rsvd2:3;
36499c2face6SJames Smart 	uint32_t fs:1;
36509c2face6SJames Smart 	uint32_t ls:1;
36519c2face6SJames Smart 	uint32_t dfctl:8;
36529c2face6SJames Smart 	uint32_t type:8;
36539c2face6SJames Smart 	uint32_t rctl:8;
36549c2face6SJames Smart #endif
36559c2face6SJames Smart };
36569c2face6SJames Smart 
3657dea3101eS /* IOCB Command template for all 64 bit FCP Initiator commands */
3658dea3101eS typedef struct {
3659dea3101eS 	ULP_BDL bdl;
3660dea3101eS 	uint32_t fcpi_parm;
3661dea3101eS 	uint32_t fcpi_XRdy;	/* transfer ready for IWRITE */
3662dea3101eS } FCPI_FIELDS64;
3663dea3101eS 
3664dea3101eS /* IOCB Command template for all 64 bit FCP Target commands */
3665dea3101eS typedef struct {
3666dea3101eS 	ULP_BDL bdl;
3667dea3101eS 	uint32_t fcpt_Offset;
3668dea3101eS 	uint32_t fcpt_Length;	/* transfer ready for IWRITE */
3669dea3101eS } FCPT_FIELDS64;
3670dea3101eS 
367157127f15SJames Smart /* IOCB Command template for Async Status iocb commands */
367257127f15SJames Smart typedef struct {
367357127f15SJames Smart 	uint32_t rsvd[4];
367457127f15SJames Smart 	uint32_t param;
367557127f15SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
367657127f15SJames Smart 	uint16_t evt_code;		/* High order bits word 5 */
367757127f15SJames Smart 	uint16_t sub_ctxt_tag;		/* Low  order bits word 5 */
367857127f15SJames Smart #else   /*  __LITTLE_ENDIAN_BITFIELD */
367957127f15SJames Smart 	uint16_t sub_ctxt_tag;		/* High order bits word 5 */
368057127f15SJames Smart 	uint16_t evt_code;		/* Low  order bits word 5 */
368157127f15SJames Smart #endif
368257127f15SJames Smart } ASYNCSTAT_FIELDS;
368357127f15SJames Smart #define ASYNC_TEMP_WARN		0x100
368457127f15SJames Smart #define ASYNC_TEMP_SAFE		0x101
3685cb69f7deSJames Smart #define ASYNC_STATUS_CN		0x102
368657127f15SJames Smart 
3687ed957684SJames Smart /* IOCB Command template for CMD_IOCB_RCV_ELS64_CX (0xB7)
3688ed957684SJames Smart    or CMD_IOCB_RCV_SEQ64_CX (0xB5) */
3689ed957684SJames Smart 
3690ed957684SJames Smart struct rcv_sli3 {
3691ed957684SJames Smart #ifdef __BIG_ENDIAN_BITFIELD
36927851fe2cSJames Smart 	uint16_t ox_id;
36937851fe2cSJames Smart 	uint16_t seq_cnt;
36947851fe2cSJames Smart 
3695ed957684SJames Smart 	uint16_t vpi;
3696ed957684SJames Smart 	uint16_t word9Rsvd;
3697ed957684SJames Smart #else  /*  __LITTLE_ENDIAN */
36987851fe2cSJames Smart 	uint16_t seq_cnt;
36997851fe2cSJames Smart 	uint16_t ox_id;
37007851fe2cSJames Smart 
3701ed957684SJames Smart 	uint16_t word9Rsvd;
3702ed957684SJames Smart 	uint16_t vpi;
3703ed957684SJames Smart #endif
3704ed957684SJames Smart 	uint32_t word10Rsvd;
3705ed957684SJames Smart 	uint32_t acc_len;      /* accumulated length */
3706ed957684SJames Smart 	struct ulp_bde64 bde2;
3707ed957684SJames Smart };
3708ed957684SJames Smart 
370976bb24efSJames Smart /* Structure used for a single HBQ entry */
371076bb24efSJames Smart struct lpfc_hbq_entry {
371176bb24efSJames Smart 	struct ulp_bde64 bde;
371276bb24efSJames Smart 	uint32_t buffer_tag;
371376bb24efSJames Smart };
371492d7f7b0SJames Smart 
371576bb24efSJames Smart /* IOCB Command template for QUE_XRI64_CX (0xB3) command */
371676bb24efSJames Smart typedef struct {
371776bb24efSJames Smart 	struct lpfc_hbq_entry   buff;
371876bb24efSJames Smart 	uint32_t                rsvd;
371976bb24efSJames Smart 	uint32_t		rsvd1;
372076bb24efSJames Smart } QUE_XRI64_CX_FIELDS;
372176bb24efSJames Smart 
372276bb24efSJames Smart struct que_xri64cx_ext_fields {
372376bb24efSJames Smart 	uint32_t	iotag64_low;
372476bb24efSJames Smart 	uint32_t	iotag64_high;
372576bb24efSJames Smart 	uint32_t	ebde_count;
372676bb24efSJames Smart 	uint32_t	rsvd;
372776bb24efSJames Smart 	struct lpfc_hbq_entry	buff[5];
372876bb24efSJames Smart };
372992d7f7b0SJames Smart 
373081301a9bSJames Smart struct sli3_bg_fields {
373181301a9bSJames Smart 	uint32_t filler[6];	/* word 8-13 in IOCB */
373281301a9bSJames Smart 	uint32_t bghm;		/* word 14 - BlockGuard High Water Mark */
373381301a9bSJames Smart /* Bitfields for bgstat (BlockGuard Status - word 15 of IOCB) */
373481301a9bSJames Smart #define BGS_BIDIR_BG_PROF_MASK		0xff000000
373581301a9bSJames Smart #define BGS_BIDIR_BG_PROF_SHIFT		24
373681301a9bSJames Smart #define BGS_BIDIR_ERR_COND_FLAGS_MASK	0x003f0000
373781301a9bSJames Smart #define BGS_BIDIR_ERR_COND_SHIFT	16
373881301a9bSJames Smart #define BGS_BG_PROFILE_MASK		0x0000ff00
373981301a9bSJames Smart #define BGS_BG_PROFILE_SHIFT		8
374081301a9bSJames Smart #define BGS_INVALID_PROF_MASK		0x00000020
374181301a9bSJames Smart #define BGS_INVALID_PROF_SHIFT		5
374281301a9bSJames Smart #define BGS_UNINIT_DIF_BLOCK_MASK	0x00000010
374381301a9bSJames Smart #define BGS_UNINIT_DIF_BLOCK_SHIFT	4
374481301a9bSJames Smart #define BGS_HI_WATER_MARK_PRESENT_MASK	0x00000008
374581301a9bSJames Smart #define BGS_HI_WATER_MARK_PRESENT_SHIFT	3
374681301a9bSJames Smart #define BGS_REFTAG_ERR_MASK		0x00000004
374781301a9bSJames Smart #define BGS_REFTAG_ERR_SHIFT		2
374881301a9bSJames Smart #define BGS_APPTAG_ERR_MASK		0x00000002
374981301a9bSJames Smart #define BGS_APPTAG_ERR_SHIFT		1
375081301a9bSJames Smart #define BGS_GUARD_ERR_MASK		0x00000001
375181301a9bSJames Smart #define BGS_GUARD_ERR_SHIFT		0
375281301a9bSJames Smart 	uint32_t bgstat;	/* word 15 - BlockGuard Status */
375381301a9bSJames Smart };
375481301a9bSJames Smart 
375581301a9bSJames Smart static inline uint32_t
375681301a9bSJames Smart lpfc_bgs_get_bidir_bg_prof(uint32_t bgstat)
375781301a9bSJames Smart {
3758bc73905aSJames Smart 	return (bgstat & BGS_BIDIR_BG_PROF_MASK) >>
375981301a9bSJames Smart 				BGS_BIDIR_BG_PROF_SHIFT;
376081301a9bSJames Smart }
376181301a9bSJames Smart 
376281301a9bSJames Smart static inline uint32_t
376381301a9bSJames Smart lpfc_bgs_get_bidir_err_cond(uint32_t bgstat)
376481301a9bSJames Smart {
3765bc73905aSJames Smart 	return (bgstat & BGS_BIDIR_ERR_COND_FLAGS_MASK) >>
376681301a9bSJames Smart 				BGS_BIDIR_ERR_COND_SHIFT;
376781301a9bSJames Smart }
376881301a9bSJames Smart 
376981301a9bSJames Smart static inline uint32_t
377081301a9bSJames Smart lpfc_bgs_get_bg_prof(uint32_t bgstat)
377181301a9bSJames Smart {
3772bc73905aSJames Smart 	return (bgstat & BGS_BG_PROFILE_MASK) >>
377381301a9bSJames Smart 				BGS_BG_PROFILE_SHIFT;
377481301a9bSJames Smart }
377581301a9bSJames Smart 
377681301a9bSJames Smart static inline uint32_t
377781301a9bSJames Smart lpfc_bgs_get_invalid_prof(uint32_t bgstat)
377881301a9bSJames Smart {
3779bc73905aSJames Smart 	return (bgstat & BGS_INVALID_PROF_MASK) >>
378081301a9bSJames Smart 				BGS_INVALID_PROF_SHIFT;
378181301a9bSJames Smart }
378281301a9bSJames Smart 
378381301a9bSJames Smart static inline uint32_t
378481301a9bSJames Smart lpfc_bgs_get_uninit_dif_block(uint32_t bgstat)
378581301a9bSJames Smart {
3786bc73905aSJames Smart 	return (bgstat & BGS_UNINIT_DIF_BLOCK_MASK) >>
378781301a9bSJames Smart 				BGS_UNINIT_DIF_BLOCK_SHIFT;
378881301a9bSJames Smart }
378981301a9bSJames Smart 
379081301a9bSJames Smart static inline uint32_t
379181301a9bSJames Smart lpfc_bgs_get_hi_water_mark_present(uint32_t bgstat)
379281301a9bSJames Smart {
3793bc73905aSJames Smart 	return (bgstat & BGS_HI_WATER_MARK_PRESENT_MASK) >>
379481301a9bSJames Smart 				BGS_HI_WATER_MARK_PRESENT_SHIFT;
379581301a9bSJames Smart }
379681301a9bSJames Smart 
379781301a9bSJames Smart static inline uint32_t
379881301a9bSJames Smart lpfc_bgs_get_reftag_err(uint32_t bgstat)
379981301a9bSJames Smart {
3800bc73905aSJames Smart 	return (bgstat & BGS_REFTAG_ERR_MASK) >>
380181301a9bSJames Smart 				BGS_REFTAG_ERR_SHIFT;
380281301a9bSJames Smart }
380381301a9bSJames Smart 
380481301a9bSJames Smart static inline uint32_t
380581301a9bSJames Smart lpfc_bgs_get_apptag_err(uint32_t bgstat)
380681301a9bSJames Smart {
3807bc73905aSJames Smart 	return (bgstat & BGS_APPTAG_ERR_MASK) >>
380881301a9bSJames Smart 				BGS_APPTAG_ERR_SHIFT;
380981301a9bSJames Smart }
381081301a9bSJames Smart 
381181301a9bSJames Smart static inline uint32_t
381281301a9bSJames Smart lpfc_bgs_get_guard_err(uint32_t bgstat)
381381301a9bSJames Smart {
3814bc73905aSJames Smart 	return (bgstat & BGS_GUARD_ERR_MASK) >>
381581301a9bSJames Smart 				BGS_GUARD_ERR_SHIFT;
381681301a9bSJames Smart }
381781301a9bSJames Smart 
381834b02dcdSJames Smart #define LPFC_EXT_DATA_BDE_COUNT 3
381934b02dcdSJames Smart struct fcp_irw_ext {
382034b02dcdSJames Smart 	uint32_t	io_tag64_low;
382134b02dcdSJames Smart 	uint32_t	io_tag64_high;
382234b02dcdSJames Smart #ifdef __BIG_ENDIAN_BITFIELD
382334b02dcdSJames Smart 	uint8_t		reserved1;
382434b02dcdSJames Smart 	uint8_t		reserved2;
382534b02dcdSJames Smart 	uint8_t		reserved3;
382634b02dcdSJames Smart 	uint8_t		ebde_count;
382734b02dcdSJames Smart #else  /* __LITTLE_ENDIAN */
382834b02dcdSJames Smart 	uint8_t		ebde_count;
382934b02dcdSJames Smart 	uint8_t		reserved3;
383034b02dcdSJames Smart 	uint8_t		reserved2;
383134b02dcdSJames Smart 	uint8_t		reserved1;
383234b02dcdSJames Smart #endif
383334b02dcdSJames Smart 	uint32_t	reserved4;
383434b02dcdSJames Smart 	struct ulp_bde64 rbde;		/* response bde */
383534b02dcdSJames Smart 	struct ulp_bde64 dbde[LPFC_EXT_DATA_BDE_COUNT];	/* data BDE or BPL */
383634b02dcdSJames Smart 	uint8_t icd[32];		/* immediate command data (32 bytes) */
383734b02dcdSJames Smart };
383834b02dcdSJames Smart 
3839dea3101eS typedef struct _IOCB {	/* IOCB structure */
3840dea3101eS 	union {
3841dea3101eS 		GENERIC_RSP grsp;	/* Generic response */
3842dea3101eS 		XR_SEQ_FIELDS xrseq;	/* XMIT / BCAST / RCV_SEQUENCE cmd */
3843dea3101eS 		struct ulp_bde cont[3];	/* up to 3 continuation bdes */
3844dea3101eS 		RCV_ELS_REQ rcvels;	/* RCV_ELS_REQ template */
3845dea3101eS 		AC_XRI acxri;	/* ABORT / CLOSE_XRI template */
3846dea3101eS 		A_MXRI64 amxri;	/* abort multiple xri command overlay */
3847dea3101eS 		GET_RPI getrpi;	/* GET_RPI template */
3848dea3101eS 		FCPI_FIELDS fcpi;	/* FCP Initiator template */
3849dea3101eS 		FCPT_FIELDS fcpt;	/* FCP target template */
3850dea3101eS 
3851dea3101eS 		/* SLI-2 structures */
3852dea3101eS 
3853dea3101eS 		struct ulp_bde64 cont64[2];  /* up to 2 64 bit continuation
3854ed957684SJames Smart 					      * bde_64s */
3855dea3101eS 		ELS_REQUEST64 elsreq64;	/* ELS_REQUEST template */
3856dea3101eS 		GEN_REQUEST64 genreq64;	/* GEN_REQUEST template */
3857dea3101eS 		RCV_ELS_REQ64 rcvels64;	/* RCV_ELS_REQ template */
3858dea3101eS 		XMT_SEQ_FIELDS64 xseq64;	/* XMIT / BCAST cmd */
3859dea3101eS 		FCPI_FIELDS64 fcpi64;	/* FCP 64 bit Initiator template */
3860dea3101eS 		FCPT_FIELDS64 fcpt64;	/* FCP 64 bit target template */
386157127f15SJames Smart 		ASYNCSTAT_FIELDS asyncstat; /* async_status iocb */
386276bb24efSJames Smart 		QUE_XRI64_CX_FIELDS quexri64cx; /* que_xri64_cx fields */
38639c2face6SJames Smart 		struct rcv_seq64 rcvseq64;	/* RCV_SEQ64 and RCV_CONT64 */
3864546fc854SJames Smart 		struct sli4_bls_rsp bls_rsp; /* UNSOL ABTS BLS_RSP params */
3865dea3101eS 		uint32_t ulpWord[IOCB_WORD_SZ - 2];	/* generic 6 'words' */
3866dea3101eS 	} un;
3867dea3101eS 	union {
3868dea3101eS 		struct {
3869dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3870dea3101eS 			uint16_t ulpContext;	/* High order bits word 6 */
3871dea3101eS 			uint16_t ulpIoTag;	/* Low  order bits word 6 */
3872dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3873dea3101eS 			uint16_t ulpIoTag;	/* Low  order bits word 6 */
3874dea3101eS 			uint16_t ulpContext;	/* High order bits word 6 */
3875dea3101eS #endif
3876dea3101eS 		} t1;
3877dea3101eS 		struct {
3878dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3879dea3101eS 			uint16_t ulpContext;	/* High order bits word 6 */
3880dea3101eS 			uint16_t ulpIoTag1:2;	/* Low  order bits word 6 */
3881dea3101eS 			uint16_t ulpIoTag0:14;	/* Low  order bits word 6 */
3882dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3883dea3101eS 			uint16_t ulpIoTag0:14;	/* Low  order bits word 6 */
3884dea3101eS 			uint16_t ulpIoTag1:2;	/* Low  order bits word 6 */
3885dea3101eS 			uint16_t ulpContext;	/* High order bits word 6 */
3886dea3101eS #endif
3887dea3101eS 		} t2;
3888dea3101eS 	} un1;
3889dea3101eS #define ulpContext un1.t1.ulpContext
3890dea3101eS #define ulpIoTag   un1.t1.ulpIoTag
3891dea3101eS #define ulpIoTag0  un1.t2.ulpIoTag0
3892dea3101eS 
3893dea3101eS #ifdef __BIG_ENDIAN_BITFIELD
3894dea3101eS 	uint32_t ulpTimeout:8;
3895dea3101eS 	uint32_t ulpXS:1;
3896dea3101eS 	uint32_t ulpFCP2Rcvy:1;
3897dea3101eS 	uint32_t ulpPU:2;
3898dea3101eS 	uint32_t ulpIr:1;
3899dea3101eS 	uint32_t ulpClass:3;
3900dea3101eS 	uint32_t ulpCommand:8;
3901dea3101eS 	uint32_t ulpStatus:4;
3902dea3101eS 	uint32_t ulpBdeCount:2;
3903dea3101eS 	uint32_t ulpLe:1;
3904dea3101eS 	uint32_t ulpOwner:1;	/* Low order bit word 7 */
3905dea3101eS #else	/*  __LITTLE_ENDIAN_BITFIELD */
3906dea3101eS 	uint32_t ulpOwner:1;	/* Low order bit word 7 */
3907dea3101eS 	uint32_t ulpLe:1;
3908dea3101eS 	uint32_t ulpBdeCount:2;
3909dea3101eS 	uint32_t ulpStatus:4;
3910dea3101eS 	uint32_t ulpCommand:8;
3911dea3101eS 	uint32_t ulpClass:3;
3912dea3101eS 	uint32_t ulpIr:1;
3913dea3101eS 	uint32_t ulpPU:2;
3914dea3101eS 	uint32_t ulpFCP2Rcvy:1;
3915dea3101eS 	uint32_t ulpXS:1;
3916dea3101eS 	uint32_t ulpTimeout:8;
3917dea3101eS #endif
391892d7f7b0SJames Smart 
3919ed957684SJames Smart 	union {
3920ed957684SJames Smart 		struct rcv_sli3 rcvsli3; /* words 8 - 15 */
392176bb24efSJames Smart 
392276bb24efSJames Smart 		/* words 8-31 used for que_xri_cx iocb */
392376bb24efSJames Smart 		struct que_xri64cx_ext_fields que_xri64cx_ext_words;
392434b02dcdSJames Smart 		struct fcp_irw_ext fcp_ext;
3925ed957684SJames Smart 		uint32_t sli3Words[24]; /* 96 extra bytes for SLI-3 */
392681301a9bSJames Smart 
392781301a9bSJames Smart 		/* words 8-15 for BlockGuard */
392881301a9bSJames Smart 		struct sli3_bg_fields sli3_bg;
3929ed957684SJames Smart 	} unsli3;
3930dea3101eS 
3931ed957684SJames Smart #define ulpCt_h ulpXS
3932ed957684SJames Smart #define ulpCt_l ulpFCP2Rcvy
3933ed957684SJames Smart 
3934ed957684SJames Smart #define IOCB_FCP	   1	/* IOCB is used for FCP ELS cmds-ulpRsvByte */
3935ed957684SJames Smart #define IOCB_IP		   2	/* IOCB is used for IP ELS cmds */
3936dea3101eS #define PARM_UNUSED        0	/* PU field (Word 4) not used */
3937dea3101eS #define PARM_REL_OFF       1	/* PU field (Word 4) = R. O. */
3938dea3101eS #define PARM_READ_CHECK    2	/* PU field (Word 4) = Data Transfer Length */
393992d7f7b0SJames Smart #define PARM_NPIV_DID	   3
3940dea3101eS #define CLASS1             0	/* Class 1 */
3941dea3101eS #define CLASS2             1	/* Class 2 */
3942dea3101eS #define CLASS3             2	/* Class 3 */
3943dea3101eS #define CLASS_FCP_INTERMIX 7	/* FCP Data->Cls 1, all else->Cls 2 */
3944dea3101eS 
3945dea3101eS #define IOSTAT_SUCCESS         0x0	/* ulpStatus  - HBA defined */
3946dea3101eS #define IOSTAT_FCP_RSP_ERROR   0x1
3947dea3101eS #define IOSTAT_REMOTE_STOP     0x2
3948dea3101eS #define IOSTAT_LOCAL_REJECT    0x3
3949dea3101eS #define IOSTAT_NPORT_RJT       0x4
3950dea3101eS #define IOSTAT_FABRIC_RJT      0x5
3951dea3101eS #define IOSTAT_NPORT_BSY       0x6
3952dea3101eS #define IOSTAT_FABRIC_BSY      0x7
3953dea3101eS #define IOSTAT_INTERMED_RSP    0x8
3954dea3101eS #define IOSTAT_LS_RJT          0x9
3955dea3101eS #define IOSTAT_BA_RJT          0xA
3956dea3101eS #define IOSTAT_RSVD1           0xB
3957dea3101eS #define IOSTAT_RSVD2           0xC
3958dea3101eS #define IOSTAT_RSVD3           0xD
3959dea3101eS #define IOSTAT_RSVD4           0xE
396092d7f7b0SJames Smart #define IOSTAT_NEED_BUFFER     0xF
3961dea3101eS #define IOSTAT_DRIVER_REJECT   0x10   /* ulpStatus  - Driver defined */
3962dea3101eS #define IOSTAT_DEFAULT         0xF    /* Same as rsvd5 for now */
3963dea3101eS #define IOSTAT_CNT             0x11
3964dea3101eS 
3965dea3101eS } IOCB_t;
3966dea3101eS 
3967dea3101eS 
3968dea3101eS #define SLI1_SLIM_SIZE   (4 * 1024)
3969dea3101eS 
3970dea3101eS /* Up to 498 IOCBs will fit into 16k
3971dea3101eS  * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
3972dea3101eS  */
3973ed957684SJames Smart #define SLI2_SLIM_SIZE   (64 * 1024)
3974dea3101eS 
3975dea3101eS /* Maximum IOCBs that will fit in SLI2 slim */
3976dea3101eS #define MAX_SLI2_IOCB    498
3977ed957684SJames Smart #define MAX_SLIM_IOCB_SIZE (SLI2_SLIM_SIZE - \
39787a470277SJames Smart 			    (sizeof(MAILBOX_t) + sizeof(PCB_t) + \
39797a470277SJames Smart 			    sizeof(uint32_t) * MAILBOX_EXT_WSIZE))
3980ed957684SJames Smart 
3981ed957684SJames Smart /* HBQ entries are 4 words each = 4k */
3982ed957684SJames Smart #define LPFC_TOTAL_HBQ_SIZE (sizeof(struct lpfc_hbq_entry) *  \
3983ed957684SJames Smart 			     lpfc_sli_hbq_count())
3984dea3101eS 
3985dea3101eS struct lpfc_sli2_slim {
3986dea3101eS 	MAILBOX_t mbx;
39877a470277SJames Smart 	uint32_t  mbx_ext_words[MAILBOX_EXT_WSIZE];
3988dea3101eS 	PCB_t pcb;
3989ed957684SJames Smart 	IOCB_t IOCBs[MAX_SLIM_IOCB_SIZE];
3990dea3101eS };
3991dea3101eS 
39922e0fef85SJames Smart /*
39932e0fef85SJames Smart  * This function checks PCI device to allow special handling for LC HBAs.
39942e0fef85SJames Smart  *
39952e0fef85SJames Smart  * Parameters:
39962e0fef85SJames Smart  * device : struct pci_dev 's device field
39972e0fef85SJames Smart  *
39982e0fef85SJames Smart  * return 1 => TRUE
39992e0fef85SJames Smart  *        0 => FALSE
40002e0fef85SJames Smart  */
4001dea3101eS static inline int
4002dea3101eS lpfc_is_LC_HBA(unsigned short device)
4003dea3101eS {
4004dea3101eS 	if ((device == PCI_DEVICE_ID_TFLY) ||
4005dea3101eS 	    (device == PCI_DEVICE_ID_PFLY) ||
4006dea3101eS 	    (device == PCI_DEVICE_ID_LP101) ||
4007dea3101eS 	    (device == PCI_DEVICE_ID_BMID) ||
4008dea3101eS 	    (device == PCI_DEVICE_ID_BSMB) ||
4009dea3101eS 	    (device == PCI_DEVICE_ID_ZMID) ||
4010dea3101eS 	    (device == PCI_DEVICE_ID_ZSMB) ||
401109372820SJames Smart 	    (device == PCI_DEVICE_ID_SAT_MID) ||
401209372820SJames Smart 	    (device == PCI_DEVICE_ID_SAT_SMB) ||
4013dea3101eS 	    (device == PCI_DEVICE_ID_RFLY))
4014dea3101eS 		return 1;
4015dea3101eS 	else
4016dea3101eS 		return 0;
4017dea3101eS }
4018858c9f6cSJames Smart 
4019858c9f6cSJames Smart /*
4020858c9f6cSJames Smart  * Determine if an IOCB failed because of a link event or firmware reset.
4021858c9f6cSJames Smart  */
4022858c9f6cSJames Smart 
4023858c9f6cSJames Smart static inline int
4024858c9f6cSJames Smart lpfc_error_lost_link(IOCB_t *iocbp)
4025858c9f6cSJames Smart {
4026858c9f6cSJames Smart 	return (iocbp->ulpStatus == IOSTAT_LOCAL_REJECT &&
4027858c9f6cSJames Smart 		(iocbp->un.ulpWord[4] == IOERR_SLI_ABORTED ||
4028858c9f6cSJames Smart 		 iocbp->un.ulpWord[4] == IOERR_LINK_DOWN ||
4029858c9f6cSJames Smart 		 iocbp->un.ulpWord[4] == IOERR_SLI_DOWN));
4030858c9f6cSJames Smart }
403184774a4dSJames Smart 
403284774a4dSJames Smart #define MENLO_TRANSPORT_TYPE 0xfe
403384774a4dSJames Smart #define MENLO_CONTEXT 0
403484774a4dSJames Smart #define MENLO_PU 3
403584774a4dSJames Smart #define MENLO_TIMEOUT 30
403684774a4dSJames Smart #define SETVAR_MLOMNT 0x103107
403784774a4dSJames Smart #define SETVAR_MLORST 0x103007
4038da0436e9SJames Smart 
4039da0436e9SJames Smart #define BPL_ALIGN_SZ 8 /* 8 byte alignment for bpl and mbufs */
4040