xref: /linux/drivers/reset/reset-spacemit.c (revision 8d2b0853add1d7534dc0794e3c8e0b9e8c4ec640)
1*c479d7cfSAlex Elder // SPDX-License-Identifier: GPL-2.0-only
2*c479d7cfSAlex Elder 
3*c479d7cfSAlex Elder /* SpacemiT reset controller driver */
4*c479d7cfSAlex Elder 
5*c479d7cfSAlex Elder #include <linux/auxiliary_bus.h>
6*c479d7cfSAlex Elder #include <linux/container_of.h>
7*c479d7cfSAlex Elder #include <linux/device.h>
8*c479d7cfSAlex Elder #include <linux/module.h>
9*c479d7cfSAlex Elder #include <linux/regmap.h>
10*c479d7cfSAlex Elder #include <linux/reset-controller.h>
11*c479d7cfSAlex Elder #include <linux/types.h>
12*c479d7cfSAlex Elder 
13*c479d7cfSAlex Elder #include <soc/spacemit/k1-syscon.h>
14*c479d7cfSAlex Elder #include <dt-bindings/clock/spacemit,k1-syscon.h>
15*c479d7cfSAlex Elder 
16*c479d7cfSAlex Elder struct ccu_reset_data {
17*c479d7cfSAlex Elder 	u32 offset;
18*c479d7cfSAlex Elder 	u32 assert_mask;
19*c479d7cfSAlex Elder 	u32 deassert_mask;
20*c479d7cfSAlex Elder };
21*c479d7cfSAlex Elder 
22*c479d7cfSAlex Elder struct ccu_reset_controller_data {
23*c479d7cfSAlex Elder 	const struct ccu_reset_data *reset_data;	/* array */
24*c479d7cfSAlex Elder 	size_t count;
25*c479d7cfSAlex Elder };
26*c479d7cfSAlex Elder 
27*c479d7cfSAlex Elder struct ccu_reset_controller {
28*c479d7cfSAlex Elder 	struct reset_controller_dev rcdev;
29*c479d7cfSAlex Elder 	const struct ccu_reset_controller_data *data;
30*c479d7cfSAlex Elder 	struct regmap *regmap;
31*c479d7cfSAlex Elder };
32*c479d7cfSAlex Elder 
33*c479d7cfSAlex Elder #define RESET_DATA(_offset, _assert_mask, _deassert_mask)	\
34*c479d7cfSAlex Elder 	{							\
35*c479d7cfSAlex Elder 		.offset		= (_offset),			\
36*c479d7cfSAlex Elder 		.assert_mask	= (_assert_mask),		\
37*c479d7cfSAlex Elder 		.deassert_mask	= (_deassert_mask),		\
38*c479d7cfSAlex Elder 	}
39*c479d7cfSAlex Elder 
40*c479d7cfSAlex Elder static const struct ccu_reset_data k1_mpmu_resets[] = {
41*c479d7cfSAlex Elder 	[RESET_WDT]	= RESET_DATA(MPMU_WDTPCR,		BIT(2), 0),
42*c479d7cfSAlex Elder };
43*c479d7cfSAlex Elder 
44*c479d7cfSAlex Elder static const struct ccu_reset_controller_data k1_mpmu_reset_data = {
45*c479d7cfSAlex Elder 	.reset_data	= k1_mpmu_resets,
46*c479d7cfSAlex Elder 	.count		= ARRAY_SIZE(k1_mpmu_resets),
47*c479d7cfSAlex Elder };
48*c479d7cfSAlex Elder 
49*c479d7cfSAlex Elder static const struct ccu_reset_data k1_apbc_resets[] = {
50*c479d7cfSAlex Elder 	[RESET_UART0]	= RESET_DATA(APBC_UART1_CLK_RST,	BIT(2),	0),
51*c479d7cfSAlex Elder 	[RESET_UART2]	= RESET_DATA(APBC_UART2_CLK_RST,	BIT(2), 0),
52*c479d7cfSAlex Elder 	[RESET_GPIO]	= RESET_DATA(APBC_GPIO_CLK_RST,		BIT(2), 0),
53*c479d7cfSAlex Elder 	[RESET_PWM0]	= RESET_DATA(APBC_PWM0_CLK_RST,		BIT(2), BIT(0)),
54*c479d7cfSAlex Elder 	[RESET_PWM1]	= RESET_DATA(APBC_PWM1_CLK_RST,		BIT(2), BIT(0)),
55*c479d7cfSAlex Elder 	[RESET_PWM2]	= RESET_DATA(APBC_PWM2_CLK_RST,		BIT(2), BIT(0)),
56*c479d7cfSAlex Elder 	[RESET_PWM3]	= RESET_DATA(APBC_PWM3_CLK_RST,		BIT(2), BIT(0)),
57*c479d7cfSAlex Elder 	[RESET_PWM4]	= RESET_DATA(APBC_PWM4_CLK_RST,		BIT(2), BIT(0)),
58*c479d7cfSAlex Elder 	[RESET_PWM5]	= RESET_DATA(APBC_PWM5_CLK_RST,		BIT(2), BIT(0)),
59*c479d7cfSAlex Elder 	[RESET_PWM6]	= RESET_DATA(APBC_PWM6_CLK_RST,		BIT(2), BIT(0)),
60*c479d7cfSAlex Elder 	[RESET_PWM7]	= RESET_DATA(APBC_PWM7_CLK_RST,		BIT(2), BIT(0)),
61*c479d7cfSAlex Elder 	[RESET_PWM8]	= RESET_DATA(APBC_PWM8_CLK_RST,		BIT(2), BIT(0)),
62*c479d7cfSAlex Elder 	[RESET_PWM9]	= RESET_DATA(APBC_PWM9_CLK_RST,		BIT(2), BIT(0)),
63*c479d7cfSAlex Elder 	[RESET_PWM10]	= RESET_DATA(APBC_PWM10_CLK_RST,	BIT(2), BIT(0)),
64*c479d7cfSAlex Elder 	[RESET_PWM11]	= RESET_DATA(APBC_PWM11_CLK_RST,	BIT(2), BIT(0)),
65*c479d7cfSAlex Elder 	[RESET_PWM12]	= RESET_DATA(APBC_PWM12_CLK_RST,	BIT(2), BIT(0)),
66*c479d7cfSAlex Elder 	[RESET_PWM13]	= RESET_DATA(APBC_PWM13_CLK_RST,	BIT(2), BIT(0)),
67*c479d7cfSAlex Elder 	[RESET_PWM14]	= RESET_DATA(APBC_PWM14_CLK_RST,	BIT(2), BIT(0)),
68*c479d7cfSAlex Elder 	[RESET_PWM15]	= RESET_DATA(APBC_PWM15_CLK_RST,	BIT(2), BIT(0)),
69*c479d7cfSAlex Elder 	[RESET_PWM16]	= RESET_DATA(APBC_PWM16_CLK_RST,	BIT(2), BIT(0)),
70*c479d7cfSAlex Elder 	[RESET_PWM17]	= RESET_DATA(APBC_PWM17_CLK_RST,	BIT(2), BIT(0)),
71*c479d7cfSAlex Elder 	[RESET_PWM18]	= RESET_DATA(APBC_PWM18_CLK_RST,	BIT(2), BIT(0)),
72*c479d7cfSAlex Elder 	[RESET_PWM19]	= RESET_DATA(APBC_PWM19_CLK_RST,	BIT(2), BIT(0)),
73*c479d7cfSAlex Elder 	[RESET_SSP3]	= RESET_DATA(APBC_SSP3_CLK_RST,		BIT(2), 0),
74*c479d7cfSAlex Elder 	[RESET_UART3]	= RESET_DATA(APBC_UART3_CLK_RST,	BIT(2), 0),
75*c479d7cfSAlex Elder 	[RESET_RTC]	= RESET_DATA(APBC_RTC_CLK_RST,		BIT(2), 0),
76*c479d7cfSAlex Elder 	[RESET_TWSI0]	= RESET_DATA(APBC_TWSI0_CLK_RST,	BIT(2), 0),
77*c479d7cfSAlex Elder 	[RESET_TIMERS1]	= RESET_DATA(APBC_TIMERS1_CLK_RST,	BIT(2), 0),
78*c479d7cfSAlex Elder 	[RESET_AIB]	= RESET_DATA(APBC_AIB_CLK_RST,		BIT(2), 0),
79*c479d7cfSAlex Elder 	[RESET_TIMERS2]	= RESET_DATA(APBC_TIMERS2_CLK_RST,	BIT(2), 0),
80*c479d7cfSAlex Elder 	[RESET_ONEWIRE]	= RESET_DATA(APBC_ONEWIRE_CLK_RST,	BIT(2), 0),
81*c479d7cfSAlex Elder 	[RESET_SSPA0]	= RESET_DATA(APBC_SSPA0_CLK_RST,	BIT(2), 0),
82*c479d7cfSAlex Elder 	[RESET_SSPA1]	= RESET_DATA(APBC_SSPA1_CLK_RST,	BIT(2), 0),
83*c479d7cfSAlex Elder 	[RESET_DRO]	= RESET_DATA(APBC_DRO_CLK_RST,		BIT(2), 0),
84*c479d7cfSAlex Elder 	[RESET_IR]	= RESET_DATA(APBC_IR_CLK_RST,		BIT(2), 0),
85*c479d7cfSAlex Elder 	[RESET_TWSI1]	= RESET_DATA(APBC_TWSI1_CLK_RST,	BIT(2), 0),
86*c479d7cfSAlex Elder 	[RESET_TSEN]	= RESET_DATA(APBC_TSEN_CLK_RST,		BIT(2), 0),
87*c479d7cfSAlex Elder 	[RESET_TWSI2]	= RESET_DATA(APBC_TWSI2_CLK_RST,	BIT(2), 0),
88*c479d7cfSAlex Elder 	[RESET_TWSI4]	= RESET_DATA(APBC_TWSI4_CLK_RST,	BIT(2), 0),
89*c479d7cfSAlex Elder 	[RESET_TWSI5]	= RESET_DATA(APBC_TWSI5_CLK_RST,	BIT(2), 0),
90*c479d7cfSAlex Elder 	[RESET_TWSI6]	= RESET_DATA(APBC_TWSI6_CLK_RST,	BIT(2), 0),
91*c479d7cfSAlex Elder 	[RESET_TWSI7]	= RESET_DATA(APBC_TWSI7_CLK_RST,	BIT(2), 0),
92*c479d7cfSAlex Elder 	[RESET_TWSI8]	= RESET_DATA(APBC_TWSI8_CLK_RST,	BIT(2), 0),
93*c479d7cfSAlex Elder 	[RESET_IPC_AP2AUD] = RESET_DATA(APBC_IPC_AP2AUD_CLK_RST, BIT(2), 0),
94*c479d7cfSAlex Elder 	[RESET_UART4]	= RESET_DATA(APBC_UART4_CLK_RST,	BIT(2), 0),
95*c479d7cfSAlex Elder 	[RESET_UART5]	= RESET_DATA(APBC_UART5_CLK_RST,	BIT(2), 0),
96*c479d7cfSAlex Elder 	[RESET_UART6]	= RESET_DATA(APBC_UART6_CLK_RST,	BIT(2), 0),
97*c479d7cfSAlex Elder 	[RESET_UART7]	= RESET_DATA(APBC_UART7_CLK_RST,	BIT(2), 0),
98*c479d7cfSAlex Elder 	[RESET_UART8]	= RESET_DATA(APBC_UART8_CLK_RST,	BIT(2), 0),
99*c479d7cfSAlex Elder 	[RESET_UART9]	= RESET_DATA(APBC_UART9_CLK_RST,	BIT(2), 0),
100*c479d7cfSAlex Elder 	[RESET_CAN0]	= RESET_DATA(APBC_CAN0_CLK_RST,		BIT(2), 0),
101*c479d7cfSAlex Elder };
102*c479d7cfSAlex Elder 
103*c479d7cfSAlex Elder static const struct ccu_reset_controller_data k1_apbc_reset_data = {
104*c479d7cfSAlex Elder 	.reset_data	= k1_apbc_resets,
105*c479d7cfSAlex Elder 	.count		= ARRAY_SIZE(k1_apbc_resets),
106*c479d7cfSAlex Elder };
107*c479d7cfSAlex Elder 
108*c479d7cfSAlex Elder static const struct ccu_reset_data k1_apmu_resets[] = {
109*c479d7cfSAlex Elder 	[RESET_CCIC_4X]	= RESET_DATA(APMU_CCIC_CLK_RES_CTRL,	0, BIT(1)),
110*c479d7cfSAlex Elder 	[RESET_CCIC1_PHY] = RESET_DATA(APMU_CCIC_CLK_RES_CTRL,	0, BIT(2)),
111*c479d7cfSAlex Elder 	[RESET_SDH_AXI]	= RESET_DATA(APMU_SDH0_CLK_RES_CTRL,	0, BIT(0)),
112*c479d7cfSAlex Elder 	[RESET_SDH0]	= RESET_DATA(APMU_SDH0_CLK_RES_CTRL,	0, BIT(1)),
113*c479d7cfSAlex Elder 	[RESET_SDH1]	= RESET_DATA(APMU_SDH1_CLK_RES_CTRL,	0, BIT(1)),
114*c479d7cfSAlex Elder 	[RESET_SDH2]	= RESET_DATA(APMU_SDH2_CLK_RES_CTRL,	0, BIT(1)),
115*c479d7cfSAlex Elder 	[RESET_USBP1_AXI] = RESET_DATA(APMU_USB_CLK_RES_CTRL,	0, BIT(4)),
116*c479d7cfSAlex Elder 	[RESET_USB_AXI]	= RESET_DATA(APMU_USB_CLK_RES_CTRL,	0, BIT(0)),
117*c479d7cfSAlex Elder 	[RESET_USB30_AHB] = RESET_DATA(APMU_USB_CLK_RES_CTRL,	0, BIT(9)),
118*c479d7cfSAlex Elder 	[RESET_USB30_VCC] = RESET_DATA(APMU_USB_CLK_RES_CTRL,	0, BIT(10)),
119*c479d7cfSAlex Elder 	[RESET_USB30_PHY] = RESET_DATA(APMU_USB_CLK_RES_CTRL,	0, BIT(11)),
120*c479d7cfSAlex Elder 	[RESET_QSPI]	= RESET_DATA(APMU_QSPI_CLK_RES_CTRL,	0, BIT(1)),
121*c479d7cfSAlex Elder 	[RESET_QSPI_BUS] = RESET_DATA(APMU_QSPI_CLK_RES_CTRL,	0, BIT(0)),
122*c479d7cfSAlex Elder 	[RESET_DMA]	= RESET_DATA(APMU_DMA_CLK_RES_CTRL,	0, BIT(0)),
123*c479d7cfSAlex Elder 	[RESET_AES]	= RESET_DATA(APMU_AES_CLK_RES_CTRL,	0, BIT(4)),
124*c479d7cfSAlex Elder 	[RESET_VPU]	= RESET_DATA(APMU_VPU_CLK_RES_CTRL,	0, BIT(0)),
125*c479d7cfSAlex Elder 	[RESET_GPU]	= RESET_DATA(APMU_GPU_CLK_RES_CTRL,	0, BIT(1)),
126*c479d7cfSAlex Elder 	[RESET_EMMC]	= RESET_DATA(APMU_PMUA_EM_CLK_RES_CTRL,	0, BIT(1)),
127*c479d7cfSAlex Elder 	[RESET_EMMC_X]	= RESET_DATA(APMU_PMUA_EM_CLK_RES_CTRL,	0, BIT(0)),
128*c479d7cfSAlex Elder 	[RESET_AUDIO_SYS] = RESET_DATA(APMU_AUDIO_CLK_RES_CTRL,	0, BIT(0)),
129*c479d7cfSAlex Elder 	[RESET_AUDIO_MCU] = RESET_DATA(APMU_AUDIO_CLK_RES_CTRL, 0, BIT(2)),
130*c479d7cfSAlex Elder 	[RESET_AUDIO_APMU] = RESET_DATA(APMU_AUDIO_CLK_RES_CTRL, 0, BIT(3)),
131*c479d7cfSAlex Elder 	[RESET_HDMI]	= RESET_DATA(APMU_HDMI_CLK_RES_CTRL,	0, BIT(9)),
132*c479d7cfSAlex Elder 	[RESET_PCIE0_DBI] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_0, 0, BIT(3)),
133*c479d7cfSAlex Elder 	[RESET_PCIE0_SLAVE] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_0, 0, BIT(4)),
134*c479d7cfSAlex Elder 	[RESET_PCIE0_MASTER] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_0, 0, BIT(5)),
135*c479d7cfSAlex Elder 	[RESET_PCIE0_GLOBAL] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_0, BIT(8), 0),
136*c479d7cfSAlex Elder 	[RESET_PCIE1_DBI] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_1, 0, BIT(3)),
137*c479d7cfSAlex Elder 	[RESET_PCIE1_SLAVE] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_1, 0, BIT(4)),
138*c479d7cfSAlex Elder 	[RESET_PCIE1_MASTER] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_1, 0, BIT(5)),
139*c479d7cfSAlex Elder 	[RESET_PCIE1_GLOBAL] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_1, BIT(8), 0),
140*c479d7cfSAlex Elder 	[RESET_PCIE2_DBI] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_2, 0, BIT(3)),
141*c479d7cfSAlex Elder 	[RESET_PCIE2_SLAVE] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_2, 0, BIT(4)),
142*c479d7cfSAlex Elder 	[RESET_PCIE2_MASTER] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_2, 0, BIT(5)),
143*c479d7cfSAlex Elder 	[RESET_PCIE2_GLOBAL] = RESET_DATA(APMU_PCIE_CLK_RES_CTRL_2, BIT(8), 0),
144*c479d7cfSAlex Elder 	[RESET_EMAC0]	= RESET_DATA(APMU_EMAC0_CLK_RES_CTRL,	0, BIT(1)),
145*c479d7cfSAlex Elder 	[RESET_EMAC1]	= RESET_DATA(APMU_EMAC1_CLK_RES_CTRL,	0, BIT(1)),
146*c479d7cfSAlex Elder 	[RESET_JPG]	= RESET_DATA(APMU_JPG_CLK_RES_CTRL,	0, BIT(0)),
147*c479d7cfSAlex Elder 	[RESET_CCIC2PHY] = RESET_DATA(APMU_CSI_CCIC2_CLK_RES_CTRL, 0, BIT(2)),
148*c479d7cfSAlex Elder 	[RESET_CCIC3PHY] = RESET_DATA(APMU_CSI_CCIC2_CLK_RES_CTRL, 0, BIT(29)),
149*c479d7cfSAlex Elder 	[RESET_CSI]	= RESET_DATA(APMU_CSI_CCIC2_CLK_RES_CTRL, 0, BIT(1)),
150*c479d7cfSAlex Elder 	[RESET_ISP]	= RESET_DATA(APMU_ISP_CLK_RES_CTRL,	0, BIT(0)),
151*c479d7cfSAlex Elder 	[RESET_ISP_CPP]	= RESET_DATA(APMU_ISP_CLK_RES_CTRL,	0, BIT(27)),
152*c479d7cfSAlex Elder 	[RESET_ISP_BUS]	= RESET_DATA(APMU_ISP_CLK_RES_CTRL,	0, BIT(3)),
153*c479d7cfSAlex Elder 	[RESET_ISP_CI]	= RESET_DATA(APMU_ISP_CLK_RES_CTRL,	0, BIT(16)),
154*c479d7cfSAlex Elder 	[RESET_DPU_MCLK] = RESET_DATA(APMU_LCD_CLK_RES_CTRL2,	0, BIT(9)),
155*c479d7cfSAlex Elder 	[RESET_DPU_ESC]	= RESET_DATA(APMU_LCD_CLK_RES_CTRL1,	0, BIT(3)),
156*c479d7cfSAlex Elder 	[RESET_DPU_HCLK] = RESET_DATA(APMU_LCD_CLK_RES_CTRL1,	0, BIT(4)),
157*c479d7cfSAlex Elder 	[RESET_DPU_SPIBUS] = RESET_DATA(APMU_LCD_SPI_CLK_RES_CTRL, 0, BIT(4)),
158*c479d7cfSAlex Elder 	[RESET_DPU_SPI_HBUS] = RESET_DATA(APMU_LCD_SPI_CLK_RES_CTRL, 0, BIT(2)),
159*c479d7cfSAlex Elder 	[RESET_V2D]	= RESET_DATA(APMU_LCD_CLK_RES_CTRL1,	0, BIT(27)),
160*c479d7cfSAlex Elder 	[RESET_MIPI]	= RESET_DATA(APMU_LCD_CLK_RES_CTRL1,	0, BIT(15)),
161*c479d7cfSAlex Elder 	[RESET_MC]	= RESET_DATA(APMU_PMUA_MC_CTRL,		0, BIT(0)),
162*c479d7cfSAlex Elder };
163*c479d7cfSAlex Elder 
164*c479d7cfSAlex Elder static const struct ccu_reset_controller_data k1_apmu_reset_data = {
165*c479d7cfSAlex Elder 	.reset_data	= k1_apmu_resets,
166*c479d7cfSAlex Elder 	.count		= ARRAY_SIZE(k1_apmu_resets),
167*c479d7cfSAlex Elder };
168*c479d7cfSAlex Elder 
169*c479d7cfSAlex Elder static const struct ccu_reset_data k1_rcpu_resets[] = {
170*c479d7cfSAlex Elder 	[RESET_RCPU_SSP0]	= RESET_DATA(RCPU_SSP0_CLK_RST,	0, BIT(0)),
171*c479d7cfSAlex Elder 	[RESET_RCPU_I2C0]	= RESET_DATA(RCPU_I2C0_CLK_RST,	0, BIT(0)),
172*c479d7cfSAlex Elder 	[RESET_RCPU_UART1]	= RESET_DATA(RCPU_UART1_CLK_RST, 0, BIT(0)),
173*c479d7cfSAlex Elder 	[RESET_RCPU_IR]		= RESET_DATA(RCPU_CAN_CLK_RST,	0, BIT(0)),
174*c479d7cfSAlex Elder 	[RESET_RCPU_CAN]	= RESET_DATA(RCPU_IR_CLK_RST,	0, BIT(0)),
175*c479d7cfSAlex Elder 	[RESET_RCPU_UART0]	= RESET_DATA(RCPU_UART0_CLK_RST, 0, BIT(0)),
176*c479d7cfSAlex Elder 	[RESET_RCPU_HDMI_AUDIO]	= RESET_DATA(AUDIO_HDMI_CLK_CTRL, 0, BIT(0)),
177*c479d7cfSAlex Elder };
178*c479d7cfSAlex Elder 
179*c479d7cfSAlex Elder static const struct ccu_reset_controller_data k1_rcpu_reset_data = {
180*c479d7cfSAlex Elder 	.reset_data	= k1_rcpu_resets,
181*c479d7cfSAlex Elder 	.count		= ARRAY_SIZE(k1_rcpu_resets),
182*c479d7cfSAlex Elder };
183*c479d7cfSAlex Elder 
184*c479d7cfSAlex Elder static const struct ccu_reset_data k1_rcpu2_resets[] = {
185*c479d7cfSAlex Elder 	[RESET_RCPU2_PWM0]	= RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)),
186*c479d7cfSAlex Elder 	[RESET_RCPU2_PWM1]	= RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)),
187*c479d7cfSAlex Elder 	[RESET_RCPU2_PWM2]	= RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)),
188*c479d7cfSAlex Elder 	[RESET_RCPU2_PWM3]	= RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)),
189*c479d7cfSAlex Elder 	[RESET_RCPU2_PWM4]	= RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)),
190*c479d7cfSAlex Elder 	[RESET_RCPU2_PWM5]	= RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)),
191*c479d7cfSAlex Elder 	[RESET_RCPU2_PWM6]	= RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)),
192*c479d7cfSAlex Elder 	[RESET_RCPU2_PWM7]	= RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)),
193*c479d7cfSAlex Elder 	[RESET_RCPU2_PWM8]	= RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)),
194*c479d7cfSAlex Elder 	[RESET_RCPU2_PWM9]	= RESET_DATA(RCPU2_PWM9_CLK_RST, BIT(2), BIT(0)),
195*c479d7cfSAlex Elder };
196*c479d7cfSAlex Elder 
197*c479d7cfSAlex Elder static const struct ccu_reset_controller_data k1_rcpu2_reset_data = {
198*c479d7cfSAlex Elder 	.reset_data	= k1_rcpu2_resets,
199*c479d7cfSAlex Elder 	.count		= ARRAY_SIZE(k1_rcpu2_resets),
200*c479d7cfSAlex Elder };
201*c479d7cfSAlex Elder 
202*c479d7cfSAlex Elder static const struct ccu_reset_data k1_apbc2_resets[] = {
203*c479d7cfSAlex Elder 	[RESET_APBC2_UART1]	= RESET_DATA(APBC2_UART1_CLK_RST, BIT(2), 0),
204*c479d7cfSAlex Elder 	[RESET_APBC2_SSP2]	= RESET_DATA(APBC2_SSP2_CLK_RST, BIT(2), 0),
205*c479d7cfSAlex Elder 	[RESET_APBC2_TWSI3]	= RESET_DATA(APBC2_TWSI3_CLK_RST, BIT(2), 0),
206*c479d7cfSAlex Elder 	[RESET_APBC2_RTC]	= RESET_DATA(APBC2_RTC_CLK_RST,	BIT(2), 0),
207*c479d7cfSAlex Elder 	[RESET_APBC2_TIMERS0]	= RESET_DATA(APBC2_TIMERS0_CLK_RST, BIT(2), 0),
208*c479d7cfSAlex Elder 	[RESET_APBC2_KPC]	= RESET_DATA(APBC2_KPC_CLK_RST,	BIT(2), 0),
209*c479d7cfSAlex Elder 	[RESET_APBC2_GPIO]	= RESET_DATA(APBC2_GPIO_CLK_RST, BIT(2), 0),
210*c479d7cfSAlex Elder };
211*c479d7cfSAlex Elder 
212*c479d7cfSAlex Elder static const struct ccu_reset_controller_data k1_apbc2_reset_data = {
213*c479d7cfSAlex Elder 	.reset_data	= k1_apbc2_resets,
214*c479d7cfSAlex Elder 	.count		= ARRAY_SIZE(k1_apbc2_resets),
215*c479d7cfSAlex Elder };
216*c479d7cfSAlex Elder 
217*c479d7cfSAlex Elder static int spacemit_reset_update(struct reset_controller_dev *rcdev,
218*c479d7cfSAlex Elder 				 unsigned long id, bool assert)
219*c479d7cfSAlex Elder {
220*c479d7cfSAlex Elder 	struct ccu_reset_controller *controller;
221*c479d7cfSAlex Elder 	const struct ccu_reset_data *data;
222*c479d7cfSAlex Elder 	u32 mask;
223*c479d7cfSAlex Elder 	u32 val;
224*c479d7cfSAlex Elder 
225*c479d7cfSAlex Elder 	controller = container_of(rcdev, struct ccu_reset_controller, rcdev);
226*c479d7cfSAlex Elder 	data = &controller->data->reset_data[id];
227*c479d7cfSAlex Elder 	mask = data->assert_mask | data->deassert_mask;
228*c479d7cfSAlex Elder 	val = assert ? data->assert_mask : data->deassert_mask;
229*c479d7cfSAlex Elder 
230*c479d7cfSAlex Elder 	return regmap_update_bits(controller->regmap, data->offset, mask, val);
231*c479d7cfSAlex Elder }
232*c479d7cfSAlex Elder 
233*c479d7cfSAlex Elder static int spacemit_reset_assert(struct reset_controller_dev *rcdev,
234*c479d7cfSAlex Elder 				 unsigned long id)
235*c479d7cfSAlex Elder {
236*c479d7cfSAlex Elder 	return spacemit_reset_update(rcdev, id, true);
237*c479d7cfSAlex Elder }
238*c479d7cfSAlex Elder 
239*c479d7cfSAlex Elder static int spacemit_reset_deassert(struct reset_controller_dev *rcdev,
240*c479d7cfSAlex Elder 				   unsigned long id)
241*c479d7cfSAlex Elder {
242*c479d7cfSAlex Elder 	return spacemit_reset_update(rcdev, id, false);
243*c479d7cfSAlex Elder }
244*c479d7cfSAlex Elder 
245*c479d7cfSAlex Elder static const struct reset_control_ops spacemit_reset_control_ops = {
246*c479d7cfSAlex Elder 	.assert		= spacemit_reset_assert,
247*c479d7cfSAlex Elder 	.deassert	= spacemit_reset_deassert,
248*c479d7cfSAlex Elder };
249*c479d7cfSAlex Elder 
250*c479d7cfSAlex Elder static int spacemit_reset_controller_register(struct device *dev,
251*c479d7cfSAlex Elder 					      struct ccu_reset_controller *controller)
252*c479d7cfSAlex Elder {
253*c479d7cfSAlex Elder 	struct reset_controller_dev *rcdev = &controller->rcdev;
254*c479d7cfSAlex Elder 
255*c479d7cfSAlex Elder 	rcdev->ops = &spacemit_reset_control_ops;
256*c479d7cfSAlex Elder 	rcdev->owner = THIS_MODULE;
257*c479d7cfSAlex Elder 	rcdev->of_node = dev->of_node;
258*c479d7cfSAlex Elder 	rcdev->nr_resets = controller->data->count;
259*c479d7cfSAlex Elder 
260*c479d7cfSAlex Elder 	return devm_reset_controller_register(dev, &controller->rcdev);
261*c479d7cfSAlex Elder }
262*c479d7cfSAlex Elder 
263*c479d7cfSAlex Elder static int spacemit_reset_probe(struct auxiliary_device *adev,
264*c479d7cfSAlex Elder 				const struct auxiliary_device_id *id)
265*c479d7cfSAlex Elder {
266*c479d7cfSAlex Elder 	struct spacemit_ccu_adev *rdev = to_spacemit_ccu_adev(adev);
267*c479d7cfSAlex Elder 	struct ccu_reset_controller *controller;
268*c479d7cfSAlex Elder 	struct device *dev = &adev->dev;
269*c479d7cfSAlex Elder 
270*c479d7cfSAlex Elder 	controller = devm_kzalloc(dev, sizeof(*controller), GFP_KERNEL);
271*c479d7cfSAlex Elder 	if (!controller)
272*c479d7cfSAlex Elder 		return -ENOMEM;
273*c479d7cfSAlex Elder 	controller->data = (const struct ccu_reset_controller_data *)id->driver_data;
274*c479d7cfSAlex Elder 	controller->regmap = rdev->regmap;
275*c479d7cfSAlex Elder 
276*c479d7cfSAlex Elder 	return spacemit_reset_controller_register(dev, controller);
277*c479d7cfSAlex Elder }
278*c479d7cfSAlex Elder 
279*c479d7cfSAlex Elder #define K1_AUX_DEV_ID(_unit) \
280*c479d7cfSAlex Elder 	{ \
281*c479d7cfSAlex Elder 		.name = "spacemit_ccu_k1." #_unit "-reset", \
282*c479d7cfSAlex Elder 		.driver_data = (kernel_ulong_t)&k1_ ## _unit ## _reset_data, \
283*c479d7cfSAlex Elder 	}
284*c479d7cfSAlex Elder 
285*c479d7cfSAlex Elder static const struct auxiliary_device_id spacemit_reset_ids[] = {
286*c479d7cfSAlex Elder 	K1_AUX_DEV_ID(mpmu),
287*c479d7cfSAlex Elder 	K1_AUX_DEV_ID(apbc),
288*c479d7cfSAlex Elder 	K1_AUX_DEV_ID(apmu),
289*c479d7cfSAlex Elder 	K1_AUX_DEV_ID(rcpu),
290*c479d7cfSAlex Elder 	K1_AUX_DEV_ID(rcpu2),
291*c479d7cfSAlex Elder 	K1_AUX_DEV_ID(apbc2),
292*c479d7cfSAlex Elder 	{ },
293*c479d7cfSAlex Elder };
294*c479d7cfSAlex Elder MODULE_DEVICE_TABLE(auxiliary, spacemit_reset_ids);
295*c479d7cfSAlex Elder 
296*c479d7cfSAlex Elder static struct auxiliary_driver spacemit_k1_reset_driver = {
297*c479d7cfSAlex Elder 	.probe          = spacemit_reset_probe,
298*c479d7cfSAlex Elder 	.id_table       = spacemit_reset_ids,
299*c479d7cfSAlex Elder };
300*c479d7cfSAlex Elder module_auxiliary_driver(spacemit_k1_reset_driver);
301*c479d7cfSAlex Elder 
302*c479d7cfSAlex Elder MODULE_AUTHOR("Alex Elder <elder@kernel.org>");
303*c479d7cfSAlex Elder MODULE_DESCRIPTION("SpacemiT reset controller driver");
304*c479d7cfSAlex Elder MODULE_LICENSE("GPL");
305