109e61dafSJames Morse // SPDX-License-Identifier: GPL-2.0 209e61dafSJames Morse // Copyright (C) 2025 Arm Ltd. 309e61dafSJames Morse 409e61dafSJames Morse #define pr_fmt(fmt) "%s:%s: " fmt, KBUILD_MODNAME, __func__ 509e61dafSJames Morse 609e61dafSJames Morse #include <linux/arm_mpam.h> 709e61dafSJames Morse #include <linux/cacheinfo.h> 809e61dafSJames Morse #include <linux/cpu.h> 909e61dafSJames Morse #include <linux/cpumask.h> 1009e61dafSJames Morse #include <linux/errno.h> 119d2e1a99SJames Morse #include <linux/limits.h> 1209e61dafSJames Morse #include <linux/list.h> 1380d147d2SDave Martin #include <linux/math.h> 1409e61dafSJames Morse #include <linux/printk.h> 1509e61dafSJames Morse #include <linux/rculist.h> 1609e61dafSJames Morse #include <linux/resctrl.h> 1709e61dafSJames Morse #include <linux/slab.h> 1809e61dafSJames Morse #include <linux/types.h> 191c1e2968SBen Horgan #include <linux/wait.h> 2009e61dafSJames Morse 2109e61dafSJames Morse #include <asm/mpam.h> 2209e61dafSJames Morse 2309e61dafSJames Morse #include "mpam_internal.h" 2409e61dafSJames Morse 252a3c79c6SJames Morse DECLARE_WAIT_QUEUE_HEAD(resctrl_mon_ctx_waiters); 262a3c79c6SJames Morse 2709e61dafSJames Morse /* 2809e61dafSJames Morse * The classes we've picked to map to resctrl resources, wrapped 2909e61dafSJames Morse * in with their resctrl structure. 3009e61dafSJames Morse * Class pointer may be NULL. 3109e61dafSJames Morse */ 3209e61dafSJames Morse static struct mpam_resctrl_res mpam_resctrl_controls[RDT_NUM_RESOURCES]; 3309e61dafSJames Morse 3409e61dafSJames Morse #define for_each_mpam_resctrl_control(res, rid) \ 3509e61dafSJames Morse for (rid = 0, res = &mpam_resctrl_controls[rid]; \ 3609e61dafSJames Morse rid < RDT_NUM_RESOURCES; \ 3709e61dafSJames Morse rid++, res = &mpam_resctrl_controls[rid]) 3809e61dafSJames Morse 39264c2859SBen Horgan /* 40264c2859SBen Horgan * The classes we've picked to map to resctrl events. 41264c2859SBen Horgan * Resctrl believes all the worlds a Xeon, and these are all on the L3. This 42264c2859SBen Horgan * array lets us find the actual class backing the event counters. e.g. 43264c2859SBen Horgan * the only memory bandwidth counters may be on the memory controller, but to 44264c2859SBen Horgan * make use of them, we pretend they are on L3. Restrict the events considered 45264c2859SBen Horgan * to those supported by MPAM. 46264c2859SBen Horgan * Class pointer may be NULL. 47264c2859SBen Horgan */ 48264c2859SBen Horgan #define MPAM_MAX_EVENT QOS_L3_MBM_TOTAL_EVENT_ID 49264c2859SBen Horgan static struct mpam_resctrl_mon mpam_resctrl_counters[MPAM_MAX_EVENT + 1]; 50264c2859SBen Horgan 51264c2859SBen Horgan #define for_each_mpam_resctrl_mon(mon, eventid) \ 52264c2859SBen Horgan for (eventid = QOS_FIRST_EVENT, mon = &mpam_resctrl_counters[eventid]; \ 53264c2859SBen Horgan eventid <= MPAM_MAX_EVENT; \ 54264c2859SBen Horgan eventid++, mon = &mpam_resctrl_counters[eventid]) 55264c2859SBen Horgan 5609e61dafSJames Morse /* The lock for modifying resctrl's domain lists from cpuhp callbacks. */ 5709e61dafSJames Morse static DEFINE_MUTEX(domain_list_lock); 5809e61dafSJames Morse 596789fb99SJames Morse /* 606789fb99SJames Morse * MPAM emulates CDP by setting different PARTID in the I/D fields of MPAM0_EL1. 616789fb99SJames Morse * This applies globally to all traffic the CPU generates. 626789fb99SJames Morse */ 639d2e1a99SJames Morse static bool cdp_enabled; 649d2e1a99SJames Morse 651c1e2968SBen Horgan /* 661c1e2968SBen Horgan * We use cacheinfo to discover the size of the caches and their id. cacheinfo 671c1e2968SBen Horgan * populates this from a device_initcall(). mpam_resctrl_setup() must wait. 681c1e2968SBen Horgan */ 691c1e2968SBen Horgan static bool cacheinfo_ready; 701c1e2968SBen Horgan static DECLARE_WAIT_QUEUE_HEAD(wait_cacheinfo_ready); 711c1e2968SBen Horgan 7209e61dafSJames Morse bool resctrl_arch_alloc_capable(void) 7309e61dafSJames Morse { 7409e61dafSJames Morse struct mpam_resctrl_res *res; 7509e61dafSJames Morse enum resctrl_res_level rid; 7609e61dafSJames Morse 7709e61dafSJames Morse for_each_mpam_resctrl_control(res, rid) { 7809e61dafSJames Morse if (res->resctrl_res.alloc_capable) 7909e61dafSJames Morse return true; 8009e61dafSJames Morse } 8109e61dafSJames Morse 8209e61dafSJames Morse return false; 8309e61dafSJames Morse } 8409e61dafSJames Morse 85264c2859SBen Horgan bool resctrl_arch_mon_capable(void) 86264c2859SBen Horgan { 87264c2859SBen Horgan struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3]; 88264c2859SBen Horgan struct rdt_resource *l3 = &res->resctrl_res; 89264c2859SBen Horgan 90264c2859SBen Horgan /* All monitors are presented as being on the L3 cache */ 91264c2859SBen Horgan return l3->mon_capable; 92264c2859SBen Horgan } 93264c2859SBen Horgan 946789fb99SJames Morse bool resctrl_arch_get_cdp_enabled(enum resctrl_res_level rid) 956789fb99SJames Morse { 966789fb99SJames Morse return mpam_resctrl_controls[rid].cdp_enabled; 976789fb99SJames Morse } 986789fb99SJames Morse 996789fb99SJames Morse /** 1006789fb99SJames Morse * resctrl_reset_task_closids() - Reset the PARTID/PMG values for all tasks. 1016789fb99SJames Morse * 1026789fb99SJames Morse * At boot, all existing tasks use partid zero for D and I. 1036789fb99SJames Morse * To enable/disable CDP emulation, all these tasks need relabelling. 1046789fb99SJames Morse */ 1056789fb99SJames Morse static void resctrl_reset_task_closids(void) 1066789fb99SJames Morse { 1076789fb99SJames Morse struct task_struct *p, *t; 1086789fb99SJames Morse 1096789fb99SJames Morse read_lock(&tasklist_lock); 1106789fb99SJames Morse for_each_process_thread(p, t) { 1116789fb99SJames Morse resctrl_arch_set_closid_rmid(t, RESCTRL_RESERVED_CLOSID, 1126789fb99SJames Morse RESCTRL_RESERVED_RMID); 1136789fb99SJames Morse } 1146789fb99SJames Morse read_unlock(&tasklist_lock); 1156789fb99SJames Morse } 1166789fb99SJames Morse 1176789fb99SJames Morse int resctrl_arch_set_cdp_enabled(enum resctrl_res_level rid, bool enable) 1186789fb99SJames Morse { 1196789fb99SJames Morse u32 partid_i = RESCTRL_RESERVED_CLOSID, partid_d = RESCTRL_RESERVED_CLOSID; 120264c2859SBen Horgan struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3]; 121264c2859SBen Horgan struct rdt_resource *l3 = &res->resctrl_res; 1226789fb99SJames Morse int cpu; 1236789fb99SJames Morse 12401a0021fSBen Horgan if (!IS_ENABLED(CONFIG_EXPERT) && enable) { 12501a0021fSBen Horgan /* 12601a0021fSBen Horgan * If the resctrl fs is mounted more than once, sequentially, 12701a0021fSBen Horgan * then CDP can lead to the use of out of range PARTIDs. 12801a0021fSBen Horgan */ 12901a0021fSBen Horgan pr_warn("CDP not supported\n"); 13001a0021fSBen Horgan return -EOPNOTSUPP; 13101a0021fSBen Horgan } 13201a0021fSBen Horgan 13301a0021fSBen Horgan if (enable) 13401a0021fSBen Horgan pr_warn("CDP is an expert feature and may cause MPAM to malfunction.\n"); 13501a0021fSBen Horgan 1366789fb99SJames Morse /* 1376789fb99SJames Morse * resctrl_arch_set_cdp_enabled() is only called with enable set to 1386789fb99SJames Morse * false on error and unmount. 1396789fb99SJames Morse */ 1406789fb99SJames Morse cdp_enabled = enable; 1416789fb99SJames Morse mpam_resctrl_controls[rid].cdp_enabled = enable; 1426789fb99SJames Morse 143264c2859SBen Horgan if (enable) 144264c2859SBen Horgan l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx() / 2; 145264c2859SBen Horgan else 146264c2859SBen Horgan l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx(); 147264c2859SBen Horgan 1486789fb99SJames Morse /* The mbw_max feature can't hide cdp as it's a per-partid maximum. */ 1496789fb99SJames Morse if (cdp_enabled && !mpam_resctrl_controls[RDT_RESOURCE_MBA].cdp_enabled) 1506789fb99SJames Morse mpam_resctrl_controls[RDT_RESOURCE_MBA].resctrl_res.alloc_capable = false; 1516789fb99SJames Morse 1526789fb99SJames Morse if (mpam_resctrl_controls[RDT_RESOURCE_MBA].cdp_enabled && 1536789fb99SJames Morse mpam_resctrl_controls[RDT_RESOURCE_MBA].class) 1546789fb99SJames Morse mpam_resctrl_controls[RDT_RESOURCE_MBA].resctrl_res.alloc_capable = true; 1556789fb99SJames Morse 1566789fb99SJames Morse if (enable) { 1576789fb99SJames Morse if (mpam_partid_max < 1) 1586789fb99SJames Morse return -EINVAL; 1596789fb99SJames Morse 1606789fb99SJames Morse partid_d = resctrl_get_config_index(RESCTRL_RESERVED_CLOSID, CDP_DATA); 1616789fb99SJames Morse partid_i = resctrl_get_config_index(RESCTRL_RESERVED_CLOSID, CDP_CODE); 1626789fb99SJames Morse } 1636789fb99SJames Morse 1646789fb99SJames Morse mpam_set_task_partid_pmg(current, partid_d, partid_i, 0, 0); 1656789fb99SJames Morse WRITE_ONCE(arm64_mpam_global_default, mpam_get_regval(current)); 1666789fb99SJames Morse 1676789fb99SJames Morse resctrl_reset_task_closids(); 1686789fb99SJames Morse 1696789fb99SJames Morse for_each_possible_cpu(cpu) 1706789fb99SJames Morse mpam_set_cpu_defaults(cpu, partid_d, partid_i, 0, 0); 1716789fb99SJames Morse on_each_cpu(resctrl_arch_sync_cpu_closid_rmid, NULL, 1); 1726789fb99SJames Morse 1736789fb99SJames Morse return 0; 1746789fb99SJames Morse } 1756789fb99SJames Morse 1766789fb99SJames Morse static bool mpam_resctrl_hide_cdp(enum resctrl_res_level rid) 1776789fb99SJames Morse { 1786789fb99SJames Morse return cdp_enabled && !resctrl_arch_get_cdp_enabled(rid); 1796789fb99SJames Morse } 1806789fb99SJames Morse 18109e61dafSJames Morse /* 18209e61dafSJames Morse * MSC may raise an error interrupt if it sees an out or range partid/pmg, 18309e61dafSJames Morse * and go on to truncate the value. Regardless of what the hardware supports, 18409e61dafSJames Morse * only the system wide safe value is safe to use. 18509e61dafSJames Morse */ 18609e61dafSJames Morse u32 resctrl_arch_get_num_closid(struct rdt_resource *ignored) 18709e61dafSJames Morse { 18809e61dafSJames Morse return mpam_partid_max + 1; 18909e61dafSJames Morse } 19009e61dafSJames Morse 1913e9b3582SBen Horgan u32 resctrl_arch_system_num_rmid_idx(void) 1923e9b3582SBen Horgan { 1933e9b3582SBen Horgan return (mpam_pmg_max + 1) * (mpam_partid_max + 1); 1943e9b3582SBen Horgan } 1953e9b3582SBen Horgan 1963e9b3582SBen Horgan u32 resctrl_arch_rmid_idx_encode(u32 closid, u32 rmid) 1973e9b3582SBen Horgan { 1983e9b3582SBen Horgan return closid * (mpam_pmg_max + 1) + rmid; 1993e9b3582SBen Horgan } 2003e9b3582SBen Horgan 2013e9b3582SBen Horgan void resctrl_arch_rmid_idx_decode(u32 idx, u32 *closid, u32 *rmid) 2023e9b3582SBen Horgan { 2033e9b3582SBen Horgan *closid = idx / (mpam_pmg_max + 1); 2043e9b3582SBen Horgan *rmid = idx % (mpam_pmg_max + 1); 2053e9b3582SBen Horgan } 2063e9b3582SBen Horgan 2079d2e1a99SJames Morse void resctrl_arch_sched_in(struct task_struct *tsk) 2089d2e1a99SJames Morse { 2099d2e1a99SJames Morse lockdep_assert_preemption_disabled(); 2109d2e1a99SJames Morse 2119d2e1a99SJames Morse mpam_thread_switch(tsk); 2129d2e1a99SJames Morse } 2139d2e1a99SJames Morse 2149d2e1a99SJames Morse void resctrl_arch_set_cpu_default_closid_rmid(int cpu, u32 closid, u32 rmid) 2159d2e1a99SJames Morse { 2169d2e1a99SJames Morse WARN_ON_ONCE(closid > U16_MAX); 2179d2e1a99SJames Morse WARN_ON_ONCE(rmid > U8_MAX); 2189d2e1a99SJames Morse 2199d2e1a99SJames Morse if (!cdp_enabled) { 2209d2e1a99SJames Morse mpam_set_cpu_defaults(cpu, closid, closid, rmid, rmid); 2219d2e1a99SJames Morse } else { 2229d2e1a99SJames Morse /* 2239d2e1a99SJames Morse * When CDP is enabled, resctrl halves the closid range and we 2249d2e1a99SJames Morse * use odd/even partid for one closid. 2259d2e1a99SJames Morse */ 2269d2e1a99SJames Morse u32 partid_d = resctrl_get_config_index(closid, CDP_DATA); 2279d2e1a99SJames Morse u32 partid_i = resctrl_get_config_index(closid, CDP_CODE); 2289d2e1a99SJames Morse 2299d2e1a99SJames Morse mpam_set_cpu_defaults(cpu, partid_d, partid_i, rmid, rmid); 2309d2e1a99SJames Morse } 2319d2e1a99SJames Morse } 2329d2e1a99SJames Morse 2339d2e1a99SJames Morse void resctrl_arch_sync_cpu_closid_rmid(void *info) 2349d2e1a99SJames Morse { 2359d2e1a99SJames Morse struct resctrl_cpu_defaults *r = info; 2369d2e1a99SJames Morse 2379d2e1a99SJames Morse lockdep_assert_preemption_disabled(); 2389d2e1a99SJames Morse 2399d2e1a99SJames Morse if (r) { 2409d2e1a99SJames Morse resctrl_arch_set_cpu_default_closid_rmid(smp_processor_id(), 2419d2e1a99SJames Morse r->closid, r->rmid); 2429d2e1a99SJames Morse } 2439d2e1a99SJames Morse 2449d2e1a99SJames Morse resctrl_arch_sched_in(current); 2459d2e1a99SJames Morse } 2469d2e1a99SJames Morse 2479d2e1a99SJames Morse void resctrl_arch_set_closid_rmid(struct task_struct *tsk, u32 closid, u32 rmid) 2489d2e1a99SJames Morse { 2499d2e1a99SJames Morse WARN_ON_ONCE(closid > U16_MAX); 2509d2e1a99SJames Morse WARN_ON_ONCE(rmid > U8_MAX); 2519d2e1a99SJames Morse 2529d2e1a99SJames Morse if (!cdp_enabled) { 2539d2e1a99SJames Morse mpam_set_task_partid_pmg(tsk, closid, closid, rmid, rmid); 2549d2e1a99SJames Morse } else { 2559d2e1a99SJames Morse u32 partid_d = resctrl_get_config_index(closid, CDP_DATA); 2569d2e1a99SJames Morse u32 partid_i = resctrl_get_config_index(closid, CDP_CODE); 2579d2e1a99SJames Morse 2589d2e1a99SJames Morse mpam_set_task_partid_pmg(tsk, partid_d, partid_i, rmid, rmid); 2599d2e1a99SJames Morse } 2609d2e1a99SJames Morse } 2619d2e1a99SJames Morse 2626789fb99SJames Morse bool resctrl_arch_match_closid(struct task_struct *tsk, u32 closid) 2636789fb99SJames Morse { 2646789fb99SJames Morse u64 regval = mpam_get_regval(tsk); 2656789fb99SJames Morse u32 tsk_closid = FIELD_GET(MPAM0_EL1_PARTID_D, regval); 2666789fb99SJames Morse 2676789fb99SJames Morse if (cdp_enabled) 2686789fb99SJames Morse tsk_closid >>= 1; 2696789fb99SJames Morse 2706789fb99SJames Morse return tsk_closid == closid; 2716789fb99SJames Morse } 2726789fb99SJames Morse 2736789fb99SJames Morse /* The task's pmg is not unique, the partid must be considered too */ 2746789fb99SJames Morse bool resctrl_arch_match_rmid(struct task_struct *tsk, u32 closid, u32 rmid) 2756789fb99SJames Morse { 2766789fb99SJames Morse u64 regval = mpam_get_regval(tsk); 2776789fb99SJames Morse u32 tsk_closid = FIELD_GET(MPAM0_EL1_PARTID_D, regval); 2786789fb99SJames Morse u32 tsk_rmid = FIELD_GET(MPAM0_EL1_PMG_D, regval); 2796789fb99SJames Morse 2806789fb99SJames Morse if (cdp_enabled) 2816789fb99SJames Morse tsk_closid >>= 1; 2826789fb99SJames Morse 2836789fb99SJames Morse return (tsk_closid == closid) && (tsk_rmid == rmid); 2846789fb99SJames Morse } 2856789fb99SJames Morse 28609e61dafSJames Morse struct rdt_resource *resctrl_arch_get_resource(enum resctrl_res_level l) 28709e61dafSJames Morse { 28809e61dafSJames Morse if (l >= RDT_NUM_RESOURCES) 28909e61dafSJames Morse return NULL; 29009e61dafSJames Morse 29109e61dafSJames Morse return &mpam_resctrl_controls[l].resctrl_res; 29209e61dafSJames Morse } 29309e61dafSJames Morse 2942a3c79c6SJames Morse static int resctrl_arch_mon_ctx_alloc_no_wait(enum resctrl_event_id evtid) 2952a3c79c6SJames Morse { 2962a3c79c6SJames Morse struct mpam_resctrl_mon *mon = &mpam_resctrl_counters[evtid]; 2972a3c79c6SJames Morse 2982a3c79c6SJames Morse if (!mon->class) 2992a3c79c6SJames Morse return -EINVAL; 3002a3c79c6SJames Morse 3012a3c79c6SJames Morse switch (evtid) { 3022a3c79c6SJames Morse case QOS_L3_OCCUP_EVENT_ID: 3032a3c79c6SJames Morse /* With CDP, one monitor gets used for both code/data reads */ 3042a3c79c6SJames Morse return mpam_alloc_csu_mon(mon->class); 3052a3c79c6SJames Morse case QOS_L3_MBM_LOCAL_EVENT_ID: 3062a3c79c6SJames Morse case QOS_L3_MBM_TOTAL_EVENT_ID: 3072a3c79c6SJames Morse return USE_PRE_ALLOCATED; 3082a3c79c6SJames Morse default: 3092a3c79c6SJames Morse return -EOPNOTSUPP; 3102a3c79c6SJames Morse } 3112a3c79c6SJames Morse } 3122a3c79c6SJames Morse 3132a3c79c6SJames Morse void *resctrl_arch_mon_ctx_alloc(struct rdt_resource *r, 3142a3c79c6SJames Morse enum resctrl_event_id evtid) 3152a3c79c6SJames Morse { 3162a3c79c6SJames Morse DEFINE_WAIT(wait); 3172a3c79c6SJames Morse int *ret; 3182a3c79c6SJames Morse 3192a3c79c6SJames Morse ret = kmalloc_obj(*ret); 3202a3c79c6SJames Morse if (!ret) 3212a3c79c6SJames Morse return ERR_PTR(-ENOMEM); 3222a3c79c6SJames Morse 3232a3c79c6SJames Morse do { 3242a3c79c6SJames Morse prepare_to_wait(&resctrl_mon_ctx_waiters, &wait, 3252a3c79c6SJames Morse TASK_INTERRUPTIBLE); 3262a3c79c6SJames Morse *ret = resctrl_arch_mon_ctx_alloc_no_wait(evtid); 3272a3c79c6SJames Morse if (*ret == -ENOSPC) 3282a3c79c6SJames Morse schedule(); 3292a3c79c6SJames Morse } while (*ret == -ENOSPC && !signal_pending(current)); 3302a3c79c6SJames Morse finish_wait(&resctrl_mon_ctx_waiters, &wait); 3312a3c79c6SJames Morse 3322a3c79c6SJames Morse return ret; 3332a3c79c6SJames Morse } 3342a3c79c6SJames Morse 3352a3c79c6SJames Morse static void resctrl_arch_mon_ctx_free_no_wait(enum resctrl_event_id evtid, 3362a3c79c6SJames Morse u32 mon_idx) 3372a3c79c6SJames Morse { 3382a3c79c6SJames Morse struct mpam_resctrl_mon *mon = &mpam_resctrl_counters[evtid]; 3392a3c79c6SJames Morse 3402a3c79c6SJames Morse if (!mon->class) 3412a3c79c6SJames Morse return; 3422a3c79c6SJames Morse 3432a3c79c6SJames Morse if (evtid == QOS_L3_OCCUP_EVENT_ID) 3442a3c79c6SJames Morse mpam_free_csu_mon(mon->class, mon_idx); 3452a3c79c6SJames Morse 3462a3c79c6SJames Morse wake_up(&resctrl_mon_ctx_waiters); 3472a3c79c6SJames Morse } 3482a3c79c6SJames Morse 3492a3c79c6SJames Morse void resctrl_arch_mon_ctx_free(struct rdt_resource *r, 3502a3c79c6SJames Morse enum resctrl_event_id evtid, void *arch_mon_ctx) 3512a3c79c6SJames Morse { 3522a3c79c6SJames Morse u32 mon_idx = *(u32 *)arch_mon_ctx; 3532a3c79c6SJames Morse 3542a3c79c6SJames Morse kfree(arch_mon_ctx); 3552a3c79c6SJames Morse 3562a3c79c6SJames Morse resctrl_arch_mon_ctx_free_no_wait(evtid, mon_idx); 3572a3c79c6SJames Morse } 3582a3c79c6SJames Morse 359*fb56b299SJames Morse static int __read_mon(struct mpam_resctrl_mon *mon, struct mpam_component *mon_comp, 360*fb56b299SJames Morse enum mpam_device_features mon_type, 361*fb56b299SJames Morse int mon_idx, 362*fb56b299SJames Morse enum resctrl_conf_type cdp_type, u32 closid, u32 rmid, u64 *val) 363*fb56b299SJames Morse { 364*fb56b299SJames Morse struct mon_cfg cfg; 365*fb56b299SJames Morse 366*fb56b299SJames Morse if (!mpam_is_enabled()) 367*fb56b299SJames Morse return -EINVAL; 368*fb56b299SJames Morse 369*fb56b299SJames Morse /* Shift closid to account for CDP */ 370*fb56b299SJames Morse closid = resctrl_get_config_index(closid, cdp_type); 371*fb56b299SJames Morse 372*fb56b299SJames Morse if (irqs_disabled()) { 373*fb56b299SJames Morse /* Check if we can access this domain without an IPI */ 374*fb56b299SJames Morse return -EIO; 375*fb56b299SJames Morse } 376*fb56b299SJames Morse 377*fb56b299SJames Morse cfg = (struct mon_cfg) { 378*fb56b299SJames Morse .mon = mon_idx, 379*fb56b299SJames Morse .match_pmg = true, 380*fb56b299SJames Morse .partid = closid, 381*fb56b299SJames Morse .pmg = rmid, 382*fb56b299SJames Morse }; 383*fb56b299SJames Morse 384*fb56b299SJames Morse return mpam_msmon_read(mon_comp, &cfg, mon_type, val); 385*fb56b299SJames Morse } 386*fb56b299SJames Morse 387*fb56b299SJames Morse static int read_mon_cdp_safe(struct mpam_resctrl_mon *mon, struct mpam_component *mon_comp, 388*fb56b299SJames Morse enum mpam_device_features mon_type, 389*fb56b299SJames Morse int mon_idx, u32 closid, u32 rmid, u64 *val) 390*fb56b299SJames Morse { 391*fb56b299SJames Morse if (cdp_enabled) { 392*fb56b299SJames Morse u64 code_val = 0, data_val = 0; 393*fb56b299SJames Morse int err; 394*fb56b299SJames Morse 395*fb56b299SJames Morse err = __read_mon(mon, mon_comp, mon_type, mon_idx, 396*fb56b299SJames Morse CDP_CODE, closid, rmid, &code_val); 397*fb56b299SJames Morse if (err) 398*fb56b299SJames Morse return err; 399*fb56b299SJames Morse 400*fb56b299SJames Morse err = __read_mon(mon, mon_comp, mon_type, mon_idx, 401*fb56b299SJames Morse CDP_DATA, closid, rmid, &data_val); 402*fb56b299SJames Morse if (err) 403*fb56b299SJames Morse return err; 404*fb56b299SJames Morse 405*fb56b299SJames Morse *val += code_val + data_val; 406*fb56b299SJames Morse return 0; 407*fb56b299SJames Morse } 408*fb56b299SJames Morse 409*fb56b299SJames Morse return __read_mon(mon, mon_comp, mon_type, mon_idx, 410*fb56b299SJames Morse CDP_NONE, closid, rmid, val); 411*fb56b299SJames Morse } 412*fb56b299SJames Morse 413*fb56b299SJames Morse /* MBWU when not in ABMC mode (not supported), and CSU counters. */ 414*fb56b299SJames Morse int resctrl_arch_rmid_read(struct rdt_resource *r, struct rdt_domain_hdr *hdr, 415*fb56b299SJames Morse u32 closid, u32 rmid, enum resctrl_event_id eventid, 416*fb56b299SJames Morse void *arch_priv, u64 *val, void *arch_mon_ctx) 417*fb56b299SJames Morse { 418*fb56b299SJames Morse struct mpam_resctrl_dom *l3_dom; 419*fb56b299SJames Morse struct mpam_component *mon_comp; 420*fb56b299SJames Morse u32 mon_idx = *(u32 *)arch_mon_ctx; 421*fb56b299SJames Morse enum mpam_device_features mon_type; 422*fb56b299SJames Morse struct mpam_resctrl_mon *mon = &mpam_resctrl_counters[eventid]; 423*fb56b299SJames Morse 424*fb56b299SJames Morse resctrl_arch_rmid_read_context_check(); 425*fb56b299SJames Morse 426*fb56b299SJames Morse if (eventid >= QOS_NUM_EVENTS || !mon->class) 427*fb56b299SJames Morse return -EINVAL; 428*fb56b299SJames Morse 429*fb56b299SJames Morse l3_dom = container_of(hdr, struct mpam_resctrl_dom, resctrl_mon_dom.hdr); 430*fb56b299SJames Morse mon_comp = l3_dom->mon_comp[eventid]; 431*fb56b299SJames Morse 432*fb56b299SJames Morse if (eventid != QOS_L3_OCCUP_EVENT_ID) 433*fb56b299SJames Morse return -EINVAL; 434*fb56b299SJames Morse 435*fb56b299SJames Morse mon_type = mpam_feat_msmon_csu; 436*fb56b299SJames Morse 437*fb56b299SJames Morse return read_mon_cdp_safe(mon, mon_comp, mon_type, mon_idx, 438*fb56b299SJames Morse closid, rmid, val); 439*fb56b299SJames Morse } 440*fb56b299SJames Morse 44152a4edb1SJames Morse static bool cache_has_usable_cpor(struct mpam_class *class) 44252a4edb1SJames Morse { 44352a4edb1SJames Morse struct mpam_props *cprops = &class->props; 44452a4edb1SJames Morse 44552a4edb1SJames Morse if (!mpam_has_feature(mpam_feat_cpor_part, cprops)) 44652a4edb1SJames Morse return false; 44752a4edb1SJames Morse 44852a4edb1SJames Morse /* resctrl uses u32 for all bitmap configurations */ 44952a4edb1SJames Morse return class->props.cpbm_wd <= 32; 45052a4edb1SJames Morse } 45152a4edb1SJames Morse 45236528c76SJames Morse static bool mba_class_use_mbw_max(struct mpam_props *cprops) 45336528c76SJames Morse { 45436528c76SJames Morse return (mpam_has_feature(mpam_feat_mbw_max, cprops) && 45536528c76SJames Morse cprops->bwa_wd); 45636528c76SJames Morse } 45736528c76SJames Morse 45836528c76SJames Morse static bool class_has_usable_mba(struct mpam_props *cprops) 45936528c76SJames Morse { 46036528c76SJames Morse return mba_class_use_mbw_max(cprops); 46136528c76SJames Morse } 46236528c76SJames Morse 4631458c4f0SJames Morse static bool cache_has_usable_csu(struct mpam_class *class) 4641458c4f0SJames Morse { 4651458c4f0SJames Morse struct mpam_props *cprops; 4661458c4f0SJames Morse 4671458c4f0SJames Morse if (!class) 4681458c4f0SJames Morse return false; 4691458c4f0SJames Morse 4701458c4f0SJames Morse cprops = &class->props; 4711458c4f0SJames Morse 4721458c4f0SJames Morse if (!mpam_has_feature(mpam_feat_msmon_csu, cprops)) 4731458c4f0SJames Morse return false; 4741458c4f0SJames Morse 4751458c4f0SJames Morse /* 4761458c4f0SJames Morse * CSU counters settle on the value, so we can get away with 4771458c4f0SJames Morse * having only one. 4781458c4f0SJames Morse */ 4791458c4f0SJames Morse if (!cprops->num_csu_mon) 4801458c4f0SJames Morse return false; 4811458c4f0SJames Morse 4821458c4f0SJames Morse return true; 4831458c4f0SJames Morse } 4841458c4f0SJames Morse 48536528c76SJames Morse /* 48636528c76SJames Morse * Calculate the worst-case percentage change from each implemented step 48736528c76SJames Morse * in the control. 48836528c76SJames Morse */ 48936528c76SJames Morse static u32 get_mba_granularity(struct mpam_props *cprops) 49036528c76SJames Morse { 49136528c76SJames Morse if (!mba_class_use_mbw_max(cprops)) 49236528c76SJames Morse return 0; 49336528c76SJames Morse 49436528c76SJames Morse /* 49536528c76SJames Morse * bwa_wd is the number of bits implemented in the 0.xxx 49636528c76SJames Morse * fixed point fraction. 1 bit is 50%, 2 is 25% etc. 49736528c76SJames Morse */ 49836528c76SJames Morse return DIV_ROUND_UP(MAX_MBA_BW, 1 << cprops->bwa_wd); 49936528c76SJames Morse } 50036528c76SJames Morse 50180d147d2SDave Martin /* 50280d147d2SDave Martin * Each fixed-point hardware value architecturally represents a range 50380d147d2SDave Martin * of values: the full range 0% - 100% is split contiguously into 50480d147d2SDave Martin * (1 << cprops->bwa_wd) equal bands. 50580d147d2SDave Martin * 50680d147d2SDave Martin * Although the bwa_bwd fields have 6 bits the maximum valid value is 16 50780d147d2SDave Martin * as it reports the width of fields that are at most 16 bits. When 50880d147d2SDave Martin * fewer than 16 bits are valid the least significant bits are 50980d147d2SDave Martin * ignored. The implied binary point is kept between bits 15 and 16 and 51080d147d2SDave Martin * so the valid bits are leftmost. 51180d147d2SDave Martin * 51280d147d2SDave Martin * See ARM IHI0099B.a "MPAM system component specification", Section 9.3, 51380d147d2SDave Martin * "The fixed-point fractional format" for more information. 51480d147d2SDave Martin * 51580d147d2SDave Martin * Find the nearest percentage value to the upper bound of the selected band: 51680d147d2SDave Martin */ 51780d147d2SDave Martin static u32 mbw_max_to_percent(u16 mbw_max, struct mpam_props *cprops) 51880d147d2SDave Martin { 51980d147d2SDave Martin u32 val = mbw_max; 52080d147d2SDave Martin 52180d147d2SDave Martin val >>= 16 - cprops->bwa_wd; 52280d147d2SDave Martin val += 1; 52380d147d2SDave Martin val *= MAX_MBA_BW; 52480d147d2SDave Martin val = DIV_ROUND_CLOSEST(val, 1 << cprops->bwa_wd); 52580d147d2SDave Martin 52680d147d2SDave Martin return val; 52780d147d2SDave Martin } 52880d147d2SDave Martin 52980d147d2SDave Martin /* 53080d147d2SDave Martin * Find the band whose upper bound is closest to the specified percentage. 53180d147d2SDave Martin * 53280d147d2SDave Martin * A round-to-nearest policy is followed here as a balanced compromise 53380d147d2SDave Martin * between unexpected under-commit of the resource (where the total of 53480d147d2SDave Martin * a set of resource allocations after conversion is less than the 53580d147d2SDave Martin * expected total, due to rounding of the individual converted 53680d147d2SDave Martin * percentages) and over-commit (where the total of the converted 53780d147d2SDave Martin * allocations is greater than expected). 53880d147d2SDave Martin */ 53980d147d2SDave Martin static u16 percent_to_mbw_max(u8 pc, struct mpam_props *cprops) 54080d147d2SDave Martin { 54180d147d2SDave Martin u32 val = pc; 54280d147d2SDave Martin 54380d147d2SDave Martin val <<= cprops->bwa_wd; 54480d147d2SDave Martin val = DIV_ROUND_CLOSEST(val, MAX_MBA_BW); 54580d147d2SDave Martin val = max(val, 1) - 1; 54680d147d2SDave Martin val <<= 16 - cprops->bwa_wd; 54780d147d2SDave Martin 54880d147d2SDave Martin return val; 54980d147d2SDave Martin } 55080d147d2SDave Martin 55136528c76SJames Morse static u32 get_mba_min(struct mpam_props *cprops) 55236528c76SJames Morse { 55336528c76SJames Morse if (!mba_class_use_mbw_max(cprops)) { 55436528c76SJames Morse WARN_ON_ONCE(1); 55536528c76SJames Morse return 0; 55636528c76SJames Morse } 55736528c76SJames Morse 55836528c76SJames Morse return mbw_max_to_percent(0, cprops); 55936528c76SJames Morse } 56036528c76SJames Morse 56136528c76SJames Morse /* Find the L3 cache that has affinity with this CPU */ 56236528c76SJames Morse static int find_l3_equivalent_bitmask(int cpu, cpumask_var_t tmp_cpumask) 56336528c76SJames Morse { 56436528c76SJames Morse u32 cache_id = get_cpu_cacheinfo_id(cpu, 3); 56536528c76SJames Morse 56636528c76SJames Morse lockdep_assert_cpus_held(); 56736528c76SJames Morse 56836528c76SJames Morse return mpam_get_cpumask_from_cache_id(cache_id, 3, tmp_cpumask); 56936528c76SJames Morse } 57036528c76SJames Morse 57136528c76SJames Morse /* 57236528c76SJames Morse * topology_matches_l3() - Is the provided class the same shape as L3 57336528c76SJames Morse * @victim: The class we'd like to pretend is L3. 57436528c76SJames Morse * 57536528c76SJames Morse * resctrl expects all the world's a Xeon, and all counters are on the 57636528c76SJames Morse * L3. We allow some mapping counters on other classes. This requires 57736528c76SJames Morse * that the CPU->domain mapping is the same kind of shape. 57836528c76SJames Morse * 57936528c76SJames Morse * Using cacheinfo directly would make this work even if resctrl can't 58036528c76SJames Morse * use the L3 - but cacheinfo can't tell us anything about offline CPUs. 58136528c76SJames Morse * Using the L3 resctrl domain list also depends on CPUs being online. 58236528c76SJames Morse * Using the mpam_class we picked for L3 so we can use its domain list 58336528c76SJames Morse * assumes that there are MPAM controls on the L3. 58436528c76SJames Morse * Instead, this path eventually uses the mpam_get_cpumask_from_cache_id() 58536528c76SJames Morse * helper which can tell us about offline CPUs ... but getting the cache_id 58636528c76SJames Morse * to start with relies on at least one CPU per L3 cache being online at 58736528c76SJames Morse * boot. 58836528c76SJames Morse * 58936528c76SJames Morse * Walk the victim component list and compare the affinity mask with the 59036528c76SJames Morse * corresponding L3. The topology matches if each victim:component's affinity 59136528c76SJames Morse * mask is the same as the CPU's corresponding L3's. These lists/masks are 59236528c76SJames Morse * computed from firmware tables so don't change at runtime. 59336528c76SJames Morse */ 59436528c76SJames Morse static bool topology_matches_l3(struct mpam_class *victim) 59536528c76SJames Morse { 59636528c76SJames Morse int cpu, err; 59736528c76SJames Morse struct mpam_component *victim_iter; 59836528c76SJames Morse 59936528c76SJames Morse lockdep_assert_cpus_held(); 60036528c76SJames Morse 60136528c76SJames Morse cpumask_var_t __free(free_cpumask_var) tmp_cpumask = CPUMASK_VAR_NULL; 60236528c76SJames Morse if (!alloc_cpumask_var(&tmp_cpumask, GFP_KERNEL)) 60336528c76SJames Morse return false; 60436528c76SJames Morse 60536528c76SJames Morse guard(srcu)(&mpam_srcu); 60636528c76SJames Morse list_for_each_entry_srcu(victim_iter, &victim->components, class_list, 60736528c76SJames Morse srcu_read_lock_held(&mpam_srcu)) { 60836528c76SJames Morse if (cpumask_empty(&victim_iter->affinity)) { 60936528c76SJames Morse pr_debug("class %u has CPU-less component %u - can't match L3!\n", 61036528c76SJames Morse victim->level, victim_iter->comp_id); 61136528c76SJames Morse return false; 61236528c76SJames Morse } 61336528c76SJames Morse 61436528c76SJames Morse cpu = cpumask_any_and(&victim_iter->affinity, cpu_online_mask); 61536528c76SJames Morse if (WARN_ON_ONCE(cpu >= nr_cpu_ids)) 61636528c76SJames Morse return false; 61736528c76SJames Morse 61836528c76SJames Morse cpumask_clear(tmp_cpumask); 61936528c76SJames Morse err = find_l3_equivalent_bitmask(cpu, tmp_cpumask); 62036528c76SJames Morse if (err) { 62136528c76SJames Morse pr_debug("Failed to find L3's equivalent component to class %u component %u\n", 62236528c76SJames Morse victim->level, victim_iter->comp_id); 62336528c76SJames Morse return false; 62436528c76SJames Morse } 62536528c76SJames Morse 62636528c76SJames Morse /* Any differing bits in the affinity mask? */ 62736528c76SJames Morse if (!cpumask_equal(tmp_cpumask, &victim_iter->affinity)) { 62836528c76SJames Morse pr_debug("class %u component %u has Mismatched CPU mask with L3 equivalent\n" 62936528c76SJames Morse "L3:%*pbl != victim:%*pbl\n", 63036528c76SJames Morse victim->level, victim_iter->comp_id, 63136528c76SJames Morse cpumask_pr_args(tmp_cpumask), 63236528c76SJames Morse cpumask_pr_args(&victim_iter->affinity)); 63336528c76SJames Morse 63436528c76SJames Morse return false; 63536528c76SJames Morse } 63636528c76SJames Morse } 63736528c76SJames Morse 63836528c76SJames Morse return true; 63936528c76SJames Morse } 64036528c76SJames Morse 64136528c76SJames Morse /* 64236528c76SJames Morse * Test if the traffic for a class matches that at egress from the L3. For 64336528c76SJames Morse * MSC at memory controllers this is only possible if there is a single L3 64436528c76SJames Morse * as otherwise the counters at the memory can include bandwidth from the 64536528c76SJames Morse * non-local L3. 64636528c76SJames Morse */ 64736528c76SJames Morse static bool traffic_matches_l3(struct mpam_class *class) 64836528c76SJames Morse { 64936528c76SJames Morse int err, cpu; 65036528c76SJames Morse 65136528c76SJames Morse lockdep_assert_cpus_held(); 65236528c76SJames Morse 65336528c76SJames Morse if (class->type == MPAM_CLASS_CACHE && class->level == 3) 65436528c76SJames Morse return true; 65536528c76SJames Morse 65636528c76SJames Morse if (class->type == MPAM_CLASS_CACHE && class->level != 3) { 65736528c76SJames Morse pr_debug("class %u is a different cache from L3\n", class->level); 65836528c76SJames Morse return false; 65936528c76SJames Morse } 66036528c76SJames Morse 66136528c76SJames Morse if (class->type != MPAM_CLASS_MEMORY) { 66236528c76SJames Morse pr_debug("class %u is neither of type cache or memory\n", class->level); 66336528c76SJames Morse return false; 66436528c76SJames Morse } 66536528c76SJames Morse 66636528c76SJames Morse cpumask_var_t __free(free_cpumask_var) tmp_cpumask = CPUMASK_VAR_NULL; 66736528c76SJames Morse if (!alloc_cpumask_var(&tmp_cpumask, GFP_KERNEL)) { 66836528c76SJames Morse pr_debug("cpumask allocation failed\n"); 66936528c76SJames Morse return false; 67036528c76SJames Morse } 67136528c76SJames Morse 67236528c76SJames Morse cpu = cpumask_any_and(&class->affinity, cpu_online_mask); 67336528c76SJames Morse err = find_l3_equivalent_bitmask(cpu, tmp_cpumask); 67436528c76SJames Morse if (err) { 67536528c76SJames Morse pr_debug("Failed to find L3 downstream to cpu %d\n", cpu); 67636528c76SJames Morse return false; 67736528c76SJames Morse } 67836528c76SJames Morse 67936528c76SJames Morse if (!cpumask_equal(tmp_cpumask, cpu_possible_mask)) { 68036528c76SJames Morse pr_debug("There is more than one L3\n"); 68136528c76SJames Morse return false; 68236528c76SJames Morse } 68336528c76SJames Morse 68436528c76SJames Morse /* Be strict; the traffic might stop in the intermediate cache. */ 68536528c76SJames Morse if (get_cpu_cacheinfo_id(cpu, 4) != -1) { 68636528c76SJames Morse pr_debug("L3 isn't the last level of cache\n"); 68736528c76SJames Morse return false; 68836528c76SJames Morse } 68936528c76SJames Morse 69036528c76SJames Morse if (num_possible_nodes() > 1) { 69136528c76SJames Morse pr_debug("There is more than one numa node\n"); 69236528c76SJames Morse return false; 69336528c76SJames Morse } 69436528c76SJames Morse 69536528c76SJames Morse #ifdef CONFIG_HMEM_REPORTING 69636528c76SJames Morse if (node_devices[cpu_to_node(cpu)]->cache_dev) { 69736528c76SJames Morse pr_debug("There is a memory side cache\n"); 69836528c76SJames Morse return false; 69936528c76SJames Morse } 70036528c76SJames Morse #endif 70136528c76SJames Morse 70236528c76SJames Morse return true; 70336528c76SJames Morse } 70436528c76SJames Morse 70552a4edb1SJames Morse /* Test whether we can export MPAM_CLASS_CACHE:{2,3}? */ 70652a4edb1SJames Morse static void mpam_resctrl_pick_caches(void) 70752a4edb1SJames Morse { 70852a4edb1SJames Morse struct mpam_class *class; 70952a4edb1SJames Morse struct mpam_resctrl_res *res; 71052a4edb1SJames Morse 71152a4edb1SJames Morse lockdep_assert_cpus_held(); 71252a4edb1SJames Morse 71352a4edb1SJames Morse guard(srcu)(&mpam_srcu); 71452a4edb1SJames Morse list_for_each_entry_srcu(class, &mpam_classes, classes_list, 71552a4edb1SJames Morse srcu_read_lock_held(&mpam_srcu)) { 71652a4edb1SJames Morse if (class->type != MPAM_CLASS_CACHE) { 71752a4edb1SJames Morse pr_debug("class %u is not a cache\n", class->level); 71852a4edb1SJames Morse continue; 71952a4edb1SJames Morse } 72052a4edb1SJames Morse 72152a4edb1SJames Morse if (class->level != 2 && class->level != 3) { 72252a4edb1SJames Morse pr_debug("class %u is not L2 or L3\n", class->level); 72352a4edb1SJames Morse continue; 72452a4edb1SJames Morse } 72552a4edb1SJames Morse 72652a4edb1SJames Morse if (!cache_has_usable_cpor(class)) { 72752a4edb1SJames Morse pr_debug("class %u cache misses CPOR\n", class->level); 72852a4edb1SJames Morse continue; 72952a4edb1SJames Morse } 73052a4edb1SJames Morse 73152a4edb1SJames Morse if (!cpumask_equal(&class->affinity, cpu_possible_mask)) { 73252a4edb1SJames Morse pr_debug("class %u has missing CPUs, mask %*pb != %*pb\n", class->level, 73352a4edb1SJames Morse cpumask_pr_args(&class->affinity), 73452a4edb1SJames Morse cpumask_pr_args(cpu_possible_mask)); 73552a4edb1SJames Morse continue; 73652a4edb1SJames Morse } 73752a4edb1SJames Morse 73852a4edb1SJames Morse if (class->level == 2) 73952a4edb1SJames Morse res = &mpam_resctrl_controls[RDT_RESOURCE_L2]; 74052a4edb1SJames Morse else 74152a4edb1SJames Morse res = &mpam_resctrl_controls[RDT_RESOURCE_L3]; 74252a4edb1SJames Morse res->class = class; 74352a4edb1SJames Morse } 74452a4edb1SJames Morse } 74552a4edb1SJames Morse 74636528c76SJames Morse static void mpam_resctrl_pick_mba(void) 74736528c76SJames Morse { 74836528c76SJames Morse struct mpam_class *class, *candidate_class = NULL; 74936528c76SJames Morse struct mpam_resctrl_res *res; 75036528c76SJames Morse 75136528c76SJames Morse lockdep_assert_cpus_held(); 75236528c76SJames Morse 75336528c76SJames Morse guard(srcu)(&mpam_srcu); 75436528c76SJames Morse list_for_each_entry_srcu(class, &mpam_classes, classes_list, 75536528c76SJames Morse srcu_read_lock_held(&mpam_srcu)) { 75636528c76SJames Morse struct mpam_props *cprops = &class->props; 75736528c76SJames Morse 75836528c76SJames Morse if (class->level != 3 && class->type == MPAM_CLASS_CACHE) { 75936528c76SJames Morse pr_debug("class %u is a cache but not the L3\n", class->level); 76036528c76SJames Morse continue; 76136528c76SJames Morse } 76236528c76SJames Morse 76336528c76SJames Morse if (!class_has_usable_mba(cprops)) { 76436528c76SJames Morse pr_debug("class %u has no bandwidth control\n", 76536528c76SJames Morse class->level); 76636528c76SJames Morse continue; 76736528c76SJames Morse } 76836528c76SJames Morse 76936528c76SJames Morse if (!cpumask_equal(&class->affinity, cpu_possible_mask)) { 77036528c76SJames Morse pr_debug("class %u has missing CPUs\n", class->level); 77136528c76SJames Morse continue; 77236528c76SJames Morse } 77336528c76SJames Morse 77436528c76SJames Morse if (!topology_matches_l3(class)) { 77536528c76SJames Morse pr_debug("class %u topology doesn't match L3\n", 77636528c76SJames Morse class->level); 77736528c76SJames Morse continue; 77836528c76SJames Morse } 77936528c76SJames Morse 78036528c76SJames Morse if (!traffic_matches_l3(class)) { 78136528c76SJames Morse pr_debug("class %u traffic doesn't match L3 egress\n", 78236528c76SJames Morse class->level); 78336528c76SJames Morse continue; 78436528c76SJames Morse } 78536528c76SJames Morse 78636528c76SJames Morse /* 78736528c76SJames Morse * Pick a resource to be MBA that as close as possible to 78836528c76SJames Morse * the L3. mbm_total counts the bandwidth leaving the L3 78936528c76SJames Morse * cache and MBA should correspond as closely as possible 79036528c76SJames Morse * for proper operation of mba_sc. 79136528c76SJames Morse */ 79236528c76SJames Morse if (!candidate_class || class->level < candidate_class->level) 79336528c76SJames Morse candidate_class = class; 79436528c76SJames Morse } 79536528c76SJames Morse 79636528c76SJames Morse if (candidate_class) { 79736528c76SJames Morse pr_debug("selected class %u to back MBA\n", 79836528c76SJames Morse candidate_class->level); 79936528c76SJames Morse res = &mpam_resctrl_controls[RDT_RESOURCE_MBA]; 80036528c76SJames Morse res->class = candidate_class; 80136528c76SJames Morse } 80236528c76SJames Morse } 80336528c76SJames Morse 8041458c4f0SJames Morse static void counter_update_class(enum resctrl_event_id evt_id, 8051458c4f0SJames Morse struct mpam_class *class) 8061458c4f0SJames Morse { 8071458c4f0SJames Morse struct mpam_class *existing_class = mpam_resctrl_counters[evt_id].class; 8081458c4f0SJames Morse 8091458c4f0SJames Morse if (existing_class) { 8101458c4f0SJames Morse if (class->level == 3) { 8111458c4f0SJames Morse pr_debug("Existing class is L3 - L3 wins\n"); 8121458c4f0SJames Morse return; 8131458c4f0SJames Morse } 8141458c4f0SJames Morse 8151458c4f0SJames Morse if (existing_class->level < class->level) { 8161458c4f0SJames Morse pr_debug("Existing class is closer to L3, %u versus %u - closer is better\n", 8171458c4f0SJames Morse existing_class->level, class->level); 8181458c4f0SJames Morse return; 8191458c4f0SJames Morse } 8201458c4f0SJames Morse } 8211458c4f0SJames Morse 8221458c4f0SJames Morse mpam_resctrl_counters[evt_id].class = class; 8231458c4f0SJames Morse } 8241458c4f0SJames Morse 8251458c4f0SJames Morse static void mpam_resctrl_pick_counters(void) 8261458c4f0SJames Morse { 8271458c4f0SJames Morse struct mpam_class *class; 8281458c4f0SJames Morse 8291458c4f0SJames Morse lockdep_assert_cpus_held(); 8301458c4f0SJames Morse 8311458c4f0SJames Morse guard(srcu)(&mpam_srcu); 8321458c4f0SJames Morse list_for_each_entry_srcu(class, &mpam_classes, classes_list, 8331458c4f0SJames Morse srcu_read_lock_held(&mpam_srcu)) { 8341458c4f0SJames Morse /* The name of the resource is L3... */ 8351458c4f0SJames Morse if (class->type == MPAM_CLASS_CACHE && class->level != 3) { 8361458c4f0SJames Morse pr_debug("class %u is a cache but not the L3", class->level); 8371458c4f0SJames Morse continue; 8381458c4f0SJames Morse } 8391458c4f0SJames Morse 8401458c4f0SJames Morse if (!cpumask_equal(&class->affinity, cpu_possible_mask)) { 8411458c4f0SJames Morse pr_debug("class %u does not cover all CPUs", 8421458c4f0SJames Morse class->level); 8431458c4f0SJames Morse continue; 8441458c4f0SJames Morse } 8451458c4f0SJames Morse 8461458c4f0SJames Morse if (cache_has_usable_csu(class)) { 8471458c4f0SJames Morse pr_debug("class %u has usable CSU", 8481458c4f0SJames Morse class->level); 8491458c4f0SJames Morse 8501458c4f0SJames Morse /* CSU counters only make sense on a cache. */ 8511458c4f0SJames Morse switch (class->type) { 8521458c4f0SJames Morse case MPAM_CLASS_CACHE: 8531458c4f0SJames Morse counter_update_class(QOS_L3_OCCUP_EVENT_ID, class); 8541458c4f0SJames Morse break; 8551458c4f0SJames Morse default: 8561458c4f0SJames Morse break; 8571458c4f0SJames Morse } 8581458c4f0SJames Morse } 8591458c4f0SJames Morse } 8601458c4f0SJames Morse } 8611458c4f0SJames Morse 86209e61dafSJames Morse static int mpam_resctrl_control_init(struct mpam_resctrl_res *res) 86309e61dafSJames Morse { 86452a4edb1SJames Morse struct mpam_class *class = res->class; 86536528c76SJames Morse struct mpam_props *cprops = &class->props; 86652a4edb1SJames Morse struct rdt_resource *r = &res->resctrl_res; 86752a4edb1SJames Morse 86852a4edb1SJames Morse switch (r->rid) { 86952a4edb1SJames Morse case RDT_RESOURCE_L2: 87052a4edb1SJames Morse case RDT_RESOURCE_L3: 87152a4edb1SJames Morse r->schema_fmt = RESCTRL_SCHEMA_BITMAP; 87252a4edb1SJames Morse r->cache.arch_has_sparse_bitmasks = true; 87352a4edb1SJames Morse 87452a4edb1SJames Morse r->cache.cbm_len = class->props.cpbm_wd; 87552a4edb1SJames Morse /* mpam_devices will reject empty bitmaps */ 87652a4edb1SJames Morse r->cache.min_cbm_bits = 1; 87752a4edb1SJames Morse 87852a4edb1SJames Morse if (r->rid == RDT_RESOURCE_L2) { 87952a4edb1SJames Morse r->name = "L2"; 88052a4edb1SJames Morse r->ctrl_scope = RESCTRL_L2_CACHE; 88152a4edb1SJames Morse r->cdp_capable = true; 88252a4edb1SJames Morse } else { 88352a4edb1SJames Morse r->name = "L3"; 88452a4edb1SJames Morse r->ctrl_scope = RESCTRL_L3_CACHE; 88552a4edb1SJames Morse r->cdp_capable = true; 88652a4edb1SJames Morse } 88752a4edb1SJames Morse 88852a4edb1SJames Morse /* 88952a4edb1SJames Morse * Which bits are shared with other ...things... Unknown 89052a4edb1SJames Morse * devices use partid-0 which uses all the bitmap fields. Until 89152a4edb1SJames Morse * we have configured the SMMU and GIC not to do this 'all the 89252a4edb1SJames Morse * bits' is the correct answer here. 89352a4edb1SJames Morse */ 89452a4edb1SJames Morse r->cache.shareable_bits = resctrl_get_default_ctrl(r); 89552a4edb1SJames Morse r->alloc_capable = true; 89652a4edb1SJames Morse break; 89736528c76SJames Morse case RDT_RESOURCE_MBA: 89836528c76SJames Morse r->schema_fmt = RESCTRL_SCHEMA_RANGE; 89936528c76SJames Morse r->ctrl_scope = RESCTRL_L3_CACHE; 90036528c76SJames Morse 90136528c76SJames Morse r->membw.delay_linear = true; 90236528c76SJames Morse r->membw.throttle_mode = THREAD_THROTTLE_UNDEFINED; 90336528c76SJames Morse r->membw.min_bw = get_mba_min(cprops); 90436528c76SJames Morse r->membw.max_bw = MAX_MBA_BW; 90536528c76SJames Morse r->membw.bw_gran = get_mba_granularity(cprops); 90636528c76SJames Morse 90736528c76SJames Morse r->name = "MB"; 90836528c76SJames Morse r->alloc_capable = true; 90936528c76SJames Morse break; 91052a4edb1SJames Morse default: 91152a4edb1SJames Morse return -EINVAL; 91252a4edb1SJames Morse } 91309e61dafSJames Morse 91409e61dafSJames Morse return 0; 91509e61dafSJames Morse } 91609e61dafSJames Morse 91709e61dafSJames Morse static int mpam_resctrl_pick_domain_id(int cpu, struct mpam_component *comp) 91809e61dafSJames Morse { 91909e61dafSJames Morse struct mpam_class *class = comp->class; 92009e61dafSJames Morse 92109e61dafSJames Morse if (class->type == MPAM_CLASS_CACHE) 92209e61dafSJames Morse return comp->comp_id; 92309e61dafSJames Morse 92436528c76SJames Morse if (topology_matches_l3(class)) { 92536528c76SJames Morse /* Use the corresponding L3 component ID as the domain ID */ 92636528c76SJames Morse int id = get_cpu_cacheinfo_id(cpu, 3); 92736528c76SJames Morse 92836528c76SJames Morse /* Implies topology_matches_l3() made a mistake */ 92936528c76SJames Morse if (WARN_ON_ONCE(id == -1)) 93036528c76SJames Morse return comp->comp_id; 93136528c76SJames Morse 93236528c76SJames Morse return id; 93336528c76SJames Morse } 93436528c76SJames Morse 93509e61dafSJames Morse /* Otherwise, expose the ID used by the firmware table code. */ 93609e61dafSJames Morse return comp->comp_id; 93709e61dafSJames Morse } 93809e61dafSJames Morse 939264c2859SBen Horgan static int mpam_resctrl_monitor_init(struct mpam_resctrl_mon *mon, 940264c2859SBen Horgan enum resctrl_event_id type) 941264c2859SBen Horgan { 942264c2859SBen Horgan struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3]; 943264c2859SBen Horgan struct rdt_resource *l3 = &res->resctrl_res; 944264c2859SBen Horgan 945264c2859SBen Horgan lockdep_assert_cpus_held(); 946264c2859SBen Horgan 947264c2859SBen Horgan /* 948264c2859SBen Horgan * There also needs to be an L3 cache present. 949264c2859SBen Horgan * The check just requires any online CPU and it can't go offline as we 950264c2859SBen Horgan * hold the cpu lock. 951264c2859SBen Horgan */ 952264c2859SBen Horgan if (get_cpu_cacheinfo_id(raw_smp_processor_id(), 3) == -1) 953264c2859SBen Horgan return 0; 954264c2859SBen Horgan 955264c2859SBen Horgan /* 956264c2859SBen Horgan * If there are no MPAM resources on L3, force it into existence. 957264c2859SBen Horgan * topology_matches_l3() already ensures this looks like the L3. 958264c2859SBen Horgan * The domain-ids will be fixed up by mpam_resctrl_domain_hdr_init(). 959264c2859SBen Horgan */ 960264c2859SBen Horgan if (!res->class) { 961264c2859SBen Horgan pr_warn_once("Faking L3 MSC to enable counters.\n"); 962264c2859SBen Horgan res->class = mpam_resctrl_counters[type].class; 963264c2859SBen Horgan } 964264c2859SBen Horgan 965264c2859SBen Horgan /* 966264c2859SBen Horgan * Called multiple times!, once per event type that has a 967264c2859SBen Horgan * monitoring class. 968264c2859SBen Horgan * Setting name is necessary on monitor only platforms. 969264c2859SBen Horgan */ 970264c2859SBen Horgan l3->name = "L3"; 971264c2859SBen Horgan l3->mon_scope = RESCTRL_L3_CACHE; 972264c2859SBen Horgan 973264c2859SBen Horgan /* 974264c2859SBen Horgan * num-rmid is the upper bound for the number of monitoring groups that 975264c2859SBen Horgan * can exist simultaneously, including the default monitoring group for 976264c2859SBen Horgan * each control group. Hence, advertise the whole rmid_idx space even 977264c2859SBen Horgan * though each control group has its own pmg/rmid space. Unfortunately, 978264c2859SBen Horgan * this does mean userspace needs to know the architecture to correctly 979264c2859SBen Horgan * interpret this value. 980264c2859SBen Horgan */ 981264c2859SBen Horgan l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx(); 982264c2859SBen Horgan 983264c2859SBen Horgan if (resctrl_enable_mon_event(type, false, 0, NULL)) 984264c2859SBen Horgan l3->mon_capable = true; 985264c2859SBen Horgan 986264c2859SBen Horgan return 0; 987264c2859SBen Horgan } 988264c2859SBen Horgan 98902cc6616SJames Morse u32 resctrl_arch_get_config(struct rdt_resource *r, struct rdt_ctrl_domain *d, 99002cc6616SJames Morse u32 closid, enum resctrl_conf_type type) 99102cc6616SJames Morse { 99202cc6616SJames Morse u32 partid; 99302cc6616SJames Morse struct mpam_config *cfg; 99402cc6616SJames Morse struct mpam_props *cprops; 99502cc6616SJames Morse struct mpam_resctrl_res *res; 99602cc6616SJames Morse struct mpam_resctrl_dom *dom; 99702cc6616SJames Morse enum mpam_device_features configured_by; 99802cc6616SJames Morse 99902cc6616SJames Morse lockdep_assert_cpus_held(); 100002cc6616SJames Morse 100102cc6616SJames Morse if (!mpam_is_enabled()) 100202cc6616SJames Morse return resctrl_get_default_ctrl(r); 100302cc6616SJames Morse 100402cc6616SJames Morse res = container_of(r, struct mpam_resctrl_res, resctrl_res); 100502cc6616SJames Morse dom = container_of(d, struct mpam_resctrl_dom, resctrl_ctrl_dom); 100602cc6616SJames Morse cprops = &res->class->props; 100702cc6616SJames Morse 10086789fb99SJames Morse /* 10096789fb99SJames Morse * When CDP is enabled, but the resource doesn't support it, 10106789fb99SJames Morse * the control is cloned across both partids. 10116789fb99SJames Morse * Pick one at random to read: 10126789fb99SJames Morse */ 10136789fb99SJames Morse if (mpam_resctrl_hide_cdp(r->rid)) 10146789fb99SJames Morse type = CDP_DATA; 10156789fb99SJames Morse 101602cc6616SJames Morse partid = resctrl_get_config_index(closid, type); 101702cc6616SJames Morse cfg = &dom->ctrl_comp->cfg[partid]; 101802cc6616SJames Morse 101902cc6616SJames Morse switch (r->rid) { 102002cc6616SJames Morse case RDT_RESOURCE_L2: 102102cc6616SJames Morse case RDT_RESOURCE_L3: 102202cc6616SJames Morse configured_by = mpam_feat_cpor_part; 102302cc6616SJames Morse break; 102436528c76SJames Morse case RDT_RESOURCE_MBA: 102536528c76SJames Morse if (mpam_has_feature(mpam_feat_mbw_max, cprops)) { 102636528c76SJames Morse configured_by = mpam_feat_mbw_max; 102736528c76SJames Morse break; 102836528c76SJames Morse } 102936528c76SJames Morse fallthrough; 103002cc6616SJames Morse default: 103102cc6616SJames Morse return resctrl_get_default_ctrl(r); 103202cc6616SJames Morse } 103302cc6616SJames Morse 103402cc6616SJames Morse if (!r->alloc_capable || partid >= resctrl_arch_get_num_closid(r) || 103502cc6616SJames Morse !mpam_has_feature(configured_by, cfg)) 103602cc6616SJames Morse return resctrl_get_default_ctrl(r); 103702cc6616SJames Morse 103802cc6616SJames Morse switch (configured_by) { 103902cc6616SJames Morse case mpam_feat_cpor_part: 104002cc6616SJames Morse return cfg->cpbm; 104136528c76SJames Morse case mpam_feat_mbw_max: 104236528c76SJames Morse return mbw_max_to_percent(cfg->mbw_max, cprops); 104302cc6616SJames Morse default: 104402cc6616SJames Morse return resctrl_get_default_ctrl(r); 104502cc6616SJames Morse } 104602cc6616SJames Morse } 104702cc6616SJames Morse 10489cd2b522SJames Morse int resctrl_arch_update_one(struct rdt_resource *r, struct rdt_ctrl_domain *d, 10499cd2b522SJames Morse u32 closid, enum resctrl_conf_type t, u32 cfg_val) 10509cd2b522SJames Morse { 10516789fb99SJames Morse int err; 10529cd2b522SJames Morse u32 partid; 10539cd2b522SJames Morse struct mpam_config cfg; 10549cd2b522SJames Morse struct mpam_props *cprops; 10559cd2b522SJames Morse struct mpam_resctrl_res *res; 10569cd2b522SJames Morse struct mpam_resctrl_dom *dom; 10579cd2b522SJames Morse 10589cd2b522SJames Morse lockdep_assert_cpus_held(); 10599cd2b522SJames Morse lockdep_assert_irqs_enabled(); 10609cd2b522SJames Morse 10619cd2b522SJames Morse /* 10629cd2b522SJames Morse * No need to check the CPU as mpam_apply_config() doesn't care, and 10639cd2b522SJames Morse * resctrl_arch_update_domains() relies on this. 10649cd2b522SJames Morse */ 10659cd2b522SJames Morse res = container_of(r, struct mpam_resctrl_res, resctrl_res); 10669cd2b522SJames Morse dom = container_of(d, struct mpam_resctrl_dom, resctrl_ctrl_dom); 10679cd2b522SJames Morse cprops = &res->class->props; 10689cd2b522SJames Morse 10696789fb99SJames Morse if (mpam_resctrl_hide_cdp(r->rid)) 10706789fb99SJames Morse t = CDP_DATA; 10716789fb99SJames Morse 10729cd2b522SJames Morse partid = resctrl_get_config_index(closid, t); 10739cd2b522SJames Morse if (!r->alloc_capable || partid >= resctrl_arch_get_num_closid(r)) { 10749cd2b522SJames Morse pr_debug("Not alloc capable or computed PARTID out of range\n"); 10759cd2b522SJames Morse return -EINVAL; 10769cd2b522SJames Morse } 10779cd2b522SJames Morse 10789cd2b522SJames Morse /* 10799cd2b522SJames Morse * Copy the current config to avoid clearing other resources when the 10809cd2b522SJames Morse * same component is exposed multiple times through resctrl. 10819cd2b522SJames Morse */ 10829cd2b522SJames Morse cfg = dom->ctrl_comp->cfg[partid]; 10839cd2b522SJames Morse 10849cd2b522SJames Morse switch (r->rid) { 10859cd2b522SJames Morse case RDT_RESOURCE_L2: 10869cd2b522SJames Morse case RDT_RESOURCE_L3: 10879cd2b522SJames Morse cfg.cpbm = cfg_val; 10889cd2b522SJames Morse mpam_set_feature(mpam_feat_cpor_part, &cfg); 10899cd2b522SJames Morse break; 109036528c76SJames Morse case RDT_RESOURCE_MBA: 109136528c76SJames Morse if (mpam_has_feature(mpam_feat_mbw_max, cprops)) { 109236528c76SJames Morse cfg.mbw_max = percent_to_mbw_max(cfg_val, cprops); 109336528c76SJames Morse mpam_set_feature(mpam_feat_mbw_max, &cfg); 109436528c76SJames Morse break; 109536528c76SJames Morse } 109636528c76SJames Morse fallthrough; 10979cd2b522SJames Morse default: 10989cd2b522SJames Morse return -EINVAL; 10999cd2b522SJames Morse } 11009cd2b522SJames Morse 11016789fb99SJames Morse /* 11026789fb99SJames Morse * When CDP is enabled, but the resource doesn't support it, we need to 11036789fb99SJames Morse * apply the same configuration to the other partid. 11046789fb99SJames Morse */ 11056789fb99SJames Morse if (mpam_resctrl_hide_cdp(r->rid)) { 11066789fb99SJames Morse partid = resctrl_get_config_index(closid, CDP_CODE); 11076789fb99SJames Morse err = mpam_apply_config(dom->ctrl_comp, partid, &cfg); 11086789fb99SJames Morse if (err) 11096789fb99SJames Morse return err; 11106789fb99SJames Morse 11116789fb99SJames Morse partid = resctrl_get_config_index(closid, CDP_DATA); 11126789fb99SJames Morse return mpam_apply_config(dom->ctrl_comp, partid, &cfg); 11136789fb99SJames Morse } 11146789fb99SJames Morse 11159cd2b522SJames Morse return mpam_apply_config(dom->ctrl_comp, partid, &cfg); 11169cd2b522SJames Morse } 11179cd2b522SJames Morse 11189cd2b522SJames Morse int resctrl_arch_update_domains(struct rdt_resource *r, u32 closid) 11199cd2b522SJames Morse { 11209cd2b522SJames Morse int err; 11219cd2b522SJames Morse struct rdt_ctrl_domain *d; 11229cd2b522SJames Morse 11239cd2b522SJames Morse lockdep_assert_cpus_held(); 11249cd2b522SJames Morse lockdep_assert_irqs_enabled(); 11259cd2b522SJames Morse 11269cd2b522SJames Morse list_for_each_entry_rcu(d, &r->ctrl_domains, hdr.list) { 11279cd2b522SJames Morse for (enum resctrl_conf_type t = 0; t < CDP_NUM_TYPES; t++) { 11289cd2b522SJames Morse struct resctrl_staged_config *cfg = &d->staged_config[t]; 11299cd2b522SJames Morse 11309cd2b522SJames Morse if (!cfg->have_new_ctrl) 11319cd2b522SJames Morse continue; 11329cd2b522SJames Morse 11339cd2b522SJames Morse err = resctrl_arch_update_one(r, d, closid, t, 11349cd2b522SJames Morse cfg->new_ctrl); 11359cd2b522SJames Morse if (err) 11369cd2b522SJames Morse return err; 11379cd2b522SJames Morse } 11389cd2b522SJames Morse } 11399cd2b522SJames Morse 11409cd2b522SJames Morse return 0; 11419cd2b522SJames Morse } 11429cd2b522SJames Morse 1143370d166dSJames Morse void resctrl_arch_reset_all_ctrls(struct rdt_resource *r) 1144370d166dSJames Morse { 1145370d166dSJames Morse struct mpam_resctrl_res *res; 1146370d166dSJames Morse 1147370d166dSJames Morse lockdep_assert_cpus_held(); 1148370d166dSJames Morse 1149370d166dSJames Morse if (!mpam_is_enabled()) 1150370d166dSJames Morse return; 1151370d166dSJames Morse 1152370d166dSJames Morse res = container_of(r, struct mpam_resctrl_res, resctrl_res); 1153370d166dSJames Morse mpam_reset_class_locked(res->class); 1154370d166dSJames Morse } 1155370d166dSJames Morse 115609e61dafSJames Morse static void mpam_resctrl_domain_hdr_init(int cpu, struct mpam_component *comp, 115709e61dafSJames Morse enum resctrl_res_level rid, 115809e61dafSJames Morse struct rdt_domain_hdr *hdr) 115909e61dafSJames Morse { 116009e61dafSJames Morse lockdep_assert_cpus_held(); 116109e61dafSJames Morse 116209e61dafSJames Morse INIT_LIST_HEAD(&hdr->list); 116309e61dafSJames Morse hdr->id = mpam_resctrl_pick_domain_id(cpu, comp); 116409e61dafSJames Morse hdr->rid = rid; 116509e61dafSJames Morse cpumask_set_cpu(cpu, &hdr->cpu_mask); 116609e61dafSJames Morse } 116709e61dafSJames Morse 116809e61dafSJames Morse static void mpam_resctrl_online_domain_hdr(unsigned int cpu, 116909e61dafSJames Morse struct rdt_domain_hdr *hdr) 117009e61dafSJames Morse { 117109e61dafSJames Morse lockdep_assert_cpus_held(); 117209e61dafSJames Morse 117309e61dafSJames Morse cpumask_set_cpu(cpu, &hdr->cpu_mask); 117409e61dafSJames Morse } 117509e61dafSJames Morse 117609e61dafSJames Morse /** 117709e61dafSJames Morse * mpam_resctrl_offline_domain_hdr() - Update the domain header to remove a CPU. 117809e61dafSJames Morse * @cpu: The CPU to remove from the domain. 117909e61dafSJames Morse * @hdr: The domain's header. 118009e61dafSJames Morse * 118109e61dafSJames Morse * Removes @cpu from the header mask. If this was the last CPU in the domain, 118209e61dafSJames Morse * the domain header is removed from its parent list and true is returned, 118309e61dafSJames Morse * indicating the parent structure can be freed. 118409e61dafSJames Morse * If there are other CPUs in the domain, returns false. 118509e61dafSJames Morse */ 118609e61dafSJames Morse static bool mpam_resctrl_offline_domain_hdr(unsigned int cpu, 118709e61dafSJames Morse struct rdt_domain_hdr *hdr) 118809e61dafSJames Morse { 118909e61dafSJames Morse lockdep_assert_held(&domain_list_lock); 119009e61dafSJames Morse 119109e61dafSJames Morse cpumask_clear_cpu(cpu, &hdr->cpu_mask); 119209e61dafSJames Morse if (cpumask_empty(&hdr->cpu_mask)) { 119309e61dafSJames Morse list_del_rcu(&hdr->list); 119409e61dafSJames Morse synchronize_rcu(); 119509e61dafSJames Morse return true; 119609e61dafSJames Morse } 119709e61dafSJames Morse 119809e61dafSJames Morse return false; 119909e61dafSJames Morse } 120009e61dafSJames Morse 120109e61dafSJames Morse static void mpam_resctrl_domain_insert(struct list_head *list, 120209e61dafSJames Morse struct rdt_domain_hdr *new) 120309e61dafSJames Morse { 120409e61dafSJames Morse struct rdt_domain_hdr *err; 120509e61dafSJames Morse struct list_head *pos = NULL; 120609e61dafSJames Morse 120709e61dafSJames Morse lockdep_assert_held(&domain_list_lock); 120809e61dafSJames Morse 120909e61dafSJames Morse err = resctrl_find_domain(list, new->id, &pos); 121009e61dafSJames Morse if (WARN_ON_ONCE(err)) 121109e61dafSJames Morse return; 121209e61dafSJames Morse 121309e61dafSJames Morse list_add_tail_rcu(&new->list, pos); 121409e61dafSJames Morse } 121509e61dafSJames Morse 1216264c2859SBen Horgan static struct mpam_component *find_component(struct mpam_class *class, int cpu) 1217264c2859SBen Horgan { 1218264c2859SBen Horgan struct mpam_component *comp; 1219264c2859SBen Horgan 1220264c2859SBen Horgan guard(srcu)(&mpam_srcu); 1221264c2859SBen Horgan list_for_each_entry_srcu(comp, &class->components, class_list, 1222264c2859SBen Horgan srcu_read_lock_held(&mpam_srcu)) { 1223264c2859SBen Horgan if (cpumask_test_cpu(cpu, &comp->affinity)) 1224264c2859SBen Horgan return comp; 1225264c2859SBen Horgan } 1226264c2859SBen Horgan 1227264c2859SBen Horgan return NULL; 1228264c2859SBen Horgan } 1229264c2859SBen Horgan 123009e61dafSJames Morse static struct mpam_resctrl_dom * 123109e61dafSJames Morse mpam_resctrl_alloc_domain(unsigned int cpu, struct mpam_resctrl_res *res) 123209e61dafSJames Morse { 123309e61dafSJames Morse int err; 123409e61dafSJames Morse struct mpam_resctrl_dom *dom; 1235264c2859SBen Horgan struct rdt_l3_mon_domain *mon_d; 123609e61dafSJames Morse struct rdt_ctrl_domain *ctrl_d; 123709e61dafSJames Morse struct mpam_class *class = res->class; 123809e61dafSJames Morse struct mpam_component *comp_iter, *ctrl_comp; 123909e61dafSJames Morse struct rdt_resource *r = &res->resctrl_res; 124009e61dafSJames Morse 124109e61dafSJames Morse lockdep_assert_held(&domain_list_lock); 124209e61dafSJames Morse 124309e61dafSJames Morse ctrl_comp = NULL; 124409e61dafSJames Morse guard(srcu)(&mpam_srcu); 124509e61dafSJames Morse list_for_each_entry_srcu(comp_iter, &class->components, class_list, 124609e61dafSJames Morse srcu_read_lock_held(&mpam_srcu)) { 124709e61dafSJames Morse if (cpumask_test_cpu(cpu, &comp_iter->affinity)) { 124809e61dafSJames Morse ctrl_comp = comp_iter; 124909e61dafSJames Morse break; 125009e61dafSJames Morse } 125109e61dafSJames Morse } 125209e61dafSJames Morse 125309e61dafSJames Morse /* class has no component for this CPU */ 125409e61dafSJames Morse if (WARN_ON_ONCE(!ctrl_comp)) 125509e61dafSJames Morse return ERR_PTR(-EINVAL); 125609e61dafSJames Morse 125709e61dafSJames Morse dom = kzalloc_node(sizeof(*dom), GFP_KERNEL, cpu_to_node(cpu)); 125809e61dafSJames Morse if (!dom) 125909e61dafSJames Morse return ERR_PTR(-ENOMEM); 126009e61dafSJames Morse 126109e61dafSJames Morse if (r->alloc_capable) { 126209e61dafSJames Morse dom->ctrl_comp = ctrl_comp; 126309e61dafSJames Morse 126409e61dafSJames Morse ctrl_d = &dom->resctrl_ctrl_dom; 126509e61dafSJames Morse mpam_resctrl_domain_hdr_init(cpu, ctrl_comp, r->rid, &ctrl_d->hdr); 126609e61dafSJames Morse ctrl_d->hdr.type = RESCTRL_CTRL_DOMAIN; 126709e61dafSJames Morse err = resctrl_online_ctrl_domain(r, ctrl_d); 126809e61dafSJames Morse if (err) 126909e61dafSJames Morse goto free_domain; 127009e61dafSJames Morse 127109e61dafSJames Morse mpam_resctrl_domain_insert(&r->ctrl_domains, &ctrl_d->hdr); 127209e61dafSJames Morse } else { 127309e61dafSJames Morse pr_debug("Skipped control domain online - no controls\n"); 127409e61dafSJames Morse } 1275264c2859SBen Horgan 1276264c2859SBen Horgan if (r->mon_capable) { 1277264c2859SBen Horgan struct mpam_component *any_mon_comp; 1278264c2859SBen Horgan struct mpam_resctrl_mon *mon; 1279264c2859SBen Horgan enum resctrl_event_id eventid; 1280264c2859SBen Horgan 1281264c2859SBen Horgan /* 1282264c2859SBen Horgan * Even if the monitor domain is backed by a different 1283264c2859SBen Horgan * component, the L3 component IDs need to be used... only 1284264c2859SBen Horgan * there may be no ctrl_comp for the L3. 1285264c2859SBen Horgan * Search each event's class list for a component with 1286264c2859SBen Horgan * overlapping CPUs and set up the dom->mon_comp array. 1287264c2859SBen Horgan */ 1288264c2859SBen Horgan 1289264c2859SBen Horgan for_each_mpam_resctrl_mon(mon, eventid) { 1290264c2859SBen Horgan struct mpam_component *mon_comp; 1291264c2859SBen Horgan 1292264c2859SBen Horgan if (!mon->class) 1293264c2859SBen Horgan continue; // dummy resource 1294264c2859SBen Horgan 1295264c2859SBen Horgan mon_comp = find_component(mon->class, cpu); 1296264c2859SBen Horgan dom->mon_comp[eventid] = mon_comp; 1297264c2859SBen Horgan if (mon_comp) 1298264c2859SBen Horgan any_mon_comp = mon_comp; 1299264c2859SBen Horgan } 1300264c2859SBen Horgan if (!any_mon_comp) { 1301264c2859SBen Horgan WARN_ON_ONCE(0); 1302264c2859SBen Horgan err = -EFAULT; 1303264c2859SBen Horgan goto offline_ctrl_domain; 1304264c2859SBen Horgan } 1305264c2859SBen Horgan 1306264c2859SBen Horgan mon_d = &dom->resctrl_mon_dom; 1307264c2859SBen Horgan mpam_resctrl_domain_hdr_init(cpu, any_mon_comp, r->rid, &mon_d->hdr); 1308264c2859SBen Horgan mon_d->hdr.type = RESCTRL_MON_DOMAIN; 1309264c2859SBen Horgan err = resctrl_online_mon_domain(r, &mon_d->hdr); 1310264c2859SBen Horgan if (err) 1311264c2859SBen Horgan goto offline_ctrl_domain; 1312264c2859SBen Horgan 1313264c2859SBen Horgan mpam_resctrl_domain_insert(&r->mon_domains, &mon_d->hdr); 1314264c2859SBen Horgan } else { 1315264c2859SBen Horgan pr_debug("Skipped monitor domain online - no monitors\n"); 1316264c2859SBen Horgan } 1317264c2859SBen Horgan 131809e61dafSJames Morse return dom; 131909e61dafSJames Morse 1320264c2859SBen Horgan offline_ctrl_domain: 1321264c2859SBen Horgan if (r->alloc_capable) { 1322264c2859SBen Horgan mpam_resctrl_offline_domain_hdr(cpu, &ctrl_d->hdr); 1323264c2859SBen Horgan resctrl_offline_ctrl_domain(r, ctrl_d); 1324264c2859SBen Horgan } 132509e61dafSJames Morse free_domain: 132609e61dafSJames Morse kfree(dom); 132709e61dafSJames Morse dom = ERR_PTR(err); 132809e61dafSJames Morse 132909e61dafSJames Morse return dom; 133009e61dafSJames Morse } 133109e61dafSJames Morse 1332264c2859SBen Horgan /* 1333264c2859SBen Horgan * We know all the monitors are associated with the L3, even if there are no 1334264c2859SBen Horgan * controls and therefore no control component. Find the cache-id for the CPU 1335264c2859SBen Horgan * and use that to search for existing resctrl domains. 1336264c2859SBen Horgan * This relies on mpam_resctrl_pick_domain_id() using the L3 cache-id 1337264c2859SBen Horgan * for anything that is not a cache. 1338264c2859SBen Horgan */ 1339264c2859SBen Horgan static struct mpam_resctrl_dom *mpam_resctrl_get_mon_domain_from_cpu(int cpu) 1340264c2859SBen Horgan { 1341264c2859SBen Horgan int cache_id; 1342264c2859SBen Horgan struct mpam_resctrl_dom *dom; 1343264c2859SBen Horgan struct mpam_resctrl_res *l3 = &mpam_resctrl_controls[RDT_RESOURCE_L3]; 1344264c2859SBen Horgan 1345264c2859SBen Horgan lockdep_assert_cpus_held(); 1346264c2859SBen Horgan 1347264c2859SBen Horgan if (!l3->class) 1348264c2859SBen Horgan return NULL; 1349264c2859SBen Horgan cache_id = get_cpu_cacheinfo_id(cpu, 3); 1350264c2859SBen Horgan if (cache_id < 0) 1351264c2859SBen Horgan return NULL; 1352264c2859SBen Horgan 1353264c2859SBen Horgan list_for_each_entry_rcu(dom, &l3->resctrl_res.mon_domains, resctrl_mon_dom.hdr.list) { 1354264c2859SBen Horgan if (dom->resctrl_mon_dom.hdr.id == cache_id) 1355264c2859SBen Horgan return dom; 1356264c2859SBen Horgan } 1357264c2859SBen Horgan 1358264c2859SBen Horgan return NULL; 1359264c2859SBen Horgan } 1360264c2859SBen Horgan 136109e61dafSJames Morse static struct mpam_resctrl_dom * 136209e61dafSJames Morse mpam_resctrl_get_domain_from_cpu(int cpu, struct mpam_resctrl_res *res) 136309e61dafSJames Morse { 136409e61dafSJames Morse struct mpam_resctrl_dom *dom; 136509e61dafSJames Morse struct rdt_resource *r = &res->resctrl_res; 136609e61dafSJames Morse 136709e61dafSJames Morse lockdep_assert_cpus_held(); 136809e61dafSJames Morse 136909e61dafSJames Morse list_for_each_entry_rcu(dom, &r->ctrl_domains, resctrl_ctrl_dom.hdr.list) { 137009e61dafSJames Morse if (cpumask_test_cpu(cpu, &dom->ctrl_comp->affinity)) 137109e61dafSJames Morse return dom; 137209e61dafSJames Morse } 137309e61dafSJames Morse 1374264c2859SBen Horgan if (r->rid != RDT_RESOURCE_L3) 137509e61dafSJames Morse return NULL; 1376264c2859SBen Horgan 1377264c2859SBen Horgan /* Search the mon domain list too - needed on monitor only platforms. */ 1378264c2859SBen Horgan return mpam_resctrl_get_mon_domain_from_cpu(cpu); 137909e61dafSJames Morse } 138009e61dafSJames Morse 138109e61dafSJames Morse int mpam_resctrl_online_cpu(unsigned int cpu) 138209e61dafSJames Morse { 138309e61dafSJames Morse struct mpam_resctrl_res *res; 138409e61dafSJames Morse enum resctrl_res_level rid; 138509e61dafSJames Morse 138609e61dafSJames Morse guard(mutex)(&domain_list_lock); 138709e61dafSJames Morse for_each_mpam_resctrl_control(res, rid) { 138809e61dafSJames Morse struct mpam_resctrl_dom *dom; 138909e61dafSJames Morse struct rdt_resource *r = &res->resctrl_res; 139009e61dafSJames Morse 139109e61dafSJames Morse if (!res->class) 139209e61dafSJames Morse continue; // dummy_resource; 139309e61dafSJames Morse 139409e61dafSJames Morse dom = mpam_resctrl_get_domain_from_cpu(cpu, res); 139509e61dafSJames Morse if (!dom) { 139609e61dafSJames Morse dom = mpam_resctrl_alloc_domain(cpu, res); 139709e61dafSJames Morse if (IS_ERR(dom)) 139809e61dafSJames Morse return PTR_ERR(dom); 139909e61dafSJames Morse } else { 140009e61dafSJames Morse if (r->alloc_capable) { 140109e61dafSJames Morse struct rdt_ctrl_domain *ctrl_d = &dom->resctrl_ctrl_dom; 140209e61dafSJames Morse 140309e61dafSJames Morse mpam_resctrl_online_domain_hdr(cpu, &ctrl_d->hdr); 140409e61dafSJames Morse } 1405264c2859SBen Horgan if (r->mon_capable) { 1406264c2859SBen Horgan struct rdt_l3_mon_domain *mon_d = &dom->resctrl_mon_dom; 1407264c2859SBen Horgan 1408264c2859SBen Horgan mpam_resctrl_online_domain_hdr(cpu, &mon_d->hdr); 1409264c2859SBen Horgan } 141009e61dafSJames Morse } 141109e61dafSJames Morse } 141209e61dafSJames Morse 141309e61dafSJames Morse resctrl_online_cpu(cpu); 141409e61dafSJames Morse 141509e61dafSJames Morse return 0; 141609e61dafSJames Morse } 141709e61dafSJames Morse 141809e61dafSJames Morse void mpam_resctrl_offline_cpu(unsigned int cpu) 141909e61dafSJames Morse { 142009e61dafSJames Morse struct mpam_resctrl_res *res; 142109e61dafSJames Morse enum resctrl_res_level rid; 142209e61dafSJames Morse 142309e61dafSJames Morse resctrl_offline_cpu(cpu); 142409e61dafSJames Morse 142509e61dafSJames Morse guard(mutex)(&domain_list_lock); 142609e61dafSJames Morse for_each_mpam_resctrl_control(res, rid) { 142709e61dafSJames Morse struct mpam_resctrl_dom *dom; 1428264c2859SBen Horgan struct rdt_l3_mon_domain *mon_d; 142909e61dafSJames Morse struct rdt_ctrl_domain *ctrl_d; 1430264c2859SBen Horgan bool ctrl_dom_empty, mon_dom_empty; 143109e61dafSJames Morse struct rdt_resource *r = &res->resctrl_res; 143209e61dafSJames Morse 143309e61dafSJames Morse if (!res->class) 143409e61dafSJames Morse continue; // dummy resource 143509e61dafSJames Morse 143609e61dafSJames Morse dom = mpam_resctrl_get_domain_from_cpu(cpu, res); 143709e61dafSJames Morse if (WARN_ON_ONCE(!dom)) 143809e61dafSJames Morse continue; 143909e61dafSJames Morse 144009e61dafSJames Morse if (r->alloc_capable) { 144109e61dafSJames Morse ctrl_d = &dom->resctrl_ctrl_dom; 144209e61dafSJames Morse ctrl_dom_empty = mpam_resctrl_offline_domain_hdr(cpu, &ctrl_d->hdr); 144309e61dafSJames Morse if (ctrl_dom_empty) 144409e61dafSJames Morse resctrl_offline_ctrl_domain(&res->resctrl_res, ctrl_d); 144509e61dafSJames Morse } else { 144609e61dafSJames Morse ctrl_dom_empty = true; 144709e61dafSJames Morse } 144809e61dafSJames Morse 1449264c2859SBen Horgan if (r->mon_capable) { 1450264c2859SBen Horgan mon_d = &dom->resctrl_mon_dom; 1451264c2859SBen Horgan mon_dom_empty = mpam_resctrl_offline_domain_hdr(cpu, &mon_d->hdr); 1452264c2859SBen Horgan if (mon_dom_empty) 1453264c2859SBen Horgan resctrl_offline_mon_domain(&res->resctrl_res, &mon_d->hdr); 1454264c2859SBen Horgan } else { 1455264c2859SBen Horgan mon_dom_empty = true; 1456264c2859SBen Horgan } 1457264c2859SBen Horgan 1458264c2859SBen Horgan if (ctrl_dom_empty && mon_dom_empty) 145909e61dafSJames Morse kfree(dom); 146009e61dafSJames Morse } 146109e61dafSJames Morse } 146209e61dafSJames Morse 146309e61dafSJames Morse int mpam_resctrl_setup(void) 146409e61dafSJames Morse { 146509e61dafSJames Morse int err = 0; 146609e61dafSJames Morse struct mpam_resctrl_res *res; 146709e61dafSJames Morse enum resctrl_res_level rid; 1468264c2859SBen Horgan struct mpam_resctrl_mon *mon; 1469264c2859SBen Horgan enum resctrl_event_id eventid; 147009e61dafSJames Morse 14711c1e2968SBen Horgan wait_event(wait_cacheinfo_ready, cacheinfo_ready); 14721c1e2968SBen Horgan 147309e61dafSJames Morse cpus_read_lock(); 147409e61dafSJames Morse for_each_mpam_resctrl_control(res, rid) { 147509e61dafSJames Morse INIT_LIST_HEAD_RCU(&res->resctrl_res.ctrl_domains); 1476264c2859SBen Horgan INIT_LIST_HEAD_RCU(&res->resctrl_res.mon_domains); 147709e61dafSJames Morse res->resctrl_res.rid = rid; 147809e61dafSJames Morse } 147909e61dafSJames Morse 148052a4edb1SJames Morse /* Find some classes to use for controls */ 148152a4edb1SJames Morse mpam_resctrl_pick_caches(); 148236528c76SJames Morse mpam_resctrl_pick_mba(); 148309e61dafSJames Morse 148409e61dafSJames Morse /* Initialise the resctrl structures from the classes */ 148509e61dafSJames Morse for_each_mpam_resctrl_control(res, rid) { 148609e61dafSJames Morse if (!res->class) 148709e61dafSJames Morse continue; // dummy resource 148809e61dafSJames Morse 148909e61dafSJames Morse err = mpam_resctrl_control_init(res); 149009e61dafSJames Morse if (err) { 149109e61dafSJames Morse pr_debug("Failed to initialise rid %u\n", rid); 1492264c2859SBen Horgan goto internal_error; 149309e61dafSJames Morse } 149409e61dafSJames Morse } 1495264c2859SBen Horgan 14961458c4f0SJames Morse /* Find some classes to use for monitors */ 14971458c4f0SJames Morse mpam_resctrl_pick_counters(); 14981458c4f0SJames Morse 1499264c2859SBen Horgan for_each_mpam_resctrl_mon(mon, eventid) { 1500264c2859SBen Horgan if (!mon->class) 1501264c2859SBen Horgan continue; // dummy resource 1502264c2859SBen Horgan 1503264c2859SBen Horgan err = mpam_resctrl_monitor_init(mon, eventid); 1504264c2859SBen Horgan if (err) { 1505264c2859SBen Horgan pr_debug("Failed to initialise event %u\n", eventid); 1506264c2859SBen Horgan goto internal_error; 1507264c2859SBen Horgan } 1508264c2859SBen Horgan } 1509264c2859SBen Horgan 151009e61dafSJames Morse cpus_read_unlock(); 151109e61dafSJames Morse 1512264c2859SBen Horgan if (!resctrl_arch_alloc_capable() && !resctrl_arch_mon_capable()) { 1513264c2859SBen Horgan pr_debug("No alloc(%u) or monitor(%u) found - resctrl not supported\n", 1514264c2859SBen Horgan resctrl_arch_alloc_capable(), resctrl_arch_mon_capable()); 151509e61dafSJames Morse return -EOPNOTSUPP; 151609e61dafSJames Morse } 151709e61dafSJames Morse 151809e61dafSJames Morse /* TODO: call resctrl_init() */ 151909e61dafSJames Morse 152009e61dafSJames Morse return 0; 1521264c2859SBen Horgan 1522264c2859SBen Horgan internal_error: 1523264c2859SBen Horgan cpus_read_unlock(); 1524264c2859SBen Horgan pr_debug("Internal error %d - resctrl not supported\n", err); 1525264c2859SBen Horgan return err; 152609e61dafSJames Morse } 15271c1e2968SBen Horgan 15281c1e2968SBen Horgan static int __init __cacheinfo_ready(void) 15291c1e2968SBen Horgan { 15301c1e2968SBen Horgan cacheinfo_ready = true; 15311c1e2968SBen Horgan wake_up(&wait_cacheinfo_ready); 15321c1e2968SBen Horgan 15331c1e2968SBen Horgan return 0; 15341c1e2968SBen Horgan } 15351c1e2968SBen Horgan device_initcall_sync(__cacheinfo_ready); 15365dc8f73eSDave Martin 15375dc8f73eSDave Martin #ifdef CONFIG_MPAM_KUNIT_TEST 15385dc8f73eSDave Martin #include "test_mpam_resctrl.c" 15395dc8f73eSDave Martin #endif 1540