109e61dafSJames Morse // SPDX-License-Identifier: GPL-2.0 209e61dafSJames Morse // Copyright (C) 2025 Arm Ltd. 309e61dafSJames Morse 409e61dafSJames Morse #define pr_fmt(fmt) "%s:%s: " fmt, KBUILD_MODNAME, __func__ 509e61dafSJames Morse 609e61dafSJames Morse #include <linux/arm_mpam.h> 709e61dafSJames Morse #include <linux/cacheinfo.h> 809e61dafSJames Morse #include <linux/cpu.h> 909e61dafSJames Morse #include <linux/cpumask.h> 1009e61dafSJames Morse #include <linux/errno.h> 119d2e1a99SJames Morse #include <linux/limits.h> 1209e61dafSJames Morse #include <linux/list.h> 1380d147d2SDave Martin #include <linux/math.h> 1409e61dafSJames Morse #include <linux/printk.h> 1509e61dafSJames Morse #include <linux/rculist.h> 1609e61dafSJames Morse #include <linux/resctrl.h> 1709e61dafSJames Morse #include <linux/slab.h> 1809e61dafSJames Morse #include <linux/types.h> 191c1e2968SBen Horgan #include <linux/wait.h> 2009e61dafSJames Morse 2109e61dafSJames Morse #include <asm/mpam.h> 2209e61dafSJames Morse 2309e61dafSJames Morse #include "mpam_internal.h" 2409e61dafSJames Morse 252a3c79c6SJames Morse DECLARE_WAIT_QUEUE_HEAD(resctrl_mon_ctx_waiters); 262a3c79c6SJames Morse 2709e61dafSJames Morse /* 2809e61dafSJames Morse * The classes we've picked to map to resctrl resources, wrapped 2909e61dafSJames Morse * in with their resctrl structure. 3009e61dafSJames Morse * Class pointer may be NULL. 3109e61dafSJames Morse */ 3209e61dafSJames Morse static struct mpam_resctrl_res mpam_resctrl_controls[RDT_NUM_RESOURCES]; 3309e61dafSJames Morse 3409e61dafSJames Morse #define for_each_mpam_resctrl_control(res, rid) \ 3509e61dafSJames Morse for (rid = 0, res = &mpam_resctrl_controls[rid]; \ 3609e61dafSJames Morse rid < RDT_NUM_RESOURCES; \ 3709e61dafSJames Morse rid++, res = &mpam_resctrl_controls[rid]) 3809e61dafSJames Morse 39264c2859SBen Horgan /* 40264c2859SBen Horgan * The classes we've picked to map to resctrl events. 41264c2859SBen Horgan * Resctrl believes all the worlds a Xeon, and these are all on the L3. This 42264c2859SBen Horgan * array lets us find the actual class backing the event counters. e.g. 43264c2859SBen Horgan * the only memory bandwidth counters may be on the memory controller, but to 44264c2859SBen Horgan * make use of them, we pretend they are on L3. Restrict the events considered 45264c2859SBen Horgan * to those supported by MPAM. 46264c2859SBen Horgan * Class pointer may be NULL. 47264c2859SBen Horgan */ 48264c2859SBen Horgan #define MPAM_MAX_EVENT QOS_L3_MBM_TOTAL_EVENT_ID 49264c2859SBen Horgan static struct mpam_resctrl_mon mpam_resctrl_counters[MPAM_MAX_EVENT + 1]; 50264c2859SBen Horgan 51264c2859SBen Horgan #define for_each_mpam_resctrl_mon(mon, eventid) \ 52264c2859SBen Horgan for (eventid = QOS_FIRST_EVENT, mon = &mpam_resctrl_counters[eventid]; \ 53264c2859SBen Horgan eventid <= MPAM_MAX_EVENT; \ 54264c2859SBen Horgan eventid++, mon = &mpam_resctrl_counters[eventid]) 55264c2859SBen Horgan 5609e61dafSJames Morse /* The lock for modifying resctrl's domain lists from cpuhp callbacks. */ 5709e61dafSJames Morse static DEFINE_MUTEX(domain_list_lock); 5809e61dafSJames Morse 596789fb99SJames Morse /* 606789fb99SJames Morse * MPAM emulates CDP by setting different PARTID in the I/D fields of MPAM0_EL1. 616789fb99SJames Morse * This applies globally to all traffic the CPU generates. 626789fb99SJames Morse */ 639d2e1a99SJames Morse static bool cdp_enabled; 649d2e1a99SJames Morse 651c1e2968SBen Horgan /* 661c1e2968SBen Horgan * We use cacheinfo to discover the size of the caches and their id. cacheinfo 671c1e2968SBen Horgan * populates this from a device_initcall(). mpam_resctrl_setup() must wait. 681c1e2968SBen Horgan */ 691c1e2968SBen Horgan static bool cacheinfo_ready; 701c1e2968SBen Horgan static DECLARE_WAIT_QUEUE_HEAD(wait_cacheinfo_ready); 711c1e2968SBen Horgan 7209e61dafSJames Morse bool resctrl_arch_alloc_capable(void) 7309e61dafSJames Morse { 7409e61dafSJames Morse struct mpam_resctrl_res *res; 7509e61dafSJames Morse enum resctrl_res_level rid; 7609e61dafSJames Morse 7709e61dafSJames Morse for_each_mpam_resctrl_control(res, rid) { 7809e61dafSJames Morse if (res->resctrl_res.alloc_capable) 7909e61dafSJames Morse return true; 8009e61dafSJames Morse } 8109e61dafSJames Morse 8209e61dafSJames Morse return false; 8309e61dafSJames Morse } 8409e61dafSJames Morse 85264c2859SBen Horgan bool resctrl_arch_mon_capable(void) 86264c2859SBen Horgan { 87264c2859SBen Horgan struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3]; 88264c2859SBen Horgan struct rdt_resource *l3 = &res->resctrl_res; 89264c2859SBen Horgan 90264c2859SBen Horgan /* All monitors are presented as being on the L3 cache */ 91264c2859SBen Horgan return l3->mon_capable; 92264c2859SBen Horgan } 93264c2859SBen Horgan 94*efc775eaSJames Morse bool resctrl_arch_is_evt_configurable(enum resctrl_event_id evt) 95*efc775eaSJames Morse { 96*efc775eaSJames Morse return false; 97*efc775eaSJames Morse } 98*efc775eaSJames Morse 99*efc775eaSJames Morse void resctrl_arch_mon_event_config_read(void *info) 100*efc775eaSJames Morse { 101*efc775eaSJames Morse } 102*efc775eaSJames Morse 103*efc775eaSJames Morse void resctrl_arch_mon_event_config_write(void *info) 104*efc775eaSJames Morse { 105*efc775eaSJames Morse } 106*efc775eaSJames Morse 107*efc775eaSJames Morse void resctrl_arch_reset_rmid_all(struct rdt_resource *r, struct rdt_l3_mon_domain *d) 108*efc775eaSJames Morse { 109*efc775eaSJames Morse } 110*efc775eaSJames Morse 111*efc775eaSJames Morse void resctrl_arch_reset_rmid(struct rdt_resource *r, struct rdt_l3_mon_domain *d, 112*efc775eaSJames Morse u32 closid, u32 rmid, enum resctrl_event_id eventid) 113*efc775eaSJames Morse { 114*efc775eaSJames Morse } 115*efc775eaSJames Morse 116*efc775eaSJames Morse void resctrl_arch_reset_cntr(struct rdt_resource *r, struct rdt_l3_mon_domain *d, 117*efc775eaSJames Morse u32 closid, u32 rmid, int cntr_id, 118*efc775eaSJames Morse enum resctrl_event_id eventid) 119*efc775eaSJames Morse { 120*efc775eaSJames Morse } 121*efc775eaSJames Morse 122*efc775eaSJames Morse void resctrl_arch_config_cntr(struct rdt_resource *r, struct rdt_l3_mon_domain *d, 123*efc775eaSJames Morse enum resctrl_event_id evtid, u32 rmid, u32 closid, 124*efc775eaSJames Morse u32 cntr_id, bool assign) 125*efc775eaSJames Morse { 126*efc775eaSJames Morse } 127*efc775eaSJames Morse 128*efc775eaSJames Morse int resctrl_arch_cntr_read(struct rdt_resource *r, struct rdt_l3_mon_domain *d, 129*efc775eaSJames Morse u32 unused, u32 rmid, int cntr_id, 130*efc775eaSJames Morse enum resctrl_event_id eventid, u64 *val) 131*efc775eaSJames Morse { 132*efc775eaSJames Morse return -EOPNOTSUPP; 133*efc775eaSJames Morse } 134*efc775eaSJames Morse 135*efc775eaSJames Morse bool resctrl_arch_mbm_cntr_assign_enabled(struct rdt_resource *r) 136*efc775eaSJames Morse { 137*efc775eaSJames Morse return false; 138*efc775eaSJames Morse } 139*efc775eaSJames Morse 140*efc775eaSJames Morse int resctrl_arch_mbm_cntr_assign_set(struct rdt_resource *r, bool enable) 141*efc775eaSJames Morse { 142*efc775eaSJames Morse return -EINVAL; 143*efc775eaSJames Morse } 144*efc775eaSJames Morse 145*efc775eaSJames Morse int resctrl_arch_io_alloc_enable(struct rdt_resource *r, bool enable) 146*efc775eaSJames Morse { 147*efc775eaSJames Morse return -EOPNOTSUPP; 148*efc775eaSJames Morse } 149*efc775eaSJames Morse 150*efc775eaSJames Morse bool resctrl_arch_get_io_alloc_enabled(struct rdt_resource *r) 151*efc775eaSJames Morse { 152*efc775eaSJames Morse return false; 153*efc775eaSJames Morse } 154*efc775eaSJames Morse 155*efc775eaSJames Morse void resctrl_arch_pre_mount(void) 156*efc775eaSJames Morse { 157*efc775eaSJames Morse } 158*efc775eaSJames Morse 1596789fb99SJames Morse bool resctrl_arch_get_cdp_enabled(enum resctrl_res_level rid) 1606789fb99SJames Morse { 1616789fb99SJames Morse return mpam_resctrl_controls[rid].cdp_enabled; 1626789fb99SJames Morse } 1636789fb99SJames Morse 1646789fb99SJames Morse /** 1656789fb99SJames Morse * resctrl_reset_task_closids() - Reset the PARTID/PMG values for all tasks. 1666789fb99SJames Morse * 1676789fb99SJames Morse * At boot, all existing tasks use partid zero for D and I. 1686789fb99SJames Morse * To enable/disable CDP emulation, all these tasks need relabelling. 1696789fb99SJames Morse */ 1706789fb99SJames Morse static void resctrl_reset_task_closids(void) 1716789fb99SJames Morse { 1726789fb99SJames Morse struct task_struct *p, *t; 1736789fb99SJames Morse 1746789fb99SJames Morse read_lock(&tasklist_lock); 1756789fb99SJames Morse for_each_process_thread(p, t) { 1766789fb99SJames Morse resctrl_arch_set_closid_rmid(t, RESCTRL_RESERVED_CLOSID, 1776789fb99SJames Morse RESCTRL_RESERVED_RMID); 1786789fb99SJames Morse } 1796789fb99SJames Morse read_unlock(&tasklist_lock); 1806789fb99SJames Morse } 1816789fb99SJames Morse 1826789fb99SJames Morse int resctrl_arch_set_cdp_enabled(enum resctrl_res_level rid, bool enable) 1836789fb99SJames Morse { 1846789fb99SJames Morse u32 partid_i = RESCTRL_RESERVED_CLOSID, partid_d = RESCTRL_RESERVED_CLOSID; 185264c2859SBen Horgan struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3]; 186264c2859SBen Horgan struct rdt_resource *l3 = &res->resctrl_res; 1876789fb99SJames Morse int cpu; 1886789fb99SJames Morse 18901a0021fSBen Horgan if (!IS_ENABLED(CONFIG_EXPERT) && enable) { 19001a0021fSBen Horgan /* 19101a0021fSBen Horgan * If the resctrl fs is mounted more than once, sequentially, 19201a0021fSBen Horgan * then CDP can lead to the use of out of range PARTIDs. 19301a0021fSBen Horgan */ 19401a0021fSBen Horgan pr_warn("CDP not supported\n"); 19501a0021fSBen Horgan return -EOPNOTSUPP; 19601a0021fSBen Horgan } 19701a0021fSBen Horgan 19801a0021fSBen Horgan if (enable) 19901a0021fSBen Horgan pr_warn("CDP is an expert feature and may cause MPAM to malfunction.\n"); 20001a0021fSBen Horgan 2016789fb99SJames Morse /* 2026789fb99SJames Morse * resctrl_arch_set_cdp_enabled() is only called with enable set to 2036789fb99SJames Morse * false on error and unmount. 2046789fb99SJames Morse */ 2056789fb99SJames Morse cdp_enabled = enable; 2066789fb99SJames Morse mpam_resctrl_controls[rid].cdp_enabled = enable; 2076789fb99SJames Morse 208264c2859SBen Horgan if (enable) 209264c2859SBen Horgan l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx() / 2; 210264c2859SBen Horgan else 211264c2859SBen Horgan l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx(); 212264c2859SBen Horgan 2136789fb99SJames Morse /* The mbw_max feature can't hide cdp as it's a per-partid maximum. */ 2146789fb99SJames Morse if (cdp_enabled && !mpam_resctrl_controls[RDT_RESOURCE_MBA].cdp_enabled) 2156789fb99SJames Morse mpam_resctrl_controls[RDT_RESOURCE_MBA].resctrl_res.alloc_capable = false; 2166789fb99SJames Morse 2176789fb99SJames Morse if (mpam_resctrl_controls[RDT_RESOURCE_MBA].cdp_enabled && 2186789fb99SJames Morse mpam_resctrl_controls[RDT_RESOURCE_MBA].class) 2196789fb99SJames Morse mpam_resctrl_controls[RDT_RESOURCE_MBA].resctrl_res.alloc_capable = true; 2206789fb99SJames Morse 2216789fb99SJames Morse if (enable) { 2226789fb99SJames Morse if (mpam_partid_max < 1) 2236789fb99SJames Morse return -EINVAL; 2246789fb99SJames Morse 2256789fb99SJames Morse partid_d = resctrl_get_config_index(RESCTRL_RESERVED_CLOSID, CDP_DATA); 2266789fb99SJames Morse partid_i = resctrl_get_config_index(RESCTRL_RESERVED_CLOSID, CDP_CODE); 2276789fb99SJames Morse } 2286789fb99SJames Morse 2296789fb99SJames Morse mpam_set_task_partid_pmg(current, partid_d, partid_i, 0, 0); 2306789fb99SJames Morse WRITE_ONCE(arm64_mpam_global_default, mpam_get_regval(current)); 2316789fb99SJames Morse 2326789fb99SJames Morse resctrl_reset_task_closids(); 2336789fb99SJames Morse 2346789fb99SJames Morse for_each_possible_cpu(cpu) 2356789fb99SJames Morse mpam_set_cpu_defaults(cpu, partid_d, partid_i, 0, 0); 2366789fb99SJames Morse on_each_cpu(resctrl_arch_sync_cpu_closid_rmid, NULL, 1); 2376789fb99SJames Morse 2386789fb99SJames Morse return 0; 2396789fb99SJames Morse } 2406789fb99SJames Morse 2416789fb99SJames Morse static bool mpam_resctrl_hide_cdp(enum resctrl_res_level rid) 2426789fb99SJames Morse { 2436789fb99SJames Morse return cdp_enabled && !resctrl_arch_get_cdp_enabled(rid); 2446789fb99SJames Morse } 2456789fb99SJames Morse 24609e61dafSJames Morse /* 24709e61dafSJames Morse * MSC may raise an error interrupt if it sees an out or range partid/pmg, 24809e61dafSJames Morse * and go on to truncate the value. Regardless of what the hardware supports, 24909e61dafSJames Morse * only the system wide safe value is safe to use. 25009e61dafSJames Morse */ 25109e61dafSJames Morse u32 resctrl_arch_get_num_closid(struct rdt_resource *ignored) 25209e61dafSJames Morse { 25309e61dafSJames Morse return mpam_partid_max + 1; 25409e61dafSJames Morse } 25509e61dafSJames Morse 2563e9b3582SBen Horgan u32 resctrl_arch_system_num_rmid_idx(void) 2573e9b3582SBen Horgan { 2583e9b3582SBen Horgan return (mpam_pmg_max + 1) * (mpam_partid_max + 1); 2593e9b3582SBen Horgan } 2603e9b3582SBen Horgan 2613e9b3582SBen Horgan u32 resctrl_arch_rmid_idx_encode(u32 closid, u32 rmid) 2623e9b3582SBen Horgan { 2633e9b3582SBen Horgan return closid * (mpam_pmg_max + 1) + rmid; 2643e9b3582SBen Horgan } 2653e9b3582SBen Horgan 2663e9b3582SBen Horgan void resctrl_arch_rmid_idx_decode(u32 idx, u32 *closid, u32 *rmid) 2673e9b3582SBen Horgan { 2683e9b3582SBen Horgan *closid = idx / (mpam_pmg_max + 1); 2693e9b3582SBen Horgan *rmid = idx % (mpam_pmg_max + 1); 2703e9b3582SBen Horgan } 2713e9b3582SBen Horgan 2729d2e1a99SJames Morse void resctrl_arch_sched_in(struct task_struct *tsk) 2739d2e1a99SJames Morse { 2749d2e1a99SJames Morse lockdep_assert_preemption_disabled(); 2759d2e1a99SJames Morse 2769d2e1a99SJames Morse mpam_thread_switch(tsk); 2779d2e1a99SJames Morse } 2789d2e1a99SJames Morse 2799d2e1a99SJames Morse void resctrl_arch_set_cpu_default_closid_rmid(int cpu, u32 closid, u32 rmid) 2809d2e1a99SJames Morse { 2819d2e1a99SJames Morse WARN_ON_ONCE(closid > U16_MAX); 2829d2e1a99SJames Morse WARN_ON_ONCE(rmid > U8_MAX); 2839d2e1a99SJames Morse 2849d2e1a99SJames Morse if (!cdp_enabled) { 2859d2e1a99SJames Morse mpam_set_cpu_defaults(cpu, closid, closid, rmid, rmid); 2869d2e1a99SJames Morse } else { 2879d2e1a99SJames Morse /* 2889d2e1a99SJames Morse * When CDP is enabled, resctrl halves the closid range and we 2899d2e1a99SJames Morse * use odd/even partid for one closid. 2909d2e1a99SJames Morse */ 2919d2e1a99SJames Morse u32 partid_d = resctrl_get_config_index(closid, CDP_DATA); 2929d2e1a99SJames Morse u32 partid_i = resctrl_get_config_index(closid, CDP_CODE); 2939d2e1a99SJames Morse 2949d2e1a99SJames Morse mpam_set_cpu_defaults(cpu, partid_d, partid_i, rmid, rmid); 2959d2e1a99SJames Morse } 2969d2e1a99SJames Morse } 2979d2e1a99SJames Morse 2989d2e1a99SJames Morse void resctrl_arch_sync_cpu_closid_rmid(void *info) 2999d2e1a99SJames Morse { 3009d2e1a99SJames Morse struct resctrl_cpu_defaults *r = info; 3019d2e1a99SJames Morse 3029d2e1a99SJames Morse lockdep_assert_preemption_disabled(); 3039d2e1a99SJames Morse 3049d2e1a99SJames Morse if (r) { 3059d2e1a99SJames Morse resctrl_arch_set_cpu_default_closid_rmid(smp_processor_id(), 3069d2e1a99SJames Morse r->closid, r->rmid); 3079d2e1a99SJames Morse } 3089d2e1a99SJames Morse 3099d2e1a99SJames Morse resctrl_arch_sched_in(current); 3109d2e1a99SJames Morse } 3119d2e1a99SJames Morse 3129d2e1a99SJames Morse void resctrl_arch_set_closid_rmid(struct task_struct *tsk, u32 closid, u32 rmid) 3139d2e1a99SJames Morse { 3149d2e1a99SJames Morse WARN_ON_ONCE(closid > U16_MAX); 3159d2e1a99SJames Morse WARN_ON_ONCE(rmid > U8_MAX); 3169d2e1a99SJames Morse 3179d2e1a99SJames Morse if (!cdp_enabled) { 3189d2e1a99SJames Morse mpam_set_task_partid_pmg(tsk, closid, closid, rmid, rmid); 3199d2e1a99SJames Morse } else { 3209d2e1a99SJames Morse u32 partid_d = resctrl_get_config_index(closid, CDP_DATA); 3219d2e1a99SJames Morse u32 partid_i = resctrl_get_config_index(closid, CDP_CODE); 3229d2e1a99SJames Morse 3239d2e1a99SJames Morse mpam_set_task_partid_pmg(tsk, partid_d, partid_i, rmid, rmid); 3249d2e1a99SJames Morse } 3259d2e1a99SJames Morse } 3269d2e1a99SJames Morse 3276789fb99SJames Morse bool resctrl_arch_match_closid(struct task_struct *tsk, u32 closid) 3286789fb99SJames Morse { 3296789fb99SJames Morse u64 regval = mpam_get_regval(tsk); 3306789fb99SJames Morse u32 tsk_closid = FIELD_GET(MPAM0_EL1_PARTID_D, regval); 3316789fb99SJames Morse 3326789fb99SJames Morse if (cdp_enabled) 3336789fb99SJames Morse tsk_closid >>= 1; 3346789fb99SJames Morse 3356789fb99SJames Morse return tsk_closid == closid; 3366789fb99SJames Morse } 3376789fb99SJames Morse 3386789fb99SJames Morse /* The task's pmg is not unique, the partid must be considered too */ 3396789fb99SJames Morse bool resctrl_arch_match_rmid(struct task_struct *tsk, u32 closid, u32 rmid) 3406789fb99SJames Morse { 3416789fb99SJames Morse u64 regval = mpam_get_regval(tsk); 3426789fb99SJames Morse u32 tsk_closid = FIELD_GET(MPAM0_EL1_PARTID_D, regval); 3436789fb99SJames Morse u32 tsk_rmid = FIELD_GET(MPAM0_EL1_PMG_D, regval); 3446789fb99SJames Morse 3456789fb99SJames Morse if (cdp_enabled) 3466789fb99SJames Morse tsk_closid >>= 1; 3476789fb99SJames Morse 3486789fb99SJames Morse return (tsk_closid == closid) && (tsk_rmid == rmid); 3496789fb99SJames Morse } 3506789fb99SJames Morse 35109e61dafSJames Morse struct rdt_resource *resctrl_arch_get_resource(enum resctrl_res_level l) 35209e61dafSJames Morse { 35309e61dafSJames Morse if (l >= RDT_NUM_RESOURCES) 35409e61dafSJames Morse return NULL; 35509e61dafSJames Morse 35609e61dafSJames Morse return &mpam_resctrl_controls[l].resctrl_res; 35709e61dafSJames Morse } 35809e61dafSJames Morse 3592a3c79c6SJames Morse static int resctrl_arch_mon_ctx_alloc_no_wait(enum resctrl_event_id evtid) 3602a3c79c6SJames Morse { 3612a3c79c6SJames Morse struct mpam_resctrl_mon *mon = &mpam_resctrl_counters[evtid]; 3622a3c79c6SJames Morse 3632a3c79c6SJames Morse if (!mon->class) 3642a3c79c6SJames Morse return -EINVAL; 3652a3c79c6SJames Morse 3662a3c79c6SJames Morse switch (evtid) { 3672a3c79c6SJames Morse case QOS_L3_OCCUP_EVENT_ID: 3682a3c79c6SJames Morse /* With CDP, one monitor gets used for both code/data reads */ 3692a3c79c6SJames Morse return mpam_alloc_csu_mon(mon->class); 3702a3c79c6SJames Morse case QOS_L3_MBM_LOCAL_EVENT_ID: 3712a3c79c6SJames Morse case QOS_L3_MBM_TOTAL_EVENT_ID: 3722a3c79c6SJames Morse return USE_PRE_ALLOCATED; 3732a3c79c6SJames Morse default: 3742a3c79c6SJames Morse return -EOPNOTSUPP; 3752a3c79c6SJames Morse } 3762a3c79c6SJames Morse } 3772a3c79c6SJames Morse 3782a3c79c6SJames Morse void *resctrl_arch_mon_ctx_alloc(struct rdt_resource *r, 3792a3c79c6SJames Morse enum resctrl_event_id evtid) 3802a3c79c6SJames Morse { 3812a3c79c6SJames Morse DEFINE_WAIT(wait); 3822a3c79c6SJames Morse int *ret; 3832a3c79c6SJames Morse 3842a3c79c6SJames Morse ret = kmalloc_obj(*ret); 3852a3c79c6SJames Morse if (!ret) 3862a3c79c6SJames Morse return ERR_PTR(-ENOMEM); 3872a3c79c6SJames Morse 3882a3c79c6SJames Morse do { 3892a3c79c6SJames Morse prepare_to_wait(&resctrl_mon_ctx_waiters, &wait, 3902a3c79c6SJames Morse TASK_INTERRUPTIBLE); 3912a3c79c6SJames Morse *ret = resctrl_arch_mon_ctx_alloc_no_wait(evtid); 3922a3c79c6SJames Morse if (*ret == -ENOSPC) 3932a3c79c6SJames Morse schedule(); 3942a3c79c6SJames Morse } while (*ret == -ENOSPC && !signal_pending(current)); 3952a3c79c6SJames Morse finish_wait(&resctrl_mon_ctx_waiters, &wait); 3962a3c79c6SJames Morse 3972a3c79c6SJames Morse return ret; 3982a3c79c6SJames Morse } 3992a3c79c6SJames Morse 4002a3c79c6SJames Morse static void resctrl_arch_mon_ctx_free_no_wait(enum resctrl_event_id evtid, 4012a3c79c6SJames Morse u32 mon_idx) 4022a3c79c6SJames Morse { 4032a3c79c6SJames Morse struct mpam_resctrl_mon *mon = &mpam_resctrl_counters[evtid]; 4042a3c79c6SJames Morse 4052a3c79c6SJames Morse if (!mon->class) 4062a3c79c6SJames Morse return; 4072a3c79c6SJames Morse 4082a3c79c6SJames Morse if (evtid == QOS_L3_OCCUP_EVENT_ID) 4092a3c79c6SJames Morse mpam_free_csu_mon(mon->class, mon_idx); 4102a3c79c6SJames Morse 4112a3c79c6SJames Morse wake_up(&resctrl_mon_ctx_waiters); 4122a3c79c6SJames Morse } 4132a3c79c6SJames Morse 4142a3c79c6SJames Morse void resctrl_arch_mon_ctx_free(struct rdt_resource *r, 4152a3c79c6SJames Morse enum resctrl_event_id evtid, void *arch_mon_ctx) 4162a3c79c6SJames Morse { 4172a3c79c6SJames Morse u32 mon_idx = *(u32 *)arch_mon_ctx; 4182a3c79c6SJames Morse 4192a3c79c6SJames Morse kfree(arch_mon_ctx); 4202a3c79c6SJames Morse 4212a3c79c6SJames Morse resctrl_arch_mon_ctx_free_no_wait(evtid, mon_idx); 4222a3c79c6SJames Morse } 4232a3c79c6SJames Morse 424fb56b299SJames Morse static int __read_mon(struct mpam_resctrl_mon *mon, struct mpam_component *mon_comp, 425fb56b299SJames Morse enum mpam_device_features mon_type, 426fb56b299SJames Morse int mon_idx, 427fb56b299SJames Morse enum resctrl_conf_type cdp_type, u32 closid, u32 rmid, u64 *val) 428fb56b299SJames Morse { 429fb56b299SJames Morse struct mon_cfg cfg; 430fb56b299SJames Morse 431fb56b299SJames Morse if (!mpam_is_enabled()) 432fb56b299SJames Morse return -EINVAL; 433fb56b299SJames Morse 434fb56b299SJames Morse /* Shift closid to account for CDP */ 435fb56b299SJames Morse closid = resctrl_get_config_index(closid, cdp_type); 436fb56b299SJames Morse 437fb56b299SJames Morse if (irqs_disabled()) { 438fb56b299SJames Morse /* Check if we can access this domain without an IPI */ 439fb56b299SJames Morse return -EIO; 440fb56b299SJames Morse } 441fb56b299SJames Morse 442fb56b299SJames Morse cfg = (struct mon_cfg) { 443fb56b299SJames Morse .mon = mon_idx, 444fb56b299SJames Morse .match_pmg = true, 445fb56b299SJames Morse .partid = closid, 446fb56b299SJames Morse .pmg = rmid, 447fb56b299SJames Morse }; 448fb56b299SJames Morse 449fb56b299SJames Morse return mpam_msmon_read(mon_comp, &cfg, mon_type, val); 450fb56b299SJames Morse } 451fb56b299SJames Morse 452fb56b299SJames Morse static int read_mon_cdp_safe(struct mpam_resctrl_mon *mon, struct mpam_component *mon_comp, 453fb56b299SJames Morse enum mpam_device_features mon_type, 454fb56b299SJames Morse int mon_idx, u32 closid, u32 rmid, u64 *val) 455fb56b299SJames Morse { 456fb56b299SJames Morse if (cdp_enabled) { 457fb56b299SJames Morse u64 code_val = 0, data_val = 0; 458fb56b299SJames Morse int err; 459fb56b299SJames Morse 460fb56b299SJames Morse err = __read_mon(mon, mon_comp, mon_type, mon_idx, 461fb56b299SJames Morse CDP_CODE, closid, rmid, &code_val); 462fb56b299SJames Morse if (err) 463fb56b299SJames Morse return err; 464fb56b299SJames Morse 465fb56b299SJames Morse err = __read_mon(mon, mon_comp, mon_type, mon_idx, 466fb56b299SJames Morse CDP_DATA, closid, rmid, &data_val); 467fb56b299SJames Morse if (err) 468fb56b299SJames Morse return err; 469fb56b299SJames Morse 470fb56b299SJames Morse *val += code_val + data_val; 471fb56b299SJames Morse return 0; 472fb56b299SJames Morse } 473fb56b299SJames Morse 474fb56b299SJames Morse return __read_mon(mon, mon_comp, mon_type, mon_idx, 475fb56b299SJames Morse CDP_NONE, closid, rmid, val); 476fb56b299SJames Morse } 477fb56b299SJames Morse 478fb56b299SJames Morse /* MBWU when not in ABMC mode (not supported), and CSU counters. */ 479fb56b299SJames Morse int resctrl_arch_rmid_read(struct rdt_resource *r, struct rdt_domain_hdr *hdr, 480fb56b299SJames Morse u32 closid, u32 rmid, enum resctrl_event_id eventid, 481fb56b299SJames Morse void *arch_priv, u64 *val, void *arch_mon_ctx) 482fb56b299SJames Morse { 483fb56b299SJames Morse struct mpam_resctrl_dom *l3_dom; 484fb56b299SJames Morse struct mpam_component *mon_comp; 485fb56b299SJames Morse u32 mon_idx = *(u32 *)arch_mon_ctx; 486fb56b299SJames Morse enum mpam_device_features mon_type; 487fb56b299SJames Morse struct mpam_resctrl_mon *mon = &mpam_resctrl_counters[eventid]; 488fb56b299SJames Morse 489fb56b299SJames Morse resctrl_arch_rmid_read_context_check(); 490fb56b299SJames Morse 491fb56b299SJames Morse if (eventid >= QOS_NUM_EVENTS || !mon->class) 492fb56b299SJames Morse return -EINVAL; 493fb56b299SJames Morse 494fb56b299SJames Morse l3_dom = container_of(hdr, struct mpam_resctrl_dom, resctrl_mon_dom.hdr); 495fb56b299SJames Morse mon_comp = l3_dom->mon_comp[eventid]; 496fb56b299SJames Morse 497fb56b299SJames Morse if (eventid != QOS_L3_OCCUP_EVENT_ID) 498fb56b299SJames Morse return -EINVAL; 499fb56b299SJames Morse 500fb56b299SJames Morse mon_type = mpam_feat_msmon_csu; 501fb56b299SJames Morse 502fb56b299SJames Morse return read_mon_cdp_safe(mon, mon_comp, mon_type, mon_idx, 503fb56b299SJames Morse closid, rmid, val); 504fb56b299SJames Morse } 505fb56b299SJames Morse 50649b04e40SJames Morse /* 50749b04e40SJames Morse * The rmid realloc threshold should be for the smallest cache exposed to 50849b04e40SJames Morse * resctrl. 50949b04e40SJames Morse */ 51049b04e40SJames Morse static int update_rmid_limits(struct mpam_class *class) 51149b04e40SJames Morse { 51249b04e40SJames Morse u32 num_unique_pmg = resctrl_arch_system_num_rmid_idx(); 51349b04e40SJames Morse struct mpam_props *cprops = &class->props; 51449b04e40SJames Morse struct cacheinfo *ci; 51549b04e40SJames Morse 51649b04e40SJames Morse lockdep_assert_cpus_held(); 51749b04e40SJames Morse 51849b04e40SJames Morse if (!mpam_has_feature(mpam_feat_msmon_csu, cprops)) 51949b04e40SJames Morse return 0; 52049b04e40SJames Morse 52149b04e40SJames Morse /* 52249b04e40SJames Morse * Assume cache levels are the same size for all CPUs... 52349b04e40SJames Morse * The check just requires any online CPU and it can't go offline as we 52449b04e40SJames Morse * hold the cpu lock. 52549b04e40SJames Morse */ 52649b04e40SJames Morse ci = get_cpu_cacheinfo_level(raw_smp_processor_id(), class->level); 52749b04e40SJames Morse if (!ci || ci->size == 0) { 52849b04e40SJames Morse pr_debug("Could not read cache size for class %u\n", 52949b04e40SJames Morse class->level); 53049b04e40SJames Morse return -EINVAL; 53149b04e40SJames Morse } 53249b04e40SJames Morse 53349b04e40SJames Morse if (!resctrl_rmid_realloc_limit || 53449b04e40SJames Morse ci->size < resctrl_rmid_realloc_limit) { 53549b04e40SJames Morse resctrl_rmid_realloc_limit = ci->size; 53649b04e40SJames Morse resctrl_rmid_realloc_threshold = ci->size / num_unique_pmg; 53749b04e40SJames Morse } 53849b04e40SJames Morse 53949b04e40SJames Morse return 0; 54049b04e40SJames Morse } 54149b04e40SJames Morse 54252a4edb1SJames Morse static bool cache_has_usable_cpor(struct mpam_class *class) 54352a4edb1SJames Morse { 54452a4edb1SJames Morse struct mpam_props *cprops = &class->props; 54552a4edb1SJames Morse 54652a4edb1SJames Morse if (!mpam_has_feature(mpam_feat_cpor_part, cprops)) 54752a4edb1SJames Morse return false; 54852a4edb1SJames Morse 54952a4edb1SJames Morse /* resctrl uses u32 for all bitmap configurations */ 55052a4edb1SJames Morse return class->props.cpbm_wd <= 32; 55152a4edb1SJames Morse } 55252a4edb1SJames Morse 55336528c76SJames Morse static bool mba_class_use_mbw_max(struct mpam_props *cprops) 55436528c76SJames Morse { 55536528c76SJames Morse return (mpam_has_feature(mpam_feat_mbw_max, cprops) && 55636528c76SJames Morse cprops->bwa_wd); 55736528c76SJames Morse } 55836528c76SJames Morse 55936528c76SJames Morse static bool class_has_usable_mba(struct mpam_props *cprops) 56036528c76SJames Morse { 56136528c76SJames Morse return mba_class_use_mbw_max(cprops); 56236528c76SJames Morse } 56336528c76SJames Morse 5641458c4f0SJames Morse static bool cache_has_usable_csu(struct mpam_class *class) 5651458c4f0SJames Morse { 5661458c4f0SJames Morse struct mpam_props *cprops; 5671458c4f0SJames Morse 5681458c4f0SJames Morse if (!class) 5691458c4f0SJames Morse return false; 5701458c4f0SJames Morse 5711458c4f0SJames Morse cprops = &class->props; 5721458c4f0SJames Morse 5731458c4f0SJames Morse if (!mpam_has_feature(mpam_feat_msmon_csu, cprops)) 5741458c4f0SJames Morse return false; 5751458c4f0SJames Morse 5761458c4f0SJames Morse /* 5771458c4f0SJames Morse * CSU counters settle on the value, so we can get away with 5781458c4f0SJames Morse * having only one. 5791458c4f0SJames Morse */ 5801458c4f0SJames Morse if (!cprops->num_csu_mon) 5811458c4f0SJames Morse return false; 5821458c4f0SJames Morse 5831458c4f0SJames Morse return true; 5841458c4f0SJames Morse } 5851458c4f0SJames Morse 58636528c76SJames Morse /* 58736528c76SJames Morse * Calculate the worst-case percentage change from each implemented step 58836528c76SJames Morse * in the control. 58936528c76SJames Morse */ 59036528c76SJames Morse static u32 get_mba_granularity(struct mpam_props *cprops) 59136528c76SJames Morse { 59236528c76SJames Morse if (!mba_class_use_mbw_max(cprops)) 59336528c76SJames Morse return 0; 59436528c76SJames Morse 59536528c76SJames Morse /* 59636528c76SJames Morse * bwa_wd is the number of bits implemented in the 0.xxx 59736528c76SJames Morse * fixed point fraction. 1 bit is 50%, 2 is 25% etc. 59836528c76SJames Morse */ 59936528c76SJames Morse return DIV_ROUND_UP(MAX_MBA_BW, 1 << cprops->bwa_wd); 60036528c76SJames Morse } 60136528c76SJames Morse 60280d147d2SDave Martin /* 60380d147d2SDave Martin * Each fixed-point hardware value architecturally represents a range 60480d147d2SDave Martin * of values: the full range 0% - 100% is split contiguously into 60580d147d2SDave Martin * (1 << cprops->bwa_wd) equal bands. 60680d147d2SDave Martin * 60780d147d2SDave Martin * Although the bwa_bwd fields have 6 bits the maximum valid value is 16 60880d147d2SDave Martin * as it reports the width of fields that are at most 16 bits. When 60980d147d2SDave Martin * fewer than 16 bits are valid the least significant bits are 61080d147d2SDave Martin * ignored. The implied binary point is kept between bits 15 and 16 and 61180d147d2SDave Martin * so the valid bits are leftmost. 61280d147d2SDave Martin * 61380d147d2SDave Martin * See ARM IHI0099B.a "MPAM system component specification", Section 9.3, 61480d147d2SDave Martin * "The fixed-point fractional format" for more information. 61580d147d2SDave Martin * 61680d147d2SDave Martin * Find the nearest percentage value to the upper bound of the selected band: 61780d147d2SDave Martin */ 61880d147d2SDave Martin static u32 mbw_max_to_percent(u16 mbw_max, struct mpam_props *cprops) 61980d147d2SDave Martin { 62080d147d2SDave Martin u32 val = mbw_max; 62180d147d2SDave Martin 62280d147d2SDave Martin val >>= 16 - cprops->bwa_wd; 62380d147d2SDave Martin val += 1; 62480d147d2SDave Martin val *= MAX_MBA_BW; 62580d147d2SDave Martin val = DIV_ROUND_CLOSEST(val, 1 << cprops->bwa_wd); 62680d147d2SDave Martin 62780d147d2SDave Martin return val; 62880d147d2SDave Martin } 62980d147d2SDave Martin 63080d147d2SDave Martin /* 63180d147d2SDave Martin * Find the band whose upper bound is closest to the specified percentage. 63280d147d2SDave Martin * 63380d147d2SDave Martin * A round-to-nearest policy is followed here as a balanced compromise 63480d147d2SDave Martin * between unexpected under-commit of the resource (where the total of 63580d147d2SDave Martin * a set of resource allocations after conversion is less than the 63680d147d2SDave Martin * expected total, due to rounding of the individual converted 63780d147d2SDave Martin * percentages) and over-commit (where the total of the converted 63880d147d2SDave Martin * allocations is greater than expected). 63980d147d2SDave Martin */ 64080d147d2SDave Martin static u16 percent_to_mbw_max(u8 pc, struct mpam_props *cprops) 64180d147d2SDave Martin { 64280d147d2SDave Martin u32 val = pc; 64380d147d2SDave Martin 64480d147d2SDave Martin val <<= cprops->bwa_wd; 64580d147d2SDave Martin val = DIV_ROUND_CLOSEST(val, MAX_MBA_BW); 64680d147d2SDave Martin val = max(val, 1) - 1; 64780d147d2SDave Martin val <<= 16 - cprops->bwa_wd; 64880d147d2SDave Martin 64980d147d2SDave Martin return val; 65080d147d2SDave Martin } 65180d147d2SDave Martin 65236528c76SJames Morse static u32 get_mba_min(struct mpam_props *cprops) 65336528c76SJames Morse { 65436528c76SJames Morse if (!mba_class_use_mbw_max(cprops)) { 65536528c76SJames Morse WARN_ON_ONCE(1); 65636528c76SJames Morse return 0; 65736528c76SJames Morse } 65836528c76SJames Morse 65936528c76SJames Morse return mbw_max_to_percent(0, cprops); 66036528c76SJames Morse } 66136528c76SJames Morse 66236528c76SJames Morse /* Find the L3 cache that has affinity with this CPU */ 66336528c76SJames Morse static int find_l3_equivalent_bitmask(int cpu, cpumask_var_t tmp_cpumask) 66436528c76SJames Morse { 66536528c76SJames Morse u32 cache_id = get_cpu_cacheinfo_id(cpu, 3); 66636528c76SJames Morse 66736528c76SJames Morse lockdep_assert_cpus_held(); 66836528c76SJames Morse 66936528c76SJames Morse return mpam_get_cpumask_from_cache_id(cache_id, 3, tmp_cpumask); 67036528c76SJames Morse } 67136528c76SJames Morse 67236528c76SJames Morse /* 67336528c76SJames Morse * topology_matches_l3() - Is the provided class the same shape as L3 67436528c76SJames Morse * @victim: The class we'd like to pretend is L3. 67536528c76SJames Morse * 67636528c76SJames Morse * resctrl expects all the world's a Xeon, and all counters are on the 67736528c76SJames Morse * L3. We allow some mapping counters on other classes. This requires 67836528c76SJames Morse * that the CPU->domain mapping is the same kind of shape. 67936528c76SJames Morse * 68036528c76SJames Morse * Using cacheinfo directly would make this work even if resctrl can't 68136528c76SJames Morse * use the L3 - but cacheinfo can't tell us anything about offline CPUs. 68236528c76SJames Morse * Using the L3 resctrl domain list also depends on CPUs being online. 68336528c76SJames Morse * Using the mpam_class we picked for L3 so we can use its domain list 68436528c76SJames Morse * assumes that there are MPAM controls on the L3. 68536528c76SJames Morse * Instead, this path eventually uses the mpam_get_cpumask_from_cache_id() 68636528c76SJames Morse * helper which can tell us about offline CPUs ... but getting the cache_id 68736528c76SJames Morse * to start with relies on at least one CPU per L3 cache being online at 68836528c76SJames Morse * boot. 68936528c76SJames Morse * 69036528c76SJames Morse * Walk the victim component list and compare the affinity mask with the 69136528c76SJames Morse * corresponding L3. The topology matches if each victim:component's affinity 69236528c76SJames Morse * mask is the same as the CPU's corresponding L3's. These lists/masks are 69336528c76SJames Morse * computed from firmware tables so don't change at runtime. 69436528c76SJames Morse */ 69536528c76SJames Morse static bool topology_matches_l3(struct mpam_class *victim) 69636528c76SJames Morse { 69736528c76SJames Morse int cpu, err; 69836528c76SJames Morse struct mpam_component *victim_iter; 69936528c76SJames Morse 70036528c76SJames Morse lockdep_assert_cpus_held(); 70136528c76SJames Morse 70236528c76SJames Morse cpumask_var_t __free(free_cpumask_var) tmp_cpumask = CPUMASK_VAR_NULL; 70336528c76SJames Morse if (!alloc_cpumask_var(&tmp_cpumask, GFP_KERNEL)) 70436528c76SJames Morse return false; 70536528c76SJames Morse 70636528c76SJames Morse guard(srcu)(&mpam_srcu); 70736528c76SJames Morse list_for_each_entry_srcu(victim_iter, &victim->components, class_list, 70836528c76SJames Morse srcu_read_lock_held(&mpam_srcu)) { 70936528c76SJames Morse if (cpumask_empty(&victim_iter->affinity)) { 71036528c76SJames Morse pr_debug("class %u has CPU-less component %u - can't match L3!\n", 71136528c76SJames Morse victim->level, victim_iter->comp_id); 71236528c76SJames Morse return false; 71336528c76SJames Morse } 71436528c76SJames Morse 71536528c76SJames Morse cpu = cpumask_any_and(&victim_iter->affinity, cpu_online_mask); 71636528c76SJames Morse if (WARN_ON_ONCE(cpu >= nr_cpu_ids)) 71736528c76SJames Morse return false; 71836528c76SJames Morse 71936528c76SJames Morse cpumask_clear(tmp_cpumask); 72036528c76SJames Morse err = find_l3_equivalent_bitmask(cpu, tmp_cpumask); 72136528c76SJames Morse if (err) { 72236528c76SJames Morse pr_debug("Failed to find L3's equivalent component to class %u component %u\n", 72336528c76SJames Morse victim->level, victim_iter->comp_id); 72436528c76SJames Morse return false; 72536528c76SJames Morse } 72636528c76SJames Morse 72736528c76SJames Morse /* Any differing bits in the affinity mask? */ 72836528c76SJames Morse if (!cpumask_equal(tmp_cpumask, &victim_iter->affinity)) { 72936528c76SJames Morse pr_debug("class %u component %u has Mismatched CPU mask with L3 equivalent\n" 73036528c76SJames Morse "L3:%*pbl != victim:%*pbl\n", 73136528c76SJames Morse victim->level, victim_iter->comp_id, 73236528c76SJames Morse cpumask_pr_args(tmp_cpumask), 73336528c76SJames Morse cpumask_pr_args(&victim_iter->affinity)); 73436528c76SJames Morse 73536528c76SJames Morse return false; 73636528c76SJames Morse } 73736528c76SJames Morse } 73836528c76SJames Morse 73936528c76SJames Morse return true; 74036528c76SJames Morse } 74136528c76SJames Morse 74236528c76SJames Morse /* 74336528c76SJames Morse * Test if the traffic for a class matches that at egress from the L3. For 74436528c76SJames Morse * MSC at memory controllers this is only possible if there is a single L3 74536528c76SJames Morse * as otherwise the counters at the memory can include bandwidth from the 74636528c76SJames Morse * non-local L3. 74736528c76SJames Morse */ 74836528c76SJames Morse static bool traffic_matches_l3(struct mpam_class *class) 74936528c76SJames Morse { 75036528c76SJames Morse int err, cpu; 75136528c76SJames Morse 75236528c76SJames Morse lockdep_assert_cpus_held(); 75336528c76SJames Morse 75436528c76SJames Morse if (class->type == MPAM_CLASS_CACHE && class->level == 3) 75536528c76SJames Morse return true; 75636528c76SJames Morse 75736528c76SJames Morse if (class->type == MPAM_CLASS_CACHE && class->level != 3) { 75836528c76SJames Morse pr_debug("class %u is a different cache from L3\n", class->level); 75936528c76SJames Morse return false; 76036528c76SJames Morse } 76136528c76SJames Morse 76236528c76SJames Morse if (class->type != MPAM_CLASS_MEMORY) { 76336528c76SJames Morse pr_debug("class %u is neither of type cache or memory\n", class->level); 76436528c76SJames Morse return false; 76536528c76SJames Morse } 76636528c76SJames Morse 76736528c76SJames Morse cpumask_var_t __free(free_cpumask_var) tmp_cpumask = CPUMASK_VAR_NULL; 76836528c76SJames Morse if (!alloc_cpumask_var(&tmp_cpumask, GFP_KERNEL)) { 76936528c76SJames Morse pr_debug("cpumask allocation failed\n"); 77036528c76SJames Morse return false; 77136528c76SJames Morse } 77236528c76SJames Morse 77336528c76SJames Morse cpu = cpumask_any_and(&class->affinity, cpu_online_mask); 77436528c76SJames Morse err = find_l3_equivalent_bitmask(cpu, tmp_cpumask); 77536528c76SJames Morse if (err) { 77636528c76SJames Morse pr_debug("Failed to find L3 downstream to cpu %d\n", cpu); 77736528c76SJames Morse return false; 77836528c76SJames Morse } 77936528c76SJames Morse 78036528c76SJames Morse if (!cpumask_equal(tmp_cpumask, cpu_possible_mask)) { 78136528c76SJames Morse pr_debug("There is more than one L3\n"); 78236528c76SJames Morse return false; 78336528c76SJames Morse } 78436528c76SJames Morse 78536528c76SJames Morse /* Be strict; the traffic might stop in the intermediate cache. */ 78636528c76SJames Morse if (get_cpu_cacheinfo_id(cpu, 4) != -1) { 78736528c76SJames Morse pr_debug("L3 isn't the last level of cache\n"); 78836528c76SJames Morse return false; 78936528c76SJames Morse } 79036528c76SJames Morse 79136528c76SJames Morse if (num_possible_nodes() > 1) { 79236528c76SJames Morse pr_debug("There is more than one numa node\n"); 79336528c76SJames Morse return false; 79436528c76SJames Morse } 79536528c76SJames Morse 79636528c76SJames Morse #ifdef CONFIG_HMEM_REPORTING 79736528c76SJames Morse if (node_devices[cpu_to_node(cpu)]->cache_dev) { 79836528c76SJames Morse pr_debug("There is a memory side cache\n"); 79936528c76SJames Morse return false; 80036528c76SJames Morse } 80136528c76SJames Morse #endif 80236528c76SJames Morse 80336528c76SJames Morse return true; 80436528c76SJames Morse } 80536528c76SJames Morse 80652a4edb1SJames Morse /* Test whether we can export MPAM_CLASS_CACHE:{2,3}? */ 80752a4edb1SJames Morse static void mpam_resctrl_pick_caches(void) 80852a4edb1SJames Morse { 80952a4edb1SJames Morse struct mpam_class *class; 81052a4edb1SJames Morse struct mpam_resctrl_res *res; 81152a4edb1SJames Morse 81252a4edb1SJames Morse lockdep_assert_cpus_held(); 81352a4edb1SJames Morse 81452a4edb1SJames Morse guard(srcu)(&mpam_srcu); 81552a4edb1SJames Morse list_for_each_entry_srcu(class, &mpam_classes, classes_list, 81652a4edb1SJames Morse srcu_read_lock_held(&mpam_srcu)) { 81752a4edb1SJames Morse if (class->type != MPAM_CLASS_CACHE) { 81852a4edb1SJames Morse pr_debug("class %u is not a cache\n", class->level); 81952a4edb1SJames Morse continue; 82052a4edb1SJames Morse } 82152a4edb1SJames Morse 82252a4edb1SJames Morse if (class->level != 2 && class->level != 3) { 82352a4edb1SJames Morse pr_debug("class %u is not L2 or L3\n", class->level); 82452a4edb1SJames Morse continue; 82552a4edb1SJames Morse } 82652a4edb1SJames Morse 82752a4edb1SJames Morse if (!cache_has_usable_cpor(class)) { 82852a4edb1SJames Morse pr_debug("class %u cache misses CPOR\n", class->level); 82952a4edb1SJames Morse continue; 83052a4edb1SJames Morse } 83152a4edb1SJames Morse 83252a4edb1SJames Morse if (!cpumask_equal(&class->affinity, cpu_possible_mask)) { 83352a4edb1SJames Morse pr_debug("class %u has missing CPUs, mask %*pb != %*pb\n", class->level, 83452a4edb1SJames Morse cpumask_pr_args(&class->affinity), 83552a4edb1SJames Morse cpumask_pr_args(cpu_possible_mask)); 83652a4edb1SJames Morse continue; 83752a4edb1SJames Morse } 83852a4edb1SJames Morse 83952a4edb1SJames Morse if (class->level == 2) 84052a4edb1SJames Morse res = &mpam_resctrl_controls[RDT_RESOURCE_L2]; 84152a4edb1SJames Morse else 84252a4edb1SJames Morse res = &mpam_resctrl_controls[RDT_RESOURCE_L3]; 84352a4edb1SJames Morse res->class = class; 84452a4edb1SJames Morse } 84552a4edb1SJames Morse } 84652a4edb1SJames Morse 84736528c76SJames Morse static void mpam_resctrl_pick_mba(void) 84836528c76SJames Morse { 84936528c76SJames Morse struct mpam_class *class, *candidate_class = NULL; 85036528c76SJames Morse struct mpam_resctrl_res *res; 85136528c76SJames Morse 85236528c76SJames Morse lockdep_assert_cpus_held(); 85336528c76SJames Morse 85436528c76SJames Morse guard(srcu)(&mpam_srcu); 85536528c76SJames Morse list_for_each_entry_srcu(class, &mpam_classes, classes_list, 85636528c76SJames Morse srcu_read_lock_held(&mpam_srcu)) { 85736528c76SJames Morse struct mpam_props *cprops = &class->props; 85836528c76SJames Morse 85936528c76SJames Morse if (class->level != 3 && class->type == MPAM_CLASS_CACHE) { 86036528c76SJames Morse pr_debug("class %u is a cache but not the L3\n", class->level); 86136528c76SJames Morse continue; 86236528c76SJames Morse } 86336528c76SJames Morse 86436528c76SJames Morse if (!class_has_usable_mba(cprops)) { 86536528c76SJames Morse pr_debug("class %u has no bandwidth control\n", 86636528c76SJames Morse class->level); 86736528c76SJames Morse continue; 86836528c76SJames Morse } 86936528c76SJames Morse 87036528c76SJames Morse if (!cpumask_equal(&class->affinity, cpu_possible_mask)) { 87136528c76SJames Morse pr_debug("class %u has missing CPUs\n", class->level); 87236528c76SJames Morse continue; 87336528c76SJames Morse } 87436528c76SJames Morse 87536528c76SJames Morse if (!topology_matches_l3(class)) { 87636528c76SJames Morse pr_debug("class %u topology doesn't match L3\n", 87736528c76SJames Morse class->level); 87836528c76SJames Morse continue; 87936528c76SJames Morse } 88036528c76SJames Morse 88136528c76SJames Morse if (!traffic_matches_l3(class)) { 88236528c76SJames Morse pr_debug("class %u traffic doesn't match L3 egress\n", 88336528c76SJames Morse class->level); 88436528c76SJames Morse continue; 88536528c76SJames Morse } 88636528c76SJames Morse 88736528c76SJames Morse /* 88836528c76SJames Morse * Pick a resource to be MBA that as close as possible to 88936528c76SJames Morse * the L3. mbm_total counts the bandwidth leaving the L3 89036528c76SJames Morse * cache and MBA should correspond as closely as possible 89136528c76SJames Morse * for proper operation of mba_sc. 89236528c76SJames Morse */ 89336528c76SJames Morse if (!candidate_class || class->level < candidate_class->level) 89436528c76SJames Morse candidate_class = class; 89536528c76SJames Morse } 89636528c76SJames Morse 89736528c76SJames Morse if (candidate_class) { 89836528c76SJames Morse pr_debug("selected class %u to back MBA\n", 89936528c76SJames Morse candidate_class->level); 90036528c76SJames Morse res = &mpam_resctrl_controls[RDT_RESOURCE_MBA]; 90136528c76SJames Morse res->class = candidate_class; 90236528c76SJames Morse } 90336528c76SJames Morse } 90436528c76SJames Morse 9051458c4f0SJames Morse static void counter_update_class(enum resctrl_event_id evt_id, 9061458c4f0SJames Morse struct mpam_class *class) 9071458c4f0SJames Morse { 9081458c4f0SJames Morse struct mpam_class *existing_class = mpam_resctrl_counters[evt_id].class; 9091458c4f0SJames Morse 9101458c4f0SJames Morse if (existing_class) { 9111458c4f0SJames Morse if (class->level == 3) { 9121458c4f0SJames Morse pr_debug("Existing class is L3 - L3 wins\n"); 9131458c4f0SJames Morse return; 9141458c4f0SJames Morse } 9151458c4f0SJames Morse 9161458c4f0SJames Morse if (existing_class->level < class->level) { 9171458c4f0SJames Morse pr_debug("Existing class is closer to L3, %u versus %u - closer is better\n", 9181458c4f0SJames Morse existing_class->level, class->level); 9191458c4f0SJames Morse return; 9201458c4f0SJames Morse } 9211458c4f0SJames Morse } 9221458c4f0SJames Morse 9231458c4f0SJames Morse mpam_resctrl_counters[evt_id].class = class; 9241458c4f0SJames Morse } 9251458c4f0SJames Morse 9261458c4f0SJames Morse static void mpam_resctrl_pick_counters(void) 9271458c4f0SJames Morse { 9281458c4f0SJames Morse struct mpam_class *class; 9291458c4f0SJames Morse 9301458c4f0SJames Morse lockdep_assert_cpus_held(); 9311458c4f0SJames Morse 9321458c4f0SJames Morse guard(srcu)(&mpam_srcu); 9331458c4f0SJames Morse list_for_each_entry_srcu(class, &mpam_classes, classes_list, 9341458c4f0SJames Morse srcu_read_lock_held(&mpam_srcu)) { 9351458c4f0SJames Morse /* The name of the resource is L3... */ 9361458c4f0SJames Morse if (class->type == MPAM_CLASS_CACHE && class->level != 3) { 9371458c4f0SJames Morse pr_debug("class %u is a cache but not the L3", class->level); 9381458c4f0SJames Morse continue; 9391458c4f0SJames Morse } 9401458c4f0SJames Morse 9411458c4f0SJames Morse if (!cpumask_equal(&class->affinity, cpu_possible_mask)) { 9421458c4f0SJames Morse pr_debug("class %u does not cover all CPUs", 9431458c4f0SJames Morse class->level); 9441458c4f0SJames Morse continue; 9451458c4f0SJames Morse } 9461458c4f0SJames Morse 9471458c4f0SJames Morse if (cache_has_usable_csu(class)) { 9481458c4f0SJames Morse pr_debug("class %u has usable CSU", 9491458c4f0SJames Morse class->level); 9501458c4f0SJames Morse 9511458c4f0SJames Morse /* CSU counters only make sense on a cache. */ 9521458c4f0SJames Morse switch (class->type) { 9531458c4f0SJames Morse case MPAM_CLASS_CACHE: 95449b04e40SJames Morse if (update_rmid_limits(class)) 95549b04e40SJames Morse break; 95649b04e40SJames Morse 9571458c4f0SJames Morse counter_update_class(QOS_L3_OCCUP_EVENT_ID, class); 9581458c4f0SJames Morse break; 9591458c4f0SJames Morse default: 9601458c4f0SJames Morse break; 9611458c4f0SJames Morse } 9621458c4f0SJames Morse } 9631458c4f0SJames Morse } 9641458c4f0SJames Morse } 9651458c4f0SJames Morse 96609e61dafSJames Morse static int mpam_resctrl_control_init(struct mpam_resctrl_res *res) 96709e61dafSJames Morse { 96852a4edb1SJames Morse struct mpam_class *class = res->class; 96936528c76SJames Morse struct mpam_props *cprops = &class->props; 97052a4edb1SJames Morse struct rdt_resource *r = &res->resctrl_res; 97152a4edb1SJames Morse 97252a4edb1SJames Morse switch (r->rid) { 97352a4edb1SJames Morse case RDT_RESOURCE_L2: 97452a4edb1SJames Morse case RDT_RESOURCE_L3: 97552a4edb1SJames Morse r->schema_fmt = RESCTRL_SCHEMA_BITMAP; 97652a4edb1SJames Morse r->cache.arch_has_sparse_bitmasks = true; 97752a4edb1SJames Morse 97852a4edb1SJames Morse r->cache.cbm_len = class->props.cpbm_wd; 97952a4edb1SJames Morse /* mpam_devices will reject empty bitmaps */ 98052a4edb1SJames Morse r->cache.min_cbm_bits = 1; 98152a4edb1SJames Morse 98252a4edb1SJames Morse if (r->rid == RDT_RESOURCE_L2) { 98352a4edb1SJames Morse r->name = "L2"; 98452a4edb1SJames Morse r->ctrl_scope = RESCTRL_L2_CACHE; 98552a4edb1SJames Morse r->cdp_capable = true; 98652a4edb1SJames Morse } else { 98752a4edb1SJames Morse r->name = "L3"; 98852a4edb1SJames Morse r->ctrl_scope = RESCTRL_L3_CACHE; 98952a4edb1SJames Morse r->cdp_capable = true; 99052a4edb1SJames Morse } 99152a4edb1SJames Morse 99252a4edb1SJames Morse /* 99352a4edb1SJames Morse * Which bits are shared with other ...things... Unknown 99452a4edb1SJames Morse * devices use partid-0 which uses all the bitmap fields. Until 99552a4edb1SJames Morse * we have configured the SMMU and GIC not to do this 'all the 99652a4edb1SJames Morse * bits' is the correct answer here. 99752a4edb1SJames Morse */ 99852a4edb1SJames Morse r->cache.shareable_bits = resctrl_get_default_ctrl(r); 99952a4edb1SJames Morse r->alloc_capable = true; 100052a4edb1SJames Morse break; 100136528c76SJames Morse case RDT_RESOURCE_MBA: 100236528c76SJames Morse r->schema_fmt = RESCTRL_SCHEMA_RANGE; 100336528c76SJames Morse r->ctrl_scope = RESCTRL_L3_CACHE; 100436528c76SJames Morse 100536528c76SJames Morse r->membw.delay_linear = true; 100636528c76SJames Morse r->membw.throttle_mode = THREAD_THROTTLE_UNDEFINED; 100736528c76SJames Morse r->membw.min_bw = get_mba_min(cprops); 100836528c76SJames Morse r->membw.max_bw = MAX_MBA_BW; 100936528c76SJames Morse r->membw.bw_gran = get_mba_granularity(cprops); 101036528c76SJames Morse 101136528c76SJames Morse r->name = "MB"; 101236528c76SJames Morse r->alloc_capable = true; 101336528c76SJames Morse break; 101452a4edb1SJames Morse default: 101552a4edb1SJames Morse return -EINVAL; 101652a4edb1SJames Morse } 101709e61dafSJames Morse 101809e61dafSJames Morse return 0; 101909e61dafSJames Morse } 102009e61dafSJames Morse 102109e61dafSJames Morse static int mpam_resctrl_pick_domain_id(int cpu, struct mpam_component *comp) 102209e61dafSJames Morse { 102309e61dafSJames Morse struct mpam_class *class = comp->class; 102409e61dafSJames Morse 102509e61dafSJames Morse if (class->type == MPAM_CLASS_CACHE) 102609e61dafSJames Morse return comp->comp_id; 102709e61dafSJames Morse 102836528c76SJames Morse if (topology_matches_l3(class)) { 102936528c76SJames Morse /* Use the corresponding L3 component ID as the domain ID */ 103036528c76SJames Morse int id = get_cpu_cacheinfo_id(cpu, 3); 103136528c76SJames Morse 103236528c76SJames Morse /* Implies topology_matches_l3() made a mistake */ 103336528c76SJames Morse if (WARN_ON_ONCE(id == -1)) 103436528c76SJames Morse return comp->comp_id; 103536528c76SJames Morse 103636528c76SJames Morse return id; 103736528c76SJames Morse } 103836528c76SJames Morse 103909e61dafSJames Morse /* Otherwise, expose the ID used by the firmware table code. */ 104009e61dafSJames Morse return comp->comp_id; 104109e61dafSJames Morse } 104209e61dafSJames Morse 1043264c2859SBen Horgan static int mpam_resctrl_monitor_init(struct mpam_resctrl_mon *mon, 1044264c2859SBen Horgan enum resctrl_event_id type) 1045264c2859SBen Horgan { 1046264c2859SBen Horgan struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3]; 1047264c2859SBen Horgan struct rdt_resource *l3 = &res->resctrl_res; 1048264c2859SBen Horgan 1049264c2859SBen Horgan lockdep_assert_cpus_held(); 1050264c2859SBen Horgan 1051264c2859SBen Horgan /* 1052264c2859SBen Horgan * There also needs to be an L3 cache present. 1053264c2859SBen Horgan * The check just requires any online CPU and it can't go offline as we 1054264c2859SBen Horgan * hold the cpu lock. 1055264c2859SBen Horgan */ 1056264c2859SBen Horgan if (get_cpu_cacheinfo_id(raw_smp_processor_id(), 3) == -1) 1057264c2859SBen Horgan return 0; 1058264c2859SBen Horgan 1059264c2859SBen Horgan /* 1060264c2859SBen Horgan * If there are no MPAM resources on L3, force it into existence. 1061264c2859SBen Horgan * topology_matches_l3() already ensures this looks like the L3. 1062264c2859SBen Horgan * The domain-ids will be fixed up by mpam_resctrl_domain_hdr_init(). 1063264c2859SBen Horgan */ 1064264c2859SBen Horgan if (!res->class) { 1065264c2859SBen Horgan pr_warn_once("Faking L3 MSC to enable counters.\n"); 1066264c2859SBen Horgan res->class = mpam_resctrl_counters[type].class; 1067264c2859SBen Horgan } 1068264c2859SBen Horgan 1069264c2859SBen Horgan /* 1070264c2859SBen Horgan * Called multiple times!, once per event type that has a 1071264c2859SBen Horgan * monitoring class. 1072264c2859SBen Horgan * Setting name is necessary on monitor only platforms. 1073264c2859SBen Horgan */ 1074264c2859SBen Horgan l3->name = "L3"; 1075264c2859SBen Horgan l3->mon_scope = RESCTRL_L3_CACHE; 1076264c2859SBen Horgan 1077264c2859SBen Horgan /* 1078264c2859SBen Horgan * num-rmid is the upper bound for the number of monitoring groups that 1079264c2859SBen Horgan * can exist simultaneously, including the default monitoring group for 1080264c2859SBen Horgan * each control group. Hence, advertise the whole rmid_idx space even 1081264c2859SBen Horgan * though each control group has its own pmg/rmid space. Unfortunately, 1082264c2859SBen Horgan * this does mean userspace needs to know the architecture to correctly 1083264c2859SBen Horgan * interpret this value. 1084264c2859SBen Horgan */ 1085264c2859SBen Horgan l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx(); 1086264c2859SBen Horgan 1087264c2859SBen Horgan if (resctrl_enable_mon_event(type, false, 0, NULL)) 1088264c2859SBen Horgan l3->mon_capable = true; 1089264c2859SBen Horgan 1090264c2859SBen Horgan return 0; 1091264c2859SBen Horgan } 1092264c2859SBen Horgan 109302cc6616SJames Morse u32 resctrl_arch_get_config(struct rdt_resource *r, struct rdt_ctrl_domain *d, 109402cc6616SJames Morse u32 closid, enum resctrl_conf_type type) 109502cc6616SJames Morse { 109602cc6616SJames Morse u32 partid; 109702cc6616SJames Morse struct mpam_config *cfg; 109802cc6616SJames Morse struct mpam_props *cprops; 109902cc6616SJames Morse struct mpam_resctrl_res *res; 110002cc6616SJames Morse struct mpam_resctrl_dom *dom; 110102cc6616SJames Morse enum mpam_device_features configured_by; 110202cc6616SJames Morse 110302cc6616SJames Morse lockdep_assert_cpus_held(); 110402cc6616SJames Morse 110502cc6616SJames Morse if (!mpam_is_enabled()) 110602cc6616SJames Morse return resctrl_get_default_ctrl(r); 110702cc6616SJames Morse 110802cc6616SJames Morse res = container_of(r, struct mpam_resctrl_res, resctrl_res); 110902cc6616SJames Morse dom = container_of(d, struct mpam_resctrl_dom, resctrl_ctrl_dom); 111002cc6616SJames Morse cprops = &res->class->props; 111102cc6616SJames Morse 11126789fb99SJames Morse /* 11136789fb99SJames Morse * When CDP is enabled, but the resource doesn't support it, 11146789fb99SJames Morse * the control is cloned across both partids. 11156789fb99SJames Morse * Pick one at random to read: 11166789fb99SJames Morse */ 11176789fb99SJames Morse if (mpam_resctrl_hide_cdp(r->rid)) 11186789fb99SJames Morse type = CDP_DATA; 11196789fb99SJames Morse 112002cc6616SJames Morse partid = resctrl_get_config_index(closid, type); 112102cc6616SJames Morse cfg = &dom->ctrl_comp->cfg[partid]; 112202cc6616SJames Morse 112302cc6616SJames Morse switch (r->rid) { 112402cc6616SJames Morse case RDT_RESOURCE_L2: 112502cc6616SJames Morse case RDT_RESOURCE_L3: 112602cc6616SJames Morse configured_by = mpam_feat_cpor_part; 112702cc6616SJames Morse break; 112836528c76SJames Morse case RDT_RESOURCE_MBA: 112936528c76SJames Morse if (mpam_has_feature(mpam_feat_mbw_max, cprops)) { 113036528c76SJames Morse configured_by = mpam_feat_mbw_max; 113136528c76SJames Morse break; 113236528c76SJames Morse } 113336528c76SJames Morse fallthrough; 113402cc6616SJames Morse default: 113502cc6616SJames Morse return resctrl_get_default_ctrl(r); 113602cc6616SJames Morse } 113702cc6616SJames Morse 113802cc6616SJames Morse if (!r->alloc_capable || partid >= resctrl_arch_get_num_closid(r) || 113902cc6616SJames Morse !mpam_has_feature(configured_by, cfg)) 114002cc6616SJames Morse return resctrl_get_default_ctrl(r); 114102cc6616SJames Morse 114202cc6616SJames Morse switch (configured_by) { 114302cc6616SJames Morse case mpam_feat_cpor_part: 114402cc6616SJames Morse return cfg->cpbm; 114536528c76SJames Morse case mpam_feat_mbw_max: 114636528c76SJames Morse return mbw_max_to_percent(cfg->mbw_max, cprops); 114702cc6616SJames Morse default: 114802cc6616SJames Morse return resctrl_get_default_ctrl(r); 114902cc6616SJames Morse } 115002cc6616SJames Morse } 115102cc6616SJames Morse 11529cd2b522SJames Morse int resctrl_arch_update_one(struct rdt_resource *r, struct rdt_ctrl_domain *d, 11539cd2b522SJames Morse u32 closid, enum resctrl_conf_type t, u32 cfg_val) 11549cd2b522SJames Morse { 11556789fb99SJames Morse int err; 11569cd2b522SJames Morse u32 partid; 11579cd2b522SJames Morse struct mpam_config cfg; 11589cd2b522SJames Morse struct mpam_props *cprops; 11599cd2b522SJames Morse struct mpam_resctrl_res *res; 11609cd2b522SJames Morse struct mpam_resctrl_dom *dom; 11619cd2b522SJames Morse 11629cd2b522SJames Morse lockdep_assert_cpus_held(); 11639cd2b522SJames Morse lockdep_assert_irqs_enabled(); 11649cd2b522SJames Morse 11659cd2b522SJames Morse /* 11669cd2b522SJames Morse * No need to check the CPU as mpam_apply_config() doesn't care, and 11679cd2b522SJames Morse * resctrl_arch_update_domains() relies on this. 11689cd2b522SJames Morse */ 11699cd2b522SJames Morse res = container_of(r, struct mpam_resctrl_res, resctrl_res); 11709cd2b522SJames Morse dom = container_of(d, struct mpam_resctrl_dom, resctrl_ctrl_dom); 11719cd2b522SJames Morse cprops = &res->class->props; 11729cd2b522SJames Morse 11736789fb99SJames Morse if (mpam_resctrl_hide_cdp(r->rid)) 11746789fb99SJames Morse t = CDP_DATA; 11756789fb99SJames Morse 11769cd2b522SJames Morse partid = resctrl_get_config_index(closid, t); 11779cd2b522SJames Morse if (!r->alloc_capable || partid >= resctrl_arch_get_num_closid(r)) { 11789cd2b522SJames Morse pr_debug("Not alloc capable or computed PARTID out of range\n"); 11799cd2b522SJames Morse return -EINVAL; 11809cd2b522SJames Morse } 11819cd2b522SJames Morse 11829cd2b522SJames Morse /* 11839cd2b522SJames Morse * Copy the current config to avoid clearing other resources when the 11849cd2b522SJames Morse * same component is exposed multiple times through resctrl. 11859cd2b522SJames Morse */ 11869cd2b522SJames Morse cfg = dom->ctrl_comp->cfg[partid]; 11879cd2b522SJames Morse 11889cd2b522SJames Morse switch (r->rid) { 11899cd2b522SJames Morse case RDT_RESOURCE_L2: 11909cd2b522SJames Morse case RDT_RESOURCE_L3: 11919cd2b522SJames Morse cfg.cpbm = cfg_val; 11929cd2b522SJames Morse mpam_set_feature(mpam_feat_cpor_part, &cfg); 11939cd2b522SJames Morse break; 119436528c76SJames Morse case RDT_RESOURCE_MBA: 119536528c76SJames Morse if (mpam_has_feature(mpam_feat_mbw_max, cprops)) { 119636528c76SJames Morse cfg.mbw_max = percent_to_mbw_max(cfg_val, cprops); 119736528c76SJames Morse mpam_set_feature(mpam_feat_mbw_max, &cfg); 119836528c76SJames Morse break; 119936528c76SJames Morse } 120036528c76SJames Morse fallthrough; 12019cd2b522SJames Morse default: 12029cd2b522SJames Morse return -EINVAL; 12039cd2b522SJames Morse } 12049cd2b522SJames Morse 12056789fb99SJames Morse /* 12066789fb99SJames Morse * When CDP is enabled, but the resource doesn't support it, we need to 12076789fb99SJames Morse * apply the same configuration to the other partid. 12086789fb99SJames Morse */ 12096789fb99SJames Morse if (mpam_resctrl_hide_cdp(r->rid)) { 12106789fb99SJames Morse partid = resctrl_get_config_index(closid, CDP_CODE); 12116789fb99SJames Morse err = mpam_apply_config(dom->ctrl_comp, partid, &cfg); 12126789fb99SJames Morse if (err) 12136789fb99SJames Morse return err; 12146789fb99SJames Morse 12156789fb99SJames Morse partid = resctrl_get_config_index(closid, CDP_DATA); 12166789fb99SJames Morse return mpam_apply_config(dom->ctrl_comp, partid, &cfg); 12176789fb99SJames Morse } 12186789fb99SJames Morse 12199cd2b522SJames Morse return mpam_apply_config(dom->ctrl_comp, partid, &cfg); 12209cd2b522SJames Morse } 12219cd2b522SJames Morse 12229cd2b522SJames Morse int resctrl_arch_update_domains(struct rdt_resource *r, u32 closid) 12239cd2b522SJames Morse { 12249cd2b522SJames Morse int err; 12259cd2b522SJames Morse struct rdt_ctrl_domain *d; 12269cd2b522SJames Morse 12279cd2b522SJames Morse lockdep_assert_cpus_held(); 12289cd2b522SJames Morse lockdep_assert_irqs_enabled(); 12299cd2b522SJames Morse 12309cd2b522SJames Morse list_for_each_entry_rcu(d, &r->ctrl_domains, hdr.list) { 12319cd2b522SJames Morse for (enum resctrl_conf_type t = 0; t < CDP_NUM_TYPES; t++) { 12329cd2b522SJames Morse struct resctrl_staged_config *cfg = &d->staged_config[t]; 12339cd2b522SJames Morse 12349cd2b522SJames Morse if (!cfg->have_new_ctrl) 12359cd2b522SJames Morse continue; 12369cd2b522SJames Morse 12379cd2b522SJames Morse err = resctrl_arch_update_one(r, d, closid, t, 12389cd2b522SJames Morse cfg->new_ctrl); 12399cd2b522SJames Morse if (err) 12409cd2b522SJames Morse return err; 12419cd2b522SJames Morse } 12429cd2b522SJames Morse } 12439cd2b522SJames Morse 12449cd2b522SJames Morse return 0; 12459cd2b522SJames Morse } 12469cd2b522SJames Morse 1247370d166dSJames Morse void resctrl_arch_reset_all_ctrls(struct rdt_resource *r) 1248370d166dSJames Morse { 1249370d166dSJames Morse struct mpam_resctrl_res *res; 1250370d166dSJames Morse 1251370d166dSJames Morse lockdep_assert_cpus_held(); 1252370d166dSJames Morse 1253370d166dSJames Morse if (!mpam_is_enabled()) 1254370d166dSJames Morse return; 1255370d166dSJames Morse 1256370d166dSJames Morse res = container_of(r, struct mpam_resctrl_res, resctrl_res); 1257370d166dSJames Morse mpam_reset_class_locked(res->class); 1258370d166dSJames Morse } 1259370d166dSJames Morse 126009e61dafSJames Morse static void mpam_resctrl_domain_hdr_init(int cpu, struct mpam_component *comp, 126109e61dafSJames Morse enum resctrl_res_level rid, 126209e61dafSJames Morse struct rdt_domain_hdr *hdr) 126309e61dafSJames Morse { 126409e61dafSJames Morse lockdep_assert_cpus_held(); 126509e61dafSJames Morse 126609e61dafSJames Morse INIT_LIST_HEAD(&hdr->list); 126709e61dafSJames Morse hdr->id = mpam_resctrl_pick_domain_id(cpu, comp); 126809e61dafSJames Morse hdr->rid = rid; 126909e61dafSJames Morse cpumask_set_cpu(cpu, &hdr->cpu_mask); 127009e61dafSJames Morse } 127109e61dafSJames Morse 127209e61dafSJames Morse static void mpam_resctrl_online_domain_hdr(unsigned int cpu, 127309e61dafSJames Morse struct rdt_domain_hdr *hdr) 127409e61dafSJames Morse { 127509e61dafSJames Morse lockdep_assert_cpus_held(); 127609e61dafSJames Morse 127709e61dafSJames Morse cpumask_set_cpu(cpu, &hdr->cpu_mask); 127809e61dafSJames Morse } 127909e61dafSJames Morse 128009e61dafSJames Morse /** 128109e61dafSJames Morse * mpam_resctrl_offline_domain_hdr() - Update the domain header to remove a CPU. 128209e61dafSJames Morse * @cpu: The CPU to remove from the domain. 128309e61dafSJames Morse * @hdr: The domain's header. 128409e61dafSJames Morse * 128509e61dafSJames Morse * Removes @cpu from the header mask. If this was the last CPU in the domain, 128609e61dafSJames Morse * the domain header is removed from its parent list and true is returned, 128709e61dafSJames Morse * indicating the parent structure can be freed. 128809e61dafSJames Morse * If there are other CPUs in the domain, returns false. 128909e61dafSJames Morse */ 129009e61dafSJames Morse static bool mpam_resctrl_offline_domain_hdr(unsigned int cpu, 129109e61dafSJames Morse struct rdt_domain_hdr *hdr) 129209e61dafSJames Morse { 129309e61dafSJames Morse lockdep_assert_held(&domain_list_lock); 129409e61dafSJames Morse 129509e61dafSJames Morse cpumask_clear_cpu(cpu, &hdr->cpu_mask); 129609e61dafSJames Morse if (cpumask_empty(&hdr->cpu_mask)) { 129709e61dafSJames Morse list_del_rcu(&hdr->list); 129809e61dafSJames Morse synchronize_rcu(); 129909e61dafSJames Morse return true; 130009e61dafSJames Morse } 130109e61dafSJames Morse 130209e61dafSJames Morse return false; 130309e61dafSJames Morse } 130409e61dafSJames Morse 130509e61dafSJames Morse static void mpam_resctrl_domain_insert(struct list_head *list, 130609e61dafSJames Morse struct rdt_domain_hdr *new) 130709e61dafSJames Morse { 130809e61dafSJames Morse struct rdt_domain_hdr *err; 130909e61dafSJames Morse struct list_head *pos = NULL; 131009e61dafSJames Morse 131109e61dafSJames Morse lockdep_assert_held(&domain_list_lock); 131209e61dafSJames Morse 131309e61dafSJames Morse err = resctrl_find_domain(list, new->id, &pos); 131409e61dafSJames Morse if (WARN_ON_ONCE(err)) 131509e61dafSJames Morse return; 131609e61dafSJames Morse 131709e61dafSJames Morse list_add_tail_rcu(&new->list, pos); 131809e61dafSJames Morse } 131909e61dafSJames Morse 1320264c2859SBen Horgan static struct mpam_component *find_component(struct mpam_class *class, int cpu) 1321264c2859SBen Horgan { 1322264c2859SBen Horgan struct mpam_component *comp; 1323264c2859SBen Horgan 1324264c2859SBen Horgan guard(srcu)(&mpam_srcu); 1325264c2859SBen Horgan list_for_each_entry_srcu(comp, &class->components, class_list, 1326264c2859SBen Horgan srcu_read_lock_held(&mpam_srcu)) { 1327264c2859SBen Horgan if (cpumask_test_cpu(cpu, &comp->affinity)) 1328264c2859SBen Horgan return comp; 1329264c2859SBen Horgan } 1330264c2859SBen Horgan 1331264c2859SBen Horgan return NULL; 1332264c2859SBen Horgan } 1333264c2859SBen Horgan 133409e61dafSJames Morse static struct mpam_resctrl_dom * 133509e61dafSJames Morse mpam_resctrl_alloc_domain(unsigned int cpu, struct mpam_resctrl_res *res) 133609e61dafSJames Morse { 133709e61dafSJames Morse int err; 133809e61dafSJames Morse struct mpam_resctrl_dom *dom; 1339264c2859SBen Horgan struct rdt_l3_mon_domain *mon_d; 134009e61dafSJames Morse struct rdt_ctrl_domain *ctrl_d; 134109e61dafSJames Morse struct mpam_class *class = res->class; 134209e61dafSJames Morse struct mpam_component *comp_iter, *ctrl_comp; 134309e61dafSJames Morse struct rdt_resource *r = &res->resctrl_res; 134409e61dafSJames Morse 134509e61dafSJames Morse lockdep_assert_held(&domain_list_lock); 134609e61dafSJames Morse 134709e61dafSJames Morse ctrl_comp = NULL; 134809e61dafSJames Morse guard(srcu)(&mpam_srcu); 134909e61dafSJames Morse list_for_each_entry_srcu(comp_iter, &class->components, class_list, 135009e61dafSJames Morse srcu_read_lock_held(&mpam_srcu)) { 135109e61dafSJames Morse if (cpumask_test_cpu(cpu, &comp_iter->affinity)) { 135209e61dafSJames Morse ctrl_comp = comp_iter; 135309e61dafSJames Morse break; 135409e61dafSJames Morse } 135509e61dafSJames Morse } 135609e61dafSJames Morse 135709e61dafSJames Morse /* class has no component for this CPU */ 135809e61dafSJames Morse if (WARN_ON_ONCE(!ctrl_comp)) 135909e61dafSJames Morse return ERR_PTR(-EINVAL); 136009e61dafSJames Morse 136109e61dafSJames Morse dom = kzalloc_node(sizeof(*dom), GFP_KERNEL, cpu_to_node(cpu)); 136209e61dafSJames Morse if (!dom) 136309e61dafSJames Morse return ERR_PTR(-ENOMEM); 136409e61dafSJames Morse 136509e61dafSJames Morse if (r->alloc_capable) { 136609e61dafSJames Morse dom->ctrl_comp = ctrl_comp; 136709e61dafSJames Morse 136809e61dafSJames Morse ctrl_d = &dom->resctrl_ctrl_dom; 136909e61dafSJames Morse mpam_resctrl_domain_hdr_init(cpu, ctrl_comp, r->rid, &ctrl_d->hdr); 137009e61dafSJames Morse ctrl_d->hdr.type = RESCTRL_CTRL_DOMAIN; 137109e61dafSJames Morse err = resctrl_online_ctrl_domain(r, ctrl_d); 137209e61dafSJames Morse if (err) 137309e61dafSJames Morse goto free_domain; 137409e61dafSJames Morse 137509e61dafSJames Morse mpam_resctrl_domain_insert(&r->ctrl_domains, &ctrl_d->hdr); 137609e61dafSJames Morse } else { 137709e61dafSJames Morse pr_debug("Skipped control domain online - no controls\n"); 137809e61dafSJames Morse } 1379264c2859SBen Horgan 1380264c2859SBen Horgan if (r->mon_capable) { 1381264c2859SBen Horgan struct mpam_component *any_mon_comp; 1382264c2859SBen Horgan struct mpam_resctrl_mon *mon; 1383264c2859SBen Horgan enum resctrl_event_id eventid; 1384264c2859SBen Horgan 1385264c2859SBen Horgan /* 1386264c2859SBen Horgan * Even if the monitor domain is backed by a different 1387264c2859SBen Horgan * component, the L3 component IDs need to be used... only 1388264c2859SBen Horgan * there may be no ctrl_comp for the L3. 1389264c2859SBen Horgan * Search each event's class list for a component with 1390264c2859SBen Horgan * overlapping CPUs and set up the dom->mon_comp array. 1391264c2859SBen Horgan */ 1392264c2859SBen Horgan 1393264c2859SBen Horgan for_each_mpam_resctrl_mon(mon, eventid) { 1394264c2859SBen Horgan struct mpam_component *mon_comp; 1395264c2859SBen Horgan 1396264c2859SBen Horgan if (!mon->class) 1397264c2859SBen Horgan continue; // dummy resource 1398264c2859SBen Horgan 1399264c2859SBen Horgan mon_comp = find_component(mon->class, cpu); 1400264c2859SBen Horgan dom->mon_comp[eventid] = mon_comp; 1401264c2859SBen Horgan if (mon_comp) 1402264c2859SBen Horgan any_mon_comp = mon_comp; 1403264c2859SBen Horgan } 1404264c2859SBen Horgan if (!any_mon_comp) { 1405264c2859SBen Horgan WARN_ON_ONCE(0); 1406264c2859SBen Horgan err = -EFAULT; 1407264c2859SBen Horgan goto offline_ctrl_domain; 1408264c2859SBen Horgan } 1409264c2859SBen Horgan 1410264c2859SBen Horgan mon_d = &dom->resctrl_mon_dom; 1411264c2859SBen Horgan mpam_resctrl_domain_hdr_init(cpu, any_mon_comp, r->rid, &mon_d->hdr); 1412264c2859SBen Horgan mon_d->hdr.type = RESCTRL_MON_DOMAIN; 1413264c2859SBen Horgan err = resctrl_online_mon_domain(r, &mon_d->hdr); 1414264c2859SBen Horgan if (err) 1415264c2859SBen Horgan goto offline_ctrl_domain; 1416264c2859SBen Horgan 1417264c2859SBen Horgan mpam_resctrl_domain_insert(&r->mon_domains, &mon_d->hdr); 1418264c2859SBen Horgan } else { 1419264c2859SBen Horgan pr_debug("Skipped monitor domain online - no monitors\n"); 1420264c2859SBen Horgan } 1421264c2859SBen Horgan 142209e61dafSJames Morse return dom; 142309e61dafSJames Morse 1424264c2859SBen Horgan offline_ctrl_domain: 1425264c2859SBen Horgan if (r->alloc_capable) { 1426264c2859SBen Horgan mpam_resctrl_offline_domain_hdr(cpu, &ctrl_d->hdr); 1427264c2859SBen Horgan resctrl_offline_ctrl_domain(r, ctrl_d); 1428264c2859SBen Horgan } 142909e61dafSJames Morse free_domain: 143009e61dafSJames Morse kfree(dom); 143109e61dafSJames Morse dom = ERR_PTR(err); 143209e61dafSJames Morse 143309e61dafSJames Morse return dom; 143409e61dafSJames Morse } 143509e61dafSJames Morse 1436264c2859SBen Horgan /* 1437264c2859SBen Horgan * We know all the monitors are associated with the L3, even if there are no 1438264c2859SBen Horgan * controls and therefore no control component. Find the cache-id for the CPU 1439264c2859SBen Horgan * and use that to search for existing resctrl domains. 1440264c2859SBen Horgan * This relies on mpam_resctrl_pick_domain_id() using the L3 cache-id 1441264c2859SBen Horgan * for anything that is not a cache. 1442264c2859SBen Horgan */ 1443264c2859SBen Horgan static struct mpam_resctrl_dom *mpam_resctrl_get_mon_domain_from_cpu(int cpu) 1444264c2859SBen Horgan { 1445264c2859SBen Horgan int cache_id; 1446264c2859SBen Horgan struct mpam_resctrl_dom *dom; 1447264c2859SBen Horgan struct mpam_resctrl_res *l3 = &mpam_resctrl_controls[RDT_RESOURCE_L3]; 1448264c2859SBen Horgan 1449264c2859SBen Horgan lockdep_assert_cpus_held(); 1450264c2859SBen Horgan 1451264c2859SBen Horgan if (!l3->class) 1452264c2859SBen Horgan return NULL; 1453264c2859SBen Horgan cache_id = get_cpu_cacheinfo_id(cpu, 3); 1454264c2859SBen Horgan if (cache_id < 0) 1455264c2859SBen Horgan return NULL; 1456264c2859SBen Horgan 1457264c2859SBen Horgan list_for_each_entry_rcu(dom, &l3->resctrl_res.mon_domains, resctrl_mon_dom.hdr.list) { 1458264c2859SBen Horgan if (dom->resctrl_mon_dom.hdr.id == cache_id) 1459264c2859SBen Horgan return dom; 1460264c2859SBen Horgan } 1461264c2859SBen Horgan 1462264c2859SBen Horgan return NULL; 1463264c2859SBen Horgan } 1464264c2859SBen Horgan 146509e61dafSJames Morse static struct mpam_resctrl_dom * 146609e61dafSJames Morse mpam_resctrl_get_domain_from_cpu(int cpu, struct mpam_resctrl_res *res) 146709e61dafSJames Morse { 146809e61dafSJames Morse struct mpam_resctrl_dom *dom; 146909e61dafSJames Morse struct rdt_resource *r = &res->resctrl_res; 147009e61dafSJames Morse 147109e61dafSJames Morse lockdep_assert_cpus_held(); 147209e61dafSJames Morse 147309e61dafSJames Morse list_for_each_entry_rcu(dom, &r->ctrl_domains, resctrl_ctrl_dom.hdr.list) { 147409e61dafSJames Morse if (cpumask_test_cpu(cpu, &dom->ctrl_comp->affinity)) 147509e61dafSJames Morse return dom; 147609e61dafSJames Morse } 147709e61dafSJames Morse 1478264c2859SBen Horgan if (r->rid != RDT_RESOURCE_L3) 147909e61dafSJames Morse return NULL; 1480264c2859SBen Horgan 1481264c2859SBen Horgan /* Search the mon domain list too - needed on monitor only platforms. */ 1482264c2859SBen Horgan return mpam_resctrl_get_mon_domain_from_cpu(cpu); 148309e61dafSJames Morse } 148409e61dafSJames Morse 148509e61dafSJames Morse int mpam_resctrl_online_cpu(unsigned int cpu) 148609e61dafSJames Morse { 148709e61dafSJames Morse struct mpam_resctrl_res *res; 148809e61dafSJames Morse enum resctrl_res_level rid; 148909e61dafSJames Morse 149009e61dafSJames Morse guard(mutex)(&domain_list_lock); 149109e61dafSJames Morse for_each_mpam_resctrl_control(res, rid) { 149209e61dafSJames Morse struct mpam_resctrl_dom *dom; 149309e61dafSJames Morse struct rdt_resource *r = &res->resctrl_res; 149409e61dafSJames Morse 149509e61dafSJames Morse if (!res->class) 149609e61dafSJames Morse continue; // dummy_resource; 149709e61dafSJames Morse 149809e61dafSJames Morse dom = mpam_resctrl_get_domain_from_cpu(cpu, res); 149909e61dafSJames Morse if (!dom) { 150009e61dafSJames Morse dom = mpam_resctrl_alloc_domain(cpu, res); 150109e61dafSJames Morse if (IS_ERR(dom)) 150209e61dafSJames Morse return PTR_ERR(dom); 150309e61dafSJames Morse } else { 150409e61dafSJames Morse if (r->alloc_capable) { 150509e61dafSJames Morse struct rdt_ctrl_domain *ctrl_d = &dom->resctrl_ctrl_dom; 150609e61dafSJames Morse 150709e61dafSJames Morse mpam_resctrl_online_domain_hdr(cpu, &ctrl_d->hdr); 150809e61dafSJames Morse } 1509264c2859SBen Horgan if (r->mon_capable) { 1510264c2859SBen Horgan struct rdt_l3_mon_domain *mon_d = &dom->resctrl_mon_dom; 1511264c2859SBen Horgan 1512264c2859SBen Horgan mpam_resctrl_online_domain_hdr(cpu, &mon_d->hdr); 1513264c2859SBen Horgan } 151409e61dafSJames Morse } 151509e61dafSJames Morse } 151609e61dafSJames Morse 151709e61dafSJames Morse resctrl_online_cpu(cpu); 151809e61dafSJames Morse 151909e61dafSJames Morse return 0; 152009e61dafSJames Morse } 152109e61dafSJames Morse 152209e61dafSJames Morse void mpam_resctrl_offline_cpu(unsigned int cpu) 152309e61dafSJames Morse { 152409e61dafSJames Morse struct mpam_resctrl_res *res; 152509e61dafSJames Morse enum resctrl_res_level rid; 152609e61dafSJames Morse 152709e61dafSJames Morse resctrl_offline_cpu(cpu); 152809e61dafSJames Morse 152909e61dafSJames Morse guard(mutex)(&domain_list_lock); 153009e61dafSJames Morse for_each_mpam_resctrl_control(res, rid) { 153109e61dafSJames Morse struct mpam_resctrl_dom *dom; 1532264c2859SBen Horgan struct rdt_l3_mon_domain *mon_d; 153309e61dafSJames Morse struct rdt_ctrl_domain *ctrl_d; 1534264c2859SBen Horgan bool ctrl_dom_empty, mon_dom_empty; 153509e61dafSJames Morse struct rdt_resource *r = &res->resctrl_res; 153609e61dafSJames Morse 153709e61dafSJames Morse if (!res->class) 153809e61dafSJames Morse continue; // dummy resource 153909e61dafSJames Morse 154009e61dafSJames Morse dom = mpam_resctrl_get_domain_from_cpu(cpu, res); 154109e61dafSJames Morse if (WARN_ON_ONCE(!dom)) 154209e61dafSJames Morse continue; 154309e61dafSJames Morse 154409e61dafSJames Morse if (r->alloc_capable) { 154509e61dafSJames Morse ctrl_d = &dom->resctrl_ctrl_dom; 154609e61dafSJames Morse ctrl_dom_empty = mpam_resctrl_offline_domain_hdr(cpu, &ctrl_d->hdr); 154709e61dafSJames Morse if (ctrl_dom_empty) 154809e61dafSJames Morse resctrl_offline_ctrl_domain(&res->resctrl_res, ctrl_d); 154909e61dafSJames Morse } else { 155009e61dafSJames Morse ctrl_dom_empty = true; 155109e61dafSJames Morse } 155209e61dafSJames Morse 1553264c2859SBen Horgan if (r->mon_capable) { 1554264c2859SBen Horgan mon_d = &dom->resctrl_mon_dom; 1555264c2859SBen Horgan mon_dom_empty = mpam_resctrl_offline_domain_hdr(cpu, &mon_d->hdr); 1556264c2859SBen Horgan if (mon_dom_empty) 1557264c2859SBen Horgan resctrl_offline_mon_domain(&res->resctrl_res, &mon_d->hdr); 1558264c2859SBen Horgan } else { 1559264c2859SBen Horgan mon_dom_empty = true; 1560264c2859SBen Horgan } 1561264c2859SBen Horgan 1562264c2859SBen Horgan if (ctrl_dom_empty && mon_dom_empty) 156309e61dafSJames Morse kfree(dom); 156409e61dafSJames Morse } 156509e61dafSJames Morse } 156609e61dafSJames Morse 156709e61dafSJames Morse int mpam_resctrl_setup(void) 156809e61dafSJames Morse { 156909e61dafSJames Morse int err = 0; 157009e61dafSJames Morse struct mpam_resctrl_res *res; 157109e61dafSJames Morse enum resctrl_res_level rid; 1572264c2859SBen Horgan struct mpam_resctrl_mon *mon; 1573264c2859SBen Horgan enum resctrl_event_id eventid; 157409e61dafSJames Morse 15751c1e2968SBen Horgan wait_event(wait_cacheinfo_ready, cacheinfo_ready); 15761c1e2968SBen Horgan 157709e61dafSJames Morse cpus_read_lock(); 157809e61dafSJames Morse for_each_mpam_resctrl_control(res, rid) { 157909e61dafSJames Morse INIT_LIST_HEAD_RCU(&res->resctrl_res.ctrl_domains); 1580264c2859SBen Horgan INIT_LIST_HEAD_RCU(&res->resctrl_res.mon_domains); 158109e61dafSJames Morse res->resctrl_res.rid = rid; 158209e61dafSJames Morse } 158309e61dafSJames Morse 158452a4edb1SJames Morse /* Find some classes to use for controls */ 158552a4edb1SJames Morse mpam_resctrl_pick_caches(); 158636528c76SJames Morse mpam_resctrl_pick_mba(); 158709e61dafSJames Morse 158809e61dafSJames Morse /* Initialise the resctrl structures from the classes */ 158909e61dafSJames Morse for_each_mpam_resctrl_control(res, rid) { 159009e61dafSJames Morse if (!res->class) 159109e61dafSJames Morse continue; // dummy resource 159209e61dafSJames Morse 159309e61dafSJames Morse err = mpam_resctrl_control_init(res); 159409e61dafSJames Morse if (err) { 159509e61dafSJames Morse pr_debug("Failed to initialise rid %u\n", rid); 1596264c2859SBen Horgan goto internal_error; 159709e61dafSJames Morse } 159809e61dafSJames Morse } 1599264c2859SBen Horgan 16001458c4f0SJames Morse /* Find some classes to use for monitors */ 16011458c4f0SJames Morse mpam_resctrl_pick_counters(); 16021458c4f0SJames Morse 1603264c2859SBen Horgan for_each_mpam_resctrl_mon(mon, eventid) { 1604264c2859SBen Horgan if (!mon->class) 1605264c2859SBen Horgan continue; // dummy resource 1606264c2859SBen Horgan 1607264c2859SBen Horgan err = mpam_resctrl_monitor_init(mon, eventid); 1608264c2859SBen Horgan if (err) { 1609264c2859SBen Horgan pr_debug("Failed to initialise event %u\n", eventid); 1610264c2859SBen Horgan goto internal_error; 1611264c2859SBen Horgan } 1612264c2859SBen Horgan } 1613264c2859SBen Horgan 161409e61dafSJames Morse cpus_read_unlock(); 161509e61dafSJames Morse 1616264c2859SBen Horgan if (!resctrl_arch_alloc_capable() && !resctrl_arch_mon_capable()) { 1617264c2859SBen Horgan pr_debug("No alloc(%u) or monitor(%u) found - resctrl not supported\n", 1618264c2859SBen Horgan resctrl_arch_alloc_capable(), resctrl_arch_mon_capable()); 161909e61dafSJames Morse return -EOPNOTSUPP; 162009e61dafSJames Morse } 162109e61dafSJames Morse 162209e61dafSJames Morse /* TODO: call resctrl_init() */ 162309e61dafSJames Morse 162409e61dafSJames Morse return 0; 1625264c2859SBen Horgan 1626264c2859SBen Horgan internal_error: 1627264c2859SBen Horgan cpus_read_unlock(); 1628264c2859SBen Horgan pr_debug("Internal error %d - resctrl not supported\n", err); 1629264c2859SBen Horgan return err; 163009e61dafSJames Morse } 16311c1e2968SBen Horgan 16321c1e2968SBen Horgan static int __init __cacheinfo_ready(void) 16331c1e2968SBen Horgan { 16341c1e2968SBen Horgan cacheinfo_ready = true; 16351c1e2968SBen Horgan wake_up(&wait_cacheinfo_ready); 16361c1e2968SBen Horgan 16371c1e2968SBen Horgan return 0; 16381c1e2968SBen Horgan } 16391c1e2968SBen Horgan device_initcall_sync(__cacheinfo_ready); 16405dc8f73eSDave Martin 16415dc8f73eSDave Martin #ifdef CONFIG_MPAM_KUNIT_TEST 16425dc8f73eSDave Martin #include "test_mpam_resctrl.c" 16435dc8f73eSDave Martin #endif 1644