xref: /linux/drivers/resctrl/mpam_resctrl.c (revision 1458c4f053355f88cc5d190ca02243d2c60fa010)
109e61dafSJames Morse // SPDX-License-Identifier: GPL-2.0
209e61dafSJames Morse // Copyright (C) 2025 Arm Ltd.
309e61dafSJames Morse 
409e61dafSJames Morse #define pr_fmt(fmt) "%s:%s: " fmt, KBUILD_MODNAME, __func__
509e61dafSJames Morse 
609e61dafSJames Morse #include <linux/arm_mpam.h>
709e61dafSJames Morse #include <linux/cacheinfo.h>
809e61dafSJames Morse #include <linux/cpu.h>
909e61dafSJames Morse #include <linux/cpumask.h>
1009e61dafSJames Morse #include <linux/errno.h>
119d2e1a99SJames Morse #include <linux/limits.h>
1209e61dafSJames Morse #include <linux/list.h>
1380d147d2SDave Martin #include <linux/math.h>
1409e61dafSJames Morse #include <linux/printk.h>
1509e61dafSJames Morse #include <linux/rculist.h>
1609e61dafSJames Morse #include <linux/resctrl.h>
1709e61dafSJames Morse #include <linux/slab.h>
1809e61dafSJames Morse #include <linux/types.h>
191c1e2968SBen Horgan #include <linux/wait.h>
2009e61dafSJames Morse 
2109e61dafSJames Morse #include <asm/mpam.h>
2209e61dafSJames Morse 
2309e61dafSJames Morse #include "mpam_internal.h"
2409e61dafSJames Morse 
2509e61dafSJames Morse /*
2609e61dafSJames Morse  * The classes we've picked to map to resctrl resources, wrapped
2709e61dafSJames Morse  * in with their resctrl structure.
2809e61dafSJames Morse  * Class pointer may be NULL.
2909e61dafSJames Morse  */
3009e61dafSJames Morse static struct mpam_resctrl_res mpam_resctrl_controls[RDT_NUM_RESOURCES];
3109e61dafSJames Morse 
3209e61dafSJames Morse #define for_each_mpam_resctrl_control(res, rid)					\
3309e61dafSJames Morse 	for (rid = 0, res = &mpam_resctrl_controls[rid];			\
3409e61dafSJames Morse 	     rid < RDT_NUM_RESOURCES;						\
3509e61dafSJames Morse 	     rid++, res = &mpam_resctrl_controls[rid])
3609e61dafSJames Morse 
37264c2859SBen Horgan /*
38264c2859SBen Horgan  * The classes we've picked to map to resctrl events.
39264c2859SBen Horgan  * Resctrl believes all the worlds a Xeon, and these are all on the L3. This
40264c2859SBen Horgan  * array lets us find the actual class backing the event counters. e.g.
41264c2859SBen Horgan  * the only memory bandwidth counters may be on the memory controller, but to
42264c2859SBen Horgan  * make use of them, we pretend they are on L3. Restrict the events considered
43264c2859SBen Horgan  * to those supported by MPAM.
44264c2859SBen Horgan  * Class pointer may be NULL.
45264c2859SBen Horgan  */
46264c2859SBen Horgan #define MPAM_MAX_EVENT QOS_L3_MBM_TOTAL_EVENT_ID
47264c2859SBen Horgan static struct mpam_resctrl_mon mpam_resctrl_counters[MPAM_MAX_EVENT + 1];
48264c2859SBen Horgan 
49264c2859SBen Horgan #define for_each_mpam_resctrl_mon(mon, eventid)					\
50264c2859SBen Horgan 	for (eventid = QOS_FIRST_EVENT, mon = &mpam_resctrl_counters[eventid];	\
51264c2859SBen Horgan 	     eventid <= MPAM_MAX_EVENT;						\
52264c2859SBen Horgan 	     eventid++, mon = &mpam_resctrl_counters[eventid])
53264c2859SBen Horgan 
5409e61dafSJames Morse /* The lock for modifying resctrl's domain lists from cpuhp callbacks. */
5509e61dafSJames Morse static DEFINE_MUTEX(domain_list_lock);
5609e61dafSJames Morse 
576789fb99SJames Morse /*
586789fb99SJames Morse  * MPAM emulates CDP by setting different PARTID in the I/D fields of MPAM0_EL1.
596789fb99SJames Morse  * This applies globally to all traffic the CPU generates.
606789fb99SJames Morse  */
619d2e1a99SJames Morse static bool cdp_enabled;
629d2e1a99SJames Morse 
631c1e2968SBen Horgan /*
641c1e2968SBen Horgan  * We use cacheinfo to discover the size of the caches and their id. cacheinfo
651c1e2968SBen Horgan  * populates this from a device_initcall(). mpam_resctrl_setup() must wait.
661c1e2968SBen Horgan  */
671c1e2968SBen Horgan static bool cacheinfo_ready;
681c1e2968SBen Horgan static DECLARE_WAIT_QUEUE_HEAD(wait_cacheinfo_ready);
691c1e2968SBen Horgan 
7009e61dafSJames Morse bool resctrl_arch_alloc_capable(void)
7109e61dafSJames Morse {
7209e61dafSJames Morse 	struct mpam_resctrl_res *res;
7309e61dafSJames Morse 	enum resctrl_res_level rid;
7409e61dafSJames Morse 
7509e61dafSJames Morse 	for_each_mpam_resctrl_control(res, rid) {
7609e61dafSJames Morse 		if (res->resctrl_res.alloc_capable)
7709e61dafSJames Morse 			return true;
7809e61dafSJames Morse 	}
7909e61dafSJames Morse 
8009e61dafSJames Morse 	return false;
8109e61dafSJames Morse }
8209e61dafSJames Morse 
83264c2859SBen Horgan bool resctrl_arch_mon_capable(void)
84264c2859SBen Horgan {
85264c2859SBen Horgan 	struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3];
86264c2859SBen Horgan 	struct rdt_resource *l3 = &res->resctrl_res;
87264c2859SBen Horgan 
88264c2859SBen Horgan 	/* All monitors are presented as being on the L3 cache */
89264c2859SBen Horgan 	return l3->mon_capable;
90264c2859SBen Horgan }
91264c2859SBen Horgan 
926789fb99SJames Morse bool resctrl_arch_get_cdp_enabled(enum resctrl_res_level rid)
936789fb99SJames Morse {
946789fb99SJames Morse 	return mpam_resctrl_controls[rid].cdp_enabled;
956789fb99SJames Morse }
966789fb99SJames Morse 
976789fb99SJames Morse /**
986789fb99SJames Morse  * resctrl_reset_task_closids() - Reset the PARTID/PMG values for all tasks.
996789fb99SJames Morse  *
1006789fb99SJames Morse  * At boot, all existing tasks use partid zero for D and I.
1016789fb99SJames Morse  * To enable/disable CDP emulation, all these tasks need relabelling.
1026789fb99SJames Morse  */
1036789fb99SJames Morse static void resctrl_reset_task_closids(void)
1046789fb99SJames Morse {
1056789fb99SJames Morse 	struct task_struct *p, *t;
1066789fb99SJames Morse 
1076789fb99SJames Morse 	read_lock(&tasklist_lock);
1086789fb99SJames Morse 	for_each_process_thread(p, t) {
1096789fb99SJames Morse 		resctrl_arch_set_closid_rmid(t, RESCTRL_RESERVED_CLOSID,
1106789fb99SJames Morse 					     RESCTRL_RESERVED_RMID);
1116789fb99SJames Morse 	}
1126789fb99SJames Morse 	read_unlock(&tasklist_lock);
1136789fb99SJames Morse }
1146789fb99SJames Morse 
1156789fb99SJames Morse int resctrl_arch_set_cdp_enabled(enum resctrl_res_level rid, bool enable)
1166789fb99SJames Morse {
1176789fb99SJames Morse 	u32 partid_i = RESCTRL_RESERVED_CLOSID, partid_d = RESCTRL_RESERVED_CLOSID;
118264c2859SBen Horgan 	struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3];
119264c2859SBen Horgan 	struct rdt_resource *l3 = &res->resctrl_res;
1206789fb99SJames Morse 	int cpu;
1216789fb99SJames Morse 
12201a0021fSBen Horgan 	if (!IS_ENABLED(CONFIG_EXPERT) && enable) {
12301a0021fSBen Horgan 		/*
12401a0021fSBen Horgan 		 * If the resctrl fs is mounted more than once, sequentially,
12501a0021fSBen Horgan 		 * then CDP can lead to the use of out of range PARTIDs.
12601a0021fSBen Horgan 		 */
12701a0021fSBen Horgan 		pr_warn("CDP not supported\n");
12801a0021fSBen Horgan 		return -EOPNOTSUPP;
12901a0021fSBen Horgan 	}
13001a0021fSBen Horgan 
13101a0021fSBen Horgan 	if (enable)
13201a0021fSBen Horgan 		pr_warn("CDP is an expert feature and may cause MPAM to malfunction.\n");
13301a0021fSBen Horgan 
1346789fb99SJames Morse 	/*
1356789fb99SJames Morse 	 * resctrl_arch_set_cdp_enabled() is only called with enable set to
1366789fb99SJames Morse 	 * false on error and unmount.
1376789fb99SJames Morse 	 */
1386789fb99SJames Morse 	cdp_enabled = enable;
1396789fb99SJames Morse 	mpam_resctrl_controls[rid].cdp_enabled = enable;
1406789fb99SJames Morse 
141264c2859SBen Horgan 	if (enable)
142264c2859SBen Horgan 		l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx() / 2;
143264c2859SBen Horgan 	else
144264c2859SBen Horgan 		l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx();
145264c2859SBen Horgan 
1466789fb99SJames Morse 	/* The mbw_max feature can't hide cdp as it's a per-partid maximum. */
1476789fb99SJames Morse 	if (cdp_enabled && !mpam_resctrl_controls[RDT_RESOURCE_MBA].cdp_enabled)
1486789fb99SJames Morse 		mpam_resctrl_controls[RDT_RESOURCE_MBA].resctrl_res.alloc_capable = false;
1496789fb99SJames Morse 
1506789fb99SJames Morse 	if (mpam_resctrl_controls[RDT_RESOURCE_MBA].cdp_enabled &&
1516789fb99SJames Morse 	    mpam_resctrl_controls[RDT_RESOURCE_MBA].class)
1526789fb99SJames Morse 		mpam_resctrl_controls[RDT_RESOURCE_MBA].resctrl_res.alloc_capable = true;
1536789fb99SJames Morse 
1546789fb99SJames Morse 	if (enable) {
1556789fb99SJames Morse 		if (mpam_partid_max < 1)
1566789fb99SJames Morse 			return -EINVAL;
1576789fb99SJames Morse 
1586789fb99SJames Morse 		partid_d = resctrl_get_config_index(RESCTRL_RESERVED_CLOSID, CDP_DATA);
1596789fb99SJames Morse 		partid_i = resctrl_get_config_index(RESCTRL_RESERVED_CLOSID, CDP_CODE);
1606789fb99SJames Morse 	}
1616789fb99SJames Morse 
1626789fb99SJames Morse 	mpam_set_task_partid_pmg(current, partid_d, partid_i, 0, 0);
1636789fb99SJames Morse 	WRITE_ONCE(arm64_mpam_global_default, mpam_get_regval(current));
1646789fb99SJames Morse 
1656789fb99SJames Morse 	resctrl_reset_task_closids();
1666789fb99SJames Morse 
1676789fb99SJames Morse 	for_each_possible_cpu(cpu)
1686789fb99SJames Morse 		mpam_set_cpu_defaults(cpu, partid_d, partid_i, 0, 0);
1696789fb99SJames Morse 	on_each_cpu(resctrl_arch_sync_cpu_closid_rmid, NULL, 1);
1706789fb99SJames Morse 
1716789fb99SJames Morse 	return 0;
1726789fb99SJames Morse }
1736789fb99SJames Morse 
1746789fb99SJames Morse static bool mpam_resctrl_hide_cdp(enum resctrl_res_level rid)
1756789fb99SJames Morse {
1766789fb99SJames Morse 	return cdp_enabled && !resctrl_arch_get_cdp_enabled(rid);
1776789fb99SJames Morse }
1786789fb99SJames Morse 
17909e61dafSJames Morse /*
18009e61dafSJames Morse  * MSC may raise an error interrupt if it sees an out or range partid/pmg,
18109e61dafSJames Morse  * and go on to truncate the value. Regardless of what the hardware supports,
18209e61dafSJames Morse  * only the system wide safe value is safe to use.
18309e61dafSJames Morse  */
18409e61dafSJames Morse u32 resctrl_arch_get_num_closid(struct rdt_resource *ignored)
18509e61dafSJames Morse {
18609e61dafSJames Morse 	return mpam_partid_max + 1;
18709e61dafSJames Morse }
18809e61dafSJames Morse 
1893e9b3582SBen Horgan u32 resctrl_arch_system_num_rmid_idx(void)
1903e9b3582SBen Horgan {
1913e9b3582SBen Horgan 	return (mpam_pmg_max + 1) * (mpam_partid_max + 1);
1923e9b3582SBen Horgan }
1933e9b3582SBen Horgan 
1943e9b3582SBen Horgan u32 resctrl_arch_rmid_idx_encode(u32 closid, u32 rmid)
1953e9b3582SBen Horgan {
1963e9b3582SBen Horgan 	return closid * (mpam_pmg_max + 1) + rmid;
1973e9b3582SBen Horgan }
1983e9b3582SBen Horgan 
1993e9b3582SBen Horgan void resctrl_arch_rmid_idx_decode(u32 idx, u32 *closid, u32 *rmid)
2003e9b3582SBen Horgan {
2013e9b3582SBen Horgan 	*closid = idx / (mpam_pmg_max + 1);
2023e9b3582SBen Horgan 	*rmid = idx % (mpam_pmg_max + 1);
2033e9b3582SBen Horgan }
2043e9b3582SBen Horgan 
2059d2e1a99SJames Morse void resctrl_arch_sched_in(struct task_struct *tsk)
2069d2e1a99SJames Morse {
2079d2e1a99SJames Morse 	lockdep_assert_preemption_disabled();
2089d2e1a99SJames Morse 
2099d2e1a99SJames Morse 	mpam_thread_switch(tsk);
2109d2e1a99SJames Morse }
2119d2e1a99SJames Morse 
2129d2e1a99SJames Morse void resctrl_arch_set_cpu_default_closid_rmid(int cpu, u32 closid, u32 rmid)
2139d2e1a99SJames Morse {
2149d2e1a99SJames Morse 	WARN_ON_ONCE(closid > U16_MAX);
2159d2e1a99SJames Morse 	WARN_ON_ONCE(rmid > U8_MAX);
2169d2e1a99SJames Morse 
2179d2e1a99SJames Morse 	if (!cdp_enabled) {
2189d2e1a99SJames Morse 		mpam_set_cpu_defaults(cpu, closid, closid, rmid, rmid);
2199d2e1a99SJames Morse 	} else {
2209d2e1a99SJames Morse 		/*
2219d2e1a99SJames Morse 		 * When CDP is enabled, resctrl halves the closid range and we
2229d2e1a99SJames Morse 		 * use odd/even partid for one closid.
2239d2e1a99SJames Morse 		 */
2249d2e1a99SJames Morse 		u32 partid_d = resctrl_get_config_index(closid, CDP_DATA);
2259d2e1a99SJames Morse 		u32 partid_i = resctrl_get_config_index(closid, CDP_CODE);
2269d2e1a99SJames Morse 
2279d2e1a99SJames Morse 		mpam_set_cpu_defaults(cpu, partid_d, partid_i, rmid, rmid);
2289d2e1a99SJames Morse 	}
2299d2e1a99SJames Morse }
2309d2e1a99SJames Morse 
2319d2e1a99SJames Morse void resctrl_arch_sync_cpu_closid_rmid(void *info)
2329d2e1a99SJames Morse {
2339d2e1a99SJames Morse 	struct resctrl_cpu_defaults *r = info;
2349d2e1a99SJames Morse 
2359d2e1a99SJames Morse 	lockdep_assert_preemption_disabled();
2369d2e1a99SJames Morse 
2379d2e1a99SJames Morse 	if (r) {
2389d2e1a99SJames Morse 		resctrl_arch_set_cpu_default_closid_rmid(smp_processor_id(),
2399d2e1a99SJames Morse 							 r->closid, r->rmid);
2409d2e1a99SJames Morse 	}
2419d2e1a99SJames Morse 
2429d2e1a99SJames Morse 	resctrl_arch_sched_in(current);
2439d2e1a99SJames Morse }
2449d2e1a99SJames Morse 
2459d2e1a99SJames Morse void resctrl_arch_set_closid_rmid(struct task_struct *tsk, u32 closid, u32 rmid)
2469d2e1a99SJames Morse {
2479d2e1a99SJames Morse 	WARN_ON_ONCE(closid > U16_MAX);
2489d2e1a99SJames Morse 	WARN_ON_ONCE(rmid > U8_MAX);
2499d2e1a99SJames Morse 
2509d2e1a99SJames Morse 	if (!cdp_enabled) {
2519d2e1a99SJames Morse 		mpam_set_task_partid_pmg(tsk, closid, closid, rmid, rmid);
2529d2e1a99SJames Morse 	} else {
2539d2e1a99SJames Morse 		u32 partid_d = resctrl_get_config_index(closid, CDP_DATA);
2549d2e1a99SJames Morse 		u32 partid_i = resctrl_get_config_index(closid, CDP_CODE);
2559d2e1a99SJames Morse 
2569d2e1a99SJames Morse 		mpam_set_task_partid_pmg(tsk, partid_d, partid_i, rmid, rmid);
2579d2e1a99SJames Morse 	}
2589d2e1a99SJames Morse }
2599d2e1a99SJames Morse 
2606789fb99SJames Morse bool resctrl_arch_match_closid(struct task_struct *tsk, u32 closid)
2616789fb99SJames Morse {
2626789fb99SJames Morse 	u64 regval = mpam_get_regval(tsk);
2636789fb99SJames Morse 	u32 tsk_closid = FIELD_GET(MPAM0_EL1_PARTID_D, regval);
2646789fb99SJames Morse 
2656789fb99SJames Morse 	if (cdp_enabled)
2666789fb99SJames Morse 		tsk_closid >>= 1;
2676789fb99SJames Morse 
2686789fb99SJames Morse 	return tsk_closid == closid;
2696789fb99SJames Morse }
2706789fb99SJames Morse 
2716789fb99SJames Morse /* The task's pmg is not unique, the partid must be considered too */
2726789fb99SJames Morse bool resctrl_arch_match_rmid(struct task_struct *tsk, u32 closid, u32 rmid)
2736789fb99SJames Morse {
2746789fb99SJames Morse 	u64 regval = mpam_get_regval(tsk);
2756789fb99SJames Morse 	u32 tsk_closid = FIELD_GET(MPAM0_EL1_PARTID_D, regval);
2766789fb99SJames Morse 	u32 tsk_rmid = FIELD_GET(MPAM0_EL1_PMG_D, regval);
2776789fb99SJames Morse 
2786789fb99SJames Morse 	if (cdp_enabled)
2796789fb99SJames Morse 		tsk_closid >>= 1;
2806789fb99SJames Morse 
2816789fb99SJames Morse 	return (tsk_closid == closid) && (tsk_rmid == rmid);
2826789fb99SJames Morse }
2836789fb99SJames Morse 
28409e61dafSJames Morse struct rdt_resource *resctrl_arch_get_resource(enum resctrl_res_level l)
28509e61dafSJames Morse {
28609e61dafSJames Morse 	if (l >= RDT_NUM_RESOURCES)
28709e61dafSJames Morse 		return NULL;
28809e61dafSJames Morse 
28909e61dafSJames Morse 	return &mpam_resctrl_controls[l].resctrl_res;
29009e61dafSJames Morse }
29109e61dafSJames Morse 
29252a4edb1SJames Morse static bool cache_has_usable_cpor(struct mpam_class *class)
29352a4edb1SJames Morse {
29452a4edb1SJames Morse 	struct mpam_props *cprops = &class->props;
29552a4edb1SJames Morse 
29652a4edb1SJames Morse 	if (!mpam_has_feature(mpam_feat_cpor_part, cprops))
29752a4edb1SJames Morse 		return false;
29852a4edb1SJames Morse 
29952a4edb1SJames Morse 	/* resctrl uses u32 for all bitmap configurations */
30052a4edb1SJames Morse 	return class->props.cpbm_wd <= 32;
30152a4edb1SJames Morse }
30252a4edb1SJames Morse 
30336528c76SJames Morse static bool mba_class_use_mbw_max(struct mpam_props *cprops)
30436528c76SJames Morse {
30536528c76SJames Morse 	return (mpam_has_feature(mpam_feat_mbw_max, cprops) &&
30636528c76SJames Morse 		cprops->bwa_wd);
30736528c76SJames Morse }
30836528c76SJames Morse 
30936528c76SJames Morse static bool class_has_usable_mba(struct mpam_props *cprops)
31036528c76SJames Morse {
31136528c76SJames Morse 	return mba_class_use_mbw_max(cprops);
31236528c76SJames Morse }
31336528c76SJames Morse 
314*1458c4f0SJames Morse static bool cache_has_usable_csu(struct mpam_class *class)
315*1458c4f0SJames Morse {
316*1458c4f0SJames Morse 	struct mpam_props *cprops;
317*1458c4f0SJames Morse 
318*1458c4f0SJames Morse 	if (!class)
319*1458c4f0SJames Morse 		return false;
320*1458c4f0SJames Morse 
321*1458c4f0SJames Morse 	cprops = &class->props;
322*1458c4f0SJames Morse 
323*1458c4f0SJames Morse 	if (!mpam_has_feature(mpam_feat_msmon_csu, cprops))
324*1458c4f0SJames Morse 		return false;
325*1458c4f0SJames Morse 
326*1458c4f0SJames Morse 	/*
327*1458c4f0SJames Morse 	 * CSU counters settle on the value, so we can get away with
328*1458c4f0SJames Morse 	 * having only one.
329*1458c4f0SJames Morse 	 */
330*1458c4f0SJames Morse 	if (!cprops->num_csu_mon)
331*1458c4f0SJames Morse 		return false;
332*1458c4f0SJames Morse 
333*1458c4f0SJames Morse 	return true;
334*1458c4f0SJames Morse }
335*1458c4f0SJames Morse 
33636528c76SJames Morse /*
33736528c76SJames Morse  * Calculate the worst-case percentage change from each implemented step
33836528c76SJames Morse  * in the control.
33936528c76SJames Morse  */
34036528c76SJames Morse static u32 get_mba_granularity(struct mpam_props *cprops)
34136528c76SJames Morse {
34236528c76SJames Morse 	if (!mba_class_use_mbw_max(cprops))
34336528c76SJames Morse 		return 0;
34436528c76SJames Morse 
34536528c76SJames Morse 	/*
34636528c76SJames Morse 	 * bwa_wd is the number of bits implemented in the 0.xxx
34736528c76SJames Morse 	 * fixed point fraction. 1 bit is 50%, 2 is 25% etc.
34836528c76SJames Morse 	 */
34936528c76SJames Morse 	return DIV_ROUND_UP(MAX_MBA_BW, 1 << cprops->bwa_wd);
35036528c76SJames Morse }
35136528c76SJames Morse 
35280d147d2SDave Martin /*
35380d147d2SDave Martin  * Each fixed-point hardware value architecturally represents a range
35480d147d2SDave Martin  * of values: the full range 0% - 100% is split contiguously into
35580d147d2SDave Martin  * (1 << cprops->bwa_wd) equal bands.
35680d147d2SDave Martin  *
35780d147d2SDave Martin  * Although the bwa_bwd fields have 6 bits the maximum valid value is 16
35880d147d2SDave Martin  * as it reports the width of fields that are at most 16 bits. When
35980d147d2SDave Martin  * fewer than 16 bits are valid the least significant bits are
36080d147d2SDave Martin  * ignored. The implied binary point is kept between bits 15 and 16 and
36180d147d2SDave Martin  * so the valid bits are leftmost.
36280d147d2SDave Martin  *
36380d147d2SDave Martin  * See ARM IHI0099B.a "MPAM system component specification", Section 9.3,
36480d147d2SDave Martin  * "The fixed-point fractional format" for more information.
36580d147d2SDave Martin  *
36680d147d2SDave Martin  * Find the nearest percentage value to the upper bound of the selected band:
36780d147d2SDave Martin  */
36880d147d2SDave Martin static u32 mbw_max_to_percent(u16 mbw_max, struct mpam_props *cprops)
36980d147d2SDave Martin {
37080d147d2SDave Martin 	u32 val = mbw_max;
37180d147d2SDave Martin 
37280d147d2SDave Martin 	val >>= 16 - cprops->bwa_wd;
37380d147d2SDave Martin 	val += 1;
37480d147d2SDave Martin 	val *= MAX_MBA_BW;
37580d147d2SDave Martin 	val = DIV_ROUND_CLOSEST(val, 1 << cprops->bwa_wd);
37680d147d2SDave Martin 
37780d147d2SDave Martin 	return val;
37880d147d2SDave Martin }
37980d147d2SDave Martin 
38080d147d2SDave Martin /*
38180d147d2SDave Martin  * Find the band whose upper bound is closest to the specified percentage.
38280d147d2SDave Martin  *
38380d147d2SDave Martin  * A round-to-nearest policy is followed here as a balanced compromise
38480d147d2SDave Martin  * between unexpected under-commit of the resource (where the total of
38580d147d2SDave Martin  * a set of resource allocations after conversion is less than the
38680d147d2SDave Martin  * expected total, due to rounding of the individual converted
38780d147d2SDave Martin  * percentages) and over-commit (where the total of the converted
38880d147d2SDave Martin  * allocations is greater than expected).
38980d147d2SDave Martin  */
39080d147d2SDave Martin static u16 percent_to_mbw_max(u8 pc, struct mpam_props *cprops)
39180d147d2SDave Martin {
39280d147d2SDave Martin 	u32 val = pc;
39380d147d2SDave Martin 
39480d147d2SDave Martin 	val <<= cprops->bwa_wd;
39580d147d2SDave Martin 	val = DIV_ROUND_CLOSEST(val, MAX_MBA_BW);
39680d147d2SDave Martin 	val = max(val, 1) - 1;
39780d147d2SDave Martin 	val <<= 16 - cprops->bwa_wd;
39880d147d2SDave Martin 
39980d147d2SDave Martin 	return val;
40080d147d2SDave Martin }
40180d147d2SDave Martin 
40236528c76SJames Morse static u32 get_mba_min(struct mpam_props *cprops)
40336528c76SJames Morse {
40436528c76SJames Morse 	if (!mba_class_use_mbw_max(cprops)) {
40536528c76SJames Morse 		WARN_ON_ONCE(1);
40636528c76SJames Morse 		return 0;
40736528c76SJames Morse 	}
40836528c76SJames Morse 
40936528c76SJames Morse 	return mbw_max_to_percent(0, cprops);
41036528c76SJames Morse }
41136528c76SJames Morse 
41236528c76SJames Morse /* Find the L3 cache that has affinity with this CPU */
41336528c76SJames Morse static int find_l3_equivalent_bitmask(int cpu, cpumask_var_t tmp_cpumask)
41436528c76SJames Morse {
41536528c76SJames Morse 	u32 cache_id = get_cpu_cacheinfo_id(cpu, 3);
41636528c76SJames Morse 
41736528c76SJames Morse 	lockdep_assert_cpus_held();
41836528c76SJames Morse 
41936528c76SJames Morse 	return mpam_get_cpumask_from_cache_id(cache_id, 3, tmp_cpumask);
42036528c76SJames Morse }
42136528c76SJames Morse 
42236528c76SJames Morse /*
42336528c76SJames Morse  * topology_matches_l3() - Is the provided class the same shape as L3
42436528c76SJames Morse  * @victim:		The class we'd like to pretend is L3.
42536528c76SJames Morse  *
42636528c76SJames Morse  * resctrl expects all the world's a Xeon, and all counters are on the
42736528c76SJames Morse  * L3. We allow some mapping counters on other classes. This requires
42836528c76SJames Morse  * that the CPU->domain mapping is the same kind of shape.
42936528c76SJames Morse  *
43036528c76SJames Morse  * Using cacheinfo directly would make this work even if resctrl can't
43136528c76SJames Morse  * use the L3 - but cacheinfo can't tell us anything about offline CPUs.
43236528c76SJames Morse  * Using the L3 resctrl domain list also depends on CPUs being online.
43336528c76SJames Morse  * Using the mpam_class we picked for L3 so we can use its domain list
43436528c76SJames Morse  * assumes that there are MPAM controls on the L3.
43536528c76SJames Morse  * Instead, this path eventually uses the mpam_get_cpumask_from_cache_id()
43636528c76SJames Morse  * helper which can tell us about offline CPUs ... but getting the cache_id
43736528c76SJames Morse  * to start with relies on at least one CPU per L3 cache being online at
43836528c76SJames Morse  * boot.
43936528c76SJames Morse  *
44036528c76SJames Morse  * Walk the victim component list and compare the affinity mask with the
44136528c76SJames Morse  * corresponding L3. The topology matches if each victim:component's affinity
44236528c76SJames Morse  * mask is the same as the CPU's corresponding L3's. These lists/masks are
44336528c76SJames Morse  * computed from firmware tables so don't change at runtime.
44436528c76SJames Morse  */
44536528c76SJames Morse static bool topology_matches_l3(struct mpam_class *victim)
44636528c76SJames Morse {
44736528c76SJames Morse 	int cpu, err;
44836528c76SJames Morse 	struct mpam_component *victim_iter;
44936528c76SJames Morse 
45036528c76SJames Morse 	lockdep_assert_cpus_held();
45136528c76SJames Morse 
45236528c76SJames Morse 	cpumask_var_t __free(free_cpumask_var) tmp_cpumask = CPUMASK_VAR_NULL;
45336528c76SJames Morse 	if (!alloc_cpumask_var(&tmp_cpumask, GFP_KERNEL))
45436528c76SJames Morse 		return false;
45536528c76SJames Morse 
45636528c76SJames Morse 	guard(srcu)(&mpam_srcu);
45736528c76SJames Morse 	list_for_each_entry_srcu(victim_iter, &victim->components, class_list,
45836528c76SJames Morse 				 srcu_read_lock_held(&mpam_srcu)) {
45936528c76SJames Morse 		if (cpumask_empty(&victim_iter->affinity)) {
46036528c76SJames Morse 			pr_debug("class %u has CPU-less component %u - can't match L3!\n",
46136528c76SJames Morse 				 victim->level, victim_iter->comp_id);
46236528c76SJames Morse 			return false;
46336528c76SJames Morse 		}
46436528c76SJames Morse 
46536528c76SJames Morse 		cpu = cpumask_any_and(&victim_iter->affinity, cpu_online_mask);
46636528c76SJames Morse 		if (WARN_ON_ONCE(cpu >= nr_cpu_ids))
46736528c76SJames Morse 			return false;
46836528c76SJames Morse 
46936528c76SJames Morse 		cpumask_clear(tmp_cpumask);
47036528c76SJames Morse 		err = find_l3_equivalent_bitmask(cpu, tmp_cpumask);
47136528c76SJames Morse 		if (err) {
47236528c76SJames Morse 			pr_debug("Failed to find L3's equivalent component to class %u component %u\n",
47336528c76SJames Morse 				 victim->level, victim_iter->comp_id);
47436528c76SJames Morse 			return false;
47536528c76SJames Morse 		}
47636528c76SJames Morse 
47736528c76SJames Morse 		/* Any differing bits in the affinity mask? */
47836528c76SJames Morse 		if (!cpumask_equal(tmp_cpumask, &victim_iter->affinity)) {
47936528c76SJames Morse 			pr_debug("class %u component %u has Mismatched CPU mask with L3 equivalent\n"
48036528c76SJames Morse 				 "L3:%*pbl != victim:%*pbl\n",
48136528c76SJames Morse 				 victim->level, victim_iter->comp_id,
48236528c76SJames Morse 				 cpumask_pr_args(tmp_cpumask),
48336528c76SJames Morse 				 cpumask_pr_args(&victim_iter->affinity));
48436528c76SJames Morse 
48536528c76SJames Morse 			return false;
48636528c76SJames Morse 		}
48736528c76SJames Morse 	}
48836528c76SJames Morse 
48936528c76SJames Morse 	return true;
49036528c76SJames Morse }
49136528c76SJames Morse 
49236528c76SJames Morse /*
49336528c76SJames Morse  * Test if the traffic for a class matches that at egress from the L3. For
49436528c76SJames Morse  * MSC at memory controllers this is only possible if there is a single L3
49536528c76SJames Morse  * as otherwise the counters at the memory can include bandwidth from the
49636528c76SJames Morse  * non-local L3.
49736528c76SJames Morse  */
49836528c76SJames Morse static bool traffic_matches_l3(struct mpam_class *class)
49936528c76SJames Morse {
50036528c76SJames Morse 	int err, cpu;
50136528c76SJames Morse 
50236528c76SJames Morse 	lockdep_assert_cpus_held();
50336528c76SJames Morse 
50436528c76SJames Morse 	if (class->type == MPAM_CLASS_CACHE && class->level == 3)
50536528c76SJames Morse 		return true;
50636528c76SJames Morse 
50736528c76SJames Morse 	if (class->type == MPAM_CLASS_CACHE && class->level != 3) {
50836528c76SJames Morse 		pr_debug("class %u is a different cache from L3\n", class->level);
50936528c76SJames Morse 		return false;
51036528c76SJames Morse 	}
51136528c76SJames Morse 
51236528c76SJames Morse 	if (class->type != MPAM_CLASS_MEMORY) {
51336528c76SJames Morse 		pr_debug("class %u is neither of type cache or memory\n", class->level);
51436528c76SJames Morse 		return false;
51536528c76SJames Morse 	}
51636528c76SJames Morse 
51736528c76SJames Morse 	cpumask_var_t __free(free_cpumask_var) tmp_cpumask = CPUMASK_VAR_NULL;
51836528c76SJames Morse 	if (!alloc_cpumask_var(&tmp_cpumask, GFP_KERNEL)) {
51936528c76SJames Morse 		pr_debug("cpumask allocation failed\n");
52036528c76SJames Morse 		return false;
52136528c76SJames Morse 	}
52236528c76SJames Morse 
52336528c76SJames Morse 	cpu = cpumask_any_and(&class->affinity, cpu_online_mask);
52436528c76SJames Morse 	err = find_l3_equivalent_bitmask(cpu, tmp_cpumask);
52536528c76SJames Morse 	if (err) {
52636528c76SJames Morse 		pr_debug("Failed to find L3 downstream to cpu %d\n", cpu);
52736528c76SJames Morse 		return false;
52836528c76SJames Morse 	}
52936528c76SJames Morse 
53036528c76SJames Morse 	if (!cpumask_equal(tmp_cpumask, cpu_possible_mask)) {
53136528c76SJames Morse 		pr_debug("There is more than one L3\n");
53236528c76SJames Morse 		return false;
53336528c76SJames Morse 	}
53436528c76SJames Morse 
53536528c76SJames Morse 	/* Be strict; the traffic might stop in the intermediate cache. */
53636528c76SJames Morse 	if (get_cpu_cacheinfo_id(cpu, 4) != -1) {
53736528c76SJames Morse 		pr_debug("L3 isn't the last level of cache\n");
53836528c76SJames Morse 		return false;
53936528c76SJames Morse 	}
54036528c76SJames Morse 
54136528c76SJames Morse 	if (num_possible_nodes() > 1) {
54236528c76SJames Morse 		pr_debug("There is more than one numa node\n");
54336528c76SJames Morse 		return false;
54436528c76SJames Morse 	}
54536528c76SJames Morse 
54636528c76SJames Morse #ifdef CONFIG_HMEM_REPORTING
54736528c76SJames Morse 	if (node_devices[cpu_to_node(cpu)]->cache_dev) {
54836528c76SJames Morse 		pr_debug("There is a memory side cache\n");
54936528c76SJames Morse 		return false;
55036528c76SJames Morse 	}
55136528c76SJames Morse #endif
55236528c76SJames Morse 
55336528c76SJames Morse 	return true;
55436528c76SJames Morse }
55536528c76SJames Morse 
55652a4edb1SJames Morse /* Test whether we can export MPAM_CLASS_CACHE:{2,3}? */
55752a4edb1SJames Morse static void mpam_resctrl_pick_caches(void)
55852a4edb1SJames Morse {
55952a4edb1SJames Morse 	struct mpam_class *class;
56052a4edb1SJames Morse 	struct mpam_resctrl_res *res;
56152a4edb1SJames Morse 
56252a4edb1SJames Morse 	lockdep_assert_cpus_held();
56352a4edb1SJames Morse 
56452a4edb1SJames Morse 	guard(srcu)(&mpam_srcu);
56552a4edb1SJames Morse 	list_for_each_entry_srcu(class, &mpam_classes, classes_list,
56652a4edb1SJames Morse 				 srcu_read_lock_held(&mpam_srcu)) {
56752a4edb1SJames Morse 		if (class->type != MPAM_CLASS_CACHE) {
56852a4edb1SJames Morse 			pr_debug("class %u is not a cache\n", class->level);
56952a4edb1SJames Morse 			continue;
57052a4edb1SJames Morse 		}
57152a4edb1SJames Morse 
57252a4edb1SJames Morse 		if (class->level != 2 && class->level != 3) {
57352a4edb1SJames Morse 			pr_debug("class %u is not L2 or L3\n", class->level);
57452a4edb1SJames Morse 			continue;
57552a4edb1SJames Morse 		}
57652a4edb1SJames Morse 
57752a4edb1SJames Morse 		if (!cache_has_usable_cpor(class)) {
57852a4edb1SJames Morse 			pr_debug("class %u cache misses CPOR\n", class->level);
57952a4edb1SJames Morse 			continue;
58052a4edb1SJames Morse 		}
58152a4edb1SJames Morse 
58252a4edb1SJames Morse 		if (!cpumask_equal(&class->affinity, cpu_possible_mask)) {
58352a4edb1SJames Morse 			pr_debug("class %u has missing CPUs, mask %*pb != %*pb\n", class->level,
58452a4edb1SJames Morse 				 cpumask_pr_args(&class->affinity),
58552a4edb1SJames Morse 				 cpumask_pr_args(cpu_possible_mask));
58652a4edb1SJames Morse 			continue;
58752a4edb1SJames Morse 		}
58852a4edb1SJames Morse 
58952a4edb1SJames Morse 		if (class->level == 2)
59052a4edb1SJames Morse 			res = &mpam_resctrl_controls[RDT_RESOURCE_L2];
59152a4edb1SJames Morse 		else
59252a4edb1SJames Morse 			res = &mpam_resctrl_controls[RDT_RESOURCE_L3];
59352a4edb1SJames Morse 		res->class = class;
59452a4edb1SJames Morse 	}
59552a4edb1SJames Morse }
59652a4edb1SJames Morse 
59736528c76SJames Morse static void mpam_resctrl_pick_mba(void)
59836528c76SJames Morse {
59936528c76SJames Morse 	struct mpam_class *class, *candidate_class = NULL;
60036528c76SJames Morse 	struct mpam_resctrl_res *res;
60136528c76SJames Morse 
60236528c76SJames Morse 	lockdep_assert_cpus_held();
60336528c76SJames Morse 
60436528c76SJames Morse 	guard(srcu)(&mpam_srcu);
60536528c76SJames Morse 	list_for_each_entry_srcu(class, &mpam_classes, classes_list,
60636528c76SJames Morse 				 srcu_read_lock_held(&mpam_srcu)) {
60736528c76SJames Morse 		struct mpam_props *cprops = &class->props;
60836528c76SJames Morse 
60936528c76SJames Morse 		if (class->level != 3 && class->type == MPAM_CLASS_CACHE) {
61036528c76SJames Morse 			pr_debug("class %u is a cache but not the L3\n", class->level);
61136528c76SJames Morse 			continue;
61236528c76SJames Morse 		}
61336528c76SJames Morse 
61436528c76SJames Morse 		if (!class_has_usable_mba(cprops)) {
61536528c76SJames Morse 			pr_debug("class %u has no bandwidth control\n",
61636528c76SJames Morse 				 class->level);
61736528c76SJames Morse 			continue;
61836528c76SJames Morse 		}
61936528c76SJames Morse 
62036528c76SJames Morse 		if (!cpumask_equal(&class->affinity, cpu_possible_mask)) {
62136528c76SJames Morse 			pr_debug("class %u has missing CPUs\n", class->level);
62236528c76SJames Morse 			continue;
62336528c76SJames Morse 		}
62436528c76SJames Morse 
62536528c76SJames Morse 		if (!topology_matches_l3(class)) {
62636528c76SJames Morse 			pr_debug("class %u topology doesn't match L3\n",
62736528c76SJames Morse 				 class->level);
62836528c76SJames Morse 			continue;
62936528c76SJames Morse 		}
63036528c76SJames Morse 
63136528c76SJames Morse 		if (!traffic_matches_l3(class)) {
63236528c76SJames Morse 			pr_debug("class %u traffic doesn't match L3 egress\n",
63336528c76SJames Morse 				 class->level);
63436528c76SJames Morse 			continue;
63536528c76SJames Morse 		}
63636528c76SJames Morse 
63736528c76SJames Morse 		/*
63836528c76SJames Morse 		 * Pick a resource to be MBA that as close as possible to
63936528c76SJames Morse 		 * the L3. mbm_total counts the bandwidth leaving the L3
64036528c76SJames Morse 		 * cache and MBA should correspond as closely as possible
64136528c76SJames Morse 		 * for proper operation of mba_sc.
64236528c76SJames Morse 		 */
64336528c76SJames Morse 		if (!candidate_class || class->level < candidate_class->level)
64436528c76SJames Morse 			candidate_class = class;
64536528c76SJames Morse 	}
64636528c76SJames Morse 
64736528c76SJames Morse 	if (candidate_class) {
64836528c76SJames Morse 		pr_debug("selected class %u to back MBA\n",
64936528c76SJames Morse 			 candidate_class->level);
65036528c76SJames Morse 		res = &mpam_resctrl_controls[RDT_RESOURCE_MBA];
65136528c76SJames Morse 		res->class = candidate_class;
65236528c76SJames Morse 	}
65336528c76SJames Morse }
65436528c76SJames Morse 
655*1458c4f0SJames Morse static void counter_update_class(enum resctrl_event_id evt_id,
656*1458c4f0SJames Morse 				 struct mpam_class *class)
657*1458c4f0SJames Morse {
658*1458c4f0SJames Morse 	struct mpam_class *existing_class = mpam_resctrl_counters[evt_id].class;
659*1458c4f0SJames Morse 
660*1458c4f0SJames Morse 	if (existing_class) {
661*1458c4f0SJames Morse 		if (class->level == 3) {
662*1458c4f0SJames Morse 			pr_debug("Existing class is L3 - L3 wins\n");
663*1458c4f0SJames Morse 			return;
664*1458c4f0SJames Morse 		}
665*1458c4f0SJames Morse 
666*1458c4f0SJames Morse 		if (existing_class->level < class->level) {
667*1458c4f0SJames Morse 			pr_debug("Existing class is closer to L3, %u versus %u - closer is better\n",
668*1458c4f0SJames Morse 				 existing_class->level, class->level);
669*1458c4f0SJames Morse 			return;
670*1458c4f0SJames Morse 		}
671*1458c4f0SJames Morse 	}
672*1458c4f0SJames Morse 
673*1458c4f0SJames Morse 	mpam_resctrl_counters[evt_id].class = class;
674*1458c4f0SJames Morse }
675*1458c4f0SJames Morse 
676*1458c4f0SJames Morse static void mpam_resctrl_pick_counters(void)
677*1458c4f0SJames Morse {
678*1458c4f0SJames Morse 	struct mpam_class *class;
679*1458c4f0SJames Morse 
680*1458c4f0SJames Morse 	lockdep_assert_cpus_held();
681*1458c4f0SJames Morse 
682*1458c4f0SJames Morse 	guard(srcu)(&mpam_srcu);
683*1458c4f0SJames Morse 	list_for_each_entry_srcu(class, &mpam_classes, classes_list,
684*1458c4f0SJames Morse 				 srcu_read_lock_held(&mpam_srcu)) {
685*1458c4f0SJames Morse 		/* The name of the resource is L3... */
686*1458c4f0SJames Morse 		if (class->type == MPAM_CLASS_CACHE && class->level != 3) {
687*1458c4f0SJames Morse 			pr_debug("class %u is a cache but not the L3", class->level);
688*1458c4f0SJames Morse 			continue;
689*1458c4f0SJames Morse 		}
690*1458c4f0SJames Morse 
691*1458c4f0SJames Morse 		if (!cpumask_equal(&class->affinity, cpu_possible_mask)) {
692*1458c4f0SJames Morse 			pr_debug("class %u does not cover all CPUs",
693*1458c4f0SJames Morse 				 class->level);
694*1458c4f0SJames Morse 			continue;
695*1458c4f0SJames Morse 		}
696*1458c4f0SJames Morse 
697*1458c4f0SJames Morse 		if (cache_has_usable_csu(class)) {
698*1458c4f0SJames Morse 			pr_debug("class %u has usable CSU",
699*1458c4f0SJames Morse 				 class->level);
700*1458c4f0SJames Morse 
701*1458c4f0SJames Morse 			/* CSU counters only make sense on a cache. */
702*1458c4f0SJames Morse 			switch (class->type) {
703*1458c4f0SJames Morse 			case MPAM_CLASS_CACHE:
704*1458c4f0SJames Morse 				counter_update_class(QOS_L3_OCCUP_EVENT_ID, class);
705*1458c4f0SJames Morse 				break;
706*1458c4f0SJames Morse 			default:
707*1458c4f0SJames Morse 				break;
708*1458c4f0SJames Morse 			}
709*1458c4f0SJames Morse 		}
710*1458c4f0SJames Morse 	}
711*1458c4f0SJames Morse }
712*1458c4f0SJames Morse 
71309e61dafSJames Morse static int mpam_resctrl_control_init(struct mpam_resctrl_res *res)
71409e61dafSJames Morse {
71552a4edb1SJames Morse 	struct mpam_class *class = res->class;
71636528c76SJames Morse 	struct mpam_props *cprops = &class->props;
71752a4edb1SJames Morse 	struct rdt_resource *r = &res->resctrl_res;
71852a4edb1SJames Morse 
71952a4edb1SJames Morse 	switch (r->rid) {
72052a4edb1SJames Morse 	case RDT_RESOURCE_L2:
72152a4edb1SJames Morse 	case RDT_RESOURCE_L3:
72252a4edb1SJames Morse 		r->schema_fmt = RESCTRL_SCHEMA_BITMAP;
72352a4edb1SJames Morse 		r->cache.arch_has_sparse_bitmasks = true;
72452a4edb1SJames Morse 
72552a4edb1SJames Morse 		r->cache.cbm_len = class->props.cpbm_wd;
72652a4edb1SJames Morse 		/* mpam_devices will reject empty bitmaps */
72752a4edb1SJames Morse 		r->cache.min_cbm_bits = 1;
72852a4edb1SJames Morse 
72952a4edb1SJames Morse 		if (r->rid == RDT_RESOURCE_L2) {
73052a4edb1SJames Morse 			r->name = "L2";
73152a4edb1SJames Morse 			r->ctrl_scope = RESCTRL_L2_CACHE;
73252a4edb1SJames Morse 			r->cdp_capable = true;
73352a4edb1SJames Morse 		} else {
73452a4edb1SJames Morse 			r->name = "L3";
73552a4edb1SJames Morse 			r->ctrl_scope = RESCTRL_L3_CACHE;
73652a4edb1SJames Morse 			r->cdp_capable = true;
73752a4edb1SJames Morse 		}
73852a4edb1SJames Morse 
73952a4edb1SJames Morse 		/*
74052a4edb1SJames Morse 		 * Which bits are shared with other ...things...  Unknown
74152a4edb1SJames Morse 		 * devices use partid-0 which uses all the bitmap fields. Until
74252a4edb1SJames Morse 		 * we have configured the SMMU and GIC not to do this 'all the
74352a4edb1SJames Morse 		 * bits' is the correct answer here.
74452a4edb1SJames Morse 		 */
74552a4edb1SJames Morse 		r->cache.shareable_bits = resctrl_get_default_ctrl(r);
74652a4edb1SJames Morse 		r->alloc_capable = true;
74752a4edb1SJames Morse 		break;
74836528c76SJames Morse 	case RDT_RESOURCE_MBA:
74936528c76SJames Morse 		r->schema_fmt = RESCTRL_SCHEMA_RANGE;
75036528c76SJames Morse 		r->ctrl_scope = RESCTRL_L3_CACHE;
75136528c76SJames Morse 
75236528c76SJames Morse 		r->membw.delay_linear = true;
75336528c76SJames Morse 		r->membw.throttle_mode = THREAD_THROTTLE_UNDEFINED;
75436528c76SJames Morse 		r->membw.min_bw = get_mba_min(cprops);
75536528c76SJames Morse 		r->membw.max_bw = MAX_MBA_BW;
75636528c76SJames Morse 		r->membw.bw_gran = get_mba_granularity(cprops);
75736528c76SJames Morse 
75836528c76SJames Morse 		r->name = "MB";
75936528c76SJames Morse 		r->alloc_capable = true;
76036528c76SJames Morse 		break;
76152a4edb1SJames Morse 	default:
76252a4edb1SJames Morse 		return -EINVAL;
76352a4edb1SJames Morse 	}
76409e61dafSJames Morse 
76509e61dafSJames Morse 	return 0;
76609e61dafSJames Morse }
76709e61dafSJames Morse 
76809e61dafSJames Morse static int mpam_resctrl_pick_domain_id(int cpu, struct mpam_component *comp)
76909e61dafSJames Morse {
77009e61dafSJames Morse 	struct mpam_class *class = comp->class;
77109e61dafSJames Morse 
77209e61dafSJames Morse 	if (class->type == MPAM_CLASS_CACHE)
77309e61dafSJames Morse 		return comp->comp_id;
77409e61dafSJames Morse 
77536528c76SJames Morse 	if (topology_matches_l3(class)) {
77636528c76SJames Morse 		/* Use the corresponding L3 component ID as the domain ID */
77736528c76SJames Morse 		int id = get_cpu_cacheinfo_id(cpu, 3);
77836528c76SJames Morse 
77936528c76SJames Morse 		/* Implies topology_matches_l3() made a mistake */
78036528c76SJames Morse 		if (WARN_ON_ONCE(id == -1))
78136528c76SJames Morse 			return comp->comp_id;
78236528c76SJames Morse 
78336528c76SJames Morse 		return id;
78436528c76SJames Morse 	}
78536528c76SJames Morse 
78609e61dafSJames Morse 	/* Otherwise, expose the ID used by the firmware table code. */
78709e61dafSJames Morse 	return comp->comp_id;
78809e61dafSJames Morse }
78909e61dafSJames Morse 
790264c2859SBen Horgan static int mpam_resctrl_monitor_init(struct mpam_resctrl_mon *mon,
791264c2859SBen Horgan 				     enum resctrl_event_id type)
792264c2859SBen Horgan {
793264c2859SBen Horgan 	struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3];
794264c2859SBen Horgan 	struct rdt_resource *l3 = &res->resctrl_res;
795264c2859SBen Horgan 
796264c2859SBen Horgan 	lockdep_assert_cpus_held();
797264c2859SBen Horgan 
798264c2859SBen Horgan 	/*
799264c2859SBen Horgan 	 * There also needs to be an L3 cache present.
800264c2859SBen Horgan 	 * The check just requires any online CPU and it can't go offline as we
801264c2859SBen Horgan 	 * hold the cpu lock.
802264c2859SBen Horgan 	 */
803264c2859SBen Horgan 	if (get_cpu_cacheinfo_id(raw_smp_processor_id(), 3) == -1)
804264c2859SBen Horgan 		return 0;
805264c2859SBen Horgan 
806264c2859SBen Horgan 	/*
807264c2859SBen Horgan 	 * If there are no MPAM resources on L3, force it into existence.
808264c2859SBen Horgan 	 * topology_matches_l3() already ensures this looks like the L3.
809264c2859SBen Horgan 	 * The domain-ids will be fixed up by mpam_resctrl_domain_hdr_init().
810264c2859SBen Horgan 	 */
811264c2859SBen Horgan 	if (!res->class) {
812264c2859SBen Horgan 		pr_warn_once("Faking L3 MSC to enable counters.\n");
813264c2859SBen Horgan 		res->class = mpam_resctrl_counters[type].class;
814264c2859SBen Horgan 	}
815264c2859SBen Horgan 
816264c2859SBen Horgan 	/*
817264c2859SBen Horgan 	 * Called multiple times!, once per event type that has a
818264c2859SBen Horgan 	 * monitoring class.
819264c2859SBen Horgan 	 * Setting name is necessary on monitor only platforms.
820264c2859SBen Horgan 	 */
821264c2859SBen Horgan 	l3->name = "L3";
822264c2859SBen Horgan 	l3->mon_scope = RESCTRL_L3_CACHE;
823264c2859SBen Horgan 
824264c2859SBen Horgan 	/*
825264c2859SBen Horgan 	 * num-rmid is the upper bound for the number of monitoring groups that
826264c2859SBen Horgan 	 * can exist simultaneously, including the default monitoring group for
827264c2859SBen Horgan 	 * each control group. Hence, advertise the whole rmid_idx space even
828264c2859SBen Horgan 	 * though each control group has its own pmg/rmid space. Unfortunately,
829264c2859SBen Horgan 	 * this does mean userspace needs to know the architecture to correctly
830264c2859SBen Horgan 	 * interpret this value.
831264c2859SBen Horgan 	 */
832264c2859SBen Horgan 	l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx();
833264c2859SBen Horgan 
834264c2859SBen Horgan 	if (resctrl_enable_mon_event(type, false, 0, NULL))
835264c2859SBen Horgan 		l3->mon_capable = true;
836264c2859SBen Horgan 
837264c2859SBen Horgan 	return 0;
838264c2859SBen Horgan }
839264c2859SBen Horgan 
84002cc6616SJames Morse u32 resctrl_arch_get_config(struct rdt_resource *r, struct rdt_ctrl_domain *d,
84102cc6616SJames Morse 			    u32 closid, enum resctrl_conf_type type)
84202cc6616SJames Morse {
84302cc6616SJames Morse 	u32 partid;
84402cc6616SJames Morse 	struct mpam_config *cfg;
84502cc6616SJames Morse 	struct mpam_props *cprops;
84602cc6616SJames Morse 	struct mpam_resctrl_res *res;
84702cc6616SJames Morse 	struct mpam_resctrl_dom *dom;
84802cc6616SJames Morse 	enum mpam_device_features configured_by;
84902cc6616SJames Morse 
85002cc6616SJames Morse 	lockdep_assert_cpus_held();
85102cc6616SJames Morse 
85202cc6616SJames Morse 	if (!mpam_is_enabled())
85302cc6616SJames Morse 		return resctrl_get_default_ctrl(r);
85402cc6616SJames Morse 
85502cc6616SJames Morse 	res = container_of(r, struct mpam_resctrl_res, resctrl_res);
85602cc6616SJames Morse 	dom = container_of(d, struct mpam_resctrl_dom, resctrl_ctrl_dom);
85702cc6616SJames Morse 	cprops = &res->class->props;
85802cc6616SJames Morse 
8596789fb99SJames Morse 	/*
8606789fb99SJames Morse 	 * When CDP is enabled, but the resource doesn't support it,
8616789fb99SJames Morse 	 * the control is cloned across both partids.
8626789fb99SJames Morse 	 * Pick one at random to read:
8636789fb99SJames Morse 	 */
8646789fb99SJames Morse 	if (mpam_resctrl_hide_cdp(r->rid))
8656789fb99SJames Morse 		type = CDP_DATA;
8666789fb99SJames Morse 
86702cc6616SJames Morse 	partid = resctrl_get_config_index(closid, type);
86802cc6616SJames Morse 	cfg = &dom->ctrl_comp->cfg[partid];
86902cc6616SJames Morse 
87002cc6616SJames Morse 	switch (r->rid) {
87102cc6616SJames Morse 	case RDT_RESOURCE_L2:
87202cc6616SJames Morse 	case RDT_RESOURCE_L3:
87302cc6616SJames Morse 		configured_by = mpam_feat_cpor_part;
87402cc6616SJames Morse 		break;
87536528c76SJames Morse 	case RDT_RESOURCE_MBA:
87636528c76SJames Morse 		if (mpam_has_feature(mpam_feat_mbw_max, cprops)) {
87736528c76SJames Morse 			configured_by = mpam_feat_mbw_max;
87836528c76SJames Morse 			break;
87936528c76SJames Morse 		}
88036528c76SJames Morse 		fallthrough;
88102cc6616SJames Morse 	default:
88202cc6616SJames Morse 		return resctrl_get_default_ctrl(r);
88302cc6616SJames Morse 	}
88402cc6616SJames Morse 
88502cc6616SJames Morse 	if (!r->alloc_capable || partid >= resctrl_arch_get_num_closid(r) ||
88602cc6616SJames Morse 	    !mpam_has_feature(configured_by, cfg))
88702cc6616SJames Morse 		return resctrl_get_default_ctrl(r);
88802cc6616SJames Morse 
88902cc6616SJames Morse 	switch (configured_by) {
89002cc6616SJames Morse 	case mpam_feat_cpor_part:
89102cc6616SJames Morse 		return cfg->cpbm;
89236528c76SJames Morse 	case mpam_feat_mbw_max:
89336528c76SJames Morse 		return mbw_max_to_percent(cfg->mbw_max, cprops);
89402cc6616SJames Morse 	default:
89502cc6616SJames Morse 		return resctrl_get_default_ctrl(r);
89602cc6616SJames Morse 	}
89702cc6616SJames Morse }
89802cc6616SJames Morse 
8999cd2b522SJames Morse int resctrl_arch_update_one(struct rdt_resource *r, struct rdt_ctrl_domain *d,
9009cd2b522SJames Morse 			    u32 closid, enum resctrl_conf_type t, u32 cfg_val)
9019cd2b522SJames Morse {
9026789fb99SJames Morse 	int err;
9039cd2b522SJames Morse 	u32 partid;
9049cd2b522SJames Morse 	struct mpam_config cfg;
9059cd2b522SJames Morse 	struct mpam_props *cprops;
9069cd2b522SJames Morse 	struct mpam_resctrl_res *res;
9079cd2b522SJames Morse 	struct mpam_resctrl_dom *dom;
9089cd2b522SJames Morse 
9099cd2b522SJames Morse 	lockdep_assert_cpus_held();
9109cd2b522SJames Morse 	lockdep_assert_irqs_enabled();
9119cd2b522SJames Morse 
9129cd2b522SJames Morse 	/*
9139cd2b522SJames Morse 	 * No need to check the CPU as mpam_apply_config() doesn't care, and
9149cd2b522SJames Morse 	 * resctrl_arch_update_domains() relies on this.
9159cd2b522SJames Morse 	 */
9169cd2b522SJames Morse 	res = container_of(r, struct mpam_resctrl_res, resctrl_res);
9179cd2b522SJames Morse 	dom = container_of(d, struct mpam_resctrl_dom, resctrl_ctrl_dom);
9189cd2b522SJames Morse 	cprops = &res->class->props;
9199cd2b522SJames Morse 
9206789fb99SJames Morse 	if (mpam_resctrl_hide_cdp(r->rid))
9216789fb99SJames Morse 		t = CDP_DATA;
9226789fb99SJames Morse 
9239cd2b522SJames Morse 	partid = resctrl_get_config_index(closid, t);
9249cd2b522SJames Morse 	if (!r->alloc_capable || partid >= resctrl_arch_get_num_closid(r)) {
9259cd2b522SJames Morse 		pr_debug("Not alloc capable or computed PARTID out of range\n");
9269cd2b522SJames Morse 		return -EINVAL;
9279cd2b522SJames Morse 	}
9289cd2b522SJames Morse 
9299cd2b522SJames Morse 	/*
9309cd2b522SJames Morse 	 * Copy the current config to avoid clearing other resources when the
9319cd2b522SJames Morse 	 * same component is exposed multiple times through resctrl.
9329cd2b522SJames Morse 	 */
9339cd2b522SJames Morse 	cfg = dom->ctrl_comp->cfg[partid];
9349cd2b522SJames Morse 
9359cd2b522SJames Morse 	switch (r->rid) {
9369cd2b522SJames Morse 	case RDT_RESOURCE_L2:
9379cd2b522SJames Morse 	case RDT_RESOURCE_L3:
9389cd2b522SJames Morse 		cfg.cpbm = cfg_val;
9399cd2b522SJames Morse 		mpam_set_feature(mpam_feat_cpor_part, &cfg);
9409cd2b522SJames Morse 		break;
94136528c76SJames Morse 	case RDT_RESOURCE_MBA:
94236528c76SJames Morse 		if (mpam_has_feature(mpam_feat_mbw_max, cprops)) {
94336528c76SJames Morse 			cfg.mbw_max = percent_to_mbw_max(cfg_val, cprops);
94436528c76SJames Morse 			mpam_set_feature(mpam_feat_mbw_max, &cfg);
94536528c76SJames Morse 			break;
94636528c76SJames Morse 		}
94736528c76SJames Morse 		fallthrough;
9489cd2b522SJames Morse 	default:
9499cd2b522SJames Morse 		return -EINVAL;
9509cd2b522SJames Morse 	}
9519cd2b522SJames Morse 
9526789fb99SJames Morse 	/*
9536789fb99SJames Morse 	 * When CDP is enabled, but the resource doesn't support it, we need to
9546789fb99SJames Morse 	 * apply the same configuration to the other partid.
9556789fb99SJames Morse 	 */
9566789fb99SJames Morse 	if (mpam_resctrl_hide_cdp(r->rid)) {
9576789fb99SJames Morse 		partid = resctrl_get_config_index(closid, CDP_CODE);
9586789fb99SJames Morse 		err = mpam_apply_config(dom->ctrl_comp, partid, &cfg);
9596789fb99SJames Morse 		if (err)
9606789fb99SJames Morse 			return err;
9616789fb99SJames Morse 
9626789fb99SJames Morse 		partid = resctrl_get_config_index(closid, CDP_DATA);
9636789fb99SJames Morse 		return mpam_apply_config(dom->ctrl_comp, partid, &cfg);
9646789fb99SJames Morse 	}
9656789fb99SJames Morse 
9669cd2b522SJames Morse 	return mpam_apply_config(dom->ctrl_comp, partid, &cfg);
9679cd2b522SJames Morse }
9689cd2b522SJames Morse 
9699cd2b522SJames Morse int resctrl_arch_update_domains(struct rdt_resource *r, u32 closid)
9709cd2b522SJames Morse {
9719cd2b522SJames Morse 	int err;
9729cd2b522SJames Morse 	struct rdt_ctrl_domain *d;
9739cd2b522SJames Morse 
9749cd2b522SJames Morse 	lockdep_assert_cpus_held();
9759cd2b522SJames Morse 	lockdep_assert_irqs_enabled();
9769cd2b522SJames Morse 
9779cd2b522SJames Morse 	list_for_each_entry_rcu(d, &r->ctrl_domains, hdr.list) {
9789cd2b522SJames Morse 		for (enum resctrl_conf_type t = 0; t < CDP_NUM_TYPES; t++) {
9799cd2b522SJames Morse 			struct resctrl_staged_config *cfg = &d->staged_config[t];
9809cd2b522SJames Morse 
9819cd2b522SJames Morse 			if (!cfg->have_new_ctrl)
9829cd2b522SJames Morse 				continue;
9839cd2b522SJames Morse 
9849cd2b522SJames Morse 			err = resctrl_arch_update_one(r, d, closid, t,
9859cd2b522SJames Morse 						      cfg->new_ctrl);
9869cd2b522SJames Morse 			if (err)
9879cd2b522SJames Morse 				return err;
9889cd2b522SJames Morse 		}
9899cd2b522SJames Morse 	}
9909cd2b522SJames Morse 
9919cd2b522SJames Morse 	return 0;
9929cd2b522SJames Morse }
9939cd2b522SJames Morse 
994370d166dSJames Morse void resctrl_arch_reset_all_ctrls(struct rdt_resource *r)
995370d166dSJames Morse {
996370d166dSJames Morse 	struct mpam_resctrl_res *res;
997370d166dSJames Morse 
998370d166dSJames Morse 	lockdep_assert_cpus_held();
999370d166dSJames Morse 
1000370d166dSJames Morse 	if (!mpam_is_enabled())
1001370d166dSJames Morse 		return;
1002370d166dSJames Morse 
1003370d166dSJames Morse 	res = container_of(r, struct mpam_resctrl_res, resctrl_res);
1004370d166dSJames Morse 	mpam_reset_class_locked(res->class);
1005370d166dSJames Morse }
1006370d166dSJames Morse 
100709e61dafSJames Morse static void mpam_resctrl_domain_hdr_init(int cpu, struct mpam_component *comp,
100809e61dafSJames Morse 					 enum resctrl_res_level rid,
100909e61dafSJames Morse 					 struct rdt_domain_hdr *hdr)
101009e61dafSJames Morse {
101109e61dafSJames Morse 	lockdep_assert_cpus_held();
101209e61dafSJames Morse 
101309e61dafSJames Morse 	INIT_LIST_HEAD(&hdr->list);
101409e61dafSJames Morse 	hdr->id = mpam_resctrl_pick_domain_id(cpu, comp);
101509e61dafSJames Morse 	hdr->rid = rid;
101609e61dafSJames Morse 	cpumask_set_cpu(cpu, &hdr->cpu_mask);
101709e61dafSJames Morse }
101809e61dafSJames Morse 
101909e61dafSJames Morse static void mpam_resctrl_online_domain_hdr(unsigned int cpu,
102009e61dafSJames Morse 					   struct rdt_domain_hdr *hdr)
102109e61dafSJames Morse {
102209e61dafSJames Morse 	lockdep_assert_cpus_held();
102309e61dafSJames Morse 
102409e61dafSJames Morse 	cpumask_set_cpu(cpu, &hdr->cpu_mask);
102509e61dafSJames Morse }
102609e61dafSJames Morse 
102709e61dafSJames Morse /**
102809e61dafSJames Morse  * mpam_resctrl_offline_domain_hdr() - Update the domain header to remove a CPU.
102909e61dafSJames Morse  * @cpu:	The CPU to remove from the domain.
103009e61dafSJames Morse  * @hdr:	The domain's header.
103109e61dafSJames Morse  *
103209e61dafSJames Morse  * Removes @cpu from the header mask. If this was the last CPU in the domain,
103309e61dafSJames Morse  * the domain header is removed from its parent list and true is returned,
103409e61dafSJames Morse  * indicating the parent structure can be freed.
103509e61dafSJames Morse  * If there are other CPUs in the domain, returns false.
103609e61dafSJames Morse  */
103709e61dafSJames Morse static bool mpam_resctrl_offline_domain_hdr(unsigned int cpu,
103809e61dafSJames Morse 					    struct rdt_domain_hdr *hdr)
103909e61dafSJames Morse {
104009e61dafSJames Morse 	lockdep_assert_held(&domain_list_lock);
104109e61dafSJames Morse 
104209e61dafSJames Morse 	cpumask_clear_cpu(cpu, &hdr->cpu_mask);
104309e61dafSJames Morse 	if (cpumask_empty(&hdr->cpu_mask)) {
104409e61dafSJames Morse 		list_del_rcu(&hdr->list);
104509e61dafSJames Morse 		synchronize_rcu();
104609e61dafSJames Morse 		return true;
104709e61dafSJames Morse 	}
104809e61dafSJames Morse 
104909e61dafSJames Morse 	return false;
105009e61dafSJames Morse }
105109e61dafSJames Morse 
105209e61dafSJames Morse static void mpam_resctrl_domain_insert(struct list_head *list,
105309e61dafSJames Morse 				       struct rdt_domain_hdr *new)
105409e61dafSJames Morse {
105509e61dafSJames Morse 	struct rdt_domain_hdr *err;
105609e61dafSJames Morse 	struct list_head *pos = NULL;
105709e61dafSJames Morse 
105809e61dafSJames Morse 	lockdep_assert_held(&domain_list_lock);
105909e61dafSJames Morse 
106009e61dafSJames Morse 	err = resctrl_find_domain(list, new->id, &pos);
106109e61dafSJames Morse 	if (WARN_ON_ONCE(err))
106209e61dafSJames Morse 		return;
106309e61dafSJames Morse 
106409e61dafSJames Morse 	list_add_tail_rcu(&new->list, pos);
106509e61dafSJames Morse }
106609e61dafSJames Morse 
1067264c2859SBen Horgan static struct mpam_component *find_component(struct mpam_class *class, int cpu)
1068264c2859SBen Horgan {
1069264c2859SBen Horgan 	struct mpam_component *comp;
1070264c2859SBen Horgan 
1071264c2859SBen Horgan 	guard(srcu)(&mpam_srcu);
1072264c2859SBen Horgan 	list_for_each_entry_srcu(comp, &class->components, class_list,
1073264c2859SBen Horgan 				 srcu_read_lock_held(&mpam_srcu)) {
1074264c2859SBen Horgan 		if (cpumask_test_cpu(cpu, &comp->affinity))
1075264c2859SBen Horgan 			return comp;
1076264c2859SBen Horgan 	}
1077264c2859SBen Horgan 
1078264c2859SBen Horgan 	return NULL;
1079264c2859SBen Horgan }
1080264c2859SBen Horgan 
108109e61dafSJames Morse static struct mpam_resctrl_dom *
108209e61dafSJames Morse mpam_resctrl_alloc_domain(unsigned int cpu, struct mpam_resctrl_res *res)
108309e61dafSJames Morse {
108409e61dafSJames Morse 	int err;
108509e61dafSJames Morse 	struct mpam_resctrl_dom *dom;
1086264c2859SBen Horgan 	struct rdt_l3_mon_domain *mon_d;
108709e61dafSJames Morse 	struct rdt_ctrl_domain *ctrl_d;
108809e61dafSJames Morse 	struct mpam_class *class = res->class;
108909e61dafSJames Morse 	struct mpam_component *comp_iter, *ctrl_comp;
109009e61dafSJames Morse 	struct rdt_resource *r = &res->resctrl_res;
109109e61dafSJames Morse 
109209e61dafSJames Morse 	lockdep_assert_held(&domain_list_lock);
109309e61dafSJames Morse 
109409e61dafSJames Morse 	ctrl_comp = NULL;
109509e61dafSJames Morse 	guard(srcu)(&mpam_srcu);
109609e61dafSJames Morse 	list_for_each_entry_srcu(comp_iter, &class->components, class_list,
109709e61dafSJames Morse 				 srcu_read_lock_held(&mpam_srcu)) {
109809e61dafSJames Morse 		if (cpumask_test_cpu(cpu, &comp_iter->affinity)) {
109909e61dafSJames Morse 			ctrl_comp = comp_iter;
110009e61dafSJames Morse 			break;
110109e61dafSJames Morse 		}
110209e61dafSJames Morse 	}
110309e61dafSJames Morse 
110409e61dafSJames Morse 	/* class has no component for this CPU */
110509e61dafSJames Morse 	if (WARN_ON_ONCE(!ctrl_comp))
110609e61dafSJames Morse 		return ERR_PTR(-EINVAL);
110709e61dafSJames Morse 
110809e61dafSJames Morse 	dom = kzalloc_node(sizeof(*dom), GFP_KERNEL, cpu_to_node(cpu));
110909e61dafSJames Morse 	if (!dom)
111009e61dafSJames Morse 		return ERR_PTR(-ENOMEM);
111109e61dafSJames Morse 
111209e61dafSJames Morse 	if (r->alloc_capable) {
111309e61dafSJames Morse 		dom->ctrl_comp = ctrl_comp;
111409e61dafSJames Morse 
111509e61dafSJames Morse 		ctrl_d = &dom->resctrl_ctrl_dom;
111609e61dafSJames Morse 		mpam_resctrl_domain_hdr_init(cpu, ctrl_comp, r->rid, &ctrl_d->hdr);
111709e61dafSJames Morse 		ctrl_d->hdr.type = RESCTRL_CTRL_DOMAIN;
111809e61dafSJames Morse 		err = resctrl_online_ctrl_domain(r, ctrl_d);
111909e61dafSJames Morse 		if (err)
112009e61dafSJames Morse 			goto free_domain;
112109e61dafSJames Morse 
112209e61dafSJames Morse 		mpam_resctrl_domain_insert(&r->ctrl_domains, &ctrl_d->hdr);
112309e61dafSJames Morse 	} else {
112409e61dafSJames Morse 		pr_debug("Skipped control domain online - no controls\n");
112509e61dafSJames Morse 	}
1126264c2859SBen Horgan 
1127264c2859SBen Horgan 	if (r->mon_capable) {
1128264c2859SBen Horgan 		struct mpam_component *any_mon_comp;
1129264c2859SBen Horgan 		struct mpam_resctrl_mon *mon;
1130264c2859SBen Horgan 		enum resctrl_event_id eventid;
1131264c2859SBen Horgan 
1132264c2859SBen Horgan 		/*
1133264c2859SBen Horgan 		 * Even if the monitor domain is backed by a different
1134264c2859SBen Horgan 		 * component, the L3 component IDs need to be used... only
1135264c2859SBen Horgan 		 * there may be no ctrl_comp for the L3.
1136264c2859SBen Horgan 		 * Search each event's class list for a component with
1137264c2859SBen Horgan 		 * overlapping CPUs and set up the dom->mon_comp array.
1138264c2859SBen Horgan 		 */
1139264c2859SBen Horgan 
1140264c2859SBen Horgan 		for_each_mpam_resctrl_mon(mon, eventid) {
1141264c2859SBen Horgan 			struct mpam_component *mon_comp;
1142264c2859SBen Horgan 
1143264c2859SBen Horgan 			if (!mon->class)
1144264c2859SBen Horgan 				continue;       // dummy resource
1145264c2859SBen Horgan 
1146264c2859SBen Horgan 			mon_comp = find_component(mon->class, cpu);
1147264c2859SBen Horgan 			dom->mon_comp[eventid] = mon_comp;
1148264c2859SBen Horgan 			if (mon_comp)
1149264c2859SBen Horgan 				any_mon_comp = mon_comp;
1150264c2859SBen Horgan 		}
1151264c2859SBen Horgan 		if (!any_mon_comp) {
1152264c2859SBen Horgan 			WARN_ON_ONCE(0);
1153264c2859SBen Horgan 			err = -EFAULT;
1154264c2859SBen Horgan 			goto offline_ctrl_domain;
1155264c2859SBen Horgan 		}
1156264c2859SBen Horgan 
1157264c2859SBen Horgan 		mon_d = &dom->resctrl_mon_dom;
1158264c2859SBen Horgan 		mpam_resctrl_domain_hdr_init(cpu, any_mon_comp, r->rid, &mon_d->hdr);
1159264c2859SBen Horgan 		mon_d->hdr.type = RESCTRL_MON_DOMAIN;
1160264c2859SBen Horgan 		err = resctrl_online_mon_domain(r, &mon_d->hdr);
1161264c2859SBen Horgan 		if (err)
1162264c2859SBen Horgan 			goto offline_ctrl_domain;
1163264c2859SBen Horgan 
1164264c2859SBen Horgan 		mpam_resctrl_domain_insert(&r->mon_domains, &mon_d->hdr);
1165264c2859SBen Horgan 	} else {
1166264c2859SBen Horgan 		pr_debug("Skipped monitor domain online - no monitors\n");
1167264c2859SBen Horgan 	}
1168264c2859SBen Horgan 
116909e61dafSJames Morse 	return dom;
117009e61dafSJames Morse 
1171264c2859SBen Horgan offline_ctrl_domain:
1172264c2859SBen Horgan 	if (r->alloc_capable) {
1173264c2859SBen Horgan 		mpam_resctrl_offline_domain_hdr(cpu, &ctrl_d->hdr);
1174264c2859SBen Horgan 		resctrl_offline_ctrl_domain(r, ctrl_d);
1175264c2859SBen Horgan 	}
117609e61dafSJames Morse free_domain:
117709e61dafSJames Morse 	kfree(dom);
117809e61dafSJames Morse 	dom = ERR_PTR(err);
117909e61dafSJames Morse 
118009e61dafSJames Morse 	return dom;
118109e61dafSJames Morse }
118209e61dafSJames Morse 
1183264c2859SBen Horgan /*
1184264c2859SBen Horgan  * We know all the monitors are associated with the L3, even if there are no
1185264c2859SBen Horgan  * controls and therefore no control component. Find the cache-id for the CPU
1186264c2859SBen Horgan  * and use that to search for existing resctrl domains.
1187264c2859SBen Horgan  * This relies on mpam_resctrl_pick_domain_id() using the L3 cache-id
1188264c2859SBen Horgan  * for anything that is not a cache.
1189264c2859SBen Horgan  */
1190264c2859SBen Horgan static struct mpam_resctrl_dom *mpam_resctrl_get_mon_domain_from_cpu(int cpu)
1191264c2859SBen Horgan {
1192264c2859SBen Horgan 	int cache_id;
1193264c2859SBen Horgan 	struct mpam_resctrl_dom *dom;
1194264c2859SBen Horgan 	struct mpam_resctrl_res *l3 = &mpam_resctrl_controls[RDT_RESOURCE_L3];
1195264c2859SBen Horgan 
1196264c2859SBen Horgan 	lockdep_assert_cpus_held();
1197264c2859SBen Horgan 
1198264c2859SBen Horgan 	if (!l3->class)
1199264c2859SBen Horgan 		return NULL;
1200264c2859SBen Horgan 	cache_id = get_cpu_cacheinfo_id(cpu, 3);
1201264c2859SBen Horgan 	if (cache_id < 0)
1202264c2859SBen Horgan 		return NULL;
1203264c2859SBen Horgan 
1204264c2859SBen Horgan 	list_for_each_entry_rcu(dom, &l3->resctrl_res.mon_domains, resctrl_mon_dom.hdr.list) {
1205264c2859SBen Horgan 		if (dom->resctrl_mon_dom.hdr.id == cache_id)
1206264c2859SBen Horgan 			return dom;
1207264c2859SBen Horgan 	}
1208264c2859SBen Horgan 
1209264c2859SBen Horgan 	return NULL;
1210264c2859SBen Horgan }
1211264c2859SBen Horgan 
121209e61dafSJames Morse static struct mpam_resctrl_dom *
121309e61dafSJames Morse mpam_resctrl_get_domain_from_cpu(int cpu, struct mpam_resctrl_res *res)
121409e61dafSJames Morse {
121509e61dafSJames Morse 	struct mpam_resctrl_dom *dom;
121609e61dafSJames Morse 	struct rdt_resource *r = &res->resctrl_res;
121709e61dafSJames Morse 
121809e61dafSJames Morse 	lockdep_assert_cpus_held();
121909e61dafSJames Morse 
122009e61dafSJames Morse 	list_for_each_entry_rcu(dom, &r->ctrl_domains, resctrl_ctrl_dom.hdr.list) {
122109e61dafSJames Morse 		if (cpumask_test_cpu(cpu, &dom->ctrl_comp->affinity))
122209e61dafSJames Morse 			return dom;
122309e61dafSJames Morse 	}
122409e61dafSJames Morse 
1225264c2859SBen Horgan 	if (r->rid != RDT_RESOURCE_L3)
122609e61dafSJames Morse 		return NULL;
1227264c2859SBen Horgan 
1228264c2859SBen Horgan 	/* Search the mon domain list too - needed on monitor only platforms. */
1229264c2859SBen Horgan 	return mpam_resctrl_get_mon_domain_from_cpu(cpu);
123009e61dafSJames Morse }
123109e61dafSJames Morse 
123209e61dafSJames Morse int mpam_resctrl_online_cpu(unsigned int cpu)
123309e61dafSJames Morse {
123409e61dafSJames Morse 	struct mpam_resctrl_res *res;
123509e61dafSJames Morse 	enum resctrl_res_level rid;
123609e61dafSJames Morse 
123709e61dafSJames Morse 	guard(mutex)(&domain_list_lock);
123809e61dafSJames Morse 	for_each_mpam_resctrl_control(res, rid) {
123909e61dafSJames Morse 		struct mpam_resctrl_dom *dom;
124009e61dafSJames Morse 		struct rdt_resource *r = &res->resctrl_res;
124109e61dafSJames Morse 
124209e61dafSJames Morse 		if (!res->class)
124309e61dafSJames Morse 			continue;	// dummy_resource;
124409e61dafSJames Morse 
124509e61dafSJames Morse 		dom = mpam_resctrl_get_domain_from_cpu(cpu, res);
124609e61dafSJames Morse 		if (!dom) {
124709e61dafSJames Morse 			dom = mpam_resctrl_alloc_domain(cpu, res);
124809e61dafSJames Morse 			if (IS_ERR(dom))
124909e61dafSJames Morse 				return PTR_ERR(dom);
125009e61dafSJames Morse 		} else {
125109e61dafSJames Morse 			if (r->alloc_capable) {
125209e61dafSJames Morse 				struct rdt_ctrl_domain *ctrl_d = &dom->resctrl_ctrl_dom;
125309e61dafSJames Morse 
125409e61dafSJames Morse 				mpam_resctrl_online_domain_hdr(cpu, &ctrl_d->hdr);
125509e61dafSJames Morse 			}
1256264c2859SBen Horgan 			if (r->mon_capable) {
1257264c2859SBen Horgan 				struct rdt_l3_mon_domain *mon_d = &dom->resctrl_mon_dom;
1258264c2859SBen Horgan 
1259264c2859SBen Horgan 				mpam_resctrl_online_domain_hdr(cpu, &mon_d->hdr);
1260264c2859SBen Horgan 			}
126109e61dafSJames Morse 		}
126209e61dafSJames Morse 	}
126309e61dafSJames Morse 
126409e61dafSJames Morse 	resctrl_online_cpu(cpu);
126509e61dafSJames Morse 
126609e61dafSJames Morse 	return 0;
126709e61dafSJames Morse }
126809e61dafSJames Morse 
126909e61dafSJames Morse void mpam_resctrl_offline_cpu(unsigned int cpu)
127009e61dafSJames Morse {
127109e61dafSJames Morse 	struct mpam_resctrl_res *res;
127209e61dafSJames Morse 	enum resctrl_res_level rid;
127309e61dafSJames Morse 
127409e61dafSJames Morse 	resctrl_offline_cpu(cpu);
127509e61dafSJames Morse 
127609e61dafSJames Morse 	guard(mutex)(&domain_list_lock);
127709e61dafSJames Morse 	for_each_mpam_resctrl_control(res, rid) {
127809e61dafSJames Morse 		struct mpam_resctrl_dom *dom;
1279264c2859SBen Horgan 		struct rdt_l3_mon_domain *mon_d;
128009e61dafSJames Morse 		struct rdt_ctrl_domain *ctrl_d;
1281264c2859SBen Horgan 		bool ctrl_dom_empty, mon_dom_empty;
128209e61dafSJames Morse 		struct rdt_resource *r = &res->resctrl_res;
128309e61dafSJames Morse 
128409e61dafSJames Morse 		if (!res->class)
128509e61dafSJames Morse 			continue;	// dummy resource
128609e61dafSJames Morse 
128709e61dafSJames Morse 		dom = mpam_resctrl_get_domain_from_cpu(cpu, res);
128809e61dafSJames Morse 		if (WARN_ON_ONCE(!dom))
128909e61dafSJames Morse 			continue;
129009e61dafSJames Morse 
129109e61dafSJames Morse 		if (r->alloc_capable) {
129209e61dafSJames Morse 			ctrl_d = &dom->resctrl_ctrl_dom;
129309e61dafSJames Morse 			ctrl_dom_empty = mpam_resctrl_offline_domain_hdr(cpu, &ctrl_d->hdr);
129409e61dafSJames Morse 			if (ctrl_dom_empty)
129509e61dafSJames Morse 				resctrl_offline_ctrl_domain(&res->resctrl_res, ctrl_d);
129609e61dafSJames Morse 		} else {
129709e61dafSJames Morse 			ctrl_dom_empty = true;
129809e61dafSJames Morse 		}
129909e61dafSJames Morse 
1300264c2859SBen Horgan 		if (r->mon_capable) {
1301264c2859SBen Horgan 			mon_d = &dom->resctrl_mon_dom;
1302264c2859SBen Horgan 			mon_dom_empty = mpam_resctrl_offline_domain_hdr(cpu, &mon_d->hdr);
1303264c2859SBen Horgan 			if (mon_dom_empty)
1304264c2859SBen Horgan 				resctrl_offline_mon_domain(&res->resctrl_res, &mon_d->hdr);
1305264c2859SBen Horgan 		} else {
1306264c2859SBen Horgan 			mon_dom_empty = true;
1307264c2859SBen Horgan 		}
1308264c2859SBen Horgan 
1309264c2859SBen Horgan 		if (ctrl_dom_empty && mon_dom_empty)
131009e61dafSJames Morse 			kfree(dom);
131109e61dafSJames Morse 	}
131209e61dafSJames Morse }
131309e61dafSJames Morse 
131409e61dafSJames Morse int mpam_resctrl_setup(void)
131509e61dafSJames Morse {
131609e61dafSJames Morse 	int err = 0;
131709e61dafSJames Morse 	struct mpam_resctrl_res *res;
131809e61dafSJames Morse 	enum resctrl_res_level rid;
1319264c2859SBen Horgan 	struct mpam_resctrl_mon *mon;
1320264c2859SBen Horgan 	enum resctrl_event_id eventid;
132109e61dafSJames Morse 
13221c1e2968SBen Horgan 	wait_event(wait_cacheinfo_ready, cacheinfo_ready);
13231c1e2968SBen Horgan 
132409e61dafSJames Morse 	cpus_read_lock();
132509e61dafSJames Morse 	for_each_mpam_resctrl_control(res, rid) {
132609e61dafSJames Morse 		INIT_LIST_HEAD_RCU(&res->resctrl_res.ctrl_domains);
1327264c2859SBen Horgan 		INIT_LIST_HEAD_RCU(&res->resctrl_res.mon_domains);
132809e61dafSJames Morse 		res->resctrl_res.rid = rid;
132909e61dafSJames Morse 	}
133009e61dafSJames Morse 
133152a4edb1SJames Morse 	/* Find some classes to use for controls */
133252a4edb1SJames Morse 	mpam_resctrl_pick_caches();
133336528c76SJames Morse 	mpam_resctrl_pick_mba();
133409e61dafSJames Morse 
133509e61dafSJames Morse 	/* Initialise the resctrl structures from the classes */
133609e61dafSJames Morse 	for_each_mpam_resctrl_control(res, rid) {
133709e61dafSJames Morse 		if (!res->class)
133809e61dafSJames Morse 			continue;	// dummy resource
133909e61dafSJames Morse 
134009e61dafSJames Morse 		err = mpam_resctrl_control_init(res);
134109e61dafSJames Morse 		if (err) {
134209e61dafSJames Morse 			pr_debug("Failed to initialise rid %u\n", rid);
1343264c2859SBen Horgan 			goto internal_error;
134409e61dafSJames Morse 		}
134509e61dafSJames Morse 	}
1346264c2859SBen Horgan 
1347*1458c4f0SJames Morse 	/* Find some classes to use for monitors */
1348*1458c4f0SJames Morse 	mpam_resctrl_pick_counters();
1349*1458c4f0SJames Morse 
1350264c2859SBen Horgan 	for_each_mpam_resctrl_mon(mon, eventid) {
1351264c2859SBen Horgan 		if (!mon->class)
1352264c2859SBen Horgan 			continue;	// dummy resource
1353264c2859SBen Horgan 
1354264c2859SBen Horgan 		err = mpam_resctrl_monitor_init(mon, eventid);
1355264c2859SBen Horgan 		if (err) {
1356264c2859SBen Horgan 			pr_debug("Failed to initialise event %u\n", eventid);
1357264c2859SBen Horgan 			goto internal_error;
1358264c2859SBen Horgan 		}
1359264c2859SBen Horgan 	}
1360264c2859SBen Horgan 
136109e61dafSJames Morse 	cpus_read_unlock();
136209e61dafSJames Morse 
1363264c2859SBen Horgan 	if (!resctrl_arch_alloc_capable() && !resctrl_arch_mon_capable()) {
1364264c2859SBen Horgan 		pr_debug("No alloc(%u) or monitor(%u) found - resctrl not supported\n",
1365264c2859SBen Horgan 			 resctrl_arch_alloc_capable(), resctrl_arch_mon_capable());
136609e61dafSJames Morse 		return -EOPNOTSUPP;
136709e61dafSJames Morse 	}
136809e61dafSJames Morse 
136909e61dafSJames Morse 	/* TODO: call resctrl_init() */
137009e61dafSJames Morse 
137109e61dafSJames Morse 	return 0;
1372264c2859SBen Horgan 
1373264c2859SBen Horgan internal_error:
1374264c2859SBen Horgan 	cpus_read_unlock();
1375264c2859SBen Horgan 	pr_debug("Internal error %d - resctrl not supported\n", err);
1376264c2859SBen Horgan 	return err;
137709e61dafSJames Morse }
13781c1e2968SBen Horgan 
13791c1e2968SBen Horgan static int __init __cacheinfo_ready(void)
13801c1e2968SBen Horgan {
13811c1e2968SBen Horgan 	cacheinfo_ready = true;
13821c1e2968SBen Horgan 	wake_up(&wait_cacheinfo_ready);
13831c1e2968SBen Horgan 
13841c1e2968SBen Horgan 	return 0;
13851c1e2968SBen Horgan }
13861c1e2968SBen Horgan device_initcall_sync(__cacheinfo_ready);
13875dc8f73eSDave Martin 
13885dc8f73eSDave Martin #ifdef CONFIG_MPAM_KUNIT_TEST
13895dc8f73eSDave Martin #include "test_mpam_resctrl.c"
13905dc8f73eSDave Martin #endif
1391