xref: /linux/drivers/resctrl/mpam_resctrl.c (revision 13f24586a292e35c9cc71e649dc4e4ea1895c5e5)
109e61dafSJames Morse // SPDX-License-Identifier: GPL-2.0
209e61dafSJames Morse // Copyright (C) 2025 Arm Ltd.
309e61dafSJames Morse 
409e61dafSJames Morse #define pr_fmt(fmt) "%s:%s: " fmt, KBUILD_MODNAME, __func__
509e61dafSJames Morse 
609e61dafSJames Morse #include <linux/arm_mpam.h>
709e61dafSJames Morse #include <linux/cacheinfo.h>
809e61dafSJames Morse #include <linux/cpu.h>
909e61dafSJames Morse #include <linux/cpumask.h>
1009e61dafSJames Morse #include <linux/errno.h>
119d2e1a99SJames Morse #include <linux/limits.h>
1209e61dafSJames Morse #include <linux/list.h>
1380d147d2SDave Martin #include <linux/math.h>
1409e61dafSJames Morse #include <linux/printk.h>
1509e61dafSJames Morse #include <linux/rculist.h>
1609e61dafSJames Morse #include <linux/resctrl.h>
1709e61dafSJames Morse #include <linux/slab.h>
1809e61dafSJames Morse #include <linux/types.h>
191c1e2968SBen Horgan #include <linux/wait.h>
2009e61dafSJames Morse 
2109e61dafSJames Morse #include <asm/mpam.h>
2209e61dafSJames Morse 
2309e61dafSJames Morse #include "mpam_internal.h"
2409e61dafSJames Morse 
25*4d5bbbafSBen Horgan static DECLARE_WAIT_QUEUE_HEAD(resctrl_mon_ctx_waiters);
262a3c79c6SJames Morse 
2709e61dafSJames Morse /*
2809e61dafSJames Morse  * The classes we've picked to map to resctrl resources, wrapped
2909e61dafSJames Morse  * in with their resctrl structure.
3009e61dafSJames Morse  * Class pointer may be NULL.
3109e61dafSJames Morse  */
3209e61dafSJames Morse static struct mpam_resctrl_res mpam_resctrl_controls[RDT_NUM_RESOURCES];
3309e61dafSJames Morse 
3409e61dafSJames Morse #define for_each_mpam_resctrl_control(res, rid)					\
3509e61dafSJames Morse 	for (rid = 0, res = &mpam_resctrl_controls[rid];			\
3609e61dafSJames Morse 	     rid < RDT_NUM_RESOURCES;						\
3709e61dafSJames Morse 	     rid++, res = &mpam_resctrl_controls[rid])
3809e61dafSJames Morse 
39264c2859SBen Horgan /*
40264c2859SBen Horgan  * The classes we've picked to map to resctrl events.
41264c2859SBen Horgan  * Resctrl believes all the worlds a Xeon, and these are all on the L3. This
42264c2859SBen Horgan  * array lets us find the actual class backing the event counters. e.g.
43264c2859SBen Horgan  * the only memory bandwidth counters may be on the memory controller, but to
44264c2859SBen Horgan  * make use of them, we pretend they are on L3. Restrict the events considered
45264c2859SBen Horgan  * to those supported by MPAM.
46264c2859SBen Horgan  * Class pointer may be NULL.
47264c2859SBen Horgan  */
48264c2859SBen Horgan #define MPAM_MAX_EVENT QOS_L3_MBM_TOTAL_EVENT_ID
49264c2859SBen Horgan static struct mpam_resctrl_mon mpam_resctrl_counters[MPAM_MAX_EVENT + 1];
50264c2859SBen Horgan 
51264c2859SBen Horgan #define for_each_mpam_resctrl_mon(mon, eventid)					\
52264c2859SBen Horgan 	for (eventid = QOS_FIRST_EVENT, mon = &mpam_resctrl_counters[eventid];	\
53264c2859SBen Horgan 	     eventid <= MPAM_MAX_EVENT;						\
54264c2859SBen Horgan 	     eventid++, mon = &mpam_resctrl_counters[eventid])
55264c2859SBen Horgan 
5609e61dafSJames Morse /* The lock for modifying resctrl's domain lists from cpuhp callbacks. */
5709e61dafSJames Morse static DEFINE_MUTEX(domain_list_lock);
5809e61dafSJames Morse 
596789fb99SJames Morse /*
606789fb99SJames Morse  * MPAM emulates CDP by setting different PARTID in the I/D fields of MPAM0_EL1.
616789fb99SJames Morse  * This applies globally to all traffic the CPU generates.
626789fb99SJames Morse  */
639d2e1a99SJames Morse static bool cdp_enabled;
649d2e1a99SJames Morse 
651c1e2968SBen Horgan /*
661c1e2968SBen Horgan  * We use cacheinfo to discover the size of the caches and their id. cacheinfo
671c1e2968SBen Horgan  * populates this from a device_initcall(). mpam_resctrl_setup() must wait.
681c1e2968SBen Horgan  */
691c1e2968SBen Horgan static bool cacheinfo_ready;
701c1e2968SBen Horgan static DECLARE_WAIT_QUEUE_HEAD(wait_cacheinfo_ready);
711c1e2968SBen Horgan 
72fb481ec0SJames Morse /*
73fb481ec0SJames Morse  * If resctrl_init() succeeded, resctrl_exit() can be used to remove support
74fb481ec0SJames Morse  * for the filesystem in the event of an error.
75fb481ec0SJames Morse  */
76fb481ec0SJames Morse static bool resctrl_enabled;
77fb481ec0SJames Morse 
7809e61dafSJames Morse bool resctrl_arch_alloc_capable(void)
7909e61dafSJames Morse {
8009e61dafSJames Morse 	struct mpam_resctrl_res *res;
8109e61dafSJames Morse 	enum resctrl_res_level rid;
8209e61dafSJames Morse 
8309e61dafSJames Morse 	for_each_mpam_resctrl_control(res, rid) {
8409e61dafSJames Morse 		if (res->resctrl_res.alloc_capable)
8509e61dafSJames Morse 			return true;
8609e61dafSJames Morse 	}
8709e61dafSJames Morse 
8809e61dafSJames Morse 	return false;
8909e61dafSJames Morse }
9009e61dafSJames Morse 
91264c2859SBen Horgan bool resctrl_arch_mon_capable(void)
92264c2859SBen Horgan {
93264c2859SBen Horgan 	struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3];
94264c2859SBen Horgan 	struct rdt_resource *l3 = &res->resctrl_res;
95264c2859SBen Horgan 
96264c2859SBen Horgan 	/* All monitors are presented as being on the L3 cache */
97264c2859SBen Horgan 	return l3->mon_capable;
98264c2859SBen Horgan }
99264c2859SBen Horgan 
100efc775eaSJames Morse bool resctrl_arch_is_evt_configurable(enum resctrl_event_id evt)
101efc775eaSJames Morse {
102efc775eaSJames Morse 	return false;
103efc775eaSJames Morse }
104efc775eaSJames Morse 
105efc775eaSJames Morse void resctrl_arch_mon_event_config_read(void *info)
106efc775eaSJames Morse {
107efc775eaSJames Morse }
108efc775eaSJames Morse 
109efc775eaSJames Morse void resctrl_arch_mon_event_config_write(void *info)
110efc775eaSJames Morse {
111efc775eaSJames Morse }
112efc775eaSJames Morse 
113efc775eaSJames Morse void resctrl_arch_reset_rmid_all(struct rdt_resource *r, struct rdt_l3_mon_domain *d)
114efc775eaSJames Morse {
115efc775eaSJames Morse }
116efc775eaSJames Morse 
117efc775eaSJames Morse void resctrl_arch_reset_rmid(struct rdt_resource *r, struct rdt_l3_mon_domain *d,
118efc775eaSJames Morse 			     u32 closid, u32 rmid, enum resctrl_event_id eventid)
119efc775eaSJames Morse {
120efc775eaSJames Morse }
121efc775eaSJames Morse 
122efc775eaSJames Morse void resctrl_arch_reset_cntr(struct rdt_resource *r, struct rdt_l3_mon_domain *d,
123efc775eaSJames Morse 			     u32 closid, u32 rmid, int cntr_id,
124efc775eaSJames Morse 			     enum resctrl_event_id eventid)
125efc775eaSJames Morse {
126efc775eaSJames Morse }
127efc775eaSJames Morse 
128efc775eaSJames Morse void resctrl_arch_config_cntr(struct rdt_resource *r, struct rdt_l3_mon_domain *d,
129efc775eaSJames Morse 			      enum resctrl_event_id evtid, u32 rmid, u32 closid,
130efc775eaSJames Morse 			      u32 cntr_id, bool assign)
131efc775eaSJames Morse {
132efc775eaSJames Morse }
133efc775eaSJames Morse 
134efc775eaSJames Morse int resctrl_arch_cntr_read(struct rdt_resource *r, struct rdt_l3_mon_domain *d,
135efc775eaSJames Morse 			   u32 unused, u32 rmid, int cntr_id,
136efc775eaSJames Morse 			   enum resctrl_event_id eventid, u64 *val)
137efc775eaSJames Morse {
138efc775eaSJames Morse 	return -EOPNOTSUPP;
139efc775eaSJames Morse }
140efc775eaSJames Morse 
141efc775eaSJames Morse bool resctrl_arch_mbm_cntr_assign_enabled(struct rdt_resource *r)
142efc775eaSJames Morse {
143efc775eaSJames Morse 	return false;
144efc775eaSJames Morse }
145efc775eaSJames Morse 
146efc775eaSJames Morse int resctrl_arch_mbm_cntr_assign_set(struct rdt_resource *r, bool enable)
147efc775eaSJames Morse {
148efc775eaSJames Morse 	return -EINVAL;
149efc775eaSJames Morse }
150efc775eaSJames Morse 
151efc775eaSJames Morse int resctrl_arch_io_alloc_enable(struct rdt_resource *r, bool enable)
152efc775eaSJames Morse {
153efc775eaSJames Morse 	return -EOPNOTSUPP;
154efc775eaSJames Morse }
155efc775eaSJames Morse 
156efc775eaSJames Morse bool resctrl_arch_get_io_alloc_enabled(struct rdt_resource *r)
157efc775eaSJames Morse {
158efc775eaSJames Morse 	return false;
159efc775eaSJames Morse }
160efc775eaSJames Morse 
161efc775eaSJames Morse void resctrl_arch_pre_mount(void)
162efc775eaSJames Morse {
163efc775eaSJames Morse }
164efc775eaSJames Morse 
1656789fb99SJames Morse bool resctrl_arch_get_cdp_enabled(enum resctrl_res_level rid)
1666789fb99SJames Morse {
1676789fb99SJames Morse 	return mpam_resctrl_controls[rid].cdp_enabled;
1686789fb99SJames Morse }
1696789fb99SJames Morse 
1706789fb99SJames Morse /**
1716789fb99SJames Morse  * resctrl_reset_task_closids() - Reset the PARTID/PMG values for all tasks.
1726789fb99SJames Morse  *
1736789fb99SJames Morse  * At boot, all existing tasks use partid zero for D and I.
1746789fb99SJames Morse  * To enable/disable CDP emulation, all these tasks need relabelling.
1756789fb99SJames Morse  */
1766789fb99SJames Morse static void resctrl_reset_task_closids(void)
1776789fb99SJames Morse {
1786789fb99SJames Morse 	struct task_struct *p, *t;
1796789fb99SJames Morse 
1806789fb99SJames Morse 	read_lock(&tasklist_lock);
1816789fb99SJames Morse 	for_each_process_thread(p, t) {
1826789fb99SJames Morse 		resctrl_arch_set_closid_rmid(t, RESCTRL_RESERVED_CLOSID,
1836789fb99SJames Morse 					     RESCTRL_RESERVED_RMID);
1846789fb99SJames Morse 	}
1856789fb99SJames Morse 	read_unlock(&tasklist_lock);
1866789fb99SJames Morse }
1876789fb99SJames Morse 
1886789fb99SJames Morse int resctrl_arch_set_cdp_enabled(enum resctrl_res_level rid, bool enable)
1896789fb99SJames Morse {
1906789fb99SJames Morse 	u32 partid_i = RESCTRL_RESERVED_CLOSID, partid_d = RESCTRL_RESERVED_CLOSID;
191264c2859SBen Horgan 	struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3];
192264c2859SBen Horgan 	struct rdt_resource *l3 = &res->resctrl_res;
1936789fb99SJames Morse 	int cpu;
1946789fb99SJames Morse 
19501a0021fSBen Horgan 	if (!IS_ENABLED(CONFIG_EXPERT) && enable) {
19601a0021fSBen Horgan 		/*
19701a0021fSBen Horgan 		 * If the resctrl fs is mounted more than once, sequentially,
19801a0021fSBen Horgan 		 * then CDP can lead to the use of out of range PARTIDs.
19901a0021fSBen Horgan 		 */
20001a0021fSBen Horgan 		pr_warn("CDP not supported\n");
20101a0021fSBen Horgan 		return -EOPNOTSUPP;
20201a0021fSBen Horgan 	}
20301a0021fSBen Horgan 
20401a0021fSBen Horgan 	if (enable)
20501a0021fSBen Horgan 		pr_warn("CDP is an expert feature and may cause MPAM to malfunction.\n");
20601a0021fSBen Horgan 
2076789fb99SJames Morse 	/*
2086789fb99SJames Morse 	 * resctrl_arch_set_cdp_enabled() is only called with enable set to
2096789fb99SJames Morse 	 * false on error and unmount.
2106789fb99SJames Morse 	 */
2116789fb99SJames Morse 	cdp_enabled = enable;
2126789fb99SJames Morse 	mpam_resctrl_controls[rid].cdp_enabled = enable;
2136789fb99SJames Morse 
214264c2859SBen Horgan 	if (enable)
215264c2859SBen Horgan 		l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx() / 2;
216264c2859SBen Horgan 	else
217264c2859SBen Horgan 		l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx();
218264c2859SBen Horgan 
2196789fb99SJames Morse 	/* The mbw_max feature can't hide cdp as it's a per-partid maximum. */
2206789fb99SJames Morse 	if (cdp_enabled && !mpam_resctrl_controls[RDT_RESOURCE_MBA].cdp_enabled)
2216789fb99SJames Morse 		mpam_resctrl_controls[RDT_RESOURCE_MBA].resctrl_res.alloc_capable = false;
2226789fb99SJames Morse 
223f758340dSZeng Heng 	/*
224f758340dSZeng Heng 	 * If resctrl has attempted to enable CDP on MBA, re-enable MBA as two
225f758340dSZeng Heng 	 * configurations will be provided so there is no aliasing problem.
226f758340dSZeng Heng 	 */
2276789fb99SJames Morse 	if (mpam_resctrl_controls[RDT_RESOURCE_MBA].cdp_enabled &&
2286789fb99SJames Morse 	    mpam_resctrl_controls[RDT_RESOURCE_MBA].class)
2296789fb99SJames Morse 		mpam_resctrl_controls[RDT_RESOURCE_MBA].resctrl_res.alloc_capable = true;
2306789fb99SJames Morse 
231f758340dSZeng Heng 	/* On unmount when CDP is disabled, re-enable MBA */
232f758340dSZeng Heng 	if (!cdp_enabled && mpam_resctrl_controls[RDT_RESOURCE_MBA].class)
233f758340dSZeng Heng 		mpam_resctrl_controls[RDT_RESOURCE_MBA].resctrl_res.alloc_capable = true;
234f758340dSZeng Heng 
2356789fb99SJames Morse 	if (enable) {
2366789fb99SJames Morse 		if (mpam_partid_max < 1)
2376789fb99SJames Morse 			return -EINVAL;
2386789fb99SJames Morse 
2396789fb99SJames Morse 		partid_d = resctrl_get_config_index(RESCTRL_RESERVED_CLOSID, CDP_DATA);
2406789fb99SJames Morse 		partid_i = resctrl_get_config_index(RESCTRL_RESERVED_CLOSID, CDP_CODE);
2416789fb99SJames Morse 	}
2426789fb99SJames Morse 
2436789fb99SJames Morse 	mpam_set_task_partid_pmg(current, partid_d, partid_i, 0, 0);
2446789fb99SJames Morse 	WRITE_ONCE(arm64_mpam_global_default, mpam_get_regval(current));
2456789fb99SJames Morse 
2466789fb99SJames Morse 	resctrl_reset_task_closids();
2476789fb99SJames Morse 
2486789fb99SJames Morse 	for_each_possible_cpu(cpu)
2496789fb99SJames Morse 		mpam_set_cpu_defaults(cpu, partid_d, partid_i, 0, 0);
2506789fb99SJames Morse 	on_each_cpu(resctrl_arch_sync_cpu_closid_rmid, NULL, 1);
2516789fb99SJames Morse 
2526789fb99SJames Morse 	return 0;
2536789fb99SJames Morse }
2546789fb99SJames Morse 
2556789fb99SJames Morse static bool mpam_resctrl_hide_cdp(enum resctrl_res_level rid)
2566789fb99SJames Morse {
2576789fb99SJames Morse 	return cdp_enabled && !resctrl_arch_get_cdp_enabled(rid);
2586789fb99SJames Morse }
2596789fb99SJames Morse 
26009e61dafSJames Morse /*
26109e61dafSJames Morse  * MSC may raise an error interrupt if it sees an out or range partid/pmg,
26209e61dafSJames Morse  * and go on to truncate the value. Regardless of what the hardware supports,
26309e61dafSJames Morse  * only the system wide safe value is safe to use.
26409e61dafSJames Morse  */
26509e61dafSJames Morse u32 resctrl_arch_get_num_closid(struct rdt_resource *ignored)
26609e61dafSJames Morse {
26709e61dafSJames Morse 	return mpam_partid_max + 1;
26809e61dafSJames Morse }
26909e61dafSJames Morse 
2703e9b3582SBen Horgan u32 resctrl_arch_system_num_rmid_idx(void)
2713e9b3582SBen Horgan {
2723e9b3582SBen Horgan 	return (mpam_pmg_max + 1) * (mpam_partid_max + 1);
2733e9b3582SBen Horgan }
2743e9b3582SBen Horgan 
2753e9b3582SBen Horgan u32 resctrl_arch_rmid_idx_encode(u32 closid, u32 rmid)
2763e9b3582SBen Horgan {
2773e9b3582SBen Horgan 	return closid * (mpam_pmg_max + 1) + rmid;
2783e9b3582SBen Horgan }
2793e9b3582SBen Horgan 
2803e9b3582SBen Horgan void resctrl_arch_rmid_idx_decode(u32 idx, u32 *closid, u32 *rmid)
2813e9b3582SBen Horgan {
2823e9b3582SBen Horgan 	*closid = idx / (mpam_pmg_max + 1);
2833e9b3582SBen Horgan 	*rmid = idx % (mpam_pmg_max + 1);
2843e9b3582SBen Horgan }
2853e9b3582SBen Horgan 
2869d2e1a99SJames Morse void resctrl_arch_sched_in(struct task_struct *tsk)
2879d2e1a99SJames Morse {
2889d2e1a99SJames Morse 	lockdep_assert_preemption_disabled();
2899d2e1a99SJames Morse 
2909d2e1a99SJames Morse 	mpam_thread_switch(tsk);
2919d2e1a99SJames Morse }
2929d2e1a99SJames Morse 
2939d2e1a99SJames Morse void resctrl_arch_set_cpu_default_closid_rmid(int cpu, u32 closid, u32 rmid)
2949d2e1a99SJames Morse {
2959d2e1a99SJames Morse 	WARN_ON_ONCE(closid > U16_MAX);
2969d2e1a99SJames Morse 	WARN_ON_ONCE(rmid > U8_MAX);
2979d2e1a99SJames Morse 
2989d2e1a99SJames Morse 	if (!cdp_enabled) {
2999d2e1a99SJames Morse 		mpam_set_cpu_defaults(cpu, closid, closid, rmid, rmid);
3009d2e1a99SJames Morse 	} else {
3019d2e1a99SJames Morse 		/*
3029d2e1a99SJames Morse 		 * When CDP is enabled, resctrl halves the closid range and we
3039d2e1a99SJames Morse 		 * use odd/even partid for one closid.
3049d2e1a99SJames Morse 		 */
3059d2e1a99SJames Morse 		u32 partid_d = resctrl_get_config_index(closid, CDP_DATA);
3069d2e1a99SJames Morse 		u32 partid_i = resctrl_get_config_index(closid, CDP_CODE);
3079d2e1a99SJames Morse 
3089d2e1a99SJames Morse 		mpam_set_cpu_defaults(cpu, partid_d, partid_i, rmid, rmid);
3099d2e1a99SJames Morse 	}
3109d2e1a99SJames Morse }
3119d2e1a99SJames Morse 
3129d2e1a99SJames Morse void resctrl_arch_sync_cpu_closid_rmid(void *info)
3139d2e1a99SJames Morse {
3149d2e1a99SJames Morse 	struct resctrl_cpu_defaults *r = info;
3159d2e1a99SJames Morse 
3169d2e1a99SJames Morse 	lockdep_assert_preemption_disabled();
3179d2e1a99SJames Morse 
3189d2e1a99SJames Morse 	if (r) {
3199d2e1a99SJames Morse 		resctrl_arch_set_cpu_default_closid_rmid(smp_processor_id(),
3209d2e1a99SJames Morse 							 r->closid, r->rmid);
3219d2e1a99SJames Morse 	}
3229d2e1a99SJames Morse 
3239d2e1a99SJames Morse 	resctrl_arch_sched_in(current);
3249d2e1a99SJames Morse }
3259d2e1a99SJames Morse 
3269d2e1a99SJames Morse void resctrl_arch_set_closid_rmid(struct task_struct *tsk, u32 closid, u32 rmid)
3279d2e1a99SJames Morse {
3289d2e1a99SJames Morse 	WARN_ON_ONCE(closid > U16_MAX);
3299d2e1a99SJames Morse 	WARN_ON_ONCE(rmid > U8_MAX);
3309d2e1a99SJames Morse 
3319d2e1a99SJames Morse 	if (!cdp_enabled) {
3329d2e1a99SJames Morse 		mpam_set_task_partid_pmg(tsk, closid, closid, rmid, rmid);
3339d2e1a99SJames Morse 	} else {
3349d2e1a99SJames Morse 		u32 partid_d = resctrl_get_config_index(closid, CDP_DATA);
3359d2e1a99SJames Morse 		u32 partid_i = resctrl_get_config_index(closid, CDP_CODE);
3369d2e1a99SJames Morse 
3379d2e1a99SJames Morse 		mpam_set_task_partid_pmg(tsk, partid_d, partid_i, rmid, rmid);
3389d2e1a99SJames Morse 	}
3399d2e1a99SJames Morse }
3409d2e1a99SJames Morse 
3416789fb99SJames Morse bool resctrl_arch_match_closid(struct task_struct *tsk, u32 closid)
3426789fb99SJames Morse {
3436789fb99SJames Morse 	u64 regval = mpam_get_regval(tsk);
3446789fb99SJames Morse 	u32 tsk_closid = FIELD_GET(MPAM0_EL1_PARTID_D, regval);
3456789fb99SJames Morse 
3466789fb99SJames Morse 	if (cdp_enabled)
3476789fb99SJames Morse 		tsk_closid >>= 1;
3486789fb99SJames Morse 
3496789fb99SJames Morse 	return tsk_closid == closid;
3506789fb99SJames Morse }
3516789fb99SJames Morse 
3526789fb99SJames Morse /* The task's pmg is not unique, the partid must be considered too */
3536789fb99SJames Morse bool resctrl_arch_match_rmid(struct task_struct *tsk, u32 closid, u32 rmid)
3546789fb99SJames Morse {
3556789fb99SJames Morse 	u64 regval = mpam_get_regval(tsk);
3566789fb99SJames Morse 	u32 tsk_closid = FIELD_GET(MPAM0_EL1_PARTID_D, regval);
3576789fb99SJames Morse 	u32 tsk_rmid = FIELD_GET(MPAM0_EL1_PMG_D, regval);
3586789fb99SJames Morse 
3596789fb99SJames Morse 	if (cdp_enabled)
3606789fb99SJames Morse 		tsk_closid >>= 1;
3616789fb99SJames Morse 
3626789fb99SJames Morse 	return (tsk_closid == closid) && (tsk_rmid == rmid);
3636789fb99SJames Morse }
3646789fb99SJames Morse 
36509e61dafSJames Morse struct rdt_resource *resctrl_arch_get_resource(enum resctrl_res_level l)
36609e61dafSJames Morse {
36709e61dafSJames Morse 	if (l >= RDT_NUM_RESOURCES)
36809e61dafSJames Morse 		return NULL;
36909e61dafSJames Morse 
37009e61dafSJames Morse 	return &mpam_resctrl_controls[l].resctrl_res;
37109e61dafSJames Morse }
37209e61dafSJames Morse 
3732a3c79c6SJames Morse static int resctrl_arch_mon_ctx_alloc_no_wait(enum resctrl_event_id evtid)
3742a3c79c6SJames Morse {
3752a3c79c6SJames Morse 	struct mpam_resctrl_mon *mon = &mpam_resctrl_counters[evtid];
3762a3c79c6SJames Morse 
377fb481ec0SJames Morse 	if (!mpam_is_enabled())
378fb481ec0SJames Morse 		return -EINVAL;
379fb481ec0SJames Morse 
3802a3c79c6SJames Morse 	if (!mon->class)
3812a3c79c6SJames Morse 		return -EINVAL;
3822a3c79c6SJames Morse 
3832a3c79c6SJames Morse 	switch (evtid) {
3842a3c79c6SJames Morse 	case QOS_L3_OCCUP_EVENT_ID:
3852a3c79c6SJames Morse 		/* With CDP, one monitor gets used for both code/data reads */
3862a3c79c6SJames Morse 		return mpam_alloc_csu_mon(mon->class);
3872a3c79c6SJames Morse 	case QOS_L3_MBM_LOCAL_EVENT_ID:
3882a3c79c6SJames Morse 	case QOS_L3_MBM_TOTAL_EVENT_ID:
3892a3c79c6SJames Morse 		return USE_PRE_ALLOCATED;
3902a3c79c6SJames Morse 	default:
3912a3c79c6SJames Morse 		return -EOPNOTSUPP;
3922a3c79c6SJames Morse 	}
3932a3c79c6SJames Morse }
3942a3c79c6SJames Morse 
3952a3c79c6SJames Morse void *resctrl_arch_mon_ctx_alloc(struct rdt_resource *r,
3962a3c79c6SJames Morse 				 enum resctrl_event_id evtid)
3972a3c79c6SJames Morse {
3982a3c79c6SJames Morse 	DEFINE_WAIT(wait);
3992a3c79c6SJames Morse 	int *ret;
4002a3c79c6SJames Morse 
4012a3c79c6SJames Morse 	ret = kmalloc_obj(*ret);
4022a3c79c6SJames Morse 	if (!ret)
4032a3c79c6SJames Morse 		return ERR_PTR(-ENOMEM);
4042a3c79c6SJames Morse 
4052a3c79c6SJames Morse 	do {
4062a3c79c6SJames Morse 		prepare_to_wait(&resctrl_mon_ctx_waiters, &wait,
4072a3c79c6SJames Morse 				TASK_INTERRUPTIBLE);
4082a3c79c6SJames Morse 		*ret = resctrl_arch_mon_ctx_alloc_no_wait(evtid);
4092a3c79c6SJames Morse 		if (*ret == -ENOSPC)
4102a3c79c6SJames Morse 			schedule();
4112a3c79c6SJames Morse 	} while (*ret == -ENOSPC && !signal_pending(current));
4122a3c79c6SJames Morse 	finish_wait(&resctrl_mon_ctx_waiters, &wait);
4132a3c79c6SJames Morse 
4142a3c79c6SJames Morse 	return ret;
4152a3c79c6SJames Morse }
4162a3c79c6SJames Morse 
4172a3c79c6SJames Morse static void resctrl_arch_mon_ctx_free_no_wait(enum resctrl_event_id evtid,
4182a3c79c6SJames Morse 					      u32 mon_idx)
4192a3c79c6SJames Morse {
4202a3c79c6SJames Morse 	struct mpam_resctrl_mon *mon = &mpam_resctrl_counters[evtid];
4212a3c79c6SJames Morse 
422fb481ec0SJames Morse 	if (!mpam_is_enabled())
423fb481ec0SJames Morse 		return;
424fb481ec0SJames Morse 
4252a3c79c6SJames Morse 	if (!mon->class)
4262a3c79c6SJames Morse 		return;
4272a3c79c6SJames Morse 
4282a3c79c6SJames Morse 	if (evtid == QOS_L3_OCCUP_EVENT_ID)
4292a3c79c6SJames Morse 		mpam_free_csu_mon(mon->class, mon_idx);
4302a3c79c6SJames Morse 
4312a3c79c6SJames Morse 	wake_up(&resctrl_mon_ctx_waiters);
4322a3c79c6SJames Morse }
4332a3c79c6SJames Morse 
4342a3c79c6SJames Morse void resctrl_arch_mon_ctx_free(struct rdt_resource *r,
4352a3c79c6SJames Morse 			       enum resctrl_event_id evtid, void *arch_mon_ctx)
4362a3c79c6SJames Morse {
4372a3c79c6SJames Morse 	u32 mon_idx = *(u32 *)arch_mon_ctx;
4382a3c79c6SJames Morse 
4392a3c79c6SJames Morse 	kfree(arch_mon_ctx);
4402a3c79c6SJames Morse 
4412a3c79c6SJames Morse 	resctrl_arch_mon_ctx_free_no_wait(evtid, mon_idx);
4422a3c79c6SJames Morse }
4432a3c79c6SJames Morse 
444fb56b299SJames Morse static int __read_mon(struct mpam_resctrl_mon *mon, struct mpam_component *mon_comp,
445fb56b299SJames Morse 		      enum mpam_device_features mon_type,
446fb56b299SJames Morse 		      int mon_idx,
447fb56b299SJames Morse 		      enum resctrl_conf_type cdp_type, u32 closid, u32 rmid, u64 *val)
448fb56b299SJames Morse {
449fb56b299SJames Morse 	struct mon_cfg cfg;
450fb56b299SJames Morse 
451fb56b299SJames Morse 	if (!mpam_is_enabled())
452fb56b299SJames Morse 		return -EINVAL;
453fb56b299SJames Morse 
454fb56b299SJames Morse 	/* Shift closid to account for CDP */
455fb56b299SJames Morse 	closid = resctrl_get_config_index(closid, cdp_type);
456fb56b299SJames Morse 
457fb56b299SJames Morse 	if (irqs_disabled()) {
458fb56b299SJames Morse 		/* Check if we can access this domain without an IPI */
459fb56b299SJames Morse 		return -EIO;
460fb56b299SJames Morse 	}
461fb56b299SJames Morse 
462fb56b299SJames Morse 	cfg = (struct mon_cfg) {
463fb56b299SJames Morse 		.mon = mon_idx,
464fb56b299SJames Morse 		.match_pmg = true,
465fb56b299SJames Morse 		.partid = closid,
466fb56b299SJames Morse 		.pmg = rmid,
467fb56b299SJames Morse 	};
468fb56b299SJames Morse 
469fb56b299SJames Morse 	return mpam_msmon_read(mon_comp, &cfg, mon_type, val);
470fb56b299SJames Morse }
471fb56b299SJames Morse 
472fb56b299SJames Morse static int read_mon_cdp_safe(struct mpam_resctrl_mon *mon, struct mpam_component *mon_comp,
473fb56b299SJames Morse 			     enum mpam_device_features mon_type,
474fb56b299SJames Morse 			     int mon_idx, u32 closid, u32 rmid, u64 *val)
475fb56b299SJames Morse {
476fb56b299SJames Morse 	if (cdp_enabled) {
477fb56b299SJames Morse 		u64 code_val = 0, data_val = 0;
478fb56b299SJames Morse 		int err;
479fb56b299SJames Morse 
480fb56b299SJames Morse 		err = __read_mon(mon, mon_comp, mon_type, mon_idx,
481fb56b299SJames Morse 				 CDP_CODE, closid, rmid, &code_val);
482fb56b299SJames Morse 		if (err)
483fb56b299SJames Morse 			return err;
484fb56b299SJames Morse 
485fb56b299SJames Morse 		err = __read_mon(mon, mon_comp, mon_type, mon_idx,
486fb56b299SJames Morse 				 CDP_DATA, closid, rmid, &data_val);
487fb56b299SJames Morse 		if (err)
488fb56b299SJames Morse 			return err;
489fb56b299SJames Morse 
490fb56b299SJames Morse 		*val += code_val + data_val;
491fb56b299SJames Morse 		return 0;
492fb56b299SJames Morse 	}
493fb56b299SJames Morse 
494fb56b299SJames Morse 	return __read_mon(mon, mon_comp, mon_type, mon_idx,
495fb56b299SJames Morse 			  CDP_NONE, closid, rmid, val);
496fb56b299SJames Morse }
497fb56b299SJames Morse 
498fb56b299SJames Morse /* MBWU when not in ABMC mode (not supported), and CSU counters. */
499fb56b299SJames Morse int resctrl_arch_rmid_read(struct rdt_resource *r, struct rdt_domain_hdr *hdr,
500fb56b299SJames Morse 			   u32 closid, u32 rmid, enum resctrl_event_id eventid,
501fb56b299SJames Morse 			   void *arch_priv, u64 *val, void *arch_mon_ctx)
502fb56b299SJames Morse {
503fb56b299SJames Morse 	struct mpam_resctrl_dom *l3_dom;
504fb56b299SJames Morse 	struct mpam_component *mon_comp;
505fb56b299SJames Morse 	u32 mon_idx = *(u32 *)arch_mon_ctx;
506fb56b299SJames Morse 	enum mpam_device_features mon_type;
507fb56b299SJames Morse 	struct mpam_resctrl_mon *mon = &mpam_resctrl_counters[eventid];
508fb56b299SJames Morse 
509fb56b299SJames Morse 	resctrl_arch_rmid_read_context_check();
510fb56b299SJames Morse 
511fb481ec0SJames Morse 	if (!mpam_is_enabled())
512fb481ec0SJames Morse 		return -EINVAL;
513fb481ec0SJames Morse 
514fb56b299SJames Morse 	if (eventid >= QOS_NUM_EVENTS || !mon->class)
515fb56b299SJames Morse 		return -EINVAL;
516fb56b299SJames Morse 
517fb56b299SJames Morse 	l3_dom = container_of(hdr, struct mpam_resctrl_dom, resctrl_mon_dom.hdr);
518fb56b299SJames Morse 	mon_comp = l3_dom->mon_comp[eventid];
519fb56b299SJames Morse 
520fb56b299SJames Morse 	if (eventid != QOS_L3_OCCUP_EVENT_ID)
521fb56b299SJames Morse 		return -EINVAL;
522fb56b299SJames Morse 
523fb56b299SJames Morse 	mon_type = mpam_feat_msmon_csu;
524fb56b299SJames Morse 
525fb56b299SJames Morse 	return read_mon_cdp_safe(mon, mon_comp, mon_type, mon_idx,
526fb56b299SJames Morse 				 closid, rmid, val);
527fb56b299SJames Morse }
528fb56b299SJames Morse 
52949b04e40SJames Morse /*
53049b04e40SJames Morse  * The rmid realloc threshold should be for the smallest cache exposed to
53149b04e40SJames Morse  * resctrl.
53249b04e40SJames Morse  */
53349b04e40SJames Morse static int update_rmid_limits(struct mpam_class *class)
53449b04e40SJames Morse {
53549b04e40SJames Morse 	u32 num_unique_pmg = resctrl_arch_system_num_rmid_idx();
53649b04e40SJames Morse 	struct mpam_props *cprops = &class->props;
53749b04e40SJames Morse 	struct cacheinfo *ci;
53849b04e40SJames Morse 
53949b04e40SJames Morse 	lockdep_assert_cpus_held();
54049b04e40SJames Morse 
54149b04e40SJames Morse 	if (!mpam_has_feature(mpam_feat_msmon_csu, cprops))
54249b04e40SJames Morse 		return 0;
54349b04e40SJames Morse 
54449b04e40SJames Morse 	/*
54549b04e40SJames Morse 	 * Assume cache levels are the same size for all CPUs...
54649b04e40SJames Morse 	 * The check just requires any online CPU and it can't go offline as we
54749b04e40SJames Morse 	 * hold the cpu lock.
54849b04e40SJames Morse 	 */
54949b04e40SJames Morse 	ci = get_cpu_cacheinfo_level(raw_smp_processor_id(), class->level);
55049b04e40SJames Morse 	if (!ci || ci->size == 0) {
55149b04e40SJames Morse 		pr_debug("Could not read cache size for class %u\n",
55249b04e40SJames Morse 			 class->level);
55349b04e40SJames Morse 		return -EINVAL;
55449b04e40SJames Morse 	}
55549b04e40SJames Morse 
55649b04e40SJames Morse 	if (!resctrl_rmid_realloc_limit ||
55749b04e40SJames Morse 	    ci->size < resctrl_rmid_realloc_limit) {
55849b04e40SJames Morse 		resctrl_rmid_realloc_limit = ci->size;
55949b04e40SJames Morse 		resctrl_rmid_realloc_threshold = ci->size / num_unique_pmg;
56049b04e40SJames Morse 	}
56149b04e40SJames Morse 
56249b04e40SJames Morse 	return 0;
56349b04e40SJames Morse }
56449b04e40SJames Morse 
56552a4edb1SJames Morse static bool cache_has_usable_cpor(struct mpam_class *class)
56652a4edb1SJames Morse {
56752a4edb1SJames Morse 	struct mpam_props *cprops = &class->props;
56852a4edb1SJames Morse 
56952a4edb1SJames Morse 	if (!mpam_has_feature(mpam_feat_cpor_part, cprops))
57052a4edb1SJames Morse 		return false;
57152a4edb1SJames Morse 
57252a4edb1SJames Morse 	/* resctrl uses u32 for all bitmap configurations */
57352a4edb1SJames Morse 	return class->props.cpbm_wd <= 32;
57452a4edb1SJames Morse }
57552a4edb1SJames Morse 
57636528c76SJames Morse static bool mba_class_use_mbw_max(struct mpam_props *cprops)
57736528c76SJames Morse {
57836528c76SJames Morse 	return (mpam_has_feature(mpam_feat_mbw_max, cprops) &&
57936528c76SJames Morse 		cprops->bwa_wd);
58036528c76SJames Morse }
58136528c76SJames Morse 
58236528c76SJames Morse static bool class_has_usable_mba(struct mpam_props *cprops)
58336528c76SJames Morse {
58436528c76SJames Morse 	return mba_class_use_mbw_max(cprops);
58536528c76SJames Morse }
58636528c76SJames Morse 
5871458c4f0SJames Morse static bool cache_has_usable_csu(struct mpam_class *class)
5881458c4f0SJames Morse {
5891458c4f0SJames Morse 	struct mpam_props *cprops;
5901458c4f0SJames Morse 
5911458c4f0SJames Morse 	if (!class)
5921458c4f0SJames Morse 		return false;
5931458c4f0SJames Morse 
5941458c4f0SJames Morse 	cprops = &class->props;
5951458c4f0SJames Morse 
5961458c4f0SJames Morse 	if (!mpam_has_feature(mpam_feat_msmon_csu, cprops))
5971458c4f0SJames Morse 		return false;
5981458c4f0SJames Morse 
5991458c4f0SJames Morse 	/*
6001458c4f0SJames Morse 	 * CSU counters settle on the value, so we can get away with
6011458c4f0SJames Morse 	 * having only one.
6021458c4f0SJames Morse 	 */
6031458c4f0SJames Morse 	if (!cprops->num_csu_mon)
6041458c4f0SJames Morse 		return false;
6051458c4f0SJames Morse 
6061458c4f0SJames Morse 	return true;
6071458c4f0SJames Morse }
6081458c4f0SJames Morse 
60936528c76SJames Morse /*
61036528c76SJames Morse  * Calculate the worst-case percentage change from each implemented step
61136528c76SJames Morse  * in the control.
61236528c76SJames Morse  */
61336528c76SJames Morse static u32 get_mba_granularity(struct mpam_props *cprops)
61436528c76SJames Morse {
61536528c76SJames Morse 	if (!mba_class_use_mbw_max(cprops))
61636528c76SJames Morse 		return 0;
61736528c76SJames Morse 
61836528c76SJames Morse 	/*
61936528c76SJames Morse 	 * bwa_wd is the number of bits implemented in the 0.xxx
62036528c76SJames Morse 	 * fixed point fraction. 1 bit is 50%, 2 is 25% etc.
62136528c76SJames Morse 	 */
62236528c76SJames Morse 	return DIV_ROUND_UP(MAX_MBA_BW, 1 << cprops->bwa_wd);
62336528c76SJames Morse }
62436528c76SJames Morse 
62580d147d2SDave Martin /*
62680d147d2SDave Martin  * Each fixed-point hardware value architecturally represents a range
62780d147d2SDave Martin  * of values: the full range 0% - 100% is split contiguously into
62880d147d2SDave Martin  * (1 << cprops->bwa_wd) equal bands.
62980d147d2SDave Martin  *
63080d147d2SDave Martin  * Although the bwa_bwd fields have 6 bits the maximum valid value is 16
63180d147d2SDave Martin  * as it reports the width of fields that are at most 16 bits. When
63280d147d2SDave Martin  * fewer than 16 bits are valid the least significant bits are
63380d147d2SDave Martin  * ignored. The implied binary point is kept between bits 15 and 16 and
63480d147d2SDave Martin  * so the valid bits are leftmost.
63580d147d2SDave Martin  *
63680d147d2SDave Martin  * See ARM IHI0099B.a "MPAM system component specification", Section 9.3,
63780d147d2SDave Martin  * "The fixed-point fractional format" for more information.
63880d147d2SDave Martin  *
63980d147d2SDave Martin  * Find the nearest percentage value to the upper bound of the selected band:
64080d147d2SDave Martin  */
64180d147d2SDave Martin static u32 mbw_max_to_percent(u16 mbw_max, struct mpam_props *cprops)
64280d147d2SDave Martin {
64380d147d2SDave Martin 	u32 val = mbw_max;
64480d147d2SDave Martin 
64580d147d2SDave Martin 	val >>= 16 - cprops->bwa_wd;
64680d147d2SDave Martin 	val += 1;
64780d147d2SDave Martin 	val *= MAX_MBA_BW;
64880d147d2SDave Martin 	val = DIV_ROUND_CLOSEST(val, 1 << cprops->bwa_wd);
64980d147d2SDave Martin 
65080d147d2SDave Martin 	return val;
65180d147d2SDave Martin }
65280d147d2SDave Martin 
65380d147d2SDave Martin /*
65480d147d2SDave Martin  * Find the band whose upper bound is closest to the specified percentage.
65580d147d2SDave Martin  *
65680d147d2SDave Martin  * A round-to-nearest policy is followed here as a balanced compromise
65780d147d2SDave Martin  * between unexpected under-commit of the resource (where the total of
65880d147d2SDave Martin  * a set of resource allocations after conversion is less than the
65980d147d2SDave Martin  * expected total, due to rounding of the individual converted
66080d147d2SDave Martin  * percentages) and over-commit (where the total of the converted
66180d147d2SDave Martin  * allocations is greater than expected).
66280d147d2SDave Martin  */
66380d147d2SDave Martin static u16 percent_to_mbw_max(u8 pc, struct mpam_props *cprops)
66480d147d2SDave Martin {
66580d147d2SDave Martin 	u32 val = pc;
66680d147d2SDave Martin 
66780d147d2SDave Martin 	val <<= cprops->bwa_wd;
66880d147d2SDave Martin 	val = DIV_ROUND_CLOSEST(val, MAX_MBA_BW);
66980d147d2SDave Martin 	val = max(val, 1) - 1;
67080d147d2SDave Martin 	val <<= 16 - cprops->bwa_wd;
67180d147d2SDave Martin 
67280d147d2SDave Martin 	return val;
67380d147d2SDave Martin }
67480d147d2SDave Martin 
67536528c76SJames Morse static u32 get_mba_min(struct mpam_props *cprops)
67636528c76SJames Morse {
67736528c76SJames Morse 	if (!mba_class_use_mbw_max(cprops)) {
67836528c76SJames Morse 		WARN_ON_ONCE(1);
67936528c76SJames Morse 		return 0;
68036528c76SJames Morse 	}
68136528c76SJames Morse 
68236528c76SJames Morse 	return mbw_max_to_percent(0, cprops);
68336528c76SJames Morse }
68436528c76SJames Morse 
68536528c76SJames Morse /* Find the L3 cache that has affinity with this CPU */
68636528c76SJames Morse static int find_l3_equivalent_bitmask(int cpu, cpumask_var_t tmp_cpumask)
68736528c76SJames Morse {
68836528c76SJames Morse 	u32 cache_id = get_cpu_cacheinfo_id(cpu, 3);
68936528c76SJames Morse 
69036528c76SJames Morse 	lockdep_assert_cpus_held();
69136528c76SJames Morse 
69236528c76SJames Morse 	return mpam_get_cpumask_from_cache_id(cache_id, 3, tmp_cpumask);
69336528c76SJames Morse }
69436528c76SJames Morse 
69536528c76SJames Morse /*
69636528c76SJames Morse  * topology_matches_l3() - Is the provided class the same shape as L3
69736528c76SJames Morse  * @victim:		The class we'd like to pretend is L3.
69836528c76SJames Morse  *
69936528c76SJames Morse  * resctrl expects all the world's a Xeon, and all counters are on the
70036528c76SJames Morse  * L3. We allow some mapping counters on other classes. This requires
70136528c76SJames Morse  * that the CPU->domain mapping is the same kind of shape.
70236528c76SJames Morse  *
70336528c76SJames Morse  * Using cacheinfo directly would make this work even if resctrl can't
70436528c76SJames Morse  * use the L3 - but cacheinfo can't tell us anything about offline CPUs.
70536528c76SJames Morse  * Using the L3 resctrl domain list also depends on CPUs being online.
70636528c76SJames Morse  * Using the mpam_class we picked for L3 so we can use its domain list
70736528c76SJames Morse  * assumes that there are MPAM controls on the L3.
70836528c76SJames Morse  * Instead, this path eventually uses the mpam_get_cpumask_from_cache_id()
70936528c76SJames Morse  * helper which can tell us about offline CPUs ... but getting the cache_id
71036528c76SJames Morse  * to start with relies on at least one CPU per L3 cache being online at
71136528c76SJames Morse  * boot.
71236528c76SJames Morse  *
71336528c76SJames Morse  * Walk the victim component list and compare the affinity mask with the
71436528c76SJames Morse  * corresponding L3. The topology matches if each victim:component's affinity
71536528c76SJames Morse  * mask is the same as the CPU's corresponding L3's. These lists/masks are
71636528c76SJames Morse  * computed from firmware tables so don't change at runtime.
71736528c76SJames Morse  */
71836528c76SJames Morse static bool topology_matches_l3(struct mpam_class *victim)
71936528c76SJames Morse {
72036528c76SJames Morse 	int cpu, err;
72136528c76SJames Morse 	struct mpam_component *victim_iter;
72236528c76SJames Morse 
72336528c76SJames Morse 	lockdep_assert_cpus_held();
72436528c76SJames Morse 
72536528c76SJames Morse 	cpumask_var_t __free(free_cpumask_var) tmp_cpumask = CPUMASK_VAR_NULL;
72636528c76SJames Morse 	if (!alloc_cpumask_var(&tmp_cpumask, GFP_KERNEL))
72736528c76SJames Morse 		return false;
72836528c76SJames Morse 
72936528c76SJames Morse 	guard(srcu)(&mpam_srcu);
73036528c76SJames Morse 	list_for_each_entry_srcu(victim_iter, &victim->components, class_list,
73136528c76SJames Morse 				 srcu_read_lock_held(&mpam_srcu)) {
73236528c76SJames Morse 		if (cpumask_empty(&victim_iter->affinity)) {
73336528c76SJames Morse 			pr_debug("class %u has CPU-less component %u - can't match L3!\n",
73436528c76SJames Morse 				 victim->level, victim_iter->comp_id);
73536528c76SJames Morse 			return false;
73636528c76SJames Morse 		}
73736528c76SJames Morse 
73836528c76SJames Morse 		cpu = cpumask_any_and(&victim_iter->affinity, cpu_online_mask);
73936528c76SJames Morse 		if (WARN_ON_ONCE(cpu >= nr_cpu_ids))
74036528c76SJames Morse 			return false;
74136528c76SJames Morse 
74236528c76SJames Morse 		cpumask_clear(tmp_cpumask);
74336528c76SJames Morse 		err = find_l3_equivalent_bitmask(cpu, tmp_cpumask);
74436528c76SJames Morse 		if (err) {
74536528c76SJames Morse 			pr_debug("Failed to find L3's equivalent component to class %u component %u\n",
74636528c76SJames Morse 				 victim->level, victim_iter->comp_id);
74736528c76SJames Morse 			return false;
74836528c76SJames Morse 		}
74936528c76SJames Morse 
75036528c76SJames Morse 		/* Any differing bits in the affinity mask? */
75136528c76SJames Morse 		if (!cpumask_equal(tmp_cpumask, &victim_iter->affinity)) {
75236528c76SJames Morse 			pr_debug("class %u component %u has Mismatched CPU mask with L3 equivalent\n"
75336528c76SJames Morse 				 "L3:%*pbl != victim:%*pbl\n",
75436528c76SJames Morse 				 victim->level, victim_iter->comp_id,
75536528c76SJames Morse 				 cpumask_pr_args(tmp_cpumask),
75636528c76SJames Morse 				 cpumask_pr_args(&victim_iter->affinity));
75736528c76SJames Morse 
75836528c76SJames Morse 			return false;
75936528c76SJames Morse 		}
76036528c76SJames Morse 	}
76136528c76SJames Morse 
76236528c76SJames Morse 	return true;
76336528c76SJames Morse }
76436528c76SJames Morse 
76536528c76SJames Morse /*
76636528c76SJames Morse  * Test if the traffic for a class matches that at egress from the L3. For
76736528c76SJames Morse  * MSC at memory controllers this is only possible if there is a single L3
76836528c76SJames Morse  * as otherwise the counters at the memory can include bandwidth from the
76936528c76SJames Morse  * non-local L3.
77036528c76SJames Morse  */
77136528c76SJames Morse static bool traffic_matches_l3(struct mpam_class *class)
77236528c76SJames Morse {
77336528c76SJames Morse 	int err, cpu;
77436528c76SJames Morse 
77536528c76SJames Morse 	lockdep_assert_cpus_held();
77636528c76SJames Morse 
77736528c76SJames Morse 	if (class->type == MPAM_CLASS_CACHE && class->level == 3)
77836528c76SJames Morse 		return true;
77936528c76SJames Morse 
78036528c76SJames Morse 	if (class->type == MPAM_CLASS_CACHE && class->level != 3) {
78136528c76SJames Morse 		pr_debug("class %u is a different cache from L3\n", class->level);
78236528c76SJames Morse 		return false;
78336528c76SJames Morse 	}
78436528c76SJames Morse 
78536528c76SJames Morse 	if (class->type != MPAM_CLASS_MEMORY) {
78636528c76SJames Morse 		pr_debug("class %u is neither of type cache or memory\n", class->level);
78736528c76SJames Morse 		return false;
78836528c76SJames Morse 	}
78936528c76SJames Morse 
79036528c76SJames Morse 	cpumask_var_t __free(free_cpumask_var) tmp_cpumask = CPUMASK_VAR_NULL;
79136528c76SJames Morse 	if (!alloc_cpumask_var(&tmp_cpumask, GFP_KERNEL)) {
79236528c76SJames Morse 		pr_debug("cpumask allocation failed\n");
79336528c76SJames Morse 		return false;
79436528c76SJames Morse 	}
79536528c76SJames Morse 
79636528c76SJames Morse 	cpu = cpumask_any_and(&class->affinity, cpu_online_mask);
79736528c76SJames Morse 	err = find_l3_equivalent_bitmask(cpu, tmp_cpumask);
79836528c76SJames Morse 	if (err) {
79936528c76SJames Morse 		pr_debug("Failed to find L3 downstream to cpu %d\n", cpu);
80036528c76SJames Morse 		return false;
80136528c76SJames Morse 	}
80236528c76SJames Morse 
80336528c76SJames Morse 	if (!cpumask_equal(tmp_cpumask, cpu_possible_mask)) {
80436528c76SJames Morse 		pr_debug("There is more than one L3\n");
80536528c76SJames Morse 		return false;
80636528c76SJames Morse 	}
80736528c76SJames Morse 
80836528c76SJames Morse 	/* Be strict; the traffic might stop in the intermediate cache. */
80936528c76SJames Morse 	if (get_cpu_cacheinfo_id(cpu, 4) != -1) {
81036528c76SJames Morse 		pr_debug("L3 isn't the last level of cache\n");
81136528c76SJames Morse 		return false;
81236528c76SJames Morse 	}
81336528c76SJames Morse 
81436528c76SJames Morse 	if (num_possible_nodes() > 1) {
81536528c76SJames Morse 		pr_debug("There is more than one numa node\n");
81636528c76SJames Morse 		return false;
81736528c76SJames Morse 	}
81836528c76SJames Morse 
81936528c76SJames Morse #ifdef CONFIG_HMEM_REPORTING
82036528c76SJames Morse 	if (node_devices[cpu_to_node(cpu)]->cache_dev) {
82136528c76SJames Morse 		pr_debug("There is a memory side cache\n");
82236528c76SJames Morse 		return false;
82336528c76SJames Morse 	}
82436528c76SJames Morse #endif
82536528c76SJames Morse 
82636528c76SJames Morse 	return true;
82736528c76SJames Morse }
82836528c76SJames Morse 
82952a4edb1SJames Morse /* Test whether we can export MPAM_CLASS_CACHE:{2,3}? */
83052a4edb1SJames Morse static void mpam_resctrl_pick_caches(void)
83152a4edb1SJames Morse {
83252a4edb1SJames Morse 	struct mpam_class *class;
83352a4edb1SJames Morse 	struct mpam_resctrl_res *res;
83452a4edb1SJames Morse 
83552a4edb1SJames Morse 	lockdep_assert_cpus_held();
83652a4edb1SJames Morse 
83752a4edb1SJames Morse 	guard(srcu)(&mpam_srcu);
83852a4edb1SJames Morse 	list_for_each_entry_srcu(class, &mpam_classes, classes_list,
83952a4edb1SJames Morse 				 srcu_read_lock_held(&mpam_srcu)) {
84052a4edb1SJames Morse 		if (class->type != MPAM_CLASS_CACHE) {
84152a4edb1SJames Morse 			pr_debug("class %u is not a cache\n", class->level);
84252a4edb1SJames Morse 			continue;
84352a4edb1SJames Morse 		}
84452a4edb1SJames Morse 
84552a4edb1SJames Morse 		if (class->level != 2 && class->level != 3) {
84652a4edb1SJames Morse 			pr_debug("class %u is not L2 or L3\n", class->level);
84752a4edb1SJames Morse 			continue;
84852a4edb1SJames Morse 		}
84952a4edb1SJames Morse 
85052a4edb1SJames Morse 		if (!cache_has_usable_cpor(class)) {
85152a4edb1SJames Morse 			pr_debug("class %u cache misses CPOR\n", class->level);
85252a4edb1SJames Morse 			continue;
85352a4edb1SJames Morse 		}
85452a4edb1SJames Morse 
85552a4edb1SJames Morse 		if (!cpumask_equal(&class->affinity, cpu_possible_mask)) {
85652a4edb1SJames Morse 			pr_debug("class %u has missing CPUs, mask %*pb != %*pb\n", class->level,
85752a4edb1SJames Morse 				 cpumask_pr_args(&class->affinity),
85852a4edb1SJames Morse 				 cpumask_pr_args(cpu_possible_mask));
85952a4edb1SJames Morse 			continue;
86052a4edb1SJames Morse 		}
86152a4edb1SJames Morse 
86252a4edb1SJames Morse 		if (class->level == 2)
86352a4edb1SJames Morse 			res = &mpam_resctrl_controls[RDT_RESOURCE_L2];
86452a4edb1SJames Morse 		else
86552a4edb1SJames Morse 			res = &mpam_resctrl_controls[RDT_RESOURCE_L3];
86652a4edb1SJames Morse 		res->class = class;
86752a4edb1SJames Morse 	}
86852a4edb1SJames Morse }
86952a4edb1SJames Morse 
87036528c76SJames Morse static void mpam_resctrl_pick_mba(void)
87136528c76SJames Morse {
87236528c76SJames Morse 	struct mpam_class *class, *candidate_class = NULL;
87336528c76SJames Morse 	struct mpam_resctrl_res *res;
87436528c76SJames Morse 
87536528c76SJames Morse 	lockdep_assert_cpus_held();
87636528c76SJames Morse 
87736528c76SJames Morse 	guard(srcu)(&mpam_srcu);
87836528c76SJames Morse 	list_for_each_entry_srcu(class, &mpam_classes, classes_list,
87936528c76SJames Morse 				 srcu_read_lock_held(&mpam_srcu)) {
88036528c76SJames Morse 		struct mpam_props *cprops = &class->props;
88136528c76SJames Morse 
88236528c76SJames Morse 		if (class->level != 3 && class->type == MPAM_CLASS_CACHE) {
88336528c76SJames Morse 			pr_debug("class %u is a cache but not the L3\n", class->level);
88436528c76SJames Morse 			continue;
88536528c76SJames Morse 		}
88636528c76SJames Morse 
88736528c76SJames Morse 		if (!class_has_usable_mba(cprops)) {
88836528c76SJames Morse 			pr_debug("class %u has no bandwidth control\n",
88936528c76SJames Morse 				 class->level);
89036528c76SJames Morse 			continue;
89136528c76SJames Morse 		}
89236528c76SJames Morse 
89336528c76SJames Morse 		if (!cpumask_equal(&class->affinity, cpu_possible_mask)) {
89436528c76SJames Morse 			pr_debug("class %u has missing CPUs\n", class->level);
89536528c76SJames Morse 			continue;
89636528c76SJames Morse 		}
89736528c76SJames Morse 
89836528c76SJames Morse 		if (!topology_matches_l3(class)) {
89936528c76SJames Morse 			pr_debug("class %u topology doesn't match L3\n",
90036528c76SJames Morse 				 class->level);
90136528c76SJames Morse 			continue;
90236528c76SJames Morse 		}
90336528c76SJames Morse 
90436528c76SJames Morse 		if (!traffic_matches_l3(class)) {
90536528c76SJames Morse 			pr_debug("class %u traffic doesn't match L3 egress\n",
90636528c76SJames Morse 				 class->level);
90736528c76SJames Morse 			continue;
90836528c76SJames Morse 		}
90936528c76SJames Morse 
91036528c76SJames Morse 		/*
91136528c76SJames Morse 		 * Pick a resource to be MBA that as close as possible to
91236528c76SJames Morse 		 * the L3. mbm_total counts the bandwidth leaving the L3
91336528c76SJames Morse 		 * cache and MBA should correspond as closely as possible
91436528c76SJames Morse 		 * for proper operation of mba_sc.
91536528c76SJames Morse 		 */
91636528c76SJames Morse 		if (!candidate_class || class->level < candidate_class->level)
91736528c76SJames Morse 			candidate_class = class;
91836528c76SJames Morse 	}
91936528c76SJames Morse 
92036528c76SJames Morse 	if (candidate_class) {
92136528c76SJames Morse 		pr_debug("selected class %u to back MBA\n",
92236528c76SJames Morse 			 candidate_class->level);
92336528c76SJames Morse 		res = &mpam_resctrl_controls[RDT_RESOURCE_MBA];
92436528c76SJames Morse 		res->class = candidate_class;
92536528c76SJames Morse 	}
92636528c76SJames Morse }
92736528c76SJames Morse 
9281458c4f0SJames Morse static void counter_update_class(enum resctrl_event_id evt_id,
9291458c4f0SJames Morse 				 struct mpam_class *class)
9301458c4f0SJames Morse {
9311458c4f0SJames Morse 	struct mpam_class *existing_class = mpam_resctrl_counters[evt_id].class;
9321458c4f0SJames Morse 
9331458c4f0SJames Morse 	if (existing_class) {
9341458c4f0SJames Morse 		if (class->level == 3) {
9351458c4f0SJames Morse 			pr_debug("Existing class is L3 - L3 wins\n");
9361458c4f0SJames Morse 			return;
9371458c4f0SJames Morse 		}
9381458c4f0SJames Morse 
9391458c4f0SJames Morse 		if (existing_class->level < class->level) {
9401458c4f0SJames Morse 			pr_debug("Existing class is closer to L3, %u versus %u - closer is better\n",
9411458c4f0SJames Morse 				 existing_class->level, class->level);
9421458c4f0SJames Morse 			return;
9431458c4f0SJames Morse 		}
9441458c4f0SJames Morse 	}
9451458c4f0SJames Morse 
9461458c4f0SJames Morse 	mpam_resctrl_counters[evt_id].class = class;
9471458c4f0SJames Morse }
9481458c4f0SJames Morse 
9491458c4f0SJames Morse static void mpam_resctrl_pick_counters(void)
9501458c4f0SJames Morse {
9511458c4f0SJames Morse 	struct mpam_class *class;
9521458c4f0SJames Morse 
9531458c4f0SJames Morse 	lockdep_assert_cpus_held();
9541458c4f0SJames Morse 
9551458c4f0SJames Morse 	guard(srcu)(&mpam_srcu);
9561458c4f0SJames Morse 	list_for_each_entry_srcu(class, &mpam_classes, classes_list,
9571458c4f0SJames Morse 				 srcu_read_lock_held(&mpam_srcu)) {
9581458c4f0SJames Morse 		/* The name of the resource is L3... */
9591458c4f0SJames Morse 		if (class->type == MPAM_CLASS_CACHE && class->level != 3) {
9601458c4f0SJames Morse 			pr_debug("class %u is a cache but not the L3", class->level);
9611458c4f0SJames Morse 			continue;
9621458c4f0SJames Morse 		}
9631458c4f0SJames Morse 
9641458c4f0SJames Morse 		if (!cpumask_equal(&class->affinity, cpu_possible_mask)) {
9651458c4f0SJames Morse 			pr_debug("class %u does not cover all CPUs",
9661458c4f0SJames Morse 				 class->level);
9671458c4f0SJames Morse 			continue;
9681458c4f0SJames Morse 		}
9691458c4f0SJames Morse 
9701458c4f0SJames Morse 		if (cache_has_usable_csu(class)) {
9711458c4f0SJames Morse 			pr_debug("class %u has usable CSU",
9721458c4f0SJames Morse 				 class->level);
9731458c4f0SJames Morse 
9741458c4f0SJames Morse 			/* CSU counters only make sense on a cache. */
9751458c4f0SJames Morse 			switch (class->type) {
9761458c4f0SJames Morse 			case MPAM_CLASS_CACHE:
97749b04e40SJames Morse 				if (update_rmid_limits(class))
97849b04e40SJames Morse 					break;
97949b04e40SJames Morse 
9801458c4f0SJames Morse 				counter_update_class(QOS_L3_OCCUP_EVENT_ID, class);
9811458c4f0SJames Morse 				break;
9821458c4f0SJames Morse 			default:
9831458c4f0SJames Morse 				break;
9841458c4f0SJames Morse 			}
9851458c4f0SJames Morse 		}
9861458c4f0SJames Morse 	}
9871458c4f0SJames Morse }
9881458c4f0SJames Morse 
98909e61dafSJames Morse static int mpam_resctrl_control_init(struct mpam_resctrl_res *res)
99009e61dafSJames Morse {
99152a4edb1SJames Morse 	struct mpam_class *class = res->class;
99236528c76SJames Morse 	struct mpam_props *cprops = &class->props;
99352a4edb1SJames Morse 	struct rdt_resource *r = &res->resctrl_res;
99452a4edb1SJames Morse 
99552a4edb1SJames Morse 	switch (r->rid) {
99652a4edb1SJames Morse 	case RDT_RESOURCE_L2:
99752a4edb1SJames Morse 	case RDT_RESOURCE_L3:
99852a4edb1SJames Morse 		r->schema_fmt = RESCTRL_SCHEMA_BITMAP;
99952a4edb1SJames Morse 		r->cache.arch_has_sparse_bitmasks = true;
100052a4edb1SJames Morse 
100152a4edb1SJames Morse 		r->cache.cbm_len = class->props.cpbm_wd;
100252a4edb1SJames Morse 		/* mpam_devices will reject empty bitmaps */
100352a4edb1SJames Morse 		r->cache.min_cbm_bits = 1;
100452a4edb1SJames Morse 
100552a4edb1SJames Morse 		if (r->rid == RDT_RESOURCE_L2) {
100652a4edb1SJames Morse 			r->name = "L2";
100752a4edb1SJames Morse 			r->ctrl_scope = RESCTRL_L2_CACHE;
100852a4edb1SJames Morse 			r->cdp_capable = true;
100952a4edb1SJames Morse 		} else {
101052a4edb1SJames Morse 			r->name = "L3";
101152a4edb1SJames Morse 			r->ctrl_scope = RESCTRL_L3_CACHE;
101252a4edb1SJames Morse 			r->cdp_capable = true;
101352a4edb1SJames Morse 		}
101452a4edb1SJames Morse 
101552a4edb1SJames Morse 		/*
101652a4edb1SJames Morse 		 * Which bits are shared with other ...things...  Unknown
101752a4edb1SJames Morse 		 * devices use partid-0 which uses all the bitmap fields. Until
101852a4edb1SJames Morse 		 * we have configured the SMMU and GIC not to do this 'all the
101952a4edb1SJames Morse 		 * bits' is the correct answer here.
102052a4edb1SJames Morse 		 */
102152a4edb1SJames Morse 		r->cache.shareable_bits = resctrl_get_default_ctrl(r);
102252a4edb1SJames Morse 		r->alloc_capable = true;
102352a4edb1SJames Morse 		break;
102436528c76SJames Morse 	case RDT_RESOURCE_MBA:
102536528c76SJames Morse 		r->schema_fmt = RESCTRL_SCHEMA_RANGE;
102636528c76SJames Morse 		r->ctrl_scope = RESCTRL_L3_CACHE;
102736528c76SJames Morse 
102836528c76SJames Morse 		r->membw.delay_linear = true;
102936528c76SJames Morse 		r->membw.throttle_mode = THREAD_THROTTLE_UNDEFINED;
103036528c76SJames Morse 		r->membw.min_bw = get_mba_min(cprops);
103136528c76SJames Morse 		r->membw.max_bw = MAX_MBA_BW;
103236528c76SJames Morse 		r->membw.bw_gran = get_mba_granularity(cprops);
103336528c76SJames Morse 
103436528c76SJames Morse 		r->name = "MB";
103536528c76SJames Morse 		r->alloc_capable = true;
103636528c76SJames Morse 		break;
103752a4edb1SJames Morse 	default:
103852a4edb1SJames Morse 		return -EINVAL;
103952a4edb1SJames Morse 	}
104009e61dafSJames Morse 
104109e61dafSJames Morse 	return 0;
104209e61dafSJames Morse }
104309e61dafSJames Morse 
104409e61dafSJames Morse static int mpam_resctrl_pick_domain_id(int cpu, struct mpam_component *comp)
104509e61dafSJames Morse {
104609e61dafSJames Morse 	struct mpam_class *class = comp->class;
104709e61dafSJames Morse 
104809e61dafSJames Morse 	if (class->type == MPAM_CLASS_CACHE)
104909e61dafSJames Morse 		return comp->comp_id;
105009e61dafSJames Morse 
105136528c76SJames Morse 	if (topology_matches_l3(class)) {
105236528c76SJames Morse 		/* Use the corresponding L3 component ID as the domain ID */
105336528c76SJames Morse 		int id = get_cpu_cacheinfo_id(cpu, 3);
105436528c76SJames Morse 
105536528c76SJames Morse 		/* Implies topology_matches_l3() made a mistake */
105636528c76SJames Morse 		if (WARN_ON_ONCE(id == -1))
105736528c76SJames Morse 			return comp->comp_id;
105836528c76SJames Morse 
105936528c76SJames Morse 		return id;
106036528c76SJames Morse 	}
106136528c76SJames Morse 
106209e61dafSJames Morse 	/* Otherwise, expose the ID used by the firmware table code. */
106309e61dafSJames Morse 	return comp->comp_id;
106409e61dafSJames Morse }
106509e61dafSJames Morse 
1066264c2859SBen Horgan static int mpam_resctrl_monitor_init(struct mpam_resctrl_mon *mon,
1067264c2859SBen Horgan 				     enum resctrl_event_id type)
1068264c2859SBen Horgan {
1069264c2859SBen Horgan 	struct mpam_resctrl_res *res = &mpam_resctrl_controls[RDT_RESOURCE_L3];
1070264c2859SBen Horgan 	struct rdt_resource *l3 = &res->resctrl_res;
1071264c2859SBen Horgan 
1072264c2859SBen Horgan 	lockdep_assert_cpus_held();
1073264c2859SBen Horgan 
1074264c2859SBen Horgan 	/*
1075264c2859SBen Horgan 	 * There also needs to be an L3 cache present.
1076264c2859SBen Horgan 	 * The check just requires any online CPU and it can't go offline as we
1077264c2859SBen Horgan 	 * hold the cpu lock.
1078264c2859SBen Horgan 	 */
1079264c2859SBen Horgan 	if (get_cpu_cacheinfo_id(raw_smp_processor_id(), 3) == -1)
1080264c2859SBen Horgan 		return 0;
1081264c2859SBen Horgan 
1082264c2859SBen Horgan 	/*
1083264c2859SBen Horgan 	 * If there are no MPAM resources on L3, force it into existence.
1084264c2859SBen Horgan 	 * topology_matches_l3() already ensures this looks like the L3.
1085264c2859SBen Horgan 	 * The domain-ids will be fixed up by mpam_resctrl_domain_hdr_init().
1086264c2859SBen Horgan 	 */
1087264c2859SBen Horgan 	if (!res->class) {
1088264c2859SBen Horgan 		pr_warn_once("Faking L3 MSC to enable counters.\n");
1089264c2859SBen Horgan 		res->class = mpam_resctrl_counters[type].class;
1090264c2859SBen Horgan 	}
1091264c2859SBen Horgan 
1092264c2859SBen Horgan 	/*
1093264c2859SBen Horgan 	 * Called multiple times!, once per event type that has a
1094264c2859SBen Horgan 	 * monitoring class.
1095264c2859SBen Horgan 	 * Setting name is necessary on monitor only platforms.
1096264c2859SBen Horgan 	 */
1097264c2859SBen Horgan 	l3->name = "L3";
1098264c2859SBen Horgan 	l3->mon_scope = RESCTRL_L3_CACHE;
1099264c2859SBen Horgan 
1100264c2859SBen Horgan 	/*
1101264c2859SBen Horgan 	 * num-rmid is the upper bound for the number of monitoring groups that
1102264c2859SBen Horgan 	 * can exist simultaneously, including the default monitoring group for
1103264c2859SBen Horgan 	 * each control group. Hence, advertise the whole rmid_idx space even
1104264c2859SBen Horgan 	 * though each control group has its own pmg/rmid space. Unfortunately,
1105264c2859SBen Horgan 	 * this does mean userspace needs to know the architecture to correctly
1106264c2859SBen Horgan 	 * interpret this value.
1107264c2859SBen Horgan 	 */
1108264c2859SBen Horgan 	l3->mon.num_rmid = resctrl_arch_system_num_rmid_idx();
1109264c2859SBen Horgan 
1110264c2859SBen Horgan 	if (resctrl_enable_mon_event(type, false, 0, NULL))
1111264c2859SBen Horgan 		l3->mon_capable = true;
1112264c2859SBen Horgan 
1113264c2859SBen Horgan 	return 0;
1114264c2859SBen Horgan }
1115264c2859SBen Horgan 
111602cc6616SJames Morse u32 resctrl_arch_get_config(struct rdt_resource *r, struct rdt_ctrl_domain *d,
111702cc6616SJames Morse 			    u32 closid, enum resctrl_conf_type type)
111802cc6616SJames Morse {
111902cc6616SJames Morse 	u32 partid;
112002cc6616SJames Morse 	struct mpam_config *cfg;
112102cc6616SJames Morse 	struct mpam_props *cprops;
112202cc6616SJames Morse 	struct mpam_resctrl_res *res;
112302cc6616SJames Morse 	struct mpam_resctrl_dom *dom;
112402cc6616SJames Morse 	enum mpam_device_features configured_by;
112502cc6616SJames Morse 
112602cc6616SJames Morse 	lockdep_assert_cpus_held();
112702cc6616SJames Morse 
112802cc6616SJames Morse 	if (!mpam_is_enabled())
112902cc6616SJames Morse 		return resctrl_get_default_ctrl(r);
113002cc6616SJames Morse 
113102cc6616SJames Morse 	res = container_of(r, struct mpam_resctrl_res, resctrl_res);
113202cc6616SJames Morse 	dom = container_of(d, struct mpam_resctrl_dom, resctrl_ctrl_dom);
113302cc6616SJames Morse 	cprops = &res->class->props;
113402cc6616SJames Morse 
11356789fb99SJames Morse 	/*
11366789fb99SJames Morse 	 * When CDP is enabled, but the resource doesn't support it,
11376789fb99SJames Morse 	 * the control is cloned across both partids.
11386789fb99SJames Morse 	 * Pick one at random to read:
11396789fb99SJames Morse 	 */
11406789fb99SJames Morse 	if (mpam_resctrl_hide_cdp(r->rid))
11416789fb99SJames Morse 		type = CDP_DATA;
11426789fb99SJames Morse 
114302cc6616SJames Morse 	partid = resctrl_get_config_index(closid, type);
114402cc6616SJames Morse 	cfg = &dom->ctrl_comp->cfg[partid];
114502cc6616SJames Morse 
114602cc6616SJames Morse 	switch (r->rid) {
114702cc6616SJames Morse 	case RDT_RESOURCE_L2:
114802cc6616SJames Morse 	case RDT_RESOURCE_L3:
114902cc6616SJames Morse 		configured_by = mpam_feat_cpor_part;
115002cc6616SJames Morse 		break;
115136528c76SJames Morse 	case RDT_RESOURCE_MBA:
115236528c76SJames Morse 		if (mpam_has_feature(mpam_feat_mbw_max, cprops)) {
115336528c76SJames Morse 			configured_by = mpam_feat_mbw_max;
115436528c76SJames Morse 			break;
115536528c76SJames Morse 		}
115636528c76SJames Morse 		fallthrough;
115702cc6616SJames Morse 	default:
115802cc6616SJames Morse 		return resctrl_get_default_ctrl(r);
115902cc6616SJames Morse 	}
116002cc6616SJames Morse 
116102cc6616SJames Morse 	if (!r->alloc_capable || partid >= resctrl_arch_get_num_closid(r) ||
116202cc6616SJames Morse 	    !mpam_has_feature(configured_by, cfg))
116302cc6616SJames Morse 		return resctrl_get_default_ctrl(r);
116402cc6616SJames Morse 
116502cc6616SJames Morse 	switch (configured_by) {
116602cc6616SJames Morse 	case mpam_feat_cpor_part:
116702cc6616SJames Morse 		return cfg->cpbm;
116836528c76SJames Morse 	case mpam_feat_mbw_max:
116936528c76SJames Morse 		return mbw_max_to_percent(cfg->mbw_max, cprops);
117002cc6616SJames Morse 	default:
117102cc6616SJames Morse 		return resctrl_get_default_ctrl(r);
117202cc6616SJames Morse 	}
117302cc6616SJames Morse }
117402cc6616SJames Morse 
11759cd2b522SJames Morse int resctrl_arch_update_one(struct rdt_resource *r, struct rdt_ctrl_domain *d,
11769cd2b522SJames Morse 			    u32 closid, enum resctrl_conf_type t, u32 cfg_val)
11779cd2b522SJames Morse {
11786789fb99SJames Morse 	int err;
11799cd2b522SJames Morse 	u32 partid;
11809cd2b522SJames Morse 	struct mpam_config cfg;
11819cd2b522SJames Morse 	struct mpam_props *cprops;
11829cd2b522SJames Morse 	struct mpam_resctrl_res *res;
11839cd2b522SJames Morse 	struct mpam_resctrl_dom *dom;
11849cd2b522SJames Morse 
11859cd2b522SJames Morse 	lockdep_assert_cpus_held();
11869cd2b522SJames Morse 	lockdep_assert_irqs_enabled();
11879cd2b522SJames Morse 
1188fb481ec0SJames Morse 	if (!mpam_is_enabled())
1189fb481ec0SJames Morse 		return -EINVAL;
1190fb481ec0SJames Morse 
11919cd2b522SJames Morse 	/*
11929cd2b522SJames Morse 	 * No need to check the CPU as mpam_apply_config() doesn't care, and
11939cd2b522SJames Morse 	 * resctrl_arch_update_domains() relies on this.
11949cd2b522SJames Morse 	 */
11959cd2b522SJames Morse 	res = container_of(r, struct mpam_resctrl_res, resctrl_res);
11969cd2b522SJames Morse 	dom = container_of(d, struct mpam_resctrl_dom, resctrl_ctrl_dom);
11979cd2b522SJames Morse 	cprops = &res->class->props;
11989cd2b522SJames Morse 
11996789fb99SJames Morse 	if (mpam_resctrl_hide_cdp(r->rid))
12006789fb99SJames Morse 		t = CDP_DATA;
12016789fb99SJames Morse 
12029cd2b522SJames Morse 	partid = resctrl_get_config_index(closid, t);
12039cd2b522SJames Morse 	if (!r->alloc_capable || partid >= resctrl_arch_get_num_closid(r)) {
12049cd2b522SJames Morse 		pr_debug("Not alloc capable or computed PARTID out of range\n");
12059cd2b522SJames Morse 		return -EINVAL;
12069cd2b522SJames Morse 	}
12079cd2b522SJames Morse 
12089cd2b522SJames Morse 	/*
12099cd2b522SJames Morse 	 * Copy the current config to avoid clearing other resources when the
12109cd2b522SJames Morse 	 * same component is exposed multiple times through resctrl.
12119cd2b522SJames Morse 	 */
12129cd2b522SJames Morse 	cfg = dom->ctrl_comp->cfg[partid];
12139cd2b522SJames Morse 
12149cd2b522SJames Morse 	switch (r->rid) {
12159cd2b522SJames Morse 	case RDT_RESOURCE_L2:
12169cd2b522SJames Morse 	case RDT_RESOURCE_L3:
12179cd2b522SJames Morse 		cfg.cpbm = cfg_val;
12189cd2b522SJames Morse 		mpam_set_feature(mpam_feat_cpor_part, &cfg);
12199cd2b522SJames Morse 		break;
122036528c76SJames Morse 	case RDT_RESOURCE_MBA:
122136528c76SJames Morse 		if (mpam_has_feature(mpam_feat_mbw_max, cprops)) {
122236528c76SJames Morse 			cfg.mbw_max = percent_to_mbw_max(cfg_val, cprops);
122336528c76SJames Morse 			mpam_set_feature(mpam_feat_mbw_max, &cfg);
122436528c76SJames Morse 			break;
122536528c76SJames Morse 		}
122636528c76SJames Morse 		fallthrough;
12279cd2b522SJames Morse 	default:
12289cd2b522SJames Morse 		return -EINVAL;
12299cd2b522SJames Morse 	}
12309cd2b522SJames Morse 
12316789fb99SJames Morse 	/*
12326789fb99SJames Morse 	 * When CDP is enabled, but the resource doesn't support it, we need to
12336789fb99SJames Morse 	 * apply the same configuration to the other partid.
12346789fb99SJames Morse 	 */
12356789fb99SJames Morse 	if (mpam_resctrl_hide_cdp(r->rid)) {
12366789fb99SJames Morse 		partid = resctrl_get_config_index(closid, CDP_CODE);
12376789fb99SJames Morse 		err = mpam_apply_config(dom->ctrl_comp, partid, &cfg);
12386789fb99SJames Morse 		if (err)
12396789fb99SJames Morse 			return err;
12406789fb99SJames Morse 
12416789fb99SJames Morse 		partid = resctrl_get_config_index(closid, CDP_DATA);
12426789fb99SJames Morse 		return mpam_apply_config(dom->ctrl_comp, partid, &cfg);
12436789fb99SJames Morse 	}
12446789fb99SJames Morse 
12459cd2b522SJames Morse 	return mpam_apply_config(dom->ctrl_comp, partid, &cfg);
12469cd2b522SJames Morse }
12479cd2b522SJames Morse 
12489cd2b522SJames Morse int resctrl_arch_update_domains(struct rdt_resource *r, u32 closid)
12499cd2b522SJames Morse {
12509cd2b522SJames Morse 	int err;
12519cd2b522SJames Morse 	struct rdt_ctrl_domain *d;
12529cd2b522SJames Morse 
12539cd2b522SJames Morse 	lockdep_assert_cpus_held();
12549cd2b522SJames Morse 	lockdep_assert_irqs_enabled();
12559cd2b522SJames Morse 
1256fb481ec0SJames Morse 	if (!mpam_is_enabled())
1257fb481ec0SJames Morse 		return -EINVAL;
1258fb481ec0SJames Morse 
12599cd2b522SJames Morse 	list_for_each_entry_rcu(d, &r->ctrl_domains, hdr.list) {
12609cd2b522SJames Morse 		for (enum resctrl_conf_type t = 0; t < CDP_NUM_TYPES; t++) {
12619cd2b522SJames Morse 			struct resctrl_staged_config *cfg = &d->staged_config[t];
12629cd2b522SJames Morse 
12639cd2b522SJames Morse 			if (!cfg->have_new_ctrl)
12649cd2b522SJames Morse 				continue;
12659cd2b522SJames Morse 
12669cd2b522SJames Morse 			err = resctrl_arch_update_one(r, d, closid, t,
12679cd2b522SJames Morse 						      cfg->new_ctrl);
12689cd2b522SJames Morse 			if (err)
12699cd2b522SJames Morse 				return err;
12709cd2b522SJames Morse 		}
12719cd2b522SJames Morse 	}
12729cd2b522SJames Morse 
12739cd2b522SJames Morse 	return 0;
12749cd2b522SJames Morse }
12759cd2b522SJames Morse 
1276370d166dSJames Morse void resctrl_arch_reset_all_ctrls(struct rdt_resource *r)
1277370d166dSJames Morse {
1278370d166dSJames Morse 	struct mpam_resctrl_res *res;
1279370d166dSJames Morse 
1280370d166dSJames Morse 	lockdep_assert_cpus_held();
1281370d166dSJames Morse 
1282370d166dSJames Morse 	if (!mpam_is_enabled())
1283370d166dSJames Morse 		return;
1284370d166dSJames Morse 
1285370d166dSJames Morse 	res = container_of(r, struct mpam_resctrl_res, resctrl_res);
1286370d166dSJames Morse 	mpam_reset_class_locked(res->class);
1287370d166dSJames Morse }
1288370d166dSJames Morse 
128909e61dafSJames Morse static void mpam_resctrl_domain_hdr_init(int cpu, struct mpam_component *comp,
129009e61dafSJames Morse 					 enum resctrl_res_level rid,
129109e61dafSJames Morse 					 struct rdt_domain_hdr *hdr)
129209e61dafSJames Morse {
129309e61dafSJames Morse 	lockdep_assert_cpus_held();
129409e61dafSJames Morse 
129509e61dafSJames Morse 	INIT_LIST_HEAD(&hdr->list);
129609e61dafSJames Morse 	hdr->id = mpam_resctrl_pick_domain_id(cpu, comp);
129709e61dafSJames Morse 	hdr->rid = rid;
129809e61dafSJames Morse 	cpumask_set_cpu(cpu, &hdr->cpu_mask);
129909e61dafSJames Morse }
130009e61dafSJames Morse 
130109e61dafSJames Morse static void mpam_resctrl_online_domain_hdr(unsigned int cpu,
130209e61dafSJames Morse 					   struct rdt_domain_hdr *hdr)
130309e61dafSJames Morse {
130409e61dafSJames Morse 	lockdep_assert_cpus_held();
130509e61dafSJames Morse 
130609e61dafSJames Morse 	cpumask_set_cpu(cpu, &hdr->cpu_mask);
130709e61dafSJames Morse }
130809e61dafSJames Morse 
130909e61dafSJames Morse /**
131009e61dafSJames Morse  * mpam_resctrl_offline_domain_hdr() - Update the domain header to remove a CPU.
131109e61dafSJames Morse  * @cpu:	The CPU to remove from the domain.
131209e61dafSJames Morse  * @hdr:	The domain's header.
131309e61dafSJames Morse  *
131409e61dafSJames Morse  * Removes @cpu from the header mask. If this was the last CPU in the domain,
131509e61dafSJames Morse  * the domain header is removed from its parent list and true is returned,
131609e61dafSJames Morse  * indicating the parent structure can be freed.
131709e61dafSJames Morse  * If there are other CPUs in the domain, returns false.
131809e61dafSJames Morse  */
131909e61dafSJames Morse static bool mpam_resctrl_offline_domain_hdr(unsigned int cpu,
132009e61dafSJames Morse 					    struct rdt_domain_hdr *hdr)
132109e61dafSJames Morse {
132209e61dafSJames Morse 	lockdep_assert_held(&domain_list_lock);
132309e61dafSJames Morse 
132409e61dafSJames Morse 	cpumask_clear_cpu(cpu, &hdr->cpu_mask);
132509e61dafSJames Morse 	if (cpumask_empty(&hdr->cpu_mask)) {
132609e61dafSJames Morse 		list_del_rcu(&hdr->list);
132709e61dafSJames Morse 		synchronize_rcu();
132809e61dafSJames Morse 		return true;
132909e61dafSJames Morse 	}
133009e61dafSJames Morse 
133109e61dafSJames Morse 	return false;
133209e61dafSJames Morse }
133309e61dafSJames Morse 
133409e61dafSJames Morse static void mpam_resctrl_domain_insert(struct list_head *list,
133509e61dafSJames Morse 				       struct rdt_domain_hdr *new)
133609e61dafSJames Morse {
133709e61dafSJames Morse 	struct rdt_domain_hdr *err;
133809e61dafSJames Morse 	struct list_head *pos = NULL;
133909e61dafSJames Morse 
134009e61dafSJames Morse 	lockdep_assert_held(&domain_list_lock);
134109e61dafSJames Morse 
134209e61dafSJames Morse 	err = resctrl_find_domain(list, new->id, &pos);
134309e61dafSJames Morse 	if (WARN_ON_ONCE(err))
134409e61dafSJames Morse 		return;
134509e61dafSJames Morse 
134609e61dafSJames Morse 	list_add_tail_rcu(&new->list, pos);
134709e61dafSJames Morse }
134809e61dafSJames Morse 
1349264c2859SBen Horgan static struct mpam_component *find_component(struct mpam_class *class, int cpu)
1350264c2859SBen Horgan {
1351264c2859SBen Horgan 	struct mpam_component *comp;
1352264c2859SBen Horgan 
1353264c2859SBen Horgan 	guard(srcu)(&mpam_srcu);
1354264c2859SBen Horgan 	list_for_each_entry_srcu(comp, &class->components, class_list,
1355264c2859SBen Horgan 				 srcu_read_lock_held(&mpam_srcu)) {
1356264c2859SBen Horgan 		if (cpumask_test_cpu(cpu, &comp->affinity))
1357264c2859SBen Horgan 			return comp;
1358264c2859SBen Horgan 	}
1359264c2859SBen Horgan 
1360264c2859SBen Horgan 	return NULL;
1361264c2859SBen Horgan }
1362264c2859SBen Horgan 
136309e61dafSJames Morse static struct mpam_resctrl_dom *
136409e61dafSJames Morse mpam_resctrl_alloc_domain(unsigned int cpu, struct mpam_resctrl_res *res)
136509e61dafSJames Morse {
136609e61dafSJames Morse 	int err;
136709e61dafSJames Morse 	struct mpam_resctrl_dom *dom;
1368264c2859SBen Horgan 	struct rdt_l3_mon_domain *mon_d;
136909e61dafSJames Morse 	struct rdt_ctrl_domain *ctrl_d;
137009e61dafSJames Morse 	struct mpam_class *class = res->class;
137109e61dafSJames Morse 	struct mpam_component *comp_iter, *ctrl_comp;
137209e61dafSJames Morse 	struct rdt_resource *r = &res->resctrl_res;
137309e61dafSJames Morse 
137409e61dafSJames Morse 	lockdep_assert_held(&domain_list_lock);
137509e61dafSJames Morse 
137609e61dafSJames Morse 	ctrl_comp = NULL;
137709e61dafSJames Morse 	guard(srcu)(&mpam_srcu);
137809e61dafSJames Morse 	list_for_each_entry_srcu(comp_iter, &class->components, class_list,
137909e61dafSJames Morse 				 srcu_read_lock_held(&mpam_srcu)) {
138009e61dafSJames Morse 		if (cpumask_test_cpu(cpu, &comp_iter->affinity)) {
138109e61dafSJames Morse 			ctrl_comp = comp_iter;
138209e61dafSJames Morse 			break;
138309e61dafSJames Morse 		}
138409e61dafSJames Morse 	}
138509e61dafSJames Morse 
138609e61dafSJames Morse 	/* class has no component for this CPU */
138709e61dafSJames Morse 	if (WARN_ON_ONCE(!ctrl_comp))
138809e61dafSJames Morse 		return ERR_PTR(-EINVAL);
138909e61dafSJames Morse 
139009e61dafSJames Morse 	dom = kzalloc_node(sizeof(*dom), GFP_KERNEL, cpu_to_node(cpu));
139109e61dafSJames Morse 	if (!dom)
139209e61dafSJames Morse 		return ERR_PTR(-ENOMEM);
139309e61dafSJames Morse 
139409e61dafSJames Morse 	if (r->alloc_capable) {
139509e61dafSJames Morse 		dom->ctrl_comp = ctrl_comp;
139609e61dafSJames Morse 
139709e61dafSJames Morse 		ctrl_d = &dom->resctrl_ctrl_dom;
139809e61dafSJames Morse 		mpam_resctrl_domain_hdr_init(cpu, ctrl_comp, r->rid, &ctrl_d->hdr);
139909e61dafSJames Morse 		ctrl_d->hdr.type = RESCTRL_CTRL_DOMAIN;
140009e61dafSJames Morse 		err = resctrl_online_ctrl_domain(r, ctrl_d);
140109e61dafSJames Morse 		if (err)
140209e61dafSJames Morse 			goto free_domain;
140309e61dafSJames Morse 
140409e61dafSJames Morse 		mpam_resctrl_domain_insert(&r->ctrl_domains, &ctrl_d->hdr);
140509e61dafSJames Morse 	} else {
140609e61dafSJames Morse 		pr_debug("Skipped control domain online - no controls\n");
140709e61dafSJames Morse 	}
1408264c2859SBen Horgan 
1409264c2859SBen Horgan 	if (r->mon_capable) {
141067c0a487SBen Horgan 		struct mpam_component *any_mon_comp = NULL;
1411264c2859SBen Horgan 		struct mpam_resctrl_mon *mon;
1412264c2859SBen Horgan 		enum resctrl_event_id eventid;
1413264c2859SBen Horgan 
1414264c2859SBen Horgan 		/*
1415264c2859SBen Horgan 		 * Even if the monitor domain is backed by a different
1416264c2859SBen Horgan 		 * component, the L3 component IDs need to be used... only
1417264c2859SBen Horgan 		 * there may be no ctrl_comp for the L3.
1418264c2859SBen Horgan 		 * Search each event's class list for a component with
1419264c2859SBen Horgan 		 * overlapping CPUs and set up the dom->mon_comp array.
1420264c2859SBen Horgan 		 */
1421264c2859SBen Horgan 
1422264c2859SBen Horgan 		for_each_mpam_resctrl_mon(mon, eventid) {
1423264c2859SBen Horgan 			struct mpam_component *mon_comp;
1424264c2859SBen Horgan 
1425264c2859SBen Horgan 			if (!mon->class)
1426264c2859SBen Horgan 				continue;       // dummy resource
1427264c2859SBen Horgan 
1428264c2859SBen Horgan 			mon_comp = find_component(mon->class, cpu);
1429264c2859SBen Horgan 			dom->mon_comp[eventid] = mon_comp;
1430264c2859SBen Horgan 			if (mon_comp)
1431264c2859SBen Horgan 				any_mon_comp = mon_comp;
1432264c2859SBen Horgan 		}
1433264c2859SBen Horgan 		if (!any_mon_comp) {
1434264c2859SBen Horgan 			WARN_ON_ONCE(0);
1435264c2859SBen Horgan 			err = -EFAULT;
1436264c2859SBen Horgan 			goto offline_ctrl_domain;
1437264c2859SBen Horgan 		}
1438264c2859SBen Horgan 
1439264c2859SBen Horgan 		mon_d = &dom->resctrl_mon_dom;
1440264c2859SBen Horgan 		mpam_resctrl_domain_hdr_init(cpu, any_mon_comp, r->rid, &mon_d->hdr);
1441264c2859SBen Horgan 		mon_d->hdr.type = RESCTRL_MON_DOMAIN;
1442264c2859SBen Horgan 		err = resctrl_online_mon_domain(r, &mon_d->hdr);
1443264c2859SBen Horgan 		if (err)
1444264c2859SBen Horgan 			goto offline_ctrl_domain;
1445264c2859SBen Horgan 
1446264c2859SBen Horgan 		mpam_resctrl_domain_insert(&r->mon_domains, &mon_d->hdr);
1447264c2859SBen Horgan 	} else {
1448264c2859SBen Horgan 		pr_debug("Skipped monitor domain online - no monitors\n");
1449264c2859SBen Horgan 	}
1450264c2859SBen Horgan 
145109e61dafSJames Morse 	return dom;
145209e61dafSJames Morse 
1453264c2859SBen Horgan offline_ctrl_domain:
1454264c2859SBen Horgan 	if (r->alloc_capable) {
1455264c2859SBen Horgan 		mpam_resctrl_offline_domain_hdr(cpu, &ctrl_d->hdr);
1456264c2859SBen Horgan 		resctrl_offline_ctrl_domain(r, ctrl_d);
1457264c2859SBen Horgan 	}
145809e61dafSJames Morse free_domain:
145909e61dafSJames Morse 	kfree(dom);
146009e61dafSJames Morse 	dom = ERR_PTR(err);
146109e61dafSJames Morse 
146209e61dafSJames Morse 	return dom;
146309e61dafSJames Morse }
146409e61dafSJames Morse 
1465264c2859SBen Horgan /*
1466264c2859SBen Horgan  * We know all the monitors are associated with the L3, even if there are no
1467264c2859SBen Horgan  * controls and therefore no control component. Find the cache-id for the CPU
1468264c2859SBen Horgan  * and use that to search for existing resctrl domains.
1469264c2859SBen Horgan  * This relies on mpam_resctrl_pick_domain_id() using the L3 cache-id
1470264c2859SBen Horgan  * for anything that is not a cache.
1471264c2859SBen Horgan  */
1472264c2859SBen Horgan static struct mpam_resctrl_dom *mpam_resctrl_get_mon_domain_from_cpu(int cpu)
1473264c2859SBen Horgan {
1474264c2859SBen Horgan 	int cache_id;
1475264c2859SBen Horgan 	struct mpam_resctrl_dom *dom;
1476264c2859SBen Horgan 	struct mpam_resctrl_res *l3 = &mpam_resctrl_controls[RDT_RESOURCE_L3];
1477264c2859SBen Horgan 
1478264c2859SBen Horgan 	lockdep_assert_cpus_held();
1479264c2859SBen Horgan 
1480264c2859SBen Horgan 	if (!l3->class)
1481264c2859SBen Horgan 		return NULL;
1482264c2859SBen Horgan 	cache_id = get_cpu_cacheinfo_id(cpu, 3);
1483264c2859SBen Horgan 	if (cache_id < 0)
1484264c2859SBen Horgan 		return NULL;
1485264c2859SBen Horgan 
1486264c2859SBen Horgan 	list_for_each_entry_rcu(dom, &l3->resctrl_res.mon_domains, resctrl_mon_dom.hdr.list) {
1487264c2859SBen Horgan 		if (dom->resctrl_mon_dom.hdr.id == cache_id)
1488264c2859SBen Horgan 			return dom;
1489264c2859SBen Horgan 	}
1490264c2859SBen Horgan 
1491264c2859SBen Horgan 	return NULL;
1492264c2859SBen Horgan }
1493264c2859SBen Horgan 
149409e61dafSJames Morse static struct mpam_resctrl_dom *
149509e61dafSJames Morse mpam_resctrl_get_domain_from_cpu(int cpu, struct mpam_resctrl_res *res)
149609e61dafSJames Morse {
149709e61dafSJames Morse 	struct mpam_resctrl_dom *dom;
149809e61dafSJames Morse 	struct rdt_resource *r = &res->resctrl_res;
149909e61dafSJames Morse 
150009e61dafSJames Morse 	lockdep_assert_cpus_held();
150109e61dafSJames Morse 
150209e61dafSJames Morse 	list_for_each_entry_rcu(dom, &r->ctrl_domains, resctrl_ctrl_dom.hdr.list) {
150309e61dafSJames Morse 		if (cpumask_test_cpu(cpu, &dom->ctrl_comp->affinity))
150409e61dafSJames Morse 			return dom;
150509e61dafSJames Morse 	}
150609e61dafSJames Morse 
1507264c2859SBen Horgan 	if (r->rid != RDT_RESOURCE_L3)
150809e61dafSJames Morse 		return NULL;
1509264c2859SBen Horgan 
1510264c2859SBen Horgan 	/* Search the mon domain list too - needed on monitor only platforms. */
1511264c2859SBen Horgan 	return mpam_resctrl_get_mon_domain_from_cpu(cpu);
151209e61dafSJames Morse }
151309e61dafSJames Morse 
151409e61dafSJames Morse int mpam_resctrl_online_cpu(unsigned int cpu)
151509e61dafSJames Morse {
151609e61dafSJames Morse 	struct mpam_resctrl_res *res;
151709e61dafSJames Morse 	enum resctrl_res_level rid;
151809e61dafSJames Morse 
151909e61dafSJames Morse 	guard(mutex)(&domain_list_lock);
152009e61dafSJames Morse 	for_each_mpam_resctrl_control(res, rid) {
152109e61dafSJames Morse 		struct mpam_resctrl_dom *dom;
152209e61dafSJames Morse 		struct rdt_resource *r = &res->resctrl_res;
152309e61dafSJames Morse 
152409e61dafSJames Morse 		if (!res->class)
152509e61dafSJames Morse 			continue;	// dummy_resource;
152609e61dafSJames Morse 
152709e61dafSJames Morse 		dom = mpam_resctrl_get_domain_from_cpu(cpu, res);
152809e61dafSJames Morse 		if (!dom) {
152909e61dafSJames Morse 			dom = mpam_resctrl_alloc_domain(cpu, res);
153009e61dafSJames Morse 			if (IS_ERR(dom))
153109e61dafSJames Morse 				return PTR_ERR(dom);
153209e61dafSJames Morse 		} else {
153309e61dafSJames Morse 			if (r->alloc_capable) {
153409e61dafSJames Morse 				struct rdt_ctrl_domain *ctrl_d = &dom->resctrl_ctrl_dom;
153509e61dafSJames Morse 
153609e61dafSJames Morse 				mpam_resctrl_online_domain_hdr(cpu, &ctrl_d->hdr);
153709e61dafSJames Morse 			}
1538264c2859SBen Horgan 			if (r->mon_capable) {
1539264c2859SBen Horgan 				struct rdt_l3_mon_domain *mon_d = &dom->resctrl_mon_dom;
1540264c2859SBen Horgan 
1541264c2859SBen Horgan 				mpam_resctrl_online_domain_hdr(cpu, &mon_d->hdr);
1542264c2859SBen Horgan 			}
154309e61dafSJames Morse 		}
154409e61dafSJames Morse 	}
154509e61dafSJames Morse 
154609e61dafSJames Morse 	resctrl_online_cpu(cpu);
154709e61dafSJames Morse 
154809e61dafSJames Morse 	return 0;
154909e61dafSJames Morse }
155009e61dafSJames Morse 
155109e61dafSJames Morse void mpam_resctrl_offline_cpu(unsigned int cpu)
155209e61dafSJames Morse {
155309e61dafSJames Morse 	struct mpam_resctrl_res *res;
155409e61dafSJames Morse 	enum resctrl_res_level rid;
155509e61dafSJames Morse 
155609e61dafSJames Morse 	resctrl_offline_cpu(cpu);
155709e61dafSJames Morse 
155809e61dafSJames Morse 	guard(mutex)(&domain_list_lock);
155909e61dafSJames Morse 	for_each_mpam_resctrl_control(res, rid) {
156009e61dafSJames Morse 		struct mpam_resctrl_dom *dom;
1561264c2859SBen Horgan 		struct rdt_l3_mon_domain *mon_d;
156209e61dafSJames Morse 		struct rdt_ctrl_domain *ctrl_d;
1563264c2859SBen Horgan 		bool ctrl_dom_empty, mon_dom_empty;
156409e61dafSJames Morse 		struct rdt_resource *r = &res->resctrl_res;
156509e61dafSJames Morse 
156609e61dafSJames Morse 		if (!res->class)
156709e61dafSJames Morse 			continue;	// dummy resource
156809e61dafSJames Morse 
156909e61dafSJames Morse 		dom = mpam_resctrl_get_domain_from_cpu(cpu, res);
157009e61dafSJames Morse 		if (WARN_ON_ONCE(!dom))
157109e61dafSJames Morse 			continue;
157209e61dafSJames Morse 
157309e61dafSJames Morse 		if (r->alloc_capable) {
157409e61dafSJames Morse 			ctrl_d = &dom->resctrl_ctrl_dom;
157509e61dafSJames Morse 			ctrl_dom_empty = mpam_resctrl_offline_domain_hdr(cpu, &ctrl_d->hdr);
157609e61dafSJames Morse 			if (ctrl_dom_empty)
157709e61dafSJames Morse 				resctrl_offline_ctrl_domain(&res->resctrl_res, ctrl_d);
157809e61dafSJames Morse 		} else {
157909e61dafSJames Morse 			ctrl_dom_empty = true;
158009e61dafSJames Morse 		}
158109e61dafSJames Morse 
1582264c2859SBen Horgan 		if (r->mon_capable) {
1583264c2859SBen Horgan 			mon_d = &dom->resctrl_mon_dom;
1584264c2859SBen Horgan 			mon_dom_empty = mpam_resctrl_offline_domain_hdr(cpu, &mon_d->hdr);
1585264c2859SBen Horgan 			if (mon_dom_empty)
1586264c2859SBen Horgan 				resctrl_offline_mon_domain(&res->resctrl_res, &mon_d->hdr);
1587264c2859SBen Horgan 		} else {
1588264c2859SBen Horgan 			mon_dom_empty = true;
1589264c2859SBen Horgan 		}
1590264c2859SBen Horgan 
1591264c2859SBen Horgan 		if (ctrl_dom_empty && mon_dom_empty)
159209e61dafSJames Morse 			kfree(dom);
159309e61dafSJames Morse 	}
159409e61dafSJames Morse }
159509e61dafSJames Morse 
159609e61dafSJames Morse int mpam_resctrl_setup(void)
159709e61dafSJames Morse {
159809e61dafSJames Morse 	int err = 0;
159909e61dafSJames Morse 	struct mpam_resctrl_res *res;
160009e61dafSJames Morse 	enum resctrl_res_level rid;
1601264c2859SBen Horgan 	struct mpam_resctrl_mon *mon;
1602264c2859SBen Horgan 	enum resctrl_event_id eventid;
160309e61dafSJames Morse 
16041c1e2968SBen Horgan 	wait_event(wait_cacheinfo_ready, cacheinfo_ready);
16051c1e2968SBen Horgan 
160609e61dafSJames Morse 	cpus_read_lock();
160709e61dafSJames Morse 	for_each_mpam_resctrl_control(res, rid) {
160809e61dafSJames Morse 		INIT_LIST_HEAD_RCU(&res->resctrl_res.ctrl_domains);
1609264c2859SBen Horgan 		INIT_LIST_HEAD_RCU(&res->resctrl_res.mon_domains);
161009e61dafSJames Morse 		res->resctrl_res.rid = rid;
161109e61dafSJames Morse 	}
161209e61dafSJames Morse 
161352a4edb1SJames Morse 	/* Find some classes to use for controls */
161452a4edb1SJames Morse 	mpam_resctrl_pick_caches();
161536528c76SJames Morse 	mpam_resctrl_pick_mba();
161609e61dafSJames Morse 
161709e61dafSJames Morse 	/* Initialise the resctrl structures from the classes */
161809e61dafSJames Morse 	for_each_mpam_resctrl_control(res, rid) {
161909e61dafSJames Morse 		if (!res->class)
162009e61dafSJames Morse 			continue;	// dummy resource
162109e61dafSJames Morse 
162209e61dafSJames Morse 		err = mpam_resctrl_control_init(res);
162309e61dafSJames Morse 		if (err) {
162409e61dafSJames Morse 			pr_debug("Failed to initialise rid %u\n", rid);
1625264c2859SBen Horgan 			goto internal_error;
162609e61dafSJames Morse 		}
162709e61dafSJames Morse 	}
1628264c2859SBen Horgan 
16291458c4f0SJames Morse 	/* Find some classes to use for monitors */
16301458c4f0SJames Morse 	mpam_resctrl_pick_counters();
16311458c4f0SJames Morse 
1632264c2859SBen Horgan 	for_each_mpam_resctrl_mon(mon, eventid) {
1633264c2859SBen Horgan 		if (!mon->class)
1634264c2859SBen Horgan 			continue;	// dummy resource
1635264c2859SBen Horgan 
1636264c2859SBen Horgan 		err = mpam_resctrl_monitor_init(mon, eventid);
1637264c2859SBen Horgan 		if (err) {
1638264c2859SBen Horgan 			pr_debug("Failed to initialise event %u\n", eventid);
1639264c2859SBen Horgan 			goto internal_error;
1640264c2859SBen Horgan 		}
1641264c2859SBen Horgan 	}
1642264c2859SBen Horgan 
164309e61dafSJames Morse 	cpus_read_unlock();
164409e61dafSJames Morse 
1645264c2859SBen Horgan 	if (!resctrl_arch_alloc_capable() && !resctrl_arch_mon_capable()) {
1646264c2859SBen Horgan 		pr_debug("No alloc(%u) or monitor(%u) found - resctrl not supported\n",
1647264c2859SBen Horgan 			 resctrl_arch_alloc_capable(), resctrl_arch_mon_capable());
164809e61dafSJames Morse 		return -EOPNOTSUPP;
164909e61dafSJames Morse 	}
165009e61dafSJames Morse 
1651fb481ec0SJames Morse 	err = resctrl_init();
1652fb481ec0SJames Morse 	if (err)
1653fb481ec0SJames Morse 		return err;
1654fb481ec0SJames Morse 
1655fb481ec0SJames Morse 	WRITE_ONCE(resctrl_enabled, true);
165609e61dafSJames Morse 
165709e61dafSJames Morse 	return 0;
1658264c2859SBen Horgan 
1659264c2859SBen Horgan internal_error:
1660264c2859SBen Horgan 	cpus_read_unlock();
1661264c2859SBen Horgan 	pr_debug("Internal error %d - resctrl not supported\n", err);
1662264c2859SBen Horgan 	return err;
166309e61dafSJames Morse }
16641c1e2968SBen Horgan 
1665fb481ec0SJames Morse void mpam_resctrl_exit(void)
1666fb481ec0SJames Morse {
1667fb481ec0SJames Morse 	if (!READ_ONCE(resctrl_enabled))
1668fb481ec0SJames Morse 		return;
1669fb481ec0SJames Morse 
1670fb481ec0SJames Morse 	WRITE_ONCE(resctrl_enabled, false);
1671fb481ec0SJames Morse 	resctrl_exit();
1672fb481ec0SJames Morse }
1673fb481ec0SJames Morse 
1674fb481ec0SJames Morse /*
1675fb481ec0SJames Morse  * The driver is detaching an MSC from this class, if resctrl was using it,
1676fb481ec0SJames Morse  * pull on resctrl_exit().
1677fb481ec0SJames Morse  */
1678fb481ec0SJames Morse void mpam_resctrl_teardown_class(struct mpam_class *class)
1679fb481ec0SJames Morse {
1680fb481ec0SJames Morse 	struct mpam_resctrl_res *res;
1681fb481ec0SJames Morse 	enum resctrl_res_level rid;
1682fb481ec0SJames Morse 	struct mpam_resctrl_mon *mon;
1683fb481ec0SJames Morse 	enum resctrl_event_id eventid;
1684fb481ec0SJames Morse 
1685fb481ec0SJames Morse 	might_sleep();
1686fb481ec0SJames Morse 
1687fb481ec0SJames Morse 	for_each_mpam_resctrl_control(res, rid) {
1688fb481ec0SJames Morse 		if (res->class == class) {
1689fb481ec0SJames Morse 			res->class = NULL;
1690fb481ec0SJames Morse 			break;
1691fb481ec0SJames Morse 		}
1692fb481ec0SJames Morse 	}
1693fb481ec0SJames Morse 	for_each_mpam_resctrl_mon(mon, eventid) {
1694fb481ec0SJames Morse 		if (mon->class == class) {
1695fb481ec0SJames Morse 			mon->class = NULL;
1696fb481ec0SJames Morse 			break;
1697fb481ec0SJames Morse 		}
1698fb481ec0SJames Morse 	}
1699fb481ec0SJames Morse }
1700fb481ec0SJames Morse 
17011c1e2968SBen Horgan static int __init __cacheinfo_ready(void)
17021c1e2968SBen Horgan {
17031c1e2968SBen Horgan 	cacheinfo_ready = true;
17041c1e2968SBen Horgan 	wake_up(&wait_cacheinfo_ready);
17051c1e2968SBen Horgan 
17061c1e2968SBen Horgan 	return 0;
17071c1e2968SBen Horgan }
17081c1e2968SBen Horgan device_initcall_sync(__cacheinfo_ready);
17095dc8f73eSDave Martin 
17105dc8f73eSDave Martin #ifdef CONFIG_MPAM_KUNIT_TEST
17115dc8f73eSDave Martin #include "test_mpam_resctrl.c"
17125dc8f73eSDave Martin #endif
1713